blob: 5d4a793a198827d77cd3efd237db460d48014633 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
37#include "intel_drv.h"
Jani Nikula98afa312019-04-05 14:00:08 +030038#include "intel_fbc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030039#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030040#include "intel_sprite.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020041#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030042
Ben Widawskydc39fff2013-10-18 12:32:07 -070043/**
Jani Nikula18afd442016-01-18 09:19:48 +020044 * DOC: RC6
45 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070046 * RC6 is a special power stage which allows the GPU to enter an very
47 * low-voltage mode when idle, using down to 0V while at this stage. This
48 * stage is entered automatically when the GPU is idle when RC6 support is
49 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
50 *
51 * There are different RC6 modes available in Intel GPU, which differentiate
52 * among each other with the latency required to enter and leave RC6 and
53 * voltage consumed by the GPU in different states.
54 *
55 * The combination of the following flags define which states GPU is allowed
56 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
57 * RC6pp is deepest RC6. Their support by hardware varies according to the
58 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
59 * which brings the most power savings; deeper states save more power, but
60 * require higher latency to switch to and wake up.
61 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070062
Ville Syrjälä46f16e62016-10-31 22:37:22 +020063static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030064{
Ville Syrjälä93564042017-08-24 22:10:51 +030065 if (HAS_LLC(dev_priv)) {
66 /*
67 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080068 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030069 *
70 * Must match Sampler, Pixel Back End, and Media. See
71 * WaCompressedResourceSamplerPbeMediaNewHashMode.
72 */
73 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) |
75 SKL_DE_COMPRESSED_HASH_MODE);
76 }
77
Rodrigo Vivi82525c12017-06-08 08:50:00 -070078 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030079 I915_WRITE(CHICKEN_PAR1_1,
80 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
81
Rodrigo Vivi82525c12017-06-08 08:50:00 -070082 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030083 I915_WRITE(GEN8_CHICKEN_DCPR_1,
84 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
87 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030088 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
89 DISP_FBC_WM_DIS |
90 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030091
Rodrigo Vivi82525c12017-06-08 08:50:00 -070092 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030093 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
94 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053095
96 if (IS_SKYLAKE(dev_priv)) {
97 /* WaDisableDopClockGating */
98 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
99 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
100 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300101}
102
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200103static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200104{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200105 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200106
Nick Hoatha7546152015-06-29 14:07:32 +0100107 /* WaDisableSDEUnitClockGating:bxt */
108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
109 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
110
Imre Deak32608ca2015-03-11 11:10:27 +0200111 /*
112 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200113 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200114 */
Imre Deak32608ca2015-03-11 11:10:27 +0200115 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200116 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200117
118 /*
119 * Wa: Backlight PWM may stop in the asserted state, causing backlight
120 * to stay fully on.
121 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200122 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
123 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200124}
125
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200126static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
127{
128 gen9_init_clock_gating(dev_priv);
129
130 /*
131 * WaDisablePWMClockGating:glk
132 * Backlight PWM may stop in the asserted state, causing backlight
133 * to stay fully on.
134 */
135 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
136 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200137
138 /* WaDDIIOTimeout:glk */
139 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
140 u32 val = I915_READ(CHICKEN_MISC_2);
141 val &= ~(GLK_CL0_PWR_DOWN |
142 GLK_CL1_PWR_DOWN |
143 GLK_CL2_PWR_DOWN);
144 I915_WRITE(CHICKEN_MISC_2, val);
145 }
146
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200147}
148
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200149static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200150{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200151 u32 tmp;
152
153 tmp = I915_READ(CLKCFG);
154
155 switch (tmp & CLKCFG_FSB_MASK) {
156 case CLKCFG_FSB_533:
157 dev_priv->fsb_freq = 533; /* 133*4 */
158 break;
159 case CLKCFG_FSB_800:
160 dev_priv->fsb_freq = 800; /* 200*4 */
161 break;
162 case CLKCFG_FSB_667:
163 dev_priv->fsb_freq = 667; /* 167*4 */
164 break;
165 case CLKCFG_FSB_400:
166 dev_priv->fsb_freq = 400; /* 100*4 */
167 break;
168 }
169
170 switch (tmp & CLKCFG_MEM_MASK) {
171 case CLKCFG_MEM_533:
172 dev_priv->mem_freq = 533;
173 break;
174 case CLKCFG_MEM_667:
175 dev_priv->mem_freq = 667;
176 break;
177 case CLKCFG_MEM_800:
178 dev_priv->mem_freq = 800;
179 break;
180 }
181
182 /* detect pineview DDR3 setting */
183 tmp = I915_READ(CSHRDDR3CTL);
184 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
185}
186
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200187static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200188{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200189 u16 ddrpll, csipll;
190
191 ddrpll = I915_READ16(DDRMPLL1);
192 csipll = I915_READ16(CSIPLL0);
193
194 switch (ddrpll & 0xff) {
195 case 0xc:
196 dev_priv->mem_freq = 800;
197 break;
198 case 0x10:
199 dev_priv->mem_freq = 1066;
200 break;
201 case 0x14:
202 dev_priv->mem_freq = 1333;
203 break;
204 case 0x18:
205 dev_priv->mem_freq = 1600;
206 break;
207 default:
208 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
209 ddrpll & 0xff);
210 dev_priv->mem_freq = 0;
211 break;
212 }
213
Daniel Vetter20e4d402012-08-08 23:35:39 +0200214 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215
216 switch (csipll & 0x3ff) {
217 case 0x00c:
218 dev_priv->fsb_freq = 3200;
219 break;
220 case 0x00e:
221 dev_priv->fsb_freq = 3733;
222 break;
223 case 0x010:
224 dev_priv->fsb_freq = 4266;
225 break;
226 case 0x012:
227 dev_priv->fsb_freq = 4800;
228 break;
229 case 0x014:
230 dev_priv->fsb_freq = 5333;
231 break;
232 case 0x016:
233 dev_priv->fsb_freq = 5866;
234 break;
235 case 0x018:
236 dev_priv->fsb_freq = 6400;
237 break;
238 default:
239 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
240 csipll & 0x3ff);
241 dev_priv->fsb_freq = 0;
242 break;
243 }
244
245 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200246 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200247 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200248 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200249 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200250 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200251 }
252}
253
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300254static const struct cxsr_latency cxsr_latency_table[] = {
255 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
256 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
257 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
258 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
259 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
260
261 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
262 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
263 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
264 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
265 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
266
267 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
268 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
269 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
270 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
271 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
272
273 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
274 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
275 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
276 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
277 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
278
279 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
280 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
281 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
282 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
283 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
284
285 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
286 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
287 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
288 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
289 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
290};
291
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100292static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
293 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300294 int fsb,
295 int mem)
296{
297 const struct cxsr_latency *latency;
298 int i;
299
300 if (fsb == 0 || mem == 0)
301 return NULL;
302
303 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
304 latency = &cxsr_latency_table[i];
305 if (is_desktop == latency->is_desktop &&
306 is_ddr3 == latency->is_ddr3 &&
307 fsb == latency->fsb_freq && mem == latency->mem_freq)
308 return latency;
309 }
310
311 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
312
313 return NULL;
314}
315
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200316static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
317{
318 u32 val;
319
Chris Wilson337fa6e2019-04-26 09:17:20 +0100320 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200321
322 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
323 if (enable)
324 val &= ~FORCE_DDR_HIGH_FREQ;
325 else
326 val |= FORCE_DDR_HIGH_FREQ;
327 val &= ~FORCE_DDR_LOW_FREQ;
328 val |= FORCE_DDR_FREQ_REQ_ACK;
329 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
330
331 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
332 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
333 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
334
Chris Wilson337fa6e2019-04-26 09:17:20 +0100335 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200336}
337
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200338static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
339{
340 u32 val;
341
Chris Wilson337fa6e2019-04-26 09:17:20 +0100342 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200343
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200344 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345 if (enable)
346 val |= DSP_MAXFIFO_PM5_ENABLE;
347 else
348 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200349 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200350
Chris Wilson337fa6e2019-04-26 09:17:20 +0100351 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200352}
353
Ville Syrjäläf4998962015-03-10 17:02:21 +0200354#define FW_WM(value, plane) \
355 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
356
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200359 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100362 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200363 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300364 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300365 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200366 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300369 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200370 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 val = I915_READ(DSPFW3);
372 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
373 if (enable)
374 val |= PINEVIEW_SELF_REFRESH_EN;
375 else
376 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300377 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300381 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
382 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
383 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300384 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100385 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300386 /*
387 * FIXME can't find a bit like this for 915G, and
388 * and yet it does have the related watermark in
389 * FW_BLC_SELF. What's going on?
390 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
393 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
394 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300395 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300396 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200397 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300398 }
399
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200400 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
401
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200402 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
403 enableddisabled(enable),
404 enableddisabled(was_enabled));
405
406 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300407}
408
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300409/**
410 * intel_set_memory_cxsr - Configure CxSR state
411 * @dev_priv: i915 device
412 * @enable: Allow vs. disallow CxSR
413 *
414 * Allow or disallow the system to enter a special CxSR
415 * (C-state self refresh) state. What typically happens in CxSR mode
416 * is that several display FIFOs may get combined into a single larger
417 * FIFO for a particular plane (so called max FIFO mode) to allow the
418 * system to defer memory fetches longer, and the memory will enter
419 * self refresh.
420 *
421 * Note that enabling CxSR does not guarantee that the system enter
422 * this special mode, nor does it guarantee that the system stays
423 * in that mode once entered. So this just allows/disallows the system
424 * to autonomously utilize the CxSR mode. Other factors such as core
425 * C-states will affect when/if the system actually enters/exits the
426 * CxSR mode.
427 *
428 * Note that on VLV/CHV this actually only controls the max FIFO mode,
429 * and the system is free to enter/exit memory self refresh at any time
430 * even when the use of CxSR has been disallowed.
431 *
432 * While the system is actually in the CxSR/max FIFO mode, some plane
433 * control registers will not get latched on vblank. Thus in order to
434 * guarantee the system will respond to changes in the plane registers
435 * we must always disallow CxSR prior to making changes to those registers.
436 * Unfortunately the system will re-evaluate the CxSR conditions at
437 * frame start which happens after vblank start (which is when the plane
438 * registers would get latched), so we can't proceed with the plane update
439 * during the same frame where we disallowed CxSR.
440 *
441 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
442 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
443 * the hardware w.r.t. HPLL SR when writing to plane registers.
444 * Disallowing just CxSR is sufficient.
445 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200446bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200447{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200448 bool ret;
449
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300452 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
453 dev_priv->wm.vlv.cxsr = enable;
454 else if (IS_G4X(dev_priv))
455 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200456 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200457
458 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200459}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200460
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461/*
462 * Latency for FIFO fetches is dependent on several factors:
463 * - memory configuration (speed, channels)
464 * - chipset
465 * - current MCH state
466 * It can be fairly high in some situations, so here we assume a fairly
467 * pessimal value. It's a tradeoff between extra memory fetches (if we
468 * set this value too high, the FIFO will fetch frequently to stay full)
469 * and power consumption (set it too low to save power and we might see
470 * FIFO underruns and display "flicker").
471 *
472 * A value of 5us seems to be a good balance; safe for very low end
473 * platforms but not overly aggressive on lower latency configs.
474 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100475static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300476
Ville Syrjäläb5004722015-03-05 21:19:47 +0200477#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
478 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
479
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200480static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200482 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200484 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200485 enum pipe pipe = crtc->pipe;
486 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200487
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200488 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200489 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200490 case PIPE_A:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
495 break;
496 case PIPE_B:
497 dsparb = I915_READ(DSPARB);
498 dsparb2 = I915_READ(DSPARB2);
499 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
500 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
501 break;
502 case PIPE_C:
503 dsparb2 = I915_READ(DSPARB2);
504 dsparb3 = I915_READ(DSPARB3);
505 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
506 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
507 break;
508 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200509 MISSING_CASE(pipe);
510 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511 }
512
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200513 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
514 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
515 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
516 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200517}
518
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
520 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200522 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523 int size;
524
525 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
530 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531
532 return size;
533}
534
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
536 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200538 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539 int size;
540
541 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200542 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
544 size >>= 1; /* Convert to cachelines */
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
547 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548
549 return size;
550}
551
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200552static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
553 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200555 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556 int size;
557
558 size = dsparb & 0x7f;
559 size >>= 2; /* Convert to cachelines */
560
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200561 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
562 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563
564 return size;
565}
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/* Pineview has different values for various configs */
568static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_DISPLAY_FIFO,
577 .max_wm = PINEVIEW_MAX_WM,
578 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
579 .guard_size = PINEVIEW_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
589static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = PINEVIEW_CURSOR_FIFO,
591 .max_wm = PINEVIEW_CURSOR_MAX_WM,
592 .default_wm = PINEVIEW_CURSOR_DFT_WM,
593 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
594 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I965_CURSOR_FIFO,
598 .max_wm = I965_CURSOR_MAX_WM,
599 .default_wm = I965_CURSOR_DFT_WM,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I945_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
610static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I915_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300624static const struct intel_watermark_params i830_bc_wm_info = {
625 .fifo_size = I855GM_FIFO_SIZE,
626 .max_wm = I915_MAX_WM/2,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
630};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200631static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300632 .fifo_size = I830_FIFO_SIZE,
633 .max_wm = I915_MAX_WM,
634 .default_wm = 1,
635 .guard_size = 2,
636 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300637};
638
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300639/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300640 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
641 * @pixel_rate: Pipe pixel rate in kHz
642 * @cpp: Plane bytes per pixel
643 * @latency: Memory wakeup latency in 0.1us units
644 *
645 * Compute the watermark using the method 1 or "small buffer"
646 * formula. The caller may additonally add extra cachelines
647 * to account for TLB misses and clock crossings.
648 *
649 * This method is concerned with the short term drain rate
650 * of the FIFO, ie. it does not account for blanking periods
651 * which would effectively reduce the average drain rate across
652 * a longer period. The name "small" refers to the fact the
653 * FIFO is relatively small compared to the amount of data
654 * fetched.
655 *
656 * The FIFO level vs. time graph might look something like:
657 *
658 * |\ |\
659 * | \ | \
660 * __---__---__ (- plane active, _ blanking)
661 * -> time
662 *
663 * or perhaps like this:
664 *
665 * |\|\ |\|\
666 * __----__----__ (- plane active, _ blanking)
667 * -> time
668 *
669 * Returns:
670 * The watermark in bytes
671 */
672static unsigned int intel_wm_method1(unsigned int pixel_rate,
673 unsigned int cpp,
674 unsigned int latency)
675{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200676 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300677
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200678 ret = (u64)pixel_rate * cpp * latency;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300679 ret = DIV_ROUND_UP_ULL(ret, 10000);
680
681 return ret;
682}
683
684/**
685 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
686 * @pixel_rate: Pipe pixel rate in kHz
687 * @htotal: Pipe horizontal total
688 * @width: Plane width in pixels
689 * @cpp: Plane bytes per pixel
690 * @latency: Memory wakeup latency in 0.1us units
691 *
692 * Compute the watermark using the method 2 or "large buffer"
693 * formula. The caller may additonally add extra cachelines
694 * to account for TLB misses and clock crossings.
695 *
696 * This method is concerned with the long term drain rate
697 * of the FIFO, ie. it does account for blanking periods
698 * which effectively reduce the average drain rate across
699 * a longer period. The name "large" refers to the fact the
700 * FIFO is relatively large compared to the amount of data
701 * fetched.
702 *
703 * The FIFO level vs. time graph might look something like:
704 *
705 * |\___ |\___
706 * | \___ | \___
707 * | \ | \
708 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
709 * -> time
710 *
711 * Returns:
712 * The watermark in bytes
713 */
714static unsigned int intel_wm_method2(unsigned int pixel_rate,
715 unsigned int htotal,
716 unsigned int width,
717 unsigned int cpp,
718 unsigned int latency)
719{
720 unsigned int ret;
721
722 /*
723 * FIXME remove once all users are computing
724 * watermarks in the correct place.
725 */
726 if (WARN_ON_ONCE(htotal == 0))
727 htotal = 1;
728
729 ret = (latency * pixel_rate) / (htotal * 10000);
730 ret = (ret + 1) * width * cpp;
731
732 return ret;
733}
734
735/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300736 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300737 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000739 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 * @latency_ns: memory latency for the platform
742 *
743 * Calculate the watermark level (the level at which the display plane will
744 * start fetching from memory again). Each chip has a different display
745 * FIFO size and allocation, so the caller needs to figure that out and pass
746 * in the correct intel_watermark_params structure.
747 *
748 * As the pixel clock runs, the FIFO will be drained at a rate that depends
749 * on the pixel size. When it reaches the watermark level, it'll start
750 * fetching FIFO line sized based chunks from memory until the FIFO fills
751 * past the watermark point. If the FIFO drains completely, a FIFO underrun
752 * will occur, and a display engine hang could result.
753 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754static unsigned int intel_calculate_wm(int pixel_rate,
755 const struct intel_watermark_params *wm,
756 int fifo_size, int cpp,
757 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300759 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760
761 /*
762 * Note: we need to make sure we don't overflow for various clock &
763 * latency values.
764 * clocks go from a few thousand to several hundred thousand.
765 * latency is usually a few thousand
766 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 entries = intel_wm_method1(pixel_rate, cpp,
768 latency_ns / 100);
769 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
770 wm->guard_size;
771 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300773 wm_size = fifo_size - entries;
774 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775
776 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300777 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300778 wm_size = wm->max_wm;
779 if (wm_size <= 0)
780 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300781
782 /*
783 * Bspec seems to indicate that the value shouldn't be lower than
784 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
785 * Lets go for 8 which is the burst size since certain platforms
786 * already use a hardcoded 8 (which is what the spec says should be
787 * done).
788 */
789 if (wm_size <= 8)
790 wm_size = 8;
791
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300792 return wm_size;
793}
794
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300795static bool is_disabling(int old, int new, int threshold)
796{
797 return old >= threshold && new < threshold;
798}
799
800static bool is_enabling(int old, int new, int threshold)
801{
802 return old < threshold && new >= threshold;
803}
804
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300805static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
806{
807 return dev_priv->wm.max_level + 1;
808}
809
Ville Syrjälä24304d812017-03-14 17:10:49 +0200810static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
811 const struct intel_plane_state *plane_state)
812{
813 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
814
815 /* FIXME check the 'enable' instead */
816 if (!crtc_state->base.active)
817 return false;
818
819 /*
820 * Treat cursor with fb as always visible since cursor updates
821 * can happen faster than the vrefresh rate, and the current
822 * watermark code doesn't handle that correctly. Cursor updates
823 * which set/clear the fb or change the cursor size are going
824 * to get throttled by intel_legacy_cursor_update() to work
825 * around this problem with the watermark code.
826 */
827 if (plane->id == PLANE_CURSOR)
828 return plane_state->base.fb != NULL;
829 else
830 return plane_state->base.visible;
831}
832
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200833static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200835 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200837 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200838 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 if (enabled)
840 return NULL;
841 enabled = crtc;
842 }
843 }
844
845 return enabled;
846}
847
Ville Syrjälä432081b2016-10-31 22:37:03 +0200848static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200850 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200851 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852 const struct cxsr_latency *latency;
853 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300854 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300855
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000856 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100857 dev_priv->is_ddr3,
858 dev_priv->fsb_freq,
859 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (!latency) {
861 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300862 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 return;
864 }
865
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200866 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200868 const struct drm_display_mode *adjusted_mode =
869 &crtc->config->base.adjusted_mode;
870 const struct drm_framebuffer *fb =
871 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200872 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300873 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300874
875 /* Display SR */
876 wm = intel_calculate_wm(clock, &pineview_display_wm,
877 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200878 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 reg = I915_READ(DSPFW1);
880 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200881 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 I915_WRITE(DSPFW1, reg);
883 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
884
885 /* cursor SR */
886 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
887 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300888 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889 reg = I915_READ(DSPFW3);
890 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200891 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 I915_WRITE(DSPFW3, reg);
893
894 /* Display HPLL off SR */
895 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
896 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200897 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898 reg = I915_READ(DSPFW3);
899 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200900 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 I915_WRITE(DSPFW3, reg);
902
903 /* cursor HPLL off SR */
904 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
905 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300906 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 reg = I915_READ(DSPFW3);
908 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200909 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 I915_WRITE(DSPFW3, reg);
911 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
912
Imre Deak5209b1f2014-07-01 12:36:17 +0300913 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300914 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300915 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300916 }
917}
918
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300919/*
920 * Documentation says:
921 * "If the line size is small, the TLB fetches can get in the way of the
922 * data fetches, causing some lag in the pixel data return which is not
923 * accounted for in the above formulas. The following adjustment only
924 * needs to be applied if eight whole lines fit in the buffer at once.
925 * The WM is adjusted upwards by the difference between the FIFO size
926 * and the size of 8 whole lines. This adjustment is always performed
927 * in the actual pixel depth regardless of whether FBC is enabled or not."
928 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000929static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300930{
931 int tlb_miss = fifo_size * 64 - width * cpp * 8;
932
933 return max(0, tlb_miss);
934}
935
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300936static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
937 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300939 enum pipe pipe;
940
941 for_each_pipe(dev_priv, pipe)
942 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
943
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300944 I915_WRITE(DSPFW1,
945 FW_WM(wm->sr.plane, SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
949 I915_WRITE(DSPFW2,
950 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
951 FW_WM(wm->sr.fbc, FBC_SR) |
952 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
953 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
954 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
955 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
956 I915_WRITE(DSPFW3,
957 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
958 FW_WM(wm->sr.cursor, CURSOR_SR) |
959 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
960 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300962 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300963}
964
Ville Syrjälä15665972015-03-10 16:16:28 +0200965#define FW_WM_VLV(value, plane) \
966 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
967
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200968static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200969 const struct vlv_wm_values *wm)
970{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200971 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200972
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200973 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200974 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
975
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200976 I915_WRITE(VLV_DDL(pipe),
977 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
978 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
979 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
980 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
981 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200982
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200983 /*
984 * Zero the (unused) WM1 watermarks, and also clear all the
985 * high order bits so that there are no out of bounds values
986 * present in the registers during the reprogramming.
987 */
988 I915_WRITE(DSPHOWM, 0);
989 I915_WRITE(DSPHOWM1, 0);
990 I915_WRITE(DSPFW4, 0);
991 I915_WRITE(DSPFW5, 0);
992 I915_WRITE(DSPFW6, 0);
993
Ville Syrjäläae801522015-03-05 21:19:49 +0200994 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200995 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200996 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
997 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
998 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001000 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1001 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1002 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001004 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001005
1006 if (IS_CHERRYVIEW(dev_priv)) {
1007 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1009 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1012 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001014 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1015 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001017 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001018 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1019 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1020 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1021 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1022 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1023 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1024 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1025 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1026 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001027 } else {
1028 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001029 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1030 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001031 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001032 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001033 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1034 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1035 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1036 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1037 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001039 }
1040
1041 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001042}
1043
Ville Syrjälä15665972015-03-10 16:16:28 +02001044#undef FW_WM_VLV
1045
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1047{
1048 /* all latencies in usec */
1049 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1050 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001051 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001052
Ville Syrjälä79d94302017-04-21 21:14:30 +03001053 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001054}
1055
1056static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1057{
1058 /*
1059 * DSPCNTR[13] supposedly controls whether the
1060 * primary plane can use the FIFO space otherwise
1061 * reserved for the sprite plane. It's not 100% clear
1062 * what the actual FIFO size is, but it looks like we
1063 * can happily set both primary and sprite watermarks
1064 * up to 127 cachelines. So that would seem to mean
1065 * that either DSPCNTR[13] doesn't do anything, or that
1066 * the total FIFO is >= 256 cachelines in size. Either
1067 * way, we don't seem to have to worry about this
1068 * repartitioning as the maximum watermark value the
1069 * register can hold for each plane is lower than the
1070 * minimum FIFO size.
1071 */
1072 switch (plane_id) {
1073 case PLANE_CURSOR:
1074 return 63;
1075 case PLANE_PRIMARY:
1076 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1077 case PLANE_SPRITE0:
1078 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1079 default:
1080 MISSING_CASE(plane_id);
1081 return 0;
1082 }
1083}
1084
1085static int g4x_fbc_fifo_size(int level)
1086{
1087 switch (level) {
1088 case G4X_WM_LEVEL_SR:
1089 return 7;
1090 case G4X_WM_LEVEL_HPLL:
1091 return 15;
1092 default:
1093 MISSING_CASE(level);
1094 return 0;
1095 }
1096}
1097
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001098static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1099 const struct intel_plane_state *plane_state,
1100 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101{
1102 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1103 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1104 const struct drm_display_mode *adjusted_mode =
1105 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001106 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1107 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001108
1109 if (latency == 0)
1110 return USHRT_MAX;
1111
1112 if (!intel_wm_plane_visible(crtc_state, plane_state))
1113 return 0;
1114
1115 /*
1116 * Not 100% sure which way ELK should go here as the
1117 * spec only says CL/CTG should assume 32bpp and BW
1118 * doesn't need to. But as these things followed the
1119 * mobile vs. desktop lines on gen3 as well, let's
1120 * assume ELK doesn't need this.
1121 *
1122 * The spec also fails to list such a restriction for
1123 * the HPLL watermark, which seems a little strange.
1124 * Let's use 32bpp for the HPLL watermark as well.
1125 */
1126 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1127 level != G4X_WM_LEVEL_NORMAL)
1128 cpp = 4;
1129 else
1130 cpp = plane_state->base.fb->format->cpp[0];
1131
1132 clock = adjusted_mode->crtc_clock;
1133 htotal = adjusted_mode->crtc_htotal;
1134
1135 if (plane->id == PLANE_CURSOR)
1136 width = plane_state->base.crtc_w;
1137 else
1138 width = drm_rect_width(&plane_state->base.dst);
1139
1140 if (plane->id == PLANE_CURSOR) {
1141 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1142 } else if (plane->id == PLANE_PRIMARY &&
1143 level == G4X_WM_LEVEL_NORMAL) {
1144 wm = intel_wm_method1(clock, cpp, latency);
1145 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001146 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001147
1148 small = intel_wm_method1(clock, cpp, latency);
1149 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1150
1151 wm = min(small, large);
1152 }
1153
1154 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1155 width, cpp);
1156
1157 wm = DIV_ROUND_UP(wm, 64) + 2;
1158
Chris Wilson1a1f1282017-11-07 14:03:38 +00001159 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001160}
1161
1162static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1163 int level, enum plane_id plane_id, u16 value)
1164{
1165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1166 bool dirty = false;
1167
1168 for (; level < intel_wm_num_levels(dev_priv); level++) {
1169 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1170
1171 dirty |= raw->plane[plane_id] != value;
1172 raw->plane[plane_id] = value;
1173 }
1174
1175 return dirty;
1176}
1177
1178static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1179 int level, u16 value)
1180{
1181 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1182 bool dirty = false;
1183
1184 /* NORMAL level doesn't have an FBC watermark */
1185 level = max(level, G4X_WM_LEVEL_SR);
1186
1187 for (; level < intel_wm_num_levels(dev_priv); level++) {
1188 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1189
1190 dirty |= raw->fbc != value;
1191 raw->fbc = value;
1192 }
1193
1194 return dirty;
1195}
1196
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001197static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1198 const struct intel_plane_state *pstate,
1199 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001200
1201static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1202 const struct intel_plane_state *plane_state)
1203{
1204 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1205 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1206 enum plane_id plane_id = plane->id;
1207 bool dirty = false;
1208 int level;
1209
1210 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1211 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1212 if (plane_id == PLANE_PRIMARY)
1213 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1214 goto out;
1215 }
1216
1217 for (level = 0; level < num_levels; level++) {
1218 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1219 int wm, max_wm;
1220
1221 wm = g4x_compute_wm(crtc_state, plane_state, level);
1222 max_wm = g4x_plane_fifo_size(plane_id, level);
1223
1224 if (wm > max_wm)
1225 break;
1226
1227 dirty |= raw->plane[plane_id] != wm;
1228 raw->plane[plane_id] = wm;
1229
1230 if (plane_id != PLANE_PRIMARY ||
1231 level == G4X_WM_LEVEL_NORMAL)
1232 continue;
1233
1234 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1235 raw->plane[plane_id]);
1236 max_wm = g4x_fbc_fifo_size(level);
1237
1238 /*
1239 * FBC wm is not mandatory as we
1240 * can always just disable its use.
1241 */
1242 if (wm > max_wm)
1243 wm = USHRT_MAX;
1244
1245 dirty |= raw->fbc != wm;
1246 raw->fbc = wm;
1247 }
1248
1249 /* mark watermarks as invalid */
1250 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1251
1252 if (plane_id == PLANE_PRIMARY)
1253 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1254
1255 out:
1256 if (dirty) {
1257 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1258 plane->base.name,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1261 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1262
1263 if (plane_id == PLANE_PRIMARY)
1264 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1265 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1266 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1267 }
1268
1269 return dirty;
1270}
1271
1272static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1273 enum plane_id plane_id, int level)
1274{
1275 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1276
1277 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1278}
1279
1280static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1281 int level)
1282{
1283 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1284
1285 if (level > dev_priv->wm.max_level)
1286 return false;
1287
1288 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1289 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1290 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1291}
1292
1293/* mark all levels starting from 'level' as invalid */
1294static void g4x_invalidate_wms(struct intel_crtc *crtc,
1295 struct g4x_wm_state *wm_state, int level)
1296{
1297 if (level <= G4X_WM_LEVEL_NORMAL) {
1298 enum plane_id plane_id;
1299
1300 for_each_plane_id_on_crtc(crtc, plane_id)
1301 wm_state->wm.plane[plane_id] = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_SR) {
1305 wm_state->cxsr = false;
1306 wm_state->sr.cursor = USHRT_MAX;
1307 wm_state->sr.plane = USHRT_MAX;
1308 wm_state->sr.fbc = USHRT_MAX;
1309 }
1310
1311 if (level <= G4X_WM_LEVEL_HPLL) {
1312 wm_state->hpll_en = false;
1313 wm_state->hpll.cursor = USHRT_MAX;
1314 wm_state->hpll.plane = USHRT_MAX;
1315 wm_state->hpll.fbc = USHRT_MAX;
1316 }
1317}
1318
1319static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1320{
1321 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1322 struct intel_atomic_state *state =
1323 to_intel_atomic_state(crtc_state->base.state);
1324 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1325 int num_active_planes = hweight32(crtc_state->active_planes &
1326 ~BIT(PLANE_CURSOR));
1327 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 const struct intel_plane_state *old_plane_state;
1329 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001330 struct intel_plane *plane;
1331 enum plane_id plane_id;
1332 int i, level;
1333 unsigned int dirty = 0;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 for_each_oldnew_intel_plane_in_state(state, plane,
1336 old_plane_state,
1337 new_plane_state, i) {
1338 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001339 old_plane_state->base.crtc != &crtc->base)
1340 continue;
1341
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001342 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001343 dirty |= BIT(plane->id);
1344 }
1345
1346 if (!dirty)
1347 return 0;
1348
1349 level = G4X_WM_LEVEL_NORMAL;
1350 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1351 goto out;
1352
1353 raw = &crtc_state->wm.g4x.raw[level];
1354 for_each_plane_id_on_crtc(crtc, plane_id)
1355 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1356
1357 level = G4X_WM_LEVEL_SR;
1358
1359 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1360 goto out;
1361
1362 raw = &crtc_state->wm.g4x.raw[level];
1363 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1364 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1365 wm_state->sr.fbc = raw->fbc;
1366
1367 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1368
1369 level = G4X_WM_LEVEL_HPLL;
1370
1371 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1372 goto out;
1373
1374 raw = &crtc_state->wm.g4x.raw[level];
1375 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1376 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1377 wm_state->hpll.fbc = raw->fbc;
1378
1379 wm_state->hpll_en = wm_state->cxsr;
1380
1381 level++;
1382
1383 out:
1384 if (level == G4X_WM_LEVEL_NORMAL)
1385 return -EINVAL;
1386
1387 /* invalidate the higher levels */
1388 g4x_invalidate_wms(crtc, wm_state, level);
1389
1390 /*
1391 * Determine if the FBC watermark(s) can be used. IF
1392 * this isn't the case we prefer to disable the FBC
1393 ( watermark(s) rather than disable the SR/HPLL
1394 * level(s) entirely.
1395 */
1396 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1397
1398 if (level >= G4X_WM_LEVEL_SR &&
1399 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1400 wm_state->fbc_en = false;
1401 else if (level >= G4X_WM_LEVEL_HPLL &&
1402 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1403 wm_state->fbc_en = false;
1404
1405 return 0;
1406}
1407
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001408static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001409{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001410 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001411 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1412 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1413 struct intel_atomic_state *intel_state =
1414 to_intel_atomic_state(new_crtc_state->base.state);
1415 const struct intel_crtc_state *old_crtc_state =
1416 intel_atomic_get_old_crtc_state(intel_state, crtc);
1417 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001418 enum plane_id plane_id;
1419
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001420 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1421 *intermediate = *optimal;
1422
1423 intermediate->cxsr = false;
1424 intermediate->hpll_en = false;
1425 goto out;
1426 }
1427
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001428 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001429 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001430 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001431 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001432 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1433
1434 for_each_plane_id_on_crtc(crtc, plane_id) {
1435 intermediate->wm.plane[plane_id] =
1436 max(optimal->wm.plane[plane_id],
1437 active->wm.plane[plane_id]);
1438
1439 WARN_ON(intermediate->wm.plane[plane_id] >
1440 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1441 }
1442
1443 intermediate->sr.plane = max(optimal->sr.plane,
1444 active->sr.plane);
1445 intermediate->sr.cursor = max(optimal->sr.cursor,
1446 active->sr.cursor);
1447 intermediate->sr.fbc = max(optimal->sr.fbc,
1448 active->sr.fbc);
1449
1450 intermediate->hpll.plane = max(optimal->hpll.plane,
1451 active->hpll.plane);
1452 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1453 active->hpll.cursor);
1454 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1455 active->hpll.fbc);
1456
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1461 intermediate->cxsr);
1462 WARN_ON((intermediate->sr.plane >
1463 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1464 intermediate->sr.cursor >
1465 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1466 intermediate->hpll_en);
1467
1468 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1469 intermediate->fbc_en && intermediate->cxsr);
1470 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1471 intermediate->fbc_en && intermediate->hpll_en);
1472
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474 /*
1475 * If our intermediate WM are identical to the final WM, then we can
1476 * omit the post-vblank programming; only update if it's different.
1477 */
1478 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001479 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001480
1481 return 0;
1482}
1483
1484static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1485 struct g4x_wm_values *wm)
1486{
1487 struct intel_crtc *crtc;
1488 int num_active_crtcs = 0;
1489
1490 wm->cxsr = true;
1491 wm->hpll_en = true;
1492 wm->fbc_en = true;
1493
1494 for_each_intel_crtc(&dev_priv->drm, crtc) {
1495 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1496
1497 if (!crtc->active)
1498 continue;
1499
1500 if (!wm_state->cxsr)
1501 wm->cxsr = false;
1502 if (!wm_state->hpll_en)
1503 wm->hpll_en = false;
1504 if (!wm_state->fbc_en)
1505 wm->fbc_en = false;
1506
1507 num_active_crtcs++;
1508 }
1509
1510 if (num_active_crtcs != 1) {
1511 wm->cxsr = false;
1512 wm->hpll_en = false;
1513 wm->fbc_en = false;
1514 }
1515
1516 for_each_intel_crtc(&dev_priv->drm, crtc) {
1517 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1518 enum pipe pipe = crtc->pipe;
1519
1520 wm->pipe[pipe] = wm_state->wm;
1521 if (crtc->active && wm->cxsr)
1522 wm->sr = wm_state->sr;
1523 if (crtc->active && wm->hpll_en)
1524 wm->hpll = wm_state->hpll;
1525 }
1526}
1527
1528static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1529{
1530 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1531 struct g4x_wm_values new_wm = {};
1532
1533 g4x_merge_wm(dev_priv, &new_wm);
1534
1535 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1536 return;
1537
1538 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, false);
1540
1541 g4x_write_wm_values(dev_priv, &new_wm);
1542
1543 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1544 _intel_set_memory_cxsr(dev_priv, true);
1545
1546 *old_wm = new_wm;
1547}
1548
1549static void g4x_initial_watermarks(struct intel_atomic_state *state,
1550 struct intel_crtc_state *crtc_state)
1551{
1552 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1553 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1554
1555 mutex_lock(&dev_priv->wm.wm_mutex);
1556 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1557 g4x_program_watermarks(dev_priv);
1558 mutex_unlock(&dev_priv->wm.wm_mutex);
1559}
1560
1561static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1562 struct intel_crtc_state *crtc_state)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1566
1567 if (!crtc_state->wm.need_postvbl_update)
1568 return;
1569
1570 mutex_lock(&dev_priv->wm.wm_mutex);
1571 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1572 g4x_program_watermarks(dev_priv);
1573 mutex_unlock(&dev_priv->wm.wm_mutex);
1574}
1575
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576/* latency must be in 0.1us units. */
1577static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001578 unsigned int htotal,
1579 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001580 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 unsigned int latency)
1582{
1583 unsigned int ret;
1584
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001585 ret = intel_wm_method2(pixel_rate, htotal,
1586 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587 ret = DIV_ROUND_UP(ret, 64);
1588
1589 return ret;
1590}
1591
Ville Syrjäläbb726512016-10-31 22:37:24 +02001592static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 /* all latencies in usec */
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1596
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1598
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 if (IS_CHERRYVIEW(dev_priv)) {
1600 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1601 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001602
1603 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 }
1605}
1606
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001607static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1608 const struct intel_plane_state *plane_state,
1609 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001611 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001612 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001613 const struct drm_display_mode *adjusted_mode =
1614 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001615 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616
1617 if (dev_priv->wm.pri_latency[level] == 0)
1618 return USHRT_MAX;
1619
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001620 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621 return 0;
1622
Daniel Vetteref426c12017-01-04 11:41:10 +01001623 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001624 clock = adjusted_mode->crtc_clock;
1625 htotal = adjusted_mode->crtc_htotal;
1626 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001627
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001628 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001629 /*
1630 * FIXME the formula gives values that are
1631 * too big for the cursor FIFO, and hence we
1632 * would never be able to use cursors. For
1633 * now just hardcode the watermark.
1634 */
1635 wm = 63;
1636 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001637 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001638 dev_priv->wm.pri_latency[level] * 10);
1639 }
1640
Chris Wilson1a1f1282017-11-07 14:03:38 +00001641 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001642}
1643
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001644static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1645{
1646 return (active_planes & (BIT(PLANE_SPRITE0) |
1647 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1648}
1649
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001651{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001653 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001654 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001655 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1657 int num_active_planes = hweight32(active_planes);
1658 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001659 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001660 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001661 unsigned int total_rate;
1662 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001663
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001664 /*
1665 * When enabling sprite0 after sprite1 has already been enabled
1666 * we tend to get an underrun unless sprite0 already has some
1667 * FIFO space allcoated. Hence we always allocate at least one
1668 * cacheline for sprite0 whenever sprite1 is enabled.
1669 *
1670 * All other plane enable sequences appear immune to this problem.
1671 */
1672 if (vlv_need_sprite0_fifo_workaround(active_planes))
1673 sprite0_fifo_extra = 1;
1674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 total_rate = raw->plane[PLANE_PRIMARY] +
1676 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001677 raw->plane[PLANE_SPRITE1] +
1678 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 if (total_rate > fifo_size)
1681 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if (total_rate == 0)
1684 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001687 unsigned int rate;
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 if ((active_planes & BIT(plane_id)) == 0) {
1690 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 continue;
1692 }
1693
Ville Syrjälä5012e602017-03-02 19:14:56 +02001694 rate = raw->plane[plane_id];
1695 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1696 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001697 }
1698
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001699 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1700 fifo_left -= sprite0_fifo_extra;
1701
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 fifo_state->plane[PLANE_CURSOR] = 63;
1703
1704 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001705
1706 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 int plane_extra;
1709
1710 if (fifo_left == 0)
1711 break;
1712
Ville Syrjälä5012e602017-03-02 19:14:56 +02001713 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001714 continue;
1715
1716 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001717 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001718 fifo_left -= plane_extra;
1719 }
1720
Ville Syrjälä5012e602017-03-02 19:14:56 +02001721 WARN_ON(active_planes != 0 && fifo_left != 0);
1722
1723 /* give it all to the first plane if none are active */
1724 if (active_planes == 0) {
1725 WARN_ON(fifo_left != fifo_size);
1726 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1727 }
1728
1729 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001730}
1731
Ville Syrjäläff32c542017-03-02 19:14:57 +02001732/* mark all levels starting from 'level' as invalid */
1733static void vlv_invalidate_wms(struct intel_crtc *crtc,
1734 struct vlv_wm_state *wm_state, int level)
1735{
1736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1737
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001738 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001739 enum plane_id plane_id;
1740
1741 for_each_plane_id_on_crtc(crtc, plane_id)
1742 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1743
1744 wm_state->sr[level].cursor = USHRT_MAX;
1745 wm_state->sr[level].plane = USHRT_MAX;
1746 }
1747}
1748
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001749static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1750{
1751 if (wm > fifo_size)
1752 return USHRT_MAX;
1753 else
1754 return fifo_size - wm;
1755}
1756
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757/*
1758 * Starting from 'level' set all higher
1759 * levels to 'value' in the "raw" watermarks.
1760 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001763{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001764 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001765 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767
Ville Syrjäläff32c542017-03-02 19:14:57 +02001768 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001769 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001771 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001772 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001774
1775 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001776}
1777
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001778static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1779 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780{
1781 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1782 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001783 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001785 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001786
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001787 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001788 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1789 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001790 }
1791
1792 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001793 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001794 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1795 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1796
Ville Syrjäläff32c542017-03-02 19:14:57 +02001797 if (wm > max_wm)
1798 break;
1799
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801 raw->plane[plane_id] = wm;
1802 }
1803
1804 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001806
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001807out:
1808 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001809 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001810 plane->base.name,
1811 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1812 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1813 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1814
1815 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816}
1817
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001818static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1819 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001821 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001822 &crtc_state->wm.vlv.raw[level];
1823 const struct vlv_fifo_state *fifo_state =
1824 &crtc_state->wm.vlv.fifo_state;
1825
1826 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1827}
1828
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001829static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001831 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1832 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1833 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1834 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835}
1836
1837static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001838{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001839 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001840 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 struct intel_atomic_state *state =
1842 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001843 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001844 const struct vlv_fifo_state *fifo_state =
1845 &crtc_state->wm.vlv.fifo_state;
1846 int num_active_planes = hweight32(crtc_state->active_planes &
1847 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001849 const struct intel_plane_state *old_plane_state;
1850 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001851 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001852 enum plane_id plane_id;
1853 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001854 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001856 for_each_oldnew_intel_plane_in_state(state, plane,
1857 old_plane_state,
1858 new_plane_state, i) {
1859 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001860 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001861 continue;
1862
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001863 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001864 dirty |= BIT(plane->id);
1865 }
1866
1867 /*
1868 * DSPARB registers may have been reset due to the
1869 * power well being turned off. Make sure we restore
1870 * them to a consistent state even if no primary/sprite
1871 * planes are initially active.
1872 */
1873 if (needs_modeset)
1874 crtc_state->fifo_changed = true;
1875
1876 if (!dirty)
1877 return 0;
1878
1879 /* cursor changes don't warrant a FIFO recompute */
1880 if (dirty & ~BIT(PLANE_CURSOR)) {
1881 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001882 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001883 const struct vlv_fifo_state *old_fifo_state =
1884 &old_crtc_state->wm.vlv.fifo_state;
1885
1886 ret = vlv_compute_fifo(crtc_state);
1887 if (ret)
1888 return ret;
1889
1890 if (needs_modeset ||
1891 memcmp(old_fifo_state, fifo_state,
1892 sizeof(*fifo_state)) != 0)
1893 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001894 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001895
Ville Syrjäläff32c542017-03-02 19:14:57 +02001896 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001897 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898 /*
1899 * Note that enabling cxsr with no primary/sprite planes
1900 * enabled can wedge the pipe. Hence we only allow cxsr
1901 * with exactly one enabled primary/sprite plane.
1902 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001903 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001906 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001909 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001910 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001911
Ville Syrjäläff32c542017-03-02 19:14:57 +02001912 for_each_plane_id_on_crtc(crtc, plane_id) {
1913 wm_state->wm[level].plane[plane_id] =
1914 vlv_invert_wm_value(raw->plane[plane_id],
1915 fifo_state->plane[plane_id]);
1916 }
1917
1918 wm_state->sr[level].plane =
1919 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001920 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001921 raw->plane[PLANE_SPRITE1]),
1922 sr_fifo_size);
1923
1924 wm_state->sr[level].cursor =
1925 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1926 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001927 }
1928
Ville Syrjäläff32c542017-03-02 19:14:57 +02001929 if (level == 0)
1930 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001931
Ville Syrjäläff32c542017-03-02 19:14:57 +02001932 /* limit to only levels we can actually handle */
1933 wm_state->num_levels = level;
1934
1935 /* invalidate the higher levels */
1936 vlv_invalidate_wms(crtc, wm_state, level);
1937
1938 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001939}
1940
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941#define VLV_FIFO(plane, value) \
1942 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1943
Ville Syrjäläff32c542017-03-02 19:14:57 +02001944static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1945 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001947 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001948 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001949 const struct vlv_fifo_state *fifo_state =
1950 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001952
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001953 if (!crtc_state->fifo_changed)
1954 return;
1955
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001956 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1957 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1958 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001960 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1961 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001962
Ville Syrjäläc137d662017-03-02 19:15:06 +02001963 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1964
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001965 /*
1966 * uncore.lock serves a double purpose here. It allows us to
1967 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1968 * it protects the DSPARB registers from getting clobbered by
1969 * parallel updates from multiple pipes.
1970 *
1971 * intel_pipe_update_start() has already disabled interrupts
1972 * for us, so a plain spin_lock() is sufficient here.
1973 */
1974 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001975
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001977 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001978 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001979 dsparb = I915_READ_FW(DSPARB);
1980 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001981
1982 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1983 VLV_FIFO(SPRITEB, 0xff));
1984 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1985 VLV_FIFO(SPRITEB, sprite1_start));
1986
1987 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1988 VLV_FIFO(SPRITEB_HI, 0x1));
1989 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1990 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1991
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001992 I915_WRITE_FW(DSPARB, dsparb);
1993 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001994 break;
1995 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001996 dsparb = I915_READ_FW(DSPARB);
1997 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998
1999 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2000 VLV_FIFO(SPRITED, 0xff));
2001 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2002 VLV_FIFO(SPRITED, sprite1_start));
2003
2004 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2005 VLV_FIFO(SPRITED_HI, 0xff));
2006 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2007 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2008
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002009 I915_WRITE_FW(DSPARB, dsparb);
2010 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002011 break;
2012 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002013 dsparb3 = I915_READ_FW(DSPARB3);
2014 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002015
2016 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2017 VLV_FIFO(SPRITEF, 0xff));
2018 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2019 VLV_FIFO(SPRITEF, sprite1_start));
2020
2021 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2022 VLV_FIFO(SPRITEF_HI, 0xff));
2023 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2024 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2025
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002026 I915_WRITE_FW(DSPARB3, dsparb3);
2027 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002028 break;
2029 default:
2030 break;
2031 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002032
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002033 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002034
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002035 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002036}
2037
2038#undef VLV_FIFO
2039
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002040static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002041{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002042 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002043 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2044 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2045 struct intel_atomic_state *intel_state =
2046 to_intel_atomic_state(new_crtc_state->base.state);
2047 const struct intel_crtc_state *old_crtc_state =
2048 intel_atomic_get_old_crtc_state(intel_state, crtc);
2049 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002050 int level;
2051
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002052 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2053 *intermediate = *optimal;
2054
2055 intermediate->cxsr = false;
2056 goto out;
2057 }
2058
Ville Syrjälä4841da52017-03-02 19:14:59 +02002059 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002060 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002061 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002062
2063 for (level = 0; level < intermediate->num_levels; level++) {
2064 enum plane_id plane_id;
2065
2066 for_each_plane_id_on_crtc(crtc, plane_id) {
2067 intermediate->wm[level].plane[plane_id] =
2068 min(optimal->wm[level].plane[plane_id],
2069 active->wm[level].plane[plane_id]);
2070 }
2071
2072 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2073 active->sr[level].plane);
2074 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2075 active->sr[level].cursor);
2076 }
2077
2078 vlv_invalidate_wms(crtc, intermediate, level);
2079
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002080out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002081 /*
2082 * If our intermediate WM are identical to the final WM, then we can
2083 * omit the post-vblank programming; only update if it's different.
2084 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002085 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002086 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002087
2088 return 0;
2089}
2090
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002091static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092 struct vlv_wm_values *wm)
2093{
2094 struct intel_crtc *crtc;
2095 int num_active_crtcs = 0;
2096
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002097 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098 wm->cxsr = true;
2099
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002100 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002101 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102
2103 if (!crtc->active)
2104 continue;
2105
2106 if (!wm_state->cxsr)
2107 wm->cxsr = false;
2108
2109 num_active_crtcs++;
2110 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2111 }
2112
2113 if (num_active_crtcs != 1)
2114 wm->cxsr = false;
2115
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002116 if (num_active_crtcs > 1)
2117 wm->level = VLV_WM_LEVEL_PM2;
2118
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002119 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002120 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 enum pipe pipe = crtc->pipe;
2122
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002123 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002124 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 wm->sr = wm_state->sr[wm->level];
2126
Ville Syrjälä1b313892016-11-28 19:37:08 +02002127 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2128 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2129 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2130 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131 }
2132}
2133
Ville Syrjäläff32c542017-03-02 19:14:57 +02002134static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002136 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2137 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140
Ville Syrjäläff32c542017-03-02 19:14:57 +02002141 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 return;
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 chv_set_memory_dvfs(dev_priv, false);
2146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148 chv_set_memory_pm5(dev_priv, false);
2149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002156 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002159 chv_set_memory_pm5(dev_priv, true);
2160
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002161 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002162 chv_set_memory_dvfs(dev_priv, true);
2163
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002164 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002165}
2166
Ville Syrjäläff32c542017-03-02 19:14:57 +02002167static void vlv_initial_watermarks(struct intel_atomic_state *state,
2168 struct intel_crtc_state *crtc_state)
2169{
2170 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2171 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2172
2173 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002174 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2175 vlv_program_watermarks(dev_priv);
2176 mutex_unlock(&dev_priv->wm.wm_mutex);
2177}
2178
2179static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2180 struct intel_crtc_state *crtc_state)
2181{
2182 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2184
2185 if (!crtc_state->wm.need_postvbl_update)
2186 return;
2187
2188 mutex_lock(&dev_priv->wm.wm_mutex);
2189 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002190 vlv_program_watermarks(dev_priv);
2191 mutex_unlock(&dev_priv->wm.wm_mutex);
2192}
2193
Ville Syrjälä432081b2016-10-31 22:37:03 +02002194static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002196 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002197 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 int srwm = 1;
2199 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002200 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002201
2202 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002203 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002204 if (crtc) {
2205 /* self-refresh has much higher latency */
2206 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002207 const struct drm_display_mode *adjusted_mode =
2208 &crtc->config->base.adjusted_mode;
2209 const struct drm_framebuffer *fb =
2210 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002211 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002212 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002213 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002214 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 int entries;
2216
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002217 entries = intel_wm_method2(clock, htotal,
2218 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002219 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2220 srwm = I965_FIFO_SIZE - entries;
2221 if (srwm < 0)
2222 srwm = 1;
2223 srwm &= 0x1ff;
2224 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2225 entries, srwm);
2226
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 entries = intel_wm_method2(clock, htotal,
2228 crtc->base.cursor->state->crtc_w, 4,
2229 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002231 i965_cursor_wm_info.cacheline_size) +
2232 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002234 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002235 if (cursor_sr > i965_cursor_wm_info.max_wm)
2236 cursor_sr = i965_cursor_wm_info.max_wm;
2237
2238 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2239 "cursor %d\n", srwm, cursor_sr);
2240
Imre Deak98584252014-06-13 14:54:20 +03002241 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 } else {
Imre Deak98584252014-06-13 14:54:20 +03002243 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002244 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002245 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002246 }
2247
2248 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2249 srwm);
2250
2251 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002252 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2253 FW_WM(8, CURSORB) |
2254 FW_WM(8, PLANEB) |
2255 FW_WM(8, PLANEA));
2256 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2257 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002259 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002260
2261 if (cxsr_enabled)
2262 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263}
2264
Ville Syrjäläf4998962015-03-10 17:02:21 +02002265#undef FW_WM
2266
Ville Syrjälä432081b2016-10-31 22:37:03 +02002267static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002268{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002269 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002270 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002271 u32 fwater_lo;
2272 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 int cwm, srwm = 1;
2274 int fifo_size;
2275 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002276 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002278 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002280 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281 wm_info = &i915_wm_info;
2282 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002283 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002285 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2286 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002287 if (intel_crtc_active(crtc)) {
2288 const struct drm_display_mode *adjusted_mode =
2289 &crtc->config->base.adjusted_mode;
2290 const struct drm_framebuffer *fb =
2291 crtc->base.primary->state->fb;
2292 int cpp;
2293
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002294 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002296 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002297 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002298
Damien Lespiau241bfc32013-09-25 16:45:37 +01002299 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002300 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002301 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002302 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002303 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002304 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 if (planea_wm > (long)wm_info->max_wm)
2306 planea_wm = wm_info->max_wm;
2307 }
2308
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002309 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002310 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002311
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002312 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2313 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002314 if (intel_crtc_active(crtc)) {
2315 const struct drm_display_mode *adjusted_mode =
2316 &crtc->config->base.adjusted_mode;
2317 const struct drm_framebuffer *fb =
2318 crtc->base.primary->state->fb;
2319 int cpp;
2320
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002321 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002323 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002324 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002325
Damien Lespiau241bfc32013-09-25 16:45:37 +01002326 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002327 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002328 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 if (enabled == NULL)
2330 enabled = crtc;
2331 else
2332 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002333 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002335 if (planeb_wm > (long)wm_info->max_wm)
2336 planeb_wm = wm_info->max_wm;
2337 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002338
2339 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2340
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002341 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002342 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343
Ville Syrjäläefc26112016-10-31 22:37:04 +02002344 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002345
2346 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002347 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002348 enabled = NULL;
2349 }
2350
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002351 /*
2352 * Overlay gets an aggressive default since video jitter is bad.
2353 */
2354 cwm = 2;
2355
2356 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002357 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002358
2359 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002360 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002361 /* self-refresh has much higher latency */
2362 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002363 const struct drm_display_mode *adjusted_mode =
2364 &enabled->config->base.adjusted_mode;
2365 const struct drm_framebuffer *fb =
2366 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002367 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002368 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 int hdisplay = enabled->config->pipe_src_w;
2370 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002371 int entries;
2372
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002373 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002374 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002375 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002376 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002377
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002378 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2379 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002380 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2381 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2382 srwm = wm_info->fifo_size - entries;
2383 if (srwm < 0)
2384 srwm = 1;
2385
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002386 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387 I915_WRITE(FW_BLC_SELF,
2388 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002389 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002390 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2391 }
2392
2393 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2394 planea_wm, planeb_wm, cwm, srwm);
2395
2396 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2397 fwater_hi = (cwm & 0x1f);
2398
2399 /* Set request length to 8 cachelines per fetch */
2400 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2401 fwater_hi = fwater_hi | (1 << 8);
2402
2403 I915_WRITE(FW_BLC, fwater_lo);
2404 I915_WRITE(FW_BLC2, fwater_hi);
2405
Imre Deak5209b1f2014-07-01 12:36:17 +03002406 if (enabled)
2407 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002408}
2409
Ville Syrjälä432081b2016-10-31 22:37:03 +02002410static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002412 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002413 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002414 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002415 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002416 int planea_wm;
2417
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002418 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002419 if (crtc == NULL)
2420 return;
2421
Ville Syrjäläefc26112016-10-31 22:37:04 +02002422 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002423 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002424 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002425 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002426 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002427 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2428 fwater_lo |= (3<<8) | planea_wm;
2429
2430 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2431
2432 I915_WRITE(FW_BLC, fwater_lo);
2433}
2434
Ville Syrjälä37126462013-08-01 16:18:55 +03002435/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2437 unsigned int cpp,
2438 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002440 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002441
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002442 ret = intel_wm_method1(pixel_rate, cpp, latency);
2443 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002444
2445 return ret;
2446}
2447
Ville Syrjälä37126462013-08-01 16:18:55 +03002448/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002449static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2450 unsigned int htotal,
2451 unsigned int width,
2452 unsigned int cpp,
2453 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002457 ret = intel_wm_method2(pixel_rate, htotal,
2458 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002459 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002460
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002461 return ret;
2462}
2463
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002464static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002465{
Matt Roper15126882015-12-03 11:37:40 -08002466 /*
2467 * Neither of these should be possible since this function shouldn't be
2468 * called if the CRTC is off or the plane is invisible. But let's be
2469 * extra paranoid to avoid a potential divide-by-zero if we screw up
2470 * elsewhere in the driver.
2471 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002472 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002473 return 0;
2474 if (WARN_ON(!horiz_pixels))
2475 return 0;
2476
Ville Syrjäläac484962016-01-20 21:05:26 +02002477 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478}
2479
Imre Deak820c1982013-12-17 14:46:36 +02002480struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002481 u16 pri;
2482 u16 spr;
2483 u16 cur;
2484 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002485};
2486
Ville Syrjälä37126462013-08-01 16:18:55 +03002487/*
2488 * For both WM_PIPE and WM_LP.
2489 * mem_value must be in 0.1us units.
2490 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002491static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2492 const struct intel_plane_state *pstate,
2493 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002494{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002495 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002496 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002497
Ville Syrjälä03981c62018-11-14 19:34:40 +02002498 if (mem_value == 0)
2499 return U32_MAX;
2500
Ville Syrjälä24304d812017-03-14 17:10:49 +02002501 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002502 return 0;
2503
Ville Syrjälä353c8592016-12-14 23:30:57 +02002504 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002505
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002506 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002507
2508 if (!is_lp)
2509 return method1;
2510
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002511 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002512 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002513 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002514 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002515
2516 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002517}
2518
Ville Syrjälä37126462013-08-01 16:18:55 +03002519/*
2520 * For both WM_PIPE and WM_LP.
2521 * mem_value must be in 0.1us units.
2522 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002523static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2524 const struct intel_plane_state *pstate,
2525 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002527 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002528 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002529
Ville Syrjälä03981c62018-11-14 19:34:40 +02002530 if (mem_value == 0)
2531 return U32_MAX;
2532
Ville Syrjälä24304d812017-03-14 17:10:49 +02002533 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return 0;
2535
Ville Syrjälä353c8592016-12-14 23:30:57 +02002536 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002537
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002538 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2539 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002540 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002541 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002542 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 return min(method1, method2);
2544}
2545
Ville Syrjälä37126462013-08-01 16:18:55 +03002546/*
2547 * For both WM_PIPE and WM_LP.
2548 * mem_value must be in 0.1us units.
2549 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002550static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2551 const struct intel_plane_state *pstate,
2552 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002553{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002555
Ville Syrjälä03981c62018-11-14 19:34:40 +02002556 if (mem_value == 0)
2557 return U32_MAX;
2558
Ville Syrjälä24304d812017-03-14 17:10:49 +02002559 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002560 return 0;
2561
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002562 cpp = pstate->base.fb->format->cpp[0];
2563
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002564 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002565 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002566 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002567}
2568
Paulo Zanonicca32e92013-05-31 11:45:06 -03002569/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002570static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2571 const struct intel_plane_state *pstate,
2572 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002573{
Ville Syrjälä83054942016-11-18 21:53:00 +02002574 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002575
Ville Syrjälä24304d812017-03-14 17:10:49 +02002576 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577 return 0;
2578
Ville Syrjälä353c8592016-12-14 23:30:57 +02002579 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002580
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002581 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002588 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002589 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002590 return 768;
2591 else
2592 return 512;
2593}
2594
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002595static unsigned int
2596ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2597 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002598{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002599 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002600 /* BDW primary/sprite plane watermarks */
2601 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603 /* IVB/HSW primary/sprite plane watermarks */
2604 return level == 0 ? 127 : 1023;
2605 else if (!is_sprite)
2606 /* ILK/SNB primary plane watermarks */
2607 return level == 0 ? 127 : 511;
2608 else
2609 /* ILK/SNB sprite plane watermarks */
2610 return level == 0 ? 63 : 255;
2611}
2612
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613static unsigned int
2614ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002615{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002617 return level == 0 ? 63 : 255;
2618 else
2619 return level == 0 ? 31 : 63;
2620}
2621
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002622static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002623{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002624 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002625 return 31;
2626 else
2627 return 15;
2628}
2629
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002631static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002632 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002634 enum intel_ddb_partitioning ddb_partitioning,
2635 bool is_sprite)
2636{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002637 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002638
2639 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002640 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002641 return 0;
2642
2643 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002644 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002645 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646
2647 /*
2648 * For some reason the non self refresh
2649 * FIFO size is only half of the self
2650 * refresh FIFO size on ILK/SNB.
2651 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002652 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002653 fifo_size /= 2;
2654 }
2655
Ville Syrjälä240264f2013-08-07 13:29:12 +03002656 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002657 /* level 0 is always calculated with 1:1 split */
2658 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2659 if (is_sprite)
2660 fifo_size *= 5;
2661 fifo_size /= 6;
2662 } else {
2663 fifo_size /= 2;
2664 }
2665 }
2666
2667 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002668 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002669}
2670
2671/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002672static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002673 int level,
2674 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002675{
2676 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002677 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678 return 64;
2679
2680 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002681 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002682}
2683
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002684static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002685 int level,
2686 const struct intel_wm_config *config,
2687 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002688 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002689{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002690 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2691 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2692 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2693 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002694}
2695
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002696static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002697 int level,
2698 struct ilk_wm_maximums *max)
2699{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002700 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2701 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2702 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2703 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002704}
2705
Ville Syrjäläd9395652013-10-09 19:18:10 +03002706static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002707 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002708 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002709{
2710 bool ret;
2711
2712 /* already determined to be invalid? */
2713 if (!result->enable)
2714 return false;
2715
2716 result->enable = result->pri_val <= max->pri &&
2717 result->spr_val <= max->spr &&
2718 result->cur_val <= max->cur;
2719
2720 ret = result->enable;
2721
2722 /*
2723 * HACK until we can pre-compute everything,
2724 * and thus fail gracefully if LP0 watermarks
2725 * are exceeded...
2726 */
2727 if (level == 0 && !result->enable) {
2728 if (result->pri_val > max->pri)
2729 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2730 level, result->pri_val, max->pri);
2731 if (result->spr_val > max->spr)
2732 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2733 level, result->spr_val, max->spr);
2734 if (result->cur_val > max->cur)
2735 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2736 level, result->cur_val, max->cur);
2737
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002738 result->pri_val = min_t(u32, result->pri_val, max->pri);
2739 result->spr_val = min_t(u32, result->spr_val, max->spr);
2740 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002741 result->enable = true;
2742 }
2743
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002744 return ret;
2745}
2746
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002747static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002748 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002749 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002750 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002751 const struct intel_plane_state *pristate,
2752 const struct intel_plane_state *sprstate,
2753 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002754 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002755{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002756 u16 pri_latency = dev_priv->wm.pri_latency[level];
2757 u16 spr_latency = dev_priv->wm.spr_latency[level];
2758 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002759
2760 /* WM1+ latency values stored in 0.5us units */
2761 if (level > 0) {
2762 pri_latency *= 5;
2763 spr_latency *= 5;
2764 cur_latency *= 5;
2765 }
2766
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002767 if (pristate) {
2768 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2769 pri_latency, level);
2770 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2771 }
2772
2773 if (sprstate)
2774 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2775
2776 if (curstate)
2777 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2778
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002779 result->enable = true;
2780}
2781
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002782static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002783hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002784{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002785 const struct intel_atomic_state *intel_state =
2786 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002787 const struct drm_display_mode *adjusted_mode =
2788 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002789 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002790
Matt Roperee91a152015-12-03 11:37:39 -08002791 if (!cstate->base.active)
2792 return 0;
2793 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2794 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002795 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002797
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002798 /* The WM are computed with base on how long it takes to fill a single
2799 * row at the given clock rate, multiplied by 8.
2800 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002801 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2802 adjusted_mode->crtc_clock);
2803 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002804 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002805
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2807 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002808}
2809
Ville Syrjäläbb726512016-10-31 22:37:24 +02002810static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002811 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002812{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002813 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002814 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002815 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002816 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002817
2818 /* read the first set of memory latencies[0:3] */
2819 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002820 ret = sandybridge_pcode_read(dev_priv,
2821 GEN9_PCODE_READ_MEM_LATENCY,
2822 &val);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002823
2824 if (ret) {
2825 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2826 return;
2827 }
2828
2829 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2830 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2831 GEN9_MEM_LATENCY_LEVEL_MASK;
2832 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2833 GEN9_MEM_LATENCY_LEVEL_MASK;
2834 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2835 GEN9_MEM_LATENCY_LEVEL_MASK;
2836
2837 /* read the second set of memory latencies[4:7] */
2838 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002839 ret = sandybridge_pcode_read(dev_priv,
2840 GEN9_PCODE_READ_MEM_LATENCY,
2841 &val);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002842 if (ret) {
2843 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2844 return;
2845 }
2846
2847 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2848 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2849 GEN9_MEM_LATENCY_LEVEL_MASK;
2850 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2851 GEN9_MEM_LATENCY_LEVEL_MASK;
2852 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2853 GEN9_MEM_LATENCY_LEVEL_MASK;
2854
Vandana Kannan367294b2014-11-04 17:06:46 +00002855 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002856 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2857 * need to be disabled. We make sure to sanitize the values out
2858 * of the punit to satisfy this requirement.
2859 */
2860 for (level = 1; level <= max_level; level++) {
2861 if (wm[level] == 0) {
2862 for (i = level + 1; i <= max_level; i++)
2863 wm[i] = 0;
2864 break;
2865 }
2866 }
2867
2868 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002869 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002870 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002871 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002872 * to add 2us to the various latency levels we retrieve from the
2873 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 if (wm[0] == 0) {
2876 wm[0] += 2;
2877 for (level = 1; level <= max_level; level++) {
2878 if (wm[level] == 0)
2879 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002880 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002881 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002882 }
2883
Mahesh Kumar86b59282018-08-31 16:39:42 +05302884 /*
2885 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2886 * If we could not get dimm info enable this WA to prevent from
2887 * any underrun. If not able to get Dimm info assume 16GB dimm
2888 * to avoid any underrun.
2889 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002890 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302891 wm[0] += 1;
2892
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002893 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002894 u64 sskpd = I915_READ64(MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002895
2896 wm[0] = (sskpd >> 56) & 0xFF;
2897 if (wm[0] == 0)
2898 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002899 wm[1] = (sskpd >> 4) & 0xFF;
2900 wm[2] = (sskpd >> 12) & 0xFF;
2901 wm[3] = (sskpd >> 20) & 0x1FF;
2902 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002903 } else if (INTEL_GEN(dev_priv) >= 6) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002904 u32 sskpd = I915_READ(MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002905
2906 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2907 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2908 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2909 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002910 } else if (INTEL_GEN(dev_priv) >= 5) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002911 u32 mltr = I915_READ(MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002912
2913 /* ILK primary LP0 latency is 700 ns */
2914 wm[0] = 7;
2915 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2916 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002917 } else {
2918 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002919 }
2920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002923 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002924{
2925 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002926 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927 wm[0] = 13;
2928}
2929
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002930static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002931 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002932{
2933 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002934 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002935 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002936}
2937
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002938int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002939{
2940 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002941 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002942 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002943 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002944 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002945 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002946 return 3;
2947 else
2948 return 2;
2949}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002950
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002951static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002952 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002953 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002954{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002955 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002956
2957 for (level = 0; level <= max_level; level++) {
2958 unsigned int latency = wm[level];
2959
2960 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002961 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2962 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002963 continue;
2964 }
2965
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002966 /*
2967 * - latencies are in us on gen9.
2968 * - before then, WM1+ latency values are in 0.5us units
2969 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002970 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002971 latency *= 10;
2972 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002973 latency *= 5;
2974
2975 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2976 name, level, wm[level],
2977 latency / 10, latency % 10);
2978 }
2979}
2980
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002982 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002983{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002984 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002985
2986 if (wm[0] >= min)
2987 return false;
2988
2989 wm[0] = max(wm[0], min);
2990 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002991 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002992
2993 return true;
2994}
2995
Ville Syrjäläbb726512016-10-31 22:37:24 +02002996static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002997{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002998 bool changed;
2999
3000 /*
3001 * The BIOS provided WM memory latency values are often
3002 * inadequate for high resolution displays. Adjust them.
3003 */
3004 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3005 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3006 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3007
3008 if (!changed)
3009 return;
3010
3011 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003012 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3013 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3014 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003015}
3016
Ville Syrjälä03981c62018-11-14 19:34:40 +02003017static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3018{
3019 /*
3020 * On some SNB machines (Thinkpad X220 Tablet at least)
3021 * LP3 usage can cause vblank interrupts to be lost.
3022 * The DEIIR bit will go high but it looks like the CPU
3023 * never gets interrupted.
3024 *
3025 * It's not clear whether other interrupt source could
3026 * be affected or if this is somehow limited to vblank
3027 * interrupts only. To play it safe we disable LP3
3028 * watermarks entirely.
3029 */
3030 if (dev_priv->wm.pri_latency[3] == 0 &&
3031 dev_priv->wm.spr_latency[3] == 0 &&
3032 dev_priv->wm.cur_latency[3] == 0)
3033 return;
3034
3035 dev_priv->wm.pri_latency[3] = 0;
3036 dev_priv->wm.spr_latency[3] = 0;
3037 dev_priv->wm.cur_latency[3] = 0;
3038
3039 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3040 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3041 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3042 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3043}
3044
Ville Syrjäläbb726512016-10-31 22:37:24 +02003045static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003046{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003047 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003048
3049 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3050 sizeof(dev_priv->wm.pri_latency));
3051 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3052 sizeof(dev_priv->wm.pri_latency));
3053
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003054 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003055 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003056
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003057 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3058 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3059 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003060
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003061 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003062 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003063 snb_wm_lp3_irq_quirk(dev_priv);
3064 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003065}
3066
Ville Syrjäläbb726512016-10-31 22:37:24 +02003067static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003068{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003069 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003070 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003071}
3072
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003073static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003074 struct intel_pipe_wm *pipe_wm)
3075{
3076 /* LP0 watermark maximums depend on this pipe alone */
3077 const struct intel_wm_config config = {
3078 .num_pipes_active = 1,
3079 .sprites_enabled = pipe_wm->sprites_enabled,
3080 .sprites_scaled = pipe_wm->sprites_scaled,
3081 };
3082 struct ilk_wm_maximums max;
3083
3084 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003085 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003086
3087 /* At least LP0 must be valid */
3088 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3089 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3090 return false;
3091 }
3092
3093 return true;
3094}
3095
Matt Roper261a27d2015-10-08 15:28:25 -07003096/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003097static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003098{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003099 struct drm_atomic_state *state = cstate->base.state;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003101 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003102 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003103 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003104 struct drm_plane *plane;
3105 const struct drm_plane_state *plane_state;
3106 const struct intel_plane_state *pristate = NULL;
3107 const struct intel_plane_state *sprstate = NULL;
3108 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003109 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003110 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003111
Matt Ropere8f1f022016-05-12 07:05:55 -07003112 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003113
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003114 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3115 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003116
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003117 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003118 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003119 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003120 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003121 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003122 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003123 }
3124
Matt Ropered4a6a72016-02-23 17:20:13 -08003125 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003126 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003127 pipe_wm->sprites_enabled = sprstate->base.visible;
3128 pipe_wm->sprites_scaled = sprstate->base.visible &&
3129 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3130 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003131 }
3132
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003133 usable_level = max_level;
3134
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003135 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003136 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003137 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003138
3139 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003140 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003141 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003142
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003143 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003144 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3145 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003146
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003148 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003149
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003150 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003151 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003152
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003153 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003154
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003155 for (level = 1; level <= usable_level; level++) {
3156 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157
Matt Roper86c8bbb2015-09-24 15:53:16 -07003158 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003159 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003160
3161 /*
3162 * Disable any watermark level that exceeds the
3163 * register maximums since such watermarks are
3164 * always invalid.
3165 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003166 if (!ilk_validate_wm_level(level, &max, wm)) {
3167 memset(wm, 0, sizeof(*wm));
3168 break;
3169 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003170 }
3171
Matt Roper86c8bbb2015-09-24 15:53:16 -07003172 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003173}
3174
3175/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003176 * Build a set of 'intermediate' watermark values that satisfy both the old
3177 * state and the new state. These can be programmed to the hardware
3178 * immediately.
3179 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003180static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003181{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003182 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3183 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003184 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003185 struct intel_atomic_state *intel_state =
3186 to_intel_atomic_state(newstate->base.state);
3187 const struct intel_crtc_state *oldstate =
3188 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3189 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003190 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003191
3192 /*
3193 * Start with the final, target watermarks, then combine with the
3194 * currently active watermarks to get values that are safe both before
3195 * and after the vblank.
3196 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003197 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003198 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3199 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003200 return 0;
3201
Matt Ropered4a6a72016-02-23 17:20:13 -08003202 a->pipe_enabled |= b->pipe_enabled;
3203 a->sprites_enabled |= b->sprites_enabled;
3204 a->sprites_scaled |= b->sprites_scaled;
3205
3206 for (level = 0; level <= max_level; level++) {
3207 struct intel_wm_level *a_wm = &a->wm[level];
3208 const struct intel_wm_level *b_wm = &b->wm[level];
3209
3210 a_wm->enable &= b_wm->enable;
3211 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3212 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3213 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3214 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3215 }
3216
3217 /*
3218 * We need to make sure that these merged watermark values are
3219 * actually a valid configuration themselves. If they're not,
3220 * there's no safe way to transition from the old state to
3221 * the new state, so we need to fail the atomic transaction.
3222 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003223 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003224 return -EINVAL;
3225
3226 /*
3227 * If our intermediate WM are identical to the final WM, then we can
3228 * omit the post-vblank programming; only update if it's different.
3229 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003230 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3231 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003232
3233 return 0;
3234}
3235
3236/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003237 * Merge the watermarks from all active pipes for a specific level.
3238 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003239static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003240 int level,
3241 struct intel_wm_level *ret_wm)
3242{
3243 const struct intel_crtc *intel_crtc;
3244
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003245 ret_wm->enable = true;
3246
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003247 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003248 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003249 const struct intel_wm_level *wm = &active->wm[level];
3250
3251 if (!active->pipe_enabled)
3252 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003254 /*
3255 * The watermark values may have been used in the past,
3256 * so we must maintain them in the registers for some
3257 * time even if the level is now disabled.
3258 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003259 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003260 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261
3262 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3263 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3264 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3265 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3266 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003267}
3268
3269/*
3270 * Merge all low power watermarks for all active pipes.
3271 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003272static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003273 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003274 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003275 struct intel_pipe_wm *merged)
3276{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003277 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003278 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003280 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003281 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003282 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003283 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003284
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003285 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003286 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003287
3288 /* merge each WM1+ level */
3289 for (level = 1; level <= max_level; level++) {
3290 struct intel_wm_level *wm = &merged->wm[level];
3291
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003292 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003293
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003294 if (level > last_enabled_level)
3295 wm->enable = false;
3296 else if (!ilk_validate_wm_level(level, max, wm))
3297 /* make sure all following levels get disabled */
3298 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003299
3300 /*
3301 * The spec says it is preferred to disable
3302 * FBC WMs instead of disabling a WM level.
3303 */
3304 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003305 if (wm->enable)
3306 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003307 wm->fbc_val = 0;
3308 }
3309 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003310
3311 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3312 /*
3313 * FIXME this is racy. FBC might get enabled later.
3314 * What we should check here is whether FBC can be
3315 * enabled sometime later.
3316 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003317 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003318 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003319 for (level = 2; level <= max_level; level++) {
3320 struct intel_wm_level *wm = &merged->wm[level];
3321
3322 wm->enable = false;
3323 }
3324 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003325}
3326
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003327static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3328{
3329 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3330 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3331}
3332
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003333/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003334static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3335 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003336{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003337 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003338 return 2 * level;
3339 else
3340 return dev_priv->wm.pri_latency[level];
3341}
3342
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003343static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003344 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003345 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003346 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003347{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 struct intel_crtc *intel_crtc;
3349 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003350
Ville Syrjälä0362c782013-10-09 19:17:57 +03003351 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003352 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003355 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003356 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003357
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003358 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359
Ville Syrjälä0362c782013-10-09 19:17:57 +03003360 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003361
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003362 /*
3363 * Maintain the watermark values even if the level is
3364 * disabled. Doing otherwise could cause underruns.
3365 */
3366 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003367 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003368 (r->pri_val << WM1_LP_SR_SHIFT) |
3369 r->cur_val;
3370
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003371 if (r->enable)
3372 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3373
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003374 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003375 results->wm_lp[wm_lp - 1] |=
3376 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3377 else
3378 results->wm_lp[wm_lp - 1] |=
3379 r->fbc_val << WM1_LP_FBC_SHIFT;
3380
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003381 /*
3382 * Always set WM1S_LP_EN when spr_val != 0, even if the
3383 * level is disabled. Doing otherwise could cause underruns.
3384 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003385 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003386 WARN_ON(wm_lp != 1);
3387 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3388 } else
3389 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003390 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003391
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003392 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003393 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003394 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003395 const struct intel_wm_level *r =
3396 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003397
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 if (WARN_ON(!r->enable))
3399 continue;
3400
Matt Ropered4a6a72016-02-23 17:20:13 -08003401 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003402
3403 results->wm_pipe[pipe] =
3404 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3405 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3406 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003407 }
3408}
3409
Paulo Zanoni861f3382013-05-31 10:19:21 -03003410/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3411 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003412static struct intel_pipe_wm *
3413ilk_find_best_result(struct drm_i915_private *dev_priv,
3414 struct intel_pipe_wm *r1,
3415 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003416{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003417 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003418 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003419
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003420 for (level = 1; level <= max_level; level++) {
3421 if (r1->wm[level].enable)
3422 level1 = level;
3423 if (r2->wm[level].enable)
3424 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003425 }
3426
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003427 if (level1 == level2) {
3428 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003429 return r2;
3430 else
3431 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003432 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003433 return r1;
3434 } else {
3435 return r2;
3436 }
3437}
3438
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003439/* dirty bits used to track which watermarks need changes */
3440#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3441#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3442#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3443#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3444#define WM_DIRTY_FBC (1 << 24)
3445#define WM_DIRTY_DDB (1 << 25)
3446
Damien Lespiau055e3932014-08-18 13:49:10 +01003447static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003448 const struct ilk_wm_values *old,
3449 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003450{
3451 unsigned int dirty = 0;
3452 enum pipe pipe;
3453 int wm_lp;
3454
Damien Lespiau055e3932014-08-18 13:49:10 +01003455 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003456 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3457 dirty |= WM_DIRTY_LINETIME(pipe);
3458 /* Must disable LP1+ watermarks too */
3459 dirty |= WM_DIRTY_LP_ALL;
3460 }
3461
3462 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3463 dirty |= WM_DIRTY_PIPE(pipe);
3464 /* Must disable LP1+ watermarks too */
3465 dirty |= WM_DIRTY_LP_ALL;
3466 }
3467 }
3468
3469 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3470 dirty |= WM_DIRTY_FBC;
3471 /* Must disable LP1+ watermarks too */
3472 dirty |= WM_DIRTY_LP_ALL;
3473 }
3474
3475 if (old->partitioning != new->partitioning) {
3476 dirty |= WM_DIRTY_DDB;
3477 /* Must disable LP1+ watermarks too */
3478 dirty |= WM_DIRTY_LP_ALL;
3479 }
3480
3481 /* LP1+ watermarks already deemed dirty, no need to continue */
3482 if (dirty & WM_DIRTY_LP_ALL)
3483 return dirty;
3484
3485 /* Find the lowest numbered LP1+ watermark in need of an update... */
3486 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3487 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3488 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3489 break;
3490 }
3491
3492 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3493 for (; wm_lp <= 3; wm_lp++)
3494 dirty |= WM_DIRTY_LP(wm_lp);
3495
3496 return dirty;
3497}
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3500 unsigned int dirty)
3501{
Imre Deak820c1982013-12-17 14:46:36 +02003502 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003503 bool changed = false;
3504
3505 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3506 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3507 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3508 changed = true;
3509 }
3510 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3511 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3512 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3513 changed = true;
3514 }
3515 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3516 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3517 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3518 changed = true;
3519 }
3520
3521 /*
3522 * Don't touch WM1S_LP_EN here.
3523 * Doing so could cause underruns.
3524 */
3525
3526 return changed;
3527}
3528
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003529/*
3530 * The spec says we shouldn't write when we don't need, because every write
3531 * causes WMs to be re-evaluated, expending some power.
3532 */
Imre Deak820c1982013-12-17 14:46:36 +02003533static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3534 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003535{
Imre Deak820c1982013-12-17 14:46:36 +02003536 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003537 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003538 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003539
Damien Lespiau055e3932014-08-18 13:49:10 +01003540 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003541 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003542 return;
3543
Ville Syrjälä8553c182013-12-05 15:51:39 +02003544 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003545
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003546 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003547 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003548 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003549 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003550 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003551 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3552
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003555 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003557 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3559
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003560 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003561 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003562 val = I915_READ(WM_MISC);
3563 if (results->partitioning == INTEL_DDB_PART_1_2)
3564 val &= ~WM_MISC_DATA_PARTITION_5_6;
3565 else
3566 val |= WM_MISC_DATA_PARTITION_5_6;
3567 I915_WRITE(WM_MISC, val);
3568 } else {
3569 val = I915_READ(DISP_ARB_CTL2);
3570 if (results->partitioning == INTEL_DDB_PART_1_2)
3571 val &= ~DISP_DATA_PARTITION_5_6;
3572 else
3573 val |= DISP_DATA_PARTITION_5_6;
3574 I915_WRITE(DISP_ARB_CTL2, val);
3575 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003576 }
3577
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003578 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003579 val = I915_READ(DISP_ARB_CTL);
3580 if (results->enable_fbc_wm)
3581 val &= ~DISP_FBC_WM_DIS;
3582 else
3583 val |= DISP_FBC_WM_DIS;
3584 I915_WRITE(DISP_ARB_CTL, val);
3585 }
3586
Imre Deak954911e2013-12-17 14:46:34 +02003587 if (dirty & WM_DIRTY_LP(1) &&
3588 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3589 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3590
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003591 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003592 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3593 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3594 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3595 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3596 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003597
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003598 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003599 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003600 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003601 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003602 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003603 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003604
3605 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003606}
3607
Matt Ropered4a6a72016-02-23 17:20:13 -08003608bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003609{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003610 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003611
3612 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3613}
3614
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303615static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3616{
3617 u8 enabled_slices;
3618
3619 /* Slice 1 will always be enabled */
3620 enabled_slices = 1;
3621
3622 /* Gen prior to GEN11 have only one DBuf slice */
3623 if (INTEL_GEN(dev_priv) < 11)
3624 return enabled_slices;
3625
Imre Deak209d7352019-03-07 12:32:35 +02003626 /*
3627 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3628 * only that 1 slice enabled until we have a proper way for on-demand
3629 * toggling of the second slice.
3630 */
3631 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303632 enabled_slices++;
3633
3634 return enabled_slices;
3635}
3636
Matt Roper024c9042015-09-24 15:53:11 -07003637/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003638 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3639 * so assume we'll always need it in order to avoid underruns.
3640 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003641static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003642{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003643 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003644}
3645
Paulo Zanoni56feca92016-09-22 18:00:28 -03003646static bool
3647intel_has_sagv(struct drm_i915_private *dev_priv)
3648{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003649 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3650 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003651}
3652
Lyude656d1b82016-08-17 15:55:54 -04003653/*
3654 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3655 * depending on power and performance requirements. The display engine access
3656 * to system memory is blocked during the adjustment time. Because of the
3657 * blocking time, having this enabled can cause full system hangs and/or pipe
3658 * underruns if we don't meet all of the following requirements:
3659 *
3660 * - <= 1 pipe enabled
3661 * - All planes can enable watermarks for latencies >= SAGV engine block time
3662 * - We're not using an interlaced display configuration
3663 */
3664int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003665intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003666{
3667 int ret;
3668
Paulo Zanoni56feca92016-09-22 18:00:28 -03003669 if (!intel_has_sagv(dev_priv))
3670 return 0;
3671
3672 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003673 return 0;
3674
Ville Syrjäläff61a972018-12-21 19:14:34 +02003675 DRM_DEBUG_KMS("Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003676 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3677 GEN9_SAGV_ENABLE);
3678
Ville Syrjäläff61a972018-12-21 19:14:34 +02003679 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003680
3681 /*
3682 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003683 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003684 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003685 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003686 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003687 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003688 return 0;
3689 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003690 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003691 return ret;
3692 }
3693
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003694 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003695 return 0;
3696}
3697
Lyude656d1b82016-08-17 15:55:54 -04003698int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003699intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003700{
Imre Deakb3b8e992016-12-05 18:27:38 +02003701 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003702
Paulo Zanoni56feca92016-09-22 18:00:28 -03003703 if (!intel_has_sagv(dev_priv))
3704 return 0;
3705
3706 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003707 return 0;
3708
Ville Syrjäläff61a972018-12-21 19:14:34 +02003709 DRM_DEBUG_KMS("Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003710 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003711 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3712 GEN9_SAGV_DISABLE,
3713 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3714 1);
Lyude656d1b82016-08-17 15:55:54 -04003715 /*
3716 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003717 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003718 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003719 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003720 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003721 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003722 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003723 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003724 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003725 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003726 }
3727
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003728 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003729 return 0;
3730}
3731
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003732bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003733{
3734 struct drm_device *dev = state->dev;
3735 struct drm_i915_private *dev_priv = to_i915(dev);
3736 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003737 struct intel_crtc *crtc;
3738 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003739 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003740 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003741 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003742 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003743
Paulo Zanoni56feca92016-09-22 18:00:28 -03003744 if (!intel_has_sagv(dev_priv))
3745 return false;
3746
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003747 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003748 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003749 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003750 sagv_block_time_us = 20;
3751 else
3752 sagv_block_time_us = 10;
3753
Lyude656d1b82016-08-17 15:55:54 -04003754 /*
Ville Syrjäläff61a972018-12-21 19:14:34 +02003755 * SKL+ workaround: bspec recommends we disable SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003756 * more then one pipe enabled
3757 *
3758 * If there are no active CRTCs, no additional checks need be performed
3759 */
3760 if (hweight32(intel_state->active_crtcs) == 0)
3761 return true;
3762 else if (hweight32(intel_state->active_crtcs) > 1)
3763 return false;
3764
3765 /* Since we're now guaranteed to only have one active CRTC... */
3766 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003767 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003768 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003769
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003770 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003771 return false;
3772
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003773 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003774 struct skl_plane_wm *wm =
3775 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003776
Lyude656d1b82016-08-17 15:55:54 -04003777 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003778 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003779 continue;
3780
3781 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003782 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003783 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003784 { }
3785
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003786 latency = dev_priv->wm.skl_latency[level];
3787
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003788 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003789 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003790 I915_FORMAT_MOD_X_TILED)
3791 latency += 15;
3792
Lyude656d1b82016-08-17 15:55:54 -04003793 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003794 * If any of the planes on this pipe don't enable wm levels that
3795 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003796 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003797 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003798 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003799 return false;
3800 }
3801
3802 return true;
3803}
3804
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303805static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3806 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003807 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303808 const int num_active,
3809 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303810{
3811 const struct drm_display_mode *adjusted_mode;
3812 u64 total_data_bw;
3813 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3814
3815 WARN_ON(ddb_size == 0);
3816
3817 if (INTEL_GEN(dev_priv) < 11)
3818 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3819
3820 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003821 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303822
3823 /*
3824 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003825 *
3826 * FIXME dbuf slice code is broken:
3827 * - must wait for planes to stop using the slice before powering it off
3828 * - plane straddling both slices is illegal in multi-pipe scenarios
3829 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303830 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003831 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303832 ddb->enabled_slices = 2;
3833 } else {
3834 ddb->enabled_slices = 1;
3835 ddb_size /= 2;
3836 }
3837
3838 return ddb_size;
3839}
3840
Damien Lespiaub9cec072014-11-04 17:06:43 +00003841static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003842skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003843 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003844 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303845 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003846 struct skl_ddb_entry *alloc, /* out */
3847 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003848{
Matt Roperc107acf2016-05-12 07:06:01 -07003849 struct drm_atomic_state *state = cstate->base.state;
3850 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003851 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303852 const struct drm_crtc_state *crtc_state;
3853 const struct drm_crtc *crtc;
3854 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3855 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3856 u16 ddb_size;
3857 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003858
Matt Ropera6d3460e2016-05-12 07:06:04 -07003859 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003860 alloc->start = 0;
3861 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003862 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003863 return;
3864 }
3865
Matt Ropera6d3460e2016-05-12 07:06:04 -07003866 if (intel_state->active_pipe_changes)
3867 *num_active = hweight32(intel_state->active_crtcs);
3868 else
3869 *num_active = hweight32(dev_priv->active_crtcs);
3870
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303871 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3872 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003873
Matt Roperc107acf2016-05-12 07:06:01 -07003874 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303875 * If the state doesn't change the active CRTC's or there is no
3876 * modeset request, then there's no need to recalculate;
3877 * the existing pipe allocation limits should remain unchanged.
3878 * Note that we're safe from racing commits since any racing commit
3879 * that changes the active CRTC list or do modeset would need to
3880 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003881 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303882 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003883 /*
3884 * alloc may be cleared by clear_intel_crtc_state,
3885 * copy from old state to be sure
3886 */
3887 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003888 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003889 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003890
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303891 /*
3892 * Watermark/ddb requirement highly depends upon width of the
3893 * framebuffer, So instead of allocating DDB equally among pipes
3894 * distribute DDB based on resolution/width of the display.
3895 */
3896 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3897 const struct drm_display_mode *adjusted_mode;
3898 int hdisplay, vdisplay;
3899 enum pipe pipe;
3900
3901 if (!crtc_state->enable)
3902 continue;
3903
3904 pipe = to_intel_crtc(crtc)->pipe;
3905 adjusted_mode = &crtc_state->adjusted_mode;
3906 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3907 total_width += hdisplay;
3908
3909 if (pipe < for_pipe)
3910 width_before_pipe += hdisplay;
3911 else if (pipe == for_pipe)
3912 pipe_width = hdisplay;
3913 }
3914
3915 alloc->start = ddb_size * width_before_pipe / total_width;
3916 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003917}
3918
Ville Syrjälädf331de2019-03-19 18:03:11 +02003919static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3920 int width, const struct drm_format_info *format,
3921 u64 modifier, unsigned int rotation,
3922 u32 plane_pixel_rate, struct skl_wm_params *wp,
3923 int color_plane);
3924static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
3925 int level,
3926 const struct skl_wm_params *wp,
3927 const struct skl_wm_level *result_prev,
3928 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003929
Ville Syrjälädf331de2019-03-19 18:03:11 +02003930static unsigned int
3931skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3932 int num_active)
3933{
3934 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3935 int level, max_level = ilk_wm_max_level(dev_priv);
3936 struct skl_wm_level wm = {};
3937 int ret, min_ddb_alloc = 0;
3938 struct skl_wm_params wp;
3939
3940 ret = skl_compute_wm_params(crtc_state, 256,
3941 drm_format_info(DRM_FORMAT_ARGB8888),
3942 DRM_FORMAT_MOD_LINEAR,
3943 DRM_MODE_ROTATE_0,
3944 crtc_state->pixel_rate, &wp, 0);
3945 WARN_ON(ret);
3946
3947 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02003948 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003949 if (wm.min_ddb_alloc == U16_MAX)
3950 break;
3951
3952 min_ddb_alloc = wm.min_ddb_alloc;
3953 }
3954
3955 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003956}
3957
Mahesh Kumar37cde112018-04-26 19:55:17 +05303958static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3959 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003960{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303961
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003962 entry->start = reg & DDB_ENTRY_MASK;
3963 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303964
Damien Lespiau16160e32014-11-04 17:06:53 +00003965 if (entry->end)
3966 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003967}
3968
Mahesh Kumarddf34312018-04-09 09:11:03 +05303969static void
3970skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3971 const enum pipe pipe,
3972 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003973 struct skl_ddb_entry *ddb_y,
3974 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303975{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003976 u32 val, val2;
3977 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303978
3979 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3980 if (plane_id == PLANE_CURSOR) {
3981 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003982 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303983 return;
3984 }
3985
3986 val = I915_READ(PLANE_CTL(pipe, plane_id));
3987
3988 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003989 if (val & PLANE_CTL_ENABLE)
3990 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3991 val & PLANE_CTL_ORDER_RGBX,
3992 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303993
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003994 if (INTEL_GEN(dev_priv) >= 11) {
3995 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3996 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3997 } else {
3998 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003999 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304000
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304001 if (is_planar_yuv_format(fourcc))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004002 swap(val, val2);
4003
4004 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4005 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304006 }
4007}
4008
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004009void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4010 struct skl_ddb_entry *ddb_y,
4011 struct skl_ddb_entry *ddb_uv)
4012{
4013 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4014 enum intel_display_power_domain power_domain;
4015 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004016 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004017 enum plane_id plane_id;
4018
4019 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004020 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4021 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004022 return;
4023
4024 for_each_plane_id_on_crtc(crtc, plane_id)
4025 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4026 plane_id,
4027 &ddb_y[plane_id],
4028 &ddb_uv[plane_id]);
4029
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004030 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004031}
4032
Damien Lespiau08db6652014-11-04 17:06:52 +00004033void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4034 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004035{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304036 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004037}
4038
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004039/*
4040 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4041 * The bspec defines downscale amount as:
4042 *
4043 * """
4044 * Horizontal down scale amount = maximum[1, Horizontal source size /
4045 * Horizontal destination size]
4046 * Vertical down scale amount = maximum[1, Vertical source size /
4047 * Vertical destination size]
4048 * Total down scale amount = Horizontal down scale amount *
4049 * Vertical down scale amount
4050 * """
4051 *
4052 * Return value is provided in 16.16 fixed point form to retain fractional part.
4053 * Caller should take care of dividing & rounding off the value.
4054 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304055static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004056skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4057 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004058{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004059 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004060 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304061 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4062 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004063
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004064 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304065 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004066
4067 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004068 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004069 /*
4070 * Cursors only support 0/180 degree rotation,
4071 * hence no need to account for rotation here.
4072 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304073 src_w = pstate->base.src_w >> 16;
4074 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004075 dst_w = pstate->base.crtc_w;
4076 dst_h = pstate->base.crtc_h;
4077 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004078 /*
4079 * Src coordinates are already rotated by 270 degrees for
4080 * the 90/270 degree plane rotation cases (to match the
4081 * GTT mapping), hence no need to account for rotation here.
4082 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304083 src_w = drm_rect_width(&pstate->base.src) >> 16;
4084 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004085 dst_w = drm_rect_width(&pstate->base.dst);
4086 dst_h = drm_rect_height(&pstate->base.dst);
4087 }
4088
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304089 fp_w_ratio = div_fixed16(src_w, dst_w);
4090 fp_h_ratio = div_fixed16(src_h, dst_h);
4091 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4092 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004093
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304094 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004095}
4096
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304097static uint_fixed_16_16_t
4098skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4099{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304100 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304101
4102 if (!crtc_state->base.enable)
4103 return pipe_downscale;
4104
4105 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004106 u32 src_w, src_h, dst_w, dst_h;
4107 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304108 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4109 uint_fixed_16_16_t downscale_h, downscale_w;
4110
4111 src_w = crtc_state->pipe_src_w;
4112 src_h = crtc_state->pipe_src_h;
4113 dst_w = pfit_size >> 16;
4114 dst_h = pfit_size & 0xffff;
4115
4116 if (!dst_w || !dst_h)
4117 return pipe_downscale;
4118
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304119 fp_w_ratio = div_fixed16(src_w, dst_w);
4120 fp_h_ratio = div_fixed16(src_h, dst_h);
4121 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4122 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304123
4124 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4125 }
4126
4127 return pipe_downscale;
4128}
4129
4130int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4131 struct intel_crtc_state *cstate)
4132{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004133 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304134 struct drm_crtc_state *crtc_state = &cstate->base;
4135 struct drm_atomic_state *state = crtc_state->state;
4136 struct drm_plane *plane;
4137 const struct drm_plane_state *pstate;
4138 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004139 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004140 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304141 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304142 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304143
4144 if (!cstate->base.enable)
4145 return 0;
4146
4147 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4148 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304149 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304150 int bpp;
4151
4152 if (!intel_wm_plane_visible(cstate,
4153 to_intel_plane_state(pstate)))
4154 continue;
4155
4156 if (WARN_ON(!pstate->fb))
4157 return -EINVAL;
4158
4159 intel_pstate = to_intel_plane_state(pstate);
4160 plane_downscale = skl_plane_downscale_amount(cstate,
4161 intel_pstate);
4162 bpp = pstate->fb->format->cpp[0] * 8;
4163 if (bpp == 64)
4164 plane_downscale = mul_fixed16(plane_downscale,
4165 fp_9_div_8);
4166
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304167 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304168 }
4169 pipe_downscale = skl_pipe_downscale_amount(cstate);
4170
4171 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4172
4173 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004174 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4175
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004176 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004177 dotclk *= 2;
4178
4179 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304180
4181 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004182 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304183 return -EINVAL;
4184 }
4185
4186 return 0;
4187}
4188
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004189static u64
Matt Roper024c9042015-09-24 15:53:11 -07004190skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004191 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304192 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004193{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004194 struct intel_plane *intel_plane =
4195 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004196 u32 data_rate;
4197 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004198 struct drm_framebuffer *fb;
4199 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304200 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004201 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004202
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004203 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004204 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004205
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004206 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004207 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004208
Mahesh Kumarb879d582018-04-09 09:11:01 +05304209 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004210 return 0;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304211 if (plane == 1 && !is_planar_yuv_format(format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004212 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004213
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004214 /*
4215 * Src coordinates are already rotated by 270 degrees for
4216 * the 90/270 degree plane rotation cases (to match the
4217 * GTT mapping), hence no need to account for rotation here.
4218 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004219 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4220 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004221
Mahesh Kumarb879d582018-04-09 09:11:01 +05304222 /* UV plane does 1/2 pixel sub-sampling */
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304223 if (plane == 1 && is_planar_yuv_format(format)) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304224 width /= 2;
4225 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004226 }
4227
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004228 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304229
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004230 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004231
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004232 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4233
4234 rate *= fb->format->cpp[plane];
4235 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004236}
4237
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004238static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004239skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004240 u64 *plane_data_rate,
4241 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004242{
Matt Roper9c74d822016-05-12 07:05:58 -07004243 struct drm_crtc_state *cstate = &intel_cstate->base;
4244 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004245 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004246 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004247 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004248
4249 if (WARN_ON(!state))
4250 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004251
Matt Ropera1de91e2016-05-12 07:05:57 -07004252 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004253 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004254 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004255 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004256 const struct intel_plane_state *intel_pstate =
4257 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004258
Mahesh Kumarb879d582018-04-09 09:11:01 +05304259 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004260 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004261 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004262 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004263 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004264
Mahesh Kumarb879d582018-04-09 09:11:01 +05304265 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004266 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004267 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304268 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004269 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004270 }
4271
4272 return total_data_rate;
4273}
4274
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004275static u64
4276icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4277 u64 *plane_data_rate)
4278{
4279 struct drm_crtc_state *cstate = &intel_cstate->base;
4280 struct drm_atomic_state *state = cstate->state;
4281 struct drm_plane *plane;
4282 const struct drm_plane_state *pstate;
4283 u64 total_data_rate = 0;
4284
4285 if (WARN_ON(!state))
4286 return 0;
4287
4288 /* Calculate and cache data rate for each plane */
4289 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4290 const struct intel_plane_state *intel_pstate =
4291 to_intel_plane_state(pstate);
4292 enum plane_id plane_id = to_intel_plane(plane)->id;
4293 u64 rate;
4294
4295 if (!intel_pstate->linked_plane) {
4296 rate = skl_plane_relative_data_rate(intel_cstate,
4297 intel_pstate, 0);
4298 plane_data_rate[plane_id] = rate;
4299 total_data_rate += rate;
4300 } else {
4301 enum plane_id y_plane_id;
4302
4303 /*
4304 * The slave plane might not iterate in
4305 * drm_atomic_crtc_state_for_each_plane_state(),
4306 * and needs the master plane state which may be
4307 * NULL if we try get_new_plane_state(), so we
4308 * always calculate from the master.
4309 */
4310 if (intel_pstate->slave)
4311 continue;
4312
4313 /* Y plane rate is calculated on the slave */
4314 rate = skl_plane_relative_data_rate(intel_cstate,
4315 intel_pstate, 0);
4316 y_plane_id = intel_pstate->linked_plane->id;
4317 plane_data_rate[y_plane_id] = rate;
4318 total_data_rate += rate;
4319
4320 rate = skl_plane_relative_data_rate(intel_cstate,
4321 intel_pstate, 1);
4322 plane_data_rate[plane_id] = rate;
4323 total_data_rate += rate;
4324 }
4325 }
4326
4327 return total_data_rate;
4328}
4329
Matt Roperc107acf2016-05-12 07:06:01 -07004330static int
Matt Roper024c9042015-09-24 15:53:11 -07004331skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004332 struct skl_ddb_allocation *ddb /* out */)
4333{
Matt Roperc107acf2016-05-12 07:06:01 -07004334 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004335 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004336 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004338 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004339 u16 alloc_size, start = 0;
4340 u16 total[I915_MAX_PLANES] = {};
4341 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004342 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004343 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004344 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004345 u64 plane_data_rate[I915_MAX_PLANES] = {};
4346 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004347 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004348 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004349
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004350 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004351 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4352 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004353
Matt Ropera6d3460e2016-05-12 07:06:04 -07004354 if (WARN_ON(!state))
4355 return 0;
4356
Matt Roperc107acf2016-05-12 07:06:01 -07004357 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004358 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004359 return 0;
4360 }
4361
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004362 if (INTEL_GEN(dev_priv) < 11)
4363 total_data_rate =
4364 skl_get_total_relative_data_rate(cstate,
4365 plane_data_rate,
4366 uv_plane_data_rate);
4367 else
4368 total_data_rate =
4369 icl_get_total_relative_data_rate(cstate,
4370 plane_data_rate);
4371
4372 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4373 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004374 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304375 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004376 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004377
Matt Roperd8e87492018-12-11 09:31:07 -08004378 /* Allocate fixed number of blocks for cursor. */
Ville Syrjälädf331de2019-03-19 18:03:11 +02004379 total[PLANE_CURSOR] = skl_cursor_allocation(cstate, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004380 alloc_size -= total[PLANE_CURSOR];
4381 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4382 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004383 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004384
Matt Ropera1de91e2016-05-12 07:05:57 -07004385 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004386 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004387
Matt Roperd8e87492018-12-11 09:31:07 -08004388 /*
4389 * Find the highest watermark level for which we can satisfy the block
4390 * requirement of active planes.
4391 */
4392 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004393 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004394 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004395 const struct skl_plane_wm *wm =
4396 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004397
4398 if (plane_id == PLANE_CURSOR) {
4399 if (WARN_ON(wm->wm[level].min_ddb_alloc >
4400 total[PLANE_CURSOR])) {
4401 blocks = U32_MAX;
4402 break;
4403 }
4404 continue;
4405 }
4406
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004407 blocks += wm->wm[level].min_ddb_alloc;
4408 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004409 }
4410
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004411 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004412 alloc_size -= blocks;
4413 break;
4414 }
4415 }
4416
4417 if (level < 0) {
4418 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4419 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4420 alloc_size);
4421 return -EINVAL;
4422 }
4423
4424 /*
4425 * Grant each plane the blocks it requires at the highest achievable
4426 * watermark level, plus an extra share of the leftover blocks
4427 * proportional to its relative data rate.
4428 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004429 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004430 const struct skl_plane_wm *wm =
4431 &cstate->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004432 u64 rate;
4433 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004434
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004435 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004436 continue;
4437
Damien Lespiaub9cec072014-11-04 17:06:43 +00004438 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004439 * We've accounted for all active planes; remaining planes are
4440 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004441 */
Matt Roperd8e87492018-12-11 09:31:07 -08004442 if (total_data_rate == 0)
4443 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004444
Matt Roperd8e87492018-12-11 09:31:07 -08004445 rate = plane_data_rate[plane_id];
4446 extra = min_t(u16, alloc_size,
4447 DIV64_U64_ROUND_UP(alloc_size * rate,
4448 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004449 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004450 alloc_size -= extra;
4451 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004452
Matt Roperd8e87492018-12-11 09:31:07 -08004453 if (total_data_rate == 0)
4454 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004455
Matt Roperd8e87492018-12-11 09:31:07 -08004456 rate = uv_plane_data_rate[plane_id];
4457 extra = min_t(u16, alloc_size,
4458 DIV64_U64_ROUND_UP(alloc_size * rate,
4459 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004460 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004461 alloc_size -= extra;
4462 total_data_rate -= rate;
4463 }
4464 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4465
4466 /* Set the actual DDB start/end points for each plane */
4467 start = alloc->start;
4468 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004469 struct skl_ddb_entry *plane_alloc =
4470 &cstate->wm.skl.plane_ddb_y[plane_id];
4471 struct skl_ddb_entry *uv_plane_alloc =
4472 &cstate->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004473
4474 if (plane_id == PLANE_CURSOR)
4475 continue;
4476
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004477 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004478 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004479
Matt Roperd8e87492018-12-11 09:31:07 -08004480 /* Leave disabled planes at (0,0) */
4481 if (total[plane_id]) {
4482 plane_alloc->start = start;
4483 start += total[plane_id];
4484 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004485 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004486
Matt Roperd8e87492018-12-11 09:31:07 -08004487 if (uv_total[plane_id]) {
4488 uv_plane_alloc->start = start;
4489 start += uv_total[plane_id];
4490 uv_plane_alloc->end = start;
4491 }
4492 }
4493
4494 /*
4495 * When we calculated watermark values we didn't know how high
4496 * of a level we'd actually be able to hit, so we just marked
4497 * all levels as "enabled." Go back now and disable the ones
4498 * that aren't actually possible.
4499 */
4500 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4501 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004502 struct skl_plane_wm *wm =
4503 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004504
4505 /*
4506 * We only disable the watermarks for each plane if
4507 * they exceed the ddb allocation of said plane. This
4508 * is done so that we don't end up touching cursor
4509 * watermarks needlessly when some other plane reduces
4510 * our max possible watermark level.
4511 *
4512 * Bspec has this to say about the PLANE_WM enable bit:
4513 * "All the watermarks at this level for all enabled
4514 * planes must be enabled before the level will be used."
4515 * So this is actually safe to do.
4516 */
4517 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4518 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4519 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004520
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004521 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004522 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004523 * Underruns with WM1+ disabled
4524 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004525 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004526 level == 1 && wm->wm[0].plane_en) {
4527 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004528 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4529 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004530 }
Matt Roperd8e87492018-12-11 09:31:07 -08004531 }
4532 }
4533
4534 /*
4535 * Go back and disable the transition watermark if it turns out we
4536 * don't have enough DDB blocks for it.
4537 */
4538 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004539 struct skl_plane_wm *wm =
4540 &cstate->wm.skl.optimal.planes[plane_id];
4541
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004542 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004543 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004544 }
4545
Matt Roperc107acf2016-05-12 07:06:01 -07004546 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004547}
4548
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004549/*
4550 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004551 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004552 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4553 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4554*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004555static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004556skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4557 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004558{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004559 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304560 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004561
4562 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304563 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004564
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304565 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004566 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004567
4568 if (INTEL_GEN(dev_priv) >= 10)
4569 ret = add_fixed16_u32(ret, 1);
4570
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004571 return ret;
4572}
4573
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004574static uint_fixed_16_16_t
4575skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4576 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004577{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004578 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304579 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004580
4581 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304582 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004583
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004584 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304585 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4586 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304587 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004588 return ret;
4589}
4590
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304591static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004592intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304593{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004594 u32 pixel_rate;
4595 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304596 uint_fixed_16_16_t linetime_us;
4597
4598 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304599 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304600
4601 pixel_rate = cstate->pixel_rate;
4602
4603 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304604 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304605
4606 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304607 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304608
4609 return linetime_us;
4610}
4611
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004612static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304613skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4614 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004615{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004616 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304617 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004618
4619 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004620 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004621 return 0;
4622
4623 /*
4624 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4625 * with additional adjustments for plane-specific scaling.
4626 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004627 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004628 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004629
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304630 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4631 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004632}
4633
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304634static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004635skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4636 int width, const struct drm_format_info *format,
4637 u64 modifier, unsigned int rotation,
4638 u32 plane_pixel_rate, struct skl_wm_params *wp,
4639 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304640{
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004641 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4642 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004643 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304644
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304645 /* only planar format has two planes */
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004646 if (color_plane == 1 && !is_planar_yuv_format(format->format)) {
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304647 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304648 return -EINVAL;
4649 }
4650
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004651 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4652 modifier == I915_FORMAT_MOD_Yf_TILED ||
4653 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4654 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4655 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4656 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4657 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4658 wp->is_planar = is_planar_yuv_format(format->format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304659
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004660 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004661 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304662 wp->width /= 2;
4663
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004664 wp->cpp = format->cpp[color_plane];
4665 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304666
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004667 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004668 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004669 wp->dbuf_block_size = 256;
4670 else
4671 wp->dbuf_block_size = 512;
4672
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004673 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304674 switch (wp->cpp) {
4675 case 1:
4676 wp->y_min_scanlines = 16;
4677 break;
4678 case 2:
4679 wp->y_min_scanlines = 8;
4680 break;
4681 case 4:
4682 wp->y_min_scanlines = 4;
4683 break;
4684 default:
4685 MISSING_CASE(wp->cpp);
4686 return -EINVAL;
4687 }
4688 } else {
4689 wp->y_min_scanlines = 4;
4690 }
4691
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004692 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304693 wp->y_min_scanlines *= 2;
4694
4695 wp->plane_bytes_per_line = wp->width * wp->cpp;
4696 if (wp->y_tiled) {
4697 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004698 wp->y_min_scanlines,
4699 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304700
4701 if (INTEL_GEN(dev_priv) >= 10)
4702 interm_pbpl++;
4703
4704 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4705 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004706 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004707 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4708 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4710 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004711 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4712 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304713 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4714 }
4715
4716 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4717 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004718
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304719 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004720 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304721
4722 return 0;
4723}
4724
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004725static int
4726skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4727 const struct intel_plane_state *plane_state,
4728 struct skl_wm_params *wp, int color_plane)
4729{
4730 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4731 const struct drm_framebuffer *fb = plane_state->base.fb;
4732 int width;
4733
4734 if (plane->id == PLANE_CURSOR) {
4735 width = plane_state->base.crtc_w;
4736 } else {
4737 /*
4738 * Src coordinates are already rotated by 270 degrees for
4739 * the 90/270 degree plane rotation cases (to match the
4740 * GTT mapping), hence no need to account for rotation here.
4741 */
4742 width = drm_rect_width(&plane_state->base.src) >> 16;
4743 }
4744
4745 return skl_compute_wm_params(crtc_state, width,
4746 fb->format, fb->modifier,
4747 plane_state->base.rotation,
4748 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4749 wp, color_plane);
4750}
4751
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004752static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4753{
4754 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4755 return true;
4756
4757 /* The number of lines are ignored for the level 0 watermark. */
4758 return level > 0;
4759}
4760
Matt Roperd8e87492018-12-11 09:31:07 -08004761static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
Matt Roperd8e87492018-12-11 09:31:07 -08004762 int level,
4763 const struct skl_wm_params *wp,
4764 const struct skl_wm_level *result_prev,
4765 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004766{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004767 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004768 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304769 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304770 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004771 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004772
Ville Syrjälä0aded172019-02-05 17:50:53 +02004773 if (latency == 0) {
4774 /* reject it */
4775 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004776 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004777 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004778
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004779 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304780 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4781 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004782 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304783 latency += 4;
4784
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004785 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004786 latency += 15;
4787
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304788 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004789 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304790 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004791 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004792 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304793 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004794
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304795 if (wp->y_tiled) {
4796 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004797 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304798 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004799 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004800 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004801 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004802 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004803 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004804 !IS_GEMINILAKE(dev_priv))
4805 selected_result = min_fixed16(method1, method2);
4806 else
4807 selected_result = method2;
4808 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004809 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004810 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004811 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004812
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304813 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304814 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304815 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004816
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004817 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4818 /* Display WA #1125: skl,bxt,kbl */
4819 if (level == 0 && wp->rc_surface)
4820 res_blocks +=
4821 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004822
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004823 /* Display WA #1126: skl,bxt,kbl */
4824 if (level >= 1 && level <= 7) {
4825 if (wp->y_tiled) {
4826 res_blocks +=
4827 fixed16_to_u32_round_up(wp->y_tile_minimum);
4828 res_lines += wp->y_min_scanlines;
4829 } else {
4830 res_blocks++;
4831 }
4832
4833 /*
4834 * Make sure result blocks for higher latency levels are
4835 * atleast as high as level below the current level.
4836 * Assumption in DDB algorithm optimization for special
4837 * cases. Also covers Display WA #1125 for RC.
4838 */
4839 if (result_prev->plane_res_b > res_blocks)
4840 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004841 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004842 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004843
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004844 if (INTEL_GEN(dev_priv) >= 11) {
4845 if (wp->y_tiled) {
4846 int extra_lines;
4847
4848 if (res_lines % wp->y_min_scanlines == 0)
4849 extra_lines = wp->y_min_scanlines;
4850 else
4851 extra_lines = wp->y_min_scanlines * 2 -
4852 res_lines % wp->y_min_scanlines;
4853
4854 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4855 wp->plane_blocks_per_line);
4856 } else {
4857 min_ddb_alloc = res_blocks +
4858 DIV_ROUND_UP(res_blocks, 10);
4859 }
4860 }
4861
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004862 if (!skl_wm_has_lines(dev_priv, level))
4863 res_lines = 0;
4864
Ville Syrjälä0aded172019-02-05 17:50:53 +02004865 if (res_lines > 31) {
4866 /* reject it */
4867 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004868 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004869 }
Matt Roperd8e87492018-12-11 09:31:07 -08004870
4871 /*
4872 * If res_lines is valid, assume we can use this watermark level
4873 * for now. We'll come back and disable it after we calculate the
4874 * DDB allocation if it turns out we don't actually have enough
4875 * blocks to satisfy it.
4876 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304877 result->plane_res_b = res_blocks;
4878 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004879 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4880 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304881 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004882}
4883
Matt Roperd8e87492018-12-11 09:31:07 -08004884static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004885skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304886 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004887 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004888{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004889 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304890 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004891 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004892
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304893 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004894 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304895
Ville Syrjälä67155a62019-03-12 22:58:37 +02004896 skl_compute_plane_wm(cstate, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004897 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004898
4899 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304900 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004901}
4902
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004903static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004904skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004905{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304906 struct drm_atomic_state *state = cstate->base.state;
4907 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304908 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004909 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004910
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304911 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304912 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304913
Ville Syrjälä717671c2018-12-21 19:14:36 +02004914 /* Display WA #1135: BXT:ALL GLK:ALL */
4915 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304916 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304917
4918 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004919}
4920
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004921static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004922 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004923 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004924{
Kumar, Maheshca476672017-08-17 19:15:24 +05304925 struct drm_device *dev = cstate->base.crtc->dev;
4926 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004927 u16 trans_min, trans_y_tile_min;
4928 const u16 trans_amount = 10; /* This is configurable amount */
4929 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004930
Kumar, Maheshca476672017-08-17 19:15:24 +05304931 /* Transition WM are not recommended by HW team for GEN9 */
4932 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004933 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304934
4935 /* Transition WM don't make any sense if ipc is disabled */
4936 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004937 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304938
Paulo Zanoni91961a82018-10-04 16:15:56 -07004939 trans_min = 14;
4940 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304941 trans_min = 4;
4942
4943 trans_offset_b = trans_min + trans_amount;
4944
Paulo Zanonicbacc792018-10-04 16:15:58 -07004945 /*
4946 * The spec asks for Selected Result Blocks for wm0 (the real value),
4947 * not Result Blocks (the integer value). Pay attention to the capital
4948 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4949 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4950 * and since we later will have to get the ceiling of the sum in the
4951 * transition watermarks calculation, we can just pretend Selected
4952 * Result Blocks is Result Blocks minus 1 and it should work for the
4953 * current platforms.
4954 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004955 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004956
Kumar, Maheshca476672017-08-17 19:15:24 +05304957 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004958 trans_y_tile_min =
4959 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004960 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304961 trans_offset_b;
4962 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004963 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304964
4965 /* WA BUG:1938466 add one block for non y-tile planes */
4966 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4967 res_blocks += 1;
4968
4969 }
4970
Matt Roperd8e87492018-12-11 09:31:07 -08004971 /*
4972 * Just assume we can enable the transition watermark. After
4973 * computing the DDB we'll come back and disable it if that
4974 * assumption turns out to be false.
4975 */
4976 wm->trans_wm.plane_res_b = res_blocks + 1;
4977 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004978}
4979
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004980static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004981 const struct intel_plane_state *plane_state,
4982 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004983{
Ville Syrjälä83158472018-11-27 18:57:26 +02004984 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004985 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004986 int ret;
4987
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004988 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004989 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004990 if (ret)
4991 return ret;
4992
Ville Syrjälä67155a62019-03-12 22:58:37 +02004993 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08004994 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004995
4996 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004997}
4998
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004999static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005000 const struct intel_plane_state *plane_state,
5001 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005002{
Ville Syrjälä83158472018-11-27 18:57:26 +02005003 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5004 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005005 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005006
Ville Syrjälä83158472018-11-27 18:57:26 +02005007 wm->is_planar = true;
5008
5009 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005010 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005011 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005012 if (ret)
5013 return ret;
5014
Ville Syrjälä67155a62019-03-12 22:58:37 +02005015 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005016
5017 return 0;
5018}
5019
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005020static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005021 const struct intel_plane_state *plane_state)
5022{
5023 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5024 const struct drm_framebuffer *fb = plane_state->base.fb;
5025 enum plane_id plane_id = plane->id;
5026 int ret;
5027
5028 if (!intel_wm_plane_visible(crtc_state, plane_state))
5029 return 0;
5030
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005031 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005032 plane_id, 0);
5033 if (ret)
5034 return ret;
5035
5036 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005037 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005038 plane_id);
5039 if (ret)
5040 return ret;
5041 }
5042
5043 return 0;
5044}
5045
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005046static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005047 const struct intel_plane_state *plane_state)
5048{
5049 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
5050 int ret;
5051
5052 /* Watermarks calculated in master */
5053 if (plane_state->slave)
5054 return 0;
5055
5056 if (plane_state->linked_plane) {
5057 const struct drm_framebuffer *fb = plane_state->base.fb;
5058 enum plane_id y_plane_id = plane_state->linked_plane->id;
5059
5060 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5061 WARN_ON(!fb->format->is_yuv ||
5062 fb->format->num_planes == 1);
5063
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005064 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005065 y_plane_id, 0);
5066 if (ret)
5067 return ret;
5068
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005069 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005070 plane_id, 1);
5071 if (ret)
5072 return ret;
5073 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005074 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005075 plane_id, 0);
5076 if (ret)
5077 return ret;
5078 }
5079
5080 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005081}
5082
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005083static int skl_build_pipe_wm(struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005084{
Ville Syrjälä83158472018-11-27 18:57:26 +02005085 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005086 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305087 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305088 struct drm_plane *plane;
5089 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005090 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005091
Lyudea62163e2016-10-04 14:28:20 -04005092 /*
5093 * We'll only calculate watermarks for planes that are actually
5094 * enabled, so make sure all other planes are set as disabled.
5095 */
5096 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5097
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305098 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5099 const struct intel_plane_state *intel_pstate =
5100 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305101
Ville Syrjälä83158472018-11-27 18:57:26 +02005102 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005103 ret = icl_build_plane_wm(cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005104 else
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005105 ret = skl_build_plane_wm(cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305106 if (ret)
5107 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005108 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305109
Matt Roper024c9042015-09-24 15:53:11 -07005110 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005111
Matt Roper55994c22016-05-12 07:06:08 -07005112 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005113}
5114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005115static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5116 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005117 const struct skl_ddb_entry *entry)
5118{
5119 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005120 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005121 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005122 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005123}
5124
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005125static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5126 i915_reg_t reg,
5127 const struct skl_wm_level *level)
5128{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005129 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005130
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005131 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005132 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005133 if (level->ignore_lines)
5134 val |= PLANE_WM_IGNORE_LINES;
5135 val |= level->plane_res_b;
5136 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005137
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005138 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005139}
5140
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005141void skl_write_plane_wm(struct intel_plane *plane,
5142 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005143{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005144 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005145 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005146 enum plane_id plane_id = plane->id;
5147 enum pipe pipe = plane->pipe;
5148 const struct skl_plane_wm *wm =
5149 &crtc_state->wm.skl.optimal.planes[plane_id];
5150 const struct skl_ddb_entry *ddb_y =
5151 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5152 const struct skl_ddb_entry *ddb_uv =
5153 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005154
5155 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005156 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005157 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005158 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005159 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005160 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005161
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005162 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005163 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005164 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5165 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305166 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005167
5168 if (wm->is_planar)
5169 swap(ddb_y, ddb_uv);
5170
5171 skl_ddb_entry_write(dev_priv,
5172 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5173 skl_ddb_entry_write(dev_priv,
5174 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005175}
5176
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005177void skl_write_cursor_wm(struct intel_plane *plane,
5178 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005179{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005180 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005181 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005182 enum plane_id plane_id = plane->id;
5183 enum pipe pipe = plane->pipe;
5184 const struct skl_plane_wm *wm =
5185 &crtc_state->wm.skl.optimal.planes[plane_id];
5186 const struct skl_ddb_entry *ddb =
5187 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005188
5189 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005190 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5191 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005192 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005193 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005194
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005195 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005196}
5197
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005198bool skl_wm_level_equals(const struct skl_wm_level *l1,
5199 const struct skl_wm_level *l2)
5200{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005201 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005202 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005203 l1->plane_res_l == l2->plane_res_l &&
5204 l1->plane_res_b == l2->plane_res_b;
5205}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005206
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005207static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5208 const struct skl_plane_wm *wm1,
5209 const struct skl_plane_wm *wm2)
5210{
5211 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005212
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005213 for (level = 0; level <= max_level; level++) {
5214 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5215 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5216 return false;
5217 }
5218
5219 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005220}
5221
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005222static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5223 const struct skl_pipe_wm *wm1,
5224 const struct skl_pipe_wm *wm2)
5225{
5226 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5227 enum plane_id plane_id;
5228
5229 for_each_plane_id_on_crtc(crtc, plane_id) {
5230 if (!skl_plane_wm_equals(dev_priv,
5231 &wm1->planes[plane_id],
5232 &wm2->planes[plane_id]))
5233 return false;
5234 }
5235
5236 return wm1->linetime == wm2->linetime;
5237}
5238
Lyude27082492016-08-24 07:48:10 +02005239static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5240 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005241{
Lyude27082492016-08-24 07:48:10 +02005242 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005243}
5244
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005245bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005246 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005247 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005248{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005249 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005250
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005251 for (i = 0; i < num_entries; i++) {
5252 if (i != ignore_idx &&
5253 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005254 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005255 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005256
Lyude27082492016-08-24 07:48:10 +02005257 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005258}
5259
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005260static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005261pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005262{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005263 struct intel_crtc *crtc;
5264 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005265 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005266
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005267 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5268 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005269
5270 return ret;
5271}
5272
Jani Nikulabb7791b2016-10-04 12:29:17 +03005273static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005274skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5275 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005276{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005277 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5278 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5279 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5280 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005281
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005282 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5283 struct intel_plane_state *plane_state;
5284 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005285
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005286 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5287 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5288 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5289 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005290 continue;
5291
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005292 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005293 if (IS_ERR(plane_state))
5294 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005295
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005296 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005297 }
5298
5299 return 0;
5300}
5301
5302static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005303skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005304{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005305 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5306 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005307 struct intel_crtc_state *old_crtc_state;
5308 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305309 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305310 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005311
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005312 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5313
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005314 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005315 new_crtc_state, i) {
5316 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005317 if (ret)
5318 return ret;
5319
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005320 ret = skl_ddb_add_affected_planes(old_crtc_state,
5321 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005322 if (ret)
5323 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005324 }
5325
5326 return 0;
5327}
5328
Ville Syrjäläab98e942019-02-08 22:05:27 +02005329static char enast(bool enable)
5330{
5331 return enable ? '*' : ' ';
5332}
5333
Matt Roper2722efb2016-08-17 15:55:55 -04005334static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005335skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005336{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005337 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5338 const struct intel_crtc_state *old_crtc_state;
5339 const struct intel_crtc_state *new_crtc_state;
5340 struct intel_plane *plane;
5341 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005342 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005343
Ville Syrjäläab98e942019-02-08 22:05:27 +02005344 if ((drm_debug & DRM_UT_KMS) == 0)
5345 return;
5346
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005347 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5348 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005349 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5350
5351 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5352 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5353
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005354 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5355 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005356 const struct skl_ddb_entry *old, *new;
5357
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005358 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5359 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005360
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005361 if (skl_ddb_entry_equal(old, new))
5362 continue;
5363
Ville Syrjäläab98e942019-02-08 22:05:27 +02005364 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005365 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005366 old->start, old->end, new->start, new->end,
5367 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5368 }
5369
5370 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5371 enum plane_id plane_id = plane->id;
5372 const struct skl_plane_wm *old_wm, *new_wm;
5373
5374 old_wm = &old_pipe_wm->planes[plane_id];
5375 new_wm = &new_pipe_wm->planes[plane_id];
5376
5377 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5378 continue;
5379
5380 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5381 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5382 plane->base.base.id, plane->base.name,
5383 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5384 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5385 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5386 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5387 enast(old_wm->trans_wm.plane_en),
5388 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5389 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5390 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5391 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5392 enast(new_wm->trans_wm.plane_en));
5393
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005394 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5395 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005396 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005397 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5398 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5399 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5400 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5401 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5402 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5403 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5404 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5405 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5406
5407 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5408 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5409 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5410 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5411 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5412 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5413 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5414 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5415 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005416
5417 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5418 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5419 plane->base.base.id, plane->base.name,
5420 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5421 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5422 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5423 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5424 old_wm->trans_wm.plane_res_b,
5425 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5426 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5427 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5428 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5429 new_wm->trans_wm.plane_res_b);
5430
5431 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5432 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5433 plane->base.base.id, plane->base.name,
5434 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5435 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5436 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5437 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5438 old_wm->trans_wm.min_ddb_alloc,
5439 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5440 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5441 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5442 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5443 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005444 }
5445 }
5446}
5447
Matt Roper98d39492016-05-12 07:06:03 -07005448static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005449skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005450{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005451 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305452 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005453 struct intel_crtc *crtc;
5454 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005455 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005456 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005457
5458 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005459 * When we distrust bios wm we always need to recompute to set the
5460 * expected DDB allocations for each CRTC.
5461 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305462 if (dev_priv->wm.distrust_bios_wm)
5463 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005464
5465 /*
Matt Roper98d39492016-05-12 07:06:03 -07005466 * If this transaction isn't actually touching any CRTC's, don't
5467 * bother with watermark calculation. Note that if we pass this
5468 * test, we're guaranteed to hold at least one CRTC state mutex,
5469 * which means we can safely use values like dev_priv->active_crtcs
5470 * since any racing commits that want to update them would need to
5471 * hold _all_ CRTC state mutexes.
5472 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005473 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305474 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005475
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305476 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005477 return 0;
5478
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305479 /*
5480 * If this is our first atomic update following hardware readout,
5481 * we can't trust the DDB that the BIOS programmed for us. Let's
5482 * pretend that all pipes switched active status so that we'll
5483 * ensure a full DDB recompute.
5484 */
5485 if (dev_priv->wm.distrust_bios_wm) {
5486 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005487 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305488 if (ret)
5489 return ret;
5490
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005491 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305492
5493 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005494 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305495 * we're doing a modeset; make sure this field is always
5496 * initialized during the sanitization process that happens
5497 * on the first commit too.
5498 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005499 if (!state->modeset)
5500 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305501 }
5502
5503 /*
5504 * If the modeset changes which CRTC's are active, we need to
5505 * recompute the DDB allocation for *all* active pipes, even
5506 * those that weren't otherwise being modified in any way by this
5507 * atomic commit. Due to the shrinking of the per-pipe allocations
5508 * when new active CRTC's are added, it's possible for a pipe that
5509 * we were already using and aren't changing at all here to suddenly
5510 * become invalid if its DDB needs exceeds its new allocation.
5511 *
5512 * Note that if we wind up doing a full DDB recompute, we can't let
5513 * any other display updates race with this transaction, so we need
5514 * to grab the lock on *all* CRTC's.
5515 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005516 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305517 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005518 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305519 }
5520
5521 /*
5522 * We're not recomputing for the pipes not included in the commit, so
5523 * make sure we start with the current state.
5524 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005525 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5526 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5527 if (IS_ERR(crtc_state))
5528 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305529 }
5530
5531 return 0;
5532}
5533
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005534/*
5535 * To make sure the cursor watermark registers are always consistent
5536 * with our computed state the following scenario needs special
5537 * treatment:
5538 *
5539 * 1. enable cursor
5540 * 2. move cursor entirely offscreen
5541 * 3. disable cursor
5542 *
5543 * Step 2. does call .disable_plane() but does not zero the watermarks
5544 * (since we consider an offscreen cursor still active for the purposes
5545 * of watermarks). Step 3. would not normally call .disable_plane()
5546 * because the actual plane visibility isn't changing, and we don't
5547 * deallocate the cursor ddb until the pipe gets disabled. So we must
5548 * force step 3. to call .disable_plane() to update the watermark
5549 * registers properly.
5550 *
5551 * Other planes do not suffer from this issues as their watermarks are
5552 * calculated based on the actual plane visibility. The only time this
5553 * can trigger for the other planes is during the initial readout as the
5554 * default value of the watermarks registers is not zero.
5555 */
5556static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5557 struct intel_crtc *crtc)
5558{
5559 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5560 const struct intel_crtc_state *old_crtc_state =
5561 intel_atomic_get_old_crtc_state(state, crtc);
5562 struct intel_crtc_state *new_crtc_state =
5563 intel_atomic_get_new_crtc_state(state, crtc);
5564 struct intel_plane *plane;
5565
5566 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5567 struct intel_plane_state *plane_state;
5568 enum plane_id plane_id = plane->id;
5569
5570 /*
5571 * Force a full wm update for every plane on modeset.
5572 * Required because the reset value of the wm registers
5573 * is non-zero, whereas we want all disabled planes to
5574 * have zero watermarks. So if we turn off the relevant
5575 * power well the hardware state will go out of sync
5576 * with the software state.
5577 */
5578 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5579 skl_plane_wm_equals(dev_priv,
5580 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5581 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5582 continue;
5583
5584 plane_state = intel_atomic_get_plane_state(state, plane);
5585 if (IS_ERR(plane_state))
5586 return PTR_ERR(plane_state);
5587
5588 new_crtc_state->update_planes |= BIT(plane_id);
5589 }
5590
5591 return 0;
5592}
5593
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305594static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005595skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305596{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005597 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005598 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005599 struct intel_crtc_state *old_crtc_state;
5600 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305601 bool changed = false;
5602 int ret, i;
5603
Matt Roper734fa012016-05-12 15:11:40 -07005604 /* Clear all dirty flags */
5605 results->dirty_pipes = 0;
5606
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305607 ret = skl_ddb_add_affected_pipes(state, &changed);
5608 if (ret || !changed)
5609 return ret;
5610
Matt Roper734fa012016-05-12 15:11:40 -07005611 /*
5612 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005613 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005614 * weren't otherwise being modified (and set bits in dirty_pipes) if
5615 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005616 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005617 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005618 new_crtc_state, i) {
5619 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005620 if (ret)
5621 return ret;
5622
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005623 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005624 if (ret)
5625 return ret;
5626
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005627 if (!skl_pipe_wm_equals(crtc,
5628 &old_crtc_state->wm.skl.optimal,
5629 &new_crtc_state->wm.skl.optimal))
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005630 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005631 }
5632
Matt Roperd8e87492018-12-11 09:31:07 -08005633 ret = skl_compute_ddb(state);
5634 if (ret)
5635 return ret;
5636
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005637 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005638
Matt Roper98d39492016-05-12 07:06:03 -07005639 return 0;
5640}
5641
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005642static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5643 struct intel_crtc_state *cstate)
5644{
5645 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5646 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5647 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5648 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005649
5650 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5651 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005652
5653 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5654}
5655
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005656static void skl_initial_wm(struct intel_atomic_state *state,
5657 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005658{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005659 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005660 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005661 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305662 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005663
Ville Syrjälä432081b2016-10-31 22:37:03 +02005664 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005665 return;
5666
Matt Roper734fa012016-05-12 15:11:40 -07005667 mutex_lock(&dev_priv->wm.wm_mutex);
5668
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005669 if (cstate->base.active_changed)
5670 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005671
Matt Roper734fa012016-05-12 15:11:40 -07005672 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005673}
5674
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005675static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005676 struct intel_wm_config *config)
5677{
5678 struct intel_crtc *crtc;
5679
5680 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005681 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005682 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5683
5684 if (!wm->pipe_enabled)
5685 continue;
5686
5687 config->sprites_enabled |= wm->sprites_enabled;
5688 config->sprites_scaled |= wm->sprites_scaled;
5689 config->num_pipes_active++;
5690 }
5691}
5692
Matt Ropered4a6a72016-02-23 17:20:13 -08005693static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005694{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005695 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005696 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005697 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005698 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005699 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005700
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005701 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005702
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005703 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5704 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005705
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005706 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005707 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005708 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005709 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5710 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005711
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005712 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005713 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005714 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005715 }
5716
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005717 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005718 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005719
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005720 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005721
Imre Deak820c1982013-12-17 14:46:36 +02005722 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005723}
5724
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005725static void ilk_initial_watermarks(struct intel_atomic_state *state,
5726 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005727{
Matt Ropered4a6a72016-02-23 17:20:13 -08005728 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5729 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005730
Matt Ropered4a6a72016-02-23 17:20:13 -08005731 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005732 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005733 ilk_program_watermarks(dev_priv);
5734 mutex_unlock(&dev_priv->wm.wm_mutex);
5735}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005736
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005737static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5738 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005739{
5740 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5741 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5742
5743 mutex_lock(&dev_priv->wm.wm_mutex);
5744 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005745 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005746 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005747 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005748 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005749}
5750
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005751static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005752 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005753{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005754 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005755 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005756 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5757 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5758 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005759}
5760
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005761void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005762 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005763{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005764 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5765 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005766 int level, max_level;
5767 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005768 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005769
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005770 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005771
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005772 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005773 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005774
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005775 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005776 if (plane_id != PLANE_CURSOR)
5777 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005778 else
5779 val = I915_READ(CUR_WM(pipe, level));
5780
5781 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5782 }
5783
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005784 if (plane_id != PLANE_CURSOR)
5785 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005786 else
5787 val = I915_READ(CUR_WM_TRANS(pipe));
5788
5789 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5790 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005791
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005792 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005793 return;
5794
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005795 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005796}
5797
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005798void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005799{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305800 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005801 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005802 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005803 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005804
Damien Lespiaua269c582014-11-04 17:06:49 +00005805 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005806 for_each_intel_crtc(&dev_priv->drm, crtc) {
5807 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005808
5809 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5810
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005811 if (crtc->active)
5812 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005813 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005814
Matt Roper279e99d2016-05-12 07:06:02 -07005815 if (dev_priv->active_crtcs) {
5816 /* Fully recompute DDB on first atomic commit */
5817 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005818 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005819}
5820
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005821static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005822{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005824 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005825 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005826 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005827 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005828 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005829 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005830 [PIPE_A] = WM0_PIPEA_ILK,
5831 [PIPE_B] = WM0_PIPEB_ILK,
5832 [PIPE_C] = WM0_PIPEC_IVB,
5833 };
5834
5835 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005836 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005837 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005838
Ville Syrjälä15606532016-05-13 17:55:17 +03005839 memset(active, 0, sizeof(*active));
5840
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005841 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005842
5843 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005844 u32 tmp = hw->wm_pipe[pipe];
5845
5846 /*
5847 * For active pipes LP0 watermark is marked as
5848 * enabled, and LP1+ watermaks as disabled since
5849 * we can't really reverse compute them in case
5850 * multiple pipes are active.
5851 */
5852 active->wm[0].enable = true;
5853 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5854 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5855 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5856 active->linetime = hw->wm_linetime[pipe];
5857 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005858 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005859
5860 /*
5861 * For inactive pipes, all watermark levels
5862 * should be marked as enabled but zeroed,
5863 * which is what we'd compute them to.
5864 */
5865 for (level = 0; level <= max_level; level++)
5866 active->wm[level].enable = true;
5867 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005868
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005869 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005870}
5871
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005872#define _FW_WM(value, plane) \
5873 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5874#define _FW_WM_VLV(value, plane) \
5875 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5876
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005877static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5878 struct g4x_wm_values *wm)
5879{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005880 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005881
5882 tmp = I915_READ(DSPFW1);
5883 wm->sr.plane = _FW_WM(tmp, SR);
5884 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5885 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5886 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5887
5888 tmp = I915_READ(DSPFW2);
5889 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5890 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5891 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5892 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5893 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5894 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5895
5896 tmp = I915_READ(DSPFW3);
5897 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5898 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5899 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5900 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5901}
5902
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005903static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5904 struct vlv_wm_values *wm)
5905{
5906 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005907 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005908
5909 for_each_pipe(dev_priv, pipe) {
5910 tmp = I915_READ(VLV_DDL(pipe));
5911
Ville Syrjälä1b313892016-11-28 19:37:08 +02005912 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005913 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005914 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005915 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005916 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005917 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005918 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005919 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5920 }
5921
5922 tmp = I915_READ(DSPFW1);
5923 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005924 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5925 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5926 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005927
5928 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005929 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5930 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5931 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005932
5933 tmp = I915_READ(DSPFW3);
5934 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5935
5936 if (IS_CHERRYVIEW(dev_priv)) {
5937 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005938 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5939 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005940
5941 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005942 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5943 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005944
5945 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005946 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5947 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005948
5949 tmp = I915_READ(DSPHOWM);
5950 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005951 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5952 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5953 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5954 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5955 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5956 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5957 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5958 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5959 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005960 } else {
5961 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005962 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5963 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005964
5965 tmp = I915_READ(DSPHOWM);
5966 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005967 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5968 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5969 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5970 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5971 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5972 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005973 }
5974}
5975
5976#undef _FW_WM
5977#undef _FW_WM_VLV
5978
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005979void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005980{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005981 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5982 struct intel_crtc *crtc;
5983
5984 g4x_read_wm_values(dev_priv, wm);
5985
5986 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5987
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005988 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005989 struct intel_crtc_state *crtc_state =
5990 to_intel_crtc_state(crtc->base.state);
5991 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5992 struct g4x_pipe_wm *raw;
5993 enum pipe pipe = crtc->pipe;
5994 enum plane_id plane_id;
5995 int level, max_level;
5996
5997 active->cxsr = wm->cxsr;
5998 active->hpll_en = wm->hpll_en;
5999 active->fbc_en = wm->fbc_en;
6000
6001 active->sr = wm->sr;
6002 active->hpll = wm->hpll;
6003
6004 for_each_plane_id_on_crtc(crtc, plane_id) {
6005 active->wm.plane[plane_id] =
6006 wm->pipe[pipe].plane[plane_id];
6007 }
6008
6009 if (wm->cxsr && wm->hpll_en)
6010 max_level = G4X_WM_LEVEL_HPLL;
6011 else if (wm->cxsr)
6012 max_level = G4X_WM_LEVEL_SR;
6013 else
6014 max_level = G4X_WM_LEVEL_NORMAL;
6015
6016 level = G4X_WM_LEVEL_NORMAL;
6017 raw = &crtc_state->wm.g4x.raw[level];
6018 for_each_plane_id_on_crtc(crtc, plane_id)
6019 raw->plane[plane_id] = active->wm.plane[plane_id];
6020
6021 if (++level > max_level)
6022 goto out;
6023
6024 raw = &crtc_state->wm.g4x.raw[level];
6025 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6026 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6027 raw->plane[PLANE_SPRITE0] = 0;
6028 raw->fbc = active->sr.fbc;
6029
6030 if (++level > max_level)
6031 goto out;
6032
6033 raw = &crtc_state->wm.g4x.raw[level];
6034 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6035 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6036 raw->plane[PLANE_SPRITE0] = 0;
6037 raw->fbc = active->hpll.fbc;
6038
6039 out:
6040 for_each_plane_id_on_crtc(crtc, plane_id)
6041 g4x_raw_plane_wm_set(crtc_state, level,
6042 plane_id, USHRT_MAX);
6043 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6044
6045 crtc_state->wm.g4x.optimal = *active;
6046 crtc_state->wm.g4x.intermediate = *active;
6047
6048 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6049 pipe_name(pipe),
6050 wm->pipe[pipe].plane[PLANE_PRIMARY],
6051 wm->pipe[pipe].plane[PLANE_CURSOR],
6052 wm->pipe[pipe].plane[PLANE_SPRITE0]);
6053 }
6054
6055 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6056 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6057 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6058 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6059 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6060 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6061}
6062
6063void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6064{
6065 struct intel_plane *plane;
6066 struct intel_crtc *crtc;
6067
6068 mutex_lock(&dev_priv->wm.wm_mutex);
6069
6070 for_each_intel_plane(&dev_priv->drm, plane) {
6071 struct intel_crtc *crtc =
6072 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6073 struct intel_crtc_state *crtc_state =
6074 to_intel_crtc_state(crtc->base.state);
6075 struct intel_plane_state *plane_state =
6076 to_intel_plane_state(plane->base.state);
6077 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6078 enum plane_id plane_id = plane->id;
6079 int level;
6080
6081 if (plane_state->base.visible)
6082 continue;
6083
6084 for (level = 0; level < 3; level++) {
6085 struct g4x_pipe_wm *raw =
6086 &crtc_state->wm.g4x.raw[level];
6087
6088 raw->plane[plane_id] = 0;
6089 wm_state->wm.plane[plane_id] = 0;
6090 }
6091
6092 if (plane_id == PLANE_PRIMARY) {
6093 for (level = 0; level < 3; level++) {
6094 struct g4x_pipe_wm *raw =
6095 &crtc_state->wm.g4x.raw[level];
6096 raw->fbc = 0;
6097 }
6098
6099 wm_state->sr.fbc = 0;
6100 wm_state->hpll.fbc = 0;
6101 wm_state->fbc_en = false;
6102 }
6103 }
6104
6105 for_each_intel_crtc(&dev_priv->drm, crtc) {
6106 struct intel_crtc_state *crtc_state =
6107 to_intel_crtc_state(crtc->base.state);
6108
6109 crtc_state->wm.g4x.intermediate =
6110 crtc_state->wm.g4x.optimal;
6111 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6112 }
6113
6114 g4x_program_watermarks(dev_priv);
6115
6116 mutex_unlock(&dev_priv->wm.wm_mutex);
6117}
6118
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006119void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006120{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006121 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006122 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006123 u32 val;
6124
6125 vlv_read_wm_values(dev_priv, wm);
6126
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006127 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6128 wm->level = VLV_WM_LEVEL_PM2;
6129
6130 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006131 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006132
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006133 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006134 if (val & DSP_MAXFIFO_PM5_ENABLE)
6135 wm->level = VLV_WM_LEVEL_PM5;
6136
Ville Syrjälä58590c12015-09-08 21:05:12 +03006137 /*
6138 * If DDR DVFS is disabled in the BIOS, Punit
6139 * will never ack the request. So if that happens
6140 * assume we don't have to enable/disable DDR DVFS
6141 * dynamically. To test that just set the REQ_ACK
6142 * bit to poke the Punit, but don't change the
6143 * HIGH/LOW bits so that we don't actually change
6144 * the current state.
6145 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006146 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006147 val |= FORCE_DDR_FREQ_REQ_ACK;
6148 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6149
6150 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6151 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6152 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6153 "assuming DDR DVFS is disabled\n");
6154 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6155 } else {
6156 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6157 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6158 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6159 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006160
Chris Wilson337fa6e2019-04-26 09:17:20 +01006161 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006162 }
6163
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006164 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006165 struct intel_crtc_state *crtc_state =
6166 to_intel_crtc_state(crtc->base.state);
6167 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6168 const struct vlv_fifo_state *fifo_state =
6169 &crtc_state->wm.vlv.fifo_state;
6170 enum pipe pipe = crtc->pipe;
6171 enum plane_id plane_id;
6172 int level;
6173
6174 vlv_get_fifo_size(crtc_state);
6175
6176 active->num_levels = wm->level + 1;
6177 active->cxsr = wm->cxsr;
6178
Ville Syrjäläff32c542017-03-02 19:14:57 +02006179 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006180 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006181 &crtc_state->wm.vlv.raw[level];
6182
6183 active->sr[level].plane = wm->sr.plane;
6184 active->sr[level].cursor = wm->sr.cursor;
6185
6186 for_each_plane_id_on_crtc(crtc, plane_id) {
6187 active->wm[level].plane[plane_id] =
6188 wm->pipe[pipe].plane[plane_id];
6189
6190 raw->plane[plane_id] =
6191 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6192 fifo_state->plane[plane_id]);
6193 }
6194 }
6195
6196 for_each_plane_id_on_crtc(crtc, plane_id)
6197 vlv_raw_plane_wm_set(crtc_state, level,
6198 plane_id, USHRT_MAX);
6199 vlv_invalidate_wms(crtc, active, level);
6200
6201 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006202 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006203
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006204 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006205 pipe_name(pipe),
6206 wm->pipe[pipe].plane[PLANE_PRIMARY],
6207 wm->pipe[pipe].plane[PLANE_CURSOR],
6208 wm->pipe[pipe].plane[PLANE_SPRITE0],
6209 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006210 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006211
6212 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6213 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6214}
6215
Ville Syrjälä602ae832017-03-02 19:15:02 +02006216void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6217{
6218 struct intel_plane *plane;
6219 struct intel_crtc *crtc;
6220
6221 mutex_lock(&dev_priv->wm.wm_mutex);
6222
6223 for_each_intel_plane(&dev_priv->drm, plane) {
6224 struct intel_crtc *crtc =
6225 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6226 struct intel_crtc_state *crtc_state =
6227 to_intel_crtc_state(crtc->base.state);
6228 struct intel_plane_state *plane_state =
6229 to_intel_plane_state(plane->base.state);
6230 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6231 const struct vlv_fifo_state *fifo_state =
6232 &crtc_state->wm.vlv.fifo_state;
6233 enum plane_id plane_id = plane->id;
6234 int level;
6235
6236 if (plane_state->base.visible)
6237 continue;
6238
6239 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006240 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006241 &crtc_state->wm.vlv.raw[level];
6242
6243 raw->plane[plane_id] = 0;
6244
6245 wm_state->wm[level].plane[plane_id] =
6246 vlv_invert_wm_value(raw->plane[plane_id],
6247 fifo_state->plane[plane_id]);
6248 }
6249 }
6250
6251 for_each_intel_crtc(&dev_priv->drm, crtc) {
6252 struct intel_crtc_state *crtc_state =
6253 to_intel_crtc_state(crtc->base.state);
6254
6255 crtc_state->wm.vlv.intermediate =
6256 crtc_state->wm.vlv.optimal;
6257 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6258 }
6259
6260 vlv_program_watermarks(dev_priv);
6261
6262 mutex_unlock(&dev_priv->wm.wm_mutex);
6263}
6264
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006265/*
6266 * FIXME should probably kill this and improve
6267 * the real watermark readout/sanitation instead
6268 */
6269static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6270{
6271 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6272 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6273 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6274
6275 /*
6276 * Don't touch WM1S_LP_EN here.
6277 * Doing so could cause underruns.
6278 */
6279}
6280
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006281void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006282{
Imre Deak820c1982013-12-17 14:46:36 +02006283 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006284 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006285
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006286 ilk_init_lp_watermarks(dev_priv);
6287
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006288 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006289 ilk_pipe_wm_get_hw_state(crtc);
6290
6291 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6292 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6293 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6294
6295 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006296 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006297 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6298 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6299 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006300
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006301 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006302 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6303 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006304 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006305 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6306 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006307
6308 hw->enable_fbc_wm =
6309 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6310}
6311
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006312/**
6313 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006314 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006315 *
6316 * Calculate watermark values for the various WM regs based on current mode
6317 * and plane configuration.
6318 *
6319 * There are several cases to deal with here:
6320 * - normal (i.e. non-self-refresh)
6321 * - self-refresh (SR) mode
6322 * - lines are large relative to FIFO size (buffer can hold up to 2)
6323 * - lines are small relative to FIFO size (buffer can hold more than 2
6324 * lines), so need to account for TLB latency
6325 *
6326 * The normal calculation is:
6327 * watermark = dotclock * bytes per pixel * latency
6328 * where latency is platform & configuration dependent (we assume pessimal
6329 * values here).
6330 *
6331 * The SR calculation is:
6332 * watermark = (trunc(latency/line time)+1) * surface width *
6333 * bytes per pixel
6334 * where
6335 * line time = htotal / dotclock
6336 * surface width = hdisplay for normal plane and 64 for cursor
6337 * and latency is assumed to be high, as above.
6338 *
6339 * The final value programmed to the register should always be rounded up,
6340 * and include an extra 2 entries to account for clock crossings.
6341 *
6342 * We don't use the sprite, so we can ignore that. And on Crestline we have
6343 * to set the non-SR watermarks to 8.
6344 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006345void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006346{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006347 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006348
6349 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006350 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006351}
6352
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306353void intel_enable_ipc(struct drm_i915_private *dev_priv)
6354{
6355 u32 val;
6356
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006357 if (!HAS_IPC(dev_priv))
6358 return;
6359
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306360 val = I915_READ(DISP_ARB_CTL2);
6361
6362 if (dev_priv->ipc_enabled)
6363 val |= DISP_IPC_ENABLE;
6364 else
6365 val &= ~DISP_IPC_ENABLE;
6366
6367 I915_WRITE(DISP_ARB_CTL2, val);
6368}
6369
6370void intel_init_ipc(struct drm_i915_private *dev_priv)
6371{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306372 if (!HAS_IPC(dev_priv))
6373 return;
6374
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006375 /* Display WA #1141: SKL:all KBL:all CFL */
6376 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6377 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6378 else
6379 dev_priv->ipc_enabled = true;
6380
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306381 intel_enable_ipc(dev_priv);
6382}
6383
Jani Nikulae2828912016-01-18 09:19:47 +02006384/*
Daniel Vetter92703882012-08-09 16:46:01 +02006385 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006386 */
6387DEFINE_SPINLOCK(mchdev_lock);
6388
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006389bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006390{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006391 u16 rgvswctl;
6392
Chris Wilson67520412017-03-02 13:28:01 +00006393 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006394
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006395 rgvswctl = I915_READ16(MEMSWCTL);
6396 if (rgvswctl & MEMCTL_CMD_STS) {
6397 DRM_DEBUG("gpu busy, RCS change rejected\n");
6398 return false; /* still busy with another command */
6399 }
6400
6401 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6402 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6403 I915_WRITE16(MEMSWCTL, rgvswctl);
6404 POSTING_READ16(MEMSWCTL);
6405
6406 rgvswctl |= MEMCTL_CMD_STS;
6407 I915_WRITE16(MEMSWCTL, rgvswctl);
6408
6409 return true;
6410}
6411
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006412static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006413{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006414 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006415 u8 fmax, fmin, fstart, vstart;
6416
Daniel Vetter92703882012-08-09 16:46:01 +02006417 spin_lock_irq(&mchdev_lock);
6418
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006419 rgvmodectl = I915_READ(MEMMODECTL);
6420
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006421 /* Enable temp reporting */
6422 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6423 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6424
6425 /* 100ms RC evaluation intervals */
6426 I915_WRITE(RCUPEI, 100000);
6427 I915_WRITE(RCDNEI, 100000);
6428
6429 /* Set max/min thresholds to 90ms and 80ms respectively */
6430 I915_WRITE(RCBMAXAVG, 90000);
6431 I915_WRITE(RCBMINAVG, 80000);
6432
6433 I915_WRITE(MEMIHYST, 1);
6434
6435 /* Set up min, max, and cur for interrupt handling */
6436 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6437 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6438 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6439 MEMMODE_FSTART_SHIFT;
6440
Ville Syrjälä616847e2015-09-18 20:03:19 +03006441 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006442 PXVFREQ_PX_SHIFT;
6443
Daniel Vetter20e4d402012-08-08 23:35:39 +02006444 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6445 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006446
Daniel Vetter20e4d402012-08-08 23:35:39 +02006447 dev_priv->ips.max_delay = fstart;
6448 dev_priv->ips.min_delay = fmin;
6449 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006450
6451 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6452 fmax, fmin, fstart);
6453
6454 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6455
6456 /*
6457 * Interrupts will be enabled in ironlake_irq_postinstall
6458 */
6459
6460 I915_WRITE(VIDSTART, vstart);
6461 POSTING_READ(VIDSTART);
6462
6463 rgvmodectl |= MEMMODE_SWMODE_EN;
6464 I915_WRITE(MEMMODECTL, rgvmodectl);
6465
Daniel Vetter92703882012-08-09 16:46:01 +02006466 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006467 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006468 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006469
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006470 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006471
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006472 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6473 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006474 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006475 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006476 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006477
6478 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006479}
6480
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006481static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006482{
Daniel Vetter92703882012-08-09 16:46:01 +02006483 u16 rgvswctl;
6484
6485 spin_lock_irq(&mchdev_lock);
6486
6487 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006488
6489 /* Ack interrupts, disable EFC interrupt */
6490 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6491 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6492 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6493 I915_WRITE(DEIIR, DE_PCU_EVENT);
6494 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6495
6496 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006497 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006498 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006499 rgvswctl |= MEMCTL_CMD_STS;
6500 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006501 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006502
Daniel Vetter92703882012-08-09 16:46:01 +02006503 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006504}
6505
Daniel Vetteracbe9472012-07-26 11:50:05 +02006506/* There's a funny hw issue where the hw returns all 0 when reading from
6507 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6508 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6509 * all limits and the gpu stuck at whatever frequency it is at atm).
6510 */
Akash Goel74ef1172015-03-06 11:07:19 +05306511static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006512{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006513 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006514 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006515
Daniel Vetter20b46e52012-07-26 11:16:14 +02006516 /* Only set the down limit when we've reached the lowest level to avoid
6517 * getting more interrupts, otherwise leave this clear. This prevents a
6518 * race in the hw when coming out of rc6: There's a tiny window where
6519 * the hw runs at the minimal clock before selecting the desired
6520 * frequency, if the down threshold expires in that window we will not
6521 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006522 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006523 limits = (rps->max_freq_softlimit) << 23;
6524 if (val <= rps->min_freq_softlimit)
6525 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306526 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006527 limits = rps->max_freq_softlimit << 24;
6528 if (val <= rps->min_freq_softlimit)
6529 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306530 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006531
6532 return limits;
6533}
6534
Chris Wilson60548c52018-07-31 14:26:29 +01006535static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006536{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006537 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306538 u32 threshold_up = 0, threshold_down = 0; /* in % */
6539 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006540
Chris Wilson60548c52018-07-31 14:26:29 +01006541 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006542
Chris Wilson60548c52018-07-31 14:26:29 +01006543 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006544 return;
6545
6546 /* Note the units here are not exactly 1us, but 1280ns. */
6547 switch (new_power) {
6548 case LOW_POWER:
6549 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306550 ei_up = 16000;
6551 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006552
6553 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306554 ei_down = 32000;
6555 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006556 break;
6557
6558 case BETWEEN:
6559 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306560 ei_up = 13000;
6561 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006562
6563 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306564 ei_down = 32000;
6565 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006566 break;
6567
6568 case HIGH_POWER:
6569 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306570 ei_up = 10000;
6571 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006572
6573 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306574 ei_down = 32000;
6575 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006576 break;
6577 }
6578
Mika Kuoppala6067a272017-02-15 15:52:59 +02006579 /* When byt can survive without system hang with dynamic
6580 * sw freq adjustments, this restriction can be lifted.
6581 */
6582 if (IS_VALLEYVIEW(dev_priv))
6583 goto skip_hw_write;
6584
Akash Goel8a586432015-03-06 11:07:18 +05306585 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006586 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306587 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006588 GT_INTERVAL_FROM_US(dev_priv,
6589 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306590
6591 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006592 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306593 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006594 GT_INTERVAL_FROM_US(dev_priv,
6595 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306596
Chris Wilsona72b5622016-07-02 15:35:59 +01006597 I915_WRITE(GEN6_RP_CONTROL,
Mika Kuoppala1071d0f2019-04-10 16:24:36 +03006598 (INTEL_GEN(dev_priv) > 9 ? 0 : GEN6_RP_MEDIA_TURBO) |
Chris Wilsona72b5622016-07-02 15:35:59 +01006599 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6600 GEN6_RP_MEDIA_IS_GFX |
6601 GEN6_RP_ENABLE |
6602 GEN6_RP_UP_BUSY_AVG |
6603 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306604
Mika Kuoppala6067a272017-02-15 15:52:59 +02006605skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006606 rps->power.mode = new_power;
6607 rps->power.up_threshold = threshold_up;
6608 rps->power.down_threshold = threshold_down;
6609}
6610
6611static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6612{
6613 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6614 int new_power;
6615
6616 new_power = rps->power.mode;
6617 switch (rps->power.mode) {
6618 case LOW_POWER:
6619 if (val > rps->efficient_freq + 1 &&
6620 val > rps->cur_freq)
6621 new_power = BETWEEN;
6622 break;
6623
6624 case BETWEEN:
6625 if (val <= rps->efficient_freq &&
6626 val < rps->cur_freq)
6627 new_power = LOW_POWER;
6628 else if (val >= rps->rp0_freq &&
6629 val > rps->cur_freq)
6630 new_power = HIGH_POWER;
6631 break;
6632
6633 case HIGH_POWER:
6634 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6635 val < rps->cur_freq)
6636 new_power = BETWEEN;
6637 break;
6638 }
6639 /* Max/min bins are special */
6640 if (val <= rps->min_freq_softlimit)
6641 new_power = LOW_POWER;
6642 if (val >= rps->max_freq_softlimit)
6643 new_power = HIGH_POWER;
6644
6645 mutex_lock(&rps->power.mutex);
6646 if (rps->power.interactive)
6647 new_power = HIGH_POWER;
6648 rps_set_power(dev_priv, new_power);
6649 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006650}
6651
Chris Wilson60548c52018-07-31 14:26:29 +01006652void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6653{
6654 struct intel_rps *rps = &i915->gt_pm.rps;
6655
6656 if (INTEL_GEN(i915) < 6)
6657 return;
6658
6659 mutex_lock(&rps->power.mutex);
6660 if (interactive) {
6661 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6662 rps_set_power(i915, HIGH_POWER);
6663 } else {
6664 GEM_BUG_ON(!rps->power.interactive);
6665 rps->power.interactive--;
6666 }
6667 mutex_unlock(&rps->power.mutex);
6668}
6669
Chris Wilson2876ce72014-03-28 08:03:34 +00006670static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6671{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006672 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006673 u32 mask = 0;
6674
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006675 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006676 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006677 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006678 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006679 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006680
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006681 mask &= dev_priv->pm_rps_events;
6682
Imre Deak59d02a12014-12-19 19:33:26 +02006683 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006684}
6685
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006686/* gen6_set_rps is called to update the frequency request, but should also be
6687 * called when the range (min_delay and max_delay) is modified so that we can
6688 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006689static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006690{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006691 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6692
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006693 /* min/max delay may still have been modified so be sure to
6694 * write the limits value.
6695 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006696 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006697 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006698
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006699 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306700 I915_WRITE(GEN6_RPNSWREQ,
6701 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006702 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006703 I915_WRITE(GEN6_RPNSWREQ,
6704 HSW_FREQUENCY(val));
6705 else
6706 I915_WRITE(GEN6_RPNSWREQ,
6707 GEN6_FREQUENCY(val) |
6708 GEN6_OFFSET(0) |
6709 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006710 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006711
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006712 /* Make sure we continue to get interrupts
6713 * until we hit the minimum or maximum frequencies.
6714 */
Akash Goel74ef1172015-03-06 11:07:19 +05306715 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006716 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006717
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006718 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006719 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006720
6721 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006722}
6723
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006724static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006725{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006726 int err;
6727
Chris Wilsondc979972016-05-10 14:10:04 +01006728 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006729 "Odd GPU freq value\n"))
6730 val &= ~1;
6731
Deepak Scd25dd52015-07-10 18:31:40 +05306732 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6733
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006734 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006735 vlv_punit_get(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006736 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson337fa6e2019-04-26 09:17:20 +01006737 vlv_punit_put(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006738 if (err)
6739 return err;
6740
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006741 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006742 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006743
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006744 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006745 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006746
6747 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006748}
6749
Deepak Sa7f6e232015-05-09 18:04:44 +05306750/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306751 *
6752 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306753 * 1. Forcewake Media well.
6754 * 2. Request idle freq.
6755 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306756*/
6757static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6758{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006759 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6760 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006761 int err;
Deepak S5549d252014-06-28 11:26:11 +05306762
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006763 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306764 return;
6765
Chris Wilsonc9efef72017-01-02 15:28:45 +00006766 /* The punit delays the write of the frequency and voltage until it
6767 * determines the GPU is awake. During normal usage we don't want to
6768 * waste power changing the frequency if the GPU is sleeping (rc6).
6769 * However, the GPU and driver is now idle and we do not want to delay
6770 * switching to minimum voltage (reducing power whilst idle) as we do
6771 * not expect to be woken in the near future and so must flush the
6772 * change by waking the device.
6773 *
6774 * We choose to take the media powerwell (either would do to trick the
6775 * punit into committing the voltage change) as that takes a lot less
6776 * power than the render powerwell.
6777 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006778 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006779 err = valleyview_set_rps(dev_priv, val);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006780 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006781
6782 if (err)
6783 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306784}
6785
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006786void gen6_rps_busy(struct drm_i915_private *dev_priv)
6787{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006788 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6789
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006790 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006791 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006792 u8 freq;
6793
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006794 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006795 gen6_rps_reset_ei(dev_priv);
6796 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006797 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006798
Chris Wilsonc33d2472016-07-04 08:08:36 +01006799 gen6_enable_rps_interrupts(dev_priv);
6800
Chris Wilsonbd648182017-02-10 15:03:48 +00006801 /* Use the user's desired frequency as a guide, but for better
6802 * performance, jump directly to RPe as our starting frequency.
6803 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006804 freq = max(rps->cur_freq,
6805 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006806
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006807 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006808 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006809 rps->min_freq_softlimit,
6810 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006811 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006812 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006813 mutex_unlock(&rps->lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006814}
6815
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006816void gen6_rps_idle(struct drm_i915_private *dev_priv)
6817{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006818 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6819
Chris Wilsonc33d2472016-07-04 08:08:36 +01006820 /* Flush our bottom-half so that it does not race with us
6821 * setting the idle frequency and so that it is bounded by
6822 * our rpm wakeref. And then disable the interrupts to stop any
6823 * futher RPS reclocking whilst we are asleep.
6824 */
6825 gen6_disable_rps_interrupts(dev_priv);
6826
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006827 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006828 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006829 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306830 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006831 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006832 gen6_set_rps(dev_priv, rps->idle_freq);
6833 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006834 I915_WRITE(GEN6_PMINTRMSK,
6835 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006836 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006837 mutex_unlock(&rps->lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006838}
6839
Chris Wilson62eb3c22019-02-13 09:25:04 +00006840void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006841{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006842 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006843 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006844 bool boost;
6845
Chris Wilson8d3afd72015-05-21 21:01:47 +01006846 /* This is intentionally racy! We peek at the state here, then
6847 * validate inside the RPS worker.
6848 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006849 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006850 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006851
Chris Wilson0e218342019-01-21 22:21:02 +00006852 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006853 return;
6854
Chris Wilsone61e0f52018-02-21 09:56:36 +00006855 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006856 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006857 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006858 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6859 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006860 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006861 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006862 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006863 if (!boost)
6864 return;
6865
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006866 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6867 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006868
Chris Wilson62eb3c22019-02-13 09:25:04 +00006869 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006870}
6871
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006872int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006873{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006874 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006875 int err;
6876
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006877 lockdep_assert_held(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006878 GEM_BUG_ON(val > rps->max_freq);
6879 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006880
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006881 if (!rps->enabled) {
6882 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006883 return 0;
6884 }
6885
Chris Wilsondc979972016-05-10 14:10:04 +01006886 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006887 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006888 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006889 err = gen6_set_rps(dev_priv, val);
6890
6891 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006892}
6893
Chris Wilsondc979972016-05-10 14:10:04 +01006894static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006895{
Zhe Wang20e49362014-11-04 17:07:05 +00006896 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006897 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006898}
6899
Chris Wilsondc979972016-05-10 14:10:04 +01006900static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306901{
Akash Goel2030d682016-04-23 00:05:45 +05306902 I915_WRITE(GEN6_RP_CONTROL, 0);
6903}
6904
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006905static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006906{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006907 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006908}
6909
6910static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6911{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006912 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306913 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006914}
6915
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006916static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306917{
Deepak S38807742014-05-23 21:00:15 +05306918 I915_WRITE(GEN6_RC_CONTROL, 0);
6919}
6920
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006921static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6922{
6923 I915_WRITE(GEN6_RP_CONTROL, 0);
6924}
6925
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006926static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006927{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006928 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006929 * This what the BIOS expects when going into suspend */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006930 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006931
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006932 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006933
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006934 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006935}
6936
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006937static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6938{
6939 I915_WRITE(GEN6_RP_CONTROL, 0);
6940}
6941
Chris Wilsondc979972016-05-10 14:10:04 +01006942static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306943{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306944 bool enable_rc6 = true;
6945 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006946 u32 rc_ctl;
6947 int rc_sw_target;
6948
6949 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6950 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6951 RC_SW_TARGET_STATE_SHIFT;
6952 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6953 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6954 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6955 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6956 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306957
6958 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006959 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306960 enable_rc6 = false;
6961 }
6962
6963 /*
6964 * The exact context size is not known for BXT, so assume a page size
6965 * for this check.
6966 */
6967 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006968 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6969 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006970 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306971 enable_rc6 = false;
6972 }
6973
6974 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6975 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6976 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6977 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006978 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306979 enable_rc6 = false;
6980 }
6981
Imre Deakfc619842016-06-29 19:13:55 +03006982 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6983 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6984 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6985 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6986 enable_rc6 = false;
6987 }
6988
6989 if (!I915_READ(GEN6_GFXPAUSE)) {
6990 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6991 enable_rc6 = false;
6992 }
6993
6994 if (!I915_READ(GEN8_MISC_CTRL0)) {
6995 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306996 enable_rc6 = false;
6997 }
6998
6999 return enable_rc6;
7000}
7001
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007002static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007003{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007004 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03007005
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007006 /* Powersaving is controlled by the host when inside a VM */
Chris Wilson91cbdb82019-04-19 14:48:36 +01007007 if (intel_vgpu_active(i915)) {
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007008 info->has_rc6 = 0;
Chris Wilson91cbdb82019-04-19 14:48:36 +01007009 info->has_rps = false;
7010 }
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307011
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007012 if (info->has_rc6 &&
7013 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307014 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007015 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307016 }
7017
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007018 /*
7019 * We assume that we do not have any deep rc6 levels if we don't have
7020 * have the previous rc6 level supported, i.e. we use HAS_RC6()
7021 * as the initial coarse check for rc6 in general, moving on to
7022 * progressively finer/deeper levels.
7023 */
7024 if (!info->has_rc6 && info->has_rc6p)
7025 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03007026
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007027 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007028}
7029
Chris Wilsondc979972016-05-10 14:10:04 +01007030static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03007031{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007032 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7033
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007034 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01007035
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007036 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007037 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007038 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007039 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
7040 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7041 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007042 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007043 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007044 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
7045 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7046 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007047 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007048 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007049 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007050
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007051 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01007052 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007053 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007054 u32 ddcc_status = 0;
7055
7056 if (sandybridge_pcode_read(dev_priv,
7057 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
7058 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007059 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007060 clamp_t(u8,
7061 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007062 rps->min_freq,
7063 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007064 }
7065
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007066 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307067 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007068 * the natural hardware unit for SKL
7069 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007070 rps->rp0_freq *= GEN9_FREQ_SCALER;
7071 rps->rp1_freq *= GEN9_FREQ_SCALER;
7072 rps->min_freq *= GEN9_FREQ_SCALER;
7073 rps->max_freq *= GEN9_FREQ_SCALER;
7074 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307075 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007076}
7077
Chris Wilson3a45b052016-07-13 09:10:32 +01007078static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007079 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007080{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007081 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7082 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007083
7084 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007085 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007086 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007087
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007088 if (set(dev_priv, freq))
7089 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007090}
7091
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007092/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007093static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007094{
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007095 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007096
David Weinehall36fe7782017-11-17 10:01:46 +02007097 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007098 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007099 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7100 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007101
Akash Goel0beb0592015-03-06 11:07:20 +05307102 /* 1 second timeout*/
7103 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7104 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7105
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007106 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007107
Akash Goel0beb0592015-03-06 11:07:20 +05307108 /* Leaning on the below call to gen6_set_rps to program/setup the
7109 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7110 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007111 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007112
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007113 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007114}
7115
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007116static void gen11_enable_rc6(struct drm_i915_private *dev_priv)
7117{
7118 struct intel_engine_cs *engine;
7119 enum intel_engine_id id;
7120
7121 /* 1a: Software RC state - RC0 */
7122 I915_WRITE(GEN6_RC_STATE, 0);
7123
7124 /*
7125 * 1b: Get forcewake during program sequence. Although the driver
7126 * hasn't enabled a state yet where we need forcewake, BIOS may have.
7127 */
7128 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
7129
7130 /* 2a: Disable RC states. */
7131 I915_WRITE(GEN6_RC_CONTROL, 0);
7132
7133 /* 2b: Program RC6 thresholds.*/
7134 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7135 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7136
7137 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7138 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7139 for_each_engine(engine, dev_priv, id)
7140 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7141
7142 if (HAS_GUC(dev_priv))
7143 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7144
7145 I915_WRITE(GEN6_RC_SLEEP, 0);
7146
Mika Kuoppalad105e9a2019-04-10 13:59:18 +03007147 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
7148
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007149 /*
7150 * 2c: Program Coarse Power Gating Policies.
7151 *
7152 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7153 * use instead is a more conservative estimate for the maximum time
7154 * it takes us to service a CS interrupt and submit a new ELSP - that
7155 * is the time which the GPU is idle waiting for the CPU to select the
7156 * next request to execute. If the idle hysteresis is less than that
7157 * interrupt service latency, the hardware will automatically gate
7158 * the power well and we will then incur the wake up cost on top of
7159 * the service latency. A similar guide from intel_pstate is that we
7160 * do not want the enable hysteresis to less than the wakeup latency.
7161 *
7162 * igt/gem_exec_nop/sequential provides a rough estimate for the
7163 * service latency, and puts it around 10us for Broadwell (and other
7164 * big core) and around 40us for Broxton (and other low power cores).
7165 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7166 * However, the wakeup latency on Broxton is closer to 100us. To be
7167 * conservative, we have to factor in a context switch on top (due
7168 * to ksoftirqd).
7169 */
7170 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7171 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
7172
7173 /* 3a: Enable RC6 */
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007174 I915_WRITE(GEN6_RC_CONTROL,
7175 GEN6_RC_CTL_HW_ENABLE |
7176 GEN6_RC_CTL_RC6_ENABLE |
7177 GEN6_RC_CTL_EI_MODE(1));
7178
7179 /* 3b: Enable Coarse Power Gating only when RC6 is enabled. */
7180 I915_WRITE(GEN9_PG_ENABLE,
Mika Kuoppala2ea74142019-04-10 13:59:19 +03007181 GEN9_RENDER_PG_ENABLE |
7182 GEN9_MEDIA_PG_ENABLE |
7183 GEN11_MEDIA_SAMPLER_PG_ENABLE);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007184
7185 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
7186}
7187
Chris Wilsondc979972016-05-10 14:10:04 +01007188static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007189{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007190 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307191 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007192 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007193
7194 /* 1a: Software RC state - RC0 */
7195 I915_WRITE(GEN6_RC_STATE, 0);
7196
7197 /* 1b: Get forcewake during program sequence. Although the driver
7198 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007199 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007200
7201 /* 2a: Disable RC states. */
7202 I915_WRITE(GEN6_RC_CONTROL, 0);
7203
7204 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007205 if (INTEL_GEN(dev_priv) >= 10) {
7206 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7207 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7208 } else if (IS_SKYLAKE(dev_priv)) {
7209 /*
7210 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7211 * when CPG is enabled
7212 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307213 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007214 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307215 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007216 }
7217
Zhe Wang20e49362014-11-04 17:07:05 +00007218 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7219 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307220 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007221 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307222
Dave Gordon1a3d1892016-05-13 15:36:30 +01007223 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307224 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7225
Zhe Wang20e49362014-11-04 17:07:05 +00007226 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007227
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007228 /*
7229 * 2c: Program Coarse Power Gating Policies.
7230 *
7231 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7232 * use instead is a more conservative estimate for the maximum time
7233 * it takes us to service a CS interrupt and submit a new ELSP - that
7234 * is the time which the GPU is idle waiting for the CPU to select the
7235 * next request to execute. If the idle hysteresis is less than that
7236 * interrupt service latency, the hardware will automatically gate
7237 * the power well and we will then incur the wake up cost on top of
7238 * the service latency. A similar guide from intel_pstate is that we
7239 * do not want the enable hysteresis to less than the wakeup latency.
7240 *
7241 * igt/gem_exec_nop/sequential provides a rough estimate for the
7242 * service latency, and puts it around 10us for Broadwell (and other
7243 * big core) and around 40us for Broxton (and other low power cores).
7244 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7245 * However, the wakeup latency on Broxton is closer to 100us. To be
7246 * conservative, we have to factor in a context switch on top (due
7247 * to ksoftirqd).
7248 */
7249 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7250 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007251
Zhe Wang20e49362014-11-04 17:07:05 +00007252 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007253 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007254
7255 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7256 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7257 rc6_mode = GEN7_RC_CTL_TO_MODE;
7258 else
7259 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7260
Chris Wilson1c044f92017-01-25 17:26:01 +00007261 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007262 GEN6_RC_CTL_HW_ENABLE |
7263 GEN6_RC_CTL_RC6_ENABLE |
7264 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007265
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307266 /*
7267 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007268 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307269 */
Chris Wilsondc979972016-05-10 14:10:04 +01007270 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307271 I915_WRITE(GEN9_PG_ENABLE, 0);
7272 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007273 I915_WRITE(GEN9_PG_ENABLE,
7274 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007275
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007276 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007277}
7278
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007279static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007280{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007281 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307282 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007283
7284 /* 1a: Software RC state - RC0 */
7285 I915_WRITE(GEN6_RC_STATE, 0);
7286
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007287 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007288 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007289 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007290
7291 /* 2a: Disable RC states. */
7292 I915_WRITE(GEN6_RC_CONTROL, 0);
7293
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007294 /* 2b: Program RC6 thresholds.*/
7295 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7296 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7297 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307298 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007299 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007300 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007301 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007302
7303 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007304
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007305 I915_WRITE(GEN6_RC_CONTROL,
7306 GEN6_RC_CTL_HW_ENABLE |
7307 GEN7_RC_CTL_TO_MODE |
7308 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007309
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007310 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007311}
7312
7313static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7314{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007315 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7316
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007317 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007318
7319 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007320 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007321 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007322 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007323 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007324 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7325 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007326
Daniel Vetter7526ed72014-09-29 15:07:19 +02007327 /* Docs recommend 900MHz, and 300 MHz respectively */
7328 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007329 rps->max_freq_softlimit << 24 |
7330 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007331
Daniel Vetter7526ed72014-09-29 15:07:19 +02007332 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7333 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7334 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7335 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007336
Daniel Vetter7526ed72014-09-29 15:07:19 +02007337 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007338
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007339 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007340 I915_WRITE(GEN6_RP_CONTROL,
7341 GEN6_RP_MEDIA_TURBO |
7342 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7343 GEN6_RP_MEDIA_IS_GFX |
7344 GEN6_RP_ENABLE |
7345 GEN6_RP_UP_BUSY_AVG |
7346 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007347
Chris Wilson3a45b052016-07-13 09:10:32 +01007348 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007349
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007350 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007351}
7352
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007353static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007354{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007355 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307356 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007357 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007358 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007359 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007360
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007361 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007362
7363 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007364 gtfifodbg = I915_READ(GTFIFODBG);
7365 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007366 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7367 I915_WRITE(GTFIFODBG, gtfifodbg);
7368 }
7369
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007370 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007371
7372 /* disable the counters and set deterministic thresholds */
7373 I915_WRITE(GEN6_RC_CONTROL, 0);
7374
7375 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7376 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7377 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7378 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7379 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7380
Akash Goel3b3f1652016-10-13 22:44:48 +05307381 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007382 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007383
7384 I915_WRITE(GEN6_RC_SLEEP, 0);
7385 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007386 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007387 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7388 else
7389 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007390 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007391 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7392
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007393 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007394 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7395 if (HAS_RC6p(dev_priv))
7396 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7397 if (HAS_RC6pp(dev_priv))
7398 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007399 I915_WRITE(GEN6_RC_CONTROL,
7400 rc6_mask |
7401 GEN6_RC_CTL_EI_MODE(1) |
7402 GEN6_RC_CTL_HW_ENABLE);
7403
Ben Widawsky31643d52012-09-26 10:34:01 -07007404 rc6vids = 0;
7405 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007406 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007407 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007408 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007409 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7410 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7411 rc6vids &= 0xffff00;
7412 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7413 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7414 if (ret)
7415 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7416 }
7417
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007418 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007419}
7420
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007421static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7422{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007423 /* Here begins a magic sequence of register writes to enable
7424 * auto-downclocking.
7425 *
7426 * Perhaps there might be some value in exposing these to
7427 * userspace...
7428 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007429 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007430
7431 /* Power down if completely idle for over 50ms */
7432 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7433 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7434
7435 reset_rps(dev_priv, gen6_set_rps);
7436
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007437 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007438}
7439
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007440static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007441{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007442 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007443 const int min_freq = 15;
7444 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007445 unsigned int gpu_freq;
7446 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307447 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007448 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007449
Chris Wilsonebb5eb72019-04-26 09:17:21 +01007450 lockdep_assert_held(&rps->lock);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007451
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007452 if (rps->max_freq <= rps->min_freq)
7453 return;
7454
Ben Widawskyeda79642013-10-07 17:15:48 -03007455 policy = cpufreq_cpu_get(0);
7456 if (policy) {
7457 max_ia_freq = policy->cpuinfo.max_freq;
7458 cpufreq_cpu_put(policy);
7459 } else {
7460 /*
7461 * Default to measured freq if none found, PCU will ensure we
7462 * don't go over
7463 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007464 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007465 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007466
7467 /* Convert from kHz to MHz */
7468 max_ia_freq /= 1000;
7469
Ben Widawsky153b4b952013-10-22 22:05:09 -07007470 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007471 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7472 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007473
Chris Wilsond586b5f2018-03-08 14:26:48 +00007474 min_gpu_freq = rps->min_freq;
7475 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007476 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307477 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007478 min_gpu_freq /= GEN9_FREQ_SCALER;
7479 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307480 }
7481
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007482 /*
7483 * For each potential GPU frequency, load a ring frequency we'd like
7484 * to use for memory access. We do this by specifying the IA frequency
7485 * the PCU should use as a reference to determine the ring frequency.
7486 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307487 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007488 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007489 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007490
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007491 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307492 /*
7493 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7494 * No floor required for ring frequency on SKL.
7495 */
7496 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007497 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007498 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7499 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007500 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007501 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007502 ring_freq = max(min_ring_freq, ring_freq);
7503 /* leave ia_freq as the default, chosen by cpufreq */
7504 } else {
7505 /* On older processors, there is no separate ring
7506 * clock domain, so in order to boost the bandwidth
7507 * of the ring, we need to upclock the CPU (ia_freq).
7508 *
7509 * For GPU frequencies less than 750MHz,
7510 * just use the lowest ring freq.
7511 */
7512 if (gpu_freq < min_freq)
7513 ia_freq = 800;
7514 else
7515 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7516 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7517 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007518
Ben Widawsky42c05262012-09-26 10:34:00 -07007519 sandybridge_pcode_write(dev_priv,
7520 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007521 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7522 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7523 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007524 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007525}
7526
Ville Syrjälä03af2042014-06-28 02:03:53 +03007527static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307528{
7529 u32 val, rp0;
7530
Jani Nikula5b5929c2015-10-07 11:17:46 +03007531 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307532
Jani Nikula02584042018-12-31 16:56:41 +02007533 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007534 case 8:
7535 /* (2 * 4) config */
7536 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7537 break;
7538 case 12:
7539 /* (2 * 6) config */
7540 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7541 break;
7542 case 16:
7543 /* (2 * 8) config */
7544 default:
7545 /* Setting (2 * 8) Min RP0 for any other combination */
7546 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7547 break;
Deepak S095acd52015-01-17 11:05:59 +05307548 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007549
7550 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7551
Deepak S2b6b3a02014-05-27 15:59:30 +05307552 return rp0;
7553}
7554
7555static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7556{
7557 u32 val, rpe;
7558
7559 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7560 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7561
7562 return rpe;
7563}
7564
Deepak S7707df42014-07-12 18:46:14 +05307565static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7566{
7567 u32 val, rp1;
7568
Jani Nikula5b5929c2015-10-07 11:17:46 +03007569 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7570 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7571
Deepak S7707df42014-07-12 18:46:14 +05307572 return rp1;
7573}
7574
Deepak S96676fe2016-08-12 18:46:41 +05307575static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7576{
7577 u32 val, rpn;
7578
7579 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7580 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7581 FB_GFX_FREQ_FUSE_MASK);
7582
7583 return rpn;
7584}
7585
Deepak Sf8f2b002014-07-10 13:16:21 +05307586static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7587{
7588 u32 val, rp1;
7589
7590 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7591
7592 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7593
7594 return rp1;
7595}
7596
Ville Syrjälä03af2042014-06-28 02:03:53 +03007597static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007598{
7599 u32 val, rp0;
7600
Jani Nikula64936252013-05-22 15:36:20 +03007601 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007602
7603 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7604 /* Clamp to max */
7605 rp0 = min_t(u32, rp0, 0xea);
7606
7607 return rp0;
7608}
7609
7610static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7611{
7612 u32 val, rpe;
7613
Jani Nikula64936252013-05-22 15:36:20 +03007614 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007615 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007616 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007617 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7618
7619 return rpe;
7620}
7621
Ville Syrjälä03af2042014-06-28 02:03:53 +03007622static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007623{
Imre Deak36146032014-12-04 18:39:35 +02007624 u32 val;
7625
7626 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7627 /*
7628 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7629 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7630 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7631 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7632 * to make sure it matches what Punit accepts.
7633 */
7634 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007635}
7636
Imre Deakae484342014-03-31 15:10:44 +03007637/* Check that the pctx buffer wasn't move under us. */
7638static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7639{
7640 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7641
Matthew Auld77894222017-12-11 15:18:18 +00007642 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007643 dev_priv->vlv_pctx->stolen->start);
7644}
7645
Deepak S38807742014-05-23 21:00:15 +05307646
7647/* Check that the pcbr address is not empty. */
7648static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7649{
7650 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7651
7652 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7653}
7654
Chris Wilsondc979972016-05-10 14:10:04 +01007655static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307656{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007657 resource_size_t pctx_paddr, paddr;
7658 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307659 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307660
Deepak S38807742014-05-23 21:00:15 +05307661 pcbr = I915_READ(VLV_PCBR);
7662 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007663 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007664 paddr = dev_priv->dsm.end + 1 - pctx_size;
7665 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307666
7667 pctx_paddr = (paddr & (~4095));
7668 I915_WRITE(VLV_PCBR, pctx_paddr);
7669 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007670
7671 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307672}
7673
Chris Wilsondc979972016-05-10 14:10:04 +01007674static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007675{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007676 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007677 resource_size_t pctx_paddr;
7678 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007679 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007680
7681 pcbr = I915_READ(VLV_PCBR);
7682 if (pcbr) {
7683 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007684 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007685
Matthew Auld77894222017-12-11 15:18:18 +00007686 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007687 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007688 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007689 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007690 pctx_size);
7691 goto out;
7692 }
7693
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007694 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7695
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007696 /*
7697 * From the Gunit register HAS:
7698 * The Gfx driver is expected to program this register and ensure
7699 * proper allocation within Gfx stolen memory. For example, this
7700 * register should be programmed such than the PCBR range does not
7701 * overlap with other ranges, such as the frame buffer, protected
7702 * memory, or any other relevant ranges.
7703 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007704 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007705 if (!pctx) {
7706 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007707 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007708 }
7709
Matthew Auld77894222017-12-11 15:18:18 +00007710 GEM_BUG_ON(range_overflows_t(u64,
7711 dev_priv->dsm.start,
7712 pctx->stolen->start,
7713 U32_MAX));
7714 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007715 I915_WRITE(VLV_PCBR, pctx_paddr);
7716
7717out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007718 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007719 dev_priv->vlv_pctx = pctx;
7720}
7721
Chris Wilsondc979972016-05-10 14:10:04 +01007722static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007723{
Chris Wilson818fed42018-07-12 11:54:54 +01007724 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007725
Chris Wilson818fed42018-07-12 11:54:54 +01007726 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7727 if (pctx)
7728 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007729}
7730
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007731static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7732{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007733 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007734 vlv_get_cck_clock(dev_priv, "GPLL ref",
7735 CCK_GPLL_CLOCK_CONTROL,
7736 dev_priv->czclk_freq);
7737
7738 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007739 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007740}
7741
Chris Wilsondc979972016-05-10 14:10:04 +01007742static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007743{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007744 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007745 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007746
Chris Wilsondc979972016-05-10 14:10:04 +01007747 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007748
Chris Wilson337fa6e2019-04-26 09:17:20 +01007749 vlv_iosf_sb_get(dev_priv,
7750 BIT(VLV_IOSF_SB_PUNIT) |
7751 BIT(VLV_IOSF_SB_NC) |
7752 BIT(VLV_IOSF_SB_CCK));
7753
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007754 vlv_init_gpll_ref_freq(dev_priv);
7755
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007756 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7757 switch ((val >> 6) & 3) {
7758 case 0:
7759 case 1:
7760 dev_priv->mem_freq = 800;
7761 break;
7762 case 2:
7763 dev_priv->mem_freq = 1066;
7764 break;
7765 case 3:
7766 dev_priv->mem_freq = 1333;
7767 break;
7768 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007769 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007770
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007771 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7772 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007773 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007774 intel_gpu_freq(dev_priv, rps->max_freq),
7775 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007776
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007777 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007778 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007779 intel_gpu_freq(dev_priv, rps->efficient_freq),
7780 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007781
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007782 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307783 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007784 intel_gpu_freq(dev_priv, rps->rp1_freq),
7785 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307786
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007787 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007788 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007789 intel_gpu_freq(dev_priv, rps->min_freq),
7790 rps->min_freq);
Chris Wilson337fa6e2019-04-26 09:17:20 +01007791
7792 vlv_iosf_sb_put(dev_priv,
7793 BIT(VLV_IOSF_SB_PUNIT) |
7794 BIT(VLV_IOSF_SB_NC) |
7795 BIT(VLV_IOSF_SB_CCK));
Imre Deak4e805192014-04-14 20:24:41 +03007796}
7797
Chris Wilsondc979972016-05-10 14:10:04 +01007798static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307799{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007800 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007801 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307802
Chris Wilsondc979972016-05-10 14:10:04 +01007803 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307804
Chris Wilson337fa6e2019-04-26 09:17:20 +01007805 vlv_iosf_sb_get(dev_priv,
7806 BIT(VLV_IOSF_SB_PUNIT) |
7807 BIT(VLV_IOSF_SB_NC) |
7808 BIT(VLV_IOSF_SB_CCK));
7809
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007810 vlv_init_gpll_ref_freq(dev_priv);
7811
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007812 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007813
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007814 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007815 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007816 dev_priv->mem_freq = 2000;
7817 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007818 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007819 dev_priv->mem_freq = 1600;
7820 break;
7821 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007822 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007823
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007824 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7825 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307826 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007827 intel_gpu_freq(dev_priv, rps->max_freq),
7828 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307829
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007830 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307831 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007832 intel_gpu_freq(dev_priv, rps->efficient_freq),
7833 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307834
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007835 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307836 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007837 intel_gpu_freq(dev_priv, rps->rp1_freq),
7838 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307839
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007840 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307841 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007842 intel_gpu_freq(dev_priv, rps->min_freq),
7843 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307844
Chris Wilson337fa6e2019-04-26 09:17:20 +01007845 vlv_iosf_sb_put(dev_priv,
7846 BIT(VLV_IOSF_SB_PUNIT) |
7847 BIT(VLV_IOSF_SB_NC) |
7848 BIT(VLV_IOSF_SB_CCK));
7849
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007850 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7851 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007852 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307853}
7854
Chris Wilsondc979972016-05-10 14:10:04 +01007855static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007856{
Chris Wilsondc979972016-05-10 14:10:04 +01007857 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007858}
7859
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007860static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307861{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007862 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307863 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007864 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307865
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007866 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7867 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307868 if (gtfifodbg) {
7869 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7870 gtfifodbg);
7871 I915_WRITE(GTFIFODBG, gtfifodbg);
7872 }
7873
7874 cherryview_check_pctx(dev_priv);
7875
7876 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7877 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007878 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307879
Ville Syrjälä160614a2015-01-19 13:50:47 +02007880 /* Disable RC states. */
7881 I915_WRITE(GEN6_RC_CONTROL, 0);
7882
Deepak S38807742014-05-23 21:00:15 +05307883 /* 2a: Program RC6 thresholds.*/
7884 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7885 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7886 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7887
Akash Goel3b3f1652016-10-13 22:44:48 +05307888 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007889 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307890 I915_WRITE(GEN6_RC_SLEEP, 0);
7891
Deepak Sf4f71c72015-03-28 15:23:35 +05307892 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7893 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307894
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007895 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307896 I915_WRITE(VLV_COUNTER_CONTROL,
7897 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7898 VLV_MEDIA_RC6_COUNT_EN |
7899 VLV_RENDER_RC6_COUNT_EN));
7900
7901 /* For now we assume BIOS is allocating and populating the PCBR */
7902 pcbr = I915_READ(VLV_PCBR);
7903
Deepak S38807742014-05-23 21:00:15 +05307904 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007905 rc6_mode = 0;
7906 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007907 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307908 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7909
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007910 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007911}
7912
7913static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7914{
7915 u32 val;
7916
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007917 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007918
7919 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007920 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307921 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7922 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7923 I915_WRITE(GEN6_RP_UP_EI, 66000);
7924 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7925
7926 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7927
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007928 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307929 I915_WRITE(GEN6_RP_CONTROL,
7930 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007931 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307932 GEN6_RP_ENABLE |
7933 GEN6_RP_UP_BUSY_AVG |
7934 GEN6_RP_DOWN_IDLE_AVG);
7935
Deepak S3ef62342015-04-29 08:36:24 +05307936 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01007937 vlv_punit_get(dev_priv);
7938
7939 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | CHV_BIAS_CPU_50_SOC_50;
Deepak S3ef62342015-04-29 08:36:24 +05307940 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7941
Deepak S2b6b3a02014-05-27 15:59:30 +05307942 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7943
Chris Wilson337fa6e2019-04-26 09:17:20 +01007944 vlv_punit_put(dev_priv);
7945
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007946 /* RPS code assumes GPLL is used */
7947 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7948
Jani Nikula742f4912015-09-03 11:16:09 +03007949 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307950 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7951
Chris Wilson3a45b052016-07-13 09:10:32 +01007952 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307953
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007954 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307955}
7956
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007957static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007958{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007959 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307960 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007961 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007962
Imre Deakae484342014-03-31 15:10:44 +03007963 valleyview_check_pctx(dev_priv);
7964
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007965 gtfifodbg = I915_READ(GTFIFODBG);
7966 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007967 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7968 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007969 I915_WRITE(GTFIFODBG, gtfifodbg);
7970 }
7971
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007972 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007973
Ville Syrjälä160614a2015-01-19 13:50:47 +02007974 /* Disable RC states. */
7975 I915_WRITE(GEN6_RC_CONTROL, 0);
7976
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007977 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7978 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7979 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7980
7981 for_each_engine(engine, dev_priv, id)
7982 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7983
7984 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7985
7986 /* Allows RC6 residency counter to work */
7987 I915_WRITE(VLV_COUNTER_CONTROL,
7988 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7989 VLV_MEDIA_RC0_COUNT_EN |
7990 VLV_RENDER_RC0_COUNT_EN |
7991 VLV_MEDIA_RC6_COUNT_EN |
7992 VLV_RENDER_RC6_COUNT_EN));
7993
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007994 I915_WRITE(GEN6_RC_CONTROL,
7995 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007996
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007997 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007998}
7999
8000static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
8001{
8002 u32 val;
8003
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008004 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008005
Ville Syrjäläcad725f2015-01-19 13:50:48 +02008006 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008007 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
8008 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
8009 I915_WRITE(GEN6_RP_UP_EI, 66000);
8010 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
8011
8012 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8013
8014 I915_WRITE(GEN6_RP_CONTROL,
8015 GEN6_RP_MEDIA_TURBO |
8016 GEN6_RP_MEDIA_HW_NORMAL_MODE |
8017 GEN6_RP_MEDIA_IS_GFX |
8018 GEN6_RP_ENABLE |
8019 GEN6_RP_UP_BUSY_AVG |
8020 GEN6_RP_DOWN_IDLE_CONT);
8021
Chris Wilson337fa6e2019-04-26 09:17:20 +01008022 vlv_punit_get(dev_priv);
8023
Deepak S3ef62342015-04-29 08:36:24 +05308024 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01008025 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | VLV_BIAS_CPU_125_SOC_875;
Deepak S3ef62342015-04-29 08:36:24 +05308026 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
8027
Jani Nikula64936252013-05-22 15:36:20 +03008028 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008029
Chris Wilson337fa6e2019-04-26 09:17:20 +01008030 vlv_punit_put(dev_priv);
8031
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02008032 /* RPS code assumes GPLL is used */
8033 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
8034
Jani Nikula742f4912015-09-03 11:16:09 +03008035 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07008036 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
8037
Chris Wilson3a45b052016-07-13 09:10:32 +01008038 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008039
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008040 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008041}
8042
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008043static unsigned long intel_pxfreq(u32 vidfreq)
8044{
8045 unsigned long freq;
8046 int div = (vidfreq & 0x3f0000) >> 16;
8047 int post = (vidfreq & 0x3000) >> 12;
8048 int pre = (vidfreq & 0x7);
8049
8050 if (!pre)
8051 return 0;
8052
8053 freq = ((div * 133333) / ((1<<post) * pre));
8054
8055 return freq;
8056}
8057
Daniel Vettereb48eb02012-04-26 23:28:12 +02008058static const struct cparams {
8059 u16 i;
8060 u16 t;
8061 u16 m;
8062 u16 c;
8063} cparams[] = {
8064 { 1, 1333, 301, 28664 },
8065 { 1, 1066, 294, 24460 },
8066 { 1, 800, 294, 25192 },
8067 { 0, 1333, 276, 27605 },
8068 { 0, 1066, 276, 27605 },
8069 { 0, 800, 231, 23784 },
8070};
8071
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008072static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008073{
8074 u64 total_count, diff, ret;
8075 u32 count1, count2, count3, m = 0, c = 0;
8076 unsigned long now = jiffies_to_msecs(jiffies), diff1;
8077 int i;
8078
Chris Wilson67520412017-03-02 13:28:01 +00008079 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008080
Daniel Vetter20e4d402012-08-08 23:35:39 +02008081 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008082
8083 /* Prevent division-by-zero if we are asking too fast.
8084 * Also, we don't get interesting results if we are polling
8085 * faster than once in 10ms, so just return the saved value
8086 * in such cases.
8087 */
8088 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02008089 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008090
8091 count1 = I915_READ(DMIEC);
8092 count2 = I915_READ(DDREC);
8093 count3 = I915_READ(CSIEC);
8094
8095 total_count = count1 + count2 + count3;
8096
8097 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02008098 if (total_count < dev_priv->ips.last_count1) {
8099 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008100 diff += total_count;
8101 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008102 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008103 }
8104
8105 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008106 if (cparams[i].i == dev_priv->ips.c_m &&
8107 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02008108 m = cparams[i].m;
8109 c = cparams[i].c;
8110 break;
8111 }
8112 }
8113
8114 diff = div_u64(diff, diff1);
8115 ret = ((m * diff) + c);
8116 ret = div_u64(ret, 10);
8117
Daniel Vetter20e4d402012-08-08 23:35:39 +02008118 dev_priv->ips.last_count1 = total_count;
8119 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008120
Daniel Vetter20e4d402012-08-08 23:35:39 +02008121 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008122
8123 return ret;
8124}
8125
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008126unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
8127{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008128 intel_wakeref_t wakeref;
8129 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008130
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008131 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008132 return 0;
8133
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008134 with_intel_runtime_pm(dev_priv, wakeref) {
8135 spin_lock_irq(&mchdev_lock);
8136 val = __i915_chipset_val(dev_priv);
8137 spin_unlock_irq(&mchdev_lock);
8138 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008139
8140 return val;
8141}
8142
Daniel Vettereb48eb02012-04-26 23:28:12 +02008143unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
8144{
8145 unsigned long m, x, b;
8146 u32 tsfs;
8147
8148 tsfs = I915_READ(TSFS);
8149
8150 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
8151 x = I915_READ8(TR1);
8152
8153 b = tsfs & TSFS_INTR_MASK;
8154
8155 return ((m * x) / 127) - b;
8156}
8157
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008158static int _pxvid_to_vd(u8 pxvid)
8159{
8160 if (pxvid == 0)
8161 return 0;
8162
8163 if (pxvid >= 8 && pxvid < 31)
8164 pxvid = 31;
8165
8166 return (pxvid + 2) * 125;
8167}
8168
8169static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008170{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008171 const int vd = _pxvid_to_vd(pxvid);
8172 const int vm = vd - 1125;
8173
Chris Wilsondc979972016-05-10 14:10:04 +01008174 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008175 return vm > 0 ? vm : 0;
8176
8177 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008178}
8179
Daniel Vetter02d71952012-08-09 16:44:54 +02008180static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008181{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008182 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008183 u32 count;
8184
Chris Wilson67520412017-03-02 13:28:01 +00008185 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008186
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008187 now = ktime_get_raw_ns();
8188 diffms = now - dev_priv->ips.last_time2;
8189 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008190
8191 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008192 if (!diffms)
8193 return;
8194
8195 count = I915_READ(GFXEC);
8196
Daniel Vetter20e4d402012-08-08 23:35:39 +02008197 if (count < dev_priv->ips.last_count2) {
8198 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008199 diff += count;
8200 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008201 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008202 }
8203
Daniel Vetter20e4d402012-08-08 23:35:39 +02008204 dev_priv->ips.last_count2 = count;
8205 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008206
8207 /* More magic constants... */
8208 diff = diff * 1181;
8209 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008210 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008211}
8212
Daniel Vetter02d71952012-08-09 16:44:54 +02008213void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8214{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008215 intel_wakeref_t wakeref;
8216
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008217 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008218 return;
8219
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008220 with_intel_runtime_pm(dev_priv, wakeref) {
8221 spin_lock_irq(&mchdev_lock);
8222 __i915_update_gfx_val(dev_priv);
8223 spin_unlock_irq(&mchdev_lock);
8224 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008225}
8226
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008227static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008228{
8229 unsigned long t, corr, state1, corr2, state2;
8230 u32 pxvid, ext_v;
8231
Chris Wilson67520412017-03-02 13:28:01 +00008232 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008233
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008234 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008235 pxvid = (pxvid >> 24) & 0x7f;
8236 ext_v = pvid_to_extvid(dev_priv, pxvid);
8237
8238 state1 = ext_v;
8239
8240 t = i915_mch_val(dev_priv);
8241
8242 /* Revel in the empirically derived constants */
8243
8244 /* Correction factor in 1/100000 units */
8245 if (t > 80)
8246 corr = ((t * 2349) + 135940);
8247 else if (t >= 50)
8248 corr = ((t * 964) + 29317);
8249 else /* < 50 */
8250 corr = ((t * 301) + 1004);
8251
8252 corr = corr * ((150142 * state1) / 10000 - 78642);
8253 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008254 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008255
8256 state2 = (corr2 * state1) / 10000;
8257 state2 /= 100; /* convert to mW */
8258
Daniel Vetter02d71952012-08-09 16:44:54 +02008259 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008260
Daniel Vetter20e4d402012-08-08 23:35:39 +02008261 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008262}
8263
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008264unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8265{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008266 intel_wakeref_t wakeref;
8267 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008268
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008269 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008270 return 0;
8271
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008272 with_intel_runtime_pm(dev_priv, wakeref) {
8273 spin_lock_irq(&mchdev_lock);
8274 val = __i915_gfx_val(dev_priv);
8275 spin_unlock_irq(&mchdev_lock);
8276 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008277
8278 return val;
8279}
8280
Chris Wilsonadc674c2019-04-12 09:53:22 +01008281static struct drm_i915_private __rcu *i915_mch_dev;
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008282
8283static struct drm_i915_private *mchdev_get(void)
8284{
8285 struct drm_i915_private *i915;
8286
8287 rcu_read_lock();
Chris Wilsonadc674c2019-04-12 09:53:22 +01008288 i915 = rcu_dereference(i915_mch_dev);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008289 if (!kref_get_unless_zero(&i915->drm.ref))
8290 i915 = NULL;
8291 rcu_read_unlock();
8292
8293 return i915;
8294}
8295
Daniel Vettereb48eb02012-04-26 23:28:12 +02008296/**
8297 * i915_read_mch_val - return value for IPS use
8298 *
8299 * Calculate and return a value for the IPS driver to use when deciding whether
8300 * we have thermal and power headroom to increase CPU or GPU power budget.
8301 */
8302unsigned long i915_read_mch_val(void)
8303{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008304 struct drm_i915_private *i915;
8305 unsigned long chipset_val = 0;
8306 unsigned long graphics_val = 0;
8307 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008308
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008309 i915 = mchdev_get();
8310 if (!i915)
8311 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008312
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008313 with_intel_runtime_pm(i915, wakeref) {
8314 spin_lock_irq(&mchdev_lock);
8315 chipset_val = __i915_chipset_val(i915);
8316 graphics_val = __i915_gfx_val(i915);
8317 spin_unlock_irq(&mchdev_lock);
8318 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008319
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008320 drm_dev_put(&i915->drm);
8321 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008322}
8323EXPORT_SYMBOL_GPL(i915_read_mch_val);
8324
8325/**
8326 * i915_gpu_raise - raise GPU frequency limit
8327 *
8328 * Raise the limit; IPS indicates we have thermal headroom.
8329 */
8330bool i915_gpu_raise(void)
8331{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008332 struct drm_i915_private *i915;
8333
8334 i915 = mchdev_get();
8335 if (!i915)
8336 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008337
Daniel Vetter92703882012-08-09 16:46:01 +02008338 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008339 if (i915->ips.max_delay > i915->ips.fmax)
8340 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008341 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008342
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008343 drm_dev_put(&i915->drm);
8344 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008345}
8346EXPORT_SYMBOL_GPL(i915_gpu_raise);
8347
8348/**
8349 * i915_gpu_lower - lower GPU frequency limit
8350 *
8351 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8352 * frequency maximum.
8353 */
8354bool i915_gpu_lower(void)
8355{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008356 struct drm_i915_private *i915;
8357
8358 i915 = mchdev_get();
8359 if (!i915)
8360 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008361
Daniel Vetter92703882012-08-09 16:46:01 +02008362 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008363 if (i915->ips.max_delay < i915->ips.min_delay)
8364 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008365 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008366
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008367 drm_dev_put(&i915->drm);
8368 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008369}
8370EXPORT_SYMBOL_GPL(i915_gpu_lower);
8371
8372/**
8373 * i915_gpu_busy - indicate GPU business to IPS
8374 *
8375 * Tell the IPS driver whether or not the GPU is busy.
8376 */
8377bool i915_gpu_busy(void)
8378{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008379 struct drm_i915_private *i915;
8380 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008381
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008382 i915 = mchdev_get();
8383 if (!i915)
8384 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008385
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008386 ret = i915->gt.awake;
8387
8388 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008389 return ret;
8390}
8391EXPORT_SYMBOL_GPL(i915_gpu_busy);
8392
8393/**
8394 * i915_gpu_turbo_disable - disable graphics turbo
8395 *
8396 * Disable graphics turbo by resetting the max frequency and setting the
8397 * current frequency to the default.
8398 */
8399bool i915_gpu_turbo_disable(void)
8400{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008401 struct drm_i915_private *i915;
8402 bool ret;
8403
8404 i915 = mchdev_get();
8405 if (!i915)
8406 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008407
Daniel Vetter92703882012-08-09 16:46:01 +02008408 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008409 i915->ips.max_delay = i915->ips.fstart;
8410 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008411 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008412
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008413 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008414 return ret;
8415}
8416EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8417
8418/**
8419 * Tells the intel_ips driver that the i915 driver is now loaded, if
8420 * IPS got loaded first.
8421 *
8422 * This awkward dance is so that neither module has to depend on the
8423 * other in order for IPS to do the appropriate communication of
8424 * GPU turbo limits to i915.
8425 */
8426static void
8427ips_ping_for_i915_load(void)
8428{
8429 void (*link)(void);
8430
8431 link = symbol_get(ips_link_to_i915_driver);
8432 if (link) {
8433 link();
8434 symbol_put(ips_link_to_i915_driver);
8435 }
8436}
8437
8438void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8439{
Daniel Vetter02d71952012-08-09 16:44:54 +02008440 /* We only register the i915 ips part with intel-ips once everything is
8441 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008442 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008443
8444 ips_ping_for_i915_load();
8445}
8446
8447void intel_gpu_ips_teardown(void)
8448{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008449 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008450}
Deepak S76c3552f2014-01-30 23:08:16 +05308451
Chris Wilsondc979972016-05-10 14:10:04 +01008452static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008453{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008454 u32 lcfuse;
8455 u8 pxw[16];
8456 int i;
8457
8458 /* Disable to program */
8459 I915_WRITE(ECR, 0);
8460 POSTING_READ(ECR);
8461
8462 /* Program energy weights for various events */
8463 I915_WRITE(SDEW, 0x15040d00);
8464 I915_WRITE(CSIEW0, 0x007f0000);
8465 I915_WRITE(CSIEW1, 0x1e220004);
8466 I915_WRITE(CSIEW2, 0x04000004);
8467
8468 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008469 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008470 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008471 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008472
8473 /* Program P-state weights to account for frequency power adjustment */
8474 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008475 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008476 unsigned long freq = intel_pxfreq(pxvidfreq);
8477 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8478 PXVFREQ_PX_SHIFT;
8479 unsigned long val;
8480
8481 val = vid * vid;
8482 val *= (freq / 1000);
8483 val *= 255;
8484 val /= (127*127*900);
8485 if (val > 0xff)
8486 DRM_ERROR("bad pxval: %ld\n", val);
8487 pxw[i] = val;
8488 }
8489 /* Render standby states get 0 weight */
8490 pxw[14] = 0;
8491 pxw[15] = 0;
8492
8493 for (i = 0; i < 4; i++) {
8494 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8495 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008496 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008497 }
8498
8499 /* Adjust magic regs to magic values (more experimental results) */
8500 I915_WRITE(OGW0, 0);
8501 I915_WRITE(OGW1, 0);
8502 I915_WRITE(EG0, 0x00007f00);
8503 I915_WRITE(EG1, 0x0000000e);
8504 I915_WRITE(EG2, 0x000e0000);
8505 I915_WRITE(EG3, 0x68000300);
8506 I915_WRITE(EG4, 0x42000000);
8507 I915_WRITE(EG5, 0x00140031);
8508 I915_WRITE(EG6, 0);
8509 I915_WRITE(EG7, 0);
8510
8511 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008512 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008513
8514 /* Enable PMON + select events */
8515 I915_WRITE(ECR, 0x80000019);
8516
8517 lcfuse = I915_READ(LCFUSE02);
8518
Daniel Vetter20e4d402012-08-08 23:35:39 +02008519 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008520}
8521
Chris Wilsondc979972016-05-10 14:10:04 +01008522void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008523{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008524 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8525
Imre Deakb268c692015-12-15 20:10:31 +02008526 /*
8527 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8528 * requirement.
8529 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008530 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008531 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008532 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008533 }
Imre Deake6069ca2014-04-18 16:01:02 +03008534
Chris Wilson773ea9a2016-07-13 09:10:33 +01008535 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008536 if (IS_CHERRYVIEW(dev_priv))
8537 cherryview_init_gt_powersave(dev_priv);
8538 else if (IS_VALLEYVIEW(dev_priv))
8539 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008540 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008541 gen6_init_rps_frequencies(dev_priv);
8542
8543 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008544 rps->max_freq_softlimit = rps->max_freq;
8545 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008546
Chris Wilson99ac9612016-07-13 09:10:34 +01008547 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008548 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008549 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8550 u32 params = 0;
8551
8552 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8553 if (params & BIT(31)) { /* OC supported */
8554 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008555 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008556 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008557 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008558 }
8559 }
8560
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008561 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008562 rps->boost_freq = rps->max_freq;
Chris Wilson844e3312019-04-18 21:53:58 +01008563 rps->idle_freq = rps->min_freq;
8564 rps->cur_freq = rps->idle_freq;
Imre Deakae484342014-03-31 15:10:44 +03008565}
8566
Chris Wilsondc979972016-05-10 14:10:04 +01008567void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008568{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008569 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008570 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008571
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008572 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008573 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008574}
8575
Chris Wilsonb7137e02016-07-13 09:10:37 +01008576void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8577{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008578 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8579 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008580 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008581
Oscar Mateod02b98b2018-04-05 17:00:50 +03008582 if (INTEL_GEN(dev_priv) >= 11)
8583 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008584 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008585 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008586}
8587
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008588static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8589{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008590 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008591
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008592 if (!i915->gt_pm.llc_pstate.enabled)
8593 return;
8594
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008595 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008596
8597 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008598}
8599
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008600static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8601{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008602 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008603
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008604 if (!dev_priv->gt_pm.rc6.enabled)
8605 return;
8606
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008607 if (INTEL_GEN(dev_priv) >= 9)
8608 gen9_disable_rc6(dev_priv);
8609 else if (IS_CHERRYVIEW(dev_priv))
8610 cherryview_disable_rc6(dev_priv);
8611 else if (IS_VALLEYVIEW(dev_priv))
8612 valleyview_disable_rc6(dev_priv);
8613 else if (INTEL_GEN(dev_priv) >= 6)
8614 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008615
8616 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008617}
8618
8619static void intel_disable_rps(struct drm_i915_private *dev_priv)
8620{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008621 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008622
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008623 if (!dev_priv->gt_pm.rps.enabled)
8624 return;
8625
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008626 if (INTEL_GEN(dev_priv) >= 9)
8627 gen9_disable_rps(dev_priv);
8628 else if (IS_CHERRYVIEW(dev_priv))
8629 cherryview_disable_rps(dev_priv);
8630 else if (IS_VALLEYVIEW(dev_priv))
8631 valleyview_disable_rps(dev_priv);
8632 else if (INTEL_GEN(dev_priv) >= 6)
8633 gen6_disable_rps(dev_priv);
8634 else if (IS_IRONLAKE_M(dev_priv))
8635 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008636
8637 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008638}
8639
Chris Wilsondc979972016-05-10 14:10:04 +01008640void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008641{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008642 mutex_lock(&dev_priv->gt_pm.rps.lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008643
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008644 intel_disable_rc6(dev_priv);
8645 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008646 if (HAS_LLC(dev_priv))
8647 intel_disable_llc_pstate(dev_priv);
8648
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008649 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008650}
8651
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008652static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8653{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008654 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008655
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008656 if (i915->gt_pm.llc_pstate.enabled)
8657 return;
8658
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008659 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008660
8661 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008662}
8663
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008664static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8665{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008666 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008667
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008668 if (dev_priv->gt_pm.rc6.enabled)
8669 return;
8670
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008671 if (IS_CHERRYVIEW(dev_priv))
8672 cherryview_enable_rc6(dev_priv);
8673 else if (IS_VALLEYVIEW(dev_priv))
8674 valleyview_enable_rc6(dev_priv);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03008675 else if (INTEL_GEN(dev_priv) >= 11)
8676 gen11_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008677 else if (INTEL_GEN(dev_priv) >= 9)
8678 gen9_enable_rc6(dev_priv);
8679 else if (IS_BROADWELL(dev_priv))
8680 gen8_enable_rc6(dev_priv);
8681 else if (INTEL_GEN(dev_priv) >= 6)
8682 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008683
8684 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008685}
8686
8687static void intel_enable_rps(struct drm_i915_private *dev_priv)
8688{
8689 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8690
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008691 lockdep_assert_held(&rps->lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008692
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008693 if (rps->enabled)
8694 return;
8695
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008696 if (IS_CHERRYVIEW(dev_priv)) {
8697 cherryview_enable_rps(dev_priv);
8698 } else if (IS_VALLEYVIEW(dev_priv)) {
8699 valleyview_enable_rps(dev_priv);
8700 } else if (INTEL_GEN(dev_priv) >= 9) {
8701 gen9_enable_rps(dev_priv);
8702 } else if (IS_BROADWELL(dev_priv)) {
8703 gen8_enable_rps(dev_priv);
8704 } else if (INTEL_GEN(dev_priv) >= 6) {
8705 gen6_enable_rps(dev_priv);
8706 } else if (IS_IRONLAKE_M(dev_priv)) {
8707 ironlake_enable_drps(dev_priv);
8708 intel_init_emon(dev_priv);
8709 }
8710
8711 WARN_ON(rps->max_freq < rps->min_freq);
8712 WARN_ON(rps->idle_freq > rps->max_freq);
8713
8714 WARN_ON(rps->efficient_freq < rps->min_freq);
8715 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008716
8717 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008718}
8719
Chris Wilsonb7137e02016-07-13 09:10:37 +01008720void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8721{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008722 /* Powersaving is controlled by the host when inside a VM */
8723 if (intel_vgpu_active(dev_priv))
8724 return;
8725
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008726 mutex_lock(&dev_priv->gt_pm.rps.lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008727
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008728 if (HAS_RC6(dev_priv))
8729 intel_enable_rc6(dev_priv);
Chris Wilson91cbdb82019-04-19 14:48:36 +01008730 if (HAS_RPS(dev_priv))
8731 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008732 if (HAS_LLC(dev_priv))
8733 intel_enable_llc_pstate(dev_priv);
8734
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008735 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008736}
Imre Deakc6df39b2014-04-14 20:24:29 +03008737
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008738static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008739{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008740 /*
8741 * On Ibex Peak and Cougar Point, we need to disable clock
8742 * gating for the panel power sequencer or it will fail to
8743 * start up when no ports are active.
8744 */
8745 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8746}
8747
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008748static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008749{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008750 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008751
Damien Lespiau055e3932014-08-18 13:49:10 +01008752 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008753 I915_WRITE(DSPCNTR(pipe),
8754 I915_READ(DSPCNTR(pipe)) |
8755 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008756
8757 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8758 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008759 }
8760}
8761
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008762static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008763{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008764 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008765
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008766 /*
8767 * Required for FBC
8768 * WaFbcDisableDpfcClockGating:ilk
8769 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008770 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8771 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8772 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008773
8774 I915_WRITE(PCH_3DCGDIS0,
8775 MARIUNIT_CLOCK_GATE_DISABLE |
8776 SVSMUNIT_CLOCK_GATE_DISABLE);
8777 I915_WRITE(PCH_3DCGDIS1,
8778 VFMUNIT_CLOCK_GATE_DISABLE);
8779
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008780 /*
8781 * According to the spec the following bits should be set in
8782 * order to enable memory self-refresh
8783 * The bit 22/21 of 0x42004
8784 * The bit 5 of 0x42020
8785 * The bit 15 of 0x45000
8786 */
8787 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8788 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8789 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008790 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008791 I915_WRITE(DISP_ARB_CTL,
8792 (I915_READ(DISP_ARB_CTL) |
8793 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008794
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008795 /*
8796 * Based on the document from hardware guys the following bits
8797 * should be set unconditionally in order to enable FBC.
8798 * The bit 22 of 0x42000
8799 * The bit 22 of 0x42004
8800 * The bit 7,8,9 of 0x42020.
8801 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008802 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008803 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008804 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8805 I915_READ(ILK_DISPLAY_CHICKEN1) |
8806 ILK_FBCQ_DIS);
8807 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8808 I915_READ(ILK_DISPLAY_CHICKEN2) |
8809 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008810 }
8811
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008812 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8813
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008814 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8815 I915_READ(ILK_DISPLAY_CHICKEN2) |
8816 ILK_ELPIN_409_SELECT);
8817 I915_WRITE(_3D_CHICKEN2,
8818 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8819 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008820
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008821 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008822 I915_WRITE(CACHE_MODE_0,
8823 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008824
Akash Goel4e046322014-04-04 17:14:38 +05308825 /* WaDisable_RenderCache_OperationalFlush:ilk */
8826 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8827
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008828 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008829
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008830 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008831}
8832
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008833static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008834{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008835 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008836 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008837
8838 /*
8839 * On Ibex Peak and Cougar Point, we need to disable clock
8840 * gating for the panel power sequencer or it will fail to
8841 * start up when no ports are active.
8842 */
Jesse Barnescd664072013-10-02 10:34:19 -07008843 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8844 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8845 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008846 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8847 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008848 /* The below fixes the weird display corruption, a few pixels shifted
8849 * downward, on (only) LVDS of some HP laptops with IVY.
8850 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008851 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008852 val = I915_READ(TRANS_CHICKEN2(pipe));
8853 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8854 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008855 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008856 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008857 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8858 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8859 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008860 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8861 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008862 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008863 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008864 I915_WRITE(TRANS_CHICKEN1(pipe),
8865 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8866 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008867}
8868
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008869static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008870{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008871 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008872
8873 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008874 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8875 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8876 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008877}
8878
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008879static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008880{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008881 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008882
Damien Lespiau231e54f2012-10-19 17:55:41 +01008883 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008884
8885 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8886 I915_READ(ILK_DISPLAY_CHICKEN2) |
8887 ILK_ELPIN_409_SELECT);
8888
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008889 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008890 I915_WRITE(_3D_CHICKEN,
8891 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8892
Akash Goel4e046322014-04-04 17:14:38 +05308893 /* WaDisable_RenderCache_OperationalFlush:snb */
8894 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8895
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008896 /*
8897 * BSpec recoomends 8x4 when MSAA is used,
8898 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008899 *
8900 * Note that PS/WM thread counts depend on the WIZ hashing
8901 * disable bit, which we don't touch here, but it's good
8902 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008903 */
8904 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008905 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008906
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008907 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008908 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008909
8910 I915_WRITE(GEN6_UCGCTL1,
8911 I915_READ(GEN6_UCGCTL1) |
8912 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8913 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8914
8915 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8916 * gating disable must be set. Failure to set it results in
8917 * flickering pixels due to Z write ordering failures after
8918 * some amount of runtime in the Mesa "fire" demo, and Unigine
8919 * Sanctuary and Tropics, and apparently anything else with
8920 * alpha test or pixel discard.
8921 *
8922 * According to the spec, bit 11 (RCCUNIT) must also be set,
8923 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008924 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008925 * WaDisableRCCUnitClockGating:snb
8926 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008927 */
8928 I915_WRITE(GEN6_UCGCTL2,
8929 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8930 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8931
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008932 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008933 I915_WRITE(_3D_CHICKEN3,
8934 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008935
8936 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008937 * Bspec says:
8938 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8939 * 3DSTATE_SF number of SF output attributes is more than 16."
8940 */
8941 I915_WRITE(_3D_CHICKEN3,
8942 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8943
8944 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008945 * According to the spec the following bits should be
8946 * set in order to enable memory self-refresh and fbc:
8947 * The bit21 and bit22 of 0x42000
8948 * The bit21 and bit22 of 0x42004
8949 * The bit5 and bit7 of 0x42020
8950 * The bit14 of 0x70180
8951 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008952 *
8953 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008954 */
8955 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8956 I915_READ(ILK_DISPLAY_CHICKEN1) |
8957 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8958 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8959 I915_READ(ILK_DISPLAY_CHICKEN2) |
8960 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008961 I915_WRITE(ILK_DSPCLK_GATE_D,
8962 I915_READ(ILK_DSPCLK_GATE_D) |
8963 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8964 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008965
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008966 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008967
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008968 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008969
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008970 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008971}
8972
8973static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8974{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008975 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008976
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008977 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008978 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008979 *
8980 * This actually overrides the dispatch
8981 * mode for all thread types.
8982 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008983 reg &= ~GEN7_FF_SCHED_MASK;
8984 reg |= GEN7_FF_TS_SCHED_HW;
8985 reg |= GEN7_FF_VS_SCHED_HW;
8986 reg |= GEN7_FF_DS_SCHED_HW;
8987
8988 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8989}
8990
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008991static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008992{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008993 /*
8994 * TODO: this bit should only be enabled when really needed, then
8995 * disabled when not needed anymore in order to save power.
8996 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008997 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008998 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8999 I915_READ(SOUTH_DSPCLK_GATE_D) |
9000 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009001
9002 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03009003 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
9004 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009005 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009006}
9007
Ville Syrjälä712bf362016-10-31 22:37:23 +02009008static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009009{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009010 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009011 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03009012
9013 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9014 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9015 }
9016}
9017
Imre Deak450174f2016-05-03 15:54:21 +03009018static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
9019 int general_prio_credits,
9020 int high_prio_credits)
9021{
9022 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07009023 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03009024
9025 /* WaTempDisableDOPClkGating:bdw */
9026 misccpctl = I915_READ(GEN7_MISCCPCTL);
9027 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
9028
Oscar Mateo930a7842017-10-17 13:25:45 -07009029 val = I915_READ(GEN8_L3SQCREG1);
9030 val &= ~L3_PRIO_CREDITS_MASK;
9031 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
9032 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
9033 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03009034
9035 /*
9036 * Wait at least 100 clocks before re-enabling clock gating.
9037 * See the definition of L3SQCREG1 in BSpec.
9038 */
9039 POSTING_READ(GEN8_L3SQCREG1);
9040 udelay(1);
9041 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
9042}
9043
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009044static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
9045{
9046 /* This is not an Wa. Enable to reduce Sampler power */
9047 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
9048 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07009049
9050 /* WaEnable32PlaneMode:icl */
9051 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
9052 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009053}
9054
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009055static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
9056{
9057 if (!HAS_PCH_CNP(dev_priv))
9058 return;
9059
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08009060 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07009061 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
9062 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009063}
9064
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009065static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009066{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07009067 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009068 cnp_init_clock_gating(dev_priv);
9069
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07009070 /* This is not an Wa. Enable for better image quality */
9071 I915_WRITE(_3D_CHICKEN3,
9072 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
9073
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009074 /* WaEnableChickenDCPR:cnl */
9075 I915_WRITE(GEN8_CHICKEN_DCPR_1,
9076 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
9077
9078 /* WaFbcWakeMemOn:cnl */
9079 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
9080 DISP_FBC_MEMORY_WAKE);
9081
Chris Wilson34991bd2017-11-11 10:03:36 +00009082 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
9083 /* ReadHitWriteOnlyDisable:cnl */
9084 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009085 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
9086 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00009087 val |= SARBUNIT_CLKGATE_DIS;
9088 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009089
Rodrigo Vivia4713c52018-03-07 14:09:12 -08009090 /* Wa_2201832410:cnl */
9091 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
9092 val |= GWUNIT_CLKGATE_DIS;
9093 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
9094
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009095 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08009096 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009097 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
9098 val |= VFUNIT_CLKGATE_DIS;
9099 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009100}
9101
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009102static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
9103{
9104 cnp_init_clock_gating(dev_priv);
9105 gen9_init_clock_gating(dev_priv);
9106
9107 /* WaFbcNukeOnHostModify:cfl */
9108 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9109 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9110}
9111
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009112static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009113{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009114 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009115
9116 /* WaDisableSDEUnitClockGating:kbl */
9117 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9118 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9119 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009120
9121 /* WaDisableGamClockGating:kbl */
9122 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9123 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9124 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009125
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009126 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009127 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9128 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009129}
9130
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009131static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009132{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009133 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009134
9135 /* WAC6entrylatency:skl */
9136 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9137 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009138
9139 /* WaFbcNukeOnHostModify:skl */
9140 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9141 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009142}
9143
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009144static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009145{
Matthew Auld8cb09832017-10-06 23:18:23 +01009146 /* The GTT cache must be disabled if the system is using 2M pages. */
9147 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9148 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009149 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009150
Ben Widawskyab57fff2013-12-12 15:28:04 -08009151 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009152 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009153
Ben Widawskyab57fff2013-12-12 15:28:04 -08009154 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009155 I915_WRITE(CHICKEN_PAR1_1,
9156 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9157
Ben Widawskyab57fff2013-12-12 15:28:04 -08009158 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009159 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009160 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009161 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009162 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009163 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009164
Ben Widawskyab57fff2013-12-12 15:28:04 -08009165 /* WaVSRefCountFullforceMissDisable:bdw */
9166 /* WaDSRefCountFullforceMissDisable:bdw */
9167 I915_WRITE(GEN7_FF_THREAD_MODE,
9168 I915_READ(GEN7_FF_THREAD_MODE) &
9169 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009170
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009171 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9172 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009173
9174 /* WaDisableSDEUnitClockGating:bdw */
9175 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9176 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009177
Imre Deak450174f2016-05-03 15:54:21 +03009178 /* WaProgramL3SqcReg1Default:bdw */
9179 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009180
Matthew Auld8cb09832017-10-06 23:18:23 +01009181 /* WaGttCachingOffByDefault:bdw */
9182 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009183
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009184 /* WaKVMNotificationOnConfigChange:bdw */
9185 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9186 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9187
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009188 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009189
9190 /* WaDisableDopClockGating:bdw
9191 *
9192 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9193 * clock gating.
9194 */
9195 I915_WRITE(GEN6_UCGCTL1,
9196 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009197}
9198
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009199static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009200{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009201 /* L3 caching of data atomics doesn't work -- disable it. */
9202 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9203 I915_WRITE(HSW_ROW_CHICKEN3,
9204 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9205
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009206 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009207 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9208 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9209 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9210
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009211 /* WaVSRefCountFullforceMissDisable:hsw */
9212 I915_WRITE(GEN7_FF_THREAD_MODE,
9213 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009214
Akash Goel4e046322014-04-04 17:14:38 +05309215 /* WaDisable_RenderCache_OperationalFlush:hsw */
9216 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9217
Chia-I Wufe27c602014-01-28 13:29:33 +08009218 /* enable HiZ Raw Stall Optimization */
9219 I915_WRITE(CACHE_MODE_0_GEN7,
9220 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9221
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009222 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009223 I915_WRITE(CACHE_MODE_1,
9224 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009225
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009226 /*
9227 * BSpec recommends 8x4 when MSAA is used,
9228 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009229 *
9230 * Note that PS/WM thread counts depend on the WIZ hashing
9231 * disable bit, which we don't touch here, but it's good
9232 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009233 */
9234 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009235 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009236
Kenneth Graunke94411592014-12-31 16:23:00 -08009237 /* WaSampleCChickenBitEnable:hsw */
9238 I915_WRITE(HALF_SLICE_CHICKEN3,
9239 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9240
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009241 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009242 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9243
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009244 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009245}
9246
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009247static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009248{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009249 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009250
Damien Lespiau231e54f2012-10-19 17:55:41 +01009251 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009252
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009253 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009254 I915_WRITE(_3D_CHICKEN3,
9255 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9256
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009257 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009258 I915_WRITE(IVB_CHICKEN3,
9259 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9260 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9261
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009262 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009263 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009264 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9265 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009266
Akash Goel4e046322014-04-04 17:14:38 +05309267 /* WaDisable_RenderCache_OperationalFlush:ivb */
9268 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9269
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009270 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009271 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9272 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9273
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009274 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009275 I915_WRITE(GEN7_L3CNTLREG1,
9276 GEN7_WA_FOR_GEN7_L3_CONTROL);
9277 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009278 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009279 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009280 I915_WRITE(GEN7_ROW_CHICKEN2,
9281 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009282 else {
9283 /* must write both registers */
9284 I915_WRITE(GEN7_ROW_CHICKEN2,
9285 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009286 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9287 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009288 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009289
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009290 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009291 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9292 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9293
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009294 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009295 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009296 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009297 */
9298 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009299 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009300
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009301 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009302 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9303 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9304 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9305
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009306 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009307
9308 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009309
Chris Wilson22721342014-03-04 09:41:43 +00009310 if (0) { /* causes HiZ corruption on ivb:gt1 */
9311 /* enable HiZ Raw Stall Optimization */
9312 I915_WRITE(CACHE_MODE_0_GEN7,
9313 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9314 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009315
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009316 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009317 I915_WRITE(CACHE_MODE_1,
9318 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009319
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009320 /*
9321 * BSpec recommends 8x4 when MSAA is used,
9322 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009323 *
9324 * Note that PS/WM thread counts depend on the WIZ hashing
9325 * disable bit, which we don't touch here, but it's good
9326 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009327 */
9328 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009329 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009330
Ben Widawsky20848222012-05-04 18:58:59 -07009331 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9332 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9333 snpcr |= GEN6_MBC_SNPCR_MED;
9334 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009335
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009336 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009337 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009338
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009339 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009340}
9341
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009342static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009343{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009344 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009345 I915_WRITE(_3D_CHICKEN3,
9346 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009348 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009349 I915_WRITE(IVB_CHICKEN3,
9350 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9351 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9352
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009353 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009354 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009355 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009356 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9357 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009358
Akash Goel4e046322014-04-04 17:14:38 +05309359 /* WaDisable_RenderCache_OperationalFlush:vlv */
9360 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9361
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009362 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009363 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9364 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9365
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009366 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009367 I915_WRITE(GEN7_ROW_CHICKEN2,
9368 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9369
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009370 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009371 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9372 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9373 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9374
Ville Syrjälä46680e02014-01-22 21:33:01 +02009375 gen7_setup_fixed_func_scheduler(dev_priv);
9376
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009377 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009378 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009379 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009380 */
9381 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009382 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009383
Akash Goelc98f5062014-03-24 23:00:07 +05309384 /* WaDisableL3Bank2xClockGate:vlv
9385 * Disabling L3 clock gating- MMIO 940c[25] = 1
9386 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9387 I915_WRITE(GEN7_UCGCTL4,
9388 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009389
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009390 /*
9391 * BSpec says this must be set, even though
9392 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9393 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009394 I915_WRITE(CACHE_MODE_1,
9395 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009396
9397 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009398 * BSpec recommends 8x4 when MSAA is used,
9399 * however in practice 16x4 seems fastest.
9400 *
9401 * Note that PS/WM thread counts depend on the WIZ hashing
9402 * disable bit, which we don't touch here, but it's good
9403 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9404 */
9405 I915_WRITE(GEN7_GT_MODE,
9406 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9407
9408 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009409 * WaIncreaseL3CreditsForVLVB0:vlv
9410 * This is the hardware default actually.
9411 */
9412 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9413
9414 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009415 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009416 * Disable clock gating on th GCFG unit to prevent a delay
9417 * in the reporting of vblank events.
9418 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009419 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009420}
9421
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009422static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009423{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009424 /* WaVSRefCountFullforceMissDisable:chv */
9425 /* WaDSRefCountFullforceMissDisable:chv */
9426 I915_WRITE(GEN7_FF_THREAD_MODE,
9427 I915_READ(GEN7_FF_THREAD_MODE) &
9428 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009429
9430 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9431 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9432 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009433
9434 /* WaDisableCSUnitClockGating:chv */
9435 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9436 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009437
9438 /* WaDisableSDEUnitClockGating:chv */
9439 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9440 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009441
9442 /*
Imre Deak450174f2016-05-03 15:54:21 +03009443 * WaProgramL3SqcReg1Default:chv
9444 * See gfxspecs/Related Documents/Performance Guide/
9445 * LSQC Setting Recommendations.
9446 */
9447 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9448
9449 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009450 * GTT cache may not work with big pages, so if those
9451 * are ever enabled GTT cache may need to be disabled.
9452 */
9453 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009454}
9455
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009456static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009457{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009458 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009459
9460 I915_WRITE(RENCLK_GATE_D1, 0);
9461 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9462 GS_UNIT_CLOCK_GATE_DISABLE |
9463 CL_UNIT_CLOCK_GATE_DISABLE);
9464 I915_WRITE(RAMCLK_GATE_D, 0);
9465 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9466 OVRUNIT_CLOCK_GATE_DISABLE |
9467 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009468 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009469 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9470 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009471
9472 /* WaDisableRenderCachePipelinedFlush */
9473 I915_WRITE(CACHE_MODE_0,
9474 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009475
Akash Goel4e046322014-04-04 17:14:38 +05309476 /* WaDisable_RenderCache_OperationalFlush:g4x */
9477 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9478
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009479 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009480}
9481
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009482static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009483{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009484 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9485 I915_WRITE(RENCLK_GATE_D2, 0);
9486 I915_WRITE(DSPCLK_GATE_D, 0);
9487 I915_WRITE(RAMCLK_GATE_D, 0);
9488 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009489 I915_WRITE(MI_ARB_STATE,
9490 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309491
9492 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9493 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009494}
9495
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009496static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009497{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009498 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9499 I965_RCC_CLOCK_GATE_DISABLE |
9500 I965_RCPB_CLOCK_GATE_DISABLE |
9501 I965_ISC_CLOCK_GATE_DISABLE |
9502 I965_FBC_CLOCK_GATE_DISABLE);
9503 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009504 I915_WRITE(MI_ARB_STATE,
9505 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309506
9507 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9508 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009509}
9510
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009511static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009512{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009513 u32 dstate = I915_READ(D_STATE);
9514
9515 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9516 DSTATE_DOT_CLOCK_GATING;
9517 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009518
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009519 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009520 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009521
9522 /* IIR "flip pending" means done if this bit is set */
9523 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009524
9525 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009526 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009527
9528 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9529 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009530
9531 I915_WRITE(MI_ARB_STATE,
9532 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009533}
9534
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009535static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009536{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009537 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009538
9539 /* interrupts should cause a wake up from C3 */
9540 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9541 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009542
9543 I915_WRITE(MEM_MODE,
9544 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009545}
9546
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009547static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009548{
Ville Syrjälä10383922014-08-15 01:21:54 +03009549 I915_WRITE(MEM_MODE,
9550 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9551 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009552}
9553
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009554void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009555{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009556 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009557}
9558
Ville Syrjälä712bf362016-10-31 22:37:23 +02009559void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009560{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009561 if (HAS_PCH_LPT(dev_priv))
9562 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009563}
9564
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009565static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009566{
9567 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9568}
9569
9570/**
9571 * intel_init_clock_gating_hooks - setup the clock gating hooks
9572 * @dev_priv: device private
9573 *
9574 * Setup the hooks that configure which clocks of a given platform can be
9575 * gated and also apply various GT and display specific workarounds for these
9576 * platforms. Note that some GT specific workarounds are applied separately
9577 * when GPU contexts or batchbuffers start their execution.
9578 */
9579void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9580{
Bob Paauwe39564ae2019-04-12 11:09:20 -07009581 if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009582 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009583 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009584 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009585 else if (IS_COFFEELAKE(dev_priv))
9586 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009587 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009588 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009589 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009590 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009591 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009592 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009593 else if (IS_GEMINILAKE(dev_priv))
9594 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009595 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009596 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009597 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009598 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009599 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009600 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009601 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009602 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009603 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009604 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009605 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009606 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009607 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009608 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009609 else if (IS_G4X(dev_priv))
9610 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009611 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009612 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009613 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009614 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009615 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009616 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9617 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9618 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009619 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009620 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9621 else {
9622 MISSING_CASE(INTEL_DEVID(dev_priv));
9623 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9624 }
9625}
9626
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009627/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009628void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009629{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009630 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009631 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009632 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009633 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009634 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009635
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009636 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009637 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009638 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009639 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009640 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009641 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009642 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009643 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009644
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009645 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009646 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009647 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009648 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009649 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009650 dev_priv->display.compute_intermediate_wm =
9651 ilk_compute_intermediate_wm;
9652 dev_priv->display.initial_watermarks =
9653 ilk_initial_watermarks;
9654 dev_priv->display.optimize_watermarks =
9655 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009656 } else {
9657 DRM_DEBUG_KMS("Failed to read display plane latency. "
9658 "Disable CxSR\n");
9659 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009660 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009661 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009662 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009663 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009664 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009665 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009666 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009667 } else if (IS_G4X(dev_priv)) {
9668 g4x_setup_wm_latency(dev_priv);
9669 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9670 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9671 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9672 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009673 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00009674 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009675 dev_priv->is_ddr3,
9676 dev_priv->fsb_freq,
9677 dev_priv->mem_freq)) {
9678 DRM_INFO("failed to find known CxSR latency "
9679 "(found ddr%s fsb freq %d, mem freq %d), "
9680 "disabling CxSR\n",
9681 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9682 dev_priv->fsb_freq, dev_priv->mem_freq);
9683 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009684 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009685 dev_priv->display.update_wm = NULL;
9686 } else
9687 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009688 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009689 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009690 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009691 dev_priv->display.update_wm = i9xx_update_wm;
9692 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009693 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009694 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009695 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009696 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009697 } else {
9698 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009699 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009700 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009701 } else {
9702 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009703 }
9704}
9705
Lyude87660502016-08-17 15:55:53 -04009706static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9707{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009708 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009709 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9710
9711 switch (flags) {
9712 case GEN6_PCODE_SUCCESS:
9713 return 0;
9714 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009715 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009716 case GEN6_PCODE_ILLEGAL_CMD:
9717 return -ENXIO;
9718 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009719 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009720 return -EOVERFLOW;
9721 case GEN6_PCODE_TIMEOUT:
9722 return -ETIMEDOUT;
9723 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009724 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009725 return 0;
9726 }
9727}
9728
9729static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9730{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009731 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009732 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9733
9734 switch (flags) {
9735 case GEN6_PCODE_SUCCESS:
9736 return 0;
9737 case GEN6_PCODE_ILLEGAL_CMD:
9738 return -ENXIO;
9739 case GEN7_PCODE_TIMEOUT:
9740 return -ETIMEDOUT;
9741 case GEN7_PCODE_ILLEGAL_DATA:
9742 return -EINVAL;
9743 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9744 return -EOVERFLOW;
9745 default:
9746 MISSING_CASE(flags);
9747 return 0;
9748 }
9749}
9750
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009751static int
9752__sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009753{
Lyude87660502016-08-17 15:55:53 -04009754 int status;
9755
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009756 lockdep_assert_held(&dev_priv->sb_lock);
Ben Widawsky42c05262012-09-26 10:34:00 -07009757
Chris Wilson3f5582d2016-06-30 15:32:45 +01009758 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9759 * use te fw I915_READ variants to reduce the amount of work
9760 * required when reading/writing.
9761 */
9762
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009763 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY)
Ben Widawsky42c05262012-09-26 10:34:00 -07009764 return -EAGAIN;
Ben Widawsky42c05262012-09-26 10:34:00 -07009765
Chris Wilson3f5582d2016-06-30 15:32:45 +01009766 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9767 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9768 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009769
Daniele Ceraolo Spuriod2d551c2019-03-25 14:49:38 -07009770 if (__intel_wait_for_register_fw(&dev_priv->uncore,
Chris Wilsone09a3032017-04-11 11:13:39 +01009771 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009772 500, 0, NULL))
Ben Widawsky42c05262012-09-26 10:34:00 -07009773 return -ETIMEDOUT;
Ben Widawsky42c05262012-09-26 10:34:00 -07009774
Chris Wilson3f5582d2016-06-30 15:32:45 +01009775 *val = I915_READ_FW(GEN6_PCODE_DATA);
9776 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009777
Lyude87660502016-08-17 15:55:53 -04009778 if (INTEL_GEN(dev_priv) > 6)
9779 status = gen7_check_mailbox_status(dev_priv);
9780 else
9781 status = gen6_check_mailbox_status(dev_priv);
9782
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009783 return status;
Ben Widawsky42c05262012-09-26 10:34:00 -07009784}
9785
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009786int
9787sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009788{
Lyude87660502016-08-17 15:55:53 -04009789 int status;
9790
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009791 mutex_lock(&dev_priv->sb_lock);
9792 status = __sandybridge_pcode_read(dev_priv, mbox, val);
9793 mutex_unlock(&dev_priv->sb_lock);
9794
9795 if (status) {
9796 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9797 mbox, __builtin_return_address(0), status);
9798 }
9799
9800 return status;
9801}
9802
9803static int __sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
9804 u32 mbox, u32 val,
9805 int fast_timeout_us,
9806 int slow_timeout_ms)
9807{
9808 int status;
Ben Widawsky42c05262012-09-26 10:34:00 -07009809
Chris Wilson3f5582d2016-06-30 15:32:45 +01009810 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9811 * use te fw I915_READ variants to reduce the amount of work
9812 * required when reading/writing.
9813 */
9814
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009815 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY)
Ben Widawsky42c05262012-09-26 10:34:00 -07009816 return -EAGAIN;
Ben Widawsky42c05262012-09-26 10:34:00 -07009817
Chris Wilson3f5582d2016-06-30 15:32:45 +01009818 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009819 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009820 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009821
Daniele Ceraolo Spuriod2d551c2019-03-25 14:49:38 -07009822 if (__intel_wait_for_register_fw(&dev_priv->uncore,
Chris Wilsone09a3032017-04-11 11:13:39 +01009823 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009824 fast_timeout_us, slow_timeout_ms,
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009825 NULL))
Ben Widawsky42c05262012-09-26 10:34:00 -07009826 return -ETIMEDOUT;
Ben Widawsky42c05262012-09-26 10:34:00 -07009827
Chris Wilson3f5582d2016-06-30 15:32:45 +01009828 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009829
Lyude87660502016-08-17 15:55:53 -04009830 if (INTEL_GEN(dev_priv) > 6)
9831 status = gen7_check_mailbox_status(dev_priv);
9832 else
9833 status = gen6_check_mailbox_status(dev_priv);
9834
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009835 return status;
9836}
9837
9838int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
9839 u32 mbox, u32 val,
9840 int fast_timeout_us,
9841 int slow_timeout_ms)
9842{
9843 int status;
9844
9845 mutex_lock(&dev_priv->sb_lock);
9846 status = __sandybridge_pcode_write_timeout(dev_priv, mbox, val,
9847 fast_timeout_us,
9848 slow_timeout_ms);
9849 mutex_unlock(&dev_priv->sb_lock);
9850
Lyude87660502016-08-17 15:55:53 -04009851 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009852 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9853 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009854 }
9855
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009856 return status;
Ben Widawsky42c05262012-09-26 10:34:00 -07009857}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009858
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009859static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9860 u32 request, u32 reply_mask, u32 reply,
9861 u32 *status)
9862{
9863 u32 val = request;
9864
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009865 *status = __sandybridge_pcode_read(dev_priv, mbox, &val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009866
9867 return *status || ((val & reply_mask) == reply);
9868}
9869
9870/**
9871 * skl_pcode_request - send PCODE request until acknowledgment
9872 * @dev_priv: device private
9873 * @mbox: PCODE mailbox ID the request is targeted for
9874 * @request: request ID
9875 * @reply_mask: mask used to check for request acknowledgment
9876 * @reply: value used to check for request acknowledgment
9877 * @timeout_base_ms: timeout for polling with preemption enabled
9878 *
9879 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009880 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009881 * The request is acknowledged once the PCODE reply dword equals @reply after
9882 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009883 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009884 * preemption disabled.
9885 *
9886 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9887 * other error as reported by PCODE.
9888 */
9889int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9890 u32 reply_mask, u32 reply, int timeout_base_ms)
9891{
9892 u32 status;
9893 int ret;
9894
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009895 mutex_lock(&dev_priv->sb_lock);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009896
9897#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9898 &status)
9899
9900 /*
9901 * Prime the PCODE by doing a request first. Normally it guarantees
9902 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9903 * _wait_for() doesn't guarantee when its passed condition is evaluated
9904 * first, so send the first request explicitly.
9905 */
9906 if (COND) {
9907 ret = 0;
9908 goto out;
9909 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009910 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009911 if (!ret)
9912 goto out;
9913
9914 /*
9915 * The above can time out if the number of requests was low (2 in the
9916 * worst case) _and_ PCODE was busy for some reason even after a
9917 * (queued) request and @timeout_base_ms delay. As a workaround retry
9918 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009919 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009920 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009921 * requests, and for any quirks of the PCODE firmware that delays
9922 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009923 */
9924 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9925 WARN_ON_ONCE(timeout_base_ms > 3);
9926 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009927 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009928 preempt_enable();
9929
9930out:
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009931 mutex_unlock(&dev_priv->sb_lock);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009932 return ret ? ret : status;
9933#undef COND
9934}
9935
Ville Syrjälädd06f882014-11-10 22:55:12 +02009936static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9937{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009938 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9939
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009940 /*
9941 * N = val - 0xb7
9942 * Slow = Fast = GPLL ref * N
9943 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009944 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009945}
9946
Fengguang Wub55dd642014-07-12 11:21:39 +02009947static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009948{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009949 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9950
9951 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009952}
9953
Fengguang Wub55dd642014-07-12 11:21:39 +02009954static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309955{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009956 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9957
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009958 /*
9959 * N = val / 2
9960 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9961 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009962 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309963}
9964
Fengguang Wub55dd642014-07-12 11:21:39 +02009965static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309966{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009967 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9968
Ville Syrjälä1c147622014-08-18 14:42:43 +03009969 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009970 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309971}
9972
Ville Syrjälä616bc822015-01-23 21:04:25 +02009973int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9974{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009975 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009976 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9977 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009978 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009979 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009980 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009981 return byt_gpu_freq(dev_priv, val);
9982 else
9983 return val * GT_FREQUENCY_MULTIPLIER;
9984}
9985
Ville Syrjälä616bc822015-01-23 21:04:25 +02009986int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9987{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009988 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009989 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9990 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009991 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009992 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009993 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009994 return byt_freq_opcode(dev_priv, val);
9995 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009996 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309997}
9998
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009999void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +010010000{
Chris Wilsonebb5eb72019-04-26 09:17:21 +010010001 mutex_init(&dev_priv->gt_pm.rps.lock);
Chris Wilson60548c52018-07-31 14:26:29 +010010002 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +010010003
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +010010004 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -030010005
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +010010006 dev_priv->runtime_pm.suspended = false;
10007 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +010010008}
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010009
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010010static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
10011 const i915_reg_t reg)
10012{
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010013 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +000010014 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010015
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010016 /*
10017 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010018 * uncore lock to prevent concurrent access to range reg.
10019 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010020 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010021
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010022 /*
10023 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010024 * With a control bit, we can choose between upper or lower
10025 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010026 *
10027 * Although we always use the counter in high-range mode elsewhere,
10028 * userspace may attempt to read the value before rc6 is initialised,
10029 * before we have set the default VLV_COUNTER_CONTROL value. So always
10030 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010031 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010032 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10033 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010034 upper = I915_READ_FW(reg);
10035 do {
10036 tmp = upper;
10037
10038 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10039 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
10040 lower = I915_READ_FW(reg);
10041
10042 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10043 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
10044 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +000010045 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010046
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010047 /*
10048 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010049 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
10050 * now.
10051 */
10052
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010053 return lower | (u64)upper << 8;
10054}
10055
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010056u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +020010057 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010058{
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010059 struct intel_uncore *uncore = &dev_priv->uncore;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010060 u64 time_hw, prev_hw, overflow_hw;
10061 unsigned int fw_domains;
10062 unsigned long flags;
10063 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010064 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010065
Chris Wilsonfb6db0f2017-12-01 11:30:30 +000010066 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010067 return 0;
10068
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010069 /*
10070 * Store previous hw counter values for counter wrap-around handling.
10071 *
10072 * There are only four interesting registers and they live next to each
10073 * other so we can use the relative address, compared to the smallest
10074 * one as the index into driver storage.
10075 */
10076 i = (i915_mmio_reg_offset(reg) -
10077 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
10078 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
10079 return 0;
10080
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010081 fw_domains = intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010082
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010083 spin_lock_irqsave(&uncore->lock, flags);
10084 intel_uncore_forcewake_get__locked(uncore, fw_domains);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010085
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010086 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
10087 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010088 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010089 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010090 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010091 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010092 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010093 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
10094 if (IS_GEN9_LP(dev_priv)) {
10095 mul = 10000;
10096 div = 12;
10097 } else {
10098 mul = 1280;
10099 div = 1;
10100 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010101
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010102 overflow_hw = BIT_ULL(32);
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010103 time_hw = intel_uncore_read_fw(uncore, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010104 }
10105
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010106 /*
10107 * Counter wrap handling.
10108 *
10109 * But relying on a sufficient frequency of queries otherwise counters
10110 * can still wrap.
10111 */
10112 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
10113 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
10114
10115 /* RC6 delta from last sample. */
10116 if (time_hw >= prev_hw)
10117 time_hw -= prev_hw;
10118 else
10119 time_hw += overflow_hw - prev_hw;
10120
10121 /* Add delta to RC6 extended raw driver copy. */
10122 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
10123 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
10124
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010125 intel_uncore_forcewake_put__locked(uncore, fw_domains);
10126 spin_unlock_irqrestore(&uncore->lock, flags);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010127
10128 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010129}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +000010130
10131u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
10132{
10133 u32 cagf;
10134
10135 if (INTEL_GEN(dev_priv) >= 9)
10136 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
10137 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
10138 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
10139 else
10140 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
10141
10142 return cagf;
10143}