blob: 8705d3de1ae1868a7cbc948079002510e882a3de [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300120static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +0200121static void intel_modeset_verify_crtc(struct drm_crtc *crtc,
122 struct drm_crtc_state *old_state,
123 struct drm_crtc_state *new_state);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100124
Ma Lingd4906092009-03-18 20:13:27 +0800125struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300126 struct {
127 int min, max;
128 } dot, vco, n, m, m1, m2, p, p1;
129
130 struct {
131 int dot_limit;
132 int p2_slow, p2_fast;
133 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300152{
153 u32 val;
154 int divider;
155
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177}
178
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200181{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200183}
184
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300187{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300188 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200189 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
190 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200191}
192
193static int
194intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
195{
Jani Nikula79e50a42015-08-26 10:58:20 +0300196 uint32_t clkcfg;
197
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 clkcfg = I915_READ(CLKCFG);
200 switch (clkcfg & CLKCFG_FSB_MASK) {
201 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 /* these two are just a guess; one of them might be right */
214 case CLKCFG_FSB_1600:
215 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200218 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300219 }
220}
221
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300222void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200223{
224 if (HAS_PCH_SPLIT(dev_priv))
225 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
226 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
228 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
229 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
230 else
231 return; /* no rawclk on other platforms, or no need to know it */
232
233 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
234}
235
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300236static void intel_update_czclk(struct drm_i915_private *dev_priv)
237{
Wayne Boyer666a4532015-12-09 12:29:35 -0800238 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239 return;
240
241 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
242 CCK_CZ_CLOCK_CONTROL);
243
244 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
245}
246
Chris Wilson021357a2010-09-07 20:54:59 +0100247static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248intel_fdi_link_freq(struct drm_i915_private *dev_priv,
249 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100250{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251 if (HAS_DDI(dev_priv))
252 return pipe_config->port_clock; /* SPLL */
253 else if (IS_GEN5(dev_priv))
254 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200255 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200256 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100257}
258
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300259static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200261 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200262 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .m = { .min = 96, .max = 140 },
264 .m1 = { .min = 18, .max = 26 },
265 .m2 = { .min = 6, .max = 16 },
266 .p = { .min = 4, .max = 128 },
267 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 165000,
269 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300272static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200273 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200274 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200275 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .m = { .min = 96, .max = 140 },
277 .m1 = { .min = 18, .max = 26 },
278 .m2 = { .min = 6, .max = 16 },
279 .p = { .min = 4, .max = 128 },
280 .p1 = { .min = 2, .max = 33 },
281 .p2 = { .dot_limit = 165000,
282 .p2_slow = 4, .p2_fast = 4 },
283};
284
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300285static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200287 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200288 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .m = { .min = 96, .max = 140 },
290 .m1 = { .min = 18, .max = 26 },
291 .m2 = { .min = 6, .max = 16 },
292 .p = { .min = 4, .max = 128 },
293 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 165000,
295 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
Eric Anholt273e27c2011-03-30 13:01:10 -0700297
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300298static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 .dot = { .min = 20000, .max = 400000 },
300 .vco = { .min = 1400000, .max = 2800000 },
301 .n = { .min = 1, .max = 6 },
302 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100303 .m1 = { .min = 8, .max = 18 },
304 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .p2 = { .dot_limit = 200000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400312 .dot = { .min = 20000, .max = 400000 },
313 .vco = { .min = 1400000, .max = 2800000 },
314 .n = { .min = 1, .max = 6 },
315 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100316 .m1 = { .min = 8, .max = 18 },
317 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400318 .p = { .min = 7, .max = 98 },
319 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700320 .p2 = { .dot_limit = 112000,
321 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 1750000, .max = 3500000},
328 .n = { .min = 1, .max = 4 },
329 .m = { .min = 104, .max = 138 },
330 .m1 = { .min = 17, .max = 23 },
331 .m2 = { .min = 5, .max = 11 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 1, .max = 3},
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 10,
336 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800337 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 22000, .max = 400000 },
342 .vco = { .min = 1750000, .max = 3500000},
343 .n = { .min = 1, .max = 4 },
344 .m = { .min = 104, .max = 138 },
345 .m1 = { .min = 16, .max = 23 },
346 .m2 = { .min = 5, .max = 11 },
347 .p = { .min = 5, .max = 80 },
348 .p1 = { .min = 1, .max = 8},
349 .p2 = { .dot_limit = 165000,
350 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300353static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 20000, .max = 115000 },
355 .vco = { .min = 1750000, .max = 3500000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 104, .max = 138 },
358 .m1 = { .min = 17, .max = 23 },
359 .m2 = { .min = 5, .max = 11 },
360 .p = { .min = 28, .max = 112 },
361 .p1 = { .min = 2, .max = 8 },
362 .p2 = { .dot_limit = 0,
363 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800364 },
Keith Packarde4b36692009-06-05 19:22:17 -0700365};
366
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300367static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 80000, .max = 224000 },
369 .vco = { .min = 1750000, .max = 3500000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 104, .max = 138 },
372 .m1 = { .min = 17, .max = 23 },
373 .m2 = { .min = 5, .max = 11 },
374 .p = { .min = 14, .max = 42 },
375 .p1 = { .min = 2, .max = 6 },
376 .p2 = { .dot_limit = 0,
377 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800378 },
Keith Packarde4b36692009-06-05 19:22:17 -0700379};
380
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400382 .dot = { .min = 20000, .max = 400000},
383 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .n = { .min = 3, .max = 6 },
386 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .m1 = { .min = 0, .max = 0 },
389 .m2 = { .min = 0, .max = 254 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 200000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300396static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400397 .dot = { .min = 20000, .max = 400000 },
398 .vco = { .min = 1700000, .max = 3500000 },
399 .n = { .min = 3, .max = 6 },
400 .m = { .min = 2, .max = 256 },
401 .m1 = { .min = 0, .max = 0 },
402 .m2 = { .min = 0, .max = 254 },
403 .p = { .min = 7, .max = 112 },
404 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 112000,
406 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700407};
408
Eric Anholt273e27c2011-03-30 13:01:10 -0700409/* Ironlake / Sandybridge
410 *
411 * We calculate clock using (register_value + 2) for N/M1/M2, so here
412 * the range value for them is (actual_value - 2).
413 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300414static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700415 .dot = { .min = 25000, .max = 350000 },
416 .vco = { .min = 1760000, .max = 3510000 },
417 .n = { .min = 1, .max = 5 },
418 .m = { .min = 79, .max = 127 },
419 .m1 = { .min = 12, .max = 22 },
420 .m2 = { .min = 5, .max = 9 },
421 .p = { .min = 5, .max = 80 },
422 .p1 = { .min = 1, .max = 8 },
423 .p2 = { .dot_limit = 225000,
424 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700425};
426
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300427static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700428 .dot = { .min = 25000, .max = 350000 },
429 .vco = { .min = 1760000, .max = 3510000 },
430 .n = { .min = 1, .max = 3 },
431 .m = { .min = 79, .max = 118 },
432 .m1 = { .min = 12, .max = 22 },
433 .m2 = { .min = 5, .max = 9 },
434 .p = { .min = 28, .max = 112 },
435 .p1 = { .min = 2, .max = 8 },
436 .p2 = { .dot_limit = 225000,
437 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .dot = { .min = 25000, .max = 350000 },
442 .vco = { .min = 1760000, .max = 3510000 },
443 .n = { .min = 1, .max = 3 },
444 .m = { .min = 79, .max = 127 },
445 .m1 = { .min = 12, .max = 22 },
446 .m2 = { .min = 5, .max = 9 },
447 .p = { .min = 14, .max = 56 },
448 .p1 = { .min = 2, .max = 8 },
449 .p2 = { .dot_limit = 225000,
450 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800451};
452
Eric Anholt273e27c2011-03-30 13:01:10 -0700453/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300454static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .dot = { .min = 25000, .max = 350000 },
456 .vco = { .min = 1760000, .max = 3510000 },
457 .n = { .min = 1, .max = 2 },
458 .m = { .min = 79, .max = 126 },
459 .m1 = { .min = 12, .max = 22 },
460 .m2 = { .min = 5, .max = 9 },
461 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700463 .p2 = { .dot_limit = 225000,
464 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800465};
466
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300467static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .dot = { .min = 25000, .max = 350000 },
469 .vco = { .min = 1760000, .max = 3510000 },
470 .n = { .min = 1, .max = 3 },
471 .m = { .min = 79, .max = 126 },
472 .m1 = { .min = 12, .max = 22 },
473 .m2 = { .min = 5, .max = 9 },
474 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700476 .p2 = { .dot_limit = 225000,
477 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800478};
479
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300480static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300481 /*
482 * These are the data rate limits (measured in fast clocks)
483 * since those are the strictest limits we have. The fast
484 * clock and actual rate limits are more relaxed, so checking
485 * them would make no difference.
486 */
487 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200488 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700489 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700490 .m1 = { .min = 2, .max = 3 },
491 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300492 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300493 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494};
495
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300496static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300497 /*
498 * These are the data rate limits (measured in fast clocks)
499 * since those are the strictest limits we have. The fast
500 * clock and actual rate limits are more relaxed, so checking
501 * them would make no difference.
502 */
503 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200504 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300505 .n = { .min = 1, .max = 1 },
506 .m1 = { .min = 2, .max = 2 },
507 .m2 = { .min = 24 << 22, .max = 175 << 22 },
508 .p1 = { .min = 2, .max = 4 },
509 .p2 = { .p2_slow = 1, .p2_fast = 14 },
510};
511
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300512static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200513 /* FIXME: find real dot limits */
514 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530515 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 .n = { .min = 1, .max = 1 },
517 .m1 = { .min = 2, .max = 2 },
518 /* FIXME: find real m2 limits */
519 .m2 = { .min = 2 << 22, .max = 255 << 22 },
520 .p1 = { .min = 2, .max = 4 },
521 .p2 = { .p2_slow = 1, .p2_fast = 20 },
522};
523
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200524static bool
525needs_modeset(struct drm_crtc_state *state)
526{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200527 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528}
529
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300530/**
531 * Returns whether any output on the specified pipe is of the specified type
532 */
Damien Lespiau40935612014-10-29 11:16:59 +0000533bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300534{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300535 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300536 struct intel_encoder *encoder;
537
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 if (encoder->type == type)
540 return true;
541
542 return false;
543}
544
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545/**
546 * Returns whether any output on the specified pipe will have the specified
547 * type after a staged modeset is complete, i.e., the same as
548 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
549 * encoder->crtc.
550 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
552 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300555 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200557 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200559
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300560 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 if (connector_state->crtc != crtc_state->base.crtc)
562 continue;
563
564 num_connectors++;
565
566 encoder = to_intel_encoder(connector_state->best_encoder);
567 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200568 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200569 }
570
571 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200572
573 return false;
574}
575
Imre Deakdccbea32015-06-22 23:35:51 +0300576/*
577 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
578 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
579 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
580 * The helpers' return value is the rate of the clock that is fed to the
581 * display engine's pipe which can be the above fast dot clock rate or a
582 * divided-down version of it.
583 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500584/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300585static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
Shaohua Li21778322009-02-23 15:19:16 +0800587 clock->m = clock->m2 + 2;
588 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200589 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300590 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300591 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800595}
596
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200597static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
598{
599 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
600}
601
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300602static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800603{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200604 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200606 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300607 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300608 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
609 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300610
611 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612}
613
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300614static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300615{
616 clock->m = clock->m1 * clock->m2;
617 clock->p = clock->p1 * clock->p2;
618 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300624}
625
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300626int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300632 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
633 clock->n << 22);
634 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300635
636 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300646 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300647 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300649 if (clock->n < limit->n.min || limit->n.max < clock->n)
650 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300657
Wayne Boyer666a4532015-12-09 12:29:35 -0800658 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
659 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660 if (clock->m1 <= clock->m2)
661 INTELPllInvalid("m1 <= m2\n");
662
Wayne Boyer666a4532015-12-09 12:29:35 -0800663 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300664 if (clock->p < limit->p.min || limit->p.max < clock->p)
665 INTELPllInvalid("p out of range\n");
666 if (clock->m < limit->m.min || limit->m.max < clock->m)
667 INTELPllInvalid("m out of range\n");
668 }
669
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
673 * connector, etc., rather than just a single range.
674 */
675 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400676 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800677
678 return true;
679}
680
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 const struct intel_crtc_state *crtc_state,
684 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800685{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200688 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100690 * For LVDS just rely on its current settings for dual-channel.
691 * We haven't figured out how to reliably set up different
692 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100694 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300695 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 } else {
699 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704}
705
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200706/*
707 * Returns a set of divisors for the desired target clock with the given
708 * refclk, or FALSE. The returned values represent the clock equation:
709 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
710 *
711 * Target and reference clocks are specified in kHz.
712 *
713 * If match_clock is provided, then best_clock P divider must match the P
714 * divider from @match_clock used for LVDS downclocking.
715 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300716static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300717i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300718 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300719 int target, int refclk, struct dpll *match_clock,
720 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721{
722 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300723 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
Akshay Joshi0206e352011-08-16 15:34:10 -0400726 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
Zhao Yakui42158662009-11-20 11:24:18 +0800730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200734 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800735 break;
736 for (clock.n = limit->n.min;
737 clock.n <= limit->n.max; clock.n++) {
738 for (clock.p1 = limit->p1.min;
739 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 int this_err;
741
Imre Deakdccbea32015-06-22 23:35:51 +0300742 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000743 if (!intel_PLL_is_valid(dev, limit,
744 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800746 if (match_clock &&
747 clock.p != match_clock->p)
748 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800749
750 this_err = abs(clock.dot - target);
751 if (this_err < err) {
752 *best_clock = clock;
753 err = this_err;
754 }
755 }
756 }
757 }
758 }
759
760 return (err != target);
761}
762
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200763/*
764 * Returns a set of divisors for the desired target clock with the given
765 * refclk, or FALSE. The returned values represent the clock equation:
766 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
767 *
768 * Target and reference clocks are specified in kHz.
769 *
770 * If match_clock is provided, then best_clock P divider must match the P
771 * divider from @match_clock used for LVDS downclocking.
772 */
Ma Lingd4906092009-03-18 20:13:27 +0800773static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300774pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200775 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300776 int target, int refclk, struct dpll *match_clock,
777 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300780 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781 int err = target;
782
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200783 memset(best_clock, 0, sizeof(*best_clock));
784
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300785 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
786
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200787 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
788 clock.m1++) {
789 for (clock.m2 = limit->m2.min;
790 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200791 for (clock.n = limit->n.min;
792 clock.n <= limit->n.max; clock.n++) {
793 for (clock.p1 = limit->p1.min;
794 clock.p1 <= limit->p1.max; clock.p1++) {
795 int this_err;
796
Imre Deakdccbea32015-06-22 23:35:51 +0300797 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800798 if (!intel_PLL_is_valid(dev, limit,
799 &clock))
800 continue;
801 if (match_clock &&
802 clock.p != match_clock->p)
803 continue;
804
805 this_err = abs(clock.dot - target);
806 if (this_err < err) {
807 *best_clock = clock;
808 err = this_err;
809 }
810 }
811 }
812 }
813 }
814
815 return (err != target);
816}
817
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200822 *
823 * Target and reference clocks are specified in kHz.
824 *
825 * If match_clock is provided, then best_clock P divider must match the P
826 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200827 */
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300829g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200830 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 int target, int refclk, struct dpll *match_clock,
832 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300835 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800836 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400838 /* approximately equals target * 0.00585 */
839 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800840
841 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300842
843 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
844
Ma Lingd4906092009-03-18 20:13:27 +0800845 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200846 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800847 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200848 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800849 for (clock.m1 = limit->m1.max;
850 clock.m1 >= limit->m1.min; clock.m1--) {
851 for (clock.m2 = limit->m2.max;
852 clock.m2 >= limit->m2.min; clock.m2--) {
853 for (clock.p1 = limit->p1.max;
854 clock.p1 >= limit->p1.min; clock.p1--) {
855 int this_err;
856
Imre Deakdccbea32015-06-22 23:35:51 +0300857 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000858 if (!intel_PLL_is_valid(dev, limit,
859 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800860 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000861
862 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800863 if (this_err < err_most) {
864 *best_clock = clock;
865 err_most = this_err;
866 max_n = clock.n;
867 found = true;
868 }
869 }
870 }
871 }
872 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800873 return found;
874}
Ma Lingd4906092009-03-18 20:13:27 +0800875
Imre Deakd5dd62b2015-03-17 11:40:03 +0200876/*
877 * Check if the calculated PLL configuration is more optimal compared to the
878 * best configuration and error found so far. Return the calculated error.
879 */
880static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300881 const struct dpll *calculated_clock,
882 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int best_error_ppm,
884 unsigned int *error_ppm)
885{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200886 /*
887 * For CHV ignore the error and consider only the P value.
888 * Prefer a bigger P value based on HW requirements.
889 */
890 if (IS_CHERRYVIEW(dev)) {
891 *error_ppm = 0;
892
893 return calculated_clock->p > best_clock->p;
894 }
895
Imre Deak24be4e42015-03-17 11:40:04 +0200896 if (WARN_ON_ONCE(!target_freq))
897 return false;
898
Imre Deakd5dd62b2015-03-17 11:40:03 +0200899 *error_ppm = div_u64(1000000ULL *
900 abs(target_freq - calculated_clock->dot),
901 target_freq);
902 /*
903 * Prefer a better P value over a better (smaller) error if the error
904 * is small. Ensure this preference for future configurations too by
905 * setting the error to 0.
906 */
907 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
908 *error_ppm = 0;
909
910 return true;
911 }
912
913 return *error_ppm + 10 < best_error_ppm;
914}
915
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200916/*
917 * Returns a set of divisors for the desired target clock with the given
918 * refclk, or FALSE. The returned values represent the clock equation:
919 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
920 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300922vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200923 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300924 int target, int refclk, struct dpll *match_clock,
925 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700926{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200927 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300928 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300929 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300930 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300931 /* min update 19.2 MHz */
932 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300933 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300935 target *= 5; /* fast clock */
936
937 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700938
939 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300940 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300941 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300942 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300943 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300944 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700945 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300946 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200947 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300948
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
950 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300951
Imre Deakdccbea32015-06-22 23:35:51 +0300952 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300953
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300954 if (!intel_PLL_is_valid(dev, limit,
955 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300956 continue;
957
Imre Deakd5dd62b2015-03-17 11:40:03 +0200958 if (!vlv_PLL_is_optimal(dev, target,
959 &clock,
960 best_clock,
961 bestppm, &ppm))
962 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300963
Imre Deakd5dd62b2015-03-17 11:40:03 +0200964 *best_clock = clock;
965 bestppm = ppm;
966 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700967 }
968 }
969 }
970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700971
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300972 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700973}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200975/*
976 * Returns a set of divisors for the desired target clock with the given
977 * refclk, or FALSE. The returned values represent the clock equation:
978 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
979 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300981chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200982 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300983 int target, int refclk, struct dpll *match_clock,
984 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300985{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200986 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300987 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300989 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 uint64_t m2;
991 int found = false;
992
993 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995
996 /*
997 * Based on hardware doc, the n always set to 1, and m1 always
998 * set to 2. If requires to support 200Mhz refclk, we need to
999 * revisit this because n may not 1 anymore.
1000 */
1001 clock.n = 1, clock.m1 = 2;
1002 target *= 5; /* fast clock */
1003
1004 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1005 for (clock.p2 = limit->p2.p2_fast;
1006 clock.p2 >= limit->p2.p2_slow;
1007 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009
1010 clock.p = clock.p1 * clock.p2;
1011
1012 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1013 clock.n) << 22, refclk * clock.m1);
1014
1015 if (m2 > INT_MAX/clock.m1)
1016 continue;
1017
1018 clock.m2 = m2;
1019
Imre Deakdccbea32015-06-22 23:35:51 +03001020 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001021
1022 if (!intel_PLL_is_valid(dev, limit, &clock))
1023 continue;
1024
Imre Deak9ca3ba02015-03-17 11:40:05 +02001025 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1026 best_error_ppm, &error_ppm))
1027 continue;
1028
1029 *best_clock = clock;
1030 best_error_ppm = error_ppm;
1031 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001032 }
1033 }
1034
1035 return found;
1036}
1037
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001038bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001039 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001040{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001041 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001042 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001045 target_clock, refclk, NULL, best_clock);
1046}
1047
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001048bool intel_crtc_active(struct drm_crtc *crtc)
1049{
1050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1051
1052 /* Be paranoid as we can arrive here with only partial
1053 * state retrieved from the hardware during setup.
1054 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001055 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001056 * as Haswell has gained clock readout/fastboot support.
1057 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001058 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001060 *
1061 * FIXME: The intel_crtc->active here should be switched to
1062 * crtc->state->active once we have proper CRTC states wired up
1063 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001064 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001065 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001066 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067}
1068
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001069enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1070 enum pipe pipe)
1071{
1072 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001076}
1077
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001078static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1079{
1080 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082 u32 line1, line2;
1083 u32 line_mask;
1084
1085 if (IS_GEN2(dev))
1086 line_mask = DSL_LINEMASK_GEN2;
1087 else
1088 line_mask = DSL_LINEMASK_GEN3;
1089
1090 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001091 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001092 line2 = I915_READ(reg) & line_mask;
1093
1094 return line1 == line2;
1095}
1096
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097/*
1098 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001099 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001100 *
1101 * After disabling a pipe, we can't wait for vblank in the usual way,
1102 * spinning on the vblank interrupt status bit, since we won't actually
1103 * see an interrupt when the pipe is disabled.
1104 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001105 * On Gen4 and above:
1106 * wait for the pipe register state bit to turn off
1107 *
1108 * Otherwise:
1109 * wait for the display line value to settle (it usually
1110 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001111 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001113static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001115 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001117 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119
Keith Packardab7ad7f2010-10-03 00:33:06 -07001120 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001124 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1125 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001126 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001127 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001128 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001129 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001132}
1133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001135void assert_pll(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 u32 val;
1139 bool cur_state;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147
Jani Nikula23538ef2013-08-27 15:12:22 +03001148/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001149void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001150{
1151 u32 val;
1152 bool cur_state;
1153
Ville Syrjäläa5805162015-05-26 20:42:30 +03001154 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001155 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001156 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001157
1158 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001159 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001160 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001161 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001162}
Jani Nikula23538ef2013-08-27 15:12:22 +03001163
Jesse Barnes040484a2011-01-03 12:14:26 -08001164static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state)
1166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001168 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1169 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001170
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001171 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001174 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001175 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001176 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001177 cur_state = !!(val & FDI_TX_ENABLE);
1178 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001181 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
1183#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1184#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1185
1186static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, bool state)
1188{
Jesse Barnes040484a2011-01-03 12:14:26 -08001189 u32 val;
1190 bool cur_state;
1191
Ville Syrjälä649636e2015-09-22 19:50:01 +03001192 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001193 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001194 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001195 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001196 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001197}
1198#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1199#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1200
1201static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1202 enum pipe pipe)
1203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 u32 val;
1205
1206 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001207 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 return;
1209
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001211 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001212 return;
1213
Ville Syrjälä649636e2015-09-22 19:50:01 +03001214 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001216}
1217
Daniel Vetter55607e82013-06-16 21:42:39 +02001218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001220{
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001222 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Ville Syrjälä649636e2015-09-22 19:50:01 +03001224 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001227 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001228 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001229}
1230
Daniel Vetterb680c372014-09-19 18:27:27 +02001231void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001234 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001235 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236 u32 val;
1237 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001238 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001239
Jani Nikulabedd4db2014-08-22 15:04:13 +03001240 if (WARN_ON(HAS_DDI(dev)))
1241 return;
1242
1243 if (HAS_PCH_SPLIT(dev)) {
1244 u32 port_sel;
1245
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001247 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1248
1249 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1250 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1251 panel_pipe = PIPE_B;
1252 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001253 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001254 /* presumably write lock depends on pipe, not port select */
1255 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1256 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257 } else {
1258 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001259 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1260 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 }
1262
1263 val = I915_READ(pp_reg);
1264 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001265 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 locked = false;
1267
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271}
1272
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001273static void assert_cursor(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
1275{
1276 struct drm_device *dev = dev_priv->dev;
1277 bool cur_state;
1278
Paulo Zanonid9d82082014-02-27 16:30:56 -03001279 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001280 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001281 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001282 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001285 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001286 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287}
1288#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1289#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1290
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001291void assert_pipe(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001294 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001295 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1296 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001297 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001299 /* if we need the pipe quirk it must be always on */
1300 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1301 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001302 state = true;
1303
Imre Deak4feed0e2016-02-12 18:55:14 +02001304 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001306 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001307 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001308
1309 intel_display_power_put(dev_priv, power_domain);
1310 } else {
1311 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001312 }
1313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001316 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317}
1318
Chris Wilson931872f2012-01-16 23:01:13 +00001319static void assert_plane(struct drm_i915_private *dev_priv,
1320 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001323 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324
Ville Syrjälä649636e2015-09-22 19:50:01 +03001325 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001326 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001327 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001328 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001329 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330}
1331
Chris Wilson931872f2012-01-16 23:01:13 +00001332#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1333#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1334
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1336 enum pipe pipe)
1337{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001338 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001339 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340
Ville Syrjälä653e1022013-06-04 13:49:05 +03001341 /* Primary planes are fixed to pipes on gen4+ */
1342 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001345 "plane %c assertion failure, should be disabled but not\n",
1346 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001347 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001348 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001349
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001351 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001352 u32 val = I915_READ(DSPCNTR(i));
1353 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 }
1359}
1360
Jesse Barnes19332d72013-03-28 09:55:38 -07001361static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001364 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001366
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001367 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001368 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1372 sprite, pipe_name(pipe));
1373 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001374 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001375 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001378 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001379 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001380 }
1381 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001382 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001383 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001384 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 plane_name(pipe), pipe_name(pipe));
1386 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001387 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1390 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001391 }
1392}
1393
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001394static void assert_vblank_disabled(struct drm_crtc *crtc)
1395{
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001397 drm_crtc_vblank_put(crtc);
1398}
1399
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001400void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001402{
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 u32 val;
1404 bool enabled;
1405
Ville Syrjälä649636e2015-09-22 19:50:01 +03001406 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1410 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411}
1412
Keith Packard4e634382011-08-06 10:39:45 -07001413static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001415{
1416 if ((val & DP_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001420 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001421 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1422 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001424 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1425 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001426 } else {
1427 if ((val & DP_PIPE_MASK) != (pipe << 30))
1428 return false;
1429 }
1430 return true;
1431}
1432
Keith Packard1519b992011-08-06 10:35:34 -07001433static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe, u32 val)
1435{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001436 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001437 return false;
1438
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001439 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001442 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001443 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1444 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001445 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001446 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001447 return false;
1448 }
1449 return true;
1450}
1451
1452static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, u32 val)
1454{
1455 if ((val & LVDS_PORT_EN) == 0)
1456 return false;
1457
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001458 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001459 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1460 return false;
1461 } else {
1462 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1463 return false;
1464 }
1465 return true;
1466}
1467
1468static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 val)
1470{
1471 if ((val & ADPA_DAC_ENABLE) == 0)
1472 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001473 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001474 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1475 return false;
1476 } else {
1477 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1478 return false;
1479 }
1480 return true;
1481}
1482
Jesse Barnes291906f2011-02-02 12:28:03 -08001483static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001484 enum pipe pipe, i915_reg_t reg,
1485 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001486{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001487 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001488 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001489 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001490 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001492 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001493 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001494 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001495}
1496
1497static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001499{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001500 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001501 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001502 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001503 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001505 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001506 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001507 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001508}
1509
1510static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1511 enum pipe pipe)
1512{
Jesse Barnes291906f2011-02-02 12:28:03 -08001513 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001514
Keith Packardf0575e92011-07-25 22:12:43 -07001515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1517 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Ville Syrjälä649636e2015-09-22 19:50:01 +03001519 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001520 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001521 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001522 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001523
Ville Syrjälä649636e2015-09-22 19:50:01 +03001524 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001534static void _vlv_enable_pll(struct intel_crtc *crtc,
1535 const struct intel_crtc_state *pipe_config)
1536{
1537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1538 enum pipe pipe = crtc->pipe;
1539
1540 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1541 POSTING_READ(DPLL(pipe));
1542 udelay(150);
1543
1544 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1545 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001551 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001552 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001554 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001555
Daniel Vetter87442f72013-06-06 00:52:17 +02001556 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001557 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001558
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1560 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564}
1565
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001566
1567static void _chv_enable_pll(struct intel_crtc *crtc,
1568 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001571 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573 u32 tmp;
1574
Ville Syrjäläa5805162015-05-26 20:42:30 +03001575 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Enable back the 10bit clock to display controller */
1578 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1579 tmp |= DPIO_DCLKP_EN;
1580 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1581
Ville Syrjälä54433e92015-05-26 20:42:31 +03001582 mutex_unlock(&dev_priv->sb_lock);
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001590 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591
1592 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001593 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001594 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001595}
1596
1597static void chv_enable_pll(struct intel_crtc *crtc,
1598 const struct intel_crtc_state *pipe_config)
1599{
1600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1601 enum pipe pipe = crtc->pipe;
1602
1603 assert_pipe_disabled(dev_priv, pipe);
1604
1605 /* PLL is protected by panel, make sure we can write it */
1606 assert_panel_unlocked(dev_priv, pipe);
1607
1608 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1609 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001610
Ville Syrjäläc2317752016-03-15 16:39:56 +02001611 if (pipe != PIPE_A) {
1612 /*
1613 * WaPixelRepeatModeFixForC0:chv
1614 *
1615 * DPLLCMD is AWOL. Use chicken bits to propagate
1616 * the value from DPLLBMD to either pipe B or C.
1617 */
1618 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1619 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1620 I915_WRITE(CBR4_VLV, 0);
1621 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1622
1623 /*
1624 * DPLLB VGA mode also seems to cause problems.
1625 * We should always have it disabled.
1626 */
1627 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1628 } else {
1629 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1630 POSTING_READ(DPLL_MD(pipe));
1631 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632}
1633
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001634static int intel_num_dvo_pipes(struct drm_device *dev)
1635{
1636 struct intel_crtc *crtc;
1637 int count = 0;
1638
1639 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001640 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001641 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642
1643 return count;
1644}
1645
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001647{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 struct drm_device *dev = crtc->base.dev;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001650 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001651 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001654
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 if (IS_MOBILE(dev) && !IS_I830(dev))
1657 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001659 /* Enable DVO 2x clock on both PLLs if necessary */
1660 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1661 /*
1662 * It appears to be important that we don't enable this
1663 * for the current pipe before otherwise configuring the
1664 * PLL. No idea how this should be handled if multiple
1665 * DVO outputs are enabled simultaneosly.
1666 */
1667 dpll |= DPLL_DVO_2X_MODE;
1668 I915_WRITE(DPLL(!crtc->pipe),
1669 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1670 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001671
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001672 /*
1673 * Apparently we need to have VGA mode enabled prior to changing
1674 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1675 * dividers, even though the register value does change.
1676 */
1677 I915_WRITE(reg, 0);
1678
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001679 I915_WRITE(reg, dpll);
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 /* Wait for the clocks to stabilize. */
1682 POSTING_READ(reg);
1683 udelay(150);
1684
1685 if (INTEL_INFO(dev)->gen >= 4) {
1686 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001687 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 } else {
1689 /* The pixel multiplier can only be updated once the
1690 * DPLL is enabled and the clocks are stable.
1691 *
1692 * So write it again.
1693 */
1694 I915_WRITE(reg, dpll);
1695 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
1697 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699 POSTING_READ(reg);
1700 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
1707}
1708
1709/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001710 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe PLL to disable
1713 *
1714 * Disable the PLL for @pipe, making sure the pipe is off first.
1715 *
1716 * Note! This is for pre-ILK only.
1717 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001720 struct drm_device *dev = crtc->base.dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 enum pipe pipe = crtc->pipe;
1723
1724 /* Disable DVO 2x clock on both PLLs if necessary */
1725 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001726 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001727 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728 I915_WRITE(DPLL(PIPE_B),
1729 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1730 I915_WRITE(DPLL(PIPE_A),
1731 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1732 }
1733
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001734 /* Don't disable pipe or pipe PLLs if needed */
1735 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1736 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 return;
1738
1739 /* Make sure the pipe isn't still relying on us */
1740 assert_pipe_disabled(dev_priv, pipe);
1741
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001742 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001743 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001744}
1745
Jesse Barnesf6071162013-10-01 10:41:38 -07001746static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1747{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001748 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001749
1750 /* Make sure the pipe isn't still relying on us */
1751 assert_pipe_disabled(dev_priv, pipe);
1752
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001753 val = DPLL_INTEGRATED_REF_CLK_VLV |
1754 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1755 if (pipe != PIPE_A)
1756 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758 I915_WRITE(DPLL(pipe), val);
1759 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001760}
1761
1762static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1763{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001764 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001765 u32 val;
1766
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001767 /* Make sure the pipe isn't still relying on us */
1768 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001769
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001770 val = DPLL_SSC_REF_CLK_CHV |
1771 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001772 if (pipe != PIPE_A)
1773 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001774
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001775 I915_WRITE(DPLL(pipe), val);
1776 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001777
Ville Syrjäläa5805162015-05-26 20:42:30 +03001778 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779
1780 /* Disable 10bit clock to display controller */
1781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1782 val &= ~DPIO_DCLKP_EN;
1783 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1784
Ville Syrjäläa5805162015-05-26 20:42:30 +03001785 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001786}
1787
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001788void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001789 struct intel_digital_port *dport,
1790 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001791{
1792 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001795 switch (dport->port) {
1796 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001799 break;
1800 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001802 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001803 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001804 break;
1805 case PORT_D:
1806 port_mask = DPLL_PORTD_READY_MASK;
1807 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001808 break;
1809 default:
1810 BUG();
1811 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1814 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1815 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816}
1817
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001818static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001820{
Daniel Vetter23670b322012-11-01 09:15:30 +01001821 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001822 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001824 i915_reg_t reg;
1825 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001826
Jesse Barnes040484a2011-01-03 12:14:26 -08001827 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001828 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001829
1830 /* FDI must be feeding us bits for PCH ports */
1831 assert_fdi_tx_enabled(dev_priv, pipe);
1832 assert_fdi_rx_enabled(dev_priv, pipe);
1833
Daniel Vetter23670b322012-11-01 09:15:30 +01001834 if (HAS_PCH_CPT(dev)) {
1835 /* Workaround: Set the timing override bit before enabling the
1836 * pch transcoder. */
1837 reg = TRANS_CHICKEN2(pipe);
1838 val = I915_READ(reg);
1839 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1840 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001841 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001842
Daniel Vetterab9412b2013-05-03 11:49:46 +02001843 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001845 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001846
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001847 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001848 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001849 * Make the BPC in transcoder be consistent with
1850 * that in pipeconf reg. For HDMI we must use 8bpc
1851 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001852 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001853 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001854 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1855 val |= PIPECONF_8BPC;
1856 else
1857 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001859
1860 val &= ~TRANS_INTERLACE_MASK;
1861 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001862 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001863 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001864 val |= TRANS_LEGACY_INTERLACED_ILK;
1865 else
1866 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001867 else
1868 val |= TRANS_PROGRESSIVE;
1869
Jesse Barnes040484a2011-01-03 12:14:26 -08001870 I915_WRITE(reg, val | TRANS_ENABLE);
1871 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001872 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001873}
1874
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001876 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001877{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001880 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001881 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001882 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001884 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001885 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001887 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001888
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001889 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001892 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1893 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001894 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895 else
1896 val |= TRANS_PROGRESSIVE;
1897
Daniel Vetterab9412b2013-05-03 11:49:46 +02001898 I915_WRITE(LPT_TRANSCONF, val);
1899 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901}
1902
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001903static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1904 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001905{
Daniel Vetter23670b322012-11-01 09:15:30 +01001906 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001907 i915_reg_t reg;
1908 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI relies on the transcoder */
1911 assert_fdi_tx_disabled(dev_priv, pipe);
1912 assert_fdi_rx_disabled(dev_priv, pipe);
1913
Jesse Barnes291906f2011-02-02 12:28:03 -08001914 /* Ports must be off as well */
1915 assert_pch_ports_disabled(dev_priv, pipe);
1916
Daniel Vetterab9412b2013-05-03 11:49:46 +02001917 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 val = I915_READ(reg);
1919 val &= ~TRANS_ENABLE;
1920 I915_WRITE(reg, val);
1921 /* wait for PCH transcoder off, transcoder state */
1922 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001923 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001924
Ville Syrjäläc4656132015-10-29 21:25:56 +02001925 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001926 /* Workaround: Clear the timing override chicken bit again. */
1927 reg = TRANS_CHICKEN2(pipe);
1928 val = I915_READ(reg);
1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1930 I915_WRITE(reg, val);
1931 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001934static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001936 u32 val;
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001942 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001943 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001944
1945 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001946 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001948 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001949}
1950
1951/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001952 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001953 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001955 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001958static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001959{
Paulo Zanoni03722642014-01-17 13:51:09 -02001960 struct drm_device *dev = crtc->base.dev;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
1962 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001964 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001966 u32 val;
1967
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001968 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1969
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001970 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001971 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001972 assert_sprites_disabled(dev_priv, pipe);
1973
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001974 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001975 pch_transcoder = TRANSCODER_A;
1976 else
1977 pch_transcoder = pipe;
1978
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 /*
1980 * A pipe without a PLL won't actually be able to drive bits from
1981 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1982 * need the check.
1983 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001984 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001985 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001986 assert_dsi_pll_enabled(dev_priv);
1987 else
1988 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001990 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001992 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001993 assert_fdi_tx_pll_enabled(dev_priv,
1994 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001995 }
1996 /* FIXME: assert CPU port conditions for SNB+ */
1997 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001999 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002001 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002002 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2003 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002004 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002005 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002006
2007 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002008 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002009
2010 /*
2011 * Until the pipe starts DSL will read as 0, which would cause
2012 * an apparent vblank timestamp jump, which messes up also the
2013 * frame count when it's derived from the timestamps. So let's
2014 * wait for the pipe to start properly before we call
2015 * drm_crtc_vblank_on()
2016 */
2017 if (dev->max_vblank_count == 0 &&
2018 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2019 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020}
2021
2022/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002023 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002024 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002026 * Disable the pipe of @crtc, making sure that various hardware
2027 * specific requirements are met, if applicable, e.g. plane
2028 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 *
2030 * Will wait until the pipe has shut down before returning.
2031 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002036 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002037 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038 u32 val;
2039
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002040 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2041
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042 /*
2043 * Make sure planes won't keep trying to pump pixels to us,
2044 * or we might hang the display.
2045 */
2046 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002047 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002048 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002050 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002052 if ((val & PIPECONF_ENABLE) == 0)
2053 return;
2054
Ville Syrjälä67adc642014-08-15 01:21:57 +03002055 /*
2056 * Double wide has implications for planes
2057 * so best keep it disabled when not needed.
2058 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002059 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002060 val &= ~PIPECONF_DOUBLE_WIDE;
2061
2062 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002063 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2064 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002065 val &= ~PIPECONF_ENABLE;
2066
2067 I915_WRITE(reg, val);
2068 if ((val & PIPECONF_ENABLE) == 0)
2069 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070}
2071
Chris Wilson693db182013-03-05 14:52:39 +00002072static bool need_vtd_wa(struct drm_device *dev)
2073{
2074#ifdef CONFIG_INTEL_IOMMU
2075 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2076 return true;
2077#endif
2078 return false;
2079}
2080
Ville Syrjälä832be822016-01-12 21:08:33 +02002081static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2082{
2083 return IS_GEN2(dev_priv) ? 2048 : 4096;
2084}
2085
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002086static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2087 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002088{
2089 switch (fb_modifier) {
2090 case DRM_FORMAT_MOD_NONE:
2091 return cpp;
2092 case I915_FORMAT_MOD_X_TILED:
2093 if (IS_GEN2(dev_priv))
2094 return 128;
2095 else
2096 return 512;
2097 case I915_FORMAT_MOD_Y_TILED:
2098 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2099 return 128;
2100 else
2101 return 512;
2102 case I915_FORMAT_MOD_Yf_TILED:
2103 switch (cpp) {
2104 case 1:
2105 return 64;
2106 case 2:
2107 case 4:
2108 return 128;
2109 case 8:
2110 case 16:
2111 return 256;
2112 default:
2113 MISSING_CASE(cpp);
2114 return cpp;
2115 }
2116 break;
2117 default:
2118 MISSING_CASE(fb_modifier);
2119 return cpp;
2120 }
2121}
2122
Ville Syrjälä832be822016-01-12 21:08:33 +02002123unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2124 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002125{
Ville Syrjälä832be822016-01-12 21:08:33 +02002126 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2127 return 1;
2128 else
2129 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002130 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002131}
2132
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002133/* Return the tile dimensions in pixel units */
2134static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2135 unsigned int *tile_width,
2136 unsigned int *tile_height,
2137 uint64_t fb_modifier,
2138 unsigned int cpp)
2139{
2140 unsigned int tile_width_bytes =
2141 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2142
2143 *tile_width = tile_width_bytes / cpp;
2144 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2145}
2146
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002147unsigned int
2148intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002149 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002150{
Ville Syrjälä832be822016-01-12 21:08:33 +02002151 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2152 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2153
2154 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002155}
2156
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002157unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2158{
2159 unsigned int size = 0;
2160 int i;
2161
2162 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2163 size += rot_info->plane[i].width * rot_info->plane[i].height;
2164
2165 return size;
2166}
2167
Daniel Vetter75c82a52015-10-14 16:51:04 +02002168static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002169intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2170 const struct drm_framebuffer *fb,
2171 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002173 if (intel_rotation_90_or_270(rotation)) {
2174 *view = i915_ggtt_view_rotated;
2175 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2176 } else {
2177 *view = i915_ggtt_view_normal;
2178 }
2179}
2180
2181static void
2182intel_fill_fb_info(struct drm_i915_private *dev_priv,
2183 struct drm_framebuffer *fb)
2184{
2185 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002186 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002187
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002188 tile_size = intel_tile_size(dev_priv);
2189
2190 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002191 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2192 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002193
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002194 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2195 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002196
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002197 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002198 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002199 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2200 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002201
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002202 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002203 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2204 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002205 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002206}
2207
Ville Syrjälä603525d2016-01-12 21:08:37 +02002208static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002209{
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002212 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002213 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002214 return 128 * 1024;
2215 else if (INTEL_INFO(dev_priv)->gen >= 4)
2216 return 4 * 1024;
2217 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002218 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002219}
2220
Ville Syrjälä603525d2016-01-12 21:08:37 +02002221static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2222 uint64_t fb_modifier)
2223{
2224 switch (fb_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 return intel_linear_alignment(dev_priv);
2227 case I915_FORMAT_MOD_X_TILED:
2228 if (INTEL_INFO(dev_priv)->gen >= 9)
2229 return 256 * 1024;
2230 return 0;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 case I915_FORMAT_MOD_Yf_TILED:
2233 return 1 * 1024 * 1024;
2234 default:
2235 MISSING_CASE(fb_modifier);
2236 return 0;
2237 }
2238}
2239
Chris Wilson127bd2a2010-07-23 23:32:05 +01002240int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002241intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2242 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002244 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002245 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002247 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248 u32 alignment;
2249 int ret;
2250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
Ville Syrjälä603525d2016-01-12 21:08:37 +02002253 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
Ville Syrjälä3465c582016-02-15 22:54:43 +02002255 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002256
Chris Wilson693db182013-03-05 14:52:39 +00002257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002274 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2275 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002276 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002277 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002284 if (view.type == I915_GGTT_VIEW_NORMAL) {
2285 ret = i915_gem_object_get_fence(obj);
2286 if (ret == -EDEADLK) {
2287 /*
2288 * -EDEADLK means there are no free fences
2289 * no pending flips.
2290 *
2291 * This is propagated to atomic, but it uses
2292 * -EDEADLK to force a locking recovery, so
2293 * change the returned error to -EBUSY.
2294 */
2295 ret = -EBUSY;
2296 goto err_unpin;
2297 } else if (ret)
2298 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002299
Vivek Kasireddy98072162015-10-29 18:54:38 -07002300 i915_gem_object_pin_fence(obj);
2301 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002303 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002304 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002305
2306err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002307 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002308err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002309 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002310 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002311}
2312
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002313void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002314{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002315 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002316 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002317
Matt Roperebcdd392014-07-09 16:22:11 -07002318 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2319
Ville Syrjälä3465c582016-02-15 22:54:43 +02002320 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 if (view.type == I915_GGTT_VIEW_NORMAL)
2323 i915_gem_object_unpin_fence(obj);
2324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002326}
2327
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002328/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002329 * Adjust the tile offset by moving the difference into
2330 * the x/y offsets.
2331 *
2332 * Input tile dimensions and pitch must already be
2333 * rotated to match x and y, and in pixel units.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 unsigned int tile_width,
2337 unsigned int tile_height,
2338 unsigned int tile_size,
2339 unsigned int pitch_tiles,
2340 u32 old_offset,
2341 u32 new_offset)
2342{
2343 unsigned int tiles;
2344
2345 WARN_ON(old_offset & (tile_size - 1));
2346 WARN_ON(new_offset & (tile_size - 1));
2347 WARN_ON(new_offset > old_offset);
2348
2349 tiles = (old_offset - new_offset) / tile_size;
2350
2351 *y += tiles / pitch_tiles * tile_height;
2352 *x += tiles % pitch_tiles * tile_width;
2353
2354 return new_offset;
2355}
2356
2357/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002358 * Computes the linear offset to the base tile and adjusts
2359 * x, y. bytes per pixel is assumed to be a power-of-two.
2360 *
2361 * In the 90/270 rotated case, x and y are assumed
2362 * to be already rotated to match the rotated GTT view, and
2363 * pitch is the tile_height aligned framebuffer height.
2364 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002365u32 intel_compute_tile_offset(int *x, int *y,
2366 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002367 unsigned int pitch,
2368 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002369{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002370 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2371 uint64_t fb_modifier = fb->modifier[plane];
2372 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002373 u32 offset, offset_aligned, alignment;
2374
2375 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2376 if (alignment)
2377 alignment--;
2378
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002379 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 unsigned int tile_size, tile_width, tile_height;
2381 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002382
Ville Syrjäläd8433102016-01-12 21:08:35 +02002383 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2385 fb_modifier, cpp);
2386
2387 if (intel_rotation_90_or_270(rotation)) {
2388 pitch_tiles = pitch / tile_height;
2389 swap(tile_width, tile_height);
2390 } else {
2391 pitch_tiles = pitch / (tile_width * cpp);
2392 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393
Ville Syrjäläd8433102016-01-12 21:08:35 +02002394 tile_rows = *y / tile_height;
2395 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002396
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002397 tiles = *x / tile_width;
2398 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2401 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002402
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002403 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2404 tile_size, pitch_tiles,
2405 offset, offset_aligned);
2406 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002407 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 offset_aligned = offset & ~alignment;
2409
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002410 *y = (offset & alignment) / pitch;
2411 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002412 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002413
2414 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415}
2416
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002417static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002418{
2419 switch (format) {
2420 case DISPPLANE_8BPP:
2421 return DRM_FORMAT_C8;
2422 case DISPPLANE_BGRX555:
2423 return DRM_FORMAT_XRGB1555;
2424 case DISPPLANE_BGRX565:
2425 return DRM_FORMAT_RGB565;
2426 default:
2427 case DISPPLANE_BGRX888:
2428 return DRM_FORMAT_XRGB8888;
2429 case DISPPLANE_RGBX888:
2430 return DRM_FORMAT_XBGR8888;
2431 case DISPPLANE_BGRX101010:
2432 return DRM_FORMAT_XRGB2101010;
2433 case DISPPLANE_RGBX101010:
2434 return DRM_FORMAT_XBGR2101010;
2435 }
2436}
2437
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002438static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2439{
2440 switch (format) {
2441 case PLANE_CTL_FORMAT_RGB_565:
2442 return DRM_FORMAT_RGB565;
2443 default:
2444 case PLANE_CTL_FORMAT_XRGB_8888:
2445 if (rgb_order) {
2446 if (alpha)
2447 return DRM_FORMAT_ABGR8888;
2448 else
2449 return DRM_FORMAT_XBGR8888;
2450 } else {
2451 if (alpha)
2452 return DRM_FORMAT_ARGB8888;
2453 else
2454 return DRM_FORMAT_XRGB8888;
2455 }
2456 case PLANE_CTL_FORMAT_XRGB_2101010:
2457 if (rgb_order)
2458 return DRM_FORMAT_XBGR2101010;
2459 else
2460 return DRM_FORMAT_XRGB2101010;
2461 }
2462}
2463
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002464static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002465intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2466 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002469 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002470 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002471 struct drm_i915_gem_object *obj = NULL;
2472 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002473 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002474 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2475 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2476 PAGE_SIZE);
2477
2478 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002479
Chris Wilsonff2652e2014-03-10 08:07:02 +00002480 if (plane_config->size == 0)
2481 return false;
2482
Paulo Zanoni3badb492015-09-23 12:52:23 -03002483 /* If the FB is too big, just don't use it since fbdev is not very
2484 * important and we should probably use that space with FBC or other
2485 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002486 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002487 return false;
2488
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002489 mutex_lock(&dev->struct_mutex);
2490
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002491 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2492 base_aligned,
2493 base_aligned,
2494 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002495 if (!obj) {
2496 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002497 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002498 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Damien Lespiau49af4492015-01-20 12:51:44 +00002500 obj->tiling_mode = plane_config->tiling;
2501 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002502 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002503
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002504 mode_cmd.pixel_format = fb->pixel_format;
2505 mode_cmd.width = fb->width;
2506 mode_cmd.height = fb->height;
2507 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002508 mode_cmd.modifier[0] = fb->modifier[0];
2509 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002511 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002512 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 DRM_DEBUG_KMS("intel fb init failed\n");
2514 goto out_unref_obj;
2515 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002516
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002520 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
2522out_unref_obj:
2523 drm_gem_object_unreference(&obj->base);
2524 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002525 return false;
2526}
2527
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002528static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002529intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2530 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531{
2532 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 struct drm_crtc *c;
2535 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002536 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002537 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002538 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002539 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2540 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002541 struct intel_plane_state *intel_state =
2542 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002543 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544
Damien Lespiau2d140302015-02-05 17:22:18 +00002545 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 return;
2547
Daniel Vetterf6936e22015-03-26 12:17:05 +01002548 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002549 fb = &plane_config->fb->base;
2550 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002551 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002552
Damien Lespiau2d140302015-02-05 17:22:18 +00002553 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554
2555 /*
2556 * Failed to alloc the obj, check to see if we should share
2557 * an fb with another CRTC instead
2558 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002559 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 i = to_intel_crtc(c);
2561
2562 if (c == &intel_crtc->base)
2563 continue;
2564
Matt Roper2ff8fde2014-07-08 07:50:07 -07002565 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 continue;
2567
Daniel Vetter88595ac2015-03-26 12:42:24 +01002568 fb = c->primary->fb;
2569 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 continue;
2571
Daniel Vetter88595ac2015-03-26 12:42:24 +01002572 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002573 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002574 drm_framebuffer_reference(fb);
2575 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 }
2577 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002578
Matt Roper200757f2015-12-03 11:37:36 -08002579 /*
2580 * We've failed to reconstruct the BIOS FB. Current display state
2581 * indicates that the primary plane is visible, but has a NULL FB,
2582 * which will lead to problems later if we don't fix it up. The
2583 * simplest solution is to just disable the primary plane now and
2584 * pretend the BIOS never had it enabled.
2585 */
2586 to_intel_plane_state(plane_state)->visible = false;
2587 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002588 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002589 intel_plane->disable_plane(primary, &intel_crtc->base);
2590
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 return;
2592
2593valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002594 plane_state->src_x = 0;
2595 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002596 plane_state->src_w = fb->width << 16;
2597 plane_state->src_h = fb->height << 16;
2598
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002599 plane_state->crtc_x = 0;
2600 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 plane_state->crtc_w = fb->width;
2602 plane_state->crtc_h = fb->height;
2603
Matt Roper0a8d8a82015-12-03 11:37:38 -08002604 intel_state->src.x1 = plane_state->src_x;
2605 intel_state->src.y1 = plane_state->src_y;
2606 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2607 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2608 intel_state->dst.x1 = plane_state->crtc_x;
2609 intel_state->dst.y1 = plane_state->crtc_y;
2610 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2611 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2612
Daniel Vetter88595ac2015-03-26 12:42:24 +01002613 obj = intel_fb_obj(fb);
2614 if (obj->tiling_mode != I915_TILING_NONE)
2615 dev_priv->preserve_bios_swizzle = true;
2616
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002617 drm_framebuffer_reference(fb);
2618 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002619 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002620 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002621 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002622}
2623
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002624static void i9xx_update_primary_plane(struct drm_plane *primary,
2625 const struct intel_crtc_state *crtc_state,
2626 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002627{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002628 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002629 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2631 struct drm_framebuffer *fb = plane_state->base.fb;
2632 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002633 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002634 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002635 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002636 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002637 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002638 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002639 int x = plane_state->src.x1 >> 16;
2640 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002641
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002642 dspcntr = DISPPLANE_GAMMA_ENABLE;
2643
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002644 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002645
2646 if (INTEL_INFO(dev)->gen < 4) {
2647 if (intel_crtc->pipe == PIPE_B)
2648 dspcntr |= DISPPLANE_SEL_PIPE_B;
2649
2650 /* pipesrc and dspsize control the size that is scaled from,
2651 * which should always be the user's requested size.
2652 */
2653 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002654 ((crtc_state->pipe_src_h - 1) << 16) |
2655 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002657 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2658 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002659 ((crtc_state->pipe_src_h - 1) << 16) |
2660 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002661 I915_WRITE(PRIMPOS(plane), 0);
2662 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002663 }
2664
Ville Syrjälä57779d02012-10-31 17:50:14 +02002665 switch (fb->pixel_format) {
2666 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002667 dspcntr |= DISPPLANE_8BPP;
2668 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002669 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002670 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002672 case DRM_FORMAT_RGB565:
2673 dspcntr |= DISPPLANE_BGRX565;
2674 break;
2675 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002676 dspcntr |= DISPPLANE_BGRX888;
2677 break;
2678 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 dspcntr |= DISPPLANE_RGBX888;
2680 break;
2681 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 dspcntr |= DISPPLANE_BGRX101010;
2683 break;
2684 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002685 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002686 break;
2687 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002688 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002689 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691 if (INTEL_INFO(dev)->gen >= 4 &&
2692 obj->tiling_mode != I915_TILING_NONE)
2693 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002694
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002695 if (IS_G4X(dev))
2696 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2697
Ville Syrjäläac484962016-01-20 21:05:26 +02002698 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002699
Daniel Vetterc2c75132012-07-05 12:17:30 +02002700 if (INTEL_INFO(dev)->gen >= 4) {
2701 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002702 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002703 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002704 linear_offset -= intel_crtc->dspaddr_offset;
2705 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002706 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002707 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002708
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002709 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302710 dspcntr |= DISPPLANE_ROTATE_180;
2711
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002712 x += (crtc_state->pipe_src_w - 1);
2713 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302714
2715 /* Finding the last pixel of the last line of the display
2716 data and adding to linear_offset*/
2717 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002718 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002719 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302720 }
2721
Paulo Zanoni2db33662015-09-14 15:20:03 -03002722 intel_crtc->adjusted_x = x;
2723 intel_crtc->adjusted_y = y;
2724
Sonika Jindal48404c12014-08-22 14:06:04 +05302725 I915_WRITE(reg, dspcntr);
2726
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002727 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002728 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002729 I915_WRITE(DSPSURF(plane),
2730 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002732 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002733 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002734 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002736}
2737
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002738static void i9xx_disable_primary_plane(struct drm_plane *primary,
2739 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002740{
2741 struct drm_device *dev = crtc->dev;
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002744 int plane = intel_crtc->plane;
2745
2746 I915_WRITE(DSPCNTR(plane), 0);
2747 if (INTEL_INFO(dev_priv)->gen >= 4)
2748 I915_WRITE(DSPSURF(plane), 0);
2749 else
2750 I915_WRITE(DSPADDR(plane), 0);
2751 POSTING_READ(DSPCNTR(plane));
2752}
2753
2754static void ironlake_update_primary_plane(struct drm_plane *primary,
2755 const struct intel_crtc_state *crtc_state,
2756 const struct intel_plane_state *plane_state)
2757{
2758 struct drm_device *dev = primary->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2761 struct drm_framebuffer *fb = plane_state->base.fb;
2762 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002764 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002765 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002766 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002767 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002768 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002769 int x = plane_state->src.x1 >> 16;
2770 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002771
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002773 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002774
2775 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2776 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2777
Ville Syrjälä57779d02012-10-31 17:50:14 +02002778 switch (fb->pixel_format) {
2779 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780 dspcntr |= DISPPLANE_8BPP;
2781 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002782 case DRM_FORMAT_RGB565:
2783 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002784 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002785 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 dspcntr |= DISPPLANE_BGRX888;
2787 break;
2788 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 dspcntr |= DISPPLANE_RGBX888;
2790 break;
2791 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 dspcntr |= DISPPLANE_BGRX101010;
2793 break;
2794 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002795 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002796 break;
2797 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002798 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 }
2800
2801 if (obj->tiling_mode != I915_TILING_NONE)
2802 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002804 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002805 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806
Ville Syrjäläac484962016-01-20 21:05:26 +02002807 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002808 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002809 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002810 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002811 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002812 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302813 dspcntr |= DISPPLANE_ROTATE_180;
2814
2815 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002816 x += (crtc_state->pipe_src_w - 1);
2817 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302818
2819 /* Finding the last pixel of the last line of the display
2820 data and adding to linear_offset*/
2821 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002822 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002823 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302824 }
2825 }
2826
Paulo Zanoni2db33662015-09-14 15:20:03 -03002827 intel_crtc->adjusted_x = x;
2828 intel_crtc->adjusted_y = y;
2829
Sonika Jindal48404c12014-08-22 14:06:04 +05302830 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002831
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002832 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002833 I915_WRITE(DSPSURF(plane),
2834 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002835 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002836 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2837 } else {
2838 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2839 I915_WRITE(DSPLINOFF(plane), linear_offset);
2840 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842}
2843
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002844u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2845 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002846{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002847 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2848 return 64;
2849 } else {
2850 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002851
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002852 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002853 }
2854}
2855
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002856u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2857 struct drm_i915_gem_object *obj,
2858 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002859{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002860 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002861 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002862 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002863
Ville Syrjäläe7941292016-01-19 18:23:17 +02002864 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002865 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002866
Daniel Vetterce7f1722015-10-14 16:51:06 +02002867 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002868 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002869 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002870 return -1;
2871
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002872 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002873
2874 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002875 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002876 PAGE_SIZE;
2877 }
2878
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002879 WARN_ON(upper_32_bits(offset));
2880
2881 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002882}
2883
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002884static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888
2889 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2890 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2891 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002892}
2893
Chandra Kondurua1b22782015-04-07 15:28:45 -07002894/*
2895 * This function detaches (aka. unbinds) unused scalers in hardware
2896 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002897static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002898{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002899 struct intel_crtc_scaler_state *scaler_state;
2900 int i;
2901
Chandra Kondurua1b22782015-04-07 15:28:45 -07002902 scaler_state = &intel_crtc->config->scaler_state;
2903
2904 /* loop through and disable scalers that aren't in use */
2905 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002906 if (!scaler_state->scalers[i].in_use)
2907 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002908 }
2909}
2910
Chandra Konduru6156a452015-04-27 13:48:39 -07002911u32 skl_plane_ctl_format(uint32_t pixel_format)
2912{
Chandra Konduru6156a452015-04-27 13:48:39 -07002913 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002914 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002915 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002916 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002917 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002918 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002919 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002920 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002921 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002922 /*
2923 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2924 * to be already pre-multiplied. We need to add a knob (or a different
2925 * DRM_FORMAT) for user-space to configure that.
2926 */
2927 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002928 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002934 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002935 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002936 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002939 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002946 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002948
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950}
2951
2952u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2953{
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 switch (fb_modifier) {
2955 case DRM_FORMAT_MOD_NONE:
2956 break;
2957 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 default:
2964 MISSING_CASE(fb_modifier);
2965 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002966
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968}
2969
2970u32 skl_plane_ctl_rotation(unsigned int rotation)
2971{
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 switch (rotation) {
2973 case BIT(DRM_ROTATE_0):
2974 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302975 /*
2976 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2977 * while i915 HW rotation is clockwise, thats why this swapping.
2978 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302980 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302984 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 default:
2986 MISSING_CASE(rotation);
2987 }
2988
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990}
2991
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002992static void skylake_update_primary_plane(struct drm_plane *plane,
2993 const struct intel_crtc_state *crtc_state,
2994 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01002995{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002996 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002997 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2999 struct drm_framebuffer *fb = plane_state->base.fb;
3000 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003001 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303002 u32 plane_ctl, stride_div, stride;
3003 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303005 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003006 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003007 int scaler_id = plane_state->scaler_id;
3008 int src_x = plane_state->src.x1 >> 16;
3009 int src_y = plane_state->src.y1 >> 16;
3010 int src_w = drm_rect_width(&plane_state->src) >> 16;
3011 int src_h = drm_rect_height(&plane_state->src) >> 16;
3012 int dst_x = plane_state->dst.x1;
3013 int dst_y = plane_state->dst.y1;
3014 int dst_w = drm_rect_width(&plane_state->dst);
3015 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003016
3017 plane_ctl = PLANE_CTL_ENABLE |
3018 PLANE_CTL_PIPE_GAMMA_ENABLE |
3019 PLANE_CTL_PIPE_CSC_ENABLE;
3020
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3022 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003023 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003026 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003027 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003028 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303029
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003030 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003031
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003033 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3034
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303035 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003036 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303037 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 x_offset = stride * tile_height - src_y - src_h;
3039 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 } else {
3042 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003043 x_offset = src_x;
3044 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046 }
3047 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003048
Paulo Zanoni2db33662015-09-14 15:20:03 -03003049 intel_crtc->adjusted_x = x_offset;
3050 intel_crtc->adjusted_y = y_offset;
3051
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303053 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3054 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3055 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003056
3057 if (scaler_id >= 0) {
3058 uint32_t ps_ctrl = 0;
3059
3060 WARN_ON(!dst_w || !dst_h);
3061 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3062 crtc_state->scaler_state.scalers[scaler_id].mode;
3063 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3064 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3065 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3066 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3067 I915_WRITE(PLANE_POS(pipe, 0), 0);
3068 } else {
3069 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3070 }
3071
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003072 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003073
3074 POSTING_READ(PLANE_SURF(pipe, 0));
3075}
3076
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077static void skylake_disable_primary_plane(struct drm_plane *primary,
3078 struct drm_crtc *crtc)
3079{
3080 struct drm_device *dev = crtc->dev;
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 int pipe = to_intel_crtc(crtc)->pipe;
3083
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003084 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3085 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3086 POSTING_READ(PLANE_SURF(pipe, 0));
3087}
3088
Jesse Barnes17638cd2011-06-24 12:19:23 -07003089/* Assume fb object is pinned & idle & fenced and just update base pointers */
3090static int
3091intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3092 int x, int y, enum mode_set_atomic state)
3093{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003094 /* Support for kgdboc is disabled, this needs a major rework. */
3095 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003096
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003097 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003098}
3099
Ville Syrjälä75147472014-11-24 18:28:11 +02003100static void intel_update_primary_planes(struct drm_device *dev)
3101{
Ville Syrjälä75147472014-11-24 18:28:11 +02003102 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003103
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003104 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003105 struct intel_plane *plane = to_intel_plane(crtc->primary);
3106 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003107
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003108 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003109 plane_state = to_intel_plane_state(plane->base.state);
3110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111 if (plane_state->visible)
3112 plane->update_plane(&plane->base,
3113 to_intel_crtc_state(crtc->state),
3114 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003115
3116 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003117 }
3118}
3119
Chris Wilsonc0336662016-05-06 15:40:21 +01003120void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003121{
3122 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003123 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003124 return;
3125
3126 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003127 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003128 return;
3129
Chris Wilsonc0336662016-05-06 15:40:21 +01003130 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003131 /*
3132 * Disabling the crtcs gracefully seems nicer. Also the
3133 * g33 docs say we should at least disable all the planes.
3134 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003135 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003136}
3137
Chris Wilsonc0336662016-05-06 15:40:21 +01003138void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003139{
Ville Syrjälä75147472014-11-24 18:28:11 +02003140 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003141 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003142 return;
3143
3144 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003145 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003146 /*
3147 * Flips in the rings have been nuked by the reset,
3148 * so update the base address of all primary
3149 * planes to the the last fb to make sure we're
3150 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003151 *
3152 * FIXME: Atomic will make this obsolete since we won't schedule
3153 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003154 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003155 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003156 return;
3157 }
3158
3159 /*
3160 * The display has been reset as well,
3161 * so need a full re-initialization.
3162 */
3163 intel_runtime_pm_disable_interrupts(dev_priv);
3164 intel_runtime_pm_enable_interrupts(dev_priv);
3165
Chris Wilsonc0336662016-05-06 15:40:21 +01003166 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003167
3168 spin_lock_irq(&dev_priv->irq_lock);
3169 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003170 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003171 spin_unlock_irq(&dev_priv->irq_lock);
3172
Chris Wilsonc0336662016-05-06 15:40:21 +01003173 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003174
3175 intel_hpd_init(dev_priv);
3176
Chris Wilsonc0336662016-05-06 15:40:21 +01003177 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003178}
3179
Chris Wilson7d5e3792014-03-04 13:15:08 +00003180static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3181{
Maarten Lankhorst68858432016-05-17 15:07:52 +02003182 return !list_empty_careful(&to_intel_crtc(crtc)->flip_work);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003183}
3184
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003185static void intel_update_pipe_config(struct intel_crtc *crtc,
3186 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003187{
3188 struct drm_device *dev = crtc->base.dev;
3189 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003190 struct intel_crtc_state *pipe_config =
3191 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003192
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003193 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3194 crtc->base.mode = crtc->base.state->mode;
3195
3196 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3197 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3198 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003199
3200 /*
3201 * Update pipe size and adjust fitter if needed: the reason for this is
3202 * that in compute_mode_changes we check the native mode (not the pfit
3203 * mode) to see if we can flip rather than do a full mode set. In the
3204 * fastboot case, we'll flip, but if we don't update the pipesrc and
3205 * pfit state, we'll end up with a big fb scanned out into the wrong
3206 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003207 */
3208
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003209 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003210 ((pipe_config->pipe_src_w - 1) << 16) |
3211 (pipe_config->pipe_src_h - 1));
3212
3213 /* on skylake this is done by detaching scalers */
3214 if (INTEL_INFO(dev)->gen >= 9) {
3215 skl_detach_scalers(crtc);
3216
3217 if (pipe_config->pch_pfit.enabled)
3218 skylake_pfit_enable(crtc);
3219 } else if (HAS_PCH_SPLIT(dev)) {
3220 if (pipe_config->pch_pfit.enabled)
3221 ironlake_pfit_enable(crtc);
3222 else if (old_crtc_state->pch_pfit.enabled)
3223 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003224 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003225}
3226
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003227static void intel_fdi_normal_train(struct drm_crtc *crtc)
3228{
3229 struct drm_device *dev = crtc->dev;
3230 struct drm_i915_private *dev_priv = dev->dev_private;
3231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3232 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003233 i915_reg_t reg;
3234 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003235
3236 /* enable normal train */
3237 reg = FDI_TX_CTL(pipe);
3238 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003239 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003240 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3241 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003242 } else {
3243 temp &= ~FDI_LINK_TRAIN_NONE;
3244 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003245 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003246 I915_WRITE(reg, temp);
3247
3248 reg = FDI_RX_CTL(pipe);
3249 temp = I915_READ(reg);
3250 if (HAS_PCH_CPT(dev)) {
3251 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3252 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3253 } else {
3254 temp &= ~FDI_LINK_TRAIN_NONE;
3255 temp |= FDI_LINK_TRAIN_NONE;
3256 }
3257 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3258
3259 /* wait one idle pattern time */
3260 POSTING_READ(reg);
3261 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003262
3263 /* IVB wants error correction enabled */
3264 if (IS_IVYBRIDGE(dev))
3265 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3266 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003267}
3268
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003269/* The FDI link training functions for ILK/Ibexpeak. */
3270static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3271{
3272 struct drm_device *dev = crtc->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276 i915_reg_t reg;
3277 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003278
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003279 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003280 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003281
Adam Jacksone1a44742010-06-25 15:32:14 -04003282 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3283 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 reg = FDI_RX_IMR(pipe);
3285 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003286 temp &= ~FDI_RX_SYMBOL_LOCK;
3287 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003288 I915_WRITE(reg, temp);
3289 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003290 udelay(150);
3291
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003292 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003293 reg = FDI_TX_CTL(pipe);
3294 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003295 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003296 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003297 temp &= ~FDI_LINK_TRAIN_NONE;
3298 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300
Chris Wilson5eddb702010-09-11 13:48:45 +01003301 reg = FDI_RX_CTL(pipe);
3302 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 temp &= ~FDI_LINK_TRAIN_NONE;
3304 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003305 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3306
3307 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308 udelay(150);
3309
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003310 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003311 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3312 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3313 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003314
Chris Wilson5eddb702010-09-11 13:48:45 +01003315 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003316 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3319
3320 if ((temp & FDI_RX_BIT_LOCK)) {
3321 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323 break;
3324 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003325 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003326 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003328
3329 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003330 reg = FDI_TX_CTL(pipe);
3331 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003332 temp &= ~FDI_LINK_TRAIN_NONE;
3333 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003334 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 reg = FDI_RX_CTL(pipe);
3337 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003338 temp &= ~FDI_LINK_TRAIN_NONE;
3339 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003340 I915_WRITE(reg, temp);
3341
3342 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003343 udelay(150);
3344
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003346 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003347 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003348 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3349
3350 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003351 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003352 DRM_DEBUG_KMS("FDI train 2 done.\n");
3353 break;
3354 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003356 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003358
3359 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003360
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361}
3362
Akshay Joshi0206e352011-08-16 15:34:10 -04003363static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3365 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3366 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3367 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3368};
3369
3370/* The FDI link training functions for SNB/Cougarpoint. */
3371static void gen6_fdi_link_train(struct drm_crtc *crtc)
3372{
3373 struct drm_device *dev = crtc->dev;
3374 struct drm_i915_private *dev_priv = dev->dev_private;
3375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3376 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003377 i915_reg_t reg;
3378 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3381 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003382 reg = FDI_RX_IMR(pipe);
3383 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003384 temp &= ~FDI_RX_SYMBOL_LOCK;
3385 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp);
3387
3388 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 udelay(150);
3390
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_TX_CTL(pipe);
3393 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003394 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_1;
3398 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3399 /* SNB-B */
3400 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402
Daniel Vetterd74cf322012-10-26 10:58:13 +02003403 I915_WRITE(FDI_RX_MISC(pipe),
3404 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3405
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 reg = FDI_RX_CTL(pipe);
3407 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 if (HAS_PCH_CPT(dev)) {
3409 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3410 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3411 } else {
3412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
3414 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3416
3417 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 udelay(150);
3419
Akshay Joshi0206e352011-08-16 15:34:10 -04003420 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_TX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3424 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(500);
3429
Sean Paulfa37d392012-03-02 12:53:39 -05003430 for (retry = 0; retry < 5; retry++) {
3431 reg = FDI_RX_IIR(pipe);
3432 temp = I915_READ(reg);
3433 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3434 if (temp & FDI_RX_BIT_LOCK) {
3435 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3436 DRM_DEBUG_KMS("FDI train 1 done.\n");
3437 break;
3438 }
3439 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 }
Sean Paulfa37d392012-03-02 12:53:39 -05003441 if (retry < 5)
3442 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 }
3444 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446
3447 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_TX_CTL(pipe);
3449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 temp &= ~FDI_LINK_TRAIN_NONE;
3451 temp |= FDI_LINK_TRAIN_PATTERN_2;
3452 if (IS_GEN6(dev)) {
3453 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3454 /* SNB-B */
3455 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3456 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 if (HAS_PCH_CPT(dev)) {
3462 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3463 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3464 } else {
3465 temp &= ~FDI_LINK_TRAIN_NONE;
3466 temp |= FDI_LINK_TRAIN_PATTERN_2;
3467 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 I915_WRITE(reg, temp);
3469
3470 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 udelay(150);
3472
Akshay Joshi0206e352011-08-16 15:34:10 -04003473 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 reg = FDI_TX_CTL(pipe);
3475 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3477 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 I915_WRITE(reg, temp);
3479
3480 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 udelay(500);
3482
Sean Paulfa37d392012-03-02 12:53:39 -05003483 for (retry = 0; retry < 5; retry++) {
3484 reg = FDI_RX_IIR(pipe);
3485 temp = I915_READ(reg);
3486 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3487 if (temp & FDI_RX_SYMBOL_LOCK) {
3488 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3489 DRM_DEBUG_KMS("FDI train 2 done.\n");
3490 break;
3491 }
3492 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 }
Sean Paulfa37d392012-03-02 12:53:39 -05003494 if (retry < 5)
3495 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496 }
3497 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
3500 DRM_DEBUG_KMS("FDI train done.\n");
3501}
3502
Jesse Barnes357555c2011-04-28 15:09:55 -07003503/* Manual link training for Ivy Bridge A0 parts */
3504static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 struct drm_i915_private *dev_priv = dev->dev_private;
3508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3509 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003510 i915_reg_t reg;
3511 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003512
3513 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3514 for train result */
3515 reg = FDI_RX_IMR(pipe);
3516 temp = I915_READ(reg);
3517 temp &= ~FDI_RX_SYMBOL_LOCK;
3518 temp &= ~FDI_RX_BIT_LOCK;
3519 I915_WRITE(reg, temp);
3520
3521 POSTING_READ(reg);
3522 udelay(150);
3523
Daniel Vetter01a415f2012-10-27 15:58:40 +02003524 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3525 I915_READ(FDI_RX_IIR(pipe)));
3526
Jesse Barnes139ccd32013-08-19 11:04:55 -07003527 /* Try each vswing and preemphasis setting twice before moving on */
3528 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3529 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003530 reg = FDI_TX_CTL(pipe);
3531 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003532 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3533 temp &= ~FDI_TX_ENABLE;
3534 I915_WRITE(reg, temp);
3535
3536 reg = FDI_RX_CTL(pipe);
3537 temp = I915_READ(reg);
3538 temp &= ~FDI_LINK_TRAIN_AUTO;
3539 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3540 temp &= ~FDI_RX_ENABLE;
3541 I915_WRITE(reg, temp);
3542
3543 /* enable CPU FDI TX and PCH FDI RX */
3544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
3546 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003547 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003548 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003550 temp |= snb_b_fdi_train_param[j/2];
3551 temp |= FDI_COMPOSITE_SYNC;
3552 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3553
3554 I915_WRITE(FDI_RX_MISC(pipe),
3555 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3556
3557 reg = FDI_RX_CTL(pipe);
3558 temp = I915_READ(reg);
3559 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3560 temp |= FDI_COMPOSITE_SYNC;
3561 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3562
3563 POSTING_READ(reg);
3564 udelay(1); /* should be 0.5us */
3565
3566 for (i = 0; i < 4; i++) {
3567 reg = FDI_RX_IIR(pipe);
3568 temp = I915_READ(reg);
3569 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3570
3571 if (temp & FDI_RX_BIT_LOCK ||
3572 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3573 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3574 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3575 i);
3576 break;
3577 }
3578 udelay(1); /* should be 0.5us */
3579 }
3580 if (i == 4) {
3581 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3582 continue;
3583 }
3584
3585 /* Train 2 */
3586 reg = FDI_TX_CTL(pipe);
3587 temp = I915_READ(reg);
3588 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3590 I915_WRITE(reg, temp);
3591
3592 reg = FDI_RX_CTL(pipe);
3593 temp = I915_READ(reg);
3594 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3595 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003596 I915_WRITE(reg, temp);
3597
3598 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003600
Jesse Barnes139ccd32013-08-19 11:04:55 -07003601 for (i = 0; i < 4; i++) {
3602 reg = FDI_RX_IIR(pipe);
3603 temp = I915_READ(reg);
3604 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003605
Jesse Barnes139ccd32013-08-19 11:04:55 -07003606 if (temp & FDI_RX_SYMBOL_LOCK ||
3607 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3610 i);
3611 goto train_done;
3612 }
3613 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003614 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003615 if (i == 4)
3616 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003617 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003618
Jesse Barnes139ccd32013-08-19 11:04:55 -07003619train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Daniel Vetter88cefb62012-08-12 19:27:14 +02003623static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003624{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003625 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003627 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003628 i915_reg_t reg;
3629 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003630
Jesse Barnes0e23b992010-09-10 11:10:00 -07003631 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 reg = FDI_RX_CTL(pipe);
3633 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003634 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003635 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003636 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003637 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3638
3639 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003640 udelay(200);
3641
3642 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003643 temp = I915_READ(reg);
3644 I915_WRITE(reg, temp | FDI_PCDCLK);
3645
3646 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003647 udelay(200);
3648
Paulo Zanoni20749732012-11-23 15:30:38 -02003649 /* Enable CPU FDI TX PLL, always on for Ironlake */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3653 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003654
Paulo Zanoni20749732012-11-23 15:30:38 -02003655 POSTING_READ(reg);
3656 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003657 }
3658}
3659
Daniel Vetter88cefb62012-08-12 19:27:14 +02003660static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3661{
3662 struct drm_device *dev = intel_crtc->base.dev;
3663 struct drm_i915_private *dev_priv = dev->dev_private;
3664 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003665 i915_reg_t reg;
3666 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003667
3668 /* Switch from PCDclk to Rawclk */
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3672
3673 /* Disable CPU FDI TX PLL */
3674 reg = FDI_TX_CTL(pipe);
3675 temp = I915_READ(reg);
3676 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3677
3678 POSTING_READ(reg);
3679 udelay(100);
3680
3681 reg = FDI_RX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3684
3685 /* Wait for the clocks to turn off. */
3686 POSTING_READ(reg);
3687 udelay(100);
3688}
3689
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003690static void ironlake_fdi_disable(struct drm_crtc *crtc)
3691{
3692 struct drm_device *dev = crtc->dev;
3693 struct drm_i915_private *dev_priv = dev->dev_private;
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3695 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003696 i915_reg_t reg;
3697 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003698
3699 /* disable CPU FDI tx and PCH FDI rx */
3700 reg = FDI_TX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3703 POSTING_READ(reg);
3704
3705 reg = FDI_RX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003708 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003709 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3710
3711 POSTING_READ(reg);
3712 udelay(100);
3713
3714 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003715 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003716 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003717
3718 /* still set train pattern 1 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE;
3722 temp |= FDI_LINK_TRAIN_PATTERN_1;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 if (HAS_PCH_CPT(dev)) {
3728 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3729 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3730 } else {
3731 temp &= ~FDI_LINK_TRAIN_NONE;
3732 temp |= FDI_LINK_TRAIN_PATTERN_1;
3733 }
3734 /* BPC in FDI rx is consistent with that in PIPECONF */
3735 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003736 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003737 I915_WRITE(reg, temp);
3738
3739 POSTING_READ(reg);
3740 udelay(100);
3741}
3742
Chris Wilson5dce5b932014-01-20 10:17:36 +00003743bool intel_has_pending_fb_unpin(struct drm_device *dev)
3744{
3745 struct intel_crtc *crtc;
3746
3747 /* Note that we don't need to be called with mode_config.lock here
3748 * as our list of CRTC objects is static for the lifetime of the
3749 * device and so cannot disappear as we iterate. Similarly, we can
3750 * happily treat the predicates as racy, atomic checks as userspace
3751 * cannot claim and pin a new fb without at least acquring the
3752 * struct_mutex and so serialising with us.
3753 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003754 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003755 if (atomic_read(&crtc->unpin_work_count) == 0)
3756 continue;
3757
Maarten Lankhorst68858432016-05-17 15:07:52 +02003758 if (!list_empty_careful(&crtc->flip_work))
Chris Wilson5dce5b932014-01-20 10:17:36 +00003759 intel_wait_for_vblank(dev, crtc->pipe);
3760
3761 return true;
3762 }
3763
3764 return false;
3765}
3766
Maarten Lankhorst68858432016-05-17 15:07:52 +02003767static void page_flip_completed(struct intel_crtc *intel_crtc, struct intel_flip_work *work)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003768{
3769 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02003770 struct drm_plane_state *new_plane_state;
3771 struct drm_plane *primary = intel_crtc->base.primary;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003772
3773 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003774 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003775
3776 drm_crtc_vblank_put(&intel_crtc->base);
3777
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02003778 new_plane_state = &work->old_plane_state[0]->base;
3779 if (work->num_planes >= 1 &&
3780 new_plane_state->plane == primary &&
3781 new_plane_state->fb)
3782 trace_i915_flip_complete(intel_crtc->plane,
3783 intel_fb_obj(new_plane_state->fb));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003784
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02003785 if (work->can_async_unpin) {
3786 list_del_init(&work->head);
3787 wake_up_all(&dev_priv->pending_flip_queue);
3788 }
3789
3790 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003791}
3792
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003793static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003794{
Chris Wilson0f911282012-04-17 10:05:38 +01003795 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003796 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003797 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003798
Daniel Vetter2c10d572012-12-20 21:24:07 +01003799 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003800
3801 ret = wait_event_interruptible_timeout(
3802 dev_priv->pending_flip_queue,
3803 !intel_crtc_has_pending_flip(crtc),
3804 60*HZ);
3805
3806 if (ret < 0)
3807 return ret;
3808
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +02003809 WARN(ret == 0, "Stuck page flip\n");
Chris Wilson5bb61642012-09-27 21:25:58 +01003810
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003811 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003812}
3813
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003814static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3815{
3816 u32 temp;
3817
3818 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3819
3820 mutex_lock(&dev_priv->sb_lock);
3821
3822 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3823 temp |= SBI_SSCCTL_DISABLE;
3824 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3825
3826 mutex_unlock(&dev_priv->sb_lock);
3827}
3828
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003829/* Program iCLKIP clock to the desired frequency */
3830static void lpt_program_iclkip(struct drm_crtc *crtc)
3831{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003832 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003833 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003834 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3835 u32 temp;
3836
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003837 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003838
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003839 /* The iCLK virtual clock root frequency is in MHz,
3840 * but the adjusted_mode->crtc_clock in in KHz. To get the
3841 * divisors, it is necessary to divide one by another, so we
3842 * convert the virtual clock precision to KHz here for higher
3843 * precision.
3844 */
3845 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003846 u32 iclk_virtual_root_freq = 172800 * 1000;
3847 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003848 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003849
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003850 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3851 clock << auxdiv);
3852 divsel = (desired_divisor / iclk_pi_range) - 2;
3853 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003854
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003855 /*
3856 * Near 20MHz is a corner case which is
3857 * out of range for the 7-bit divisor
3858 */
3859 if (divsel <= 0x7f)
3860 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003861 }
3862
3863 /* This should not happen with any sane values */
3864 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3865 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3866 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3867 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3868
3869 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003870 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003871 auxdiv,
3872 divsel,
3873 phasedir,
3874 phaseinc);
3875
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003876 mutex_lock(&dev_priv->sb_lock);
3877
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003878 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003879 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003880 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3881 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3882 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3883 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3884 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3885 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003886 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887
3888 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003889 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003890 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3891 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003892 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003893
3894 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003895 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003896 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003897 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003898
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003899 mutex_unlock(&dev_priv->sb_lock);
3900
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003901 /* Wait for initialization time */
3902 udelay(24);
3903
3904 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3905}
3906
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003907int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3908{
3909 u32 divsel, phaseinc, auxdiv;
3910 u32 iclk_virtual_root_freq = 172800 * 1000;
3911 u32 iclk_pi_range = 64;
3912 u32 desired_divisor;
3913 u32 temp;
3914
3915 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3916 return 0;
3917
3918 mutex_lock(&dev_priv->sb_lock);
3919
3920 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3921 if (temp & SBI_SSCCTL_DISABLE) {
3922 mutex_unlock(&dev_priv->sb_lock);
3923 return 0;
3924 }
3925
3926 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3927 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3928 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3929 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3930 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3931
3932 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3933 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3934 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3935
3936 mutex_unlock(&dev_priv->sb_lock);
3937
3938 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3939
3940 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3941 desired_divisor << auxdiv);
3942}
3943
Daniel Vetter275f01b22013-05-03 11:49:47 +02003944static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3945 enum pipe pch_transcoder)
3946{
3947 struct drm_device *dev = crtc->base.dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003949 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003950
3951 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3952 I915_READ(HTOTAL(cpu_transcoder)));
3953 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3954 I915_READ(HBLANK(cpu_transcoder)));
3955 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3956 I915_READ(HSYNC(cpu_transcoder)));
3957
3958 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3959 I915_READ(VTOTAL(cpu_transcoder)));
3960 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3961 I915_READ(VBLANK(cpu_transcoder)));
3962 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3963 I915_READ(VSYNC(cpu_transcoder)));
3964 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3965 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3966}
3967
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003968static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003969{
3970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 uint32_t temp;
3972
3973 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003974 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003975 return;
3976
3977 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3978 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3979
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003980 temp &= ~FDI_BC_BIFURCATION_SELECT;
3981 if (enable)
3982 temp |= FDI_BC_BIFURCATION_SELECT;
3983
3984 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003985 I915_WRITE(SOUTH_CHICKEN1, temp);
3986 POSTING_READ(SOUTH_CHICKEN1);
3987}
3988
3989static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3990{
3991 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003992
3993 switch (intel_crtc->pipe) {
3994 case PIPE_A:
3995 break;
3996 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003997 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003998 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003999 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004000 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004001
4002 break;
4003 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004004 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004005
4006 break;
4007 default:
4008 BUG();
4009 }
4010}
4011
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004012/* Return which DP Port should be selected for Transcoder DP control */
4013static enum port
4014intel_trans_dp_port_sel(struct drm_crtc *crtc)
4015{
4016 struct drm_device *dev = crtc->dev;
4017 struct intel_encoder *encoder;
4018
4019 for_each_encoder_on_crtc(dev, crtc, encoder) {
4020 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4021 encoder->type == INTEL_OUTPUT_EDP)
4022 return enc_to_dig_port(&encoder->base)->port;
4023 }
4024
4025 return -1;
4026}
4027
Jesse Barnesf67a5592011-01-05 10:31:48 -08004028/*
4029 * Enable PCH resources required for PCH ports:
4030 * - PCH PLLs
4031 * - FDI training & RX/TX
4032 * - update transcoder timings
4033 * - DP transcoding bits
4034 * - transcoder
4035 */
4036static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004037{
4038 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4041 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004042 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004043
Daniel Vetterab9412b2013-05-03 11:49:46 +02004044 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004045
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004046 if (IS_IVYBRIDGE(dev))
4047 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4048
Daniel Vettercd986ab2012-10-26 10:58:12 +02004049 /* Write the TU size bits before fdi link training, so that error
4050 * detection works. */
4051 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4052 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4053
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004054 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004055 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004056
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004057 /* We need to program the right clock selection before writing the pixel
4058 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004059 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004060 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004061
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004062 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004063 temp |= TRANS_DPLL_ENABLE(pipe);
4064 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004065 if (intel_crtc->config->shared_dpll ==
4066 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004067 temp |= sel;
4068 else
4069 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004070 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004071 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004072
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004073 /* XXX: pch pll's can be enabled any time before we enable the PCH
4074 * transcoder, and we actually should do this to not upset any PCH
4075 * transcoder that already use the clock when we share it.
4076 *
4077 * Note that enable_shared_dpll tries to do the right thing, but
4078 * get_shared_dpll unconditionally resets the pll - we need that to have
4079 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004080 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004081
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004082 /* set transcoder timing, panel must allow it */
4083 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004084 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004085
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004086 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004087
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004088 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004090 const struct drm_display_mode *adjusted_mode =
4091 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004092 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004093 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 temp = I915_READ(reg);
4095 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004096 TRANS_DP_SYNC_MASK |
4097 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004098 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004099 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004100
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004101 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004102 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004103 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004104 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004105
4106 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004107 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004109 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004110 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004111 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004113 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 break;
4116 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004117 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 }
4119
Chris Wilson5eddb702010-09-11 13:48:45 +01004120 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121 }
4122
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004123 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004124}
4125
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004126static void lpt_pch_enable(struct drm_crtc *crtc)
4127{
4128 struct drm_device *dev = crtc->dev;
4129 struct drm_i915_private *dev_priv = dev->dev_private;
4130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004131 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004132
Daniel Vetterab9412b2013-05-03 11:49:46 +02004133 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004134
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004135 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004136
Paulo Zanoni0540e482012-10-31 18:12:40 -02004137 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004138 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004139
Paulo Zanoni937bb612012-10-31 18:12:47 -02004140 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004141}
4142
Daniel Vettera1520312013-05-03 11:49:50 +02004143static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004144{
4145 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004146 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004147 u32 temp;
4148
4149 temp = I915_READ(dslreg);
4150 udelay(500);
4151 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004152 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004153 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004154 }
4155}
4156
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004157static int
4158skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4159 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4160 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004161{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004162 struct intel_crtc_scaler_state *scaler_state =
4163 &crtc_state->scaler_state;
4164 struct intel_crtc *intel_crtc =
4165 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004166 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004167
4168 need_scaling = intel_rotation_90_or_270(rotation) ?
4169 (src_h != dst_w || src_w != dst_h):
4170 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004171
4172 /*
4173 * if plane is being disabled or scaler is no more required or force detach
4174 * - free scaler binded to this plane/crtc
4175 * - in order to do this, update crtc->scaler_usage
4176 *
4177 * Here scaler state in crtc_state is set free so that
4178 * scaler can be assigned to other user. Actual register
4179 * update to free the scaler is done in plane/panel-fit programming.
4180 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4181 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004182 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004183 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004184 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004185 scaler_state->scalers[*scaler_id].in_use = 0;
4186
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004187 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4188 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4189 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004190 scaler_state->scaler_users);
4191 *scaler_id = -1;
4192 }
4193 return 0;
4194 }
4195
4196 /* range checks */
4197 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4198 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4199
4200 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4201 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004202 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004203 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004204 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004205 return -EINVAL;
4206 }
4207
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004208 /* mark this plane as a scaler user in crtc_state */
4209 scaler_state->scaler_users |= (1 << scaler_user);
4210 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4211 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4212 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4213 scaler_state->scaler_users);
4214
4215 return 0;
4216}
4217
4218/**
4219 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4220 *
4221 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004222 *
4223 * Return
4224 * 0 - scaler_usage updated successfully
4225 * error - requested scaling cannot be supported or other error condition
4226 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004227int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004228{
4229 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004230 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004231
4232 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4233 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4234
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004235 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004236 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004237 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004238 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004239}
4240
4241/**
4242 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4243 *
4244 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004245 * @plane_state: atomic plane state to update
4246 *
4247 * Return
4248 * 0 - scaler_usage updated successfully
4249 * error - requested scaling cannot be supported or other error condition
4250 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004251static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4252 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004253{
4254
4255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004256 struct intel_plane *intel_plane =
4257 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004258 struct drm_framebuffer *fb = plane_state->base.fb;
4259 int ret;
4260
4261 bool force_detach = !fb || !plane_state->visible;
4262
4263 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4264 intel_plane->base.base.id, intel_crtc->pipe,
4265 drm_plane_index(&intel_plane->base));
4266
4267 ret = skl_update_scaler(crtc_state, force_detach,
4268 drm_plane_index(&intel_plane->base),
4269 &plane_state->scaler_id,
4270 plane_state->base.rotation,
4271 drm_rect_width(&plane_state->src) >> 16,
4272 drm_rect_height(&plane_state->src) >> 16,
4273 drm_rect_width(&plane_state->dst),
4274 drm_rect_height(&plane_state->dst));
4275
4276 if (ret || plane_state->scaler_id < 0)
4277 return ret;
4278
Chandra Kondurua1b22782015-04-07 15:28:45 -07004279 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004280 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004281 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004282 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004283 return -EINVAL;
4284 }
4285
4286 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004287 switch (fb->pixel_format) {
4288 case DRM_FORMAT_RGB565:
4289 case DRM_FORMAT_XBGR8888:
4290 case DRM_FORMAT_XRGB8888:
4291 case DRM_FORMAT_ABGR8888:
4292 case DRM_FORMAT_ARGB8888:
4293 case DRM_FORMAT_XRGB2101010:
4294 case DRM_FORMAT_XBGR2101010:
4295 case DRM_FORMAT_YUYV:
4296 case DRM_FORMAT_YVYU:
4297 case DRM_FORMAT_UYVY:
4298 case DRM_FORMAT_VYUY:
4299 break;
4300 default:
4301 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4302 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4303 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304 }
4305
Chandra Kondurua1b22782015-04-07 15:28:45 -07004306 return 0;
4307}
4308
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004309static void skylake_scaler_disable(struct intel_crtc *crtc)
4310{
4311 int i;
4312
4313 for (i = 0; i < crtc->num_scalers; i++)
4314 skl_detach_scaler(crtc, i);
4315}
4316
4317static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004318{
4319 struct drm_device *dev = crtc->base.dev;
4320 struct drm_i915_private *dev_priv = dev->dev_private;
4321 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322 struct intel_crtc_scaler_state *scaler_state =
4323 &crtc->config->scaler_state;
4324
4325 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4326
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004327 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 int id;
4329
4330 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4331 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4332 return;
4333 }
4334
4335 id = scaler_state->scaler_id;
4336 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4337 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4338 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4339 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4340
4341 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004342 }
4343}
4344
Jesse Barnesb074cec2013-04-25 12:55:02 -07004345static void ironlake_pfit_enable(struct intel_crtc *crtc)
4346{
4347 struct drm_device *dev = crtc->base.dev;
4348 struct drm_i915_private *dev_priv = dev->dev_private;
4349 int pipe = crtc->pipe;
4350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004351 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004352 /* Force use of hard-coded filter coefficients
4353 * as some pre-programmed values are broken,
4354 * e.g. x201.
4355 */
4356 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4357 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4358 PF_PIPE_SEL_IVB(pipe));
4359 else
4360 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004361 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4362 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004363 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004364}
4365
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004366void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004367{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004368 struct drm_device *dev = crtc->base.dev;
4369 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004371 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004372 return;
4373
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004374 /*
4375 * We can only enable IPS after we enable a plane and wait for a vblank
4376 * This function is called from post_plane_update, which is run after
4377 * a vblank wait.
4378 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004379
Paulo Zanonid77e4532013-09-24 13:52:55 -03004380 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004381 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004382 mutex_lock(&dev_priv->rps.hw_lock);
4383 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4384 mutex_unlock(&dev_priv->rps.hw_lock);
4385 /* Quoting Art Runyan: "its not safe to expect any particular
4386 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004387 * mailbox." Moreover, the mailbox may return a bogus state,
4388 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004389 */
4390 } else {
4391 I915_WRITE(IPS_CTL, IPS_ENABLE);
4392 /* The bit only becomes 1 in the next vblank, so this wait here
4393 * is essentially intel_wait_for_vblank. If we don't have this
4394 * and don't wait for vblanks until the end of crtc_enable, then
4395 * the HW state readout code will complain that the expected
4396 * IPS_CTL value is not the one we read. */
4397 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4398 DRM_ERROR("Timed out waiting for IPS enable\n");
4399 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004400}
4401
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004402void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004403{
4404 struct drm_device *dev = crtc->base.dev;
4405 struct drm_i915_private *dev_priv = dev->dev_private;
4406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004407 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004408 return;
4409
4410 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004411 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004412 mutex_lock(&dev_priv->rps.hw_lock);
4413 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4414 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004415 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4416 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4417 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004418 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004419 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004420 POSTING_READ(IPS_CTL);
4421 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004422
4423 /* We need to wait for a vblank before we can disable the plane. */
4424 intel_wait_for_vblank(dev, crtc->pipe);
4425}
4426
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004427static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004428{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004429 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004430 struct drm_device *dev = intel_crtc->base.dev;
4431 struct drm_i915_private *dev_priv = dev->dev_private;
4432
4433 mutex_lock(&dev->struct_mutex);
4434 dev_priv->mm.interruptible = false;
4435 (void) intel_overlay_switch_off(intel_crtc->overlay);
4436 dev_priv->mm.interruptible = true;
4437 mutex_unlock(&dev->struct_mutex);
4438 }
4439
4440 /* Let userspace switch the overlay on again. In most cases userspace
4441 * has to recompute where to put it anyway.
4442 */
4443}
4444
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004445/**
4446 * intel_post_enable_primary - Perform operations after enabling primary plane
4447 * @crtc: the CRTC whose primary plane was just enabled
4448 *
4449 * Performs potentially sleeping operations that must be done after the primary
4450 * plane is enabled, such as updating FBC and IPS. Note that this may be
4451 * called due to an explicit primary plane update, or due to an implicit
4452 * re-enable that is caused when a sprite plane is updated to no longer
4453 * completely hide the primary plane.
4454 */
4455static void
4456intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004457{
4458 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004459 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4461 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004462
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004463 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004464 * FIXME IPS should be fine as long as one plane is
4465 * enabled, but in practice it seems to have problems
4466 * when going from primary only to sprite only and vice
4467 * versa.
4468 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004469 hsw_enable_ips(intel_crtc);
4470
Daniel Vetterf99d7062014-06-19 16:01:59 +02004471 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004472 * Gen2 reports pipe underruns whenever all planes are disabled.
4473 * So don't enable underrun reporting before at least some planes
4474 * are enabled.
4475 * FIXME: Need to fix the logic to work when we turn off all planes
4476 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004477 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004478 if (IS_GEN2(dev))
4479 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4480
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004481 /* Underruns don't always raise interrupts, so check manually. */
4482 intel_check_cpu_fifo_underruns(dev_priv);
4483 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004484}
4485
Ville Syrjälä2622a082016-03-09 19:07:26 +02004486/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004487static void
4488intel_pre_disable_primary(struct drm_crtc *crtc)
4489{
4490 struct drm_device *dev = crtc->dev;
4491 struct drm_i915_private *dev_priv = dev->dev_private;
4492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4493 int pipe = intel_crtc->pipe;
4494
4495 /*
4496 * Gen2 reports pipe underruns whenever all planes are disabled.
4497 * So diasble underrun reporting before all the planes get disabled.
4498 * FIXME: Need to fix the logic to work when we turn off all planes
4499 * but leave the pipe running.
4500 */
4501 if (IS_GEN2(dev))
4502 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4503
4504 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004505 * FIXME IPS should be fine as long as one plane is
4506 * enabled, but in practice it seems to have problems
4507 * when going from primary only to sprite only and vice
4508 * versa.
4509 */
4510 hsw_disable_ips(intel_crtc);
4511}
4512
4513/* FIXME get rid of this and use pre_plane_update */
4514static void
4515intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4516{
4517 struct drm_device *dev = crtc->dev;
4518 struct drm_i915_private *dev_priv = dev->dev_private;
4519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4520 int pipe = intel_crtc->pipe;
4521
4522 intel_pre_disable_primary(crtc);
4523
4524 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004525 * Vblank time updates from the shadow to live plane control register
4526 * are blocked if the memory self-refresh mode is active at that
4527 * moment. So to make sure the plane gets truly disabled, disable
4528 * first the self-refresh mode. The self-refresh enable bit in turn
4529 * will be checked/applied by the HW only at the next frame start
4530 * event which is after the vblank start event, so we need to have a
4531 * wait-for-vblank between disabling the plane and the pipe.
4532 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004533 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004534 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004535 dev_priv->wm.vlv.cxsr = false;
4536 intel_wait_for_vblank(dev, pipe);
4537 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004538}
4539
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004540static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004541{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004542 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4543 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004544 struct intel_crtc_state *pipe_config =
4545 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004546 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004547 struct drm_plane *primary = crtc->base.primary;
4548 struct drm_plane_state *old_pri_state =
4549 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004550
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004551 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004552
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004553 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004554
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004555 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004556 intel_update_watermarks(&crtc->base);
4557
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004558 if (old_pri_state) {
4559 struct intel_plane_state *primary_state =
4560 to_intel_plane_state(primary->state);
4561 struct intel_plane_state *old_primary_state =
4562 to_intel_plane_state(old_pri_state);
4563
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004564 intel_fbc_post_update(crtc);
4565
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004566 if (primary_state->visible &&
4567 (needs_modeset(&pipe_config->base) ||
4568 !old_primary_state->visible))
4569 intel_post_enable_primary(&crtc->base);
4570 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004571}
4572
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004573static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004574{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004575 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004576 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004577 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004578 struct intel_crtc_state *pipe_config =
4579 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004580 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4581 struct drm_plane *primary = crtc->base.primary;
4582 struct drm_plane_state *old_pri_state =
4583 drm_atomic_get_existing_plane_state(old_state, primary);
4584 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004585
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004586 if (old_pri_state) {
4587 struct intel_plane_state *primary_state =
4588 to_intel_plane_state(primary->state);
4589 struct intel_plane_state *old_primary_state =
4590 to_intel_plane_state(old_pri_state);
4591
Maarten Lankhorst2099def2016-05-17 15:07:59 +02004592 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004593
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004594 if (old_primary_state->visible &&
4595 (modeset || !primary_state->visible))
4596 intel_pre_disable_primary(&crtc->base);
4597 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004598
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004599 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004600 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004601
Ville Syrjälä2622a082016-03-09 19:07:26 +02004602 /*
4603 * Vblank time updates from the shadow to live plane control register
4604 * are blocked if the memory self-refresh mode is active at that
4605 * moment. So to make sure the plane gets truly disabled, disable
4606 * first the self-refresh mode. The self-refresh enable bit in turn
4607 * will be checked/applied by the HW only at the next frame start
4608 * event which is after the vblank start event, so we need to have a
4609 * wait-for-vblank between disabling the plane and the pipe.
4610 */
4611 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004612 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004613 dev_priv->wm.vlv.cxsr = false;
4614 intel_wait_for_vblank(dev, crtc->pipe);
4615 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004616 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004617
Matt Ropered4a6a72016-02-23 17:20:13 -08004618 /*
4619 * IVB workaround: must disable low power watermarks for at least
4620 * one frame before enabling scaling. LP watermarks can be re-enabled
4621 * when scaling is disabled.
4622 *
4623 * WaCxSRDisabledForSpriteScaling:ivb
4624 */
4625 if (pipe_config->disable_lp_wm) {
4626 ilk_disable_lp_wm(dev);
4627 intel_wait_for_vblank(dev, crtc->pipe);
4628 }
4629
4630 /*
4631 * If we're doing a modeset, we're done. No need to do any pre-vblank
4632 * watermark programming here.
4633 */
4634 if (needs_modeset(&pipe_config->base))
4635 return;
4636
4637 /*
4638 * For platforms that support atomic watermarks, program the
4639 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4640 * will be the intermediate values that are safe for both pre- and
4641 * post- vblank; when vblank happens, the 'active' values will be set
4642 * to the final 'target' values and we'll do this again to get the
4643 * optimal watermarks. For gen9+ platforms, the values we program here
4644 * will be the final target values which will get automatically latched
4645 * at vblank time; no further programming will be necessary.
4646 *
4647 * If a platform hasn't been transitioned to atomic watermarks yet,
4648 * we'll continue to update watermarks the old way, if flags tell
4649 * us to.
4650 */
4651 if (dev_priv->display.initial_watermarks != NULL)
4652 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004653 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004654 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004655}
4656
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004657static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658{
4659 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004661 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004662 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004663
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004664 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004665
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004666 drm_for_each_plane_mask(p, dev, plane_mask)
4667 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004668
Daniel Vetterf99d7062014-06-19 16:01:59 +02004669 /*
4670 * FIXME: Once we grow proper nuclear flip support out of this we need
4671 * to compute the mask of flip planes precisely. For the time being
4672 * consider this a flip to a NULL plane.
4673 */
4674 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004675}
4676
Jesse Barnesf67a5592011-01-05 10:31:48 -08004677static void ironlake_crtc_enable(struct drm_crtc *crtc)
4678{
4679 struct drm_device *dev = crtc->dev;
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004682 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004683 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004684 struct intel_crtc_state *pipe_config =
4685 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004686
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004687 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004688 return;
4689
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004690 /*
4691 * Sometimes spurious CPU pipe underruns happen during FDI
4692 * training, at least with VGA+HDMI cloning. Suppress them.
4693 *
4694 * On ILK we get an occasional spurious CPU pipe underruns
4695 * between eDP port A enable and vdd enable. Also PCH port
4696 * enable seems to result in the occasional CPU pipe underrun.
4697 *
4698 * Spurious PCH underruns also occur during PCH enabling.
4699 */
4700 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4701 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004702 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004703 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4704
4705 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004706 intel_prepare_shared_dpll(intel_crtc);
4707
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004708 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304709 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004710
4711 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004712 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004714 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004715 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004716 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004717 }
4718
4719 ironlake_set_pipeconf(crtc);
4720
Jesse Barnesf67a5592011-01-05 10:31:48 -08004721 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004722
Daniel Vetterf6736a12013-06-05 13:34:30 +02004723 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004724 if (encoder->pre_enable)
4725 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004727 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004728 /* Note: FDI PLL enabling _must_ be done before we enable the
4729 * cpu pipes, hence this is separate from all the other fdi/pch
4730 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004731 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004732 } else {
4733 assert_fdi_tx_disabled(dev_priv, pipe);
4734 assert_fdi_rx_disabled(dev_priv, pipe);
4735 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004736
Jesse Barnesb074cec2013-04-25 12:55:02 -07004737 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004738
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004739 /*
4740 * On ILK+ LUT must be loaded before the pipe is running but with
4741 * clocks enabled
4742 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004743 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004744
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004745 if (dev_priv->display.initial_watermarks != NULL)
4746 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004747 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004748
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004749 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004750 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004751
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004752 assert_vblank_disabled(crtc);
4753 drm_crtc_vblank_on(crtc);
4754
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004755 for_each_encoder_on_crtc(dev, crtc, encoder)
4756 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004757
4758 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004759 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004760
4761 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4762 if (intel_crtc->config->has_pch_encoder)
4763 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004764 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004765 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004766}
4767
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004768/* IPS only exists on ULT machines and is tied to pipe A. */
4769static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4770{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004771 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004772}
4773
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004774static void haswell_crtc_enable(struct drm_crtc *crtc)
4775{
4776 struct drm_device *dev = crtc->dev;
4777 struct drm_i915_private *dev_priv = dev->dev_private;
4778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4779 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004780 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004781 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004782 struct intel_crtc_state *pipe_config =
4783 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004784
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004785 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004786 return;
4787
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004788 if (intel_crtc->config->has_pch_encoder)
4789 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4790 false);
4791
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004792 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004793 intel_enable_shared_dpll(intel_crtc);
4794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004795 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304796 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004797
Jani Nikula4d1de972016-03-18 17:05:42 +02004798 if (!intel_crtc->config->has_dsi_encoder)
4799 intel_set_pipe_timings(intel_crtc);
4800
Jani Nikulabc58be62016-03-18 17:05:39 +02004801 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004802
Jani Nikula4d1de972016-03-18 17:05:42 +02004803 if (cpu_transcoder != TRANSCODER_EDP &&
4804 !transcoder_is_dsi(cpu_transcoder)) {
4805 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004806 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004807 }
4808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004809 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004810 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004811 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004812 }
4813
Jani Nikula4d1de972016-03-18 17:05:42 +02004814 if (!intel_crtc->config->has_dsi_encoder)
4815 haswell_set_pipeconf(crtc);
4816
Jani Nikula391bf042016-03-18 17:05:40 +02004817 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004818
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004819 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004820
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004821 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004822
Daniel Vetter6b698512015-11-28 11:05:39 +01004823 if (intel_crtc->config->has_pch_encoder)
4824 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4825 else
4826 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4827
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304828 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004829 if (encoder->pre_enable)
4830 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304831 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004832
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004833 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004834 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004835
Jani Nikulaa65347b2015-11-27 12:21:46 +02004836 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304837 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004838
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004839 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004840 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004841 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004842 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004843
4844 /*
4845 * On ILK+ LUT must be loaded before the pipe is running but with
4846 * clocks enabled
4847 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004848 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004849
Paulo Zanoni1f544382012-10-24 11:32:00 -02004850 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004851 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304852 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004853
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004854 if (dev_priv->display.initial_watermarks != NULL)
4855 dev_priv->display.initial_watermarks(pipe_config);
4856 else
4857 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004858
4859 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4860 if (!intel_crtc->config->has_dsi_encoder)
4861 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004862
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004863 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004864 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004865
Jani Nikulaa65347b2015-11-27 12:21:46 +02004866 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004867 intel_ddi_set_vc_payload_alloc(crtc, true);
4868
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004869 assert_vblank_disabled(crtc);
4870 drm_crtc_vblank_on(crtc);
4871
Jani Nikula8807e552013-08-30 19:40:32 +03004872 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004873 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004874 intel_opregion_notify_encoder(encoder, true);
4875 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004876
Daniel Vetter6b698512015-11-28 11:05:39 +01004877 if (intel_crtc->config->has_pch_encoder) {
4878 intel_wait_for_vblank(dev, pipe);
4879 intel_wait_for_vblank(dev, pipe);
4880 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004881 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4882 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004883 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004884
Paulo Zanonie4916942013-09-20 16:21:19 -03004885 /* If we change the relative order between pipe/planes enabling, we need
4886 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004887 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4888 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4889 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4890 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4891 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004892}
4893
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004894static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004895{
4896 struct drm_device *dev = crtc->base.dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 int pipe = crtc->pipe;
4899
4900 /* To avoid upsetting the power well on haswell only disable the pfit if
4901 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004902 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004903 I915_WRITE(PF_CTL(pipe), 0);
4904 I915_WRITE(PF_WIN_POS(pipe), 0);
4905 I915_WRITE(PF_WIN_SZ(pipe), 0);
4906 }
4907}
4908
Jesse Barnes6be4a602010-09-10 10:26:01 -07004909static void ironlake_crtc_disable(struct drm_crtc *crtc)
4910{
4911 struct drm_device *dev = crtc->dev;
4912 struct drm_i915_private *dev_priv = dev->dev_private;
4913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004914 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004915 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004916
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004917 /*
4918 * Sometimes spurious CPU pipe underruns happen when the
4919 * pipe is already disabled, but FDI RX/TX is still enabled.
4920 * Happens at least with VGA+HDMI cloning. Suppress them.
4921 */
4922 if (intel_crtc->config->has_pch_encoder) {
4923 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004924 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004925 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004926
Daniel Vetterea9d7582012-07-10 10:42:52 +02004927 for_each_encoder_on_crtc(dev, crtc, encoder)
4928 encoder->disable(encoder);
4929
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004930 drm_crtc_vblank_off(crtc);
4931 assert_vblank_disabled(crtc);
4932
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004933 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004934
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004935 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004936
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004937 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004938 ironlake_fdi_disable(crtc);
4939
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 if (encoder->post_disable)
4942 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004945 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004946
Daniel Vetterd925c592013-06-05 13:34:04 +02004947 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004948 i915_reg_t reg;
4949 u32 temp;
4950
Daniel Vetterd925c592013-06-05 13:34:04 +02004951 /* disable TRANS_DP_CTL */
4952 reg = TRANS_DP_CTL(pipe);
4953 temp = I915_READ(reg);
4954 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4955 TRANS_DP_PORT_SEL_MASK);
4956 temp |= TRANS_DP_PORT_SEL_NONE;
4957 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004958
Daniel Vetterd925c592013-06-05 13:34:04 +02004959 /* disable DPLL_SEL */
4960 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004961 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004962 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004963 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004964
Daniel Vetterd925c592013-06-05 13:34:04 +02004965 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004966 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004967
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004968 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004969 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004970}
4971
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972static void haswell_crtc_disable(struct drm_crtc *crtc)
4973{
4974 struct drm_device *dev = crtc->dev;
4975 struct drm_i915_private *dev_priv = dev->dev_private;
4976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4977 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004978 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004980 if (intel_crtc->config->has_pch_encoder)
4981 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4982 false);
4983
Jani Nikula8807e552013-08-30 19:40:32 +03004984 for_each_encoder_on_crtc(dev, crtc, encoder) {
4985 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004987 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004989 drm_crtc_vblank_off(crtc);
4990 assert_vblank_disabled(crtc);
4991
Jani Nikula4d1de972016-03-18 17:05:42 +02004992 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4993 if (!intel_crtc->config->has_dsi_encoder)
4994 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004996 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004997 intel_ddi_set_vc_payload_alloc(crtc, false);
4998
Jani Nikulaa65347b2015-11-27 12:21:46 +02004999 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305000 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005001
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005002 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005003 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005004 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005005 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005006
Jani Nikulaa65347b2015-11-27 12:21:46 +02005007 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305008 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005009
Imre Deak97b040a2014-06-25 22:01:50 +03005010 for_each_encoder_on_crtc(dev, crtc, encoder)
5011 if (encoder->post_disable)
5012 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005013
Ville Syrjälä92966a32015-12-08 16:05:48 +02005014 if (intel_crtc->config->has_pch_encoder) {
5015 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005016 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005017 intel_ddi_fdi_disable(crtc);
5018
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005019 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5020 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005021 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005022}
5023
Jesse Barnes2dd24552013-04-25 12:55:01 -07005024static void i9xx_pfit_enable(struct intel_crtc *crtc)
5025{
5026 struct drm_device *dev = crtc->base.dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005028 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005029
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005030 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005031 return;
5032
Daniel Vetterc0b03412013-05-28 12:05:54 +02005033 /*
5034 * The panel fitter should only be adjusted whilst the pipe is disabled,
5035 * according to register description and PRM.
5036 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005037 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5038 assert_pipe_disabled(dev_priv, crtc->pipe);
5039
Jesse Barnesb074cec2013-04-25 12:55:02 -07005040 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5041 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005042
5043 /* Border color in case we don't scale up to the full screen. Black by
5044 * default, change to something else for debugging. */
5045 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005046}
5047
Dave Airlied05410f2014-06-05 13:22:59 +10005048static enum intel_display_power_domain port_to_power_domain(enum port port)
5049{
5050 switch (port) {
5051 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005052 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005053 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005054 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005055 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005056 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005057 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005058 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005059 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005060 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005061 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005062 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005063 return POWER_DOMAIN_PORT_OTHER;
5064 }
5065}
5066
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005067static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5068{
5069 switch (port) {
5070 case PORT_A:
5071 return POWER_DOMAIN_AUX_A;
5072 case PORT_B:
5073 return POWER_DOMAIN_AUX_B;
5074 case PORT_C:
5075 return POWER_DOMAIN_AUX_C;
5076 case PORT_D:
5077 return POWER_DOMAIN_AUX_D;
5078 case PORT_E:
5079 /* FIXME: Check VBT for actual wiring of PORT E */
5080 return POWER_DOMAIN_AUX_D;
5081 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005082 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005083 return POWER_DOMAIN_AUX_A;
5084 }
5085}
5086
Imre Deak319be8a2014-03-04 19:22:57 +02005087enum intel_display_power_domain
5088intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005089{
Imre Deak319be8a2014-03-04 19:22:57 +02005090 struct drm_device *dev = intel_encoder->base.dev;
5091 struct intel_digital_port *intel_dig_port;
5092
5093 switch (intel_encoder->type) {
5094 case INTEL_OUTPUT_UNKNOWN:
5095 /* Only DDI platforms should ever use this output type */
5096 WARN_ON_ONCE(!HAS_DDI(dev));
5097 case INTEL_OUTPUT_DISPLAYPORT:
5098 case INTEL_OUTPUT_HDMI:
5099 case INTEL_OUTPUT_EDP:
5100 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005101 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005102 case INTEL_OUTPUT_DP_MST:
5103 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5104 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005105 case INTEL_OUTPUT_ANALOG:
5106 return POWER_DOMAIN_PORT_CRT;
5107 case INTEL_OUTPUT_DSI:
5108 return POWER_DOMAIN_PORT_DSI;
5109 default:
5110 return POWER_DOMAIN_PORT_OTHER;
5111 }
5112}
5113
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005114enum intel_display_power_domain
5115intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5116{
5117 struct drm_device *dev = intel_encoder->base.dev;
5118 struct intel_digital_port *intel_dig_port;
5119
5120 switch (intel_encoder->type) {
5121 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005122 case INTEL_OUTPUT_HDMI:
5123 /*
5124 * Only DDI platforms should ever use these output types.
5125 * We can get here after the HDMI detect code has already set
5126 * the type of the shared encoder. Since we can't be sure
5127 * what's the status of the given connectors, play safe and
5128 * run the DP detection too.
5129 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005130 WARN_ON_ONCE(!HAS_DDI(dev));
5131 case INTEL_OUTPUT_DISPLAYPORT:
5132 case INTEL_OUTPUT_EDP:
5133 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5134 return port_to_aux_power_domain(intel_dig_port->port);
5135 case INTEL_OUTPUT_DP_MST:
5136 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5137 return port_to_aux_power_domain(intel_dig_port->port);
5138 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005139 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005140 return POWER_DOMAIN_AUX_A;
5141 }
5142}
5143
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005144static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5145 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005146{
5147 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005148 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5150 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005151 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005152 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005153
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005154 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005155 return 0;
5156
Imre Deak77d22dc2014-03-05 16:20:52 +02005157 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5158 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005159 if (crtc_state->pch_pfit.enabled ||
5160 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005161 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5162
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005163 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5164 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5165
Imre Deak319be8a2014-03-04 19:22:57 +02005166 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005167 }
Imre Deak319be8a2014-03-04 19:22:57 +02005168
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005169 if (crtc_state->shared_dpll)
5170 mask |= BIT(POWER_DOMAIN_PLLS);
5171
Imre Deak77d22dc2014-03-05 16:20:52 +02005172 return mask;
5173}
5174
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005175static unsigned long
5176modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5177 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005178{
5179 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5181 enum intel_display_power_domain domain;
5182 unsigned long domains, new_domains, old_domains;
5183
5184 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005185 intel_crtc->enabled_power_domains = new_domains =
5186 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005187
5188 domains = new_domains & ~old_domains;
5189
5190 for_each_power_domain(domain, domains)
5191 intel_display_power_get(dev_priv, domain);
5192
5193 return old_domains & ~new_domains;
5194}
5195
5196static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5197 unsigned long domains)
5198{
5199 enum intel_display_power_domain domain;
5200
5201 for_each_power_domain(domain, domains)
5202 intel_display_power_put(dev_priv, domain);
5203}
5204
Mika Kaholaadafdc62015-08-18 14:36:59 +03005205static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5206{
5207 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5208
5209 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5210 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5211 return max_cdclk_freq;
5212 else if (IS_CHERRYVIEW(dev_priv))
5213 return max_cdclk_freq*95/100;
5214 else if (INTEL_INFO(dev_priv)->gen < 4)
5215 return 2*max_cdclk_freq*90/100;
5216 else
5217 return max_cdclk_freq*90/100;
5218}
5219
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005220static void intel_update_max_cdclk(struct drm_device *dev)
5221{
5222 struct drm_i915_private *dev_priv = dev->dev_private;
5223
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005224 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005225 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5226
5227 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5228 dev_priv->max_cdclk_freq = 675000;
5229 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5230 dev_priv->max_cdclk_freq = 540000;
5231 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5232 dev_priv->max_cdclk_freq = 450000;
5233 else
5234 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005235 } else if (IS_BROXTON(dev)) {
5236 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005237 } else if (IS_BROADWELL(dev)) {
5238 /*
5239 * FIXME with extra cooling we can allow
5240 * 540 MHz for ULX and 675 Mhz for ULT.
5241 * How can we know if extra cooling is
5242 * available? PCI ID, VTB, something else?
5243 */
5244 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5245 dev_priv->max_cdclk_freq = 450000;
5246 else if (IS_BDW_ULX(dev))
5247 dev_priv->max_cdclk_freq = 450000;
5248 else if (IS_BDW_ULT(dev))
5249 dev_priv->max_cdclk_freq = 540000;
5250 else
5251 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005252 } else if (IS_CHERRYVIEW(dev)) {
5253 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005254 } else if (IS_VALLEYVIEW(dev)) {
5255 dev_priv->max_cdclk_freq = 400000;
5256 } else {
5257 /* otherwise assume cdclk is fixed */
5258 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5259 }
5260
Mika Kaholaadafdc62015-08-18 14:36:59 +03005261 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5262
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005263 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5264 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005265
5266 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5267 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005268}
5269
5270static void intel_update_cdclk(struct drm_device *dev)
5271{
5272 struct drm_i915_private *dev_priv = dev->dev_private;
5273
5274 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5275 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5276 dev_priv->cdclk_freq);
5277
5278 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005279 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5280 * Programmng [sic] note: bit[9:2] should be programmed to the number
5281 * of cdclk that generates 4MHz reference clock freq which is used to
5282 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005283 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005284 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005285 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005286
5287 if (dev_priv->max_cdclk_freq == 0)
5288 intel_update_max_cdclk(dev);
5289}
5290
Ville Syrjälä92891e42016-05-11 22:44:45 +03005291/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5292static int skl_cdclk_decimal(int cdclk)
5293{
5294 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5295}
5296
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005297static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305298{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305299 uint32_t divider;
5300 uint32_t ratio;
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005301 uint32_t current_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305302 int ret;
5303
5304 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005305 switch (cdclk) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305306 case 144000:
5307 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5308 ratio = BXT_DE_PLL_RATIO(60);
5309 break;
5310 case 288000:
5311 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5312 ratio = BXT_DE_PLL_RATIO(60);
5313 break;
5314 case 384000:
5315 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5316 ratio = BXT_DE_PLL_RATIO(60);
5317 break;
5318 case 576000:
5319 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5320 ratio = BXT_DE_PLL_RATIO(60);
5321 break;
5322 case 624000:
5323 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5324 ratio = BXT_DE_PLL_RATIO(65);
5325 break;
5326 case 19200:
5327 /*
5328 * Bypass frequency with DE PLL disabled. Init ratio, divider
5329 * to suppress GCC warning.
5330 */
5331 ratio = 0;
5332 divider = 0;
5333 break;
5334 default:
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005335 DRM_ERROR("unsupported CDCLK freq %d", cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305336
5337 return;
5338 }
5339
5340 mutex_lock(&dev_priv->rps.hw_lock);
5341 /* Inform power controller of upcoming frequency change */
5342 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5343 0x80000000);
5344 mutex_unlock(&dev_priv->rps.hw_lock);
5345
5346 if (ret) {
5347 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005348 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305349 return;
5350 }
5351
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005352 current_cdclk = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305353 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005354 current_cdclk = current_cdclk * 500 + 1000;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305355
5356 /*
5357 * DE PLL has to be disabled when
5358 * - setting to 19.2MHz (bypass, PLL isn't used)
5359 * - before setting to 624MHz (PLL needs toggling)
5360 * - before setting to any frequency from 624MHz (PLL needs toggling)
5361 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005362 if (cdclk == 19200 || cdclk == 624000 ||
5363 current_cdclk == 624000) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305364 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5365 /* Timeout 200us */
5366 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5367 1))
5368 DRM_ERROR("timout waiting for DE PLL unlock\n");
5369 }
5370
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005371 if (cdclk != 19200) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305372 uint32_t val;
5373
5374 val = I915_READ(BXT_DE_PLL_CTL);
5375 val &= ~BXT_DE_PLL_RATIO_MASK;
5376 val |= ratio;
5377 I915_WRITE(BXT_DE_PLL_CTL, val);
5378
5379 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5380 /* Timeout 200us */
5381 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5382 DRM_ERROR("timeout waiting for DE PLL lock\n");
5383
Ville Syrjäläb8e75702016-05-11 22:44:52 +03005384 val = divider | skl_cdclk_decimal(cdclk);
Ville Syrjälä7fe62752016-05-11 22:44:51 +03005385 /*
5386 * FIXME if only the cd2x divider needs changing, it could be done
5387 * without shutting off the pipe (if only one pipe is active).
5388 */
5389 val |= BXT_CDCLK_CD2X_PIPE_NONE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305390 /*
5391 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5392 * enable otherwise.
5393 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005394 if (cdclk >= 500000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305395 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305396 I915_WRITE(CDCLK_CTL, val);
5397 }
5398
5399 mutex_lock(&dev_priv->rps.hw_lock);
5400 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005401 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305402 mutex_unlock(&dev_priv->rps.hw_lock);
5403
5404 if (ret) {
5405 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005406 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305407 return;
5408 }
5409
Imre Deakc6c46962016-04-01 16:02:40 +03005410 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305411}
5412
Imre Deakc2e001e2016-04-01 16:02:43 +03005413static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5414{
5415 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5416 return false;
5417
5418 /* TODO: Check for a valid CDCLK rate */
5419
5420 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5421 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5422
5423 return false;
5424 }
5425
5426 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5427 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5428
5429 return false;
5430 }
5431
5432 return true;
5433}
5434
Imre Deakadc7f042016-04-04 17:27:10 +03005435bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5436{
5437 return broxton_cdclk_is_enabled(dev_priv);
5438}
5439
Imre Deakc6c46962016-04-01 16:02:40 +03005440void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305441{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305442 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005443 if (broxton_cdclk_is_enabled(dev_priv)) {
5444 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305445 return;
5446 }
5447
Imre Deakc2e001e2016-04-01 16:02:43 +03005448 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5449
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450 /*
5451 * FIXME:
5452 * - The initial CDCLK needs to be read from VBT.
5453 * Need to make this change after VBT has changes for BXT.
5454 * - check if setting the max (or any) cdclk freq is really necessary
5455 * here, it belongs to modeset time
5456 */
Imre Deakc6c46962016-04-01 16:02:40 +03005457 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305458
5459 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005460 POSTING_READ(DBUF_CTL);
5461
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305462 udelay(10);
5463
5464 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5465 DRM_ERROR("DBuf power enable timeout!\n");
5466}
5467
Imre Deakc6c46962016-04-01 16:02:40 +03005468void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305469{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305470 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005471 POSTING_READ(DBUF_CTL);
5472
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305473 udelay(10);
5474
5475 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5476 DRM_ERROR("DBuf power disable timeout!\n");
5477
5478 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005479 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305480}
5481
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005482static const struct skl_cdclk_entry {
5483 unsigned int freq;
5484 unsigned int vco;
5485} skl_cdclk_frequencies[] = {
5486 { .freq = 308570, .vco = 8640 },
5487 { .freq = 337500, .vco = 8100 },
5488 { .freq = 432000, .vco = 8640 },
5489 { .freq = 450000, .vco = 8100 },
5490 { .freq = 540000, .vco = 8100 },
5491 { .freq = 617140, .vco = 8640 },
5492 { .freq = 675000, .vco = 8100 },
5493};
5494
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005495static unsigned int skl_cdclk_get_vco(unsigned int freq)
5496{
5497 unsigned int i;
5498
5499 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5500 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5501
5502 if (e->freq == freq)
5503 return e->vco;
5504 }
5505
5506 return 8100;
5507}
5508
5509static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005510skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005511{
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005512 int min_cdclk;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005513 u32 val;
5514
5515 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005516 if (vco == 8640)
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005517 min_cdclk = 308570;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005518 else
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005519 min_cdclk = 337500;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005520
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005521 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005522 I915_WRITE(CDCLK_CTL, val);
5523 POSTING_READ(CDCLK_CTL);
5524
5525 /*
5526 * We always enable DPLL0 with the lowest link rate possible, but still
5527 * taking into account the VCO required to operate the eDP panel at the
5528 * desired frequency. The usual DP link rates operate with a VCO of
5529 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5530 * The modeset code is responsible for the selection of the exact link
5531 * rate later on, with the constraint of choosing a frequency that
5532 * works with required_vco.
5533 */
5534 val = I915_READ(DPLL_CTRL1);
5535
5536 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5537 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5538 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005539 if (vco == 8640)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005540 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5541 SKL_DPLL0);
5542 else
5543 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5544 SKL_DPLL0);
5545
5546 I915_WRITE(DPLL_CTRL1, val);
5547 POSTING_READ(DPLL_CTRL1);
5548
5549 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5550
5551 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5552 DRM_ERROR("DPLL0 not locked\n");
5553}
5554
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005555static void
5556skl_dpll0_disable(struct drm_i915_private *dev_priv)
5557{
5558 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5559 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5560 DRM_ERROR("Couldn't disable DPLL0\n");
5561}
5562
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005563static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5564{
5565 int ret;
5566 u32 val;
5567
5568 /* inform PCU we want to change CDCLK */
5569 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5570 mutex_lock(&dev_priv->rps.hw_lock);
5571 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5572 mutex_unlock(&dev_priv->rps.hw_lock);
5573
5574 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5575}
5576
5577static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5578{
5579 unsigned int i;
5580
5581 for (i = 0; i < 15; i++) {
5582 if (skl_cdclk_pcu_ready(dev_priv))
5583 return true;
5584 udelay(10);
5585 }
5586
5587 return false;
5588}
5589
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005590static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005591{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005592 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005593 u32 freq_select, pcu_ack;
5594
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005595 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005596
5597 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5598 DRM_ERROR("failed to inform PCU about cdclk change\n");
5599 return;
5600 }
5601
5602 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005603 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005604 case 450000:
5605 case 432000:
5606 freq_select = CDCLK_FREQ_450_432;
5607 pcu_ack = 1;
5608 break;
5609 case 540000:
5610 freq_select = CDCLK_FREQ_540;
5611 pcu_ack = 2;
5612 break;
5613 case 308570:
5614 case 337500:
5615 default:
5616 freq_select = CDCLK_FREQ_337_308;
5617 pcu_ack = 0;
5618 break;
5619 case 617140:
5620 case 675000:
5621 freq_select = CDCLK_FREQ_675_617;
5622 pcu_ack = 3;
5623 break;
5624 }
5625
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005626 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005627 POSTING_READ(CDCLK_CTL);
5628
5629 /* inform PCU of the change */
5630 mutex_lock(&dev_priv->rps.hw_lock);
5631 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5632 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005633
5634 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005635}
5636
5637void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5638{
5639 /* disable DBUF power */
5640 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5641 POSTING_READ(DBUF_CTL);
5642
5643 udelay(10);
5644
5645 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5646 DRM_ERROR("DBuf power disable timeout\n");
5647
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005648 skl_dpll0_disable(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005649}
5650
5651void skl_init_cdclk(struct drm_i915_private *dev_priv)
5652{
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005653 unsigned int vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005654
Gary Wang39d9b852015-08-28 16:40:34 +08005655 /* DPLL0 not enabled (happens on early BIOS versions) */
5656 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5657 /* enable DPLL0 */
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005658 vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5659 skl_dpll0_enable(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005660 }
5661
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005662 /* set CDCLK to the frequency the BIOS chose */
5663 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5664
5665 /* enable DBUF power */
5666 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5667 POSTING_READ(DBUF_CTL);
5668
5669 udelay(10);
5670
5671 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5672 DRM_ERROR("DBuf power enable timeout\n");
5673}
5674
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305675int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5676{
5677 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5678 uint32_t cdctl = I915_READ(CDCLK_CTL);
5679 int freq = dev_priv->skl_boot_cdclk;
5680
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305681 /*
5682 * check if the pre-os intialized the display
5683 * There is SWF18 scratchpad register defined which is set by the
5684 * pre-os which can be used by the OS drivers to check the status
5685 */
5686 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5687 goto sanitize;
5688
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305689 /* Is PLL enabled and locked ? */
5690 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5691 goto sanitize;
5692
5693 /* DPLL okay; verify the cdclock
5694 *
5695 * Noticed in some instances that the freq selection is correct but
5696 * decimal part is programmed wrong from BIOS where pre-os does not
5697 * enable display. Verify the same as well.
5698 */
5699 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5700 /* All well; nothing to sanitize */
5701 return false;
5702sanitize:
5703 /*
5704 * As of now initialize with max cdclk till
5705 * we get dynamic cdclk support
5706 * */
5707 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5708 skl_init_cdclk(dev_priv);
5709
5710 /* we did have to sanitize */
5711 return true;
5712}
5713
Jesse Barnes30a970c2013-11-04 13:48:12 -08005714/* Adjust CDclk dividers to allow high res or save power if possible */
5715static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5716{
5717 struct drm_i915_private *dev_priv = dev->dev_private;
5718 u32 val, cmd;
5719
Vandana Kannan164dfd22014-11-24 13:37:41 +05305720 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5721 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005722
Ville Syrjälädfcab172014-06-13 13:37:47 +03005723 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005724 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005725 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005726 cmd = 1;
5727 else
5728 cmd = 0;
5729
5730 mutex_lock(&dev_priv->rps.hw_lock);
5731 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5732 val &= ~DSPFREQGUAR_MASK;
5733 val |= (cmd << DSPFREQGUAR_SHIFT);
5734 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5735 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5736 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5737 50)) {
5738 DRM_ERROR("timed out waiting for CDclk change\n");
5739 }
5740 mutex_unlock(&dev_priv->rps.hw_lock);
5741
Ville Syrjälä54433e92015-05-26 20:42:31 +03005742 mutex_lock(&dev_priv->sb_lock);
5743
Ville Syrjälädfcab172014-06-13 13:37:47 +03005744 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005745 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005747 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749 /* adjust cdclk divider */
5750 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005751 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005752 val |= divider;
5753 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005754
5755 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005756 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005757 50))
5758 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 }
5760
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761 /* adjust self-refresh exit latency value */
5762 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5763 val &= ~0x7f;
5764
5765 /*
5766 * For high bandwidth configs, we set a higher latency in the bunit
5767 * so that the core display fetch happens in time to avoid underruns.
5768 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005769 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770 val |= 4500 / 250; /* 4.5 usec */
5771 else
5772 val |= 3000 / 250; /* 3.0 usec */
5773 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005774
Ville Syrjäläa5805162015-05-26 20:42:30 +03005775 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776
Ville Syrjäläb6283052015-06-03 15:45:07 +03005777 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778}
5779
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005780static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5781{
5782 struct drm_i915_private *dev_priv = dev->dev_private;
5783 u32 val, cmd;
5784
Vandana Kannan164dfd22014-11-24 13:37:41 +05305785 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5786 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005787
5788 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789 case 333333:
5790 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005791 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005792 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793 break;
5794 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005795 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005796 return;
5797 }
5798
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005799 /*
5800 * Specs are full of misinformation, but testing on actual
5801 * hardware has shown that we just need to write the desired
5802 * CCK divider into the Punit register.
5803 */
5804 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5805
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005806 mutex_lock(&dev_priv->rps.hw_lock);
5807 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5808 val &= ~DSPFREQGUAR_MASK_CHV;
5809 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5810 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5811 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5812 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5813 50)) {
5814 DRM_ERROR("timed out waiting for CDclk change\n");
5815 }
5816 mutex_unlock(&dev_priv->rps.hw_lock);
5817
Ville Syrjäläb6283052015-06-03 15:45:07 +03005818 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005819}
5820
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5822 int max_pixclk)
5823{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005824 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005825 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005826
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827 /*
5828 * Really only a few cases to deal with, as only 4 CDclks are supported:
5829 * 200MHz
5830 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005831 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005832 * 400MHz (VLV only)
5833 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5834 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005835 *
5836 * We seem to get an unstable or solid color picture at 200MHz.
5837 * Not sure what's wrong. For now use 200MHz only when all pipes
5838 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005839 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005840 if (!IS_CHERRYVIEW(dev_priv) &&
5841 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005842 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005843 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005844 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005845 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005846 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005847 else
5848 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849}
5850
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005851static int broxton_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305853 /*
5854 * FIXME:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305855 * - set 19.2MHz bypass frequency if there are no active pipes
5856 */
Ville Syrjälä760e1472016-05-11 22:44:46 +03005857 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305858 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005859 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305860 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005861 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305862 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005863 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305864 return 288000;
5865 else
5866 return 144000;
5867}
5868
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005869/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005870static int intel_mode_max_pixclk(struct drm_device *dev,
5871 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005873 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5874 struct drm_i915_private *dev_priv = dev->dev_private;
5875 struct drm_crtc *crtc;
5876 struct drm_crtc_state *crtc_state;
5877 unsigned max_pixclk = 0, i;
5878 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005880 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5881 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005882
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005883 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5884 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005885
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005886 if (crtc_state->enable)
5887 pixclk = crtc_state->adjusted_mode.crtc_clock;
5888
5889 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890 }
5891
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005892 for_each_pipe(dev_priv, pipe)
5893 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5894
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 return max_pixclk;
5896}
5897
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005898static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005900 struct drm_device *dev = state->dev;
5901 struct drm_i915_private *dev_priv = dev->dev_private;
5902 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005903 struct intel_atomic_state *intel_state =
5904 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005906 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005907 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305908
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005909 if (!intel_state->active_crtcs)
5910 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5911
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005912 return 0;
5913}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005915static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5916{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03005917 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005918 struct intel_atomic_state *intel_state =
5919 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005920
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005921 intel_state->cdclk = intel_state->dev_cdclk =
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005922 broxton_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005923
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005924 if (!intel_state->active_crtcs)
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005925 intel_state->dev_cdclk = broxton_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005926
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005927 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928}
5929
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005930static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5931{
5932 unsigned int credits, default_credits;
5933
5934 if (IS_CHERRYVIEW(dev_priv))
5935 default_credits = PFI_CREDIT(12);
5936 else
5937 default_credits = PFI_CREDIT(8);
5938
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005939 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005940 /* CHV suggested value is 31 or 63 */
5941 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005942 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005943 else
5944 credits = PFI_CREDIT(15);
5945 } else {
5946 credits = default_credits;
5947 }
5948
5949 /*
5950 * WA - write default credits before re-programming
5951 * FIXME: should we also set the resend bit here?
5952 */
5953 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5954 default_credits);
5955
5956 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5957 credits | PFI_CREDIT_RESEND);
5958
5959 /*
5960 * FIXME is this guaranteed to clear
5961 * immediately or should we poll for it?
5962 */
5963 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5964}
5965
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005968 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005969 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005970 struct intel_atomic_state *old_intel_state =
5971 to_intel_atomic_state(old_state);
5972 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974 /*
5975 * FIXME: We can end up here with all power domains off, yet
5976 * with a CDCLK frequency other than the minimum. To account
5977 * for this take the PIPE-A power domain, which covers the HW
5978 * blocks needed for the following programming. This can be
5979 * removed once it's guaranteed that we get here either with
5980 * the minimum CDCLK set, or the required power domains
5981 * enabled.
5982 */
5983 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005984
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005985 if (IS_CHERRYVIEW(dev))
5986 cherryview_set_cdclk(dev, req_cdclk);
5987 else
5988 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005989
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005990 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005991
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005992 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993}
5994
Jesse Barnes89b667f2013-04-18 14:51:36 -07005995static void valleyview_crtc_enable(struct drm_crtc *crtc)
5996{
5997 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005998 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6000 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006001 struct intel_crtc_state *pipe_config =
6002 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006003 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006005 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006006 return;
6007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006008 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306009 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006010
6011 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006012 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006013
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006014 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6015 struct drm_i915_private *dev_priv = dev->dev_private;
6016
6017 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6018 I915_WRITE(CHV_CANVAS(pipe), 0);
6019 }
6020
Daniel Vetter5b18e572014-04-24 23:55:06 +02006021 i9xx_set_pipeconf(intel_crtc);
6022
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024
Daniel Vettera72e4c92014-09-30 10:56:47 +02006025 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006026
Jesse Barnes89b667f2013-04-18 14:51:36 -07006027 for_each_encoder_on_crtc(dev, crtc, encoder)
6028 if (encoder->pre_pll_enable)
6029 encoder->pre_pll_enable(encoder);
6030
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006031 if (IS_CHERRYVIEW(dev)) {
6032 chv_prepare_pll(intel_crtc, intel_crtc->config);
6033 chv_enable_pll(intel_crtc, intel_crtc->config);
6034 } else {
6035 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6036 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006037 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038
6039 for_each_encoder_on_crtc(dev, crtc, encoder)
6040 if (encoder->pre_enable)
6041 encoder->pre_enable(encoder);
6042
Jesse Barnes2dd24552013-04-25 12:55:01 -07006043 i9xx_pfit_enable(intel_crtc);
6044
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006045 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006046
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006047 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006048 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006049
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006050 assert_vblank_disabled(crtc);
6051 drm_crtc_vblank_on(crtc);
6052
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006053 for_each_encoder_on_crtc(dev, crtc, encoder)
6054 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055}
6056
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006057static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6058{
6059 struct drm_device *dev = crtc->base.dev;
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006062 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6063 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006064}
6065
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006066static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006067{
6068 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006069 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006071 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006072 struct intel_crtc_state *pipe_config =
6073 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006074 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006075
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006076 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006077 return;
6078
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006079 i9xx_set_pll_dividers(intel_crtc);
6080
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006081 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306082 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006083
6084 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006085 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006086
Daniel Vetter5b18e572014-04-24 23:55:06 +02006087 i9xx_set_pipeconf(intel_crtc);
6088
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006089 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006090
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006091 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006092 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006093
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006094 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006095 if (encoder->pre_enable)
6096 encoder->pre_enable(encoder);
6097
Daniel Vetterf6736a12013-06-05 13:34:30 +02006098 i9xx_enable_pll(intel_crtc);
6099
Jesse Barnes2dd24552013-04-25 12:55:01 -07006100 i9xx_pfit_enable(intel_crtc);
6101
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006102 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006103
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006104 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006105 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006106
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006107 assert_vblank_disabled(crtc);
6108 drm_crtc_vblank_on(crtc);
6109
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006110 for_each_encoder_on_crtc(dev, crtc, encoder)
6111 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006112}
6113
Daniel Vetter87476d62013-04-11 16:29:06 +02006114static void i9xx_pfit_disable(struct intel_crtc *crtc)
6115{
6116 struct drm_device *dev = crtc->base.dev;
6117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006119 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006120 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006121
6122 assert_pipe_disabled(dev_priv, crtc->pipe);
6123
Daniel Vetter328d8e82013-05-08 10:36:31 +02006124 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6125 I915_READ(PFIT_CONTROL));
6126 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006127}
6128
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006129static void i9xx_crtc_disable(struct drm_crtc *crtc)
6130{
6131 struct drm_device *dev = crtc->dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006134 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006135 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006136
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006137 /*
6138 * On gen2 planes are double buffered but the pipe isn't, so we must
6139 * wait for planes to fully turn off before disabling the pipe.
6140 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006141 if (IS_GEN2(dev))
6142 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006143
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006144 for_each_encoder_on_crtc(dev, crtc, encoder)
6145 encoder->disable(encoder);
6146
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006147 drm_crtc_vblank_off(crtc);
6148 assert_vblank_disabled(crtc);
6149
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006150 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006151
Daniel Vetter87476d62013-04-11 16:29:06 +02006152 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006153
Jesse Barnes89b667f2013-04-18 14:51:36 -07006154 for_each_encoder_on_crtc(dev, crtc, encoder)
6155 if (encoder->post_disable)
6156 encoder->post_disable(encoder);
6157
Jani Nikulaa65347b2015-11-27 12:21:46 +02006158 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006159 if (IS_CHERRYVIEW(dev))
6160 chv_disable_pll(dev_priv, pipe);
6161 else if (IS_VALLEYVIEW(dev))
6162 vlv_disable_pll(dev_priv, pipe);
6163 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006164 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006165 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006167 for_each_encoder_on_crtc(dev, crtc, encoder)
6168 if (encoder->post_pll_disable)
6169 encoder->post_pll_disable(encoder);
6170
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006171 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006173}
6174
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006175static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006176{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006177 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006179 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006180 enum intel_display_power_domain domain;
6181 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006182
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006183 if (!intel_crtc->active)
6184 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006185
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006186 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorst68858432016-05-17 15:07:52 +02006187 WARN_ON(list_empty(&intel_crtc->flip_work));
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006188
Ville Syrjälä2622a082016-03-09 19:07:26 +02006189 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006190
6191 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6192 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006193 }
6194
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006195 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006196
6197 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6198 crtc->base.id);
6199
6200 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6201 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006202 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006203 crtc->enabled = false;
6204 crtc->state->connector_mask = 0;
6205 crtc->state->encoder_mask = 0;
6206
6207 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6208 encoder->base.crtc = NULL;
6209
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006210 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006211 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006212 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006213
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006214 domains = intel_crtc->enabled_power_domains;
6215 for_each_power_domain(domain, domains)
6216 intel_display_power_put(dev_priv, domain);
6217 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006218
6219 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6220 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006221}
6222
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006223/*
6224 * turn all crtc's off, but do not adjust state
6225 * This has to be paired with a call to intel_modeset_setup_hw_state.
6226 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006227int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006228{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006229 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006230 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006231 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006232
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006233 state = drm_atomic_helper_suspend(dev);
6234 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006235 if (ret)
6236 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006237 else
6238 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006239 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006240}
6241
Chris Wilsonea5b2132010-08-04 13:50:23 +01006242void intel_encoder_destroy(struct drm_encoder *encoder)
6243{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006244 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006245
Chris Wilsonea5b2132010-08-04 13:50:23 +01006246 drm_encoder_cleanup(encoder);
6247 kfree(intel_encoder);
6248}
6249
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006250/* Cross check the actual hw state with our own modeset state tracking (and it's
6251 * internal consistency). */
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006252static void intel_connector_verify_state(struct intel_connector *connector,
6253 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006254{
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006255 struct drm_crtc *crtc = conn_state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006256
6257 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6258 connector->base.base.id,
6259 connector->base.name);
6260
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006261 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006262 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006263
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006264 I915_STATE_WARN(!crtc,
6265 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006266
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006267 if (!crtc)
6268 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006269
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006270 I915_STATE_WARN(!crtc->state->active,
6271 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006272
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006273 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006274 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006275
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006276 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006277 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006278
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006279 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006280 "attached encoder crtc differs from connector crtc\n");
6281 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006282 I915_STATE_WARN(crtc && crtc->state->active,
6283 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006284 I915_STATE_WARN(!crtc && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006285 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006286 }
6287}
6288
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006289int intel_connector_init(struct intel_connector *connector)
6290{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006291 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006292
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006293 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006294 return -ENOMEM;
6295
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006296 return 0;
6297}
6298
6299struct intel_connector *intel_connector_alloc(void)
6300{
6301 struct intel_connector *connector;
6302
6303 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6304 if (!connector)
6305 return NULL;
6306
6307 if (intel_connector_init(connector) < 0) {
6308 kfree(connector);
6309 return NULL;
6310 }
6311
6312 return connector;
6313}
6314
Daniel Vetterf0947c32012-07-02 13:10:34 +02006315/* Simple connector->get_hw_state implementation for encoders that support only
6316 * one connector and no cloning and hence the encoder state determines the state
6317 * of the connector. */
6318bool intel_connector_get_hw_state(struct intel_connector *connector)
6319{
Daniel Vetter24929352012-07-02 20:28:59 +02006320 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006321 struct intel_encoder *encoder = connector->encoder;
6322
6323 return encoder->get_hw_state(encoder, &pipe);
6324}
6325
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006326static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006327{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006328 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6329 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006330
6331 return 0;
6332}
6333
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006334static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006335 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006336{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006337 struct drm_atomic_state *state = pipe_config->base.state;
6338 struct intel_crtc *other_crtc;
6339 struct intel_crtc_state *other_crtc_state;
6340
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006341 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6342 pipe_name(pipe), pipe_config->fdi_lanes);
6343 if (pipe_config->fdi_lanes > 4) {
6344 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6345 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006346 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006347 }
6348
Paulo Zanonibafb6552013-11-02 21:07:44 -07006349 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006350 if (pipe_config->fdi_lanes > 2) {
6351 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6352 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006353 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006354 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006355 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006356 }
6357 }
6358
6359 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006360 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006361
6362 /* Ivybridge 3 pipe is really complicated */
6363 switch (pipe) {
6364 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006365 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006366 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006367 if (pipe_config->fdi_lanes <= 2)
6368 return 0;
6369
6370 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6371 other_crtc_state =
6372 intel_atomic_get_crtc_state(state, other_crtc);
6373 if (IS_ERR(other_crtc_state))
6374 return PTR_ERR(other_crtc_state);
6375
6376 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006377 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6378 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006380 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006381 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006382 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006383 if (pipe_config->fdi_lanes > 2) {
6384 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6385 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006387 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388
6389 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6390 other_crtc_state =
6391 intel_atomic_get_crtc_state(state, other_crtc);
6392 if (IS_ERR(other_crtc_state))
6393 return PTR_ERR(other_crtc_state);
6394
6395 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006396 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006400 default:
6401 BUG();
6402 }
6403}
6404
Daniel Vettere29c22c2013-02-21 00:00:16 +01006405#define RETRY 1
6406static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006407 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006408{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006410 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 int lane, link_bw, fdi_dotclock, ret;
6412 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006413
Daniel Vettere29c22c2013-02-21 00:00:16 +01006414retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006415 /* FDI is a binary signal running at ~2.7GHz, encoding
6416 * each output octet as 10 bits. The actual frequency
6417 * is stored as a divider into a 100MHz clock, and the
6418 * mode pixel clock is stored in units of 1KHz.
6419 * Hence the bw of each lane in terms of the mode signal
6420 * is:
6421 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006422 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006423
Damien Lespiau241bfc32013-09-25 16:45:37 +01006424 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006425
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006426 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006427 pipe_config->pipe_bpp);
6428
6429 pipe_config->fdi_lanes = lane;
6430
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006431 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006432 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006433
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006434 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006436 pipe_config->pipe_bpp -= 2*3;
6437 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6438 pipe_config->pipe_bpp);
6439 needs_recompute = true;
6440 pipe_config->bw_constrained = true;
6441
6442 goto retry;
6443 }
6444
6445 if (needs_recompute)
6446 return RETRY;
6447
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006449}
6450
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006451static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6452 struct intel_crtc_state *pipe_config)
6453{
6454 if (pipe_config->pipe_bpp > 24)
6455 return false;
6456
6457 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006458 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006459 return true;
6460
6461 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006462 * We compare against max which means we must take
6463 * the increased cdclk requirement into account when
6464 * calculating the new cdclk.
6465 *
6466 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006467 */
6468 return ilk_pipe_pixel_rate(pipe_config) <=
6469 dev_priv->max_cdclk_freq * 95 / 100;
6470}
6471
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006472static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006473 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006474{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006475 struct drm_device *dev = crtc->base.dev;
6476 struct drm_i915_private *dev_priv = dev->dev_private;
6477
Jani Nikulad330a952014-01-21 11:24:25 +02006478 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006479 hsw_crtc_supports_ips(crtc) &&
6480 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006481}
6482
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006483static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6484{
6485 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6486
6487 /* GDG double wide on either pipe, otherwise pipe A only */
6488 return INTEL_INFO(dev_priv)->gen < 4 &&
6489 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6490}
6491
Daniel Vettera43f6e02013-06-07 23:10:32 +02006492static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006493 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006494{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006495 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006496 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006497 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006498
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006499 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006500 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006501 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006502
6503 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006504 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006505 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006506 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006507 if (intel_crtc_supports_double_wide(crtc) &&
6508 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006509 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006510 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006511 }
6512
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006513 if (adjusted_mode->crtc_clock > clock_limit) {
6514 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6515 adjusted_mode->crtc_clock, clock_limit,
6516 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006517 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006518 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006519 }
Chris Wilson89749352010-09-12 18:25:19 +01006520
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006521 /*
6522 * Pipe horizontal size must be even in:
6523 * - DVO ganged mode
6524 * - LVDS dual channel mode
6525 * - Double wide pipe
6526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006527 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006528 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6529 pipe_config->pipe_src_w &= ~1;
6530
Damien Lespiau8693a822013-05-03 18:48:11 +01006531 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6532 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006533 */
6534 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006535 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006536 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006537
Damien Lespiauf5adf942013-06-24 18:29:34 +01006538 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006539 hsw_compute_ips_config(crtc, pipe_config);
6540
Daniel Vetter877d48d2013-04-19 11:24:43 +02006541 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006542 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006543
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006544 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006545}
6546
Ville Syrjälä1652d192015-03-31 14:12:01 +03006547static int skylake_get_display_clock_speed(struct drm_device *dev)
6548{
6549 struct drm_i915_private *dev_priv = to_i915(dev);
6550 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6551 uint32_t cdctl = I915_READ(CDCLK_CTL);
6552 uint32_t linkrate;
6553
Damien Lespiau414355a2015-06-04 18:21:31 +01006554 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006555 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006556
6557 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6558 return 540000;
6559
6560 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006561 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006562
Damien Lespiau71cd8422015-04-30 16:39:17 +01006563 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6564 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006565 /* vco 8640 */
6566 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6567 case CDCLK_FREQ_450_432:
6568 return 432000;
6569 case CDCLK_FREQ_337_308:
6570 return 308570;
6571 case CDCLK_FREQ_675_617:
6572 return 617140;
6573 default:
6574 WARN(1, "Unknown cd freq selection\n");
6575 }
6576 } else {
6577 /* vco 8100 */
6578 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6579 case CDCLK_FREQ_450_432:
6580 return 450000;
6581 case CDCLK_FREQ_337_308:
6582 return 337500;
6583 case CDCLK_FREQ_675_617:
6584 return 675000;
6585 default:
6586 WARN(1, "Unknown cd freq selection\n");
6587 }
6588 }
6589
6590 /* error case, do as if DPLL0 isn't enabled */
6591 return 24000;
6592}
6593
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006594static int broxton_get_display_clock_speed(struct drm_device *dev)
6595{
6596 struct drm_i915_private *dev_priv = to_i915(dev);
6597 uint32_t cdctl = I915_READ(CDCLK_CTL);
6598 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6599 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6600 int cdclk;
6601
6602 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6603 return 19200;
6604
6605 cdclk = 19200 * pll_ratio / 2;
6606
6607 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6608 case BXT_CDCLK_CD2X_DIV_SEL_1:
6609 return cdclk; /* 576MHz or 624MHz */
6610 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6611 return cdclk * 2 / 3; /* 384MHz */
6612 case BXT_CDCLK_CD2X_DIV_SEL_2:
6613 return cdclk / 2; /* 288MHz */
6614 case BXT_CDCLK_CD2X_DIV_SEL_4:
6615 return cdclk / 4; /* 144MHz */
6616 }
6617
6618 /* error case, do as if DE PLL isn't enabled */
6619 return 19200;
6620}
6621
Ville Syrjälä1652d192015-03-31 14:12:01 +03006622static int broadwell_get_display_clock_speed(struct drm_device *dev)
6623{
6624 struct drm_i915_private *dev_priv = dev->dev_private;
6625 uint32_t lcpll = I915_READ(LCPLL_CTL);
6626 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6627
6628 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6629 return 800000;
6630 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6631 return 450000;
6632 else if (freq == LCPLL_CLK_FREQ_450)
6633 return 450000;
6634 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6635 return 540000;
6636 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6637 return 337500;
6638 else
6639 return 675000;
6640}
6641
6642static int haswell_get_display_clock_speed(struct drm_device *dev)
6643{
6644 struct drm_i915_private *dev_priv = dev->dev_private;
6645 uint32_t lcpll = I915_READ(LCPLL_CTL);
6646 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6647
6648 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6649 return 800000;
6650 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6651 return 450000;
6652 else if (freq == LCPLL_CLK_FREQ_450)
6653 return 450000;
6654 else if (IS_HSW_ULT(dev))
6655 return 337500;
6656 else
6657 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006658}
6659
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006660static int valleyview_get_display_clock_speed(struct drm_device *dev)
6661{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006662 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6663 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006664}
6665
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006666static int ilk_get_display_clock_speed(struct drm_device *dev)
6667{
6668 return 450000;
6669}
6670
Jesse Barnese70236a2009-09-21 10:42:27 -07006671static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006672{
Jesse Barnese70236a2009-09-21 10:42:27 -07006673 return 400000;
6674}
Jesse Barnes79e53942008-11-07 14:24:08 -08006675
Jesse Barnese70236a2009-09-21 10:42:27 -07006676static int i915_get_display_clock_speed(struct drm_device *dev)
6677{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006678 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006679}
Jesse Barnes79e53942008-11-07 14:24:08 -08006680
Jesse Barnese70236a2009-09-21 10:42:27 -07006681static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6682{
6683 return 200000;
6684}
Jesse Barnes79e53942008-11-07 14:24:08 -08006685
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006686static int pnv_get_display_clock_speed(struct drm_device *dev)
6687{
6688 u16 gcfgc = 0;
6689
6690 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6691
6692 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6693 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006694 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006695 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006696 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006697 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006698 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006699 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6700 return 200000;
6701 default:
6702 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6703 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006704 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006705 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006706 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006707 }
6708}
6709
Jesse Barnese70236a2009-09-21 10:42:27 -07006710static int i915gm_get_display_clock_speed(struct drm_device *dev)
6711{
6712 u16 gcfgc = 0;
6713
6714 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6715
6716 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006717 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006718 else {
6719 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6720 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006721 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006722 default:
6723 case GC_DISPLAY_CLOCK_190_200_MHZ:
6724 return 190000;
6725 }
6726 }
6727}
Jesse Barnes79e53942008-11-07 14:24:08 -08006728
Jesse Barnese70236a2009-09-21 10:42:27 -07006729static int i865_get_display_clock_speed(struct drm_device *dev)
6730{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006731 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006732}
6733
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006734static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006735{
6736 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006737
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006738 /*
6739 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6740 * encoding is different :(
6741 * FIXME is this the right way to detect 852GM/852GMV?
6742 */
6743 if (dev->pdev->revision == 0x1)
6744 return 133333;
6745
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006746 pci_bus_read_config_word(dev->pdev->bus,
6747 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6748
Jesse Barnese70236a2009-09-21 10:42:27 -07006749 /* Assume that the hardware is in the high speed state. This
6750 * should be the default.
6751 */
6752 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6753 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006754 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006755 case GC_CLOCK_100_200:
6756 return 200000;
6757 case GC_CLOCK_166_250:
6758 return 250000;
6759 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006761 case GC_CLOCK_133_266:
6762 case GC_CLOCK_133_266_2:
6763 case GC_CLOCK_166_266:
6764 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006765 }
6766
6767 /* Shouldn't happen */
6768 return 0;
6769}
6770
6771static int i830_get_display_clock_speed(struct drm_device *dev)
6772{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006774}
6775
Ville Syrjälä34edce22015-05-22 11:22:33 +03006776static unsigned int intel_hpll_vco(struct drm_device *dev)
6777{
6778 struct drm_i915_private *dev_priv = dev->dev_private;
6779 static const unsigned int blb_vco[8] = {
6780 [0] = 3200000,
6781 [1] = 4000000,
6782 [2] = 5333333,
6783 [3] = 4800000,
6784 [4] = 6400000,
6785 };
6786 static const unsigned int pnv_vco[8] = {
6787 [0] = 3200000,
6788 [1] = 4000000,
6789 [2] = 5333333,
6790 [3] = 4800000,
6791 [4] = 2666667,
6792 };
6793 static const unsigned int cl_vco[8] = {
6794 [0] = 3200000,
6795 [1] = 4000000,
6796 [2] = 5333333,
6797 [3] = 6400000,
6798 [4] = 3333333,
6799 [5] = 3566667,
6800 [6] = 4266667,
6801 };
6802 static const unsigned int elk_vco[8] = {
6803 [0] = 3200000,
6804 [1] = 4000000,
6805 [2] = 5333333,
6806 [3] = 4800000,
6807 };
6808 static const unsigned int ctg_vco[8] = {
6809 [0] = 3200000,
6810 [1] = 4000000,
6811 [2] = 5333333,
6812 [3] = 6400000,
6813 [4] = 2666667,
6814 [5] = 4266667,
6815 };
6816 const unsigned int *vco_table;
6817 unsigned int vco;
6818 uint8_t tmp = 0;
6819
6820 /* FIXME other chipsets? */
6821 if (IS_GM45(dev))
6822 vco_table = ctg_vco;
6823 else if (IS_G4X(dev))
6824 vco_table = elk_vco;
6825 else if (IS_CRESTLINE(dev))
6826 vco_table = cl_vco;
6827 else if (IS_PINEVIEW(dev))
6828 vco_table = pnv_vco;
6829 else if (IS_G33(dev))
6830 vco_table = blb_vco;
6831 else
6832 return 0;
6833
6834 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6835
6836 vco = vco_table[tmp & 0x7];
6837 if (vco == 0)
6838 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6839 else
6840 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6841
6842 return vco;
6843}
6844
6845static int gm45_get_display_clock_speed(struct drm_device *dev)
6846{
6847 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6848 uint16_t tmp = 0;
6849
6850 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6851
6852 cdclk_sel = (tmp >> 12) & 0x1;
6853
6854 switch (vco) {
6855 case 2666667:
6856 case 4000000:
6857 case 5333333:
6858 return cdclk_sel ? 333333 : 222222;
6859 case 3200000:
6860 return cdclk_sel ? 320000 : 228571;
6861 default:
6862 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6863 return 222222;
6864 }
6865}
6866
6867static int i965gm_get_display_clock_speed(struct drm_device *dev)
6868{
6869 static const uint8_t div_3200[] = { 16, 10, 8 };
6870 static const uint8_t div_4000[] = { 20, 12, 10 };
6871 static const uint8_t div_5333[] = { 24, 16, 14 };
6872 const uint8_t *div_table;
6873 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6874 uint16_t tmp = 0;
6875
6876 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6877
6878 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6879
6880 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6881 goto fail;
6882
6883 switch (vco) {
6884 case 3200000:
6885 div_table = div_3200;
6886 break;
6887 case 4000000:
6888 div_table = div_4000;
6889 break;
6890 case 5333333:
6891 div_table = div_5333;
6892 break;
6893 default:
6894 goto fail;
6895 }
6896
6897 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6898
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006899fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006900 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6901 return 200000;
6902}
6903
6904static int g33_get_display_clock_speed(struct drm_device *dev)
6905{
6906 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6907 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6908 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6909 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6910 const uint8_t *div_table;
6911 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6912 uint16_t tmp = 0;
6913
6914 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6915
6916 cdclk_sel = (tmp >> 4) & 0x7;
6917
6918 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6919 goto fail;
6920
6921 switch (vco) {
6922 case 3200000:
6923 div_table = div_3200;
6924 break;
6925 case 4000000:
6926 div_table = div_4000;
6927 break;
6928 case 4800000:
6929 div_table = div_4800;
6930 break;
6931 case 5333333:
6932 div_table = div_5333;
6933 break;
6934 default:
6935 goto fail;
6936 }
6937
6938 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6939
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006940fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006941 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6942 return 190476;
6943}
6944
Zhenyu Wang2c072452009-06-05 15:38:42 +08006945static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006946intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006947{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006948 while (*num > DATA_LINK_M_N_MASK ||
6949 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006950 *num >>= 1;
6951 *den >>= 1;
6952 }
6953}
6954
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006955static void compute_m_n(unsigned int m, unsigned int n,
6956 uint32_t *ret_m, uint32_t *ret_n)
6957{
6958 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6959 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6960 intel_reduce_m_n_ratio(ret_m, ret_n);
6961}
6962
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006963void
6964intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6965 int pixel_clock, int link_clock,
6966 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006967{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006968 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006969
6970 compute_m_n(bits_per_pixel * pixel_clock,
6971 link_clock * nlanes * 8,
6972 &m_n->gmch_m, &m_n->gmch_n);
6973
6974 compute_m_n(pixel_clock, link_clock,
6975 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006976}
6977
Chris Wilsona7615032011-01-12 17:04:08 +00006978static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6979{
Jani Nikulad330a952014-01-21 11:24:25 +02006980 if (i915.panel_use_ssc >= 0)
6981 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006982 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006983 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006984}
6985
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006986static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006987{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006988 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006989}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006990
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006991static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6992{
6993 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006994}
6995
Daniel Vetterf47709a2013-03-28 10:42:02 +01006996static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006998 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006999{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007000 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007001 u32 fp, fp2 = 0;
7002
7003 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007004 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007005 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007006 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007007 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007008 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007009 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007010 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007011 }
7012
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007013 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007014
Daniel Vetterf47709a2013-03-28 10:42:02 +01007015 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007016 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007017 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007018 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007019 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007020 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007021 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007022 }
7023}
7024
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007025static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7026 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007027{
7028 u32 reg_val;
7029
7030 /*
7031 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7032 * and set it to a reasonable value instead.
7033 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007034 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007035 reg_val &= 0xffffff00;
7036 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007038
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007040 reg_val &= 0x8cffffff;
7041 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007042 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007043
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007044 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007045 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007046 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007047
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007048 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007049 reg_val &= 0x00ffffff;
7050 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007051 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007052}
7053
Daniel Vetterb5518422013-05-03 11:49:48 +02007054static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7055 struct intel_link_m_n *m_n)
7056{
7057 struct drm_device *dev = crtc->base.dev;
7058 struct drm_i915_private *dev_priv = dev->dev_private;
7059 int pipe = crtc->pipe;
7060
Daniel Vettere3b95f12013-05-03 11:49:49 +02007061 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7062 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7063 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7064 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007065}
7066
7067static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007068 struct intel_link_m_n *m_n,
7069 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007070{
7071 struct drm_device *dev = crtc->base.dev;
7072 struct drm_i915_private *dev_priv = dev->dev_private;
7073 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007074 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007075
7076 if (INTEL_INFO(dev)->gen >= 5) {
7077 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7078 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7079 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7080 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007081 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7082 * for gen < 8) and if DRRS is supported (to make sure the
7083 * registers are not unnecessarily accessed).
7084 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307085 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007086 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007087 I915_WRITE(PIPE_DATA_M2(transcoder),
7088 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7089 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7090 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7091 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7092 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007093 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007094 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7095 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7096 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7097 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007098 }
7099}
7100
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307101void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007102{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307103 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7104
7105 if (m_n == M1_N1) {
7106 dp_m_n = &crtc->config->dp_m_n;
7107 dp_m2_n2 = &crtc->config->dp_m2_n2;
7108 } else if (m_n == M2_N2) {
7109
7110 /*
7111 * M2_N2 registers are not supported. Hence m2_n2 divider value
7112 * needs to be programmed into M1_N1.
7113 */
7114 dp_m_n = &crtc->config->dp_m2_n2;
7115 } else {
7116 DRM_ERROR("Unsupported divider value\n");
7117 return;
7118 }
7119
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007120 if (crtc->config->has_pch_encoder)
7121 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007122 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307123 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007124}
7125
Daniel Vetter251ac862015-06-18 10:30:24 +02007126static void vlv_compute_dpll(struct intel_crtc *crtc,
7127 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007128{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007129 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007130 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007131 if (crtc->pipe != PIPE_A)
7132 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007133
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007134 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007135 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007136 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7137 DPLL_EXT_BUFFER_ENABLE_VLV;
7138
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007139 pipe_config->dpll_hw_state.dpll_md =
7140 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7141}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007142
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007143static void chv_compute_dpll(struct intel_crtc *crtc,
7144 struct intel_crtc_state *pipe_config)
7145{
7146 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007147 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007148 if (crtc->pipe != PIPE_A)
7149 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7150
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007151 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007152 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007153 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7154
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007155 pipe_config->dpll_hw_state.dpll_md =
7156 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007157}
7158
Ville Syrjäläd288f652014-10-28 13:20:22 +02007159static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007160 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007161{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007162 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007163 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007164 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007165 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007166 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007167 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007168
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007169 /* Enable Refclk */
7170 I915_WRITE(DPLL(pipe),
7171 pipe_config->dpll_hw_state.dpll &
7172 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7173
7174 /* No need to actually set up the DPLL with DSI */
7175 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7176 return;
7177
Ville Syrjäläa5805162015-05-26 20:42:30 +03007178 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007179
Ville Syrjäläd288f652014-10-28 13:20:22 +02007180 bestn = pipe_config->dpll.n;
7181 bestm1 = pipe_config->dpll.m1;
7182 bestm2 = pipe_config->dpll.m2;
7183 bestp1 = pipe_config->dpll.p1;
7184 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007185
Jesse Barnes89b667f2013-04-18 14:51:36 -07007186 /* See eDP HDMI DPIO driver vbios notes doc */
7187
7188 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007189 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007190 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007191
7192 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007193 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007194
7195 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007196 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007197 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007198 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007199
7200 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007201 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007202
7203 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007204 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7205 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7206 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007207 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007208
7209 /*
7210 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7211 * but we don't support that).
7212 * Note: don't use the DAC post divider as it seems unstable.
7213 */
7214 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007215 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007216
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007217 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007219
Jesse Barnes89b667f2013-04-18 14:51:36 -07007220 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007222 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7223 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007224 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007225 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007229
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007230 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007232 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007233 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007234 0x0df40000);
7235 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007236 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007237 0x0df70000);
7238 } else { /* HDMI or VGA */
7239 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007241 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242 0x0df70000);
7243 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007244 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245 0x0df40000);
7246 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007250 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7251 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007256 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007257}
7258
Ville Syrjäläd288f652014-10-28 13:20:22 +02007259static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007260 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007261{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007262 struct drm_device *dev = crtc->base.dev;
7263 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007264 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007265 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307266 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007267 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307268 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307269 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007270
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007271 /* Enable Refclk and SSC */
7272 I915_WRITE(DPLL(pipe),
7273 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7274
7275 /* No need to actually set up the DPLL with DSI */
7276 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7277 return;
7278
Ville Syrjäläd288f652014-10-28 13:20:22 +02007279 bestn = pipe_config->dpll.n;
7280 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7281 bestm1 = pipe_config->dpll.m1;
7282 bestm2 = pipe_config->dpll.m2 >> 22;
7283 bestp1 = pipe_config->dpll.p1;
7284 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307285 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307286 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307287 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007288
Ville Syrjäläa5805162015-05-26 20:42:30 +03007289 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007290
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007291 /* p1 and p2 divider */
7292 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7293 5 << DPIO_CHV_S1_DIV_SHIFT |
7294 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7295 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7296 1 << DPIO_CHV_K_DIV_SHIFT);
7297
7298 /* Feedback post-divider - m2 */
7299 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7300
7301 /* Feedback refclk divider - n and m1 */
7302 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7303 DPIO_CHV_M1_DIV_BY_2 |
7304 1 << DPIO_CHV_N_DIV_SHIFT);
7305
7306 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007307 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007308
7309 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307310 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7311 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7312 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7313 if (bestm2_frac)
7314 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7315 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007316
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307317 /* Program digital lock detect threshold */
7318 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7319 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7320 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7321 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7322 if (!bestm2_frac)
7323 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7324 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7325
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007326 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307327 if (vco == 5400000) {
7328 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7329 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7330 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7331 tribuf_calcntr = 0x9;
7332 } else if (vco <= 6200000) {
7333 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7334 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7335 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7336 tribuf_calcntr = 0x9;
7337 } else if (vco <= 6480000) {
7338 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7339 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7340 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7341 tribuf_calcntr = 0x8;
7342 } else {
7343 /* Not supported. Apply the same limits as in the max case */
7344 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7345 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7346 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7347 tribuf_calcntr = 0;
7348 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007349 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7350
Ville Syrjälä968040b2015-03-11 22:52:08 +02007351 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7353 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7354 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7355
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356 /* AFC Recal */
7357 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7358 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7359 DPIO_AFC_RECAL);
7360
Ville Syrjäläa5805162015-05-26 20:42:30 +03007361 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007362}
7363
Ville Syrjäläd288f652014-10-28 13:20:22 +02007364/**
7365 * vlv_force_pll_on - forcibly enable just the PLL
7366 * @dev_priv: i915 private structure
7367 * @pipe: pipe PLL to enable
7368 * @dpll: PLL configuration
7369 *
7370 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7371 * in cases where we need the PLL enabled even when @pipe is not going to
7372 * be enabled.
7373 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007374int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7375 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376{
7377 struct intel_crtc *crtc =
7378 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007379 struct intel_crtc_state *pipe_config;
7380
7381 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7382 if (!pipe_config)
7383 return -ENOMEM;
7384
7385 pipe_config->base.crtc = &crtc->base;
7386 pipe_config->pixel_multiplier = 1;
7387 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007388
7389 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007390 chv_compute_dpll(crtc, pipe_config);
7391 chv_prepare_pll(crtc, pipe_config);
7392 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007393 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007394 vlv_compute_dpll(crtc, pipe_config);
7395 vlv_prepare_pll(crtc, pipe_config);
7396 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007397 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007398
7399 kfree(pipe_config);
7400
7401 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007402}
7403
7404/**
7405 * vlv_force_pll_off - forcibly disable just the PLL
7406 * @dev_priv: i915 private structure
7407 * @pipe: pipe PLL to disable
7408 *
7409 * Disable the PLL for @pipe. To be used in cases where we need
7410 * the PLL enabled even when @pipe is not going to be enabled.
7411 */
7412void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7413{
7414 if (IS_CHERRYVIEW(dev))
7415 chv_disable_pll(to_i915(dev), pipe);
7416 else
7417 vlv_disable_pll(to_i915(dev), pipe);
7418}
7419
Daniel Vetter251ac862015-06-18 10:30:24 +02007420static void i9xx_compute_dpll(struct intel_crtc *crtc,
7421 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007422 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007423{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007424 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007425 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007426 u32 dpll;
7427 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007428 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007429
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007430 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307431
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007432 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7433 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007434
7435 dpll = DPLL_VGA_MODE_DIS;
7436
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007437 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007438 dpll |= DPLLB_MODE_LVDS;
7439 else
7440 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007441
Daniel Vetteref1b4602013-06-01 17:17:04 +02007442 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007443 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007444 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007445 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007446
7447 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007448 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007449
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007450 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007451 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007452
7453 /* compute bitmask from p1 value */
7454 if (IS_PINEVIEW(dev))
7455 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7456 else {
7457 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7458 if (IS_G4X(dev) && reduced_clock)
7459 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7460 }
7461 switch (clock->p2) {
7462 case 5:
7463 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7464 break;
7465 case 7:
7466 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7467 break;
7468 case 10:
7469 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7470 break;
7471 case 14:
7472 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7473 break;
7474 }
7475 if (INTEL_INFO(dev)->gen >= 4)
7476 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7477
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007478 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007479 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007480 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007481 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007482 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7483 else
7484 dpll |= PLL_REF_INPUT_DREFCLK;
7485
7486 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007487 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007488
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007489 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007491 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493 }
7494}
7495
Daniel Vetter251ac862015-06-18 10:30:24 +02007496static void i8xx_compute_dpll(struct intel_crtc *crtc,
7497 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007498 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007499{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007500 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007503 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007505 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307506
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 dpll = DPLL_VGA_MODE_DIS;
7508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007509 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7511 } else {
7512 if (clock->p1 == 2)
7513 dpll |= PLL_P1_DIVIDE_BY_TWO;
7514 else
7515 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7516 if (clock->p2 == 4)
7517 dpll |= PLL_P2_DIVIDE_BY_4;
7518 }
7519
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007520 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007521 dpll |= DPLL_DVO_2X_MODE;
7522
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007523 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007524 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7526 else
7527 dpll |= PLL_REF_INPUT_DREFCLK;
7528
7529 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007531}
7532
Daniel Vetter8a654f32013-06-01 17:16:22 +02007533static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007534{
7535 struct drm_device *dev = intel_crtc->base.dev;
7536 struct drm_i915_private *dev_priv = dev->dev_private;
7537 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007538 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007539 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007540 uint32_t crtc_vtotal, crtc_vblank_end;
7541 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007542
7543 /* We need to be careful not to changed the adjusted mode, for otherwise
7544 * the hw state checker will get angry at the mismatch. */
7545 crtc_vtotal = adjusted_mode->crtc_vtotal;
7546 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007547
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007548 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007549 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007550 crtc_vtotal -= 1;
7551 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007552
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007553 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007554 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7555 else
7556 vsyncshift = adjusted_mode->crtc_hsync_start -
7557 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007558 if (vsyncshift < 0)
7559 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007560 }
7561
7562 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007563 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007564
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007565 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007566 (adjusted_mode->crtc_hdisplay - 1) |
7567 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007568 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007569 (adjusted_mode->crtc_hblank_start - 1) |
7570 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007571 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007572 (adjusted_mode->crtc_hsync_start - 1) |
7573 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7574
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007575 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007576 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007577 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007578 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007579 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007580 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007581 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007582 (adjusted_mode->crtc_vsync_start - 1) |
7583 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7584
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007585 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7586 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7587 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7588 * bits. */
7589 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7590 (pipe == PIPE_B || pipe == PIPE_C))
7591 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7592
Jani Nikulabc58be62016-03-18 17:05:39 +02007593}
7594
7595static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7596{
7597 struct drm_device *dev = intel_crtc->base.dev;
7598 struct drm_i915_private *dev_priv = dev->dev_private;
7599 enum pipe pipe = intel_crtc->pipe;
7600
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007601 /* pipesrc controls the size that is scaled from, which should
7602 * always be the user's requested size.
7603 */
7604 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007605 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7606 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007607}
7608
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007609static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007610 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007611{
7612 struct drm_device *dev = crtc->base.dev;
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7615 uint32_t tmp;
7616
7617 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007618 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7619 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007620 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007621 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7622 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007623 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007624 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7625 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007626
7627 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007628 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7629 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007630 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007631 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7632 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007633 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007634 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7635 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007636
7637 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007638 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7639 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7640 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007641 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007642}
7643
7644static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7645 struct intel_crtc_state *pipe_config)
7646{
7647 struct drm_device *dev = crtc->base.dev;
7648 struct drm_i915_private *dev_priv = dev->dev_private;
7649 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007650
7651 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007652 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7653 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7654
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007655 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7656 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007657}
7658
Daniel Vetterf6a83282014-02-11 15:28:57 -08007659void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007660 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007661{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007662 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7663 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7664 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7665 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007666
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007667 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7668 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7669 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7670 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007671
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007672 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007673 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007674
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007675 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7676 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007677
7678 mode->hsync = drm_mode_hsync(mode);
7679 mode->vrefresh = drm_mode_vrefresh(mode);
7680 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007681}
7682
Daniel Vetter84b046f2013-02-19 18:48:54 +01007683static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7684{
7685 struct drm_device *dev = intel_crtc->base.dev;
7686 struct drm_i915_private *dev_priv = dev->dev_private;
7687 uint32_t pipeconf;
7688
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007689 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007690
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007691 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7692 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7693 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007694
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007695 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007696 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007697
Daniel Vetterff9ce462013-04-24 14:57:17 +02007698 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007699 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007700 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007701 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007702 pipeconf |= PIPECONF_DITHER_EN |
7703 PIPECONF_DITHER_TYPE_SP;
7704
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007705 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007706 case 18:
7707 pipeconf |= PIPECONF_6BPC;
7708 break;
7709 case 24:
7710 pipeconf |= PIPECONF_8BPC;
7711 break;
7712 case 30:
7713 pipeconf |= PIPECONF_10BPC;
7714 break;
7715 default:
7716 /* Case prevented by intel_choose_pipe_bpp_dither. */
7717 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007718 }
7719 }
7720
7721 if (HAS_PIPE_CXSR(dev)) {
7722 if (intel_crtc->lowfreq_avail) {
7723 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7724 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7725 } else {
7726 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007727 }
7728 }
7729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007730 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007731 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007732 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007733 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7734 else
7735 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7736 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007737 pipeconf |= PIPECONF_PROGRESSIVE;
7738
Wayne Boyer666a4532015-12-09 12:29:35 -08007739 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7740 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007741 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007742
Daniel Vetter84b046f2013-02-19 18:48:54 +01007743 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7744 POSTING_READ(PIPECONF(intel_crtc->pipe));
7745}
7746
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007747static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7748 struct intel_crtc_state *crtc_state)
7749{
7750 struct drm_device *dev = crtc->base.dev;
7751 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007752 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007753 int refclk = 48000;
7754
7755 memset(&crtc_state->dpll_hw_state, 0,
7756 sizeof(crtc_state->dpll_hw_state));
7757
7758 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7759 if (intel_panel_use_ssc(dev_priv)) {
7760 refclk = dev_priv->vbt.lvds_ssc_freq;
7761 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7762 }
7763
7764 limit = &intel_limits_i8xx_lvds;
7765 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7766 limit = &intel_limits_i8xx_dvo;
7767 } else {
7768 limit = &intel_limits_i8xx_dac;
7769 }
7770
7771 if (!crtc_state->clock_set &&
7772 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7773 refclk, NULL, &crtc_state->dpll)) {
7774 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7775 return -EINVAL;
7776 }
7777
7778 i8xx_compute_dpll(crtc, crtc_state, NULL);
7779
7780 return 0;
7781}
7782
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007783static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7784 struct intel_crtc_state *crtc_state)
7785{
7786 struct drm_device *dev = crtc->base.dev;
7787 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007788 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007789 int refclk = 96000;
7790
7791 memset(&crtc_state->dpll_hw_state, 0,
7792 sizeof(crtc_state->dpll_hw_state));
7793
7794 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7795 if (intel_panel_use_ssc(dev_priv)) {
7796 refclk = dev_priv->vbt.lvds_ssc_freq;
7797 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7798 }
7799
7800 if (intel_is_dual_link_lvds(dev))
7801 limit = &intel_limits_g4x_dual_channel_lvds;
7802 else
7803 limit = &intel_limits_g4x_single_channel_lvds;
7804 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7805 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7806 limit = &intel_limits_g4x_hdmi;
7807 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7808 limit = &intel_limits_g4x_sdvo;
7809 } else {
7810 /* The option is for other outputs */
7811 limit = &intel_limits_i9xx_sdvo;
7812 }
7813
7814 if (!crtc_state->clock_set &&
7815 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7816 refclk, NULL, &crtc_state->dpll)) {
7817 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7818 return -EINVAL;
7819 }
7820
7821 i9xx_compute_dpll(crtc, crtc_state, NULL);
7822
7823 return 0;
7824}
7825
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007826static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7827 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007828{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007829 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007831 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007832 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007834 memset(&crtc_state->dpll_hw_state, 0,
7835 sizeof(crtc_state->dpll_hw_state));
7836
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007837 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7838 if (intel_panel_use_ssc(dev_priv)) {
7839 refclk = dev_priv->vbt.lvds_ssc_freq;
7840 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007842
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007843 limit = &intel_limits_pineview_lvds;
7844 } else {
7845 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007846 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007847
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007848 if (!crtc_state->clock_set &&
7849 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7850 refclk, NULL, &crtc_state->dpll)) {
7851 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7852 return -EINVAL;
7853 }
7854
7855 i9xx_compute_dpll(crtc, crtc_state, NULL);
7856
7857 return 0;
7858}
7859
7860static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7861 struct intel_crtc_state *crtc_state)
7862{
7863 struct drm_device *dev = crtc->base.dev;
7864 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007865 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007866 int refclk = 96000;
7867
7868 memset(&crtc_state->dpll_hw_state, 0,
7869 sizeof(crtc_state->dpll_hw_state));
7870
7871 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7872 if (intel_panel_use_ssc(dev_priv)) {
7873 refclk = dev_priv->vbt.lvds_ssc_freq;
7874 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007876
7877 limit = &intel_limits_i9xx_lvds;
7878 } else {
7879 limit = &intel_limits_i9xx_sdvo;
7880 }
7881
7882 if (!crtc_state->clock_set &&
7883 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7884 refclk, NULL, &crtc_state->dpll)) {
7885 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7886 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007887 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007888
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007889 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007890
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007891 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007892}
7893
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007894static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7895 struct intel_crtc_state *crtc_state)
7896{
7897 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007898 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007899
7900 memset(&crtc_state->dpll_hw_state, 0,
7901 sizeof(crtc_state->dpll_hw_state));
7902
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007903 if (!crtc_state->clock_set &&
7904 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7905 refclk, NULL, &crtc_state->dpll)) {
7906 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7907 return -EINVAL;
7908 }
7909
7910 chv_compute_dpll(crtc, crtc_state);
7911
7912 return 0;
7913}
7914
7915static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7916 struct intel_crtc_state *crtc_state)
7917{
7918 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007919 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007920
7921 memset(&crtc_state->dpll_hw_state, 0,
7922 sizeof(crtc_state->dpll_hw_state));
7923
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007924 if (!crtc_state->clock_set &&
7925 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7926 refclk, NULL, &crtc_state->dpll)) {
7927 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7928 return -EINVAL;
7929 }
7930
7931 vlv_compute_dpll(crtc, crtc_state);
7932
7933 return 0;
7934}
7935
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007936static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007937 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007938{
7939 struct drm_device *dev = crtc->base.dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 uint32_t tmp;
7942
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007943 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7944 return;
7945
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007946 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007947 if (!(tmp & PFIT_ENABLE))
7948 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007949
Daniel Vetter06922822013-07-11 13:35:40 +02007950 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007951 if (INTEL_INFO(dev)->gen < 4) {
7952 if (crtc->pipe != PIPE_B)
7953 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007954 } else {
7955 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7956 return;
7957 }
7958
Daniel Vetter06922822013-07-11 13:35:40 +02007959 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007960 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007961}
7962
Jesse Barnesacbec812013-09-20 11:29:32 -07007963static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007964 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007965{
7966 struct drm_device *dev = crtc->base.dev;
7967 struct drm_i915_private *dev_priv = dev->dev_private;
7968 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007969 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007970 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007971 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007972
Ville Syrjäläb5219732016-03-15 16:40:01 +02007973 /* In case of DSI, DPLL will not be used */
7974 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307975 return;
7976
Ville Syrjäläa5805162015-05-26 20:42:30 +03007977 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007978 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007979 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007980
7981 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7982 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7983 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7984 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7985 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7986
Imre Deakdccbea32015-06-22 23:35:51 +03007987 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007988}
7989
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007990static void
7991i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7992 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993{
7994 struct drm_device *dev = crtc->base.dev;
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 u32 val, base, offset;
7997 int pipe = crtc->pipe, plane = crtc->plane;
7998 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007999 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008001 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002
Damien Lespiau42a7b082015-02-05 19:35:13 +00008003 val = I915_READ(DSPCNTR(plane));
8004 if (!(val & DISPLAY_PLANE_ENABLE))
8005 return;
8006
Damien Lespiaud9806c92015-01-21 14:07:19 +00008007 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008008 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009 DRM_DEBUG_KMS("failed to alloc fb\n");
8010 return;
8011 }
8012
Damien Lespiau1b842c82015-01-21 13:50:54 +00008013 fb = &intel_fb->base;
8014
Daniel Vetter18c52472015-02-10 17:16:09 +00008015 if (INTEL_INFO(dev)->gen >= 4) {
8016 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008017 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008018 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8019 }
8020 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008021
8022 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008023 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008024 fb->pixel_format = fourcc;
8025 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008026
8027 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008028 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008029 offset = I915_READ(DSPTILEOFF(plane));
8030 else
8031 offset = I915_READ(DSPLINOFF(plane));
8032 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8033 } else {
8034 base = I915_READ(DSPADDR(plane));
8035 }
8036 plane_config->base = base;
8037
8038 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008039 fb->width = ((val >> 16) & 0xfff) + 1;
8040 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008041
8042 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008043 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008044
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008045 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008046 fb->pixel_format,
8047 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008048
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008049 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008050
Damien Lespiau2844a922015-01-20 12:51:48 +00008051 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8052 pipe_name(pipe), plane, fb->width, fb->height,
8053 fb->bits_per_pixel, base, fb->pitches[0],
8054 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008055
Damien Lespiau2d140302015-02-05 17:22:18 +00008056 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057}
8058
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008059static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008060 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008061{
8062 struct drm_device *dev = crtc->base.dev;
8063 struct drm_i915_private *dev_priv = dev->dev_private;
8064 int pipe = pipe_config->cpu_transcoder;
8065 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008066 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008067 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008068 int refclk = 100000;
8069
Ville Syrjäläb5219732016-03-15 16:40:01 +02008070 /* In case of DSI, DPLL will not be used */
8071 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8072 return;
8073
Ville Syrjäläa5805162015-05-26 20:42:30 +03008074 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008075 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8076 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8077 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8078 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008079 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008080 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008081
8082 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008083 clock.m2 = (pll_dw0 & 0xff) << 22;
8084 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8085 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008086 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8087 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8088 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8089
Imre Deakdccbea32015-06-22 23:35:51 +03008090 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008091}
8092
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008093static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008094 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008095{
8096 struct drm_device *dev = crtc->base.dev;
8097 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008098 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008099 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008100 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008101
Imre Deak17290502016-02-12 18:55:11 +02008102 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8103 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008104 return false;
8105
Daniel Vettere143a212013-07-04 12:01:15 +02008106 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008107 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008108
Imre Deak17290502016-02-12 18:55:11 +02008109 ret = false;
8110
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008111 tmp = I915_READ(PIPECONF(crtc->pipe));
8112 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008113 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008114
Wayne Boyer666a4532015-12-09 12:29:35 -08008115 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008116 switch (tmp & PIPECONF_BPC_MASK) {
8117 case PIPECONF_6BPC:
8118 pipe_config->pipe_bpp = 18;
8119 break;
8120 case PIPECONF_8BPC:
8121 pipe_config->pipe_bpp = 24;
8122 break;
8123 case PIPECONF_10BPC:
8124 pipe_config->pipe_bpp = 30;
8125 break;
8126 default:
8127 break;
8128 }
8129 }
8130
Wayne Boyer666a4532015-12-09 12:29:35 -08008131 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8132 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008133 pipe_config->limited_color_range = true;
8134
Ville Syrjälä282740f2013-09-04 18:30:03 +03008135 if (INTEL_INFO(dev)->gen < 4)
8136 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8137
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008138 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008139 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008140
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008141 i9xx_get_pfit_config(crtc, pipe_config);
8142
Daniel Vetter6c49f242013-06-06 12:45:25 +02008143 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008144 /* No way to read it out on pipes B and C */
8145 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8146 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8147 else
8148 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008149 pipe_config->pixel_multiplier =
8150 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8151 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008152 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008153 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8154 tmp = I915_READ(DPLL(crtc->pipe));
8155 pipe_config->pixel_multiplier =
8156 ((tmp & SDVO_MULTIPLIER_MASK)
8157 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8158 } else {
8159 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8160 * port and will be fixed up in the encoder->get_config
8161 * function. */
8162 pipe_config->pixel_multiplier = 1;
8163 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008164 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008165 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008166 /*
8167 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8168 * on 830. Filter it out here so that we don't
8169 * report errors due to that.
8170 */
8171 if (IS_I830(dev))
8172 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8173
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008174 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8175 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008176 } else {
8177 /* Mask out read-only status bits. */
8178 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8179 DPLL_PORTC_READY_MASK |
8180 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008181 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008182
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008183 if (IS_CHERRYVIEW(dev))
8184 chv_crtc_clock_get(crtc, pipe_config);
8185 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008186 vlv_crtc_clock_get(crtc, pipe_config);
8187 else
8188 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008189
Ville Syrjälä0f646142015-08-26 19:39:18 +03008190 /*
8191 * Normally the dotclock is filled in by the encoder .get_config()
8192 * but in case the pipe is enabled w/o any ports we need a sane
8193 * default.
8194 */
8195 pipe_config->base.adjusted_mode.crtc_clock =
8196 pipe_config->port_clock / pipe_config->pixel_multiplier;
8197
Imre Deak17290502016-02-12 18:55:11 +02008198 ret = true;
8199
8200out:
8201 intel_display_power_put(dev_priv, power_domain);
8202
8203 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008204}
8205
Paulo Zanonidde86e22012-12-01 12:04:25 -02008206static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008207{
8208 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008209 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008210 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008211 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008212 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008213 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008214 bool has_ck505 = false;
8215 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008216
8217 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008218 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008219 switch (encoder->type) {
8220 case INTEL_OUTPUT_LVDS:
8221 has_panel = true;
8222 has_lvds = true;
8223 break;
8224 case INTEL_OUTPUT_EDP:
8225 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008226 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008227 has_cpu_edp = true;
8228 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008229 default:
8230 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008231 }
8232 }
8233
Keith Packard99eb6a02011-09-26 14:29:12 -07008234 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008235 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008236 can_ssc = has_ck505;
8237 } else {
8238 has_ck505 = false;
8239 can_ssc = true;
8240 }
8241
Imre Deak2de69052013-05-08 13:14:04 +03008242 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8243 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008244
8245 /* Ironlake: try to setup display ref clock before DPLL
8246 * enabling. This is only under driver's control after
8247 * PCH B stepping, previous chipset stepping should be
8248 * ignoring this setting.
8249 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 /* As we must carefully and slowly disable/enable each source in turn,
8253 * compute the final state we want first and check if we need to
8254 * make any changes at all.
8255 */
8256 final = val;
8257 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008260 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8262
8263 final &= ~DREF_SSC_SOURCE_MASK;
8264 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8265 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008266
Keith Packard199e5d72011-09-22 12:01:57 -07008267 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 final |= DREF_SSC_SOURCE_ENABLE;
8269
8270 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8271 final |= DREF_SSC1_ENABLE;
8272
8273 if (has_cpu_edp) {
8274 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8275 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8276 else
8277 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8278 } else
8279 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8280 } else {
8281 final |= DREF_SSC_SOURCE_DISABLE;
8282 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8283 }
8284
8285 if (final == val)
8286 return;
8287
8288 /* Always enable nonspread source */
8289 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8290
8291 if (has_ck505)
8292 val |= DREF_NONSPREAD_CK505_ENABLE;
8293 else
8294 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8295
8296 if (has_panel) {
8297 val &= ~DREF_SSC_SOURCE_MASK;
8298 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008299
Keith Packard199e5d72011-09-22 12:01:57 -07008300 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008301 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008302 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008304 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008306
8307 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008309 POSTING_READ(PCH_DREF_CONTROL);
8310 udelay(200);
8311
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008312 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008313
8314 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008315 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008316 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008317 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008318 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008319 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008321 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008323
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008325 POSTING_READ(PCH_DREF_CONTROL);
8326 udelay(200);
8327 } else {
8328 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8329
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008330 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008331
8332 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008333 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008334
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008335 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008336 POSTING_READ(PCH_DREF_CONTROL);
8337 udelay(200);
8338
8339 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008340 val &= ~DREF_SSC_SOURCE_MASK;
8341 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008342
8343 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008344 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008345
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008347 POSTING_READ(PCH_DREF_CONTROL);
8348 udelay(200);
8349 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008350
8351 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008352}
8353
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008354static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008355{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008356 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008358 tmp = I915_READ(SOUTH_CHICKEN2);
8359 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8360 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8363 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8364 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 tmp = I915_READ(SOUTH_CHICKEN2);
8367 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8368 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008369
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008370 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8371 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8372 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008373}
8374
8375/* WaMPhyProgramming:hsw */
8376static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8377{
8378 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379
8380 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8381 tmp &= ~(0xFF << 24);
8382 tmp |= (0x12 << 24);
8383 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8384
Paulo Zanonidde86e22012-12-01 12:04:25 -02008385 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8386 tmp |= (1 << 11);
8387 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8388
8389 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8390 tmp |= (1 << 11);
8391 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8392
Paulo Zanonidde86e22012-12-01 12:04:25 -02008393 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8394 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8395 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8396
8397 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8398 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8399 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8400
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008401 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8402 tmp &= ~(7 << 13);
8403 tmp |= (5 << 13);
8404 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008406 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8407 tmp &= ~(7 << 13);
8408 tmp |= (5 << 13);
8409 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
8411 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8412 tmp &= ~0xFF;
8413 tmp |= 0x1C;
8414 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8415
8416 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8417 tmp &= ~0xFF;
8418 tmp |= 0x1C;
8419 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8420
8421 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8422 tmp &= ~(0xFF << 16);
8423 tmp |= (0x1C << 16);
8424 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8425
8426 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8427 tmp &= ~(0xFF << 16);
8428 tmp |= (0x1C << 16);
8429 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8430
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008431 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8432 tmp |= (1 << 27);
8433 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008435 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8436 tmp |= (1 << 27);
8437 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008439 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8440 tmp &= ~(0xF << 28);
8441 tmp |= (4 << 28);
8442 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008444 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8445 tmp &= ~(0xF << 28);
8446 tmp |= (4 << 28);
8447 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008448}
8449
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008450/* Implements 3 different sequences from BSpec chapter "Display iCLK
8451 * Programming" based on the parameters passed:
8452 * - Sequence to enable CLKOUT_DP
8453 * - Sequence to enable CLKOUT_DP without spread
8454 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8455 */
8456static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8457 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008458{
8459 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008460 uint32_t reg, tmp;
8461
8462 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8463 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008464 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008465 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008466
Ville Syrjäläa5805162015-05-26 20:42:30 +03008467 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468
8469 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8470 tmp &= ~SBI_SSCCTL_DISABLE;
8471 tmp |= SBI_SSCCTL_PATHALT;
8472 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8473
8474 udelay(24);
8475
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008476 if (with_spread) {
8477 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8478 tmp &= ~SBI_SSCCTL_PATHALT;
8479 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008480
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008481 if (with_fdi) {
8482 lpt_reset_fdi_mphy(dev_priv);
8483 lpt_program_fdi_mphy(dev_priv);
8484 }
8485 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486
Ville Syrjäläc2699522015-08-27 23:55:59 +03008487 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008488 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8489 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8490 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008491
Ville Syrjäläa5805162015-05-26 20:42:30 +03008492 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008493}
8494
Paulo Zanoni47701c32013-07-23 11:19:25 -03008495/* Sequence to disable CLKOUT_DP */
8496static void lpt_disable_clkout_dp(struct drm_device *dev)
8497{
8498 struct drm_i915_private *dev_priv = dev->dev_private;
8499 uint32_t reg, tmp;
8500
Ville Syrjäläa5805162015-05-26 20:42:30 +03008501 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008502
Ville Syrjäläc2699522015-08-27 23:55:59 +03008503 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008504 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8505 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8506 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8507
8508 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8509 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8510 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8511 tmp |= SBI_SSCCTL_PATHALT;
8512 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8513 udelay(32);
8514 }
8515 tmp |= SBI_SSCCTL_DISABLE;
8516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8517 }
8518
Ville Syrjäläa5805162015-05-26 20:42:30 +03008519 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008520}
8521
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008522#define BEND_IDX(steps) ((50 + (steps)) / 5)
8523
8524static const uint16_t sscdivintphase[] = {
8525 [BEND_IDX( 50)] = 0x3B23,
8526 [BEND_IDX( 45)] = 0x3B23,
8527 [BEND_IDX( 40)] = 0x3C23,
8528 [BEND_IDX( 35)] = 0x3C23,
8529 [BEND_IDX( 30)] = 0x3D23,
8530 [BEND_IDX( 25)] = 0x3D23,
8531 [BEND_IDX( 20)] = 0x3E23,
8532 [BEND_IDX( 15)] = 0x3E23,
8533 [BEND_IDX( 10)] = 0x3F23,
8534 [BEND_IDX( 5)] = 0x3F23,
8535 [BEND_IDX( 0)] = 0x0025,
8536 [BEND_IDX( -5)] = 0x0025,
8537 [BEND_IDX(-10)] = 0x0125,
8538 [BEND_IDX(-15)] = 0x0125,
8539 [BEND_IDX(-20)] = 0x0225,
8540 [BEND_IDX(-25)] = 0x0225,
8541 [BEND_IDX(-30)] = 0x0325,
8542 [BEND_IDX(-35)] = 0x0325,
8543 [BEND_IDX(-40)] = 0x0425,
8544 [BEND_IDX(-45)] = 0x0425,
8545 [BEND_IDX(-50)] = 0x0525,
8546};
8547
8548/*
8549 * Bend CLKOUT_DP
8550 * steps -50 to 50 inclusive, in steps of 5
8551 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8552 * change in clock period = -(steps / 10) * 5.787 ps
8553 */
8554static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8555{
8556 uint32_t tmp;
8557 int idx = BEND_IDX(steps);
8558
8559 if (WARN_ON(steps % 5 != 0))
8560 return;
8561
8562 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8563 return;
8564
8565 mutex_lock(&dev_priv->sb_lock);
8566
8567 if (steps % 10 != 0)
8568 tmp = 0xAAAAAAAB;
8569 else
8570 tmp = 0x00000000;
8571 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8572
8573 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8574 tmp &= 0xffff0000;
8575 tmp |= sscdivintphase[idx];
8576 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8577
8578 mutex_unlock(&dev_priv->sb_lock);
8579}
8580
8581#undef BEND_IDX
8582
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008583static void lpt_init_pch_refclk(struct drm_device *dev)
8584{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008585 struct intel_encoder *encoder;
8586 bool has_vga = false;
8587
Damien Lespiaub2784e12014-08-05 11:29:37 +01008588 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008589 switch (encoder->type) {
8590 case INTEL_OUTPUT_ANALOG:
8591 has_vga = true;
8592 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008593 default:
8594 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008595 }
8596 }
8597
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008598 if (has_vga) {
8599 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008600 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008601 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008602 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008603 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008604}
8605
Paulo Zanonidde86e22012-12-01 12:04:25 -02008606/*
8607 * Initialize reference clocks when the driver loads
8608 */
8609void intel_init_pch_refclk(struct drm_device *dev)
8610{
8611 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8612 ironlake_init_pch_refclk(dev);
8613 else if (HAS_PCH_LPT(dev))
8614 lpt_init_pch_refclk(dev);
8615}
8616
Daniel Vetter6ff93602013-04-19 11:24:36 +02008617static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008618{
8619 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8621 int pipe = intel_crtc->pipe;
8622 uint32_t val;
8623
Daniel Vetter78114072013-06-13 00:54:57 +02008624 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008627 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008628 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008629 break;
8630 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008631 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008632 break;
8633 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008634 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008635 break;
8636 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008637 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008638 break;
8639 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008640 /* Case prevented by intel_choose_pipe_bpp_dither. */
8641 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008642 }
8643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008645 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008647 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008648 val |= PIPECONF_INTERLACED_ILK;
8649 else
8650 val |= PIPECONF_PROGRESSIVE;
8651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008652 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008653 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008654
Paulo Zanonic8203562012-09-12 10:06:29 -03008655 I915_WRITE(PIPECONF(pipe), val);
8656 POSTING_READ(PIPECONF(pipe));
8657}
8658
Daniel Vetter6ff93602013-04-19 11:24:36 +02008659static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008660{
Jani Nikula391bf042016-03-18 17:05:40 +02008661 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008663 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008664 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008665
Jani Nikula391bf042016-03-18 17:05:40 +02008666 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008667 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008669 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008670 val |= PIPECONF_INTERLACED_ILK;
8671 else
8672 val |= PIPECONF_PROGRESSIVE;
8673
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008674 I915_WRITE(PIPECONF(cpu_transcoder), val);
8675 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008676}
8677
Jani Nikula391bf042016-03-18 17:05:40 +02008678static void haswell_set_pipemisc(struct drm_crtc *crtc)
8679{
8680 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8682
8683 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8684 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008685
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008686 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008687 case 18:
8688 val |= PIPEMISC_DITHER_6_BPC;
8689 break;
8690 case 24:
8691 val |= PIPEMISC_DITHER_8_BPC;
8692 break;
8693 case 30:
8694 val |= PIPEMISC_DITHER_10_BPC;
8695 break;
8696 case 36:
8697 val |= PIPEMISC_DITHER_12_BPC;
8698 break;
8699 default:
8700 /* Case prevented by pipe_config_set_bpp. */
8701 BUG();
8702 }
8703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008705 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8706
Jani Nikula391bf042016-03-18 17:05:40 +02008707 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008708 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008709}
8710
Paulo Zanonid4b19312012-11-29 11:29:32 -02008711int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8712{
8713 /*
8714 * Account for spread spectrum to avoid
8715 * oversubscribing the link. Max center spread
8716 * is 2.5%; use 5% for safety's sake.
8717 */
8718 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008719 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008720}
8721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008722static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008723{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008724 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008725}
8726
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008727static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8728 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008729 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008730{
8731 struct drm_crtc *crtc = &intel_crtc->base;
8732 struct drm_device *dev = crtc->dev;
8733 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008734 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008735 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008736 struct drm_connector_state *connector_state;
8737 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008738 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008739 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008740 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008741
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008742 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008743 if (connector_state->crtc != crtc_state->base.crtc)
8744 continue;
8745
8746 encoder = to_intel_encoder(connector_state->best_encoder);
8747
8748 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008749 case INTEL_OUTPUT_LVDS:
8750 is_lvds = true;
8751 break;
8752 case INTEL_OUTPUT_SDVO:
8753 case INTEL_OUTPUT_HDMI:
8754 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008755 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008756 default:
8757 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008758 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008759 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008760
Chris Wilsonc1858122010-12-03 21:35:48 +00008761 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 21;
8763 if (is_lvds) {
8764 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008765 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008766 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008767 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008768 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008769 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008770
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008771 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008772
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008773 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8774 fp |= FP_CB_TUNE;
8775
8776 if (reduced_clock) {
8777 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8778
8779 if (reduced_clock->m < factor * reduced_clock->n)
8780 fp2 |= FP_CB_TUNE;
8781 } else {
8782 fp2 = fp;
8783 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008784
Chris Wilson5eddb702010-09-11 13:48:45 +01008785 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008786
Eric Anholta07d6782011-03-30 13:01:08 -07008787 if (is_lvds)
8788 dpll |= DPLLB_MODE_LVDS;
8789 else
8790 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008791
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008792 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008793 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008794
8795 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008796 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008798 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008799
Eric Anholta07d6782011-03-30 13:01:08 -07008800 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008802 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008803 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008804
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008805 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008806 case 5:
8807 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8808 break;
8809 case 7:
8810 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8811 break;
8812 case 10:
8813 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8814 break;
8815 case 14:
8816 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8817 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008818 }
8819
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008820 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008821 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008822 else
8823 dpll |= PLL_REF_INPUT_DREFCLK;
8824
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008825 dpll |= DPLL_VCO_ENABLE;
8826
8827 crtc_state->dpll_hw_state.dpll = dpll;
8828 crtc_state->dpll_hw_state.fp0 = fp;
8829 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008830}
8831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8833 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008834{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008835 struct drm_device *dev = crtc->base.dev;
8836 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008837 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008838 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008839 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008840 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008841 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008843 memset(&crtc_state->dpll_hw_state, 0,
8844 sizeof(crtc_state->dpll_hw_state));
8845
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008846 crtc->lowfreq_avail = false;
8847
8848 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8849 if (!crtc_state->has_pch_encoder)
8850 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008851
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008852 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8853 if (intel_panel_use_ssc(dev_priv)) {
8854 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8855 dev_priv->vbt.lvds_ssc_freq);
8856 refclk = dev_priv->vbt.lvds_ssc_freq;
8857 }
8858
8859 if (intel_is_dual_link_lvds(dev)) {
8860 if (refclk == 100000)
8861 limit = &intel_limits_ironlake_dual_lvds_100m;
8862 else
8863 limit = &intel_limits_ironlake_dual_lvds;
8864 } else {
8865 if (refclk == 100000)
8866 limit = &intel_limits_ironlake_single_lvds_100m;
8867 else
8868 limit = &intel_limits_ironlake_single_lvds;
8869 }
8870 } else {
8871 limit = &intel_limits_ironlake_dac;
8872 }
8873
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008874 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008875 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8876 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008877 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8878 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008879 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008880
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008881 ironlake_compute_dpll(crtc, crtc_state,
8882 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008884 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8885 if (pll == NULL) {
8886 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8887 pipe_name(crtc->pipe));
8888 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008889 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008890
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008891 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8892 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008893 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008894
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008895 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896}
8897
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8899 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008900{
8901 struct drm_device *dev = crtc->base.dev;
8902 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008903 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008904
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008905 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8906 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8907 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8908 & ~TU_SIZE_MASK;
8909 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8910 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8912}
8913
8914static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8915 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008916 struct intel_link_m_n *m_n,
8917 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008918{
8919 struct drm_device *dev = crtc->base.dev;
8920 struct drm_i915_private *dev_priv = dev->dev_private;
8921 enum pipe pipe = crtc->pipe;
8922
8923 if (INTEL_INFO(dev)->gen >= 5) {
8924 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8925 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8926 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8927 & ~TU_SIZE_MASK;
8928 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8929 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8930 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008931 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8932 * gen < 8) and if DRRS is supported (to make sure the
8933 * registers are not unnecessarily read).
8934 */
8935 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008936 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008937 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8938 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8939 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8940 & ~TU_SIZE_MASK;
8941 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8942 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8943 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8944 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945 } else {
8946 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8947 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8948 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8949 & ~TU_SIZE_MASK;
8950 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8951 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8952 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8953 }
8954}
8955
8956void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008957 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008959 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008960 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8961 else
8962 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008963 &pipe_config->dp_m_n,
8964 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008965}
8966
Daniel Vetter72419202013-04-04 13:28:53 +02008967static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008968 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008969{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008970 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008971 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008972}
8973
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008974static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008975 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008976{
8977 struct drm_device *dev = crtc->base.dev;
8978 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008979 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8980 uint32_t ps_ctrl = 0;
8981 int id = -1;
8982 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008983
Chandra Kondurua1b22782015-04-07 15:28:45 -07008984 /* find scaler attached to this pipe */
8985 for (i = 0; i < crtc->num_scalers; i++) {
8986 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8987 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8988 id = i;
8989 pipe_config->pch_pfit.enabled = true;
8990 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8991 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8992 break;
8993 }
8994 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008995
Chandra Kondurua1b22782015-04-07 15:28:45 -07008996 scaler_state->scaler_id = id;
8997 if (id >= 0) {
8998 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8999 } else {
9000 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009001 }
9002}
9003
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009004static void
9005skylake_get_initial_plane_config(struct intel_crtc *crtc,
9006 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007{
9008 struct drm_device *dev = crtc->base.dev;
9009 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009010 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009011 int pipe = crtc->pipe;
9012 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009013 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009014 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009015 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009016
Damien Lespiaud9806c92015-01-21 14:07:19 +00009017 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009018 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009019 DRM_DEBUG_KMS("failed to alloc fb\n");
9020 return;
9021 }
9022
Damien Lespiau1b842c82015-01-21 13:50:54 +00009023 fb = &intel_fb->base;
9024
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009025 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009026 if (!(val & PLANE_CTL_ENABLE))
9027 goto error;
9028
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009029 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9030 fourcc = skl_format_to_fourcc(pixel_format,
9031 val & PLANE_CTL_ORDER_RGBX,
9032 val & PLANE_CTL_ALPHA_MASK);
9033 fb->pixel_format = fourcc;
9034 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9035
Damien Lespiau40f46282015-02-27 11:15:21 +00009036 tiling = val & PLANE_CTL_TILED_MASK;
9037 switch (tiling) {
9038 case PLANE_CTL_TILED_LINEAR:
9039 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9040 break;
9041 case PLANE_CTL_TILED_X:
9042 plane_config->tiling = I915_TILING_X;
9043 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9044 break;
9045 case PLANE_CTL_TILED_Y:
9046 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9047 break;
9048 case PLANE_CTL_TILED_YF:
9049 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9050 break;
9051 default:
9052 MISSING_CASE(tiling);
9053 goto error;
9054 }
9055
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9057 plane_config->base = base;
9058
9059 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9060
9061 val = I915_READ(PLANE_SIZE(pipe, 0));
9062 fb->height = ((val >> 16) & 0xfff) + 1;
9063 fb->width = ((val >> 0) & 0x1fff) + 1;
9064
9065 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009066 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009067 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9069
9070 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009071 fb->pixel_format,
9072 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009074 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075
9076 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9077 pipe_name(pipe), fb->width, fb->height,
9078 fb->bits_per_pixel, base, fb->pitches[0],
9079 plane_config->size);
9080
Damien Lespiau2d140302015-02-05 17:22:18 +00009081 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009082 return;
9083
9084error:
9085 kfree(fb);
9086}
9087
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009089 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009090{
9091 struct drm_device *dev = crtc->base.dev;
9092 struct drm_i915_private *dev_priv = dev->dev_private;
9093 uint32_t tmp;
9094
9095 tmp = I915_READ(PF_CTL(crtc->pipe));
9096
9097 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009098 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009099 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9100 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009101
9102 /* We currently do not free assignements of panel fitters on
9103 * ivb/hsw (since we don't use the higher upscaling modes which
9104 * differentiates them) so just WARN about this case for now. */
9105 if (IS_GEN7(dev)) {
9106 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9107 PF_PIPE_SEL_IVB(crtc->pipe));
9108 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009109 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009110}
9111
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009112static void
9113ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9114 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009115{
9116 struct drm_device *dev = crtc->base.dev;
9117 struct drm_i915_private *dev_priv = dev->dev_private;
9118 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009119 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009120 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009121 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009122 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009123 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124
Damien Lespiau42a7b082015-02-05 19:35:13 +00009125 val = I915_READ(DSPCNTR(pipe));
9126 if (!(val & DISPLAY_PLANE_ENABLE))
9127 return;
9128
Damien Lespiaud9806c92015-01-21 14:07:19 +00009129 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009130 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 DRM_DEBUG_KMS("failed to alloc fb\n");
9132 return;
9133 }
9134
Damien Lespiau1b842c82015-01-21 13:50:54 +00009135 fb = &intel_fb->base;
9136
Daniel Vetter18c52472015-02-10 17:16:09 +00009137 if (INTEL_INFO(dev)->gen >= 4) {
9138 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009139 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009140 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9141 }
9142 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143
9144 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009145 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 fb->pixel_format = fourcc;
9147 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009149 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009151 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009153 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009154 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009156 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157 }
9158 plane_config->base = base;
9159
9160 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009161 fb->width = ((val >> 16) & 0xfff) + 1;
9162 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163
9164 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009165 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009166
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009167 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009168 fb->pixel_format,
9169 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009171 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172
Damien Lespiau2844a922015-01-20 12:51:48 +00009173 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9174 pipe_name(pipe), fb->width, fb->height,
9175 fb->bits_per_pixel, base, fb->pitches[0],
9176 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009177
Damien Lespiau2d140302015-02-05 17:22:18 +00009178 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009179}
9180
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009181static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009182 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009183{
9184 struct drm_device *dev = crtc->base.dev;
9185 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009186 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009187 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009188 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009189
Imre Deak17290502016-02-12 18:55:11 +02009190 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9191 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009192 return false;
9193
Daniel Vettere143a212013-07-04 12:01:15 +02009194 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009195 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009196
Imre Deak17290502016-02-12 18:55:11 +02009197 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009198 tmp = I915_READ(PIPECONF(crtc->pipe));
9199 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009200 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009201
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009202 switch (tmp & PIPECONF_BPC_MASK) {
9203 case PIPECONF_6BPC:
9204 pipe_config->pipe_bpp = 18;
9205 break;
9206 case PIPECONF_8BPC:
9207 pipe_config->pipe_bpp = 24;
9208 break;
9209 case PIPECONF_10BPC:
9210 pipe_config->pipe_bpp = 30;
9211 break;
9212 case PIPECONF_12BPC:
9213 pipe_config->pipe_bpp = 36;
9214 break;
9215 default:
9216 break;
9217 }
9218
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009219 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9220 pipe_config->limited_color_range = true;
9221
Daniel Vetterab9412b2013-05-03 11:49:46 +02009222 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009223 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009224 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009225
Daniel Vetter88adfff2013-03-28 10:42:01 +01009226 pipe_config->has_pch_encoder = true;
9227
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009228 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9229 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9230 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009231
9232 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009233
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009234 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009235 /*
9236 * The pipe->pch transcoder and pch transcoder->pll
9237 * mapping is fixed.
9238 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009239 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009240 } else {
9241 tmp = I915_READ(PCH_DPLL_SEL);
9242 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009243 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009244 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009245 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009246 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009247
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009248 pipe_config->shared_dpll =
9249 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9250 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009251
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009252 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9253 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009254
9255 tmp = pipe_config->dpll_hw_state.dpll;
9256 pipe_config->pixel_multiplier =
9257 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9258 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009259
9260 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009261 } else {
9262 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009263 }
9264
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009265 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009266 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009267
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009268 ironlake_get_pfit_config(crtc, pipe_config);
9269
Imre Deak17290502016-02-12 18:55:11 +02009270 ret = true;
9271
9272out:
9273 intel_display_power_put(dev_priv, power_domain);
9274
9275 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009276}
9277
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9279{
9280 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009281 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009282
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009283 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009285 pipe_name(crtc->pipe));
9286
Rob Clarke2c719b2014-12-15 13:56:32 -05009287 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9288 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009289 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9290 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009291 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9292 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009293 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009294 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009295 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009296 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009297 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009298 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009299 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009300 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009301 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009302
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009303 /*
9304 * In theory we can still leave IRQs enabled, as long as only the HPD
9305 * interrupts remain enabled. We used to check for that, but since it's
9306 * gen-specific and since we only disable LCPLL after we fully disable
9307 * the interrupts, the check below should be enough.
9308 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009309 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009310}
9311
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009312static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9313{
9314 struct drm_device *dev = dev_priv->dev;
9315
9316 if (IS_HASWELL(dev))
9317 return I915_READ(D_COMP_HSW);
9318 else
9319 return I915_READ(D_COMP_BDW);
9320}
9321
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009322static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9323{
9324 struct drm_device *dev = dev_priv->dev;
9325
9326 if (IS_HASWELL(dev)) {
9327 mutex_lock(&dev_priv->rps.hw_lock);
9328 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9329 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009330 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009331 mutex_unlock(&dev_priv->rps.hw_lock);
9332 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009333 I915_WRITE(D_COMP_BDW, val);
9334 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009335 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336}
9337
9338/*
9339 * This function implements pieces of two sequences from BSpec:
9340 * - Sequence for display software to disable LCPLL
9341 * - Sequence for display software to allow package C8+
9342 * The steps implemented here are just the steps that actually touch the LCPLL
9343 * register. Callers should take care of disabling all the display engine
9344 * functions, doing the mode unset, fixing interrupts, etc.
9345 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009346static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9347 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348{
9349 uint32_t val;
9350
9351 assert_can_disable_lcpll(dev_priv);
9352
9353 val = I915_READ(LCPLL_CTL);
9354
9355 if (switch_to_fclk) {
9356 val |= LCPLL_CD_SOURCE_FCLK;
9357 I915_WRITE(LCPLL_CTL, val);
9358
9359 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9360 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9361 DRM_ERROR("Switching to FCLK failed\n");
9362
9363 val = I915_READ(LCPLL_CTL);
9364 }
9365
9366 val |= LCPLL_PLL_DISABLE;
9367 I915_WRITE(LCPLL_CTL, val);
9368 POSTING_READ(LCPLL_CTL);
9369
9370 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9371 DRM_ERROR("LCPLL still locked\n");
9372
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009373 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009375 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009376 ndelay(100);
9377
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009378 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9379 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009380 DRM_ERROR("D_COMP RCOMP still in progress\n");
9381
9382 if (allow_power_down) {
9383 val = I915_READ(LCPLL_CTL);
9384 val |= LCPLL_POWER_DOWN_ALLOW;
9385 I915_WRITE(LCPLL_CTL, val);
9386 POSTING_READ(LCPLL_CTL);
9387 }
9388}
9389
9390/*
9391 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9392 * source.
9393 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009394static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009395{
9396 uint32_t val;
9397
9398 val = I915_READ(LCPLL_CTL);
9399
9400 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9401 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9402 return;
9403
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009404 /*
9405 * Make sure we're not on PC8 state before disabling PC8, otherwise
9406 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009407 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009408 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009409
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009410 if (val & LCPLL_POWER_DOWN_ALLOW) {
9411 val &= ~LCPLL_POWER_DOWN_ALLOW;
9412 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009413 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009414 }
9415
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009416 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009417 val |= D_COMP_COMP_FORCE;
9418 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009419 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009420
9421 val = I915_READ(LCPLL_CTL);
9422 val &= ~LCPLL_PLL_DISABLE;
9423 I915_WRITE(LCPLL_CTL, val);
9424
9425 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9426 DRM_ERROR("LCPLL not locked yet\n");
9427
9428 if (val & LCPLL_CD_SOURCE_FCLK) {
9429 val = I915_READ(LCPLL_CTL);
9430 val &= ~LCPLL_CD_SOURCE_FCLK;
9431 I915_WRITE(LCPLL_CTL, val);
9432
9433 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9434 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9435 DRM_ERROR("Switching back to LCPLL failed\n");
9436 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009437
Mika Kuoppala59bad942015-01-16 11:34:40 +02009438 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009439 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440}
9441
Paulo Zanoni765dab672014-03-07 20:08:18 -03009442/*
9443 * Package states C8 and deeper are really deep PC states that can only be
9444 * reached when all the devices on the system allow it, so even if the graphics
9445 * device allows PC8+, it doesn't mean the system will actually get to these
9446 * states. Our driver only allows PC8+ when going into runtime PM.
9447 *
9448 * The requirements for PC8+ are that all the outputs are disabled, the power
9449 * well is disabled and most interrupts are disabled, and these are also
9450 * requirements for runtime PM. When these conditions are met, we manually do
9451 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9452 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9453 * hang the machine.
9454 *
9455 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9456 * the state of some registers, so when we come back from PC8+ we need to
9457 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9458 * need to take care of the registers kept by RC6. Notice that this happens even
9459 * if we don't put the device in PCI D3 state (which is what currently happens
9460 * because of the runtime PM support).
9461 *
9462 * For more, read "Display Sequences for Package C8" on the hardware
9463 * documentation.
9464 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009465void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009466{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009467 struct drm_device *dev = dev_priv->dev;
9468 uint32_t val;
9469
Paulo Zanonic67a4702013-08-19 13:18:09 -03009470 DRM_DEBUG_KMS("Enabling package C8+\n");
9471
Ville Syrjäläc2699522015-08-27 23:55:59 +03009472 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009473 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9474 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9475 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9476 }
9477
9478 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009479 hsw_disable_lcpll(dev_priv, true, true);
9480}
9481
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009482void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009483{
9484 struct drm_device *dev = dev_priv->dev;
9485 uint32_t val;
9486
Paulo Zanonic67a4702013-08-19 13:18:09 -03009487 DRM_DEBUG_KMS("Disabling package C8+\n");
9488
9489 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490 lpt_init_pch_refclk(dev);
9491
Ville Syrjäläc2699522015-08-27 23:55:59 +03009492 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009493 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9494 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9495 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9496 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009497}
9498
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009499static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309500{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009501 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009502 struct intel_atomic_state *old_intel_state =
9503 to_intel_atomic_state(old_state);
9504 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309505
Imre Deakc6c46962016-04-01 16:02:40 +03009506 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309507}
9508
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009509/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009510static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009511{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009512 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9513 struct drm_i915_private *dev_priv = state->dev->dev_private;
9514 struct drm_crtc *crtc;
9515 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009516 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009517 unsigned max_pixel_rate = 0, i;
9518 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009519
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009520 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9521 sizeof(intel_state->min_pixclk));
9522
9523 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009524 int pixel_rate;
9525
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009526 crtc_state = to_intel_crtc_state(cstate);
9527 if (!crtc_state->base.enable) {
9528 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009529 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009530 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009531
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009532 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009533
9534 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009535 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009536 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9537
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009538 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009539 }
9540
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009541 for_each_pipe(dev_priv, pipe)
9542 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9543
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009544 return max_pixel_rate;
9545}
9546
9547static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9548{
9549 struct drm_i915_private *dev_priv = dev->dev_private;
9550 uint32_t val, data;
9551 int ret;
9552
9553 if (WARN((I915_READ(LCPLL_CTL) &
9554 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9555 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9556 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9557 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9558 "trying to change cdclk frequency with cdclk not enabled\n"))
9559 return;
9560
9561 mutex_lock(&dev_priv->rps.hw_lock);
9562 ret = sandybridge_pcode_write(dev_priv,
9563 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9564 mutex_unlock(&dev_priv->rps.hw_lock);
9565 if (ret) {
9566 DRM_ERROR("failed to inform pcode about cdclk change\n");
9567 return;
9568 }
9569
9570 val = I915_READ(LCPLL_CTL);
9571 val |= LCPLL_CD_SOURCE_FCLK;
9572 I915_WRITE(LCPLL_CTL, val);
9573
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009574 if (wait_for_us(I915_READ(LCPLL_CTL) &
9575 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009576 DRM_ERROR("Switching to FCLK failed\n");
9577
9578 val = I915_READ(LCPLL_CTL);
9579 val &= ~LCPLL_CLK_FREQ_MASK;
9580
9581 switch (cdclk) {
9582 case 450000:
9583 val |= LCPLL_CLK_FREQ_450;
9584 data = 0;
9585 break;
9586 case 540000:
9587 val |= LCPLL_CLK_FREQ_54O_BDW;
9588 data = 1;
9589 break;
9590 case 337500:
9591 val |= LCPLL_CLK_FREQ_337_5_BDW;
9592 data = 2;
9593 break;
9594 case 675000:
9595 val |= LCPLL_CLK_FREQ_675_BDW;
9596 data = 3;
9597 break;
9598 default:
9599 WARN(1, "invalid cdclk frequency\n");
9600 return;
9601 }
9602
9603 I915_WRITE(LCPLL_CTL, val);
9604
9605 val = I915_READ(LCPLL_CTL);
9606 val &= ~LCPLL_CD_SOURCE_FCLK;
9607 I915_WRITE(LCPLL_CTL, val);
9608
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009609 if (wait_for_us((I915_READ(LCPLL_CTL) &
9610 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611 DRM_ERROR("Switching back to LCPLL failed\n");
9612
9613 mutex_lock(&dev_priv->rps.hw_lock);
9614 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9615 mutex_unlock(&dev_priv->rps.hw_lock);
9616
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009617 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9618
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619 intel_update_cdclk(dev);
9620
9621 WARN(cdclk != dev_priv->cdclk_freq,
9622 "cdclk requested %d kHz but got %d kHz\n",
9623 cdclk, dev_priv->cdclk_freq);
9624}
9625
Ville Syrjälä587c7912016-05-11 22:44:41 +03009626static int broadwell_calc_cdclk(int max_pixclk)
9627{
9628 if (max_pixclk > 540000)
9629 return 675000;
9630 else if (max_pixclk > 450000)
9631 return 540000;
9632 else if (max_pixclk > 337500)
9633 return 450000;
9634 else
9635 return 337500;
9636}
9637
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009638static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009639{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009640 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009641 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009642 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009643 int cdclk;
9644
9645 /*
9646 * FIXME should also account for plane ratio
9647 * once 64bpp pixel formats are supported.
9648 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009649 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009650
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009651 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009652 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9653 cdclk, dev_priv->max_cdclk_freq);
9654 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009655 }
9656
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009657 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9658 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009659 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009660
9661 return 0;
9662}
9663
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009665{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009666 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009667 struct intel_atomic_state *old_intel_state =
9668 to_intel_atomic_state(old_state);
9669 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009670
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009671 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009672}
9673
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009674static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9675 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009676{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009677 struct intel_encoder *intel_encoder =
9678 intel_ddi_get_crtc_new_encoder(crtc_state);
9679
9680 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9681 if (!intel_ddi_pll_select(crtc, crtc_state))
9682 return -EINVAL;
9683 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009684
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009685 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009686
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009687 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009688}
9689
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309690static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9691 enum port port,
9692 struct intel_crtc_state *pipe_config)
9693{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009694 enum intel_dpll_id id;
9695
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309696 switch (port) {
9697 case PORT_A:
9698 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009699 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309700 break;
9701 case PORT_B:
9702 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009703 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309704 break;
9705 case PORT_C:
9706 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009707 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309708 break;
9709 default:
9710 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009711 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309712 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009713
9714 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309715}
9716
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009717static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9718 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009719 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009720{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009721 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009722 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009723
9724 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9725 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9726
9727 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009728 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009729 id = DPLL_ID_SKL_DPLL0;
9730 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009731 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009732 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009733 break;
9734 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009735 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009736 break;
9737 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009738 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009739 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009740 default:
9741 MISSING_CASE(pipe_config->ddi_pll_sel);
9742 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009743 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009744
9745 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009746}
9747
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009748static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9749 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009750 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009751{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009752 enum intel_dpll_id id;
9753
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009754 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9755
9756 switch (pipe_config->ddi_pll_sel) {
9757 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009758 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009759 break;
9760 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009761 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009762 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009763 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009764 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009765 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009766 case PORT_CLK_SEL_LCPLL_810:
9767 id = DPLL_ID_LCPLL_810;
9768 break;
9769 case PORT_CLK_SEL_LCPLL_1350:
9770 id = DPLL_ID_LCPLL_1350;
9771 break;
9772 case PORT_CLK_SEL_LCPLL_2700:
9773 id = DPLL_ID_LCPLL_2700;
9774 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009775 default:
9776 MISSING_CASE(pipe_config->ddi_pll_sel);
9777 /* fall through */
9778 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009779 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009780 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009781
9782 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009783}
9784
Jani Nikulacf304292016-03-18 17:05:41 +02009785static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9786 struct intel_crtc_state *pipe_config,
9787 unsigned long *power_domain_mask)
9788{
9789 struct drm_device *dev = crtc->base.dev;
9790 struct drm_i915_private *dev_priv = dev->dev_private;
9791 enum intel_display_power_domain power_domain;
9792 u32 tmp;
9793
Imre Deakd9a7bc62016-05-12 16:18:50 +03009794 /*
9795 * The pipe->transcoder mapping is fixed with the exception of the eDP
9796 * transcoder handled below.
9797 */
Jani Nikulacf304292016-03-18 17:05:41 +02009798 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9799
9800 /*
9801 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9802 * consistency and less surprising code; it's in always on power).
9803 */
9804 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9805 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9806 enum pipe trans_edp_pipe;
9807 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9808 default:
9809 WARN(1, "unknown pipe linked to edp transcoder\n");
9810 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9811 case TRANS_DDI_EDP_INPUT_A_ON:
9812 trans_edp_pipe = PIPE_A;
9813 break;
9814 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9815 trans_edp_pipe = PIPE_B;
9816 break;
9817 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9818 trans_edp_pipe = PIPE_C;
9819 break;
9820 }
9821
9822 if (trans_edp_pipe == crtc->pipe)
9823 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9824 }
9825
9826 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9827 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9828 return false;
9829 *power_domain_mask |= BIT(power_domain);
9830
9831 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9832
9833 return tmp & PIPECONF_ENABLE;
9834}
9835
Jani Nikula4d1de972016-03-18 17:05:42 +02009836static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9837 struct intel_crtc_state *pipe_config,
9838 unsigned long *power_domain_mask)
9839{
9840 struct drm_device *dev = crtc->base.dev;
9841 struct drm_i915_private *dev_priv = dev->dev_private;
9842 enum intel_display_power_domain power_domain;
9843 enum port port;
9844 enum transcoder cpu_transcoder;
9845 u32 tmp;
9846
9847 pipe_config->has_dsi_encoder = false;
9848
9849 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9850 if (port == PORT_A)
9851 cpu_transcoder = TRANSCODER_DSI_A;
9852 else
9853 cpu_transcoder = TRANSCODER_DSI_C;
9854
9855 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9856 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9857 continue;
9858 *power_domain_mask |= BIT(power_domain);
9859
Imre Deakdb18b6a2016-03-24 12:41:40 +02009860 /*
9861 * The PLL needs to be enabled with a valid divider
9862 * configuration, otherwise accessing DSI registers will hang
9863 * the machine. See BSpec North Display Engine
9864 * registers/MIPI[BXT]. We can break out here early, since we
9865 * need the same DSI PLL to be enabled for both DSI ports.
9866 */
9867 if (!intel_dsi_pll_is_enabled(dev_priv))
9868 break;
9869
Jani Nikula4d1de972016-03-18 17:05:42 +02009870 /* XXX: this works for video mode only */
9871 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9872 if (!(tmp & DPI_ENABLE))
9873 continue;
9874
9875 tmp = I915_READ(MIPI_CTRL(port));
9876 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9877 continue;
9878
9879 pipe_config->cpu_transcoder = cpu_transcoder;
9880 pipe_config->has_dsi_encoder = true;
9881 break;
9882 }
9883
9884 return pipe_config->has_dsi_encoder;
9885}
9886
Daniel Vetter26804af2014-06-25 22:01:55 +03009887static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009888 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009889{
9890 struct drm_device *dev = crtc->base.dev;
9891 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009892 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009893 enum port port;
9894 uint32_t tmp;
9895
9896 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9897
9898 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9899
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009900 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009901 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309902 else if (IS_BROXTON(dev))
9903 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009904 else
9905 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009906
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009907 pll = pipe_config->shared_dpll;
9908 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009909 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9910 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009911 }
9912
Daniel Vetter26804af2014-06-25 22:01:55 +03009913 /*
9914 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9915 * DDI E. So just check whether this pipe is wired to DDI E and whether
9916 * the PCH transcoder is on.
9917 */
Damien Lespiauca370452013-12-03 13:56:24 +00009918 if (INTEL_INFO(dev)->gen < 9 &&
9919 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009920 pipe_config->has_pch_encoder = true;
9921
9922 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9923 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9924 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9925
9926 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9927 }
9928}
9929
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009931 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009932{
9933 struct drm_device *dev = crtc->base.dev;
9934 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009935 enum intel_display_power_domain power_domain;
9936 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009937 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009938
Imre Deak17290502016-02-12 18:55:11 +02009939 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9940 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009941 return false;
Imre Deak17290502016-02-12 18:55:11 +02009942 power_domain_mask = BIT(power_domain);
9943
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009944 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009945
Jani Nikulacf304292016-03-18 17:05:41 +02009946 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009947
Jani Nikula4d1de972016-03-18 17:05:42 +02009948 if (IS_BROXTON(dev_priv)) {
9949 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9950 &power_domain_mask);
9951 WARN_ON(active && pipe_config->has_dsi_encoder);
9952 if (pipe_config->has_dsi_encoder)
9953 active = true;
9954 }
9955
Jani Nikulacf304292016-03-18 17:05:41 +02009956 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009957 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009958
Jani Nikula4d1de972016-03-18 17:05:42 +02009959 if (!pipe_config->has_dsi_encoder) {
9960 haswell_get_ddi_port_state(crtc, pipe_config);
9961 intel_get_pipe_timings(crtc, pipe_config);
9962 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009963
Jani Nikulabc58be62016-03-18 17:05:39 +02009964 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009965
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009966 pipe_config->gamma_mode =
9967 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9968
Chandra Kondurua1b22782015-04-07 15:28:45 -07009969 if (INTEL_INFO(dev)->gen >= 9) {
9970 skl_init_scalers(dev, crtc, pipe_config);
9971 }
9972
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009973 if (INTEL_INFO(dev)->gen >= 9) {
9974 pipe_config->scaler_state.scaler_id = -1;
9975 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9976 }
9977
Imre Deak17290502016-02-12 18:55:11 +02009978 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9979 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9980 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009981 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009982 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009983 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009984 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009985 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009986
Jesse Barnese59150d2014-01-07 13:30:45 -08009987 if (IS_HASWELL(dev))
9988 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9989 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009990
Jani Nikula4d1de972016-03-18 17:05:42 +02009991 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9992 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009993 pipe_config->pixel_multiplier =
9994 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9995 } else {
9996 pipe_config->pixel_multiplier = 1;
9997 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009998
Imre Deak17290502016-02-12 18:55:11 +02009999out:
10000 for_each_power_domain(power_domain, power_domain_mask)
10001 intel_display_power_put(dev_priv, power_domain);
10002
Jani Nikulacf304292016-03-18 17:05:41 +020010003 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010004}
10005
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010006static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10007 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010008{
10009 struct drm_device *dev = crtc->dev;
10010 struct drm_i915_private *dev_priv = dev->dev_private;
10011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010012 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010013
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010014 if (plane_state && plane_state->visible) {
10015 unsigned int width = plane_state->base.crtc_w;
10016 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010017 unsigned int stride = roundup_pow_of_two(width) * 4;
10018
10019 switch (stride) {
10020 default:
10021 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10022 width, stride);
10023 stride = 256;
10024 /* fallthrough */
10025 case 256:
10026 case 512:
10027 case 1024:
10028 case 2048:
10029 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010030 }
10031
Ville Syrjälädc41c152014-08-13 11:57:05 +030010032 cntl |= CURSOR_ENABLE |
10033 CURSOR_GAMMA_ENABLE |
10034 CURSOR_FORMAT_ARGB |
10035 CURSOR_STRIDE(stride);
10036
10037 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010038 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010039
Ville Syrjälädc41c152014-08-13 11:57:05 +030010040 if (intel_crtc->cursor_cntl != 0 &&
10041 (intel_crtc->cursor_base != base ||
10042 intel_crtc->cursor_size != size ||
10043 intel_crtc->cursor_cntl != cntl)) {
10044 /* On these chipsets we can only modify the base/size/stride
10045 * whilst the cursor is disabled.
10046 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010047 I915_WRITE(CURCNTR(PIPE_A), 0);
10048 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010049 intel_crtc->cursor_cntl = 0;
10050 }
10051
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010052 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010053 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010054 intel_crtc->cursor_base = base;
10055 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010056
10057 if (intel_crtc->cursor_size != size) {
10058 I915_WRITE(CURSIZE, size);
10059 intel_crtc->cursor_size = size;
10060 }
10061
Chris Wilson4b0e3332014-05-30 16:35:26 +030010062 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010063 I915_WRITE(CURCNTR(PIPE_A), cntl);
10064 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010065 intel_crtc->cursor_cntl = cntl;
10066 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010067}
10068
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010069static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10070 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010071{
10072 struct drm_device *dev = crtc->dev;
10073 struct drm_i915_private *dev_priv = dev->dev_private;
10074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10075 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010076 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010077
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010078 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010079 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010080 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010081 case 64:
10082 cntl |= CURSOR_MODE_64_ARGB_AX;
10083 break;
10084 case 128:
10085 cntl |= CURSOR_MODE_128_ARGB_AX;
10086 break;
10087 case 256:
10088 cntl |= CURSOR_MODE_256_ARGB_AX;
10089 break;
10090 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010091 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010092 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010093 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010094 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010095
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010096 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010097 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010098
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010099 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10100 cntl |= CURSOR_ROTATE_180;
10101 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010102
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103 if (intel_crtc->cursor_cntl != cntl) {
10104 I915_WRITE(CURCNTR(pipe), cntl);
10105 POSTING_READ(CURCNTR(pipe));
10106 intel_crtc->cursor_cntl = cntl;
10107 }
10108
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010109 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010110 I915_WRITE(CURBASE(pipe), base);
10111 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010112
10113 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010114}
10115
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010116/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010117static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010118 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010119{
10120 struct drm_device *dev = crtc->dev;
10121 struct drm_i915_private *dev_priv = dev->dev_private;
10122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10123 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010124 u32 base = intel_crtc->cursor_addr;
10125 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010126
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010127 if (plane_state) {
10128 int x = plane_state->base.crtc_x;
10129 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010130
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010131 if (x < 0) {
10132 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10133 x = -x;
10134 }
10135 pos |= x << CURSOR_X_SHIFT;
10136
10137 if (y < 0) {
10138 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10139 y = -y;
10140 }
10141 pos |= y << CURSOR_Y_SHIFT;
10142
10143 /* ILK+ do this automagically */
10144 if (HAS_GMCH_DISPLAY(dev) &&
10145 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10146 base += (plane_state->base.crtc_h *
10147 plane_state->base.crtc_w - 1) * 4;
10148 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010149 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010150
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010151 I915_WRITE(CURPOS(pipe), pos);
10152
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010153 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010154 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010155 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010156 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010157}
10158
Ville Syrjälädc41c152014-08-13 11:57:05 +030010159static bool cursor_size_ok(struct drm_device *dev,
10160 uint32_t width, uint32_t height)
10161{
10162 if (width == 0 || height == 0)
10163 return false;
10164
10165 /*
10166 * 845g/865g are special in that they are only limited by
10167 * the width of their cursors, the height is arbitrary up to
10168 * the precision of the register. Everything else requires
10169 * square cursors, limited to a few power-of-two sizes.
10170 */
10171 if (IS_845G(dev) || IS_I865G(dev)) {
10172 if ((width & 63) != 0)
10173 return false;
10174
10175 if (width > (IS_845G(dev) ? 64 : 512))
10176 return false;
10177
10178 if (height > 1023)
10179 return false;
10180 } else {
10181 switch (width | height) {
10182 case 256:
10183 case 128:
10184 if (IS_GEN2(dev))
10185 return false;
10186 case 64:
10187 break;
10188 default:
10189 return false;
10190 }
10191 }
10192
10193 return true;
10194}
10195
Jesse Barnes79e53942008-11-07 14:24:08 -080010196/* VESA 640x480x72Hz mode to set on the pipe */
10197static struct drm_display_mode load_detect_mode = {
10198 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10199 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10200};
10201
Daniel Vettera8bb6812014-02-10 18:00:39 +010010202struct drm_framebuffer *
10203__intel_framebuffer_create(struct drm_device *dev,
10204 struct drm_mode_fb_cmd2 *mode_cmd,
10205 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010206{
10207 struct intel_framebuffer *intel_fb;
10208 int ret;
10209
10210 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010211 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010212 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010213
10214 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010215 if (ret)
10216 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010217
10218 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010219
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010220err:
10221 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010222 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010223}
10224
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010225static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010226intel_framebuffer_create(struct drm_device *dev,
10227 struct drm_mode_fb_cmd2 *mode_cmd,
10228 struct drm_i915_gem_object *obj)
10229{
10230 struct drm_framebuffer *fb;
10231 int ret;
10232
10233 ret = i915_mutex_lock_interruptible(dev);
10234 if (ret)
10235 return ERR_PTR(ret);
10236 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10237 mutex_unlock(&dev->struct_mutex);
10238
10239 return fb;
10240}
10241
Chris Wilsond2dff872011-04-19 08:36:26 +010010242static u32
10243intel_framebuffer_pitch_for_width(int width, int bpp)
10244{
10245 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10246 return ALIGN(pitch, 64);
10247}
10248
10249static u32
10250intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10251{
10252 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010253 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010254}
10255
10256static struct drm_framebuffer *
10257intel_framebuffer_create_for_mode(struct drm_device *dev,
10258 struct drm_display_mode *mode,
10259 int depth, int bpp)
10260{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010261 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010262 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010263 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010264
Dave Gordond37cd8a2016-04-22 19:14:32 +010010265 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010266 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010267 if (IS_ERR(obj))
10268 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010269
10270 mode_cmd.width = mode->hdisplay;
10271 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010272 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10273 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010274 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010275
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010276 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10277 if (IS_ERR(fb))
10278 drm_gem_object_unreference_unlocked(&obj->base);
10279
10280 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010281}
10282
10283static struct drm_framebuffer *
10284mode_fits_in_fbdev(struct drm_device *dev,
10285 struct drm_display_mode *mode)
10286{
Daniel Vetter06957262015-08-10 13:34:08 +020010287#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010288 struct drm_i915_private *dev_priv = dev->dev_private;
10289 struct drm_i915_gem_object *obj;
10290 struct drm_framebuffer *fb;
10291
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010292 if (!dev_priv->fbdev)
10293 return NULL;
10294
10295 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010296 return NULL;
10297
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010298 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010299 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010300
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010301 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010302 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10303 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010304 return NULL;
10305
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010306 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010307 return NULL;
10308
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010309 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010310 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010311#else
10312 return NULL;
10313#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010314}
10315
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010316static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10317 struct drm_crtc *crtc,
10318 struct drm_display_mode *mode,
10319 struct drm_framebuffer *fb,
10320 int x, int y)
10321{
10322 struct drm_plane_state *plane_state;
10323 int hdisplay, vdisplay;
10324 int ret;
10325
10326 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10327 if (IS_ERR(plane_state))
10328 return PTR_ERR(plane_state);
10329
10330 if (mode)
10331 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10332 else
10333 hdisplay = vdisplay = 0;
10334
10335 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10336 if (ret)
10337 return ret;
10338 drm_atomic_set_fb_for_plane(plane_state, fb);
10339 plane_state->crtc_x = 0;
10340 plane_state->crtc_y = 0;
10341 plane_state->crtc_w = hdisplay;
10342 plane_state->crtc_h = vdisplay;
10343 plane_state->src_x = x << 16;
10344 plane_state->src_y = y << 16;
10345 plane_state->src_w = hdisplay << 16;
10346 plane_state->src_h = vdisplay << 16;
10347
10348 return 0;
10349}
10350
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010351bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010352 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010353 struct intel_load_detect_pipe *old,
10354 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010355{
10356 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010357 struct intel_encoder *intel_encoder =
10358 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010360 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 struct drm_crtc *crtc = NULL;
10362 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010363 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010364 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010365 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010366 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010367 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010368 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010369
Chris Wilsond2dff872011-04-19 08:36:26 +010010370 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010371 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010372 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010373
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010374 old->restore_state = NULL;
10375
Rob Clark51fd3712013-11-19 12:10:12 -050010376retry:
10377 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10378 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010379 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010380
Jesse Barnes79e53942008-11-07 14:24:08 -080010381 /*
10382 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010383 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010384 * - if the connector already has an assigned crtc, use it (but make
10385 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010386 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 * - try to find the first unused crtc that can drive this connector,
10388 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010389 */
10390
10391 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010392 if (connector->state->crtc) {
10393 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010394
Rob Clark51fd3712013-11-19 12:10:12 -050010395 ret = drm_modeset_lock(&crtc->mutex, ctx);
10396 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010397 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010398
10399 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010400 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010401 }
10402
10403 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010404 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010405 i++;
10406 if (!(encoder->possible_crtcs & (1 << i)))
10407 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010408
10409 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10410 if (ret)
10411 goto fail;
10412
10413 if (possible_crtc->state->enable) {
10414 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010415 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010416 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010417
10418 crtc = possible_crtc;
10419 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 }
10421
10422 /*
10423 * If we didn't find an unused CRTC, don't use any.
10424 */
10425 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010426 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010427 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 }
10429
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010430found:
10431 intel_crtc = to_intel_crtc(crtc);
10432
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010433 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10434 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010435 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010436
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010437 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010438 restore_state = drm_atomic_state_alloc(dev);
10439 if (!state || !restore_state) {
10440 ret = -ENOMEM;
10441 goto fail;
10442 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010443
10444 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010445 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010446
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010447 connector_state = drm_atomic_get_connector_state(state, connector);
10448 if (IS_ERR(connector_state)) {
10449 ret = PTR_ERR(connector_state);
10450 goto fail;
10451 }
10452
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010453 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10454 if (ret)
10455 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010456
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010457 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10458 if (IS_ERR(crtc_state)) {
10459 ret = PTR_ERR(crtc_state);
10460 goto fail;
10461 }
10462
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010463 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010464
Chris Wilson64927112011-04-20 07:25:26 +010010465 if (!mode)
10466 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467
Chris Wilsond2dff872011-04-19 08:36:26 +010010468 /* We need a framebuffer large enough to accommodate all accesses
10469 * that the plane may generate whilst we perform load detection.
10470 * We can not rely on the fbcon either being present (we get called
10471 * during its initialisation to detect all boot displays, or it may
10472 * not even exist) or that it is large enough to satisfy the
10473 * requested mode.
10474 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010475 fb = mode_fits_in_fbdev(dev, mode);
10476 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010477 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010478 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010479 } else
10480 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010481 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010482 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010485
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010486 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10487 if (ret)
10488 goto fail;
10489
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010490 drm_framebuffer_unreference(fb);
10491
10492 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10493 if (ret)
10494 goto fail;
10495
10496 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10497 if (!ret)
10498 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10499 if (!ret)
10500 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10501 if (ret) {
10502 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10503 goto fail;
10504 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010505
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010506 ret = drm_atomic_commit(state);
10507 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010508 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010509 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010511
10512 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010513
Jesse Barnes79e53942008-11-07 14:24:08 -080010514 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010515 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010516 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010517
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010518fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010519 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010520 drm_atomic_state_free(restore_state);
10521 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010522
Rob Clark51fd3712013-11-19 12:10:12 -050010523 if (ret == -EDEADLK) {
10524 drm_modeset_backoff(ctx);
10525 goto retry;
10526 }
10527
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010528 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010529}
10530
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010531void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010532 struct intel_load_detect_pipe *old,
10533 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010534{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010535 struct intel_encoder *intel_encoder =
10536 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010537 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010538 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010539 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540
Chris Wilsond2dff872011-04-19 08:36:26 +010010541 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010542 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010543 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010544
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010545 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010546 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010547
10548 ret = drm_atomic_commit(state);
10549 if (ret) {
10550 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10551 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010553}
10554
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010555static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010556 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010557{
10558 struct drm_i915_private *dev_priv = dev->dev_private;
10559 u32 dpll = pipe_config->dpll_hw_state.dpll;
10560
10561 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010562 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010563 else if (HAS_PCH_SPLIT(dev))
10564 return 120000;
10565 else if (!IS_GEN2(dev))
10566 return 96000;
10567 else
10568 return 48000;
10569}
10570
Jesse Barnes79e53942008-11-07 14:24:08 -080010571/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010572static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010573 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010574{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010575 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010577 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010578 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010580 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010581 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010582 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010583
10584 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010585 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010586 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010587 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010588
10589 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010590 if (IS_PINEVIEW(dev)) {
10591 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10592 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010593 } else {
10594 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10595 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10596 }
10597
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010598 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010599 if (IS_PINEVIEW(dev))
10600 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10601 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010602 else
10603 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 DPLL_FPA01_P1_POST_DIV_SHIFT);
10605
10606 switch (dpll & DPLL_MODE_MASK) {
10607 case DPLLB_MODE_DAC_SERIAL:
10608 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10609 5 : 10;
10610 break;
10611 case DPLLB_MODE_LVDS:
10612 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10613 7 : 14;
10614 break;
10615 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010616 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010617 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010618 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010619 }
10620
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010621 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010622 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010623 else
Imre Deakdccbea32015-06-22 23:35:51 +030010624 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010626 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010627 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010628
10629 if (is_lvds) {
10630 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10631 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010632
10633 if (lvds & LVDS_CLKB_POWER_UP)
10634 clock.p2 = 7;
10635 else
10636 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010637 } else {
10638 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10639 clock.p1 = 2;
10640 else {
10641 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10642 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10643 }
10644 if (dpll & PLL_P2_DIVIDE_BY_4)
10645 clock.p2 = 4;
10646 else
10647 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010648 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010649
Imre Deakdccbea32015-06-22 23:35:51 +030010650 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010651 }
10652
Ville Syrjälä18442d02013-09-13 16:00:08 +030010653 /*
10654 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010655 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010656 * encoder's get_config() function.
10657 */
Imre Deakdccbea32015-06-22 23:35:51 +030010658 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010659}
10660
Ville Syrjälä6878da02013-09-13 15:59:11 +030010661int intel_dotclock_calculate(int link_freq,
10662 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010663{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010664 /*
10665 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010666 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010667 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010668 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010669 *
10670 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010671 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010672 */
10673
Ville Syrjälä6878da02013-09-13 15:59:11 +030010674 if (!m_n->link_n)
10675 return 0;
10676
10677 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10678}
10679
Ville Syrjälä18442d02013-09-13 16:00:08 +030010680static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010681 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010682{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010683 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010684
10685 /* read out port_clock from the DPLL */
10686 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010687
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010688 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010689 * In case there is an active pipe without active ports,
10690 * we may need some idea for the dotclock anyway.
10691 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010692 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010693 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010694 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010695 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010696}
10697
10698/** Returns the currently programmed mode of the given pipe. */
10699struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10700 struct drm_crtc *crtc)
10701{
Jesse Barnes548f2452011-02-17 10:40:53 -080010702 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010704 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010705 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010706 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010707 int htot = I915_READ(HTOTAL(cpu_transcoder));
10708 int hsync = I915_READ(HSYNC(cpu_transcoder));
10709 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10710 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010711 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010712
10713 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10714 if (!mode)
10715 return NULL;
10716
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010717 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10718 if (!pipe_config) {
10719 kfree(mode);
10720 return NULL;
10721 }
10722
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010723 /*
10724 * Construct a pipe_config sufficient for getting the clock info
10725 * back out of crtc_clock_get.
10726 *
10727 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10728 * to use a real value here instead.
10729 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010730 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10731 pipe_config->pixel_multiplier = 1;
10732 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10733 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10734 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10735 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010736
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010737 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010738 mode->hdisplay = (htot & 0xffff) + 1;
10739 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10740 mode->hsync_start = (hsync & 0xffff) + 1;
10741 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10742 mode->vdisplay = (vtot & 0xffff) + 1;
10743 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10744 mode->vsync_start = (vsync & 0xffff) + 1;
10745 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10746
10747 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010748
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010749 kfree(pipe_config);
10750
Jesse Barnes79e53942008-11-07 14:24:08 -080010751 return mode;
10752}
10753
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010754void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010755{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010756 if (dev_priv->mm.busy)
10757 return;
10758
Paulo Zanoni43694d62014-03-07 20:08:08 -030010759 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010760 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010761 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010762 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010763 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010764}
10765
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010766void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010767{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010768 if (!dev_priv->mm.busy)
10769 return;
10770
10771 dev_priv->mm.busy = false;
10772
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010773 if (INTEL_GEN(dev_priv) >= 6)
10774 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010775
Paulo Zanoni43694d62014-03-07 20:08:08 -030010776 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010777}
10778
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010779static void
10780intel_free_flip_work(struct intel_flip_work *work)
10781{
10782 kfree(work->old_connector_state);
10783 kfree(work->new_connector_state);
10784 kfree(work);
10785}
10786
Jesse Barnes79e53942008-11-07 14:24:08 -080010787static void intel_crtc_destroy(struct drm_crtc *crtc)
10788{
10789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010790 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010791 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010792
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010793 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010794 while (!list_empty(&intel_crtc->flip_work)) {
10795 work = list_first_entry(&intel_crtc->flip_work,
10796 struct intel_flip_work, head);
10797 list_del_init(&work->head);
10798 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010799
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010800 cancel_work_sync(&work->mmio_work);
10801 cancel_work_sync(&work->unpin_work);
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010802 intel_free_flip_work(work);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010803
10804 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010805 }
Maarten Lankhorst68858432016-05-17 15:07:52 +020010806 spin_unlock_irq(&dev->event_lock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807
10808 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010809
Jesse Barnes79e53942008-11-07 14:24:08 -080010810 kfree(intel_crtc);
10811}
10812
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010813static void intel_crtc_post_flip_update(struct intel_flip_work *work,
10814 struct drm_crtc *crtc)
10815{
10816 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10818
10819 if (crtc_state->disable_cxsr)
10820 intel_crtc->wm.cxsr_allowed = true;
10821
10822 if (crtc_state->update_wm_post && crtc_state->base.active)
10823 intel_update_watermarks(crtc);
10824
10825 if (work->num_planes > 0 &&
10826 work->old_plane_state[0]->base.plane == crtc->primary) {
10827 struct intel_plane_state *plane_state =
10828 work->new_plane_state[0];
10829
10830 if (plane_state->visible &&
10831 (needs_modeset(&crtc_state->base) ||
10832 !work->old_plane_state[0]->visible))
10833 intel_post_enable_primary(crtc);
10834 }
10835}
10836
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010837static void intel_unpin_work_fn(struct work_struct *__work)
10838{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010839 struct intel_flip_work *work =
10840 container_of(__work, struct intel_flip_work, unpin_work);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010841 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10843 struct drm_device *dev = crtc->dev;
10844 struct drm_i915_private *dev_priv = dev->dev_private;
10845 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010846
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010847 if (work->fb_bits)
10848 intel_frontbuffer_flip_complete(dev, work->fb_bits);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010849
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010850 /*
10851 * Unless work->can_async_unpin is false, there's no way to ensure
10852 * that work->new_crtc_state contains valid memory during unpin
10853 * because intel_atomic_commit may free it before this runs.
10854 */
10855 if (!work->can_async_unpin)
10856 intel_crtc_post_flip_update(work, crtc);
10857
10858 if (work->fb_bits & to_intel_plane(crtc->primary)->frontbuffer_bit)
10859 intel_fbc_post_update(intel_crtc);
10860
10861 if (work->put_power_domains)
10862 modeset_put_power_domains(dev_priv, work->put_power_domains);
10863
10864 /* Make sure mmio work is completely finished before freeing all state here. */
10865 flush_work(&work->mmio_work);
10866
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010867 if (!work->can_async_unpin &&
10868 (work->new_crtc_state->update_pipe ||
10869 needs_modeset(&work->new_crtc_state->base))) {
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010870 /* This must be called before work is unpinned for serialization. */
10871 intel_modeset_verify_crtc(crtc, &work->old_crtc_state->base,
10872 &work->new_crtc_state->base);
10873
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010874 for (i = 0; i < work->num_new_connectors; i++) {
10875 struct drm_connector_state *conn_state =
10876 work->new_connector_state[i];
10877 struct drm_connector *con = conn_state->connector;
10878
10879 intel_connector_verify_state(to_intel_connector(con),
10880 conn_state);
10881 }
10882 }
10883
10884 for (i = 0; i < work->num_old_connectors; i++) {
10885 struct drm_connector_state *old_con_state =
10886 work->old_connector_state[i];
10887 struct drm_connector *con =
10888 old_con_state->connector;
10889
10890 con->funcs->atomic_destroy_state(con, old_con_state);
10891 }
10892
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010893 if (!work->can_async_unpin || !list_empty(&work->head)) {
10894 spin_lock_irq(&dev->event_lock);
10895 WARN(list_empty(&work->head) != work->can_async_unpin,
10896 "[CRTC:%i] Pin work %p async %i with %i planes, active %i -> %i ms %i\n",
10897 crtc->base.id, work, work->can_async_unpin, work->num_planes,
10898 work->old_crtc_state->base.active, work->new_crtc_state->base.active,
10899 needs_modeset(&work->new_crtc_state->base));
10900
10901 if (!list_empty(&work->head))
10902 list_del(&work->head);
10903
10904 wake_up_all(&dev_priv->pending_flip_queue);
10905 spin_unlock_irq(&dev->event_lock);
10906 }
10907
10908 intel_crtc_destroy_state(crtc, &work->old_crtc_state->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010909
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010910 for (i = 0; i < work->num_planes; i++) {
10911 struct intel_plane_state *old_plane_state =
10912 work->old_plane_state[i];
10913 struct drm_framebuffer *old_fb = old_plane_state->base.fb;
10914 struct drm_plane *plane = old_plane_state->base.plane;
10915 struct drm_i915_gem_request *req;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010916
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010917 req = old_plane_state->wait_req;
10918 old_plane_state->wait_req = NULL;
10919 i915_gem_request_unreference(req);
10920
10921 fence_put(old_plane_state->base.fence);
10922 old_plane_state->base.fence = NULL;
10923
10924 if (old_fb &&
10925 (plane->type != DRM_PLANE_TYPE_CURSOR ||
10926 !INTEL_INFO(dev_priv)->cursor_needs_physical)) {
10927 mutex_lock(&dev->struct_mutex);
10928 intel_unpin_fb_obj(old_fb, old_plane_state->base.rotation);
10929 mutex_unlock(&dev->struct_mutex);
10930 }
10931
10932 intel_plane_destroy_state(plane, &old_plane_state->base);
10933 }
10934
10935 if (!WARN_ON(atomic_read(&intel_crtc->unpin_work_count) == 0))
10936 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010937
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010938 intel_free_flip_work(work);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010939}
10940
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010941
10942static bool pageflip_finished(struct intel_crtc *crtc,
10943 struct intel_flip_work *work)
10944{
10945 if (!atomic_read(&work->pending))
10946 return false;
10947
10948 smp_rmb();
10949
Daniel Vetterf3260382014-09-15 14:55:23 +020010950 /*
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020010951 * MMIO work completes when vblank is different from
10952 * flip_queued_vblank.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010953 */
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020010954 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010955}
10956
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010957void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010958{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010959 struct drm_device *dev = dev_priv->dev;
10960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10962 struct intel_flip_work *work;
10963 unsigned long flags;
10964
10965 /* Ignore early vblank irqs */
10966 if (!crtc)
10967 return;
10968
10969 /*
10970 * This is called both by irq handlers and the reset code (to complete
10971 * lost pageflips) so needs the full irqsave spinlocks.
10972 */
10973 spin_lock_irqsave(&dev->event_lock, flags);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010974 while (!list_empty(&intel_crtc->flip_work)) {
10975 work = list_first_entry(&intel_crtc->flip_work,
10976 struct intel_flip_work,
10977 head);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010978
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010979 if (!pageflip_finished(intel_crtc, work) ||
10980 work_busy(&work->unpin_work))
Maarten Lankhorst68858432016-05-17 15:07:52 +020010981 break;
10982
10983 page_flip_completed(intel_crtc, work);
10984 }
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010985 spin_unlock_irqrestore(&dev->event_lock, flags);
10986}
10987
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010988static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010989{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010990 struct intel_flip_work *work =
10991 container_of(w, struct intel_flip_work, mmio_work);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010992 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10994 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10995 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020010996 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010997 struct drm_i915_gem_request *req;
10998 int i;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010999
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011000 for (i = 0; i < work->num_planes; i++) {
11001 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
11002
11003 /* For framebuffer backed by dmabuf, wait for fence */
11004 if (old_plane_state->base.fence)
11005 WARN_ON(fence_wait(old_plane_state->base.fence, false) < 0);
11006
11007 req = old_plane_state->wait_req;
11008 if (!req)
11009 continue;
11010
11011 WARN_ON(__i915_wait_request(req, false, NULL,
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011012 &dev_priv->rps.mmioflips));
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011013 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011014
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020011015 intel_frontbuffer_flip_prepare(dev, crtc_state->fb_bits);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011016
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011017 intel_pipe_update_start(intel_crtc);
11018 if (!needs_modeset(&crtc_state->base)) {
11019 if (crtc_state->base.color_mgmt_changed || crtc_state->update_pipe) {
11020 intel_color_set_csc(&crtc_state->base);
11021 intel_color_load_luts(&crtc_state->base);
11022 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011023
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011024 if (crtc_state->update_pipe)
11025 intel_update_pipe_config(intel_crtc, work->old_crtc_state);
11026 else if (INTEL_INFO(dev)->gen >= 9)
11027 skl_detach_scalers(intel_crtc);
11028 }
11029
11030 for (i = 0; i < work->num_planes; i++) {
11031 struct intel_plane_state *new_plane_state = work->new_plane_state[i];
11032 struct intel_plane *plane = to_intel_plane(new_plane_state->base.plane);
11033
11034 plane->update_plane(&plane->base, crtc_state, new_plane_state);
11035 }
11036
11037 intel_pipe_update_end(intel_crtc, work);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038}
11039
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011040static struct fence *intel_get_excl_fence(struct drm_i915_gem_object *obj)
11041{
11042 struct reservation_object *resv;
11043
11044
11045 if (!obj->base.dma_buf)
11046 return NULL;
11047
11048 resv = obj->base.dma_buf->resv;
11049
11050 /* For framebuffer backed by dmabuf, wait for fence */
11051 while (1) {
11052 struct fence *fence_excl, *ret = NULL;
11053
11054 rcu_read_lock();
11055
11056 fence_excl = rcu_dereference(resv->fence_excl);
11057 if (fence_excl)
11058 ret = fence_get_rcu(fence_excl);
11059
11060 rcu_read_unlock();
11061
11062 if (ret == fence_excl)
11063 return ret;
11064 }
11065}
11066
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011067static int intel_crtc_page_flip(struct drm_crtc *crtc,
11068 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011069 struct drm_pending_vblank_event *event,
11070 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011071{
11072 struct drm_device *dev = crtc->dev;
11073 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011074 struct drm_plane_state *old_state, *new_state = NULL;
11075 struct drm_crtc_state *new_crtc_state = NULL;
11076 struct drm_framebuffer *old_fb = crtc->primary->state->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011077 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011079 struct drm_plane *primary = crtc->primary;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011080 struct intel_flip_work *work;
Chris Wilson52e68632010-08-08 10:15:59 +010011081 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011082
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011083 old_state = crtc->primary->state;
11084
11085 if (!crtc->state->active)
11086 return -EINVAL;
11087
Matt Roper2ff8fde2014-07-08 07:50:07 -070011088 /*
11089 * drm_mode_page_flip_ioctl() should already catch this, but double
11090 * check to be safe. In the future we may enable pageflipping from
11091 * a disabled primary plane.
11092 */
11093 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11094 return -EBUSY;
11095
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011096 /* Can't change pixel format via MI display flips. */
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011097 if (fb->pixel_format != old_fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011098 return -EINVAL;
11099
11100 /*
11101 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11102 * Note that pitch changes could also affect these register.
11103 */
11104 if (INTEL_INFO(dev)->gen > 3 &&
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011105 (fb->offsets[0] != old_fb->offsets[0] ||
11106 fb->pitches[0] != old_fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011107 return -EINVAL;
11108
Daniel Vetterb14c5672013-09-19 12:18:32 +020011109 work = kzalloc(sizeof(*work), GFP_KERNEL);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011110 new_crtc_state = intel_crtc_duplicate_state(crtc);
11111 new_state = intel_plane_duplicate_state(primary);
11112
11113 if (!work || !new_crtc_state || !new_state) {
11114 ret = -ENOMEM;
11115 goto cleanup;
11116 }
11117
11118 drm_framebuffer_unreference(new_state->fb);
11119 drm_framebuffer_reference(fb);
11120 new_state->fb = fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011122 work->event = event;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011123 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011124 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011125
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011126 work->new_crtc_state = to_intel_crtc_state(new_crtc_state);
11127 work->old_crtc_state = intel_crtc->config;
11128
11129 work->fb_bits = to_intel_plane(primary)->frontbuffer_bit;
11130 work->new_crtc_state->fb_bits = work->fb_bits;
11131
11132 work->can_async_unpin = true;
11133 work->num_planes = 1;
11134 work->old_plane_state[0] = to_intel_plane_state(old_state);
11135 work->new_plane_state[0] = to_intel_plane_state(new_state);
11136
11137 /* Step 1: vblank waiting and workqueue throttling,
11138 * similar to intel_atomic_prepare_commit
11139 */
Daniel Vetter87b6b102014-05-15 15:33:46 +020011140 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011141 if (ret)
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011142 goto cleanup;
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011143
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011144 /* We borrow the event spin lock for protecting flip_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011145 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011146 if (!list_empty(&intel_crtc->flip_work)) {
11147 struct intel_flip_work *old_work;
11148
11149 old_work = list_last_entry(&intel_crtc->flip_work,
11150 struct intel_flip_work, head);
11151
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011152 /* Before declaring the flip queue wedged, check if
11153 * the hardware completed the operation behind our backs.
11154 */
Maarten Lankhorst68858432016-05-17 15:07:52 +020011155 if (pageflip_finished(intel_crtc, old_work)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011156 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
Maarten Lankhorst68858432016-05-17 15:07:52 +020011157 page_flip_completed(intel_crtc, old_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011158 } else {
11159 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011160 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011161
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011162 ret = -EBUSY;
11163 goto cleanup_vblank;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011164 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011165 }
Maarten Lankhorst68858432016-05-17 15:07:52 +020011166 list_add_tail(&work->head, &intel_crtc->flip_work);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011167 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011168
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011169 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11170 flush_workqueue(dev_priv->wq);
11171
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011172 /* step 2, similar to intel_prepare_plane_fb */
11173 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011174 if (ret)
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011175 goto cleanup_work;
Chris Wilson89ed88b2015-02-16 14:31:49 +000011176
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011177 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011178 if (ret)
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011179 goto cleanup_unlock;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011180
Maarten Lankhorst55d80d22016-05-17 15:07:45 +020011181 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011182 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vettera071fa02014-06-18 23:28:09 +020011183
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011184 /* point of no return, swap state */
11185 primary->state = new_state;
11186 crtc->state = new_crtc_state;
11187 intel_crtc->config = to_intel_crtc_state(new_crtc_state);
11188 primary->fb = fb;
11189
11190 /* scheduling flip work */
11191 atomic_inc(&intel_crtc->unpin_work_count);
11192
11193 if (obj->last_write_req &&
11194 !i915_gem_request_completed(obj->last_write_req, true))
11195 i915_gem_request_assign(&work->old_plane_state[0]->wait_req,
11196 obj->last_write_req);
11197
11198 if (obj->base.dma_buf)
11199 work->old_plane_state[0]->base.fence = intel_get_excl_fence(obj);
11200
Maarten Lankhorst2099def2016-05-17 15:07:59 +020011201 intel_fbc_pre_update(intel_crtc,
11202 to_intel_crtc_state(new_crtc_state),
11203 to_intel_plane_state(new_state));
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011204
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020011205 schedule_work(&work->mmio_work);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011206
11207 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011208
Jesse Barnese5510fa2010-07-01 16:48:37 -070011209 trace_i915_flip_request(intel_crtc->plane, obj);
11210
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011211 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011212
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011213cleanup_unlock:
Chris Wilson89ed88b2015-02-16 14:31:49 +000011214 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011215cleanup_work:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011216 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011217 list_del(&work->head);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011218 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011219
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011220cleanup_vblank:
Daniel Vetter87b6b102014-05-15 15:33:46 +020011221 drm_crtc_vblank_put(crtc);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011222cleanup:
11223 if (new_state)
11224 intel_plane_destroy_state(primary, new_state);
11225
11226 if (new_crtc_state)
11227 intel_crtc_destroy_state(crtc, new_crtc_state);
11228
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020011229 intel_free_flip_work(work);
Chris Wilson96b099f2010-06-07 14:03:04 +010011230 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011231}
11232
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011233
11234/**
11235 * intel_wm_need_update - Check whether watermarks need updating
11236 * @plane: drm plane
11237 * @state: new plane state
11238 *
11239 * Check current plane state versus the new one to determine whether
11240 * watermarks need to be recalculated.
11241 *
11242 * Returns true or false.
11243 */
11244static bool intel_wm_need_update(struct drm_plane *plane,
11245 struct drm_plane_state *state)
11246{
Matt Roperd21fbe82015-09-24 15:53:12 -070011247 struct intel_plane_state *new = to_intel_plane_state(state);
11248 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11249
11250 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011251 if (new->visible != cur->visible)
11252 return true;
11253
11254 if (!cur->base.fb || !new->base.fb)
11255 return false;
11256
11257 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11258 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011259 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11260 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11261 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11262 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011263 return true;
11264
11265 return false;
11266}
11267
Matt Roperd21fbe82015-09-24 15:53:12 -070011268static bool needs_scaling(struct intel_plane_state *state)
11269{
11270 int src_w = drm_rect_width(&state->src) >> 16;
11271 int src_h = drm_rect_height(&state->src) >> 16;
11272 int dst_w = drm_rect_width(&state->dst);
11273 int dst_h = drm_rect_height(&state->dst);
11274
11275 return (src_w != dst_w || src_h != dst_h);
11276}
11277
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011278int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11279 struct drm_plane_state *plane_state)
11280{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011281 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011282 struct drm_crtc *crtc = crtc_state->crtc;
11283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11284 struct drm_plane *plane = plane_state->plane;
11285 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011286 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011287 struct intel_plane_state *old_plane_state =
11288 to_intel_plane_state(plane->state);
11289 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011290 bool mode_changed = needs_modeset(crtc_state);
11291 bool was_crtc_enabled = crtc->state->active;
11292 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011293 bool turn_off, turn_on, visible, was_visible;
11294 struct drm_framebuffer *fb = plane_state->fb;
11295
11296 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11297 plane->type != DRM_PLANE_TYPE_CURSOR) {
11298 ret = skl_update_scaler_plane(
11299 to_intel_crtc_state(crtc_state),
11300 to_intel_plane_state(plane_state));
11301 if (ret)
11302 return ret;
11303 }
11304
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011305 was_visible = old_plane_state->visible;
11306 visible = to_intel_plane_state(plane_state)->visible;
11307
11308 if (!was_crtc_enabled && WARN_ON(was_visible))
11309 was_visible = false;
11310
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011311 /*
11312 * Visibility is calculated as if the crtc was on, but
11313 * after scaler setup everything depends on it being off
11314 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011315 *
11316 * FIXME this is wrong for watermarks. Watermarks should also
11317 * be computed as if the pipe would be active. Perhaps move
11318 * per-plane wm computation to the .check_plane() hook, and
11319 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011320 */
11321 if (!is_crtc_enabled)
11322 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011323
11324 if (!was_visible && !visible)
11325 return 0;
11326
Maarten Lankhorste8861672016-02-24 11:24:26 +010011327 if (fb != old_plane_state->base.fb)
11328 pipe_config->fb_changed = true;
11329
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011330 turn_off = was_visible && (!visible || mode_changed);
11331 turn_on = visible && (!was_visible || mode_changed);
11332
11333 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11334 plane->base.id, fb ? fb->base.id : -1);
11335
11336 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11337 plane->base.id, was_visible, visible,
11338 turn_off, turn_on, mode_changed);
11339
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011340 if (turn_on) {
11341 pipe_config->update_wm_pre = true;
11342
11343 /* must disable cxsr around plane enable/disable */
11344 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11345 pipe_config->disable_cxsr = true;
11346 } else if (turn_off) {
11347 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011348
Ville Syrjälä852eb002015-06-24 22:00:07 +030011349 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011350 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011351 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011352 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011353 /* FIXME bollocks */
11354 pipe_config->update_wm_pre = true;
11355 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011356 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011357
Matt Ropered4a6a72016-02-23 17:20:13 -080011358 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011359 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11360 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011361 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11362
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011363 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011364 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011365
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011366 /*
11367 * WaCxSRDisabledForSpriteScaling:ivb
11368 *
11369 * cstate->update_wm was already set above, so this flag will
11370 * take effect when we commit and program watermarks.
11371 */
11372 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11373 needs_scaling(to_intel_plane_state(plane_state)) &&
11374 !needs_scaling(old_plane_state))
11375 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011376
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011377 return 0;
11378}
11379
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011380static bool encoders_cloneable(const struct intel_encoder *a,
11381 const struct intel_encoder *b)
11382{
11383 /* masks could be asymmetric, so check both ways */
11384 return a == b || (a->cloneable & (1 << b->type) &&
11385 b->cloneable & (1 << a->type));
11386}
11387
11388static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11389 struct intel_crtc *crtc,
11390 struct intel_encoder *encoder)
11391{
11392 struct intel_encoder *source_encoder;
11393 struct drm_connector *connector;
11394 struct drm_connector_state *connector_state;
11395 int i;
11396
11397 for_each_connector_in_state(state, connector, connector_state, i) {
11398 if (connector_state->crtc != &crtc->base)
11399 continue;
11400
11401 source_encoder =
11402 to_intel_encoder(connector_state->best_encoder);
11403 if (!encoders_cloneable(encoder, source_encoder))
11404 return false;
11405 }
11406
11407 return true;
11408}
11409
11410static bool check_encoder_cloning(struct drm_atomic_state *state,
11411 struct intel_crtc *crtc)
11412{
11413 struct intel_encoder *encoder;
11414 struct drm_connector *connector;
11415 struct drm_connector_state *connector_state;
11416 int i;
11417
11418 for_each_connector_in_state(state, connector, connector_state, i) {
11419 if (connector_state->crtc != &crtc->base)
11420 continue;
11421
11422 encoder = to_intel_encoder(connector_state->best_encoder);
11423 if (!check_single_encoder_cloning(state, crtc, encoder))
11424 return false;
11425 }
11426
11427 return true;
11428}
11429
11430static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11431 struct drm_crtc_state *crtc_state)
11432{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011433 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011434 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011436 struct intel_crtc_state *pipe_config =
11437 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011438 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011439 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011440 bool mode_changed = needs_modeset(crtc_state);
11441
11442 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11443 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11444 return -EINVAL;
11445 }
11446
Ville Syrjälä852eb002015-06-24 22:00:07 +030011447 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011448 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011449
Maarten Lankhorstad421372015-06-15 12:33:42 +020011450 if (mode_changed && crtc_state->enable &&
11451 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011452 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011453 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11454 pipe_config);
11455 if (ret)
11456 return ret;
11457 }
11458
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011459 if (crtc_state->color_mgmt_changed) {
11460 ret = intel_color_check(crtc, crtc_state);
11461 if (ret)
11462 return ret;
11463 }
11464
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011465 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011466 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011467 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011468 if (ret) {
11469 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011470 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011471 }
11472 }
11473
11474 if (dev_priv->display.compute_intermediate_wm &&
11475 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11476 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11477 return 0;
11478
11479 /*
11480 * Calculate 'intermediate' watermarks that satisfy both the
11481 * old state and the new state. We can program these
11482 * immediately.
11483 */
11484 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11485 intel_crtc,
11486 pipe_config);
11487 if (ret) {
11488 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11489 return ret;
11490 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011491 } else if (dev_priv->display.compute_intermediate_wm) {
11492 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11493 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011494 }
11495
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011496 if (INTEL_INFO(dev)->gen >= 9) {
11497 if (mode_changed)
11498 ret = skl_update_scaler_crtc(pipe_config);
11499
11500 if (!ret)
11501 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11502 pipe_config);
11503 }
11504
11505 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011506}
11507
Jani Nikula65b38e02015-04-13 11:26:56 +030011508static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011509 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080011510 .atomic_begin = intel_begin_crtc_commit,
11511 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011512 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011513};
11514
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011515static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11516{
11517 struct intel_connector *connector;
11518
11519 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011520 if (connector->base.state->crtc)
11521 drm_connector_unreference(&connector->base);
11522
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011523 if (connector->base.encoder) {
11524 connector->base.state->best_encoder =
11525 connector->base.encoder;
11526 connector->base.state->crtc =
11527 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011528
11529 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011530 } else {
11531 connector->base.state->best_encoder = NULL;
11532 connector->base.state->crtc = NULL;
11533 }
11534 }
11535}
11536
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011537static void
Robin Schroereba905b2014-05-18 02:24:50 +020011538connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011539 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011540{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011541 int bpp = pipe_config->pipe_bpp;
11542
11543 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11544 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011545 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011546
11547 /* Don't use an invalid EDID bpc value */
11548 if (connector->base.display_info.bpc &&
11549 connector->base.display_info.bpc * 3 < bpp) {
11550 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11551 bpp, connector->base.display_info.bpc*3);
11552 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11553 }
11554
Jani Nikula013dd9e2016-01-13 16:35:20 +020011555 /* Clamp bpp to default limit on screens without EDID 1.4 */
11556 if (connector->base.display_info.bpc == 0) {
11557 int type = connector->base.connector_type;
11558 int clamp_bpp = 24;
11559
11560 /* Fall back to 18 bpp when DP sink capability is unknown. */
11561 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
11562 type == DRM_MODE_CONNECTOR_eDP)
11563 clamp_bpp = 18;
11564
11565 if (bpp > clamp_bpp) {
11566 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
11567 bpp, clamp_bpp);
11568 pipe_config->pipe_bpp = clamp_bpp;
11569 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011570 }
11571}
11572
11573static int
11574compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011575 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011576{
11577 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011578 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011579 struct drm_connector *connector;
11580 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011581 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011582
Wayne Boyer666a4532015-12-09 12:29:35 -080011583 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011584 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011585 else if (INTEL_INFO(dev)->gen >= 5)
11586 bpp = 12*3;
11587 else
11588 bpp = 8*3;
11589
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011590
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011591 pipe_config->pipe_bpp = bpp;
11592
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011593 state = pipe_config->base.state;
11594
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011595 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011596 for_each_connector_in_state(state, connector, connector_state, i) {
11597 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011598 continue;
11599
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011600 connected_sink_compute_bpp(to_intel_connector(connector),
11601 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011602 }
11603
11604 return bpp;
11605}
11606
Daniel Vetter644db712013-09-19 14:53:58 +020011607static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11608{
11609 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11610 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011611 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011612 mode->crtc_hdisplay, mode->crtc_hsync_start,
11613 mode->crtc_hsync_end, mode->crtc_htotal,
11614 mode->crtc_vdisplay, mode->crtc_vsync_start,
11615 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11616}
11617
Daniel Vetterc0b03412013-05-28 12:05:54 +020011618static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011619 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011620 const char *context)
11621{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011622 struct drm_device *dev = crtc->base.dev;
11623 struct drm_plane *plane;
11624 struct intel_plane *intel_plane;
11625 struct intel_plane_state *state;
11626 struct drm_framebuffer *fb;
11627
11628 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11629 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011630
Jani Nikulada205632016-03-15 21:51:10 +020011631 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011632 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11633 pipe_config->pipe_bpp, pipe_config->dither);
11634 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11635 pipe_config->has_pch_encoder,
11636 pipe_config->fdi_lanes,
11637 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11638 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11639 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011640 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011641 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011642 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011643 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11644 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11645 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011646
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011647 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011648 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011649 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011650 pipe_config->dp_m2_n2.gmch_m,
11651 pipe_config->dp_m2_n2.gmch_n,
11652 pipe_config->dp_m2_n2.link_m,
11653 pipe_config->dp_m2_n2.link_n,
11654 pipe_config->dp_m2_n2.tu);
11655
Daniel Vetter55072d12014-11-20 16:10:28 +010011656 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11657 pipe_config->has_audio,
11658 pipe_config->has_infoframe);
11659
Daniel Vetterc0b03412013-05-28 12:05:54 +020011660 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011661 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011662 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011663 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11664 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011665 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011666 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11667 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011668 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11669 crtc->num_scalers,
11670 pipe_config->scaler_state.scaler_users,
11671 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011672 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11673 pipe_config->gmch_pfit.control,
11674 pipe_config->gmch_pfit.pgm_ratios,
11675 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011676 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011677 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011678 pipe_config->pch_pfit.size,
11679 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011680 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011681 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011682
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011683 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011684 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011685 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011686 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011687 pipe_config->ddi_pll_sel,
11688 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011689 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011690 pipe_config->dpll_hw_state.pll0,
11691 pipe_config->dpll_hw_state.pll1,
11692 pipe_config->dpll_hw_state.pll2,
11693 pipe_config->dpll_hw_state.pll3,
11694 pipe_config->dpll_hw_state.pll6,
11695 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011696 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011697 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011698 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070011699 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011700 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11701 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11702 pipe_config->ddi_pll_sel,
11703 pipe_config->dpll_hw_state.ctrl1,
11704 pipe_config->dpll_hw_state.cfgcr1,
11705 pipe_config->dpll_hw_state.cfgcr2);
11706 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020011707 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011708 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011709 pipe_config->dpll_hw_state.wrpll,
11710 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011711 } else {
11712 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11713 "fp0: 0x%x, fp1: 0x%x\n",
11714 pipe_config->dpll_hw_state.dpll,
11715 pipe_config->dpll_hw_state.dpll_md,
11716 pipe_config->dpll_hw_state.fp0,
11717 pipe_config->dpll_hw_state.fp1);
11718 }
11719
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011720 DRM_DEBUG_KMS("planes on this crtc\n");
11721 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11722 intel_plane = to_intel_plane(plane);
11723 if (intel_plane->pipe != crtc->pipe)
11724 continue;
11725
11726 state = to_intel_plane_state(plane->state);
11727 fb = state->base.fb;
11728 if (!fb) {
11729 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11730 "disabled, scaler_id = %d\n",
11731 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11732 plane->base.id, intel_plane->pipe,
11733 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11734 drm_plane_index(plane), state->scaler_id);
11735 continue;
11736 }
11737
11738 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11739 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11740 plane->base.id, intel_plane->pipe,
11741 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11742 drm_plane_index(plane));
11743 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11744 fb->base.id, fb->width, fb->height, fb->pixel_format);
11745 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11746 state->scaler_id,
11747 state->src.x1 >> 16, state->src.y1 >> 16,
11748 drm_rect_width(&state->src) >> 16,
11749 drm_rect_height(&state->src) >> 16,
11750 state->dst.x1, state->dst.y1,
11751 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11752 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011753}
11754
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011755static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011756{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011757 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011758 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011759 unsigned int used_ports = 0;
11760
11761 /*
11762 * Walk the connector list instead of the encoder
11763 * list to detect the problem on ddi platforms
11764 * where there's just one encoder per digital port.
11765 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011766 drm_for_each_connector(connector, dev) {
11767 struct drm_connector_state *connector_state;
11768 struct intel_encoder *encoder;
11769
11770 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11771 if (!connector_state)
11772 connector_state = connector->state;
11773
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011774 if (!connector_state->best_encoder)
11775 continue;
11776
11777 encoder = to_intel_encoder(connector_state->best_encoder);
11778
11779 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011780
11781 switch (encoder->type) {
11782 unsigned int port_mask;
11783 case INTEL_OUTPUT_UNKNOWN:
11784 if (WARN_ON(!HAS_DDI(dev)))
11785 break;
11786 case INTEL_OUTPUT_DISPLAYPORT:
11787 case INTEL_OUTPUT_HDMI:
11788 case INTEL_OUTPUT_EDP:
11789 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11790
11791 /* the same port mustn't appear more than once */
11792 if (used_ports & port_mask)
11793 return false;
11794
11795 used_ports |= port_mask;
11796 default:
11797 break;
11798 }
11799 }
11800
11801 return true;
11802}
11803
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011804static void
11805clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11806{
11807 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011808 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011809 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011810 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011811 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011812 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011813
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011814 /* FIXME: before the switch to atomic started, a new pipe_config was
11815 * kzalloc'd. Code that depends on any field being zero should be
11816 * fixed, so that the crtc_state can be safely duplicated. For now,
11817 * only fields that are know to not cause problems are preserved. */
11818
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011819 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011820 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011821 shared_dpll = crtc_state->shared_dpll;
11822 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011823 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011824 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011825
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011826 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011827
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011828 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011829 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011830 crtc_state->shared_dpll = shared_dpll;
11831 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011832 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011833 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011834}
11835
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011836static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011837intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011838 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011839{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011840 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011841 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011842 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011843 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011844 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011845 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011846 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011847
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011848 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011849
Daniel Vettere143a212013-07-04 12:01:15 +020011850 pipe_config->cpu_transcoder =
11851 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011852
Imre Deak2960bc92013-07-30 13:36:32 +030011853 /*
11854 * Sanitize sync polarity flags based on requested ones. If neither
11855 * positive or negative polarity is requested, treat this as meaning
11856 * negative polarity.
11857 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011858 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011859 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011860 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011861
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011862 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011863 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011864 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011865
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011866 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11867 pipe_config);
11868 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011869 goto fail;
11870
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011871 /*
11872 * Determine the real pipe dimensions. Note that stereo modes can
11873 * increase the actual pipe size due to the frame doubling and
11874 * insertion of additional space for blanks between the frame. This
11875 * is stored in the crtc timings. We use the requested mode to do this
11876 * computation to clearly distinguish it from the adjusted mode, which
11877 * can be changed by the connectors in the below retry loop.
11878 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011879 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011880 &pipe_config->pipe_src_w,
11881 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011882
Daniel Vettere29c22c2013-02-21 00:00:16 +010011883encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011884 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011885 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011886 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011887
Daniel Vetter135c81b2013-07-21 21:37:09 +020011888 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011889 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11890 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011891
Daniel Vetter7758a112012-07-08 19:40:39 +020011892 /* Pass our mode to the connectors and the CRTC to give them a chance to
11893 * adjust it according to limitations or connector properties, and also
11894 * a chance to reject the mode entirely.
11895 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011896 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011897 if (connector_state->crtc != crtc)
11898 continue;
11899
11900 encoder = to_intel_encoder(connector_state->best_encoder);
11901
Daniel Vetterefea6e82013-07-21 21:36:59 +020011902 if (!(encoder->compute_config(encoder, pipe_config))) {
11903 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011904 goto fail;
11905 }
11906 }
11907
Daniel Vetterff9a6752013-06-01 17:16:21 +020011908 /* Set default port clock if not overwritten by the encoder. Needs to be
11909 * done afterwards in case the encoder adjusts the mode. */
11910 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011911 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011912 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011913
Daniel Vettera43f6e02013-06-07 23:10:32 +020011914 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011915 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011916 DRM_DEBUG_KMS("CRTC fixup failed\n");
11917 goto fail;
11918 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011919
11920 if (ret == RETRY) {
11921 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11922 ret = -EINVAL;
11923 goto fail;
11924 }
11925
11926 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11927 retry = false;
11928 goto encoder_retry;
11929 }
11930
Daniel Vettere8fa4272015-08-12 11:43:34 +020011931 /* Dithering seems to not pass-through bits correctly when it should, so
11932 * only enable it on 6bpc panels. */
11933 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011934 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011935 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011936
Daniel Vetter7758a112012-07-08 19:40:39 +020011937fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011938 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011939}
11940
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011941static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011942intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011943{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011944 struct drm_crtc *crtc;
11945 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011946 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011947
Ville Syrjälä76688512014-01-10 11:28:06 +020011948 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011949 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011950 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011951
11952 /* Update hwmode for vblank functions */
11953 if (crtc->state->active)
11954 crtc->hwmode = crtc->state->adjusted_mode;
11955 else
11956 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011957
11958 /*
11959 * Update legacy state to satisfy fbc code. This can
11960 * be removed when fbc uses the atomic state.
11961 */
11962 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11963 struct drm_plane_state *plane_state = crtc->primary->state;
11964
11965 crtc->primary->fb = plane_state->fb;
11966 crtc->x = plane_state->src_x >> 16;
11967 crtc->y = plane_state->src_y >> 16;
11968 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011969 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011970}
11971
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011972static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011973{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011974 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011975
11976 if (clock1 == clock2)
11977 return true;
11978
11979 if (!clock1 || !clock2)
11980 return false;
11981
11982 diff = abs(clock1 - clock2);
11983
11984 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11985 return true;
11986
11987 return false;
11988}
11989
Daniel Vetter25c5b262012-07-08 22:08:04 +020011990#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11991 list_for_each_entry((intel_crtc), \
11992 &(dev)->mode_config.crtc_list, \
11993 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020011994 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011995
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011996static bool
11997intel_compare_m_n(unsigned int m, unsigned int n,
11998 unsigned int m2, unsigned int n2,
11999 bool exact)
12000{
12001 if (m == m2 && n == n2)
12002 return true;
12003
12004 if (exact || !m || !n || !m2 || !n2)
12005 return false;
12006
12007 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12008
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012009 if (n > n2) {
12010 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012011 m2 <<= 1;
12012 n2 <<= 1;
12013 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012014 } else if (n < n2) {
12015 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012016 m <<= 1;
12017 n <<= 1;
12018 }
12019 }
12020
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012021 if (n != n2)
12022 return false;
12023
12024 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012025}
12026
12027static bool
12028intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12029 struct intel_link_m_n *m2_n2,
12030 bool adjust)
12031{
12032 if (m_n->tu == m2_n2->tu &&
12033 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12034 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12035 intel_compare_m_n(m_n->link_m, m_n->link_n,
12036 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12037 if (adjust)
12038 *m2_n2 = *m_n;
12039
12040 return true;
12041 }
12042
12043 return false;
12044}
12045
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012046static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012047intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012048 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012049 struct intel_crtc_state *pipe_config,
12050 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012051{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012052 bool ret = true;
12053
12054#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12055 do { \
12056 if (!adjust) \
12057 DRM_ERROR(fmt, ##__VA_ARGS__); \
12058 else \
12059 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12060 } while (0)
12061
Daniel Vetter66e985c2013-06-05 13:34:20 +020012062#define PIPE_CONF_CHECK_X(name) \
12063 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012064 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012065 "(expected 0x%08x, found 0x%08x)\n", \
12066 current_config->name, \
12067 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012068 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012069 }
12070
Daniel Vetter08a24032013-04-19 11:25:34 +020012071#define PIPE_CONF_CHECK_I(name) \
12072 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012073 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012074 "(expected %i, found %i)\n", \
12075 current_config->name, \
12076 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012077 ret = false; \
12078 }
12079
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012080#define PIPE_CONF_CHECK_P(name) \
12081 if (current_config->name != pipe_config->name) { \
12082 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12083 "(expected %p, found %p)\n", \
12084 current_config->name, \
12085 pipe_config->name); \
12086 ret = false; \
12087 }
12088
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012089#define PIPE_CONF_CHECK_M_N(name) \
12090 if (!intel_compare_link_m_n(&current_config->name, \
12091 &pipe_config->name,\
12092 adjust)) { \
12093 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12094 "(expected tu %i gmch %i/%i link %i/%i, " \
12095 "found tu %i, gmch %i/%i link %i/%i)\n", \
12096 current_config->name.tu, \
12097 current_config->name.gmch_m, \
12098 current_config->name.gmch_n, \
12099 current_config->name.link_m, \
12100 current_config->name.link_n, \
12101 pipe_config->name.tu, \
12102 pipe_config->name.gmch_m, \
12103 pipe_config->name.gmch_n, \
12104 pipe_config->name.link_m, \
12105 pipe_config->name.link_n); \
12106 ret = false; \
12107 }
12108
Daniel Vetter55c561a2016-03-30 11:34:36 +020012109/* This is required for BDW+ where there is only one set of registers for
12110 * switching between high and low RR.
12111 * This macro can be used whenever a comparison has to be made between one
12112 * hw state and multiple sw state variables.
12113 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012114#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12115 if (!intel_compare_link_m_n(&current_config->name, \
12116 &pipe_config->name, adjust) && \
12117 !intel_compare_link_m_n(&current_config->alt_name, \
12118 &pipe_config->name, adjust)) { \
12119 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12120 "(expected tu %i gmch %i/%i link %i/%i, " \
12121 "or tu %i gmch %i/%i link %i/%i, " \
12122 "found tu %i, gmch %i/%i link %i/%i)\n", \
12123 current_config->name.tu, \
12124 current_config->name.gmch_m, \
12125 current_config->name.gmch_n, \
12126 current_config->name.link_m, \
12127 current_config->name.link_n, \
12128 current_config->alt_name.tu, \
12129 current_config->alt_name.gmch_m, \
12130 current_config->alt_name.gmch_n, \
12131 current_config->alt_name.link_m, \
12132 current_config->alt_name.link_n, \
12133 pipe_config->name.tu, \
12134 pipe_config->name.gmch_m, \
12135 pipe_config->name.gmch_n, \
12136 pipe_config->name.link_m, \
12137 pipe_config->name.link_n); \
12138 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012139 }
12140
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012141#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12142 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012143 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012144 "(expected %i, found %i)\n", \
12145 current_config->name & (mask), \
12146 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012147 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012148 }
12149
Ville Syrjälä5e550652013-09-06 23:29:07 +030012150#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12151 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012152 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012153 "(expected %i, found %i)\n", \
12154 current_config->name, \
12155 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012156 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012157 }
12158
Daniel Vetterbb760062013-06-06 14:55:52 +020012159#define PIPE_CONF_QUIRK(quirk) \
12160 ((current_config->quirks | pipe_config->quirks) & (quirk))
12161
Daniel Vettereccb1402013-05-22 00:50:22 +020012162 PIPE_CONF_CHECK_I(cpu_transcoder);
12163
Daniel Vetter08a24032013-04-19 11:25:34 +020012164 PIPE_CONF_CHECK_I(has_pch_encoder);
12165 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012166 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012167
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012168 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012169 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012170
12171 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012172 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012173
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012174 if (current_config->has_drrs)
12175 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12176 } else
12177 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012178
Jani Nikulaa65347b2015-11-27 12:21:46 +020012179 PIPE_CONF_CHECK_I(has_dsi_encoder);
12180
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012181 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12182 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12183 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12184 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12185 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12186 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012187
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012188 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12189 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12190 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12191 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12192 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12193 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012194
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012195 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012196 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012197 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012198 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012199 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012200 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012201
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012202 PIPE_CONF_CHECK_I(has_audio);
12203
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012204 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012205 DRM_MODE_FLAG_INTERLACE);
12206
Daniel Vetterbb760062013-06-06 14:55:52 +020012207 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012208 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012209 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012210 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012211 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012212 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012213 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012214 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012215 DRM_MODE_FLAG_NVSYNC);
12216 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012217
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012218 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012219 /* pfit ratios are autocomputed by the hw on gen4+ */
12220 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012221 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012222 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012223
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012224 if (!adjust) {
12225 PIPE_CONF_CHECK_I(pipe_src_w);
12226 PIPE_CONF_CHECK_I(pipe_src_h);
12227
12228 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12229 if (current_config->pch_pfit.enabled) {
12230 PIPE_CONF_CHECK_X(pch_pfit.pos);
12231 PIPE_CONF_CHECK_X(pch_pfit.size);
12232 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012233
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012234 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12235 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012236
Jesse Barnese59150d2014-01-07 13:30:45 -080012237 /* BDW+ don't expose a synchronous way to read the state */
12238 if (IS_HASWELL(dev))
12239 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012240
Ville Syrjälä282740f2013-09-04 18:30:03 +030012241 PIPE_CONF_CHECK_I(double_wide);
12242
Daniel Vetter26804af2014-06-25 22:01:55 +030012243 PIPE_CONF_CHECK_X(ddi_pll_sel);
12244
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012245 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012246 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012247 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012248 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12249 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012250 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012251 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012252 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12253 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12254 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012255
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012256 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12257 PIPE_CONF_CHECK_X(dsi_pll.div);
12258
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012259 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12260 PIPE_CONF_CHECK_I(pipe_bpp);
12261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012262 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012263 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012264
Daniel Vetter66e985c2013-06-05 13:34:20 +020012265#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012266#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012267#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012268#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012269#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012270#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012271#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012272
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012273 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012274}
12275
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012276static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12277 const struct intel_crtc_state *pipe_config)
12278{
12279 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012280 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012281 &pipe_config->fdi_m_n);
12282 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12283
12284 /*
12285 * FDI already provided one idea for the dotclock.
12286 * Yell if the encoder disagrees.
12287 */
12288 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12289 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12290 fdi_dotclock, dotclock);
12291 }
12292}
12293
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012294static void verify_wm_state(struct drm_crtc *crtc,
12295 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012296{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012297 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012298 struct drm_i915_private *dev_priv = dev->dev_private;
12299 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012300 struct skl_ddb_entry *hw_entry, *sw_entry;
12301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12302 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012303 int plane;
12304
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012305 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012306 return;
12307
12308 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12309 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12310
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012311 /* planes */
12312 for_each_plane(dev_priv, pipe, plane) {
12313 hw_entry = &hw_ddb.plane[pipe][plane];
12314 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012315
12316 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12317 continue;
12318
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012319 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12320 "(expected (%u,%u), found (%u,%u))\n",
12321 pipe_name(pipe), plane + 1,
12322 sw_entry->start, sw_entry->end,
12323 hw_entry->start, hw_entry->end);
12324 }
12325
12326 /* cursor */
12327 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12328 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12329
12330 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012331 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12332 "(expected (%u,%u), found (%u,%u))\n",
12333 pipe_name(pipe),
12334 sw_entry->start, sw_entry->end,
12335 hw_entry->start, hw_entry->end);
12336 }
12337}
12338
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012339static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012340verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012341{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012342 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012343
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012344 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012345 struct drm_encoder *encoder = connector->encoder;
12346 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012347
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012348 if (state->crtc != crtc)
12349 continue;
12350
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020012351 intel_connector_verify_state(to_intel_connector(connector),
12352 connector->state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012353
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012354 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012355 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012356 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012357}
12358
12359static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012360verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012361{
12362 struct intel_encoder *encoder;
12363 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012364
Damien Lespiaub2784e12014-08-05 11:29:37 +010012365 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012366 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012367 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012368
12369 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12370 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012371 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012372
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012373 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012374 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012375 continue;
12376 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012377
12378 I915_STATE_WARN(connector->base.state->crtc !=
12379 encoder->base.crtc,
12380 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012381 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012382
Rob Clarke2c719b2014-12-15 13:56:32 -050012383 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012384 "encoder's enabled state mismatch "
12385 "(expected %i, found %i)\n",
12386 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012387
12388 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012389 bool active;
12390
12391 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012392 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012393 "encoder detached but still enabled on pipe %c.\n",
12394 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012395 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012396 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012397}
12398
12399static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012400verify_crtc_state(struct drm_crtc *crtc,
12401 struct drm_crtc_state *old_crtc_state,
12402 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012403{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012404 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012406 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12408 struct intel_crtc_state *pipe_config, *sw_config;
12409 struct drm_atomic_state *old_state;
12410 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012411
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012412 old_state = old_crtc_state->state;
12413 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12414 pipe_config = to_intel_crtc_state(old_crtc_state);
12415 memset(pipe_config, 0, sizeof(*pipe_config));
12416 pipe_config->base.crtc = crtc;
12417 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012418
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012419 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012420
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012421 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012422
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012423 /* hw state is inconsistent with the pipe quirk */
12424 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12425 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12426 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012427
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012428 I915_STATE_WARN(new_crtc_state->active != active,
12429 "crtc active state doesn't match with hw state "
12430 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012431
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012432 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12433 "transitional active state does not match atomic hw state "
12434 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012435
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012436 for_each_encoder_on_crtc(dev, crtc, encoder) {
12437 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012438
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012439 active = encoder->get_hw_state(encoder, &pipe);
12440 I915_STATE_WARN(active != new_crtc_state->active,
12441 "[ENCODER:%i] active %i with crtc active %i\n",
12442 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012443
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012444 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12445 "Encoder connected to wrong pipe %c\n",
12446 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012447
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012448 if (active)
12449 encoder->get_config(encoder, pipe_config);
12450 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012451
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012452 if (!new_crtc_state->active)
12453 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012454
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012455 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012456
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012457 sw_config = to_intel_crtc_state(crtc->state);
12458 if (!intel_pipe_config_compare(dev, sw_config,
12459 pipe_config, false)) {
12460 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12461 intel_dump_pipe_config(intel_crtc, pipe_config,
12462 "[hw state]");
12463 intel_dump_pipe_config(intel_crtc, sw_config,
12464 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012465 }
12466}
12467
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012468static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012469verify_single_dpll_state(struct drm_i915_private *dev_priv,
12470 struct intel_shared_dpll *pll,
12471 struct drm_crtc *crtc,
12472 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012473{
12474 struct intel_dpll_hw_state dpll_hw_state;
12475 unsigned crtc_mask;
12476 bool active;
12477
12478 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12479
12480 DRM_DEBUG_KMS("%s\n", pll->name);
12481
12482 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12483
12484 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12485 I915_STATE_WARN(!pll->on && pll->active_mask,
12486 "pll in active use but not on in sw tracking\n");
12487 I915_STATE_WARN(pll->on && !pll->active_mask,
12488 "pll is on but not used by any active crtc\n");
12489 I915_STATE_WARN(pll->on != active,
12490 "pll on state mismatch (expected %i, found %i)\n",
12491 pll->on, active);
12492 }
12493
12494 if (!crtc) {
12495 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12496 "more active pll users than references: %x vs %x\n",
12497 pll->active_mask, pll->config.crtc_mask);
12498
12499 return;
12500 }
12501
12502 crtc_mask = 1 << drm_crtc_index(crtc);
12503
12504 if (new_state->active)
12505 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12506 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12507 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12508 else
12509 I915_STATE_WARN(pll->active_mask & crtc_mask,
12510 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12511 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12512
12513 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12514 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12515 crtc_mask, pll->config.crtc_mask);
12516
12517 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12518 &dpll_hw_state,
12519 sizeof(dpll_hw_state)),
12520 "pll hw state mismatch\n");
12521}
12522
12523static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012524verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12525 struct drm_crtc_state *old_crtc_state,
12526 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012527{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012528 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012529 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12530 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12531
12532 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012533 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012534
12535 if (old_state->shared_dpll &&
12536 old_state->shared_dpll != new_state->shared_dpll) {
12537 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12538 struct intel_shared_dpll *pll = old_state->shared_dpll;
12539
12540 I915_STATE_WARN(pll->active_mask & crtc_mask,
12541 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12542 pipe_name(drm_crtc_index(crtc)));
12543 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
12544 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12545 pipe_name(drm_crtc_index(crtc)));
12546 }
12547}
12548
12549static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012550intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012551 struct drm_crtc_state *old_state,
12552 struct drm_crtc_state *new_state)
12553{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012554 verify_wm_state(crtc, new_state);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012555 verify_crtc_state(crtc, old_state, new_state);
12556 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012557}
12558
12559static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012560verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012561{
12562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012563 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012564
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012565 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012566 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012567}
Daniel Vetter53589012013-06-05 13:34:16 +020012568
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012569static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012570intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012571{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012572 verify_encoder_state(dev);
12573 verify_connector_state(dev, NULL);
12574 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012575}
12576
Ville Syrjälä80715b22014-05-15 20:23:23 +030012577static void update_scanline_offset(struct intel_crtc *crtc)
12578{
12579 struct drm_device *dev = crtc->base.dev;
12580
12581 /*
12582 * The scanline counter increments at the leading edge of hsync.
12583 *
12584 * On most platforms it starts counting from vtotal-1 on the
12585 * first active line. That means the scanline counter value is
12586 * always one less than what we would expect. Ie. just after
12587 * start of vblank, which also occurs at start of hsync (on the
12588 * last active line), the scanline counter will read vblank_start-1.
12589 *
12590 * On gen2 the scanline counter starts counting from 1 instead
12591 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12592 * to keep the value positive), instead of adding one.
12593 *
12594 * On HSW+ the behaviour of the scanline counter depends on the output
12595 * type. For DP ports it behaves like most other platforms, but on HDMI
12596 * there's an extra 1 line difference. So we need to add two instead of
12597 * one to the value.
12598 */
12599 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012600 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012601 int vtotal;
12602
Ville Syrjälä124abe02015-09-08 13:40:45 +030012603 vtotal = adjusted_mode->crtc_vtotal;
12604 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012605 vtotal /= 2;
12606
12607 crtc->scanline_offset = vtotal - 1;
12608 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012609 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012610 crtc->scanline_offset = 2;
12611 } else
12612 crtc->scanline_offset = 1;
12613}
12614
Maarten Lankhorstad421372015-06-15 12:33:42 +020012615static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012616{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012617 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012618 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012619 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012620 struct drm_crtc *crtc;
12621 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012622 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012623
12624 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012625 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012626
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012627 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012629 struct intel_shared_dpll *old_dpll =
12630 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012631
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012632 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012633 continue;
12634
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012635 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012636
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012637 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012638 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012639
Maarten Lankhorstad421372015-06-15 12:33:42 +020012640 if (!shared_dpll)
12641 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12642
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012643 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012644 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012645}
12646
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012647/*
12648 * This implements the workaround described in the "notes" section of the mode
12649 * set sequence documentation. When going from no pipes or single pipe to
12650 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12651 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12652 */
12653static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12654{
12655 struct drm_crtc_state *crtc_state;
12656 struct intel_crtc *intel_crtc;
12657 struct drm_crtc *crtc;
12658 struct intel_crtc_state *first_crtc_state = NULL;
12659 struct intel_crtc_state *other_crtc_state = NULL;
12660 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12661 int i;
12662
12663 /* look at all crtc's that are going to be enabled in during modeset */
12664 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12665 intel_crtc = to_intel_crtc(crtc);
12666
12667 if (!crtc_state->active || !needs_modeset(crtc_state))
12668 continue;
12669
12670 if (first_crtc_state) {
12671 other_crtc_state = to_intel_crtc_state(crtc_state);
12672 break;
12673 } else {
12674 first_crtc_state = to_intel_crtc_state(crtc_state);
12675 first_pipe = intel_crtc->pipe;
12676 }
12677 }
12678
12679 /* No workaround needed? */
12680 if (!first_crtc_state)
12681 return 0;
12682
12683 /* w/a possibly needed, check how many crtc's are already enabled. */
12684 for_each_intel_crtc(state->dev, intel_crtc) {
12685 struct intel_crtc_state *pipe_config;
12686
12687 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12688 if (IS_ERR(pipe_config))
12689 return PTR_ERR(pipe_config);
12690
12691 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12692
12693 if (!pipe_config->base.active ||
12694 needs_modeset(&pipe_config->base))
12695 continue;
12696
12697 /* 2 or more enabled crtcs means no need for w/a */
12698 if (enabled_pipe != INVALID_PIPE)
12699 return 0;
12700
12701 enabled_pipe = intel_crtc->pipe;
12702 }
12703
12704 if (enabled_pipe != INVALID_PIPE)
12705 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12706 else if (other_crtc_state)
12707 other_crtc_state->hsw_workaround_pipe = first_pipe;
12708
12709 return 0;
12710}
12711
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012712static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12713{
12714 struct drm_crtc *crtc;
12715 struct drm_crtc_state *crtc_state;
12716 int ret = 0;
12717
12718 /* add all active pipes to the state */
12719 for_each_crtc(state->dev, crtc) {
12720 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12721 if (IS_ERR(crtc_state))
12722 return PTR_ERR(crtc_state);
12723
12724 if (!crtc_state->active || needs_modeset(crtc_state))
12725 continue;
12726
12727 crtc_state->mode_changed = true;
12728
12729 ret = drm_atomic_add_affected_connectors(state, crtc);
12730 if (ret)
12731 break;
12732
12733 ret = drm_atomic_add_affected_planes(state, crtc);
12734 if (ret)
12735 break;
12736 }
12737
12738 return ret;
12739}
12740
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012741static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012742{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012743 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12744 struct drm_i915_private *dev_priv = state->dev->dev_private;
12745 struct drm_crtc *crtc;
12746 struct drm_crtc_state *crtc_state;
12747 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012748
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012749 if (!check_digital_port_conflicts(state)) {
12750 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12751 return -EINVAL;
12752 }
12753
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012754 intel_state->modeset = true;
12755 intel_state->active_crtcs = dev_priv->active_crtcs;
12756
12757 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12758 if (crtc_state->active)
12759 intel_state->active_crtcs |= 1 << i;
12760 else
12761 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012762
12763 if (crtc_state->active != crtc->state->active)
12764 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012765 }
12766
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012767 /*
12768 * See if the config requires any additional preparation, e.g.
12769 * to adjust global state with pipes off. We need to do this
12770 * here so we can get the modeset_pipe updated config for the new
12771 * mode set on this crtc. For other crtcs we need to use the
12772 * adjusted_mode bits in the crtc directly.
12773 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012774 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012775 ret = dev_priv->display.modeset_calc_cdclk(state);
12776
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010012777 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012778 ret = intel_modeset_all_pipes(state);
12779
12780 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012781 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012782
12783 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
12784 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012785 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010012786 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012787
Maarten Lankhorstad421372015-06-15 12:33:42 +020012788 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012789
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012790 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012791 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012792
Maarten Lankhorstad421372015-06-15 12:33:42 +020012793 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012794}
12795
Matt Roperaa363132015-09-24 15:53:18 -070012796/*
12797 * Handle calculation of various watermark data at the end of the atomic check
12798 * phase. The code here should be run after the per-crtc and per-plane 'check'
12799 * handlers to ensure that all derived state has been updated.
12800 */
Matt Roper55994c22016-05-12 07:06:08 -070012801static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012802{
12803 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012804 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012805
12806 /* Is there platform-specific watermark information to calculate? */
12807 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012808 return dev_priv->display.compute_global_watermarks(state);
12809
12810 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012811}
12812
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012813/**
12814 * intel_atomic_check - validate state object
12815 * @dev: drm device
12816 * @state: state to validate
12817 */
12818static int intel_atomic_check(struct drm_device *dev,
12819 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012820{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012821 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012822 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012823 struct drm_crtc *crtc;
12824 struct drm_crtc_state *crtc_state;
12825 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012826 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012827
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012828 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012829 if (ret)
12830 return ret;
12831
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012832 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012833 struct intel_crtc_state *pipe_config =
12834 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012835
12836 /* Catch I915_MODE_FLAG_INHERITED */
12837 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12838 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012839
Daniel Vetter26495482015-07-15 14:15:52 +020012840 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012841 continue;
12842
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012843 if (!crtc_state->enable) {
12844 any_ms = true;
12845 continue;
12846 }
12847
Daniel Vetter26495482015-07-15 14:15:52 +020012848 /* FIXME: For only active_changed we shouldn't need to do any
12849 * state recomputation at all. */
12850
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012851 ret = drm_atomic_add_affected_connectors(state, crtc);
12852 if (ret)
12853 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012854
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012855 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012856 if (ret) {
12857 intel_dump_pipe_config(to_intel_crtc(crtc),
12858 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012859 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012860 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012861
Jani Nikula73831232015-11-19 10:26:30 +020012862 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012863 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012864 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012865 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012866 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012867 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012868 }
12869
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012870 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012871 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012872
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012873 ret = drm_atomic_add_affected_planes(state, crtc);
12874 if (ret)
12875 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012876
Daniel Vetter26495482015-07-15 14:15:52 +020012877 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12878 needs_modeset(crtc_state) ?
12879 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012880 }
12881
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012882 if (any_ms) {
12883 ret = intel_modeset_checks(state);
12884
12885 if (ret)
12886 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012887 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012888 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012889
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012890 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012891 if (ret)
12892 return ret;
12893
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012894 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012895 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012896}
12897
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012898static int intel_atomic_prepare_commit(struct drm_device *dev,
12899 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012900 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012901{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012902 struct drm_i915_private *dev_priv = dev->dev_private;
12903 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012904 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012905 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012906 struct drm_crtc *crtc;
12907 int i, ret;
12908
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012909 if (nonblock) {
12910 DRM_DEBUG_KMS("i915 does not yet support nonblocking commit\n");
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012911 return -EINVAL;
12912 }
12913
12914 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12915 ret = intel_crtc_wait_for_pending_flips(crtc);
12916 if (ret)
12917 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012918
12919 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12920 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012921 }
12922
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012923 ret = mutex_lock_interruptible(&dev->struct_mutex);
12924 if (ret)
12925 return ret;
12926
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012927 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012928 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012929
Dave Airlie21daaee2016-05-05 09:56:30 +100012930 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012931 for_each_plane_in_state(state, plane, plane_state, i) {
12932 struct intel_plane_state *intel_plane_state =
12933 to_intel_plane_state(plane_state);
12934
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020012935 if (plane_state->fence) {
12936 long lret = fence_wait(plane_state->fence, true);
12937
12938 if (lret < 0) {
12939 ret = lret;
12940 break;
12941 }
12942 }
12943
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012944 if (!intel_plane_state->wait_req)
12945 continue;
12946
12947 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010012948 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012949 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012950 /* Any hang should be swallowed by the wait */
12951 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012952 mutex_lock(&dev->struct_mutex);
12953 drm_atomic_helper_cleanup_planes(dev, state);
12954 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012955 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010012956 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012957 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012958 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012959
12960 return ret;
12961}
12962
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012963u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12964{
12965 struct drm_device *dev = crtc->base.dev;
12966
12967 if (!dev->max_vblank_count)
12968 return drm_accurate_vblank_count(&crtc->base);
12969
12970 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12971}
12972
Maarten Lankhorste8861672016-02-24 11:24:26 +010012973static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12974 struct drm_i915_private *dev_priv,
12975 unsigned crtc_mask)
12976{
12977 unsigned last_vblank_count[I915_MAX_PIPES];
12978 enum pipe pipe;
12979 int ret;
12980
12981 if (!crtc_mask)
12982 return;
12983
12984 for_each_pipe(dev_priv, pipe) {
12985 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
12986
12987 if (!((1 << pipe) & crtc_mask))
12988 continue;
12989
12990 ret = drm_crtc_vblank_get(crtc);
12991 if (WARN_ON(ret != 0)) {
12992 crtc_mask &= ~(1 << pipe);
12993 continue;
12994 }
12995
12996 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
12997 }
12998
12999 for_each_pipe(dev_priv, pipe) {
13000 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13001 long lret;
13002
13003 if (!((1 << pipe) & crtc_mask))
13004 continue;
13005
13006 lret = wait_event_timeout(dev->vblank[pipe].queue,
13007 last_vblank_count[pipe] !=
13008 drm_crtc_vblank_count(crtc),
13009 msecs_to_jiffies(50));
13010
Ville Syrjälä8a8dae22016-04-18 14:29:32 +030013011 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013012
13013 drm_crtc_vblank_put(crtc);
13014 }
13015}
13016
13017static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13018{
13019 /* fb updated, need to unpin old fb */
13020 if (crtc_state->fb_changed)
13021 return true;
13022
13023 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013024 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013025 return true;
13026
13027 /*
13028 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013029 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013030 * but added for clarity.
13031 */
13032 if (crtc_state->disable_cxsr)
13033 return true;
13034
13035 return false;
13036}
13037
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013038/**
13039 * intel_atomic_commit - commit validated state object
13040 * @dev: DRM device
13041 * @state: the top-level driver state object
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013042 * @nonblock: nonblocking commit
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013043 *
13044 * This function commits a top-level state object that has been validated
13045 * with drm_atomic_helper_check().
13046 *
13047 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13048 * we can only handle plane-related operations and do not yet support
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013049 * nonblocking commit.
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013050 *
13051 * RETURNS
13052 * Zero for success or -errno.
13053 */
13054static int intel_atomic_commit(struct drm_device *dev,
13055 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013056 bool nonblock)
Daniel Vettera6778b32012-07-02 09:56:42 +020013057{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013058 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013059 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013060 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013061 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013062 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013063 int ret = 0, i;
13064 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013065 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013066 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013067
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013068 ret = intel_atomic_prepare_commit(dev, state, nonblock);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013069 if (ret) {
13070 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013071 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013072 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013073
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013074 drm_atomic_helper_swap_state(dev, state);
Matt Roper279e99d2016-05-12 07:06:02 -070013075 dev_priv->wm.distrust_bios_wm = false;
Matt Roper734fa012016-05-12 15:11:40 -070013076 dev_priv->wm.skl_results = intel_state->wm_results;
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013077 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013078
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013079 if (intel_state->modeset) {
13080 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13081 sizeof(intel_state->min_pixclk));
13082 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013083 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013084
13085 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013086 }
13087
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013088 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13090
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013091 if (needs_modeset(crtc->state) ||
13092 to_intel_crtc_state(crtc->state)->update_pipe) {
13093 hw_check = true;
13094
13095 put_domains[to_intel_crtc(crtc)->pipe] =
13096 modeset_get_crtc_power_domains(crtc,
13097 to_intel_crtc_state(crtc->state));
13098 }
13099
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013100 if (!needs_modeset(crtc->state))
13101 continue;
13102
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013103 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013104
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013105 if (old_crtc_state->active) {
13106 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013107 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013108 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013109 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013110 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013111
13112 /*
13113 * Underruns don't always raise
13114 * interrupts, so check manually.
13115 */
13116 intel_check_cpu_fifo_underruns(dev_priv);
13117 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013118
13119 if (!crtc->state->active)
13120 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013121 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013122 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013123
Daniel Vetterea9d7582012-07-10 10:42:52 +020013124 /* Only after disabling all output pipelines that will be changed can we
13125 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013126 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013127
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013128 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013129 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013130
13131 if (dev_priv->display.modeset_commit_cdclk &&
13132 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13133 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013134
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013135 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013136 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013137
Daniel Vettera6778b32012-07-02 09:56:42 +020013138 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013139 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13141 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013142 struct intel_crtc_state *pipe_config =
13143 to_intel_crtc_state(crtc->state);
13144 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013145
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013146 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013147 update_scanline_offset(to_intel_crtc(crtc));
13148 dev_priv->display.crtc_enable(crtc);
13149 }
13150
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013151 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013152 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013153
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013154 if (crtc->state->active &&
13155 drm_atomic_get_existing_plane_state(state, crtc->primary))
Maarten Lankhorst2099def2016-05-17 15:07:59 +020013156 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
Paulo Zanoni49227c42016-01-19 11:35:52 -020013157
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013158 if (crtc->state->active &&
13159 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013160 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013161
Maarten Lankhorste8861672016-02-24 11:24:26 +010013162 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13163 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013164 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013165
Daniel Vettera6778b32012-07-02 09:56:42 +020013166 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013167
Maarten Lankhorste8861672016-02-24 11:24:26 +010013168 if (!state->legacy_cursor_update)
13169 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013170
Matt Ropered4a6a72016-02-23 17:20:13 -080013171 /*
13172 * Now that the vblank has passed, we can go ahead and program the
13173 * optimal watermarks on platforms that need two-step watermark
13174 * programming.
13175 *
13176 * TODO: Move this (and other cleanup) to an async worker eventually.
13177 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013178 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013179 intel_cstate = to_intel_crtc_state(crtc->state);
13180
13181 if (dev_priv->display.optimize_watermarks)
13182 dev_priv->display.optimize_watermarks(intel_cstate);
13183 }
13184
Matt Roper177246a2016-03-04 15:59:39 -080013185 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13186 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13187
13188 if (put_domains[i])
13189 modeset_put_power_domains(dev_priv, put_domains[i]);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013190
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013191 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
Matt Roper177246a2016-03-04 15:59:39 -080013192 }
13193
13194 if (intel_state->modeset)
13195 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13196
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013197 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013198 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013199 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013200
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013201 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013202
Mika Kuoppala75714942015-12-16 09:26:48 +020013203 /* As one of the primary mmio accessors, KMS has a high likelihood
13204 * of triggering bugs in unclaimed access. After we finish
13205 * modesetting, see if an error has been flagged, and if so
13206 * enable debugging for the next modeset - and hope we catch
13207 * the culprit.
13208 *
13209 * XXX note that we assume display power is on at this point.
13210 * This might hold true now but we need to add pm helper to check
13211 * unclaimed only when the hardware is on, as atomic commits
13212 * can happen also when the device is completely off.
13213 */
13214 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13215
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013216 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013217}
13218
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013219void intel_crtc_restore_mode(struct drm_crtc *crtc)
13220{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013221 struct drm_device *dev = crtc->dev;
13222 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013223 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013224 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013225
13226 state = drm_atomic_state_alloc(dev);
13227 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013228 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013229 crtc->base.id);
13230 return;
13231 }
13232
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013233 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013234
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013235retry:
13236 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13237 ret = PTR_ERR_OR_ZERO(crtc_state);
13238 if (!ret) {
13239 if (!crtc_state->active)
13240 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013241
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013242 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013243 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013244 }
13245
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013246 if (ret == -EDEADLK) {
13247 drm_atomic_state_clear(state);
13248 drm_modeset_backoff(state->acquire_ctx);
13249 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013250 }
13251
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013252 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013253out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013254 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013255}
13256
Daniel Vetter25c5b262012-07-08 22:08:04 +020013257#undef for_each_intel_crtc_masked
13258
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013259static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013260 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013261 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013262 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013263 .destroy = intel_crtc_destroy,
13264 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013265 .atomic_duplicate_state = intel_crtc_duplicate_state,
13266 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013267};
13268
Matt Roper6beb8c232014-12-01 15:40:14 -080013269/**
13270 * intel_prepare_plane_fb - Prepare fb for usage on plane
13271 * @plane: drm plane to prepare for
13272 * @fb: framebuffer to prepare for presentation
13273 *
13274 * Prepares a framebuffer for usage on a display plane. Generally this
13275 * involves pinning the underlying object and updating the frontbuffer tracking
13276 * bits. Some older platforms need special physical address handling for
13277 * cursor planes.
13278 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013279 * Must be called with struct_mutex held.
13280 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013281 * Returns 0 on success, negative error code on failure.
13282 */
13283int
13284intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013285 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013286{
13287 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013288 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013289 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013290 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013291 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013292 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013293
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013294 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013295 return 0;
13296
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013297 if (old_obj) {
13298 struct drm_crtc_state *crtc_state =
13299 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13300
13301 /* Big Hammer, we also need to ensure that any pending
13302 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13303 * current scanout is retired before unpinning the old
13304 * framebuffer. Note that we rely on userspace rendering
13305 * into the buffer attached to the pipe they are waiting
13306 * on. If not, userspace generates a GPU hang with IPEHR
13307 * point to the MI_WAIT_FOR_EVENT.
13308 *
13309 * This should only fail upon a hung GPU, in which case we
13310 * can safely continue.
13311 */
13312 if (needs_modeset(crtc_state))
13313 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013314 if (ret) {
13315 /* GPU hangs should have been swallowed by the wait */
13316 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013317 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013318 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013319 }
13320
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013321 if (!obj) {
13322 ret = 0;
13323 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013324 INTEL_INFO(dev)->cursor_needs_physical) {
13325 int align = IS_I830(dev) ? 16 * 1024 : 256;
13326 ret = i915_gem_object_attach_phys(obj, align);
13327 if (ret)
13328 DRM_DEBUG_KMS("failed to attach phys object\n");
13329 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013330 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013331 }
13332
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013333 if (ret == 0) {
13334 if (obj) {
13335 struct intel_plane_state *plane_state =
13336 to_intel_plane_state(new_state);
13337
13338 i915_gem_request_assign(&plane_state->wait_req,
13339 obj->last_write_req);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013340
13341 plane_state->base.fence = intel_get_excl_fence(obj);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013342 }
13343
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013344 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013345 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013346
Matt Roper6beb8c232014-12-01 15:40:14 -080013347 return ret;
13348}
13349
Matt Roper38f3ce32014-12-02 07:45:25 -080013350/**
13351 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13352 * @plane: drm plane to clean up for
13353 * @fb: old framebuffer that was on plane
13354 *
13355 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013356 *
13357 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013358 */
13359void
13360intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013361 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013362{
13363 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013364 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013365 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013366 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13367 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013368
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013369 old_intel_state = to_intel_plane_state(old_state);
13370
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013371 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013372 return;
13373
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013374 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13375 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013376 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013377
13378 /* prepare_fb aborted? */
13379 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13380 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13381 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013382
13383 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013384
13385 fence_put(old_intel_state->base.fence);
13386 old_intel_state->base.fence = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013387}
13388
Chandra Konduru6156a452015-04-27 13:48:39 -070013389int
13390skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13391{
13392 int max_scale;
13393 struct drm_device *dev;
13394 struct drm_i915_private *dev_priv;
13395 int crtc_clock, cdclk;
13396
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013397 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013398 return DRM_PLANE_HELPER_NO_SCALING;
13399
13400 dev = intel_crtc->base.dev;
13401 dev_priv = dev->dev_private;
13402 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013403 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013404
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013405 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013406 return DRM_PLANE_HELPER_NO_SCALING;
13407
13408 /*
13409 * skl max scale is lower of:
13410 * close to 3 but not 3, -1 is for that purpose
13411 * or
13412 * cdclk/crtc_clock
13413 */
13414 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13415
13416 return max_scale;
13417}
13418
Matt Roper465c1202014-05-29 08:06:54 -070013419static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013420intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013421 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013422 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013423{
Matt Roper2b875c22014-12-01 15:40:13 -080013424 struct drm_crtc *crtc = state->base.crtc;
13425 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013426 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013427 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13428 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013429
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013430 if (INTEL_INFO(plane->dev)->gen >= 9) {
13431 /* use scaler when colorkey is not required */
13432 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13433 min_scale = 1;
13434 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13435 }
Sonika Jindald8106362015-04-10 14:37:28 +053013436 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013437 }
Sonika Jindald8106362015-04-10 14:37:28 +053013438
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013439 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13440 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013441 min_scale, max_scale,
13442 can_position, true,
13443 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013444}
13445
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013446static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13447 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013448{
13449 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013451 struct intel_crtc_state *old_intel_state =
13452 to_intel_crtc_state(old_crtc_state);
13453 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013454
Matt Roperc34c9ee2014-12-23 10:41:50 -080013455 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013456 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013457
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013458 if (modeset)
13459 return;
13460
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013461 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13462 intel_color_set_csc(crtc->state);
13463 intel_color_load_luts(crtc->state);
13464 }
13465
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013466 if (to_intel_crtc_state(crtc->state)->update_pipe)
13467 intel_update_pipe_config(intel_crtc, old_intel_state);
13468 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013469 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013470}
13471
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013472static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13473 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013474{
Matt Roper32b7eee2014-12-24 07:59:06 -080013475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013476
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020013477 intel_pipe_update_end(intel_crtc, NULL);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013478}
13479
Matt Ropercf4c7c12014-12-04 10:27:42 -080013480/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013481 * intel_plane_destroy - destroy a plane
13482 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013483 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013484 * Common destruction function for all types of planes (primary, cursor,
13485 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013486 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013487void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013488{
13489 struct intel_plane *intel_plane = to_intel_plane(plane);
13490 drm_plane_cleanup(plane);
13491 kfree(intel_plane);
13492}
13493
Matt Roper65a3fea2015-01-21 16:35:42 -080013494const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013495 .update_plane = drm_atomic_helper_update_plane,
13496 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013497 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013498 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013499 .atomic_get_property = intel_plane_atomic_get_property,
13500 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013501 .atomic_duplicate_state = intel_plane_duplicate_state,
13502 .atomic_destroy_state = intel_plane_destroy_state,
13503
Matt Roper465c1202014-05-29 08:06:54 -070013504};
13505
13506static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13507 int pipe)
13508{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013509 struct intel_plane *primary = NULL;
13510 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013511 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013512 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013513 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013514
13515 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013516 if (!primary)
13517 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070013518
Matt Roper8e7d6882015-01-21 16:35:41 -080013519 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013520 if (!state)
13521 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013522 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013523
Matt Roper465c1202014-05-29 08:06:54 -070013524 primary->can_scale = false;
13525 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013526 if (INTEL_INFO(dev)->gen >= 9) {
13527 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013528 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013529 }
Matt Roper465c1202014-05-29 08:06:54 -070013530 primary->pipe = pipe;
13531 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013532 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013533 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013534 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13535 primary->plane = !pipe;
13536
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013537 if (INTEL_INFO(dev)->gen >= 9) {
13538 intel_primary_formats = skl_primary_formats;
13539 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013540
13541 primary->update_plane = skylake_update_primary_plane;
13542 primary->disable_plane = skylake_disable_primary_plane;
13543 } else if (HAS_PCH_SPLIT(dev)) {
13544 intel_primary_formats = i965_primary_formats;
13545 num_formats = ARRAY_SIZE(i965_primary_formats);
13546
13547 primary->update_plane = ironlake_update_primary_plane;
13548 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013549 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013550 intel_primary_formats = i965_primary_formats;
13551 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013552
13553 primary->update_plane = i9xx_update_primary_plane;
13554 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013555 } else {
13556 intel_primary_formats = i8xx_primary_formats;
13557 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013558
13559 primary->update_plane = i9xx_update_primary_plane;
13560 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013561 }
13562
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013563 ret = drm_universal_plane_init(dev, &primary->base, 0,
13564 &intel_plane_funcs,
13565 intel_primary_formats, num_formats,
13566 DRM_PLANE_TYPE_PRIMARY, NULL);
13567 if (ret)
13568 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013569
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013570 if (INTEL_INFO(dev)->gen >= 4)
13571 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013572
Matt Roperea2c67b2014-12-23 10:41:52 -080013573 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13574
Matt Roper465c1202014-05-29 08:06:54 -070013575 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013576
13577fail:
13578 kfree(state);
13579 kfree(primary);
13580
13581 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013582}
13583
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013584void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13585{
13586 if (!dev->mode_config.rotation_property) {
13587 unsigned long flags = BIT(DRM_ROTATE_0) |
13588 BIT(DRM_ROTATE_180);
13589
13590 if (INTEL_INFO(dev)->gen >= 9)
13591 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13592
13593 dev->mode_config.rotation_property =
13594 drm_mode_create_rotation_property(dev, flags);
13595 }
13596 if (dev->mode_config.rotation_property)
13597 drm_object_attach_property(&plane->base.base,
13598 dev->mode_config.rotation_property,
13599 plane->base.state->rotation);
13600}
13601
Matt Roper3d7d6512014-06-10 08:28:13 -070013602static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013603intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013604 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013605 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013606{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013607 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013608 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013609 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013610 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013611 unsigned stride;
13612 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013613
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013614 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13615 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013616 DRM_PLANE_HELPER_NO_SCALING,
13617 DRM_PLANE_HELPER_NO_SCALING,
13618 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013619 if (ret)
13620 return ret;
13621
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013622 /* if we want to turn off the cursor ignore width and height */
13623 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013624 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013625
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013626 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013627 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013628 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13629 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013630 return -EINVAL;
13631 }
13632
Matt Roperea2c67b2014-12-23 10:41:52 -080013633 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13634 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013635 DRM_DEBUG_KMS("buffer is too small\n");
13636 return -ENOMEM;
13637 }
13638
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013639 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013640 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013641 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013642 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013643
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013644 /*
13645 * There's something wrong with the cursor on CHV pipe C.
13646 * If it straddles the left edge of the screen then
13647 * moving it away from the edge or disabling it often
13648 * results in a pipe underrun, and often that can lead to
13649 * dead pipe (constant underrun reported, and it scans
13650 * out just a solid color). To recover from that, the
13651 * display power well must be turned off and on again.
13652 * Refuse the put the cursor into that compromised position.
13653 */
13654 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
13655 state->visible && state->base.crtc_x < 0) {
13656 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13657 return -EINVAL;
13658 }
13659
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013660 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013661}
13662
Matt Roperf4a2cf22014-12-01 15:40:12 -080013663static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013664intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013665 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013666{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13668
13669 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013670 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013671}
13672
13673static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013674intel_update_cursor_plane(struct drm_plane *plane,
13675 const struct intel_crtc_state *crtc_state,
13676 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013677{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013678 struct drm_crtc *crtc = crtc_state->base.crtc;
13679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013680 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013681 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013682 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013683
Matt Roperf4a2cf22014-12-01 15:40:12 -080013684 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013685 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013686 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013687 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013688 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013689 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013690
Gustavo Padovana912f122014-12-01 15:40:10 -080013691 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013692 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013693}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013694
Matt Roper3d7d6512014-06-10 08:28:13 -070013695static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13696 int pipe)
13697{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013698 struct intel_plane *cursor = NULL;
13699 struct intel_plane_state *state = NULL;
13700 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013701
13702 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013703 if (!cursor)
13704 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070013705
Matt Roper8e7d6882015-01-21 16:35:41 -080013706 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013707 if (!state)
13708 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013709 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013710
Matt Roper3d7d6512014-06-10 08:28:13 -070013711 cursor->can_scale = false;
13712 cursor->max_downscale = 1;
13713 cursor->pipe = pipe;
13714 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013715 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013716 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013717 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013718 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013719
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013720 ret = drm_universal_plane_init(dev, &cursor->base, 0,
13721 &intel_plane_funcs,
13722 intel_cursor_formats,
13723 ARRAY_SIZE(intel_cursor_formats),
13724 DRM_PLANE_TYPE_CURSOR, NULL);
13725 if (ret)
13726 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013727
13728 if (INTEL_INFO(dev)->gen >= 4) {
13729 if (!dev->mode_config.rotation_property)
13730 dev->mode_config.rotation_property =
13731 drm_mode_create_rotation_property(dev,
13732 BIT(DRM_ROTATE_0) |
13733 BIT(DRM_ROTATE_180));
13734 if (dev->mode_config.rotation_property)
13735 drm_object_attach_property(&cursor->base.base,
13736 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013737 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013738 }
13739
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013740 if (INTEL_INFO(dev)->gen >=9)
13741 state->scaler_id = -1;
13742
Matt Roperea2c67b2014-12-23 10:41:52 -080013743 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13744
Matt Roper3d7d6512014-06-10 08:28:13 -070013745 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013746
13747fail:
13748 kfree(state);
13749 kfree(cursor);
13750
13751 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013752}
13753
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013754static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13755 struct intel_crtc_state *crtc_state)
13756{
13757 int i;
13758 struct intel_scaler *intel_scaler;
13759 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13760
13761 for (i = 0; i < intel_crtc->num_scalers; i++) {
13762 intel_scaler = &scaler_state->scalers[i];
13763 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013764 intel_scaler->mode = PS_SCALER_MODE_DYN;
13765 }
13766
13767 scaler_state->scaler_id = -1;
13768}
13769
Hannes Ederb358d0a2008-12-18 21:18:47 +010013770static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013771{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013773 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013774 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013775 struct drm_plane *primary = NULL;
13776 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013777 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013778
Daniel Vetter955382f2013-09-19 14:05:45 +020013779 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013780 if (intel_crtc == NULL)
13781 return;
13782
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013783 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13784 if (!crtc_state)
13785 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013786 intel_crtc->config = crtc_state;
13787 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013788 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013789
Maarten Lankhorst68858432016-05-17 15:07:52 +020013790 INIT_LIST_HEAD(&intel_crtc->flip_work);
13791
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013792 /* initialize shared scalers */
13793 if (INTEL_INFO(dev)->gen >= 9) {
13794 if (pipe == PIPE_C)
13795 intel_crtc->num_scalers = 1;
13796 else
13797 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13798
13799 skl_init_scalers(dev, intel_crtc, crtc_state);
13800 }
13801
Matt Roper465c1202014-05-29 08:06:54 -070013802 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013803 if (!primary)
13804 goto fail;
13805
13806 cursor = intel_cursor_plane_create(dev, pipe);
13807 if (!cursor)
13808 goto fail;
13809
Matt Roper465c1202014-05-29 08:06:54 -070013810 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020013811 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070013812 if (ret)
13813 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013814
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013815 /*
13816 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013817 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013818 */
Jesse Barnes80824002009-09-10 15:28:06 -070013819 intel_crtc->pipe = pipe;
13820 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013821 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013822 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013823 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013824 }
13825
Chris Wilson4b0e3332014-05-30 16:35:26 +030013826 intel_crtc->cursor_base = ~0;
13827 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013828 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013829
Ville Syrjälä852eb002015-06-24 22:00:07 +030013830 intel_crtc->wm.cxsr_allowed = true;
13831
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013832 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13833 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13834 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13835 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13836
Jesse Barnes79e53942008-11-07 14:24:08 -080013837 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013838
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013839 intel_color_init(&intel_crtc->base);
13840
Daniel Vetter87b6b102014-05-15 15:33:46 +020013841 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013842 return;
13843
13844fail:
13845 if (primary)
13846 drm_plane_cleanup(primary);
13847 if (cursor)
13848 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013849 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013850 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013851}
13852
Jesse Barnes752aa882013-10-31 18:55:49 +020013853enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13854{
13855 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013856 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013857
Rob Clark51fd3712013-11-19 12:10:12 -050013858 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013859
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013860 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013861 return INVALID_PIPE;
13862
13863 return to_intel_crtc(encoder->crtc)->pipe;
13864}
13865
Carl Worth08d7b3d2009-04-29 14:43:54 -070013866int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013867 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013868{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013869 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013870 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013871 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013872
Rob Clark7707e652014-07-17 23:30:04 -040013873 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013874
Rob Clark7707e652014-07-17 23:30:04 -040013875 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013876 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013877 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013878 }
13879
Rob Clark7707e652014-07-17 23:30:04 -040013880 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013881 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013882
Daniel Vetterc05422d2009-08-11 16:05:30 +020013883 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013884}
13885
Daniel Vetter66a92782012-07-12 20:08:18 +020013886static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013887{
Daniel Vetter66a92782012-07-12 20:08:18 +020013888 struct drm_device *dev = encoder->base.dev;
13889 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013890 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013891 int entry = 0;
13892
Damien Lespiaub2784e12014-08-05 11:29:37 +010013893 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013894 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013895 index_mask |= (1 << entry);
13896
Jesse Barnes79e53942008-11-07 14:24:08 -080013897 entry++;
13898 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013899
Jesse Barnes79e53942008-11-07 14:24:08 -080013900 return index_mask;
13901}
13902
Chris Wilson4d302442010-12-14 19:21:29 +000013903static bool has_edp_a(struct drm_device *dev)
13904{
13905 struct drm_i915_private *dev_priv = dev->dev_private;
13906
13907 if (!IS_MOBILE(dev))
13908 return false;
13909
13910 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13911 return false;
13912
Damien Lespiaue3589902014-02-07 19:12:50 +000013913 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013914 return false;
13915
13916 return true;
13917}
13918
Jesse Barnes84b4e042014-06-25 08:24:29 -070013919static bool intel_crt_present(struct drm_device *dev)
13920{
13921 struct drm_i915_private *dev_priv = dev->dev_private;
13922
Damien Lespiau884497e2013-12-03 13:56:23 +000013923 if (INTEL_INFO(dev)->gen >= 9)
13924 return false;
13925
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013926 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013927 return false;
13928
13929 if (IS_CHERRYVIEW(dev))
13930 return false;
13931
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013932 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
13933 return false;
13934
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013935 /* DDI E can't be used if DDI A requires 4 lanes */
13936 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
13937 return false;
13938
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013939 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013940 return false;
13941
13942 return true;
13943}
13944
Jesse Barnes79e53942008-11-07 14:24:08 -080013945static void intel_setup_outputs(struct drm_device *dev)
13946{
Eric Anholt725e30a2009-01-22 13:01:02 -080013947 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013948 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013949 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013950
Daniel Vetterc9093352013-06-06 22:22:47 +020013951 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013952
Jesse Barnes84b4e042014-06-25 08:24:29 -070013953 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013954 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013955
Vandana Kannanc776eb22014-08-19 12:05:01 +053013956 if (IS_BROXTON(dev)) {
13957 /*
13958 * FIXME: Broxton doesn't support port detection via the
13959 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13960 * detect the ports.
13961 */
13962 intel_ddi_init(dev, PORT_A);
13963 intel_ddi_init(dev, PORT_B);
13964 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013965
13966 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053013967 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013968 int found;
13969
Jesse Barnesde31fac2015-03-06 15:53:32 -080013970 /*
13971 * Haswell uses DDI functions to detect digital outputs.
13972 * On SKL pre-D0 the strap isn't connected, so we assume
13973 * it's there.
13974 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013975 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013976 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013977 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013978 intel_ddi_init(dev, PORT_A);
13979
13980 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13981 * register */
13982 found = I915_READ(SFUSE_STRAP);
13983
13984 if (found & SFUSE_STRAP_DDIB_DETECTED)
13985 intel_ddi_init(dev, PORT_B);
13986 if (found & SFUSE_STRAP_DDIC_DETECTED)
13987 intel_ddi_init(dev, PORT_C);
13988 if (found & SFUSE_STRAP_DDID_DETECTED)
13989 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013990 /*
13991 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13992 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013993 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013994 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13995 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13996 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13997 intel_ddi_init(dev, PORT_E);
13998
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013999 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014000 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014001 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014002
14003 if (has_edp_a(dev))
14004 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014005
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014006 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014007 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014008 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014009 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014010 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014011 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014012 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014013 }
14014
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014015 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014016 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014017
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014018 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014019 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014020
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014021 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014022 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014023
Daniel Vetter270b3042012-10-27 15:52:05 +020014024 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014025 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014026 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014027 /*
14028 * The DP_DETECTED bit is the latched state of the DDC
14029 * SDA pin at boot. However since eDP doesn't require DDC
14030 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14031 * eDP ports may have been muxed to an alternate function.
14032 * Thus we can't rely on the DP_DETECTED bit alone to detect
14033 * eDP ports. Consult the VBT as well as DP_DETECTED to
14034 * detect eDP ports.
14035 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014036 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014037 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014038 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14039 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014040 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014041 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014042
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014043 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014044 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014045 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14046 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014047 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014048 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014049
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014050 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014051 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014052 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14053 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14054 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14055 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014056 }
14057
Jani Nikula3cfca972013-08-27 15:12:26 +030014058 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014059 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014060 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014061
Paulo Zanonie2debe92013-02-18 19:00:27 -030014062 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014064 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014065 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014066 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014067 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014068 }
Ma Ling27185ae2009-08-24 13:50:23 +080014069
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014070 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014071 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014072 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014073
14074 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014075
Paulo Zanonie2debe92013-02-18 19:00:27 -030014076 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014077 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014078 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014079 }
Ma Ling27185ae2009-08-24 13:50:23 +080014080
Paulo Zanonie2debe92013-02-18 19:00:27 -030014081 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014082
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014083 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014084 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014085 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014086 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014087 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014088 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014089 }
Ma Ling27185ae2009-08-24 13:50:23 +080014090
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014091 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014092 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014093 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014094 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014095 intel_dvo_init(dev);
14096
Zhenyu Wang103a1962009-11-27 11:44:36 +080014097 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014098 intel_tv_init(dev);
14099
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014100 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014101
Damien Lespiaub2784e12014-08-05 11:29:37 +010014102 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014103 encoder->base.possible_crtcs = encoder->crtc_mask;
14104 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014105 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014106 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014107
Paulo Zanonidde86e22012-12-01 12:04:25 -020014108 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014109
14110 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014111}
14112
14113static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14114{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014115 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014116 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014117
Daniel Vetteref2d6332014-02-10 18:00:38 +010014118 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014119 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014120 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014121 drm_gem_object_unreference(&intel_fb->obj->base);
14122 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014123 kfree(intel_fb);
14124}
14125
14126static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014127 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014128 unsigned int *handle)
14129{
14130 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014131 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014132
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014133 if (obj->userptr.mm) {
14134 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14135 return -EINVAL;
14136 }
14137
Chris Wilson05394f32010-11-08 19:18:58 +000014138 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014139}
14140
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014141static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14142 struct drm_file *file,
14143 unsigned flags, unsigned color,
14144 struct drm_clip_rect *clips,
14145 unsigned num_clips)
14146{
14147 struct drm_device *dev = fb->dev;
14148 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14149 struct drm_i915_gem_object *obj = intel_fb->obj;
14150
14151 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014152 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014153 mutex_unlock(&dev->struct_mutex);
14154
14155 return 0;
14156}
14157
Jesse Barnes79e53942008-11-07 14:24:08 -080014158static const struct drm_framebuffer_funcs intel_fb_funcs = {
14159 .destroy = intel_user_framebuffer_destroy,
14160 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014161 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014162};
14163
Damien Lespiaub3218032015-02-27 11:15:18 +000014164static
14165u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14166 uint32_t pixel_format)
14167{
14168 u32 gen = INTEL_INFO(dev)->gen;
14169
14170 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014171 int cpp = drm_format_plane_cpp(pixel_format, 0);
14172
Damien Lespiaub3218032015-02-27 11:15:18 +000014173 /* "The stride in bytes must not exceed the of the size of 8K
14174 * pixels and 32K bytes."
14175 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014176 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014177 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014178 return 32*1024;
14179 } else if (gen >= 4) {
14180 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14181 return 16*1024;
14182 else
14183 return 32*1024;
14184 } else if (gen >= 3) {
14185 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14186 return 8*1024;
14187 else
14188 return 16*1024;
14189 } else {
14190 /* XXX DSPC is limited to 4k tiled */
14191 return 8*1024;
14192 }
14193}
14194
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014195static int intel_framebuffer_init(struct drm_device *dev,
14196 struct intel_framebuffer *intel_fb,
14197 struct drm_mode_fb_cmd2 *mode_cmd,
14198 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014199{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014200 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014201 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014202 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014203 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014204
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014205 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14206
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014207 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14208 /* Enforce that fb modifier and tiling mode match, but only for
14209 * X-tiled. This is needed for FBC. */
14210 if (!!(obj->tiling_mode == I915_TILING_X) !=
14211 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14212 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14213 return -EINVAL;
14214 }
14215 } else {
14216 if (obj->tiling_mode == I915_TILING_X)
14217 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14218 else if (obj->tiling_mode == I915_TILING_Y) {
14219 DRM_DEBUG("No Y tiling for legacy addfb\n");
14220 return -EINVAL;
14221 }
14222 }
14223
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014224 /* Passed in modifier sanity checking. */
14225 switch (mode_cmd->modifier[0]) {
14226 case I915_FORMAT_MOD_Y_TILED:
14227 case I915_FORMAT_MOD_Yf_TILED:
14228 if (INTEL_INFO(dev)->gen < 9) {
14229 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14230 mode_cmd->modifier[0]);
14231 return -EINVAL;
14232 }
14233 case DRM_FORMAT_MOD_NONE:
14234 case I915_FORMAT_MOD_X_TILED:
14235 break;
14236 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014237 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14238 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014239 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014240 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014241
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014242 stride_alignment = intel_fb_stride_alignment(dev_priv,
14243 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014244 mode_cmd->pixel_format);
14245 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14246 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14247 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014248 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014249 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014250
Damien Lespiaub3218032015-02-27 11:15:18 +000014251 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14252 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014253 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014254 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14255 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014256 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014257 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014258 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014259 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014260
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014261 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014262 mode_cmd->pitches[0] != obj->stride) {
14263 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14264 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014265 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014266 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014267
Ville Syrjälä57779d02012-10-31 17:50:14 +020014268 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014269 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014270 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014271 case DRM_FORMAT_RGB565:
14272 case DRM_FORMAT_XRGB8888:
14273 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014274 break;
14275 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014276 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014277 DRM_DEBUG("unsupported pixel format: %s\n",
14278 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014279 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014280 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014281 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014282 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014283 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14284 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014285 DRM_DEBUG("unsupported pixel format: %s\n",
14286 drm_get_format_name(mode_cmd->pixel_format));
14287 return -EINVAL;
14288 }
14289 break;
14290 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014291 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014292 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014293 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014294 DRM_DEBUG("unsupported pixel format: %s\n",
14295 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014296 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014297 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014298 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014299 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014300 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014301 DRM_DEBUG("unsupported pixel format: %s\n",
14302 drm_get_format_name(mode_cmd->pixel_format));
14303 return -EINVAL;
14304 }
14305 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014306 case DRM_FORMAT_YUYV:
14307 case DRM_FORMAT_UYVY:
14308 case DRM_FORMAT_YVYU:
14309 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014310 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014311 DRM_DEBUG("unsupported pixel format: %s\n",
14312 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014313 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014314 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014315 break;
14316 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014317 DRM_DEBUG("unsupported pixel format: %s\n",
14318 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014319 return -EINVAL;
14320 }
14321
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014322 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14323 if (mode_cmd->offsets[0] != 0)
14324 return -EINVAL;
14325
Damien Lespiauec2c9812015-01-20 12:51:45 +000014326 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014327 mode_cmd->pixel_format,
14328 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014329 /* FIXME drm helper for size checks (especially planar formats)? */
14330 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14331 return -EINVAL;
14332
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014333 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14334 intel_fb->obj = obj;
14335
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014336 intel_fill_fb_info(dev_priv, &intel_fb->base);
14337
Jesse Barnes79e53942008-11-07 14:24:08 -080014338 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14339 if (ret) {
14340 DRM_ERROR("framebuffer init failed %d\n", ret);
14341 return ret;
14342 }
14343
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014344 intel_fb->obj->framebuffer_references++;
14345
Jesse Barnes79e53942008-11-07 14:24:08 -080014346 return 0;
14347}
14348
Jesse Barnes79e53942008-11-07 14:24:08 -080014349static struct drm_framebuffer *
14350intel_user_framebuffer_create(struct drm_device *dev,
14351 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014352 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014353{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014354 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014355 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014356 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014357
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014358 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014359 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014360 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014361 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014362
Daniel Vetter92907cb2015-11-23 09:04:05 +010014363 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014364 if (IS_ERR(fb))
14365 drm_gem_object_unreference_unlocked(&obj->base);
14366
14367 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014368}
14369
Daniel Vetter06957262015-08-10 13:34:08 +020014370#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014371static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014372{
14373}
14374#endif
14375
Jesse Barnes79e53942008-11-07 14:24:08 -080014376static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014377 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014378 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014379 .atomic_check = intel_atomic_check,
14380 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014381 .atomic_state_alloc = intel_atomic_state_alloc,
14382 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014383};
14384
Imre Deak88212942016-03-16 13:38:53 +020014385/**
14386 * intel_init_display_hooks - initialize the display modesetting hooks
14387 * @dev_priv: device private
14388 */
14389void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014390{
Imre Deak88212942016-03-16 13:38:53 +020014391 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014392 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014393 dev_priv->display.get_initial_plane_config =
14394 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014395 dev_priv->display.crtc_compute_clock =
14396 haswell_crtc_compute_clock;
14397 dev_priv->display.crtc_enable = haswell_crtc_enable;
14398 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014399 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014400 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014401 dev_priv->display.get_initial_plane_config =
14402 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014403 dev_priv->display.crtc_compute_clock =
14404 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014405 dev_priv->display.crtc_enable = haswell_crtc_enable;
14406 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014407 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014408 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014409 dev_priv->display.get_initial_plane_config =
14410 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014411 dev_priv->display.crtc_compute_clock =
14412 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014413 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14414 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014415 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014416 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014417 dev_priv->display.get_initial_plane_config =
14418 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014419 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14420 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14421 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14422 } else if (IS_VALLEYVIEW(dev_priv)) {
14423 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14424 dev_priv->display.get_initial_plane_config =
14425 i9xx_get_initial_plane_config;
14426 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014427 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14428 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014429 } else if (IS_G4X(dev_priv)) {
14430 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14431 dev_priv->display.get_initial_plane_config =
14432 i9xx_get_initial_plane_config;
14433 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14434 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14435 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014436 } else if (IS_PINEVIEW(dev_priv)) {
14437 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14438 dev_priv->display.get_initial_plane_config =
14439 i9xx_get_initial_plane_config;
14440 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14441 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14442 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014443 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014444 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014445 dev_priv->display.get_initial_plane_config =
14446 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014447 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014448 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14449 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014450 } else {
14451 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14452 dev_priv->display.get_initial_plane_config =
14453 i9xx_get_initial_plane_config;
14454 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14455 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14456 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014457 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014458
Jesse Barnese70236a2009-09-21 10:42:27 -070014459 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014460 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014461 dev_priv->display.get_display_clock_speed =
14462 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014463 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014464 dev_priv->display.get_display_clock_speed =
14465 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014466 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014467 dev_priv->display.get_display_clock_speed =
14468 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014469 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014470 dev_priv->display.get_display_clock_speed =
14471 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014472 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014473 dev_priv->display.get_display_clock_speed =
14474 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014475 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014476 dev_priv->display.get_display_clock_speed =
14477 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014478 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14479 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014480 dev_priv->display.get_display_clock_speed =
14481 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014482 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014483 dev_priv->display.get_display_clock_speed =
14484 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014485 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014486 dev_priv->display.get_display_clock_speed =
14487 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014488 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014489 dev_priv->display.get_display_clock_speed =
14490 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014491 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014492 dev_priv->display.get_display_clock_speed =
14493 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014494 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014495 dev_priv->display.get_display_clock_speed =
14496 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014497 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014498 dev_priv->display.get_display_clock_speed =
14499 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014500 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014501 dev_priv->display.get_display_clock_speed =
14502 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014503 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014504 dev_priv->display.get_display_clock_speed =
14505 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014506 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014507 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014508 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014509 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020014510 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014511 dev_priv->display.get_display_clock_speed =
14512 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014513 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014514
Imre Deak88212942016-03-16 13:38:53 +020014515 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014516 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014517 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014518 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014519 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014520 /* FIXME: detect B0+ stepping and use auto training */
14521 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014522 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014523 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014524 }
14525
14526 if (IS_BROADWELL(dev_priv)) {
14527 dev_priv->display.modeset_commit_cdclk =
14528 broadwell_modeset_commit_cdclk;
14529 dev_priv->display.modeset_calc_cdclk =
14530 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014531 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014532 dev_priv->display.modeset_commit_cdclk =
14533 valleyview_modeset_commit_cdclk;
14534 dev_priv->display.modeset_calc_cdclk =
14535 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014536 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014537 dev_priv->display.modeset_commit_cdclk =
14538 broxton_modeset_commit_cdclk;
14539 dev_priv->display.modeset_calc_cdclk =
14540 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014541 }
14542}
14543
Jesse Barnesb690e962010-07-19 13:53:12 -070014544/*
14545 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14546 * resume, or other times. This quirk makes sure that's the case for
14547 * affected systems.
14548 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014549static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014550{
14551 struct drm_i915_private *dev_priv = dev->dev_private;
14552
14553 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014554 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014555}
14556
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014557static void quirk_pipeb_force(struct drm_device *dev)
14558{
14559 struct drm_i915_private *dev_priv = dev->dev_private;
14560
14561 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14562 DRM_INFO("applying pipe b force quirk\n");
14563}
14564
Keith Packard435793d2011-07-12 14:56:22 -070014565/*
14566 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14567 */
14568static void quirk_ssc_force_disable(struct drm_device *dev)
14569{
14570 struct drm_i915_private *dev_priv = dev->dev_private;
14571 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014572 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014573}
14574
Carsten Emde4dca20e2012-03-15 15:56:26 +010014575/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014576 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14577 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014578 */
14579static void quirk_invert_brightness(struct drm_device *dev)
14580{
14581 struct drm_i915_private *dev_priv = dev->dev_private;
14582 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014583 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014584}
14585
Scot Doyle9c72cc62014-07-03 23:27:50 +000014586/* Some VBT's incorrectly indicate no backlight is present */
14587static void quirk_backlight_present(struct drm_device *dev)
14588{
14589 struct drm_i915_private *dev_priv = dev->dev_private;
14590 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14591 DRM_INFO("applying backlight present quirk\n");
14592}
14593
Jesse Barnesb690e962010-07-19 13:53:12 -070014594struct intel_quirk {
14595 int device;
14596 int subsystem_vendor;
14597 int subsystem_device;
14598 void (*hook)(struct drm_device *dev);
14599};
14600
Egbert Eich5f85f172012-10-14 15:46:38 +020014601/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14602struct intel_dmi_quirk {
14603 void (*hook)(struct drm_device *dev);
14604 const struct dmi_system_id (*dmi_id_list)[];
14605};
14606
14607static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14608{
14609 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14610 return 1;
14611}
14612
14613static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14614 {
14615 .dmi_id_list = &(const struct dmi_system_id[]) {
14616 {
14617 .callback = intel_dmi_reverse_brightness,
14618 .ident = "NCR Corporation",
14619 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14620 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14621 },
14622 },
14623 { } /* terminating entry */
14624 },
14625 .hook = quirk_invert_brightness,
14626 },
14627};
14628
Ben Widawskyc43b5632012-04-16 14:07:40 -070014629static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014630 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14631 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14632
Jesse Barnesb690e962010-07-19 13:53:12 -070014633 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14634 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14635
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014636 /* 830 needs to leave pipe A & dpll A up */
14637 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14638
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014639 /* 830 needs to leave pipe B & dpll B up */
14640 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14641
Keith Packard435793d2011-07-12 14:56:22 -070014642 /* Lenovo U160 cannot use SSC on LVDS */
14643 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014644
14645 /* Sony Vaio Y cannot use SSC on LVDS */
14646 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014647
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014648 /* Acer Aspire 5734Z must invert backlight brightness */
14649 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14650
14651 /* Acer/eMachines G725 */
14652 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14653
14654 /* Acer/eMachines e725 */
14655 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14656
14657 /* Acer/Packard Bell NCL20 */
14658 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14659
14660 /* Acer Aspire 4736Z */
14661 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014662
14663 /* Acer Aspire 5336 */
14664 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014665
14666 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14667 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014668
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014669 /* Acer C720 Chromebook (Core i3 4005U) */
14670 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14671
jens steinb2a96012014-10-28 20:25:53 +010014672 /* Apple Macbook 2,1 (Core 2 T7400) */
14673 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14674
Jani Nikula1b9448b02015-11-05 11:49:59 +020014675 /* Apple Macbook 4,1 */
14676 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14677
Scot Doyled4967d82014-07-03 23:27:52 +000014678 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14679 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014680
14681 /* HP Chromebook 14 (Celeron 2955U) */
14682 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014683
14684 /* Dell Chromebook 11 */
14685 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014686
14687 /* Dell Chromebook 11 (2015 version) */
14688 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014689};
14690
14691static void intel_init_quirks(struct drm_device *dev)
14692{
14693 struct pci_dev *d = dev->pdev;
14694 int i;
14695
14696 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14697 struct intel_quirk *q = &intel_quirks[i];
14698
14699 if (d->device == q->device &&
14700 (d->subsystem_vendor == q->subsystem_vendor ||
14701 q->subsystem_vendor == PCI_ANY_ID) &&
14702 (d->subsystem_device == q->subsystem_device ||
14703 q->subsystem_device == PCI_ANY_ID))
14704 q->hook(dev);
14705 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014706 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14707 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14708 intel_dmi_quirks[i].hook(dev);
14709 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014710}
14711
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014712/* Disable the VGA plane that we never use */
14713static void i915_disable_vga(struct drm_device *dev)
14714{
14715 struct drm_i915_private *dev_priv = dev->dev_private;
14716 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020014717 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014718
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014719 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014720 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014721 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014722 sr1 = inb(VGA_SR_DATA);
14723 outb(sr1 | 1<<5, VGA_SR_DATA);
14724 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14725 udelay(300);
14726
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014727 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014728 POSTING_READ(vga_reg);
14729}
14730
Daniel Vetterf8175862012-04-10 15:50:11 +020014731void intel_modeset_init_hw(struct drm_device *dev)
14732{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014733 struct drm_i915_private *dev_priv = dev->dev_private;
14734
Ville Syrjäläb6283052015-06-03 15:45:07 +030014735 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014736
14737 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
14738
Daniel Vetterf8175862012-04-10 15:50:11 +020014739 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010014740 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014741}
14742
Matt Roperd93c0372015-12-03 11:37:41 -080014743/*
14744 * Calculate what we think the watermarks should be for the state we've read
14745 * out of the hardware and then immediately program those watermarks so that
14746 * we ensure the hardware settings match our internal state.
14747 *
14748 * We can calculate what we think WM's should be by creating a duplicate of the
14749 * current state (which was constructed during hardware readout) and running it
14750 * through the atomic check code to calculate new watermark values in the
14751 * state object.
14752 */
14753static void sanitize_watermarks(struct drm_device *dev)
14754{
14755 struct drm_i915_private *dev_priv = to_i915(dev);
14756 struct drm_atomic_state *state;
14757 struct drm_crtc *crtc;
14758 struct drm_crtc_state *cstate;
14759 struct drm_modeset_acquire_ctx ctx;
14760 int ret;
14761 int i;
14762
14763 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014764 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014765 return;
14766
14767 /*
14768 * We need to hold connection_mutex before calling duplicate_state so
14769 * that the connector loop is protected.
14770 */
14771 drm_modeset_acquire_init(&ctx, 0);
14772retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014773 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014774 if (ret == -EDEADLK) {
14775 drm_modeset_backoff(&ctx);
14776 goto retry;
14777 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014778 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014779 }
14780
14781 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14782 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014783 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014784
Matt Ropered4a6a72016-02-23 17:20:13 -080014785 /*
14786 * Hardware readout is the only time we don't want to calculate
14787 * intermediate watermarks (since we don't trust the current
14788 * watermarks).
14789 */
14790 to_intel_atomic_state(state)->skip_intermediate_wm = true;
14791
Matt Roperd93c0372015-12-03 11:37:41 -080014792 ret = intel_atomic_check(dev, state);
14793 if (ret) {
14794 /*
14795 * If we fail here, it means that the hardware appears to be
14796 * programmed in a way that shouldn't be possible, given our
14797 * understanding of watermark requirements. This might mean a
14798 * mistake in the hardware readout code or a mistake in the
14799 * watermark calculations for a given platform. Raise a WARN
14800 * so that this is noticeable.
14801 *
14802 * If this actually happens, we'll have to just leave the
14803 * BIOS-programmed watermarks untouched and hope for the best.
14804 */
14805 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080014806 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014807 }
14808
14809 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014810 for_each_crtc_in_state(state, crtc, cstate, i) {
14811 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14812
Matt Ropered4a6a72016-02-23 17:20:13 -080014813 cs->wm.need_postvbl_update = true;
14814 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014815 }
14816
14817 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014818fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014819 drm_modeset_drop_locks(&ctx);
14820 drm_modeset_acquire_fini(&ctx);
14821}
14822
Jesse Barnes79e53942008-11-07 14:24:08 -080014823void intel_modeset_init(struct drm_device *dev)
14824{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014825 struct drm_i915_private *dev_priv = to_i915(dev);
14826 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014827 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014828 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014829 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014830
14831 drm_mode_config_init(dev);
14832
14833 dev->mode_config.min_width = 0;
14834 dev->mode_config.min_height = 0;
14835
Dave Airlie019d96c2011-09-29 16:20:42 +010014836 dev->mode_config.preferred_depth = 24;
14837 dev->mode_config.prefer_shadow = 1;
14838
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014839 dev->mode_config.allow_fb_modifiers = true;
14840
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014841 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014842
Jesse Barnesb690e962010-07-19 13:53:12 -070014843 intel_init_quirks(dev);
14844
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014845 intel_init_pm(dev);
14846
Ben Widawskye3c74752013-04-05 13:12:39 -070014847 if (INTEL_INFO(dev)->num_pipes == 0)
14848 return;
14849
Lukas Wunner69f92f62015-07-15 13:57:35 +020014850 /*
14851 * There may be no VBT; and if the BIOS enabled SSC we can
14852 * just keep using it to avoid unnecessary flicker. Whereas if the
14853 * BIOS isn't using it, don't assume it will work even if the VBT
14854 * indicates as much.
14855 */
14856 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14857 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14858 DREF_SSC1_ENABLE);
14859
14860 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14861 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14862 bios_lvds_use_ssc ? "en" : "dis",
14863 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14864 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14865 }
14866 }
14867
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014868 if (IS_GEN2(dev)) {
14869 dev->mode_config.max_width = 2048;
14870 dev->mode_config.max_height = 2048;
14871 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014872 dev->mode_config.max_width = 4096;
14873 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014874 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014875 dev->mode_config.max_width = 8192;
14876 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014877 }
Damien Lespiau068be562014-03-28 14:17:49 +000014878
Ville Syrjälädc41c152014-08-13 11:57:05 +030014879 if (IS_845G(dev) || IS_I865G(dev)) {
14880 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14881 dev->mode_config.cursor_height = 1023;
14882 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014883 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14884 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14885 } else {
14886 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14887 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14888 }
14889
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014890 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014891
Zhao Yakui28c97732009-10-09 11:39:41 +080014892 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014893 INTEL_INFO(dev)->num_pipes,
14894 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014895
Damien Lespiau055e3932014-08-18 13:49:10 +010014896 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014897 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014898 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014899 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014900 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014901 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014902 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014903 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014904 }
14905
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014906 intel_update_czclk(dev_priv);
14907 intel_update_cdclk(dev);
14908
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014909 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014910
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014911 /* Just disable it once at startup */
14912 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014913 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014914
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014915 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014916 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014917 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014918
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014919 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014920 struct intel_initial_plane_config plane_config = {};
14921
Jesse Barnes46f297f2014-03-07 08:57:48 -080014922 if (!crtc->active)
14923 continue;
14924
Jesse Barnes46f297f2014-03-07 08:57:48 -080014925 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014926 * Note that reserving the BIOS fb up front prevents us
14927 * from stuffing other stolen allocations like the ring
14928 * on top. This prevents some ugliness at boot time, and
14929 * can even allow for smooth boot transitions if the BIOS
14930 * fb is large enough for the active pipe configuration.
14931 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014932 dev_priv->display.get_initial_plane_config(crtc,
14933 &plane_config);
14934
14935 /*
14936 * If the fb is shared between multiple heads, we'll
14937 * just get the first one.
14938 */
14939 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014940 }
Matt Roperd93c0372015-12-03 11:37:41 -080014941
14942 /*
14943 * Make sure hardware watermarks really match the state we read out.
14944 * Note that we need to do this after reconstructing the BIOS fb's
14945 * since the watermark calculation done here will use pstate->fb.
14946 */
14947 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014948}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014949
Daniel Vetter7fad7982012-07-04 17:51:47 +020014950static void intel_enable_pipe_a(struct drm_device *dev)
14951{
14952 struct intel_connector *connector;
14953 struct drm_connector *crt = NULL;
14954 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014955 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014956
14957 /* We can't just switch on the pipe A, we need to set things up with a
14958 * proper mode and output configuration. As a gross hack, enable pipe A
14959 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014960 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014961 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14962 crt = &connector->base;
14963 break;
14964 }
14965 }
14966
14967 if (!crt)
14968 return;
14969
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014970 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014971 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014972}
14973
Daniel Vetterfa555832012-10-10 23:14:00 +020014974static bool
14975intel_check_plane_mapping(struct intel_crtc *crtc)
14976{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014977 struct drm_device *dev = crtc->base.dev;
14978 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014979 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014980
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014981 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014982 return true;
14983
Ville Syrjälä649636e2015-09-22 19:50:01 +030014984 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014985
14986 if ((val & DISPLAY_PLANE_ENABLE) &&
14987 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14988 return false;
14989
14990 return true;
14991}
14992
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014993static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14994{
14995 struct drm_device *dev = crtc->base.dev;
14996 struct intel_encoder *encoder;
14997
14998 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14999 return true;
15000
15001 return false;
15002}
15003
Ville Syrjälädd756192016-02-17 21:28:45 +020015004static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15005{
15006 struct drm_device *dev = encoder->base.dev;
15007 struct intel_connector *connector;
15008
15009 for_each_connector_on_encoder(dev, &encoder->base, connector)
15010 return true;
15011
15012 return false;
15013}
15014
Daniel Vetter24929352012-07-02 20:28:59 +020015015static void intel_sanitize_crtc(struct intel_crtc *crtc)
15016{
15017 struct drm_device *dev = crtc->base.dev;
15018 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015019 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015020
Daniel Vetter24929352012-07-02 20:28:59 +020015021 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015022 if (!transcoder_is_dsi(cpu_transcoder)) {
15023 i915_reg_t reg = PIPECONF(cpu_transcoder);
15024
15025 I915_WRITE(reg,
15026 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15027 }
Daniel Vetter24929352012-07-02 20:28:59 +020015028
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015029 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015030 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015031 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015032 struct intel_plane *plane;
15033
Daniel Vetter96256042015-02-13 21:03:42 +010015034 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015035
15036 /* Disable everything but the primary plane */
15037 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15038 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15039 continue;
15040
15041 plane->disable_plane(&plane->base, &crtc->base);
15042 }
Daniel Vetter96256042015-02-13 21:03:42 +010015043 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015044
Daniel Vetter24929352012-07-02 20:28:59 +020015045 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015046 * disable the crtc (and hence change the state) if it is wrong. Note
15047 * that gen4+ has a fixed plane -> pipe mapping. */
15048 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015049 bool plane;
15050
Daniel Vetter24929352012-07-02 20:28:59 +020015051 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15052 crtc->base.base.id);
15053
15054 /* Pipe has the wrong plane attached and the plane is active.
15055 * Temporarily change the plane mapping and disable everything
15056 * ... */
15057 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015058 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015059 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015060 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015061 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015062 }
Daniel Vetter24929352012-07-02 20:28:59 +020015063
Daniel Vetter7fad7982012-07-04 17:51:47 +020015064 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15065 crtc->pipe == PIPE_A && !crtc->active) {
15066 /* BIOS forgot to enable pipe A, this mostly happens after
15067 * resume. Force-enable the pipe to fix this, the update_dpms
15068 * call below we restore the pipe to the right state, but leave
15069 * the required bits on. */
15070 intel_enable_pipe_a(dev);
15071 }
15072
Daniel Vetter24929352012-07-02 20:28:59 +020015073 /* Adjust the state of the output pipe according to whether we
15074 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015075 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015076 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015077
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015078 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015079 /*
15080 * We start out with underrun reporting disabled to avoid races.
15081 * For correct bookkeeping mark this on active crtcs.
15082 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015083 * Also on gmch platforms we dont have any hardware bits to
15084 * disable the underrun reporting. Which means we need to start
15085 * out with underrun reporting disabled also on inactive pipes,
15086 * since otherwise we'll complain about the garbage we read when
15087 * e.g. coming up after runtime pm.
15088 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015089 * No protection against concurrent access is required - at
15090 * worst a fifo underrun happens which also sets this to false.
15091 */
15092 crtc->cpu_fifo_underrun_disabled = true;
15093 crtc->pch_fifo_underrun_disabled = true;
15094 }
Daniel Vetter24929352012-07-02 20:28:59 +020015095}
15096
15097static void intel_sanitize_encoder(struct intel_encoder *encoder)
15098{
15099 struct intel_connector *connector;
15100 struct drm_device *dev = encoder->base.dev;
15101
15102 /* We need to check both for a crtc link (meaning that the
15103 * encoder is active and trying to read from a pipe) and the
15104 * pipe itself being active. */
15105 bool has_active_crtc = encoder->base.crtc &&
15106 to_intel_crtc(encoder->base.crtc)->active;
15107
Ville Syrjälädd756192016-02-17 21:28:45 +020015108 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015109 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15110 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015111 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015112
15113 /* Connector is active, but has no active pipe. This is
15114 * fallout from our resume register restoring. Disable
15115 * the encoder manually again. */
15116 if (encoder->base.crtc) {
15117 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15118 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015119 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015120 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015121 if (encoder->post_disable)
15122 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015123 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015124 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015125
15126 /* Inconsistent output/port/pipe state happens presumably due to
15127 * a bug in one of the get_hw_state functions. Or someplace else
15128 * in our code, like the register restore mess on resume. Clamp
15129 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015130 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015131 if (connector->encoder != encoder)
15132 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015133 connector->base.dpms = DRM_MODE_DPMS_OFF;
15134 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015135 }
15136 }
15137 /* Enabled encoders without active connectors will be fixed in
15138 * the crtc fixup. */
15139}
15140
Imre Deak04098752014-02-18 00:02:16 +020015141void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015142{
15143 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015144 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015145
Imre Deak04098752014-02-18 00:02:16 +020015146 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15147 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15148 i915_disable_vga(dev);
15149 }
15150}
15151
15152void i915_redisable_vga(struct drm_device *dev)
15153{
15154 struct drm_i915_private *dev_priv = dev->dev_private;
15155
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015156 /* This function can be called both from intel_modeset_setup_hw_state or
15157 * at a very early point in our resume sequence, where the power well
15158 * structures are not yet restored. Since this function is at a very
15159 * paranoid "someone might have enabled VGA while we were not looking"
15160 * level, just check if the power well is enabled instead of trying to
15161 * follow the "don't touch the power well if we don't need it" policy
15162 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015163 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015164 return;
15165
Imre Deak04098752014-02-18 00:02:16 +020015166 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015167
15168 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015169}
15170
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015171static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015172{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015173 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015174
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015175 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015176}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015177
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015178/* FIXME read out full plane state for all planes */
15179static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015180{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015181 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015182 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015183 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015184
Matt Roper19b8d382015-09-24 15:53:17 -070015185 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015186 primary_get_hw_state(to_intel_plane(primary));
15187
15188 if (plane_state->visible)
15189 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015190}
15191
Daniel Vetter30e984d2013-06-05 13:34:17 +020015192static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015193{
15194 struct drm_i915_private *dev_priv = dev->dev_private;
15195 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015196 struct intel_crtc *crtc;
15197 struct intel_encoder *encoder;
15198 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015199 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015200
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015201 dev_priv->active_crtcs = 0;
15202
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015203 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015204 struct intel_crtc_state *crtc_state = crtc->config;
15205 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015206
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015207 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15208 memset(crtc_state, 0, sizeof(*crtc_state));
15209 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015210
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015211 crtc_state->base.active = crtc_state->base.enable =
15212 dev_priv->display.get_pipe_config(crtc, crtc_state);
15213
15214 crtc->base.enabled = crtc_state->base.enable;
15215 crtc->active = crtc_state->base.active;
15216
15217 if (crtc_state->base.active) {
15218 dev_priv->active_crtcs |= 1 << crtc->pipe;
15219
15220 if (IS_BROADWELL(dev_priv)) {
15221 pixclk = ilk_pipe_pixel_rate(crtc_state);
15222
15223 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15224 if (crtc_state->ips_enabled)
15225 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15226 } else if (IS_VALLEYVIEW(dev_priv) ||
15227 IS_CHERRYVIEW(dev_priv) ||
15228 IS_BROXTON(dev_priv))
15229 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15230 else
15231 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15232 }
15233
15234 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015235
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015236 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015237
15238 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15239 crtc->base.base.id,
15240 crtc->active ? "enabled" : "disabled");
15241 }
15242
Daniel Vetter53589012013-06-05 13:34:16 +020015243 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15244 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15245
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015246 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15247 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015248 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015249 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015250 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015251 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015252 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015253 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015254
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015255 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015256 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015257 }
15258
Damien Lespiaub2784e12014-08-05 11:29:37 +010015259 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015260 pipe = 0;
15261
15262 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015263 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15264 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015265 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015266 } else {
15267 encoder->base.crtc = NULL;
15268 }
15269
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015270 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015271 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015272 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015273 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015274 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015275 }
15276
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015277 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015278 if (connector->get_hw_state(connector)) {
15279 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015280
15281 encoder = connector->encoder;
15282 connector->base.encoder = &encoder->base;
15283
15284 if (encoder->base.crtc &&
15285 encoder->base.crtc->state->active) {
15286 /*
15287 * This has to be done during hardware readout
15288 * because anything calling .crtc_disable may
15289 * rely on the connector_mask being accurate.
15290 */
15291 encoder->base.crtc->state->connector_mask |=
15292 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015293 encoder->base.crtc->state->encoder_mask |=
15294 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015295 }
15296
Daniel Vetter24929352012-07-02 20:28:59 +020015297 } else {
15298 connector->base.dpms = DRM_MODE_DPMS_OFF;
15299 connector->base.encoder = NULL;
15300 }
15301 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15302 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015303 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015304 connector->base.encoder ? "enabled" : "disabled");
15305 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015306
15307 for_each_intel_crtc(dev, crtc) {
15308 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15309
15310 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15311 if (crtc->base.state->active) {
15312 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15313 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15314 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15315
15316 /*
15317 * The initial mode needs to be set in order to keep
15318 * the atomic core happy. It wants a valid mode if the
15319 * crtc's enabled, so we do the above call.
15320 *
15321 * At this point some state updated by the connectors
15322 * in their ->detect() callback has not run yet, so
15323 * no recalculation can be done yet.
15324 *
15325 * Even if we could do a recalculation and modeset
15326 * right now it would cause a double modeset if
15327 * fbdev or userspace chooses a different initial mode.
15328 *
15329 * If that happens, someone indicated they wanted a
15330 * mode change, which means it's safe to do a full
15331 * recalculation.
15332 */
15333 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015334
15335 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15336 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015337 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015338
15339 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015340 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015341}
15342
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015343/* Scan out the current hw modeset state,
15344 * and sanitizes it to the current state
15345 */
15346static void
15347intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015348{
15349 struct drm_i915_private *dev_priv = dev->dev_private;
15350 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015351 struct intel_crtc *crtc;
15352 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015353 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015354
15355 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015356
15357 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015358 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015359 intel_sanitize_encoder(encoder);
15360 }
15361
Damien Lespiau055e3932014-08-18 13:49:10 +010015362 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015363 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15364 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015365 intel_dump_pipe_config(crtc, crtc->config,
15366 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015367 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015368
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015369 intel_modeset_update_connector_atomic_state(dev);
15370
Daniel Vetter35c95372013-07-17 06:55:04 +020015371 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15372 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15373
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015374 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015375 continue;
15376
15377 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15378
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015379 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015380 pll->on = false;
15381 }
15382
Wayne Boyer666a4532015-12-09 12:29:35 -080015383 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015384 vlv_wm_get_hw_state(dev);
15385 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015386 skl_wm_get_hw_state(dev);
15387 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015388 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015389
15390 for_each_intel_crtc(dev, crtc) {
15391 unsigned long put_domains;
15392
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015393 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015394 if (WARN_ON(put_domains))
15395 modeset_put_power_domains(dev_priv, put_domains);
15396 }
15397 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015398
15399 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015400}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015401
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015402void intel_display_resume(struct drm_device *dev)
15403{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015404 struct drm_i915_private *dev_priv = to_i915(dev);
15405 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15406 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015407 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015408 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015409
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015410 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015411
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015412 /*
15413 * This is a cludge because with real atomic modeset mode_config.mutex
15414 * won't be taken. Unfortunately some probed state like
15415 * audio_codec_enable is still protected by mode_config.mutex, so lock
15416 * it here for now.
15417 */
15418 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015419 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015420
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015421retry:
15422 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015423
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015424 if (ret == 0 && !setup) {
15425 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015426
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015427 intel_modeset_setup_hw_state(dev);
15428 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015429 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015430
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015431 if (ret == 0 && state) {
15432 struct drm_crtc_state *crtc_state;
15433 struct drm_crtc *crtc;
15434 int i;
15435
15436 state->acquire_ctx = &ctx;
15437
Ville Syrjäläe3d54572016-05-13 10:10:42 -070015438 /* ignore any reset values/BIOS leftovers in the WM registers */
15439 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15440
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015441 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15442 /*
15443 * Force recalculation even if we restore
15444 * current state. With fast modeset this may not result
15445 * in a modeset when the state is compatible.
15446 */
15447 crtc_state->mode_changed = true;
15448 }
15449
15450 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015451 }
15452
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015453 if (ret == -EDEADLK) {
15454 drm_modeset_backoff(&ctx);
15455 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015456 }
15457
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015458 drm_modeset_drop_locks(&ctx);
15459 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015460 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015461
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015462 if (ret) {
15463 DRM_ERROR("Restoring old state failed with %i\n", ret);
15464 drm_atomic_state_free(state);
15465 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015466}
15467
15468void intel_modeset_gem_init(struct drm_device *dev)
15469{
Chris Wilsondc979972016-05-10 14:10:04 +010015470 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015471 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015472 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015473 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015474
Chris Wilsondc979972016-05-10 14:10:04 +010015475 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015476
Chris Wilson1833b132012-05-09 11:56:28 +010015477 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015478
Chris Wilson1ee8da62016-05-12 12:43:23 +010015479 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015480
15481 /*
15482 * Make sure any fbs we allocated at startup are properly
15483 * pinned & fenced. When we do the allocation it's too early
15484 * for this.
15485 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015486 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015487 obj = intel_fb_obj(c->primary->fb);
15488 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015489 continue;
15490
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015491 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015492 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15493 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015494 mutex_unlock(&dev->struct_mutex);
15495 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015496 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15497 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015498 drm_framebuffer_unreference(c->primary->fb);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020015499 drm_framebuffer_unreference(c->primary->state->fb);
15500 c->primary->fb = c->primary->state->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015501 c->primary->crtc = c->primary->state->crtc = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015502 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015503 }
15504 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015505
15506 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015507}
15508
Imre Deak4932e2c2014-02-11 17:12:48 +020015509void intel_connector_unregister(struct intel_connector *intel_connector)
15510{
15511 struct drm_connector *connector = &intel_connector->base;
15512
15513 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015514 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015515}
15516
Jesse Barnes79e53942008-11-07 14:24:08 -080015517void intel_modeset_cleanup(struct drm_device *dev)
15518{
Jesse Barnes652c3932009-08-17 13:31:43 -070015519 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015520 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015521
Chris Wilsondc979972016-05-10 14:10:04 +010015522 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015523
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015524 intel_backlight_unregister(dev);
15525
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015526 /*
15527 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015528 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015529 * experience fancy races otherwise.
15530 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015531 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015532
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015533 /*
15534 * Due to the hpd irq storm handling the hotplug work can re-arm the
15535 * poll handlers. Hence disable polling after hpd handling is shut down.
15536 */
Keith Packardf87ea762010-10-03 19:36:26 -070015537 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015538
Jesse Barnes723bfd72010-10-07 16:01:13 -070015539 intel_unregister_dsm_handler();
15540
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015541 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015542
Chris Wilson1630fe72011-07-08 12:22:42 +010015543 /* flush any delayed tasks or pending work */
15544 flush_scheduled_work();
15545
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015546 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015547 for_each_intel_connector(dev, connector)
15548 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015549
Jesse Barnes79e53942008-11-07 14:24:08 -080015550 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015551
Chris Wilson1ee8da62016-05-12 12:43:23 +010015552 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015553
Chris Wilsondc979972016-05-10 14:10:04 +010015554 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015555
15556 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015557}
15558
Dave Airlie28d52042009-09-21 14:33:58 +100015559/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015560 * Return which encoder is currently attached for connector.
15561 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015562struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015563{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015564 return &intel_attached_encoder(connector)->base;
15565}
Jesse Barnes79e53942008-11-07 14:24:08 -080015566
Chris Wilsondf0e9242010-09-09 16:20:55 +010015567void intel_connector_attach_encoder(struct intel_connector *connector,
15568 struct intel_encoder *encoder)
15569{
15570 connector->encoder = encoder;
15571 drm_mode_connector_attach_encoder(&connector->base,
15572 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015573}
Dave Airlie28d52042009-09-21 14:33:58 +100015574
15575/*
15576 * set vga decode state - true == enable VGA decode
15577 */
15578int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15579{
15580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015581 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015582 u16 gmch_ctrl;
15583
Chris Wilson75fa0412014-02-07 18:37:02 -020015584 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15585 DRM_ERROR("failed to read control word\n");
15586 return -EIO;
15587 }
15588
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015589 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15590 return 0;
15591
Dave Airlie28d52042009-09-21 14:33:58 +100015592 if (state)
15593 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15594 else
15595 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015596
15597 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15598 DRM_ERROR("failed to write control word\n");
15599 return -EIO;
15600 }
15601
Dave Airlie28d52042009-09-21 14:33:58 +100015602 return 0;
15603}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015604
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015605struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015606
15607 u32 power_well_driver;
15608
Chris Wilson63b66e52013-08-08 15:12:06 +020015609 int num_transcoders;
15610
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015611 struct intel_cursor_error_state {
15612 u32 control;
15613 u32 position;
15614 u32 base;
15615 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015616 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015617
15618 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015619 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015621 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015622 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015623
15624 struct intel_plane_error_state {
15625 u32 control;
15626 u32 stride;
15627 u32 size;
15628 u32 pos;
15629 u32 addr;
15630 u32 surface;
15631 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015632 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015633
15634 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015635 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015636 enum transcoder cpu_transcoder;
15637
15638 u32 conf;
15639
15640 u32 htotal;
15641 u32 hblank;
15642 u32 hsync;
15643 u32 vtotal;
15644 u32 vblank;
15645 u32 vsync;
15646 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015647};
15648
15649struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015650intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015651{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015652 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015653 int transcoders[] = {
15654 TRANSCODER_A,
15655 TRANSCODER_B,
15656 TRANSCODER_C,
15657 TRANSCODER_EDP,
15658 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015659 int i;
15660
Chris Wilsonc0336662016-05-06 15:40:21 +010015661 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015662 return NULL;
15663
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015664 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015665 if (error == NULL)
15666 return NULL;
15667
Chris Wilsonc0336662016-05-06 15:40:21 +010015668 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015669 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15670
Damien Lespiau055e3932014-08-18 13:49:10 +010015671 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015672 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015673 __intel_display_power_is_enabled(dev_priv,
15674 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015675 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015676 continue;
15677
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015678 error->cursor[i].control = I915_READ(CURCNTR(i));
15679 error->cursor[i].position = I915_READ(CURPOS(i));
15680 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015681
15682 error->plane[i].control = I915_READ(DSPCNTR(i));
15683 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015684 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015685 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015686 error->plane[i].pos = I915_READ(DSPPOS(i));
15687 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015688 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015689 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015690 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015691 error->plane[i].surface = I915_READ(DSPSURF(i));
15692 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15693 }
15694
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015696
Chris Wilsonc0336662016-05-06 15:40:21 +010015697 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015698 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015699 }
15700
Jani Nikula4d1de972016-03-18 17:05:42 +020015701 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015702 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015703 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015704 error->num_transcoders++; /* Account for eDP. */
15705
15706 for (i = 0; i < error->num_transcoders; i++) {
15707 enum transcoder cpu_transcoder = transcoders[i];
15708
Imre Deakddf9c532013-11-27 22:02:02 +020015709 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015710 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015711 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015712 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015713 continue;
15714
Chris Wilson63b66e52013-08-08 15:12:06 +020015715 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15716
15717 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15718 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15719 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15720 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15721 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15722 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15723 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724 }
15725
15726 return error;
15727}
15728
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015729#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15730
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015731void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015732intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015733 struct drm_device *dev,
15734 struct intel_display_error_state *error)
15735{
Damien Lespiau055e3932014-08-18 13:49:10 +010015736 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737 int i;
15738
Chris Wilson63b66e52013-08-08 15:12:06 +020015739 if (!error)
15740 return;
15741
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015742 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015743 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015744 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015745 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015746 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015747 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015748 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015749 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015750 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015751 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015752
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015753 err_printf(m, "Plane [%d]:\n", i);
15754 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15755 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015756 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015757 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15758 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015759 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015760 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015761 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015762 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015763 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15764 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015765 }
15766
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015767 err_printf(m, "Cursor [%d]:\n", i);
15768 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15769 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15770 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015772
15773 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015774 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015775 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015776 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015777 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015778 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15779 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15780 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15781 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15782 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15783 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15784 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15785 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015786}