blob: 3fdce859758a82e10ba9a0fc6cbcada8ca0a7ac3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200172static int
173intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200174{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200175 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200176}
177
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200178static int
179intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300180{
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200181 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
182 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183}
184
185static int
186intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
187{
Jani Nikula79e50a42015-08-26 10:58:20 +0300188 uint32_t clkcfg;
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300195 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 }
212}
213
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214static void intel_update_rawclk(struct drm_i915_private *dev_priv)
215{
216 if (HAS_PCH_SPLIT(dev_priv))
217 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
218 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
219 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
220 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
221 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
222 else
223 return; /* no rawclk on other platforms, or no need to know it */
224
225 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
226}
227
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300228static void intel_update_czclk(struct drm_i915_private *dev_priv)
229{
Wayne Boyer666a4532015-12-09 12:29:35 -0800230 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300231 return;
232
233 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
234 CCK_CZ_CLOCK_CONTROL);
235
236 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
237}
238
Chris Wilson021357a2010-09-07 20:54:59 +0100239static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200240intel_fdi_link_freq(struct drm_i915_private *dev_priv,
241 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100242{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200243 if (HAS_DDI(dev_priv))
244 return pipe_config->port_clock; /* SPLL */
245 else if (IS_GEN5(dev_priv))
246 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200247 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100249}
250
Daniel Vetter5d536e22013-07-06 12:52:06 +0200251static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200253 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200254 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
Daniel Vetter5d536e22013-07-06 12:52:06 +0200264static const intel_limit_t intel_limits_i8xx_dvo = {
265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 4 },
275};
276
Keith Packarde4b36692009-06-05 19:22:17 -0700277static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700288};
Eric Anholt273e27c2011-03-30 13:01:10 -0700289
Keith Packarde4b36692009-06-05 19:22:17 -0700290static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 200000,
300 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
303static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 7, .max = 98 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 112000,
313 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316
Keith Packarde4b36692009-06-05 19:22:17 -0700317static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 270000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 17, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 10, .max = 30 },
325 .p1 = { .min = 1, .max = 3},
326 .p2 = { .dot_limit = 270000,
327 .p2_slow = 10,
328 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800329 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
332static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700333 .dot = { .min = 22000, .max = 400000 },
334 .vco = { .min = 1750000, .max = 3500000},
335 .n = { .min = 1, .max = 4 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 16, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 5, .max = 80 },
340 .p1 = { .min = 1, .max = 8},
341 .p2 = { .dot_limit = 165000,
342 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 20000, .max = 115000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 28, .max = 112 },
353 .p1 = { .min = 2, .max = 8 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .dot = { .min = 80000, .max = 224000 },
361 .vco = { .min = 1750000, .max = 3500000 },
362 .n = { .min = 1, .max = 3 },
363 .m = { .min = 104, .max = 138 },
364 .m1 = { .min = 17, .max = 23 },
365 .m2 = { .min = 5, .max = 11 },
366 .p = { .min = 14, .max = 42 },
367 .p1 = { .min = 2, .max = 6 },
368 .p2 = { .dot_limit = 0,
369 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800370 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000},
375 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700379 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 5, .max = 80 },
383 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .p2 = { .dot_limit = 200000,
385 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700386};
387
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .dot = { .min = 20000, .max = 400000 },
390 .vco = { .min = 1700000, .max = 3500000 },
391 .n = { .min = 3, .max = 6 },
392 .m = { .min = 2, .max = 256 },
393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 7, .max = 112 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 112000,
398 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Eric Anholt273e27c2011-03-30 13:01:10 -0700401/* Ironlake / Sandybridge
402 *
403 * We calculate clock using (register_value + 2) for N/M1/M2, so here
404 * the range value for them is (actual_value - 2).
405 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800406static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 5 },
410 .m = { .min = 79, .max = 127 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 5, .max = 80 },
414 .p1 = { .min = 1, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700417};
418
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800419static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 118 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 28, .max = 112 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430};
431
432static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 127 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 14, .max = 56 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Eric Anholt273e27c2011-03-30 13:01:10 -0700445/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 2 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400454 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457};
458
459static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 3 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800470};
471
Ville Syrjälädc730512013-09-24 21:26:30 +0300472static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200480 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700481 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 .m1 = { .min = 2, .max = 3 },
483 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300484 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300485 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486};
487
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488static const intel_limit_t intel_limits_chv = {
489 /*
490 * These are the data rate limits (measured in fast clocks)
491 * since those are the strictest limits we have. The fast
492 * clock and actual rate limits are more relaxed, so checking
493 * them would make no difference.
494 */
495 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200496 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300497 .n = { .min = 1, .max = 1 },
498 .m1 = { .min = 2, .max = 2 },
499 .m2 = { .min = 24 << 22, .max = 175 << 22 },
500 .p1 = { .min = 2, .max = 4 },
501 .p2 = { .p2_slow = 1, .p2_fast = 14 },
502};
503
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200504static const intel_limit_t intel_limits_bxt = {
505 /* FIXME: find real dot limits */
506 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530507 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 /* FIXME: find real m2 limits */
511 .m2 = { .min = 2 << 22, .max = 255 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 20 },
514};
515
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200516static bool
517needs_modeset(struct drm_crtc_state *state)
518{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200519 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200520}
521
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300522/**
523 * Returns whether any output on the specified pipe is of the specified type
524 */
Damien Lespiau40935612014-10-29 11:16:59 +0000525bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300526{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300527 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528 struct intel_encoder *encoder;
529
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300530 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300531 if (encoder->type == type)
532 return true;
533
534 return false;
535}
536
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537/**
538 * Returns whether any output on the specified pipe will have the specified
539 * type after a staged modeset is complete, i.e., the same as
540 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
541 * encoder->crtc.
542 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
544 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300547 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200550 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300552 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (connector_state->crtc != crtc_state->base.crtc)
554 continue;
555
556 num_connectors++;
557
558 encoder = to_intel_encoder(connector_state->best_encoder);
559 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 }
562
563 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200564
565 return false;
566}
567
Imre Deakdccbea32015-06-22 23:35:51 +0300568/*
569 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
570 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
571 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
572 * The helpers' return value is the rate of the clock that is fed to the
573 * display engine's pipe which can be the above fast dot clock rate or a
574 * divided-down version of it.
575 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500576/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300577static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
Shaohua Li21778322009-02-23 15:19:16 +0800579 clock->m = clock->m2 + 2;
580 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200581 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300582 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300583 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
584 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300585
586 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800587}
588
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200589static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
590{
591 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800595{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200596 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200598 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300612 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
613 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300614
615 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300616}
617
Imre Deakdccbea32015-06-22 23:35:51 +0300618int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300619{
620 clock->m = clock->m1 * clock->m2;
621 clock->p = clock->p1 * clock->p2;
622 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300623 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300624 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
625 clock->n << 22);
626 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300627
628 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300629}
630
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800631#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800632/**
633 * Returns whether the given set of divisors are valid for a given refclk with
634 * the given connectors.
635 */
636
Chris Wilson1b894b52010-12-14 20:04:54 +0000637static bool intel_PLL_is_valid(struct drm_device *dev,
638 const intel_limit_t *limit,
639 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300641 if (clock->n < limit->n.min || limit->n.max < clock->n)
642 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400644 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400646 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300649
Wayne Boyer666a4532015-12-09 12:29:35 -0800650 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
651 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300652 if (clock->m1 <= clock->m2)
653 INTELPllInvalid("m1 <= m2\n");
654
Wayne Boyer666a4532015-12-09 12:29:35 -0800655 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300656 if (clock->p < limit->p.min || limit->p.max < clock->p)
657 INTELPllInvalid("p out of range\n");
658 if (clock->m < limit->m.min || limit->m.max < clock->m)
659 INTELPllInvalid("m out of range\n");
660 }
661
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400663 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
665 * connector, etc., rather than just a single range.
666 */
667 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669
670 return true;
671}
672
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673static int
674i9xx_select_p2_div(const intel_limit_t *limit,
675 const struct intel_crtc_state *crtc_state,
676 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800677{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300678 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800679
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200680 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100682 * For LVDS just rely on its current settings for dual-channel.
683 * We haven't figured out how to reliably set up different
684 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800685 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100686 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800688 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690 } else {
691 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300692 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300694 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300696}
697
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200698/*
699 * Returns a set of divisors for the desired target clock with the given
700 * refclk, or FALSE. The returned values represent the clock equation:
701 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
702 *
703 * Target and reference clocks are specified in kHz.
704 *
705 * If match_clock is provided, then best_clock P divider must match the P
706 * divider from @match_clock used for LVDS downclocking.
707 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708static bool
709i9xx_find_best_dpll(const intel_limit_t *limit,
710 struct intel_crtc_state *crtc_state,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
713{
714 struct drm_device *dev = crtc_state->base.crtc->dev;
715 intel_clock_t clock;
716 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717
Akshay Joshi0206e352011-08-16 15:34:10 -0400718 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800719
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300720 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
721
Zhao Yakui42158662009-11-20 11:24:18 +0800722 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
723 clock.m1++) {
724 for (clock.m2 = limit->m2.min;
725 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200726 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800727 break;
728 for (clock.n = limit->n.min;
729 clock.n <= limit->n.max; clock.n++) {
730 for (clock.p1 = limit->p1.min;
731 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 int this_err;
733
Imre Deakdccbea32015-06-22 23:35:51 +0300734 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000735 if (!intel_PLL_is_valid(dev, limit,
736 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800737 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800738 if (match_clock &&
739 clock.p != match_clock->p)
740 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800741
742 this_err = abs(clock.dot - target);
743 if (this_err < err) {
744 *best_clock = clock;
745 err = this_err;
746 }
747 }
748 }
749 }
750 }
751
752 return (err != target);
753}
754
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200755/*
756 * Returns a set of divisors for the desired target clock with the given
757 * refclk, or FALSE. The returned values represent the clock equation:
758 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
759 *
760 * Target and reference clocks are specified in kHz.
761 *
762 * If match_clock is provided, then best_clock P divider must match the P
763 * divider from @match_clock used for LVDS downclocking.
764 */
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766pnv_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200770{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300771 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200772 intel_clock_t clock;
773 int err = target;
774
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200775 memset(best_clock, 0, sizeof(*best_clock));
776
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
778
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200779 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
780 clock.m1++) {
781 for (clock.m2 = limit->m2.min;
782 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200783 for (clock.n = limit->n.min;
784 clock.n <= limit->n.max; clock.n++) {
785 for (clock.p1 = limit->p1.min;
786 clock.p1 <= limit->p1.max; clock.p1++) {
787 int this_err;
788
Imre Deakdccbea32015-06-22 23:35:51 +0300789 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 if (!intel_PLL_is_valid(dev, limit,
791 &clock))
792 continue;
793 if (match_clock &&
794 clock.p != match_clock->p)
795 continue;
796
797 this_err = abs(clock.dot - target);
798 if (this_err < err) {
799 *best_clock = clock;
800 err = this_err;
801 }
802 }
803 }
804 }
805 }
806
807 return (err != target);
808}
809
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200810/*
811 * Returns a set of divisors for the desired target clock with the given
812 * refclk, or FALSE. The returned values represent the clock equation:
813 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200814 *
815 * Target and reference clocks are specified in kHz.
816 *
817 * If match_clock is provided, then best_clock P divider must match the P
818 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200819 */
Ma Lingd4906092009-03-18 20:13:27 +0800820static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200821g4x_find_best_dpll(const intel_limit_t *limit,
822 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200823 int target, int refclk, intel_clock_t *match_clock,
824 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800825{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300826 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800827 intel_clock_t clock;
828 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300829 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400830 /* approximately equals target * 0.00585 */
831 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800832
833 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834
835 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
836
Ma Lingd4906092009-03-18 20:13:27 +0800837 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200838 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800839 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200840 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800841 for (clock.m1 = limit->m1.max;
842 clock.m1 >= limit->m1.min; clock.m1--) {
843 for (clock.m2 = limit->m2.max;
844 clock.m2 >= limit->m2.min; clock.m2--) {
845 for (clock.p1 = limit->p1.max;
846 clock.p1 >= limit->p1.min; clock.p1--) {
847 int this_err;
848
Imre Deakdccbea32015-06-22 23:35:51 +0300849 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800852 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000853
854 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800855 if (this_err < err_most) {
856 *best_clock = clock;
857 err_most = this_err;
858 max_n = clock.n;
859 found = true;
860 }
861 }
862 }
863 }
864 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865 return found;
866}
Ma Lingd4906092009-03-18 20:13:27 +0800867
Imre Deakd5dd62b2015-03-17 11:40:03 +0200868/*
869 * Check if the calculated PLL configuration is more optimal compared to the
870 * best configuration and error found so far. Return the calculated error.
871 */
872static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
873 const intel_clock_t *calculated_clock,
874 const intel_clock_t *best_clock,
875 unsigned int best_error_ppm,
876 unsigned int *error_ppm)
877{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200878 /*
879 * For CHV ignore the error and consider only the P value.
880 * Prefer a bigger P value based on HW requirements.
881 */
882 if (IS_CHERRYVIEW(dev)) {
883 *error_ppm = 0;
884
885 return calculated_clock->p > best_clock->p;
886 }
887
Imre Deak24be4e42015-03-17 11:40:04 +0200888 if (WARN_ON_ONCE(!target_freq))
889 return false;
890
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 *error_ppm = div_u64(1000000ULL *
892 abs(target_freq - calculated_clock->dot),
893 target_freq);
894 /*
895 * Prefer a better P value over a better (smaller) error if the error
896 * is small. Ensure this preference for future configurations too by
897 * setting the error to 0.
898 */
899 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
900 *error_ppm = 0;
901
902 return true;
903 }
904
905 return *error_ppm + 10 < best_error_ppm;
906}
907
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200908/*
909 * Returns a set of divisors for the desired target clock with the given
910 * refclk, or FALSE. The returned values represent the clock equation:
911 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
912 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800913static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200914vlv_find_best_dpll(const intel_limit_t *limit,
915 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200916 int target, int refclk, intel_clock_t *match_clock,
917 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700918{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300920 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300922 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300923 /* min update 19.2 MHz */
924 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300925 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700926
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300927 target *= 5; /* fast clock */
928
929 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930
931 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300932 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300933 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300934 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300936 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300938 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200939 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300940
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300941 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
942 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300943
Imre Deakdccbea32015-06-22 23:35:51 +0300944 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300945
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300946 if (!intel_PLL_is_valid(dev, limit,
947 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300948 continue;
949
Imre Deakd5dd62b2015-03-17 11:40:03 +0200950 if (!vlv_PLL_is_optimal(dev, target,
951 &clock,
952 best_clock,
953 bestppm, &ppm))
954 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300955
Imre Deakd5dd62b2015-03-17 11:40:03 +0200956 *best_clock = clock;
957 bestppm = ppm;
958 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959 }
960 }
961 }
962 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300964 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700965}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967/*
968 * Returns a set of divisors for the desired target clock with the given
969 * refclk, or FALSE. The returned values represent the clock equation:
970 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
971 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200973chv_find_best_dpll(const intel_limit_t *limit,
974 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300975 int target, int refclk, intel_clock_t *match_clock,
976 intel_clock_t *best_clock)
977{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200978 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300979 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200980 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300981 intel_clock_t clock;
982 uint64_t m2;
983 int found = false;
984
985 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200986 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300987
988 /*
989 * Based on hardware doc, the n always set to 1, and m1 always
990 * set to 2. If requires to support 200Mhz refclk, we need to
991 * revisit this because n may not 1 anymore.
992 */
993 clock.n = 1, clock.m1 = 2;
994 target *= 5; /* fast clock */
995
996 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
997 for (clock.p2 = limit->p2.p2_fast;
998 clock.p2 >= limit->p2.p2_slow;
999 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001000 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001
1002 clock.p = clock.p1 * clock.p2;
1003
1004 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1005 clock.n) << 22, refclk * clock.m1);
1006
1007 if (m2 > INT_MAX/clock.m1)
1008 continue;
1009
1010 clock.m2 = m2;
1011
Imre Deakdccbea32015-06-22 23:35:51 +03001012 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 if (!intel_PLL_is_valid(dev, limit, &clock))
1015 continue;
1016
Imre Deak9ca3ba02015-03-17 11:40:05 +02001017 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1018 best_error_ppm, &error_ppm))
1019 continue;
1020
1021 *best_clock = clock;
1022 best_error_ppm = error_ppm;
1023 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024 }
1025 }
1026
1027 return found;
1028}
1029
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001030bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1031 intel_clock_t *best_clock)
1032{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001033 int refclk = 100000;
1034 const intel_limit_t *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001035
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001036 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001037 target_clock, refclk, NULL, best_clock);
1038}
1039
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001040bool intel_crtc_active(struct drm_crtc *crtc)
1041{
1042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1043
1044 /* Be paranoid as we can arrive here with only partial
1045 * state retrieved from the hardware during setup.
1046 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001047 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001048 * as Haswell has gained clock readout/fastboot support.
1049 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001050 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001051 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001052 *
1053 * FIXME: The intel_crtc->active here should be switched to
1054 * crtc->state->active once we have proper CRTC states wired up
1055 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001056 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001057 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059}
1060
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001061enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1062 enum pipe pipe)
1063{
1064 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001067 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001068}
1069
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001070static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1071{
1072 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001073 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001074 u32 line1, line2;
1075 u32 line_mask;
1076
1077 if (IS_GEN2(dev))
1078 line_mask = DSL_LINEMASK_GEN2;
1079 else
1080 line_mask = DSL_LINEMASK_GEN3;
1081
1082 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001083 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001084 line2 = I915_READ(reg) & line_mask;
1085
1086 return line1 == line2;
1087}
1088
Keith Packardab7ad7f2010-10-03 00:33:06 -07001089/*
1090 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001091 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001092 *
1093 * After disabling a pipe, we can't wait for vblank in the usual way,
1094 * spinning on the vblank interrupt status bit, since we won't actually
1095 * see an interrupt when the pipe is disabled.
1096 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097 * On Gen4 and above:
1098 * wait for the pipe register state bit to turn off
1099 *
1100 * Otherwise:
1101 * wait for the display line value to settle (it usually
1102 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001103 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001104 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001105static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001106{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001107 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001108 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001109 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001110 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001111
Keith Packardab7ad7f2010-10-03 00:33:06 -07001112 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001113 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114
Keith Packardab7ad7f2010-10-03 00:33:06 -07001115 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001116 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1117 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001118 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001119 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001120 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001121 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001122 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001124}
1125
Jesse Barnesb24e7172011-01-04 15:09:30 -08001126/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001130 u32 val;
1131 bool cur_state;
1132
Ville Syrjälä649636e2015-09-22 19:50:01 +03001133 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001135 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001137 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001139
Jani Nikula23538ef2013-08-27 15:12:22 +03001140/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001141void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001142{
1143 u32 val;
1144 bool cur_state;
1145
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149
1150 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001151 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001152 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001153 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001154}
Jani Nikula23538ef2013-08-27 15:12:22 +03001155
Jesse Barnes040484a2011-01-03 12:14:26 -08001156static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001160 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1161 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001162
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001163 if (HAS_DDI(dev_priv->dev)) {
1164 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001166 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001168 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 cur_state = !!(val & FDI_TX_ENABLE);
1170 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001171 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001173 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001174}
1175#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1176#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1177
1178static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
1180{
Jesse Barnes040484a2011-01-03 12:14:26 -08001181 u32 val;
1182 bool cur_state;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001185 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001186 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001187 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001188 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001189}
1190#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1191#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1192
1193static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
1195{
Jesse Barnes040484a2011-01-03 12:14:26 -08001196 u32 val;
1197
1198 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001199 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 return;
1201
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001202 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001203 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001204 return;
1205
Ville Syrjälä649636e2015-09-22 19:50:01 +03001206 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001207 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001208}
1209
Daniel Vetter55607e82013-06-16 21:42:39 +02001210void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001212{
Jesse Barnes040484a2011-01-03 12:14:26 -08001213 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001214 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001215
Ville Syrjälä649636e2015-09-22 19:50:01 +03001216 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001217 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001218 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001219 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001220 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001221}
1222
Daniel Vetterb680c372014-09-19 18:27:27 +02001223void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001226 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001227 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 u32 val;
1229 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001230 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231
Jani Nikulabedd4db2014-08-22 15:04:13 +03001232 if (WARN_ON(HAS_DDI(dev)))
1233 return;
1234
1235 if (HAS_PCH_SPLIT(dev)) {
1236 u32 port_sel;
1237
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001239 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1240
1241 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1242 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1243 panel_pipe = PIPE_B;
1244 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001245 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001246 /* presumably write lock depends on pipe, not port select */
1247 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1248 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001249 } else {
1250 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001251 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1252 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001253 }
1254
1255 val = I915_READ(pp_reg);
1256 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001257 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001258 locked = false;
1259
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001262 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263}
1264
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001265static void assert_cursor(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, bool state)
1267{
1268 struct drm_device *dev = dev_priv->dev;
1269 bool cur_state;
1270
Paulo Zanonid9d82082014-02-27 16:30:56 -03001271 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001272 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001273 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001274 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001275
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001277 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001278 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001279}
1280#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1281#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1282
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001283void assert_pipe(struct drm_i915_private *dev_priv,
1284 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001286 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001287 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1288 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001289 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001290
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001291 /* if we need the pipe quirk it must be always on */
1292 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1293 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001294 state = true;
1295
Imre Deak4feed0e2016-02-12 18:55:14 +02001296 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1297 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001299 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001300
1301 intel_display_power_put(dev_priv, power_domain);
1302 } else {
1303 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001304 }
1305
Rob Clarke2c719b2014-12-15 13:56:32 -05001306 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001307 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001308 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309}
1310
Chris Wilson931872f2012-01-16 23:01:13 +00001311static void assert_plane(struct drm_i915_private *dev_priv,
1312 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001315 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316
Ville Syrjälä649636e2015-09-22 19:50:01 +03001317 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001318 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001320 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001321 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322}
1323
Chris Wilson931872f2012-01-16 23:01:13 +00001324#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1325#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1326
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe)
1329{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001330 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001331 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332
Ville Syrjälä653e1022013-06-04 13:49:05 +03001333 /* Primary planes are fixed to pipes on gen4+ */
1334 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001336 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001337 "plane %c assertion failure, should be disabled but not\n",
1338 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001339 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001340 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001343 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001344 u32 val = I915_READ(DSPCNTR(i));
1345 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001348 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1349 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350 }
1351}
1352
Jesse Barnes19332d72013-03-28 09:55:38 -07001353static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1354 enum pipe pipe)
1355{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001357 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001358
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001359 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001360 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001363 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1364 sprite, pipe_name(pipe));
1365 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001366 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001367 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001368 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001369 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001370 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001371 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001372 }
1373 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001376 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001377 plane_name(pipe), pipe_name(pipe));
1378 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001381 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1382 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001383 }
1384}
1385
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001386static void assert_vblank_disabled(struct drm_crtc *crtc)
1387{
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001389 drm_crtc_vblank_put(crtc);
1390}
1391
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001392void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001394{
Jesse Barnes92f25842011-01-04 15:09:34 -08001395 u32 val;
1396 bool enabled;
1397
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001399 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001401 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1402 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001403}
1404
Keith Packard4e634382011-08-06 10:39:45 -07001405static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001407{
1408 if ((val & DP_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001412 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001413 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1414 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001415 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1416 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1417 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001418 } else {
1419 if ((val & DP_PIPE_MASK) != (pipe << 30))
1420 return false;
1421 }
1422 return true;
1423}
1424
Keith Packard1519b992011-08-06 10:35:34 -07001425static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001428 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001429 return false;
1430
1431 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001432 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001433 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001434 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1435 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1436 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001437 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
1440 }
1441 return true;
1442}
1443
1444static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1445 enum pipe pipe, u32 val)
1446{
1447 if ((val & LVDS_PORT_EN) == 0)
1448 return false;
1449
1450 if (HAS_PCH_CPT(dev_priv->dev)) {
1451 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1452 return false;
1453 } else {
1454 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1455 return false;
1456 }
1457 return true;
1458}
1459
1460static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe, u32 val)
1462{
1463 if ((val & ADPA_DAC_ENABLE) == 0)
1464 return false;
1465 if (HAS_PCH_CPT(dev_priv->dev)) {
1466 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1467 return false;
1468 } else {
1469 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1470 return false;
1471 }
1472 return true;
1473}
1474
Jesse Barnes291906f2011-02-02 12:28:03 -08001475static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001476 enum pipe pipe, i915_reg_t reg,
1477 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001478{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001479 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001483
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001485 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001486 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
1489static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001490 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001491{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001492 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001493 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001494 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001495 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001496
Rob Clarke2c719b2014-12-15 13:56:32 -05001497 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001498 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001499 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001500}
1501
1502static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1503 enum pipe pipe)
1504{
Jesse Barnes291906f2011-02-02 12:28:03 -08001505 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001506
Keith Packardf0575e92011-07-25 22:12:43 -07001507 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1508 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1509 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001510
Ville Syrjälä649636e2015-09-22 19:50:01 +03001511 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001512 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001513 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001514 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001515
Ville Syrjälä649636e2015-09-22 19:50:01 +03001516 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001517 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001518 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001519 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001520
Paulo Zanonie2debe92013-02-18 19:00:27 -03001521 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1522 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1523 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001524}
1525
Ville Syrjäläd288f652014-10-28 13:20:22 +02001526static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001527 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001528{
Daniel Vetter426115c2013-07-11 22:13:42 +02001529 struct drm_device *dev = crtc->base.dev;
1530 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001531 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001532 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001533
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001535
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001537 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
1541 POSTING_READ(reg);
1542 udelay(150);
1543
1544 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1545 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1546
Ville Syrjäläd288f652014-10-28 13:20:22 +02001547 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001549
1550 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001551 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001552 POSTING_READ(reg);
1553 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001554 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001555 POSTING_READ(reg);
1556 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001558 POSTING_READ(reg);
1559 udelay(150); /* wait for warmup */
1560}
1561
Ville Syrjäläd288f652014-10-28 13:20:22 +02001562static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001563 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564{
1565 struct drm_device *dev = crtc->base.dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
1567 int pipe = crtc->pipe;
1568 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569 u32 tmp;
1570
1571 assert_pipe_disabled(dev_priv, crtc->pipe);
1572
Ville Syrjäläa5805162015-05-26 20:42:30 +03001573 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574
1575 /* Enable back the 10bit clock to display controller */
1576 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1577 tmp |= DPIO_DCLKP_EN;
1578 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1579
Ville Syrjälä54433e92015-05-26 20:42:31 +03001580 mutex_unlock(&dev_priv->sb_lock);
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 /*
1583 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1584 */
1585 udelay(1);
1586
1587 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001588 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589
1590 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001591 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 DRM_ERROR("PLL %d failed to lock\n", pipe);
1593
Ville Syrjäläc2317752016-03-15 16:39:56 +02001594 if (pipe != PIPE_A) {
1595 /*
1596 * WaPixelRepeatModeFixForC0:chv
1597 *
1598 * DPLLCMD is AWOL. Use chicken bits to propagate
1599 * the value from DPLLBMD to either pipe B or C.
1600 */
1601 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1602 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1603 I915_WRITE(CBR4_VLV, 0);
1604 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1605
1606 /*
1607 * DPLLB VGA mode also seems to cause problems.
1608 * We should always have it disabled.
1609 */
1610 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1611 } else {
1612 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1613 POSTING_READ(DPLL_MD(pipe));
1614 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001615}
1616
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001617static int intel_num_dvo_pipes(struct drm_device *dev)
1618{
1619 struct intel_crtc *crtc;
1620 int count = 0;
1621
1622 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001623 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001624 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001625
1626 return count;
1627}
1628
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001629static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001630{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631 struct drm_device *dev = crtc->base.dev;
1632 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001633 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001634 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001635
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001638 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001639 if (IS_MOBILE(dev) && !IS_I830(dev))
1640 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642 /* Enable DVO 2x clock on both PLLs if necessary */
1643 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1644 /*
1645 * It appears to be important that we don't enable this
1646 * for the current pipe before otherwise configuring the
1647 * PLL. No idea how this should be handled if multiple
1648 * DVO outputs are enabled simultaneosly.
1649 */
1650 dpll |= DPLL_DVO_2X_MODE;
1651 I915_WRITE(DPLL(!crtc->pipe),
1652 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1653 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001655 /*
1656 * Apparently we need to have VGA mode enabled prior to changing
1657 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1658 * dividers, even though the register value does change.
1659 */
1660 I915_WRITE(reg, 0);
1661
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001662 I915_WRITE(reg, dpll);
1663
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 /* Wait for the clocks to stabilize. */
1665 POSTING_READ(reg);
1666 udelay(150);
1667
1668 if (INTEL_INFO(dev)->gen >= 4) {
1669 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001670 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001671 } else {
1672 /* The pixel multiplier can only be updated once the
1673 * DPLL is enabled and the clocks are stable.
1674 *
1675 * So write it again.
1676 */
1677 I915_WRITE(reg, dpll);
1678 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679
1680 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 POSTING_READ(reg);
1683 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 POSTING_READ(reg);
1686 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688 POSTING_READ(reg);
1689 udelay(150); /* wait for warmup */
1690}
1691
1692/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001693 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694 * @dev_priv: i915 private structure
1695 * @pipe: pipe PLL to disable
1696 *
1697 * Disable the PLL for @pipe, making sure the pipe is off first.
1698 *
1699 * Note! This is for pre-ILK only.
1700 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001701static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 struct drm_device *dev = crtc->base.dev;
1704 struct drm_i915_private *dev_priv = dev->dev_private;
1705 enum pipe pipe = crtc->pipe;
1706
1707 /* Disable DVO 2x clock on both PLLs if necessary */
1708 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001709 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001710 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001711 I915_WRITE(DPLL(PIPE_B),
1712 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1713 I915_WRITE(DPLL(PIPE_A),
1714 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1715 }
1716
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001717 /* Don't disable pipe or pipe PLLs if needed */
1718 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1719 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720 return;
1721
1722 /* Make sure the pipe isn't still relying on us */
1723 assert_pipe_disabled(dev_priv, pipe);
1724
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001725 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001726 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001727}
1728
Jesse Barnesf6071162013-10-01 10:41:38 -07001729static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1730{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001731 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001732
1733 /* Make sure the pipe isn't still relying on us */
1734 assert_pipe_disabled(dev_priv, pipe);
1735
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001736 val = DPLL_INTEGRATED_REF_CLK_VLV |
1737 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1738 if (pipe != PIPE_A)
1739 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1740
Jesse Barnesf6071162013-10-01 10:41:38 -07001741 I915_WRITE(DPLL(pipe), val);
1742 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001743}
1744
1745static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1746{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001747 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001748 u32 val;
1749
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001750 /* Make sure the pipe isn't still relying on us */
1751 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001752
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001753 val = DPLL_SSC_REF_CLK_CHV |
1754 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001755 if (pipe != PIPE_A)
1756 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001757
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001758 I915_WRITE(DPLL(pipe), val);
1759 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001760
Ville Syrjäläa5805162015-05-26 20:42:30 +03001761 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001762
1763 /* Disable 10bit clock to display controller */
1764 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1765 val &= ~DPIO_DCLKP_EN;
1766 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1767
Ville Syrjäläa5805162015-05-26 20:42:30 +03001768 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001769}
1770
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001771void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001772 struct intel_digital_port *dport,
1773 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774{
1775 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001776 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001778 switch (dport->port) {
1779 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001781 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001782 break;
1783 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001786 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 break;
1788 case PORT_D:
1789 port_mask = DPLL_PORTD_READY_MASK;
1790 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001791 break;
1792 default:
1793 BUG();
1794 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001795
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001796 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1797 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1798 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799}
1800
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001801static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1802 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001803{
Daniel Vetter23670b322012-11-01 09:15:30 +01001804 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001805 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001807 i915_reg_t reg;
1808 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001809
Jesse Barnes040484a2011-01-03 12:14:26 -08001810 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001811 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001812
1813 /* FDI must be feeding us bits for PCH ports */
1814 assert_fdi_tx_enabled(dev_priv, pipe);
1815 assert_fdi_rx_enabled(dev_priv, pipe);
1816
Daniel Vetter23670b322012-11-01 09:15:30 +01001817 if (HAS_PCH_CPT(dev)) {
1818 /* Workaround: Set the timing override bit before enabling the
1819 * pch transcoder. */
1820 reg = TRANS_CHICKEN2(pipe);
1821 val = I915_READ(reg);
1822 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1823 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001824 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001825
Daniel Vetterab9412b2013-05-03 11:49:46 +02001826 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001827 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001829
1830 if (HAS_PCH_IBX(dev_priv->dev)) {
1831 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001832 * Make the BPC in transcoder be consistent with
1833 * that in pipeconf reg. For HDMI we must use 8bpc
1834 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001836 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001837 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1838 val |= PIPECONF_8BPC;
1839 else
1840 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001841 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001842
1843 val &= ~TRANS_INTERLACE_MASK;
1844 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001845 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001846 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 val |= TRANS_LEGACY_INTERLACED_ILK;
1848 else
1849 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001850 else
1851 val |= TRANS_PROGRESSIVE;
1852
Jesse Barnes040484a2011-01-03 12:14:26 -08001853 I915_WRITE(reg, val | TRANS_ENABLE);
1854 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001855 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001856}
1857
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001858static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001859 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001860{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001864 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001865 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001867 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001868 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001869 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001870 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001871
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001872 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001873 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001874
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001875 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1876 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001877 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 else
1879 val |= TRANS_PROGRESSIVE;
1880
Daniel Vetterab9412b2013-05-03 11:49:46 +02001881 I915_WRITE(LPT_TRANSCONF, val);
1882 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001883 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001884}
1885
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001886static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1887 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001888{
Daniel Vetter23670b322012-11-01 09:15:30 +01001889 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001890 i915_reg_t reg;
1891 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001892
1893 /* FDI relies on the transcoder */
1894 assert_fdi_tx_disabled(dev_priv, pipe);
1895 assert_fdi_rx_disabled(dev_priv, pipe);
1896
Jesse Barnes291906f2011-02-02 12:28:03 -08001897 /* Ports must be off as well */
1898 assert_pch_ports_disabled(dev_priv, pipe);
1899
Daniel Vetterab9412b2013-05-03 11:49:46 +02001900 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001901 val = I915_READ(reg);
1902 val &= ~TRANS_ENABLE;
1903 I915_WRITE(reg, val);
1904 /* wait for PCH transcoder off, transcoder state */
1905 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001906 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001907
Ville Syrjäläc4656132015-10-29 21:25:56 +02001908 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001909 /* Workaround: Clear the timing override chicken bit again. */
1910 reg = TRANS_CHICKEN2(pipe);
1911 val = I915_READ(reg);
1912 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1913 I915_WRITE(reg, val);
1914 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001915}
1916
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001917static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919 u32 val;
1920
Daniel Vetterab9412b2013-05-03 11:49:46 +02001921 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001926 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001927
1928 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001929 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001930 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001931 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001932}
1933
1934/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001935 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001939 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001941static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001942{
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 struct drm_device *dev = crtc->base.dev;
1944 struct drm_i915_private *dev_priv = dev->dev_private;
1945 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001946 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001947 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001948 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949 u32 val;
1950
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001951 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1952
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001953 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001954 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001955 assert_sprites_disabled(dev_priv, pipe);
1956
Paulo Zanoni681e5812012-12-06 11:12:38 -02001957 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001958 pch_transcoder = TRANSCODER_A;
1959 else
1960 pch_transcoder = pipe;
1961
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962 /*
1963 * A pipe without a PLL won't actually be able to drive bits from
1964 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1965 * need the check.
1966 */
Imre Deak50360402015-01-16 00:55:16 -08001967 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001968 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001969 assert_dsi_pll_enabled(dev_priv);
1970 else
1971 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001973 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001974 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001975 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001976 assert_fdi_tx_pll_enabled(dev_priv,
1977 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001978 }
1979 /* FIXME: assert CPU port conditions for SNB+ */
1980 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001982 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001984 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001985 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1986 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001987 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001988 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001989
1990 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001991 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001992
1993 /*
1994 * Until the pipe starts DSL will read as 0, which would cause
1995 * an apparent vblank timestamp jump, which messes up also the
1996 * frame count when it's derived from the timestamps. So let's
1997 * wait for the pipe to start properly before we call
1998 * drm_crtc_vblank_on()
1999 */
2000 if (dev->max_vblank_count == 0 &&
2001 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2002 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003}
2004
2005/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002006 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002007 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009 * Disable the pipe of @crtc, making sure that various hardware
2010 * specific requirements are met, if applicable, e.g. plane
2011 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002012 *
2013 * Will wait until the pipe has shut down before returning.
2014 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002015static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002017 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002018 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002019 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002020 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 u32 val;
2022
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002023 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2024
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 /*
2026 * Make sure planes won't keep trying to pump pixels to us,
2027 * or we might hang the display.
2028 */
2029 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002030 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002031 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002033 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002035 if ((val & PIPECONF_ENABLE) == 0)
2036 return;
2037
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 /*
2039 * Double wide has implications for planes
2040 * so best keep it disabled when not needed.
2041 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002042 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_DOUBLE_WIDE;
2044
2045 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002046 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2047 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002048 val &= ~PIPECONF_ENABLE;
2049
2050 I915_WRITE(reg, val);
2051 if ((val & PIPECONF_ENABLE) == 0)
2052 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002053}
2054
Chris Wilson693db182013-03-05 14:52:39 +00002055static bool need_vtd_wa(struct drm_device *dev)
2056{
2057#ifdef CONFIG_INTEL_IOMMU
2058 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2059 return true;
2060#endif
2061 return false;
2062}
2063
Ville Syrjälä832be822016-01-12 21:08:33 +02002064static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2065{
2066 return IS_GEN2(dev_priv) ? 2048 : 4096;
2067}
2068
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002069static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2070 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002071{
2072 switch (fb_modifier) {
2073 case DRM_FORMAT_MOD_NONE:
2074 return cpp;
2075 case I915_FORMAT_MOD_X_TILED:
2076 if (IS_GEN2(dev_priv))
2077 return 128;
2078 else
2079 return 512;
2080 case I915_FORMAT_MOD_Y_TILED:
2081 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2082 return 128;
2083 else
2084 return 512;
2085 case I915_FORMAT_MOD_Yf_TILED:
2086 switch (cpp) {
2087 case 1:
2088 return 64;
2089 case 2:
2090 case 4:
2091 return 128;
2092 case 8:
2093 case 16:
2094 return 256;
2095 default:
2096 MISSING_CASE(cpp);
2097 return cpp;
2098 }
2099 break;
2100 default:
2101 MISSING_CASE(fb_modifier);
2102 return cpp;
2103 }
2104}
2105
Ville Syrjälä832be822016-01-12 21:08:33 +02002106unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2107 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002108{
Ville Syrjälä832be822016-01-12 21:08:33 +02002109 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2110 return 1;
2111 else
2112 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002113 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114}
2115
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002116/* Return the tile dimensions in pixel units */
2117static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2118 unsigned int *tile_width,
2119 unsigned int *tile_height,
2120 uint64_t fb_modifier,
2121 unsigned int cpp)
2122{
2123 unsigned int tile_width_bytes =
2124 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2125
2126 *tile_width = tile_width_bytes / cpp;
2127 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2128}
2129
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002130unsigned int
2131intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002132 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002133{
Ville Syrjälä832be822016-01-12 21:08:33 +02002134 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2135 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2136
2137 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002138}
2139
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002140unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2141{
2142 unsigned int size = 0;
2143 int i;
2144
2145 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2146 size += rot_info->plane[i].width * rot_info->plane[i].height;
2147
2148 return size;
2149}
2150
Daniel Vetter75c82a52015-10-14 16:51:04 +02002151static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002152intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2153 const struct drm_framebuffer *fb,
2154 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002155{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002156 if (intel_rotation_90_or_270(rotation)) {
2157 *view = i915_ggtt_view_rotated;
2158 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2159 } else {
2160 *view = i915_ggtt_view_normal;
2161 }
2162}
2163
2164static void
2165intel_fill_fb_info(struct drm_i915_private *dev_priv,
2166 struct drm_framebuffer *fb)
2167{
2168 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002169 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002170
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002171 tile_size = intel_tile_size(dev_priv);
2172
2173 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002174 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2175 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002176
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002177 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2178 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002179
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002180 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002181 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002182 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2183 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002184
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002185 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002186 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2187 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002188 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002189}
2190
Ville Syrjälä603525d2016-01-12 21:08:37 +02002191static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002192{
2193 if (INTEL_INFO(dev_priv)->gen >= 9)
2194 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002195 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002196 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002197 return 128 * 1024;
2198 else if (INTEL_INFO(dev_priv)->gen >= 4)
2199 return 4 * 1024;
2200 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002201 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002202}
2203
Ville Syrjälä603525d2016-01-12 21:08:37 +02002204static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2205 uint64_t fb_modifier)
2206{
2207 switch (fb_modifier) {
2208 case DRM_FORMAT_MOD_NONE:
2209 return intel_linear_alignment(dev_priv);
2210 case I915_FORMAT_MOD_X_TILED:
2211 if (INTEL_INFO(dev_priv)->gen >= 9)
2212 return 256 * 1024;
2213 return 0;
2214 case I915_FORMAT_MOD_Y_TILED:
2215 case I915_FORMAT_MOD_Yf_TILED:
2216 return 1 * 1024 * 1024;
2217 default:
2218 MISSING_CASE(fb_modifier);
2219 return 0;
2220 }
2221}
2222
Chris Wilson127bd2a2010-07-23 23:32:05 +01002223int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002224intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2225 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002226{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002227 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002229 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002230 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231 u32 alignment;
2232 int ret;
2233
Matt Roperebcdd392014-07-09 16:22:11 -07002234 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2235
Ville Syrjälä603525d2016-01-12 21:08:37 +02002236 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237
Ville Syrjälä3465c582016-02-15 22:54:43 +02002238 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002239
Chris Wilson693db182013-03-05 14:52:39 +00002240 /* Note that the w/a also requires 64 PTE of padding following the
2241 * bo. We currently fill all unused PTE with the shadow page and so
2242 * we should always have valid PTE following the scanout preventing
2243 * the VT-d warning.
2244 */
2245 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2246 alignment = 256 * 1024;
2247
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 /*
2249 * Global gtt pte registers are special registers which actually forward
2250 * writes to a chunk of system memory. Which means that there is no risk
2251 * that the register values disappear as soon as we call
2252 * intel_runtime_pm_put(), so it is correct to wrap only the
2253 * pin/unpin/fence and not more.
2254 */
2255 intel_runtime_pm_get(dev_priv);
2256
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002257 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2258 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002260 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002261
2262 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2263 * fence, whereas 965+ only requires a fence if using
2264 * framebuffer compression. For simplicity, we always install
2265 * a fence as the cost is not that onerous.
2266 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002267 if (view.type == I915_GGTT_VIEW_NORMAL) {
2268 ret = i915_gem_object_get_fence(obj);
2269 if (ret == -EDEADLK) {
2270 /*
2271 * -EDEADLK means there are no free fences
2272 * no pending flips.
2273 *
2274 * This is propagated to atomic, but it uses
2275 * -EDEADLK to force a locking recovery, so
2276 * change the returned error to -EBUSY.
2277 */
2278 ret = -EBUSY;
2279 goto err_unpin;
2280 } else if (ret)
2281 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002282
Vivek Kasireddy98072162015-10-29 18:54:38 -07002283 i915_gem_object_pin_fence(obj);
2284 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002285
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002287 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002288
2289err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002291err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002292 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002293 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002294}
2295
Ville Syrjälä3465c582016-02-15 22:54:43 +02002296static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002297{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002298 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002300
Matt Roperebcdd392014-07-09 16:22:11 -07002301 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2302
Ville Syrjälä3465c582016-02-15 22:54:43 +02002303 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304
Vivek Kasireddy98072162015-10-29 18:54:38 -07002305 if (view.type == I915_GGTT_VIEW_NORMAL)
2306 i915_gem_object_unpin_fence(obj);
2307
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002308 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002309}
2310
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002311/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002312 * Adjust the tile offset by moving the difference into
2313 * the x/y offsets.
2314 *
2315 * Input tile dimensions and pitch must already be
2316 * rotated to match x and y, and in pixel units.
2317 */
2318static u32 intel_adjust_tile_offset(int *x, int *y,
2319 unsigned int tile_width,
2320 unsigned int tile_height,
2321 unsigned int tile_size,
2322 unsigned int pitch_tiles,
2323 u32 old_offset,
2324 u32 new_offset)
2325{
2326 unsigned int tiles;
2327
2328 WARN_ON(old_offset & (tile_size - 1));
2329 WARN_ON(new_offset & (tile_size - 1));
2330 WARN_ON(new_offset > old_offset);
2331
2332 tiles = (old_offset - new_offset) / tile_size;
2333
2334 *y += tiles / pitch_tiles * tile_height;
2335 *x += tiles % pitch_tiles * tile_width;
2336
2337 return new_offset;
2338}
2339
2340/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002341 * Computes the linear offset to the base tile and adjusts
2342 * x, y. bytes per pixel is assumed to be a power-of-two.
2343 *
2344 * In the 90/270 rotated case, x and y are assumed
2345 * to be already rotated to match the rotated GTT view, and
2346 * pitch is the tile_height aligned framebuffer height.
2347 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002348u32 intel_compute_tile_offset(int *x, int *y,
2349 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002350 unsigned int pitch,
2351 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002352{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002353 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2354 uint64_t fb_modifier = fb->modifier[plane];
2355 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002356 u32 offset, offset_aligned, alignment;
2357
2358 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2359 if (alignment)
2360 alignment--;
2361
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002362 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002363 unsigned int tile_size, tile_width, tile_height;
2364 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002365
Ville Syrjäläd8433102016-01-12 21:08:35 +02002366 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002367 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2368 fb_modifier, cpp);
2369
2370 if (intel_rotation_90_or_270(rotation)) {
2371 pitch_tiles = pitch / tile_height;
2372 swap(tile_width, tile_height);
2373 } else {
2374 pitch_tiles = pitch / (tile_width * cpp);
2375 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002376
Ville Syrjäläd8433102016-01-12 21:08:35 +02002377 tile_rows = *y / tile_height;
2378 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002379
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 tiles = *x / tile_width;
2381 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002382
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002383 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2384 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002385
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002386 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2387 tile_size, pitch_tiles,
2388 offset, offset_aligned);
2389 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002390 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002391 offset_aligned = offset & ~alignment;
2392
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002393 *y = (offset & alignment) / pitch;
2394 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002395 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002396
2397 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002398}
2399
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002400static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002401{
2402 switch (format) {
2403 case DISPPLANE_8BPP:
2404 return DRM_FORMAT_C8;
2405 case DISPPLANE_BGRX555:
2406 return DRM_FORMAT_XRGB1555;
2407 case DISPPLANE_BGRX565:
2408 return DRM_FORMAT_RGB565;
2409 default:
2410 case DISPPLANE_BGRX888:
2411 return DRM_FORMAT_XRGB8888;
2412 case DISPPLANE_RGBX888:
2413 return DRM_FORMAT_XBGR8888;
2414 case DISPPLANE_BGRX101010:
2415 return DRM_FORMAT_XRGB2101010;
2416 case DISPPLANE_RGBX101010:
2417 return DRM_FORMAT_XBGR2101010;
2418 }
2419}
2420
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002421static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2422{
2423 switch (format) {
2424 case PLANE_CTL_FORMAT_RGB_565:
2425 return DRM_FORMAT_RGB565;
2426 default:
2427 case PLANE_CTL_FORMAT_XRGB_8888:
2428 if (rgb_order) {
2429 if (alpha)
2430 return DRM_FORMAT_ABGR8888;
2431 else
2432 return DRM_FORMAT_XBGR8888;
2433 } else {
2434 if (alpha)
2435 return DRM_FORMAT_ARGB8888;
2436 else
2437 return DRM_FORMAT_XRGB8888;
2438 }
2439 case PLANE_CTL_FORMAT_XRGB_2101010:
2440 if (rgb_order)
2441 return DRM_FORMAT_XBGR2101010;
2442 else
2443 return DRM_FORMAT_XRGB2101010;
2444 }
2445}
2446
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002447static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002448intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2449 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002450{
2451 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002452 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002453 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002454 struct drm_i915_gem_object *obj = NULL;
2455 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002456 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002457 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2458 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2459 PAGE_SIZE);
2460
2461 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002462
Chris Wilsonff2652e2014-03-10 08:07:02 +00002463 if (plane_config->size == 0)
2464 return false;
2465
Paulo Zanoni3badb492015-09-23 12:52:23 -03002466 /* If the FB is too big, just don't use it since fbdev is not very
2467 * important and we should probably use that space with FBC or other
2468 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002469 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002470 return false;
2471
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002472 mutex_lock(&dev->struct_mutex);
2473
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002474 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2475 base_aligned,
2476 base_aligned,
2477 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002478 if (!obj) {
2479 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002480 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002481 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002482
Damien Lespiau49af4492015-01-20 12:51:44 +00002483 obj->tiling_mode = plane_config->tiling;
2484 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002485 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002486
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002487 mode_cmd.pixel_format = fb->pixel_format;
2488 mode_cmd.width = fb->width;
2489 mode_cmd.height = fb->height;
2490 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002491 mode_cmd.modifier[0] = fb->modifier[0];
2492 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002493
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002494 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002495 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002496 DRM_DEBUG_KMS("intel fb init failed\n");
2497 goto out_unref_obj;
2498 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002499
Jesse Barnes46f297f2014-03-07 08:57:48 -08002500 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002501
Daniel Vetterf6936e22015-03-26 12:17:05 +01002502 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002503 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002504
2505out_unref_obj:
2506 drm_gem_object_unreference(&obj->base);
2507 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002508 return false;
2509}
2510
Matt Roperafd65eb2015-02-03 13:10:04 -08002511/* Update plane->state->fb to match plane->fb after driver-internal updates */
2512static void
2513update_state_fb(struct drm_plane *plane)
2514{
2515 if (plane->fb == plane->state->fb)
2516 return;
2517
2518 if (plane->state->fb)
2519 drm_framebuffer_unreference(plane->state->fb);
2520 plane->state->fb = plane->fb;
2521 if (plane->state->fb)
2522 drm_framebuffer_reference(plane->state->fb);
2523}
2524
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002525static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002526intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2527 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002528{
2529 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002530 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531 struct drm_crtc *c;
2532 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002533 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002534 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002535 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002536 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2537 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002538 struct intel_plane_state *intel_state =
2539 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002540 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541
Damien Lespiau2d140302015-02-05 17:22:18 +00002542 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002543 return;
2544
Daniel Vetterf6936e22015-03-26 12:17:05 +01002545 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002546 fb = &plane_config->fb->base;
2547 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002548 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002549
Damien Lespiau2d140302015-02-05 17:22:18 +00002550 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551
2552 /*
2553 * Failed to alloc the obj, check to see if we should share
2554 * an fb with another CRTC instead
2555 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002556 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 i = to_intel_crtc(c);
2558
2559 if (c == &intel_crtc->base)
2560 continue;
2561
Matt Roper2ff8fde2014-07-08 07:50:07 -07002562 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 continue;
2564
Daniel Vetter88595ac2015-03-26 12:42:24 +01002565 fb = c->primary->fb;
2566 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002567 continue;
2568
Daniel Vetter88595ac2015-03-26 12:42:24 +01002569 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 drm_framebuffer_reference(fb);
2572 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002573 }
2574 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002575
Matt Roper200757f2015-12-03 11:37:36 -08002576 /*
2577 * We've failed to reconstruct the BIOS FB. Current display state
2578 * indicates that the primary plane is visible, but has a NULL FB,
2579 * which will lead to problems later if we don't fix it up. The
2580 * simplest solution is to just disable the primary plane now and
2581 * pretend the BIOS never had it enabled.
2582 */
2583 to_intel_plane_state(plane_state)->visible = false;
2584 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002585 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002586 intel_plane->disable_plane(primary, &intel_crtc->base);
2587
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 return;
2589
2590valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002591 plane_state->src_x = 0;
2592 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002593 plane_state->src_w = fb->width << 16;
2594 plane_state->src_h = fb->height << 16;
2595
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002596 plane_state->crtc_x = 0;
2597 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002598 plane_state->crtc_w = fb->width;
2599 plane_state->crtc_h = fb->height;
2600
Matt Roper0a8d8a82015-12-03 11:37:38 -08002601 intel_state->src.x1 = plane_state->src_x;
2602 intel_state->src.y1 = plane_state->src_y;
2603 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2604 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2605 intel_state->dst.x1 = plane_state->crtc_x;
2606 intel_state->dst.y1 = plane_state->crtc_y;
2607 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2608 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2609
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 obj = intel_fb_obj(fb);
2611 if (obj->tiling_mode != I915_TILING_NONE)
2612 dev_priv->preserve_bios_swizzle = true;
2613
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002614 drm_framebuffer_reference(fb);
2615 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002616 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002617 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002618 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002619}
2620
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002621static void i9xx_update_primary_plane(struct drm_plane *primary,
2622 const struct intel_crtc_state *crtc_state,
2623 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002624{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002625 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002626 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2628 struct drm_framebuffer *fb = plane_state->base.fb;
2629 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002630 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002631 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002632 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002634 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002635 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002636 int x = plane_state->src.x1 >> 16;
2637 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002638
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002639 dspcntr = DISPPLANE_GAMMA_ENABLE;
2640
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002641 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002642
2643 if (INTEL_INFO(dev)->gen < 4) {
2644 if (intel_crtc->pipe == PIPE_B)
2645 dspcntr |= DISPPLANE_SEL_PIPE_B;
2646
2647 /* pipesrc and dspsize control the size that is scaled from,
2648 * which should always be the user's requested size.
2649 */
2650 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002651 ((crtc_state->pipe_src_h - 1) << 16) |
2652 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002654 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2655 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002656 ((crtc_state->pipe_src_h - 1) << 16) |
2657 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002658 I915_WRITE(PRIMPOS(plane), 0);
2659 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002660 }
2661
Ville Syrjälä57779d02012-10-31 17:50:14 +02002662 switch (fb->pixel_format) {
2663 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002664 dspcntr |= DISPPLANE_8BPP;
2665 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002666 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002668 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002669 case DRM_FORMAT_RGB565:
2670 dspcntr |= DISPPLANE_BGRX565;
2671 break;
2672 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002673 dspcntr |= DISPPLANE_BGRX888;
2674 break;
2675 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002676 dspcntr |= DISPPLANE_RGBX888;
2677 break;
2678 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 dspcntr |= DISPPLANE_BGRX101010;
2680 break;
2681 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002683 break;
2684 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002685 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002686 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002687
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 if (INTEL_INFO(dev)->gen >= 4 &&
2689 obj->tiling_mode != I915_TILING_NONE)
2690 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002691
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002692 if (IS_G4X(dev))
2693 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2694
Ville Syrjäläac484962016-01-20 21:05:26 +02002695 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002696
Daniel Vetterc2c75132012-07-05 12:17:30 +02002697 if (INTEL_INFO(dev)->gen >= 4) {
2698 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002699 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002700 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002701 linear_offset -= intel_crtc->dspaddr_offset;
2702 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002703 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002704 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002705
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002706 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302707 dspcntr |= DISPPLANE_ROTATE_180;
2708
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002709 x += (crtc_state->pipe_src_w - 1);
2710 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302711
2712 /* Finding the last pixel of the last line of the display
2713 data and adding to linear_offset*/
2714 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002715 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002716 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302717 }
2718
Paulo Zanoni2db33662015-09-14 15:20:03 -03002719 intel_crtc->adjusted_x = x;
2720 intel_crtc->adjusted_y = y;
2721
Sonika Jindal48404c12014-08-22 14:06:04 +05302722 I915_WRITE(reg, dspcntr);
2723
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002724 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002725 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002726 I915_WRITE(DSPSURF(plane),
2727 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002729 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002731 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002732 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002733}
2734
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735static void i9xx_disable_primary_plane(struct drm_plane *primary,
2736 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002737{
2738 struct drm_device *dev = crtc->dev;
2739 struct drm_i915_private *dev_priv = dev->dev_private;
2740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002741 int plane = intel_crtc->plane;
2742
2743 I915_WRITE(DSPCNTR(plane), 0);
2744 if (INTEL_INFO(dev_priv)->gen >= 4)
2745 I915_WRITE(DSPSURF(plane), 0);
2746 else
2747 I915_WRITE(DSPADDR(plane), 0);
2748 POSTING_READ(DSPCNTR(plane));
2749}
2750
2751static void ironlake_update_primary_plane(struct drm_plane *primary,
2752 const struct intel_crtc_state *crtc_state,
2753 const struct intel_plane_state *plane_state)
2754{
2755 struct drm_device *dev = primary->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2758 struct drm_framebuffer *fb = plane_state->base.fb;
2759 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002761 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002762 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002763 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002764 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002765 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002766 int x = plane_state->src.x1 >> 16;
2767 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002768
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002769 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002770 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002771
2772 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2773 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2774
Ville Syrjälä57779d02012-10-31 17:50:14 +02002775 switch (fb->pixel_format) {
2776 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777 dspcntr |= DISPPLANE_8BPP;
2778 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002779 case DRM_FORMAT_RGB565:
2780 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002782 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002783 dspcntr |= DISPPLANE_BGRX888;
2784 break;
2785 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 dspcntr |= DISPPLANE_RGBX888;
2787 break;
2788 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 dspcntr |= DISPPLANE_BGRX101010;
2790 break;
2791 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793 break;
2794 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002795 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002796 }
2797
2798 if (obj->tiling_mode != I915_TILING_NONE)
2799 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002801 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002802 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803
Ville Syrjäläac484962016-01-20 21:05:26 +02002804 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002805 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002806 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002807 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002808 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002809 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302810 dspcntr |= DISPPLANE_ROTATE_180;
2811
2812 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002813 x += (crtc_state->pipe_src_w - 1);
2814 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302815
2816 /* Finding the last pixel of the last line of the display
2817 data and adding to linear_offset*/
2818 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002819 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002820 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302821 }
2822 }
2823
Paulo Zanoni2db33662015-09-14 15:20:03 -03002824 intel_crtc->adjusted_x = x;
2825 intel_crtc->adjusted_y = y;
2826
Sonika Jindal48404c12014-08-22 14:06:04 +05302827 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002829 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002830 I915_WRITE(DSPSURF(plane),
2831 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002832 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002833 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2834 } else {
2835 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2836 I915_WRITE(DSPLINOFF(plane), linear_offset);
2837 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839}
2840
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002841u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2842 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002843{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002844 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2845 return 64;
2846 } else {
2847 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002848
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002849 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002850 }
2851}
2852
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002853u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2854 struct drm_i915_gem_object *obj,
2855 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002856{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002857 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002858 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002859 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002860
Ville Syrjäläe7941292016-01-19 18:23:17 +02002861 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002862 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002863
Daniel Vetterce7f1722015-10-14 16:51:06 +02002864 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002865 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002866 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002867 return -1;
2868
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002869 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002870
2871 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002872 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002873 PAGE_SIZE;
2874 }
2875
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002876 WARN_ON(upper_32_bits(offset));
2877
2878 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002879}
2880
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002881static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2882{
2883 struct drm_device *dev = intel_crtc->base.dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
2885
2886 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2887 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2888 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002889}
2890
Chandra Kondurua1b22782015-04-07 15:28:45 -07002891/*
2892 * This function detaches (aka. unbinds) unused scalers in hardware
2893 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002894static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002895{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002896 struct intel_crtc_scaler_state *scaler_state;
2897 int i;
2898
Chandra Kondurua1b22782015-04-07 15:28:45 -07002899 scaler_state = &intel_crtc->config->scaler_state;
2900
2901 /* loop through and disable scalers that aren't in use */
2902 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002903 if (!scaler_state->scalers[i].in_use)
2904 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002905 }
2906}
2907
Chandra Konduru6156a452015-04-27 13:48:39 -07002908u32 skl_plane_ctl_format(uint32_t pixel_format)
2909{
Chandra Konduru6156a452015-04-27 13:48:39 -07002910 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002911 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002912 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002913 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002914 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002915 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002916 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002917 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002918 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002919 /*
2920 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2921 * to be already pre-multiplied. We need to add a knob (or a different
2922 * DRM_FORMAT) for user-space to configure that.
2923 */
2924 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002925 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002926 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002928 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002933 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002934 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002935 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002936 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002937 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002938 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002941 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002943 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002945
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947}
2948
2949u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2950{
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 switch (fb_modifier) {
2952 case DRM_FORMAT_MOD_NONE:
2953 break;
2954 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 default:
2961 MISSING_CASE(fb_modifier);
2962 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002963
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965}
2966
2967u32 skl_plane_ctl_rotation(unsigned int rotation)
2968{
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 switch (rotation) {
2970 case BIT(DRM_ROTATE_0):
2971 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302972 /*
2973 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2974 * while i915 HW rotation is clockwise, thats why this swapping.
2975 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302977 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302981 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 default:
2983 MISSING_CASE(rotation);
2984 }
2985
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987}
2988
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002989static void skylake_update_primary_plane(struct drm_plane *plane,
2990 const struct intel_crtc_state *crtc_state,
2991 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01002992{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002993 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002994 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2996 struct drm_framebuffer *fb = plane_state->base.fb;
2997 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002998 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05302999 u32 plane_ctl, stride_div, stride;
3000 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003001 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303002 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003003 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004 int scaler_id = plane_state->scaler_id;
3005 int src_x = plane_state->src.x1 >> 16;
3006 int src_y = plane_state->src.y1 >> 16;
3007 int src_w = drm_rect_width(&plane_state->src) >> 16;
3008 int src_h = drm_rect_height(&plane_state->src) >> 16;
3009 int dst_x = plane_state->dst.x1;
3010 int dst_y = plane_state->dst.y1;
3011 int dst_w = drm_rect_width(&plane_state->dst);
3012 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003013
3014 plane_ctl = PLANE_CTL_ENABLE |
3015 PLANE_CTL_PIPE_GAMMA_ENABLE |
3016 PLANE_CTL_PIPE_CSC_ENABLE;
3017
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3019 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003020 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003022
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003023 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003024 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003025 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303026
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003027 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003028
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303029 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003030 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3031
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003033 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303034 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003035 x_offset = stride * tile_height - src_y - src_h;
3036 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 } else {
3039 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003040 x_offset = src_x;
3041 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303043 }
3044 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003045
Paulo Zanoni2db33662015-09-14 15:20:03 -03003046 intel_crtc->adjusted_x = x_offset;
3047 intel_crtc->adjusted_y = y_offset;
3048
Damien Lespiau70d21f02013-07-03 21:06:04 +01003049 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303050 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3051 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3052 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003053
3054 if (scaler_id >= 0) {
3055 uint32_t ps_ctrl = 0;
3056
3057 WARN_ON(!dst_w || !dst_h);
3058 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3059 crtc_state->scaler_state.scalers[scaler_id].mode;
3060 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3061 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3062 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3063 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3064 I915_WRITE(PLANE_POS(pipe, 0), 0);
3065 } else {
3066 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3067 }
3068
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003069 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070
3071 POSTING_READ(PLANE_SURF(pipe, 0));
3072}
3073
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074static void skylake_disable_primary_plane(struct drm_plane *primary,
3075 struct drm_crtc *crtc)
3076{
3077 struct drm_device *dev = crtc->dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 int pipe = to_intel_crtc(crtc)->pipe;
3080
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003081 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3082 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3083 POSTING_READ(PLANE_SURF(pipe, 0));
3084}
3085
Jesse Barnes17638cd2011-06-24 12:19:23 -07003086/* Assume fb object is pinned & idle & fenced and just update base pointers */
3087static int
3088intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3089 int x, int y, enum mode_set_atomic state)
3090{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003091 /* Support for kgdboc is disabled, this needs a major rework. */
3092 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003093
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003094 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003095}
3096
Ville Syrjälä75147472014-11-24 18:28:11 +02003097static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003098{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003099 struct drm_crtc *crtc;
3100
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003101 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3103 enum plane plane = intel_crtc->plane;
3104
3105 intel_prepare_page_flip(dev, plane);
3106 intel_finish_page_flip_plane(dev, plane);
3107 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003108}
3109
3110static void intel_update_primary_planes(struct drm_device *dev)
3111{
Ville Syrjälä75147472014-11-24 18:28:11 +02003112 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003113
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003114 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003115 struct intel_plane *plane = to_intel_plane(crtc->primary);
3116 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003117
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003118 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003119 plane_state = to_intel_plane_state(plane->base.state);
3120
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003121 if (plane_state->visible)
3122 plane->update_plane(&plane->base,
3123 to_intel_crtc_state(crtc->state),
3124 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003125
3126 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003127 }
3128}
3129
Ville Syrjälä75147472014-11-24 18:28:11 +02003130void intel_prepare_reset(struct drm_device *dev)
3131{
3132 /* no reset support for gen2 */
3133 if (IS_GEN2(dev))
3134 return;
3135
3136 /* reset doesn't touch the display */
3137 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3138 return;
3139
3140 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003141 /*
3142 * Disabling the crtcs gracefully seems nicer. Also the
3143 * g33 docs say we should at least disable all the planes.
3144 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003145 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003146}
3147
3148void intel_finish_reset(struct drm_device *dev)
3149{
3150 struct drm_i915_private *dev_priv = to_i915(dev);
3151
3152 /*
3153 * Flips in the rings will be nuked by the reset,
3154 * so complete all pending flips so that user space
3155 * will get its events and not get stuck.
3156 */
3157 intel_complete_page_flips(dev);
3158
3159 /* no reset support for gen2 */
3160 if (IS_GEN2(dev))
3161 return;
3162
3163 /* reset doesn't touch the display */
3164 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3165 /*
3166 * Flips in the rings have been nuked by the reset,
3167 * so update the base address of all primary
3168 * planes to the the last fb to make sure we're
3169 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003170 *
3171 * FIXME: Atomic will make this obsolete since we won't schedule
3172 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003173 */
3174 intel_update_primary_planes(dev);
3175 return;
3176 }
3177
3178 /*
3179 * The display has been reset as well,
3180 * so need a full re-initialization.
3181 */
3182 intel_runtime_pm_disable_interrupts(dev_priv);
3183 intel_runtime_pm_enable_interrupts(dev_priv);
3184
3185 intel_modeset_init_hw(dev);
3186
3187 spin_lock_irq(&dev_priv->irq_lock);
3188 if (dev_priv->display.hpd_irq_setup)
3189 dev_priv->display.hpd_irq_setup(dev);
3190 spin_unlock_irq(&dev_priv->irq_lock);
3191
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003192 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003193
3194 intel_hpd_init(dev_priv);
3195
3196 drm_modeset_unlock_all(dev);
3197}
3198
Chris Wilson7d5e3792014-03-04 13:15:08 +00003199static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3200{
3201 struct drm_device *dev = crtc->dev;
3202 struct drm_i915_private *dev_priv = dev->dev_private;
3203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003204 bool pending;
3205
3206 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3207 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3208 return false;
3209
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003210 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003211 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003212 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003213
3214 return pending;
3215}
3216
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003217static void intel_update_pipe_config(struct intel_crtc *crtc,
3218 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003219{
3220 struct drm_device *dev = crtc->base.dev;
3221 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003222 struct intel_crtc_state *pipe_config =
3223 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003224
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003225 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3226 crtc->base.mode = crtc->base.state->mode;
3227
3228 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3229 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3230 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003231
3232 /*
3233 * Update pipe size and adjust fitter if needed: the reason for this is
3234 * that in compute_mode_changes we check the native mode (not the pfit
3235 * mode) to see if we can flip rather than do a full mode set. In the
3236 * fastboot case, we'll flip, but if we don't update the pipesrc and
3237 * pfit state, we'll end up with a big fb scanned out into the wrong
3238 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003239 */
3240
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003241 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003242 ((pipe_config->pipe_src_w - 1) << 16) |
3243 (pipe_config->pipe_src_h - 1));
3244
3245 /* on skylake this is done by detaching scalers */
3246 if (INTEL_INFO(dev)->gen >= 9) {
3247 skl_detach_scalers(crtc);
3248
3249 if (pipe_config->pch_pfit.enabled)
3250 skylake_pfit_enable(crtc);
3251 } else if (HAS_PCH_SPLIT(dev)) {
3252 if (pipe_config->pch_pfit.enabled)
3253 ironlake_pfit_enable(crtc);
3254 else if (old_crtc_state->pch_pfit.enabled)
3255 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003257}
3258
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003259static void intel_fdi_normal_train(struct drm_crtc *crtc)
3260{
3261 struct drm_device *dev = crtc->dev;
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3264 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003265 i915_reg_t reg;
3266 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003267
3268 /* enable normal train */
3269 reg = FDI_TX_CTL(pipe);
3270 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003271 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003272 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3273 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003274 } else {
3275 temp &= ~FDI_LINK_TRAIN_NONE;
3276 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003277 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003278 I915_WRITE(reg, temp);
3279
3280 reg = FDI_RX_CTL(pipe);
3281 temp = I915_READ(reg);
3282 if (HAS_PCH_CPT(dev)) {
3283 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3284 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3285 } else {
3286 temp &= ~FDI_LINK_TRAIN_NONE;
3287 temp |= FDI_LINK_TRAIN_NONE;
3288 }
3289 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3290
3291 /* wait one idle pattern time */
3292 POSTING_READ(reg);
3293 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003294
3295 /* IVB wants error correction enabled */
3296 if (IS_IVYBRIDGE(dev))
3297 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3298 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299}
3300
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003301/* The FDI link training functions for ILK/Ibexpeak. */
3302static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3303{
3304 struct drm_device *dev = crtc->dev;
3305 struct drm_i915_private *dev_priv = dev->dev_private;
3306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3307 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003308 i915_reg_t reg;
3309 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003310
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003311 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003312 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003313
Adam Jacksone1a44742010-06-25 15:32:14 -04003314 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3315 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 reg = FDI_RX_IMR(pipe);
3317 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003318 temp &= ~FDI_RX_SYMBOL_LOCK;
3319 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 I915_WRITE(reg, temp);
3321 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003322 udelay(150);
3323
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003324 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 reg = FDI_TX_CTL(pipe);
3326 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003327 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003328 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003329 temp &= ~FDI_LINK_TRAIN_NONE;
3330 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003332
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 reg = FDI_RX_CTL(pipe);
3334 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335 temp &= ~FDI_LINK_TRAIN_NONE;
3336 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3338
3339 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003340 udelay(150);
3341
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003342 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3344 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3345 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003346
Chris Wilson5eddb702010-09-11 13:48:45 +01003347 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003348 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3351
3352 if ((temp & FDI_RX_BIT_LOCK)) {
3353 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355 break;
3356 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003357 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003358 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003359 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003360
3361 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 reg = FDI_TX_CTL(pipe);
3363 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367
Chris Wilson5eddb702010-09-11 13:48:45 +01003368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370 temp &= ~FDI_LINK_TRAIN_NONE;
3371 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 I915_WRITE(reg, temp);
3373
3374 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 udelay(150);
3376
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003378 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003380 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3381
3382 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003384 DRM_DEBUG_KMS("FDI train 2 done.\n");
3385 break;
3386 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003388 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390
3391 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393}
3394
Akshay Joshi0206e352011-08-16 15:34:10 -04003395static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3397 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3398 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3399 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3400};
3401
3402/* The FDI link training functions for SNB/Cougarpoint. */
3403static void gen6_fdi_link_train(struct drm_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3408 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003409 i915_reg_t reg;
3410 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411
Adam Jacksone1a44742010-06-25 15:32:14 -04003412 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3413 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_RX_IMR(pipe);
3415 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003416 temp &= ~FDI_RX_SYMBOL_LOCK;
3417 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 I915_WRITE(reg, temp);
3419
3420 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 udelay(150);
3422
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_TX_CTL(pipe);
3425 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003426 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003427 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 temp &= ~FDI_LINK_TRAIN_NONE;
3429 temp |= FDI_LINK_TRAIN_PATTERN_1;
3430 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3431 /* SNB-B */
3432 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434
Daniel Vetterd74cf322012-10-26 10:58:13 +02003435 I915_WRITE(FDI_RX_MISC(pipe),
3436 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_CTL(pipe);
3439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 if (HAS_PCH_CPT(dev)) {
3441 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3442 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3443 } else {
3444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_1;
3446 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3448
3449 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 udelay(150);
3451
Akshay Joshi0206e352011-08-16 15:34:10 -04003452 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3456 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
3458
3459 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 udelay(500);
3461
Sean Paulfa37d392012-03-02 12:53:39 -05003462 for (retry = 0; retry < 5; retry++) {
3463 reg = FDI_RX_IIR(pipe);
3464 temp = I915_READ(reg);
3465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466 if (temp & FDI_RX_BIT_LOCK) {
3467 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3468 DRM_DEBUG_KMS("FDI train 1 done.\n");
3469 break;
3470 }
3471 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 }
Sean Paulfa37d392012-03-02 12:53:39 -05003473 if (retry < 5)
3474 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
3476 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_TX_CTL(pipe);
3481 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 temp &= ~FDI_LINK_TRAIN_NONE;
3483 temp |= FDI_LINK_TRAIN_PATTERN_2;
3484 if (IS_GEN6(dev)) {
3485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3486 /* SNB-B */
3487 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3488 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490
Chris Wilson5eddb702010-09-11 13:48:45 +01003491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 if (HAS_PCH_CPT(dev)) {
3494 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3495 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3496 } else {
3497 temp &= ~FDI_LINK_TRAIN_NONE;
3498 temp |= FDI_LINK_TRAIN_PATTERN_2;
3499 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 I915_WRITE(reg, temp);
3501
3502 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 udelay(150);
3504
Akshay Joshi0206e352011-08-16 15:34:10 -04003505 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_TX_CTL(pipe);
3507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3509 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 I915_WRITE(reg, temp);
3511
3512 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 udelay(500);
3514
Sean Paulfa37d392012-03-02 12:53:39 -05003515 for (retry = 0; retry < 5; retry++) {
3516 reg = FDI_RX_IIR(pipe);
3517 temp = I915_READ(reg);
3518 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3519 if (temp & FDI_RX_SYMBOL_LOCK) {
3520 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3521 DRM_DEBUG_KMS("FDI train 2 done.\n");
3522 break;
3523 }
3524 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 }
Sean Paulfa37d392012-03-02 12:53:39 -05003526 if (retry < 5)
3527 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 }
3529 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531
3532 DRM_DEBUG_KMS("FDI train done.\n");
3533}
3534
Jesse Barnes357555c2011-04-28 15:09:55 -07003535/* Manual link training for Ivy Bridge A0 parts */
3536static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3537{
3538 struct drm_device *dev = crtc->dev;
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3541 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542 i915_reg_t reg;
3543 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003544
3545 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3546 for train result */
3547 reg = FDI_RX_IMR(pipe);
3548 temp = I915_READ(reg);
3549 temp &= ~FDI_RX_SYMBOL_LOCK;
3550 temp &= ~FDI_RX_BIT_LOCK;
3551 I915_WRITE(reg, temp);
3552
3553 POSTING_READ(reg);
3554 udelay(150);
3555
Daniel Vetter01a415f2012-10-27 15:58:40 +02003556 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3557 I915_READ(FDI_RX_IIR(pipe)));
3558
Jesse Barnes139ccd32013-08-19 11:04:55 -07003559 /* Try each vswing and preemphasis setting twice before moving on */
3560 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3561 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003562 reg = FDI_TX_CTL(pipe);
3563 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003564 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3565 temp &= ~FDI_TX_ENABLE;
3566 I915_WRITE(reg, temp);
3567
3568 reg = FDI_RX_CTL(pipe);
3569 temp = I915_READ(reg);
3570 temp &= ~FDI_LINK_TRAIN_AUTO;
3571 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3572 temp &= ~FDI_RX_ENABLE;
3573 I915_WRITE(reg, temp);
3574
3575 /* enable CPU FDI TX and PCH FDI RX */
3576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
3578 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003579 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003580 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003581 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003582 temp |= snb_b_fdi_train_param[j/2];
3583 temp |= FDI_COMPOSITE_SYNC;
3584 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3585
3586 I915_WRITE(FDI_RX_MISC(pipe),
3587 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3588
3589 reg = FDI_RX_CTL(pipe);
3590 temp = I915_READ(reg);
3591 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3592 temp |= FDI_COMPOSITE_SYNC;
3593 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3594
3595 POSTING_READ(reg);
3596 udelay(1); /* should be 0.5us */
3597
3598 for (i = 0; i < 4; i++) {
3599 reg = FDI_RX_IIR(pipe);
3600 temp = I915_READ(reg);
3601 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3602
3603 if (temp & FDI_RX_BIT_LOCK ||
3604 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3605 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3606 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3607 i);
3608 break;
3609 }
3610 udelay(1); /* should be 0.5us */
3611 }
3612 if (i == 4) {
3613 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3614 continue;
3615 }
3616
3617 /* Train 2 */
3618 reg = FDI_TX_CTL(pipe);
3619 temp = I915_READ(reg);
3620 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3621 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3622 I915_WRITE(reg, temp);
3623
3624 reg = FDI_RX_CTL(pipe);
3625 temp = I915_READ(reg);
3626 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3627 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003628 I915_WRITE(reg, temp);
3629
3630 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003632
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 for (i = 0; i < 4; i++) {
3634 reg = FDI_RX_IIR(pipe);
3635 temp = I915_READ(reg);
3636 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003637
Jesse Barnes139ccd32013-08-19 11:04:55 -07003638 if (temp & FDI_RX_SYMBOL_LOCK ||
3639 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3640 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3641 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3642 i);
3643 goto train_done;
3644 }
3645 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003646 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 if (i == 4)
3648 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003649 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003650
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003652 DRM_DEBUG_KMS("FDI train done.\n");
3653}
3654
Daniel Vetter88cefb62012-08-12 19:27:14 +02003655static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003656{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003657 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003658 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003659 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660 i915_reg_t reg;
3661 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003662
Jesse Barnes0e23b992010-09-10 11:10:00 -07003663 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003666 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003668 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003669 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3670
3671 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003672 udelay(200);
3673
3674 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003675 temp = I915_READ(reg);
3676 I915_WRITE(reg, temp | FDI_PCDCLK);
3677
3678 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003679 udelay(200);
3680
Paulo Zanoni20749732012-11-23 15:30:38 -02003681 /* Enable CPU FDI TX PLL, always on for Ironlake */
3682 reg = FDI_TX_CTL(pipe);
3683 temp = I915_READ(reg);
3684 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3685 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003686
Paulo Zanoni20749732012-11-23 15:30:38 -02003687 POSTING_READ(reg);
3688 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003689 }
3690}
3691
Daniel Vetter88cefb62012-08-12 19:27:14 +02003692static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3693{
3694 struct drm_device *dev = intel_crtc->base.dev;
3695 struct drm_i915_private *dev_priv = dev->dev_private;
3696 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697 i915_reg_t reg;
3698 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003699
3700 /* Switch from PCDclk to Rawclk */
3701 reg = FDI_RX_CTL(pipe);
3702 temp = I915_READ(reg);
3703 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3704
3705 /* Disable CPU FDI TX PLL */
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3709
3710 POSTING_READ(reg);
3711 udelay(100);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3716
3717 /* Wait for the clocks to turn off. */
3718 POSTING_READ(reg);
3719 udelay(100);
3720}
3721
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003722static void ironlake_fdi_disable(struct drm_crtc *crtc)
3723{
3724 struct drm_device *dev = crtc->dev;
3725 struct drm_i915_private *dev_priv = dev->dev_private;
3726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3727 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003728 i915_reg_t reg;
3729 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003730
3731 /* disable CPU FDI tx and PCH FDI rx */
3732 reg = FDI_TX_CTL(pipe);
3733 temp = I915_READ(reg);
3734 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3735 POSTING_READ(reg);
3736
3737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
3739 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003740 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003741 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3742
3743 POSTING_READ(reg);
3744 udelay(100);
3745
3746 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003747 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003748 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003749
3750 /* still set train pattern 1 */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 temp &= ~FDI_LINK_TRAIN_NONE;
3754 temp |= FDI_LINK_TRAIN_PATTERN_1;
3755 I915_WRITE(reg, temp);
3756
3757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if (HAS_PCH_CPT(dev)) {
3760 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3761 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3762 } else {
3763 temp &= ~FDI_LINK_TRAIN_NONE;
3764 temp |= FDI_LINK_TRAIN_PATTERN_1;
3765 }
3766 /* BPC in FDI rx is consistent with that in PIPECONF */
3767 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003768 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003769 I915_WRITE(reg, temp);
3770
3771 POSTING_READ(reg);
3772 udelay(100);
3773}
3774
Chris Wilson5dce5b932014-01-20 10:17:36 +00003775bool intel_has_pending_fb_unpin(struct drm_device *dev)
3776{
3777 struct intel_crtc *crtc;
3778
3779 /* Note that we don't need to be called with mode_config.lock here
3780 * as our list of CRTC objects is static for the lifetime of the
3781 * device and so cannot disappear as we iterate. Similarly, we can
3782 * happily treat the predicates as racy, atomic checks as userspace
3783 * cannot claim and pin a new fb without at least acquring the
3784 * struct_mutex and so serialising with us.
3785 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003786 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003787 if (atomic_read(&crtc->unpin_work_count) == 0)
3788 continue;
3789
3790 if (crtc->unpin_work)
3791 intel_wait_for_vblank(dev, crtc->pipe);
3792
3793 return true;
3794 }
3795
3796 return false;
3797}
3798
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003799static void page_flip_completed(struct intel_crtc *intel_crtc)
3800{
3801 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3802 struct intel_unpin_work *work = intel_crtc->unpin_work;
3803
3804 /* ensure that the unpin work is consistent wrt ->pending. */
3805 smp_rmb();
3806 intel_crtc->unpin_work = NULL;
3807
3808 if (work->event)
3809 drm_send_vblank_event(intel_crtc->base.dev,
3810 intel_crtc->pipe,
3811 work->event);
3812
3813 drm_crtc_vblank_put(&intel_crtc->base);
3814
3815 wake_up_all(&dev_priv->pending_flip_queue);
3816 queue_work(dev_priv->wq, &work->work);
3817
3818 trace_i915_flip_complete(intel_crtc->plane,
3819 work->pending_flip_obj);
3820}
3821
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003822static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003823{
Chris Wilson0f911282012-04-17 10:05:38 +01003824 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003825 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003826 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003827
Daniel Vetter2c10d572012-12-20 21:24:07 +01003828 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003829
3830 ret = wait_event_interruptible_timeout(
3831 dev_priv->pending_flip_queue,
3832 !intel_crtc_has_pending_flip(crtc),
3833 60*HZ);
3834
3835 if (ret < 0)
3836 return ret;
3837
3838 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003840
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003841 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003842 if (intel_crtc->unpin_work) {
3843 WARN_ONCE(1, "Removing stuck page flip\n");
3844 page_flip_completed(intel_crtc);
3845 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003846 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003847 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003848
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003849 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003850}
3851
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003852static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3853{
3854 u32 temp;
3855
3856 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3857
3858 mutex_lock(&dev_priv->sb_lock);
3859
3860 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3861 temp |= SBI_SSCCTL_DISABLE;
3862 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3863
3864 mutex_unlock(&dev_priv->sb_lock);
3865}
3866
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003867/* Program iCLKIP clock to the desired frequency */
3868static void lpt_program_iclkip(struct drm_crtc *crtc)
3869{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003870 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003871 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003872 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3873 u32 temp;
3874
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003875 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003876
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003877 /* The iCLK virtual clock root frequency is in MHz,
3878 * but the adjusted_mode->crtc_clock in in KHz. To get the
3879 * divisors, it is necessary to divide one by another, so we
3880 * convert the virtual clock precision to KHz here for higher
3881 * precision.
3882 */
3883 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003884 u32 iclk_virtual_root_freq = 172800 * 1000;
3885 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003886 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003888 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3889 clock << auxdiv);
3890 divsel = (desired_divisor / iclk_pi_range) - 2;
3891 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003892
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003893 /*
3894 * Near 20MHz is a corner case which is
3895 * out of range for the 7-bit divisor
3896 */
3897 if (divsel <= 0x7f)
3898 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003899 }
3900
3901 /* This should not happen with any sane values */
3902 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3903 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3904 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3905 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3906
3907 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003908 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003909 auxdiv,
3910 divsel,
3911 phasedir,
3912 phaseinc);
3913
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003914 mutex_lock(&dev_priv->sb_lock);
3915
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003916 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003917 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003918 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3919 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3920 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3921 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3922 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3923 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003924 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003925
3926 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003927 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003928 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3929 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003930 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931
3932 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003935 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003937 mutex_unlock(&dev_priv->sb_lock);
3938
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 /* Wait for initialization time */
3940 udelay(24);
3941
3942 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3943}
3944
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003945int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3946{
3947 u32 divsel, phaseinc, auxdiv;
3948 u32 iclk_virtual_root_freq = 172800 * 1000;
3949 u32 iclk_pi_range = 64;
3950 u32 desired_divisor;
3951 u32 temp;
3952
3953 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3954 return 0;
3955
3956 mutex_lock(&dev_priv->sb_lock);
3957
3958 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3959 if (temp & SBI_SSCCTL_DISABLE) {
3960 mutex_unlock(&dev_priv->sb_lock);
3961 return 0;
3962 }
3963
3964 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3965 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3966 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3967 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3968 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3969
3970 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3971 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3972 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3973
3974 mutex_unlock(&dev_priv->sb_lock);
3975
3976 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3977
3978 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3979 desired_divisor << auxdiv);
3980}
3981
Daniel Vetter275f01b22013-05-03 11:49:47 +02003982static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3983 enum pipe pch_transcoder)
3984{
3985 struct drm_device *dev = crtc->base.dev;
3986 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003987 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003988
3989 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3990 I915_READ(HTOTAL(cpu_transcoder)));
3991 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3992 I915_READ(HBLANK(cpu_transcoder)));
3993 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3994 I915_READ(HSYNC(cpu_transcoder)));
3995
3996 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3997 I915_READ(VTOTAL(cpu_transcoder)));
3998 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3999 I915_READ(VBLANK(cpu_transcoder)));
4000 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4001 I915_READ(VSYNC(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4003 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4004}
4005
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004006static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004007{
4008 struct drm_i915_private *dev_priv = dev->dev_private;
4009 uint32_t temp;
4010
4011 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004012 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004013 return;
4014
4015 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4016 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4017
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004018 temp &= ~FDI_BC_BIFURCATION_SELECT;
4019 if (enable)
4020 temp |= FDI_BC_BIFURCATION_SELECT;
4021
4022 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004023 I915_WRITE(SOUTH_CHICKEN1, temp);
4024 POSTING_READ(SOUTH_CHICKEN1);
4025}
4026
4027static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4028{
4029 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004030
4031 switch (intel_crtc->pipe) {
4032 case PIPE_A:
4033 break;
4034 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004035 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004036 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004037 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004039
4040 break;
4041 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043
4044 break;
4045 default:
4046 BUG();
4047 }
4048}
4049
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004050/* Return which DP Port should be selected for Transcoder DP control */
4051static enum port
4052intel_trans_dp_port_sel(struct drm_crtc *crtc)
4053{
4054 struct drm_device *dev = crtc->dev;
4055 struct intel_encoder *encoder;
4056
4057 for_each_encoder_on_crtc(dev, crtc, encoder) {
4058 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4059 encoder->type == INTEL_OUTPUT_EDP)
4060 return enc_to_dig_port(&encoder->base)->port;
4061 }
4062
4063 return -1;
4064}
4065
Jesse Barnesf67a5592011-01-05 10:31:48 -08004066/*
4067 * Enable PCH resources required for PCH ports:
4068 * - PCH PLLs
4069 * - FDI training & RX/TX
4070 * - update transcoder timings
4071 * - DP transcoding bits
4072 * - transcoder
4073 */
4074static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004075{
4076 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004077 struct drm_i915_private *dev_priv = dev->dev_private;
4078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4079 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004080 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004081
Daniel Vetterab9412b2013-05-03 11:49:46 +02004082 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004083
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084 if (IS_IVYBRIDGE(dev))
4085 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4086
Daniel Vettercd986ab2012-10-26 10:58:12 +02004087 /* Write the TU size bits before fdi link training, so that error
4088 * detection works. */
4089 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4090 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4091
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004092 /*
4093 * Sometimes spurious CPU pipe underruns happen during FDI
4094 * training, at least with VGA+HDMI cloning. Suppress them.
4095 */
4096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004109 if (intel_crtc->config->shared_dpll ==
4110 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004111 temp |= sel;
4112 else
4113 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004114 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004116
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004117 /* XXX: pch pll's can be enabled any time before we enable the PCH
4118 * transcoder, and we actually should do this to not upset any PCH
4119 * transcoder that already use the clock when we share it.
4120 *
4121 * Note that enable_shared_dpll tries to do the right thing, but
4122 * get_shared_dpll unconditionally resets the pll - we need that to have
4123 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004124 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004126 /* set transcoder timing, panel must allow it */
4127 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004128 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004129
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004130 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004131
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4133
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004135 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004136 const struct drm_display_mode *adjusted_mode =
4137 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004138 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 temp = I915_READ(reg);
4141 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004142 TRANS_DP_SYNC_MASK |
4143 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004144 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004145 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004147 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004148 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004149 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151
4152 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004153 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004156 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004157 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004158 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004159 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 break;
4162 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004163 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
4165
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
4168
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004169 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004170}
4171
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004172static void lpt_pch_enable(struct drm_crtc *crtc)
4173{
4174 struct drm_device *dev = crtc->dev;
4175 struct drm_i915_private *dev_priv = dev->dev_private;
4176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004177 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178
Daniel Vetterab9412b2013-05-03 11:49:46 +02004179 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004181 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004182
Paulo Zanoni0540e482012-10-31 18:12:40 -02004183 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004184 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185
Paulo Zanoni937bb612012-10-31 18:12:47 -02004186 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004187}
4188
Daniel Vettera1520312013-05-03 11:49:50 +02004189static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004190{
4191 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004192 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004193 u32 temp;
4194
4195 temp = I915_READ(dslreg);
4196 udelay(500);
4197 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004198 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004199 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004200 }
4201}
4202
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004203static int
4204skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4205 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4206 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004207{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004208 struct intel_crtc_scaler_state *scaler_state =
4209 &crtc_state->scaler_state;
4210 struct intel_crtc *intel_crtc =
4211 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004212 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004213
4214 need_scaling = intel_rotation_90_or_270(rotation) ?
4215 (src_h != dst_w || src_w != dst_h):
4216 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004217
4218 /*
4219 * if plane is being disabled or scaler is no more required or force detach
4220 * - free scaler binded to this plane/crtc
4221 * - in order to do this, update crtc->scaler_usage
4222 *
4223 * Here scaler state in crtc_state is set free so that
4224 * scaler can be assigned to other user. Actual register
4225 * update to free the scaler is done in plane/panel-fit programming.
4226 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4227 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004228 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004229 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004230 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004231 scaler_state->scalers[*scaler_id].in_use = 0;
4232
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004233 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4234 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4235 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004236 scaler_state->scaler_users);
4237 *scaler_id = -1;
4238 }
4239 return 0;
4240 }
4241
4242 /* range checks */
4243 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4244 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4245
4246 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4247 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004248 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004249 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004250 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004251 return -EINVAL;
4252 }
4253
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004254 /* mark this plane as a scaler user in crtc_state */
4255 scaler_state->scaler_users |= (1 << scaler_user);
4256 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4257 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4258 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4259 scaler_state->scaler_users);
4260
4261 return 0;
4262}
4263
4264/**
4265 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4266 *
4267 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004268 *
4269 * Return
4270 * 0 - scaler_usage updated successfully
4271 * error - requested scaling cannot be supported or other error condition
4272 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004273int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004274{
4275 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004276 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004277
4278 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4279 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4280
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004281 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004282 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004283 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004284 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004285}
4286
4287/**
4288 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4289 *
4290 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004291 * @plane_state: atomic plane state to update
4292 *
4293 * Return
4294 * 0 - scaler_usage updated successfully
4295 * error - requested scaling cannot be supported or other error condition
4296 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004297static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4298 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004299{
4300
4301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004302 struct intel_plane *intel_plane =
4303 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004304 struct drm_framebuffer *fb = plane_state->base.fb;
4305 int ret;
4306
4307 bool force_detach = !fb || !plane_state->visible;
4308
4309 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4310 intel_plane->base.base.id, intel_crtc->pipe,
4311 drm_plane_index(&intel_plane->base));
4312
4313 ret = skl_update_scaler(crtc_state, force_detach,
4314 drm_plane_index(&intel_plane->base),
4315 &plane_state->scaler_id,
4316 plane_state->base.rotation,
4317 drm_rect_width(&plane_state->src) >> 16,
4318 drm_rect_height(&plane_state->src) >> 16,
4319 drm_rect_width(&plane_state->dst),
4320 drm_rect_height(&plane_state->dst));
4321
4322 if (ret || plane_state->scaler_id < 0)
4323 return ret;
4324
Chandra Kondurua1b22782015-04-07 15:28:45 -07004325 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004326 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004328 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004329 return -EINVAL;
4330 }
4331
4332 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004333 switch (fb->pixel_format) {
4334 case DRM_FORMAT_RGB565:
4335 case DRM_FORMAT_XBGR8888:
4336 case DRM_FORMAT_XRGB8888:
4337 case DRM_FORMAT_ABGR8888:
4338 case DRM_FORMAT_ARGB8888:
4339 case DRM_FORMAT_XRGB2101010:
4340 case DRM_FORMAT_XBGR2101010:
4341 case DRM_FORMAT_YUYV:
4342 case DRM_FORMAT_YVYU:
4343 case DRM_FORMAT_UYVY:
4344 case DRM_FORMAT_VYUY:
4345 break;
4346 default:
4347 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4348 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4349 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 }
4351
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352 return 0;
4353}
4354
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004355static void skylake_scaler_disable(struct intel_crtc *crtc)
4356{
4357 int i;
4358
4359 for (i = 0; i < crtc->num_scalers; i++)
4360 skl_detach_scaler(crtc, i);
4361}
4362
4363static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004364{
4365 struct drm_device *dev = crtc->base.dev;
4366 struct drm_i915_private *dev_priv = dev->dev_private;
4367 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 struct intel_crtc_scaler_state *scaler_state =
4369 &crtc->config->scaler_state;
4370
4371 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4372
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004373 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004374 int id;
4375
4376 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4377 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4378 return;
4379 }
4380
4381 id = scaler_state->scaler_id;
4382 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4383 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4384 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4385 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4386
4387 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004388 }
4389}
4390
Jesse Barnesb074cec2013-04-25 12:55:02 -07004391static void ironlake_pfit_enable(struct intel_crtc *crtc)
4392{
4393 struct drm_device *dev = crtc->base.dev;
4394 struct drm_i915_private *dev_priv = dev->dev_private;
4395 int pipe = crtc->pipe;
4396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004397 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004398 /* Force use of hard-coded filter coefficients
4399 * as some pre-programmed values are broken,
4400 * e.g. x201.
4401 */
4402 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4403 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4404 PF_PIPE_SEL_IVB(pipe));
4405 else
4406 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004407 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4408 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004409 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004410}
4411
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004412void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004413{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004414 struct drm_device *dev = crtc->base.dev;
4415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004417 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004418 return;
4419
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004420 /*
4421 * We can only enable IPS after we enable a plane and wait for a vblank
4422 * This function is called from post_plane_update, which is run after
4423 * a vblank wait.
4424 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004425
Paulo Zanonid77e4532013-09-24 13:52:55 -03004426 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004427 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004428 mutex_lock(&dev_priv->rps.hw_lock);
4429 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4430 mutex_unlock(&dev_priv->rps.hw_lock);
4431 /* Quoting Art Runyan: "its not safe to expect any particular
4432 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004433 * mailbox." Moreover, the mailbox may return a bogus state,
4434 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004435 */
4436 } else {
4437 I915_WRITE(IPS_CTL, IPS_ENABLE);
4438 /* The bit only becomes 1 in the next vblank, so this wait here
4439 * is essentially intel_wait_for_vblank. If we don't have this
4440 * and don't wait for vblanks until the end of crtc_enable, then
4441 * the HW state readout code will complain that the expected
4442 * IPS_CTL value is not the one we read. */
4443 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4444 DRM_ERROR("Timed out waiting for IPS enable\n");
4445 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004446}
4447
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004448void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004449{
4450 struct drm_device *dev = crtc->base.dev;
4451 struct drm_i915_private *dev_priv = dev->dev_private;
4452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004453 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004454 return;
4455
4456 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004457 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004458 mutex_lock(&dev_priv->rps.hw_lock);
4459 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4460 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004461 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4462 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4463 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004464 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004465 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004466 POSTING_READ(IPS_CTL);
4467 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004468
4469 /* We need to wait for a vblank before we can disable the plane. */
4470 intel_wait_for_vblank(dev, crtc->pipe);
4471}
4472
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004473static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004474{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004475 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004476 struct drm_device *dev = intel_crtc->base.dev;
4477 struct drm_i915_private *dev_priv = dev->dev_private;
4478
4479 mutex_lock(&dev->struct_mutex);
4480 dev_priv->mm.interruptible = false;
4481 (void) intel_overlay_switch_off(intel_crtc->overlay);
4482 dev_priv->mm.interruptible = true;
4483 mutex_unlock(&dev->struct_mutex);
4484 }
4485
4486 /* Let userspace switch the overlay on again. In most cases userspace
4487 * has to recompute where to put it anyway.
4488 */
4489}
4490
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004491/**
4492 * intel_post_enable_primary - Perform operations after enabling primary plane
4493 * @crtc: the CRTC whose primary plane was just enabled
4494 *
4495 * Performs potentially sleeping operations that must be done after the primary
4496 * plane is enabled, such as updating FBC and IPS. Note that this may be
4497 * called due to an explicit primary plane update, or due to an implicit
4498 * re-enable that is caused when a sprite plane is updated to no longer
4499 * completely hide the primary plane.
4500 */
4501static void
4502intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004503{
4504 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4507 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004508
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004509 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004510 * FIXME IPS should be fine as long as one plane is
4511 * enabled, but in practice it seems to have problems
4512 * when going from primary only to sprite only and vice
4513 * versa.
4514 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004515 hsw_enable_ips(intel_crtc);
4516
Daniel Vetterf99d7062014-06-19 16:01:59 +02004517 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004518 * Gen2 reports pipe underruns whenever all planes are disabled.
4519 * So don't enable underrun reporting before at least some planes
4520 * are enabled.
4521 * FIXME: Need to fix the logic to work when we turn off all planes
4522 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004523 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004524 if (IS_GEN2(dev))
4525 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4526
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004527 /* Underruns don't always raise interrupts, so check manually. */
4528 intel_check_cpu_fifo_underruns(dev_priv);
4529 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004530}
4531
Ville Syrjälä2622a082016-03-09 19:07:26 +02004532/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004533static void
4534intel_pre_disable_primary(struct drm_crtc *crtc)
4535{
4536 struct drm_device *dev = crtc->dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
4538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4539 int pipe = intel_crtc->pipe;
4540
4541 /*
4542 * Gen2 reports pipe underruns whenever all planes are disabled.
4543 * So diasble underrun reporting before all the planes get disabled.
4544 * FIXME: Need to fix the logic to work when we turn off all planes
4545 * but leave the pipe running.
4546 */
4547 if (IS_GEN2(dev))
4548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4549
4550 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004551 * FIXME IPS should be fine as long as one plane is
4552 * enabled, but in practice it seems to have problems
4553 * when going from primary only to sprite only and vice
4554 * versa.
4555 */
4556 hsw_disable_ips(intel_crtc);
4557}
4558
4559/* FIXME get rid of this and use pre_plane_update */
4560static void
4561intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4562{
4563 struct drm_device *dev = crtc->dev;
4564 struct drm_i915_private *dev_priv = dev->dev_private;
4565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4566 int pipe = intel_crtc->pipe;
4567
4568 intel_pre_disable_primary(crtc);
4569
4570 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004571 * Vblank time updates from the shadow to live plane control register
4572 * are blocked if the memory self-refresh mode is active at that
4573 * moment. So to make sure the plane gets truly disabled, disable
4574 * first the self-refresh mode. The self-refresh enable bit in turn
4575 * will be checked/applied by the HW only at the next frame start
4576 * event which is after the vblank start event, so we need to have a
4577 * wait-for-vblank between disabling the plane and the pipe.
4578 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004579 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004580 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004581 dev_priv->wm.vlv.cxsr = false;
4582 intel_wait_for_vblank(dev, pipe);
4583 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004584}
4585
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004586static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004587{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004588 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4589 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004590 struct intel_crtc_state *pipe_config =
4591 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004592 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004593 struct drm_plane *primary = crtc->base.primary;
4594 struct drm_plane_state *old_pri_state =
4595 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004596
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004597 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004598
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004599 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004600
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004601 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004602 intel_update_watermarks(&crtc->base);
4603
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004604 if (old_pri_state) {
4605 struct intel_plane_state *primary_state =
4606 to_intel_plane_state(primary->state);
4607 struct intel_plane_state *old_primary_state =
4608 to_intel_plane_state(old_pri_state);
4609
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004610 intel_fbc_post_update(crtc);
4611
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004612 if (primary_state->visible &&
4613 (needs_modeset(&pipe_config->base) ||
4614 !old_primary_state->visible))
4615 intel_post_enable_primary(&crtc->base);
4616 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004617}
4618
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004619static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004620{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004621 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004622 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004623 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004624 struct intel_crtc_state *pipe_config =
4625 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004626 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4627 struct drm_plane *primary = crtc->base.primary;
4628 struct drm_plane_state *old_pri_state =
4629 drm_atomic_get_existing_plane_state(old_state, primary);
4630 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004631
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004632 if (old_pri_state) {
4633 struct intel_plane_state *primary_state =
4634 to_intel_plane_state(primary->state);
4635 struct intel_plane_state *old_primary_state =
4636 to_intel_plane_state(old_pri_state);
4637
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004638 intel_fbc_pre_update(crtc);
4639
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004640 if (old_primary_state->visible &&
4641 (modeset || !primary_state->visible))
4642 intel_pre_disable_primary(&crtc->base);
4643 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004644
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004645 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004646 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004647
Ville Syrjälä2622a082016-03-09 19:07:26 +02004648 /*
4649 * Vblank time updates from the shadow to live plane control register
4650 * are blocked if the memory self-refresh mode is active at that
4651 * moment. So to make sure the plane gets truly disabled, disable
4652 * first the self-refresh mode. The self-refresh enable bit in turn
4653 * will be checked/applied by the HW only at the next frame start
4654 * event which is after the vblank start event, so we need to have a
4655 * wait-for-vblank between disabling the plane and the pipe.
4656 */
4657 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004658 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004659 dev_priv->wm.vlv.cxsr = false;
4660 intel_wait_for_vblank(dev, crtc->pipe);
4661 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004662 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004663
Matt Ropered4a6a72016-02-23 17:20:13 -08004664 /*
4665 * IVB workaround: must disable low power watermarks for at least
4666 * one frame before enabling scaling. LP watermarks can be re-enabled
4667 * when scaling is disabled.
4668 *
4669 * WaCxSRDisabledForSpriteScaling:ivb
4670 */
4671 if (pipe_config->disable_lp_wm) {
4672 ilk_disable_lp_wm(dev);
4673 intel_wait_for_vblank(dev, crtc->pipe);
4674 }
4675
4676 /*
4677 * If we're doing a modeset, we're done. No need to do any pre-vblank
4678 * watermark programming here.
4679 */
4680 if (needs_modeset(&pipe_config->base))
4681 return;
4682
4683 /*
4684 * For platforms that support atomic watermarks, program the
4685 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4686 * will be the intermediate values that are safe for both pre- and
4687 * post- vblank; when vblank happens, the 'active' values will be set
4688 * to the final 'target' values and we'll do this again to get the
4689 * optimal watermarks. For gen9+ platforms, the values we program here
4690 * will be the final target values which will get automatically latched
4691 * at vblank time; no further programming will be necessary.
4692 *
4693 * If a platform hasn't been transitioned to atomic watermarks yet,
4694 * we'll continue to update watermarks the old way, if flags tell
4695 * us to.
4696 */
4697 if (dev_priv->display.initial_watermarks != NULL)
4698 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004699 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004700 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004701}
4702
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004703static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704{
4705 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004707 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004709
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004710 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004711
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004712 drm_for_each_plane_mask(p, dev, plane_mask)
4713 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004714
Daniel Vetterf99d7062014-06-19 16:01:59 +02004715 /*
4716 * FIXME: Once we grow proper nuclear flip support out of this we need
4717 * to compute the mask of flip planes precisely. For the time being
4718 * consider this a flip to a NULL plane.
4719 */
4720 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004721}
4722
Jesse Barnesf67a5592011-01-05 10:31:48 -08004723static void ironlake_crtc_enable(struct drm_crtc *crtc)
4724{
4725 struct drm_device *dev = crtc->dev;
4726 struct drm_i915_private *dev_priv = dev->dev_private;
4727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004728 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004729 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004730 struct intel_crtc_state *pipe_config =
4731 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004732
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004733 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004734 return;
4735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004736 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004737 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4738
4739 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004740 intel_prepare_shared_dpll(intel_crtc);
4741
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004742 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304743 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004744
4745 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004746 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004748 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004749 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004750 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004751 }
4752
4753 ironlake_set_pipeconf(crtc);
4754
Jesse Barnesf67a5592011-01-05 10:31:48 -08004755 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004756
Daniel Vettera72e4c92014-09-30 10:56:47 +02004757 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004758
Daniel Vetterf6736a12013-06-05 13:34:30 +02004759 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004760 if (encoder->pre_enable)
4761 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004763 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004764 /* Note: FDI PLL enabling _must_ be done before we enable the
4765 * cpu pipes, hence this is separate from all the other fdi/pch
4766 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004767 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004768 } else {
4769 assert_fdi_tx_disabled(dev_priv, pipe);
4770 assert_fdi_rx_disabled(dev_priv, pipe);
4771 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004772
Jesse Barnesb074cec2013-04-25 12:55:02 -07004773 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004774
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004775 /*
4776 * On ILK+ LUT must be loaded before the pipe is running but with
4777 * clocks enabled
4778 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004779 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004780
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004781 if (dev_priv->display.initial_watermarks != NULL)
4782 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004783 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004784
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004785 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004786 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004787
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004788 assert_vblank_disabled(crtc);
4789 drm_crtc_vblank_on(crtc);
4790
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004791 for_each_encoder_on_crtc(dev, crtc, encoder)
4792 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004793
4794 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004795 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004796
4797 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4798 if (intel_crtc->config->has_pch_encoder)
4799 intel_wait_for_vblank(dev, pipe);
4800 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004801}
4802
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004803/* IPS only exists on ULT machines and is tied to pipe A. */
4804static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4805{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004806 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004807}
4808
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004809static void haswell_crtc_enable(struct drm_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->dev;
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4814 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004815 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004816 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004819
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004820 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004821 return;
4822
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004823 if (intel_crtc->config->has_pch_encoder)
4824 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4825 false);
4826
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004827 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004828 intel_enable_shared_dpll(intel_crtc);
4829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004830 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304831 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004832
Jani Nikula4d1de972016-03-18 17:05:42 +02004833 if (!intel_crtc->config->has_dsi_encoder)
4834 intel_set_pipe_timings(intel_crtc);
4835
Jani Nikulabc58be62016-03-18 17:05:39 +02004836 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004837
Jani Nikula4d1de972016-03-18 17:05:42 +02004838 if (cpu_transcoder != TRANSCODER_EDP &&
4839 !transcoder_is_dsi(cpu_transcoder)) {
4840 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004842 }
4843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004844 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004845 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004847 }
4848
Jani Nikula4d1de972016-03-18 17:05:42 +02004849 if (!intel_crtc->config->has_dsi_encoder)
4850 haswell_set_pipeconf(crtc);
4851
Jani Nikula391bf042016-03-18 17:05:40 +02004852 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004853
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004854 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004855
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004856 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004857
Daniel Vetter6b698512015-11-28 11:05:39 +01004858 if (intel_crtc->config->has_pch_encoder)
4859 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4860 else
4861 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4862
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304863 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004864 if (encoder->pre_enable)
4865 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304866 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004867
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004868 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004869 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004870
Jani Nikulaa65347b2015-11-27 12:21:46 +02004871 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304872 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004873
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004874 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004875 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004876 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004877 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004878
4879 /*
4880 * On ILK+ LUT must be loaded before the pipe is running but with
4881 * clocks enabled
4882 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004883 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004884
Paulo Zanoni1f544382012-10-24 11:32:00 -02004885 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004886 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304887 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004888
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004889 if (dev_priv->display.initial_watermarks != NULL)
4890 dev_priv->display.initial_watermarks(pipe_config);
4891 else
4892 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004893
4894 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4895 if (!intel_crtc->config->has_dsi_encoder)
4896 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004897
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004898 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004899 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900
Jani Nikulaa65347b2015-11-27 12:21:46 +02004901 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004902 intel_ddi_set_vc_payload_alloc(crtc, true);
4903
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004904 assert_vblank_disabled(crtc);
4905 drm_crtc_vblank_on(crtc);
4906
Jani Nikula8807e552013-08-30 19:40:32 +03004907 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004908 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004909 intel_opregion_notify_encoder(encoder, true);
4910 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911
Daniel Vetter6b698512015-11-28 11:05:39 +01004912 if (intel_crtc->config->has_pch_encoder) {
4913 intel_wait_for_vblank(dev, pipe);
4914 intel_wait_for_vblank(dev, pipe);
4915 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004916 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4917 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004918 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004919
Paulo Zanonie4916942013-09-20 16:21:19 -03004920 /* If we change the relative order between pipe/planes enabling, we need
4921 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004922 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4923 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4924 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4925 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4926 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927}
4928
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004929static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004930{
4931 struct drm_device *dev = crtc->base.dev;
4932 struct drm_i915_private *dev_priv = dev->dev_private;
4933 int pipe = crtc->pipe;
4934
4935 /* To avoid upsetting the power well on haswell only disable the pfit if
4936 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004937 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004938 I915_WRITE(PF_CTL(pipe), 0);
4939 I915_WRITE(PF_WIN_POS(pipe), 0);
4940 I915_WRITE(PF_WIN_SZ(pipe), 0);
4941 }
4942}
4943
Jesse Barnes6be4a602010-09-10 10:26:01 -07004944static void ironlake_crtc_disable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004949 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004950 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004951
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004952 if (intel_crtc->config->has_pch_encoder)
4953 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4954
Daniel Vetterea9d7582012-07-10 10:42:52 +02004955 for_each_encoder_on_crtc(dev, crtc, encoder)
4956 encoder->disable(encoder);
4957
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004958 drm_crtc_vblank_off(crtc);
4959 assert_vblank_disabled(crtc);
4960
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004961 /*
4962 * Sometimes spurious CPU pipe underruns happen when the
4963 * pipe is already disabled, but FDI RX/TX is still enabled.
4964 * Happens at least with VGA+HDMI cloning. Suppress them.
4965 */
4966 if (intel_crtc->config->has_pch_encoder)
4967 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4968
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004969 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004970
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004971 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004972
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004973 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004974 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004975 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4976 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004977
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004978 for_each_encoder_on_crtc(dev, crtc, encoder)
4979 if (encoder->post_disable)
4980 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004981
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004983 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004984
Daniel Vetterd925c592013-06-05 13:34:04 +02004985 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004986 i915_reg_t reg;
4987 u32 temp;
4988
Daniel Vetterd925c592013-06-05 13:34:04 +02004989 /* disable TRANS_DP_CTL */
4990 reg = TRANS_DP_CTL(pipe);
4991 temp = I915_READ(reg);
4992 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4993 TRANS_DP_PORT_SEL_MASK);
4994 temp |= TRANS_DP_PORT_SEL_NONE;
4995 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004996
Daniel Vetterd925c592013-06-05 13:34:04 +02004997 /* disable DPLL_SEL */
4998 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004999 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005000 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005001 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005002
Daniel Vetterd925c592013-06-05 13:34:04 +02005003 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005004 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005005
5006 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005007}
5008
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005009static void haswell_crtc_disable(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5014 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005017 if (intel_crtc->config->has_pch_encoder)
5018 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5019 false);
5020
Jani Nikula8807e552013-08-30 19:40:32 +03005021 for_each_encoder_on_crtc(dev, crtc, encoder) {
5022 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005024 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005026 drm_crtc_vblank_off(crtc);
5027 assert_vblank_disabled(crtc);
5028
Jani Nikula4d1de972016-03-18 17:05:42 +02005029 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5030 if (!intel_crtc->config->has_dsi_encoder)
5031 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005033 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005034 intel_ddi_set_vc_payload_alloc(crtc, false);
5035
Jani Nikulaa65347b2015-11-27 12:21:46 +02005036 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305037 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005038
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005039 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005040 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005041 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005042 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
Jani Nikulaa65347b2015-11-27 12:21:46 +02005044 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305045 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046
Imre Deak97b040a2014-06-25 22:01:50 +03005047 for_each_encoder_on_crtc(dev, crtc, encoder)
5048 if (encoder->post_disable)
5049 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005050
Ville Syrjälä92966a32015-12-08 16:05:48 +02005051 if (intel_crtc->config->has_pch_encoder) {
5052 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005053 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005054 intel_ddi_fdi_disable(crtc);
5055
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005056 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5057 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005058 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059}
5060
Jesse Barnes2dd24552013-04-25 12:55:01 -07005061static void i9xx_pfit_enable(struct intel_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->base.dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005065 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005066
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005067 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005068 return;
5069
Daniel Vetterc0b03412013-05-28 12:05:54 +02005070 /*
5071 * The panel fitter should only be adjusted whilst the pipe is disabled,
5072 * according to register description and PRM.
5073 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005074 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5075 assert_pipe_disabled(dev_priv, crtc->pipe);
5076
Jesse Barnesb074cec2013-04-25 12:55:02 -07005077 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5078 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005079
5080 /* Border color in case we don't scale up to the full screen. Black by
5081 * default, change to something else for debugging. */
5082 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005083}
5084
Dave Airlied05410f2014-06-05 13:22:59 +10005085static enum intel_display_power_domain port_to_power_domain(enum port port)
5086{
5087 switch (port) {
5088 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005089 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005090 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005091 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005092 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005093 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005094 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005095 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005096 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005097 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005098 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005099 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005100 return POWER_DOMAIN_PORT_OTHER;
5101 }
5102}
5103
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005104static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5105{
5106 switch (port) {
5107 case PORT_A:
5108 return POWER_DOMAIN_AUX_A;
5109 case PORT_B:
5110 return POWER_DOMAIN_AUX_B;
5111 case PORT_C:
5112 return POWER_DOMAIN_AUX_C;
5113 case PORT_D:
5114 return POWER_DOMAIN_AUX_D;
5115 case PORT_E:
5116 /* FIXME: Check VBT for actual wiring of PORT E */
5117 return POWER_DOMAIN_AUX_D;
5118 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005119 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005120 return POWER_DOMAIN_AUX_A;
5121 }
5122}
5123
Imre Deak319be8a2014-03-04 19:22:57 +02005124enum intel_display_power_domain
5125intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005126{
Imre Deak319be8a2014-03-04 19:22:57 +02005127 struct drm_device *dev = intel_encoder->base.dev;
5128 struct intel_digital_port *intel_dig_port;
5129
5130 switch (intel_encoder->type) {
5131 case INTEL_OUTPUT_UNKNOWN:
5132 /* Only DDI platforms should ever use this output type */
5133 WARN_ON_ONCE(!HAS_DDI(dev));
5134 case INTEL_OUTPUT_DISPLAYPORT:
5135 case INTEL_OUTPUT_HDMI:
5136 case INTEL_OUTPUT_EDP:
5137 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005138 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005139 case INTEL_OUTPUT_DP_MST:
5140 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5141 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005142 case INTEL_OUTPUT_ANALOG:
5143 return POWER_DOMAIN_PORT_CRT;
5144 case INTEL_OUTPUT_DSI:
5145 return POWER_DOMAIN_PORT_DSI;
5146 default:
5147 return POWER_DOMAIN_PORT_OTHER;
5148 }
5149}
5150
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005151enum intel_display_power_domain
5152intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5153{
5154 struct drm_device *dev = intel_encoder->base.dev;
5155 struct intel_digital_port *intel_dig_port;
5156
5157 switch (intel_encoder->type) {
5158 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005159 case INTEL_OUTPUT_HDMI:
5160 /*
5161 * Only DDI platforms should ever use these output types.
5162 * We can get here after the HDMI detect code has already set
5163 * the type of the shared encoder. Since we can't be sure
5164 * what's the status of the given connectors, play safe and
5165 * run the DP detection too.
5166 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005167 WARN_ON_ONCE(!HAS_DDI(dev));
5168 case INTEL_OUTPUT_DISPLAYPORT:
5169 case INTEL_OUTPUT_EDP:
5170 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5171 return port_to_aux_power_domain(intel_dig_port->port);
5172 case INTEL_OUTPUT_DP_MST:
5173 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5174 return port_to_aux_power_domain(intel_dig_port->port);
5175 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005176 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005177 return POWER_DOMAIN_AUX_A;
5178 }
5179}
5180
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005181static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5182 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005183{
5184 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005185 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5187 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005188 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005189 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005190
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005191 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005192 return 0;
5193
Imre Deak77d22dc2014-03-05 16:20:52 +02005194 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5195 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005196 if (crtc_state->pch_pfit.enabled ||
5197 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005198 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5199
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005200 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5201 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5202
Imre Deak319be8a2014-03-04 19:22:57 +02005203 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005204 }
Imre Deak319be8a2014-03-04 19:22:57 +02005205
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005206 if (crtc_state->shared_dpll)
5207 mask |= BIT(POWER_DOMAIN_PLLS);
5208
Imre Deak77d22dc2014-03-05 16:20:52 +02005209 return mask;
5210}
5211
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005212static unsigned long
5213modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5214 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005215{
5216 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5218 enum intel_display_power_domain domain;
5219 unsigned long domains, new_domains, old_domains;
5220
5221 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005222 intel_crtc->enabled_power_domains = new_domains =
5223 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005224
5225 domains = new_domains & ~old_domains;
5226
5227 for_each_power_domain(domain, domains)
5228 intel_display_power_get(dev_priv, domain);
5229
5230 return old_domains & ~new_domains;
5231}
5232
5233static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5234 unsigned long domains)
5235{
5236 enum intel_display_power_domain domain;
5237
5238 for_each_power_domain(domain, domains)
5239 intel_display_power_put(dev_priv, domain);
5240}
5241
Mika Kaholaadafdc62015-08-18 14:36:59 +03005242static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5243{
5244 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5245
5246 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5247 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5248 return max_cdclk_freq;
5249 else if (IS_CHERRYVIEW(dev_priv))
5250 return max_cdclk_freq*95/100;
5251 else if (INTEL_INFO(dev_priv)->gen < 4)
5252 return 2*max_cdclk_freq*90/100;
5253 else
5254 return max_cdclk_freq*90/100;
5255}
5256
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005257static void intel_update_max_cdclk(struct drm_device *dev)
5258{
5259 struct drm_i915_private *dev_priv = dev->dev_private;
5260
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005261 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005262 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5263
5264 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5265 dev_priv->max_cdclk_freq = 675000;
5266 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5267 dev_priv->max_cdclk_freq = 540000;
5268 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5269 dev_priv->max_cdclk_freq = 450000;
5270 else
5271 dev_priv->max_cdclk_freq = 337500;
5272 } else if (IS_BROADWELL(dev)) {
5273 /*
5274 * FIXME with extra cooling we can allow
5275 * 540 MHz for ULX and 675 Mhz for ULT.
5276 * How can we know if extra cooling is
5277 * available? PCI ID, VTB, something else?
5278 */
5279 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5280 dev_priv->max_cdclk_freq = 450000;
5281 else if (IS_BDW_ULX(dev))
5282 dev_priv->max_cdclk_freq = 450000;
5283 else if (IS_BDW_ULT(dev))
5284 dev_priv->max_cdclk_freq = 540000;
5285 else
5286 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005287 } else if (IS_CHERRYVIEW(dev)) {
5288 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005289 } else if (IS_VALLEYVIEW(dev)) {
5290 dev_priv->max_cdclk_freq = 400000;
5291 } else {
5292 /* otherwise assume cdclk is fixed */
5293 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5294 }
5295
Mika Kaholaadafdc62015-08-18 14:36:59 +03005296 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5297
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005298 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5299 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005300
5301 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5302 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005303}
5304
5305static void intel_update_cdclk(struct drm_device *dev)
5306{
5307 struct drm_i915_private *dev_priv = dev->dev_private;
5308
5309 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5310 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5311 dev_priv->cdclk_freq);
5312
5313 /*
5314 * Program the gmbus_freq based on the cdclk frequency.
5315 * BSpec erroneously claims we should aim for 4MHz, but
5316 * in fact 1MHz is the correct frequency.
5317 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005318 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319 /*
5320 * Program the gmbus_freq based on the cdclk frequency.
5321 * BSpec erroneously claims we should aim for 4MHz, but
5322 * in fact 1MHz is the correct frequency.
5323 */
5324 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5325 }
5326
5327 if (dev_priv->max_cdclk_freq == 0)
5328 intel_update_max_cdclk(dev);
5329}
5330
Damien Lespiau70d0c572015-06-04 18:21:29 +01005331static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 uint32_t divider;
5335 uint32_t ratio;
5336 uint32_t current_freq;
5337 int ret;
5338
5339 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5340 switch (frequency) {
5341 case 144000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5343 ratio = BXT_DE_PLL_RATIO(60);
5344 break;
5345 case 288000:
5346 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5347 ratio = BXT_DE_PLL_RATIO(60);
5348 break;
5349 case 384000:
5350 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5351 ratio = BXT_DE_PLL_RATIO(60);
5352 break;
5353 case 576000:
5354 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5355 ratio = BXT_DE_PLL_RATIO(60);
5356 break;
5357 case 624000:
5358 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5359 ratio = BXT_DE_PLL_RATIO(65);
5360 break;
5361 case 19200:
5362 /*
5363 * Bypass frequency with DE PLL disabled. Init ratio, divider
5364 * to suppress GCC warning.
5365 */
5366 ratio = 0;
5367 divider = 0;
5368 break;
5369 default:
5370 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5371
5372 return;
5373 }
5374
5375 mutex_lock(&dev_priv->rps.hw_lock);
5376 /* Inform power controller of upcoming frequency change */
5377 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5378 0x80000000);
5379 mutex_unlock(&dev_priv->rps.hw_lock);
5380
5381 if (ret) {
5382 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5383 ret, frequency);
5384 return;
5385 }
5386
5387 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5388 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5389 current_freq = current_freq * 500 + 1000;
5390
5391 /*
5392 * DE PLL has to be disabled when
5393 * - setting to 19.2MHz (bypass, PLL isn't used)
5394 * - before setting to 624MHz (PLL needs toggling)
5395 * - before setting to any frequency from 624MHz (PLL needs toggling)
5396 */
5397 if (frequency == 19200 || frequency == 624000 ||
5398 current_freq == 624000) {
5399 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5400 /* Timeout 200us */
5401 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5402 1))
5403 DRM_ERROR("timout waiting for DE PLL unlock\n");
5404 }
5405
5406 if (frequency != 19200) {
5407 uint32_t val;
5408
5409 val = I915_READ(BXT_DE_PLL_CTL);
5410 val &= ~BXT_DE_PLL_RATIO_MASK;
5411 val |= ratio;
5412 I915_WRITE(BXT_DE_PLL_CTL, val);
5413
5414 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5415 /* Timeout 200us */
5416 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5417 DRM_ERROR("timeout waiting for DE PLL lock\n");
5418
5419 val = I915_READ(CDCLK_CTL);
5420 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5421 val |= divider;
5422 /*
5423 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5424 * enable otherwise.
5425 */
5426 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5427 if (frequency >= 500000)
5428 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429
5430 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5431 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5432 val |= (frequency - 1000) / 500;
5433 I915_WRITE(CDCLK_CTL, val);
5434 }
5435
5436 mutex_lock(&dev_priv->rps.hw_lock);
5437 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5438 DIV_ROUND_UP(frequency, 25000));
5439 mutex_unlock(&dev_priv->rps.hw_lock);
5440
5441 if (ret) {
5442 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5443 ret, frequency);
5444 return;
5445 }
5446
Damien Lespiaua47871b2015-06-04 18:21:34 +01005447 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448}
5449
5450void broxton_init_cdclk(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 uint32_t val;
5454
5455 /*
5456 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5457 * or else the reset will hang because there is no PCH to respond.
5458 * Move the handshake programming to initialization sequence.
5459 * Previously was left up to BIOS.
5460 */
5461 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5462 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5463 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5464
5465 /* Enable PG1 for cdclk */
5466 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5467
5468 /* check if cd clock is enabled */
5469 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5470 DRM_DEBUG_KMS("Display already initialized\n");
5471 return;
5472 }
5473
5474 /*
5475 * FIXME:
5476 * - The initial CDCLK needs to be read from VBT.
5477 * Need to make this change after VBT has changes for BXT.
5478 * - check if setting the max (or any) cdclk freq is really necessary
5479 * here, it belongs to modeset time
5480 */
5481 broxton_set_cdclk(dev, 624000);
5482
5483 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005484 POSTING_READ(DBUF_CTL);
5485
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305486 udelay(10);
5487
5488 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5489 DRM_ERROR("DBuf power enable timeout!\n");
5490}
5491
5492void broxton_uninit_cdclk(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495
5496 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005497 POSTING_READ(DBUF_CTL);
5498
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305499 udelay(10);
5500
5501 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5502 DRM_ERROR("DBuf power disable timeout!\n");
5503
5504 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5505 broxton_set_cdclk(dev, 19200);
5506
5507 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5508}
5509
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005510static const struct skl_cdclk_entry {
5511 unsigned int freq;
5512 unsigned int vco;
5513} skl_cdclk_frequencies[] = {
5514 { .freq = 308570, .vco = 8640 },
5515 { .freq = 337500, .vco = 8100 },
5516 { .freq = 432000, .vco = 8640 },
5517 { .freq = 450000, .vco = 8100 },
5518 { .freq = 540000, .vco = 8100 },
5519 { .freq = 617140, .vco = 8640 },
5520 { .freq = 675000, .vco = 8100 },
5521};
5522
5523static unsigned int skl_cdclk_decimal(unsigned int freq)
5524{
5525 return (freq - 1000) / 500;
5526}
5527
5528static unsigned int skl_cdclk_get_vco(unsigned int freq)
5529{
5530 unsigned int i;
5531
5532 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5533 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5534
5535 if (e->freq == freq)
5536 return e->vco;
5537 }
5538
5539 return 8100;
5540}
5541
5542static void
5543skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5544{
5545 unsigned int min_freq;
5546 u32 val;
5547
5548 /* select the minimum CDCLK before enabling DPLL 0 */
5549 val = I915_READ(CDCLK_CTL);
5550 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5551 val |= CDCLK_FREQ_337_308;
5552
5553 if (required_vco == 8640)
5554 min_freq = 308570;
5555 else
5556 min_freq = 337500;
5557
5558 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5559
5560 I915_WRITE(CDCLK_CTL, val);
5561 POSTING_READ(CDCLK_CTL);
5562
5563 /*
5564 * We always enable DPLL0 with the lowest link rate possible, but still
5565 * taking into account the VCO required to operate the eDP panel at the
5566 * desired frequency. The usual DP link rates operate with a VCO of
5567 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5568 * The modeset code is responsible for the selection of the exact link
5569 * rate later on, with the constraint of choosing a frequency that
5570 * works with required_vco.
5571 */
5572 val = I915_READ(DPLL_CTRL1);
5573
5574 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5575 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5576 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5577 if (required_vco == 8640)
5578 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5579 SKL_DPLL0);
5580 else
5581 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5582 SKL_DPLL0);
5583
5584 I915_WRITE(DPLL_CTRL1, val);
5585 POSTING_READ(DPLL_CTRL1);
5586
5587 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5588
5589 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5590 DRM_ERROR("DPLL0 not locked\n");
5591}
5592
5593static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5594{
5595 int ret;
5596 u32 val;
5597
5598 /* inform PCU we want to change CDCLK */
5599 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5600 mutex_lock(&dev_priv->rps.hw_lock);
5601 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5602 mutex_unlock(&dev_priv->rps.hw_lock);
5603
5604 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5605}
5606
5607static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5608{
5609 unsigned int i;
5610
5611 for (i = 0; i < 15; i++) {
5612 if (skl_cdclk_pcu_ready(dev_priv))
5613 return true;
5614 udelay(10);
5615 }
5616
5617 return false;
5618}
5619
5620static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5621{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005622 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005623 u32 freq_select, pcu_ack;
5624
5625 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5626
5627 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5628 DRM_ERROR("failed to inform PCU about cdclk change\n");
5629 return;
5630 }
5631
5632 /* set CDCLK_CTL */
5633 switch(freq) {
5634 case 450000:
5635 case 432000:
5636 freq_select = CDCLK_FREQ_450_432;
5637 pcu_ack = 1;
5638 break;
5639 case 540000:
5640 freq_select = CDCLK_FREQ_540;
5641 pcu_ack = 2;
5642 break;
5643 case 308570:
5644 case 337500:
5645 default:
5646 freq_select = CDCLK_FREQ_337_308;
5647 pcu_ack = 0;
5648 break;
5649 case 617140:
5650 case 675000:
5651 freq_select = CDCLK_FREQ_675_617;
5652 pcu_ack = 3;
5653 break;
5654 }
5655
5656 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5657 POSTING_READ(CDCLK_CTL);
5658
5659 /* inform PCU of the change */
5660 mutex_lock(&dev_priv->rps.hw_lock);
5661 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5662 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005663
5664 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005665}
5666
5667void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5668{
5669 /* disable DBUF power */
5670 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5671 POSTING_READ(DBUF_CTL);
5672
5673 udelay(10);
5674
5675 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5676 DRM_ERROR("DBuf power disable timeout\n");
5677
Imre Deakab96c1ee2015-11-04 19:24:18 +02005678 /* disable DPLL0 */
5679 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5680 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5681 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005682}
5683
5684void skl_init_cdclk(struct drm_i915_private *dev_priv)
5685{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005686 unsigned int required_vco;
5687
Gary Wang39d9b852015-08-28 16:40:34 +08005688 /* DPLL0 not enabled (happens on early BIOS versions) */
5689 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5690 /* enable DPLL0 */
5691 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5692 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005693 }
5694
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005695 /* set CDCLK to the frequency the BIOS chose */
5696 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5697
5698 /* enable DBUF power */
5699 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5700 POSTING_READ(DBUF_CTL);
5701
5702 udelay(10);
5703
5704 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5705 DRM_ERROR("DBuf power enable timeout\n");
5706}
5707
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305708int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5709{
5710 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5711 uint32_t cdctl = I915_READ(CDCLK_CTL);
5712 int freq = dev_priv->skl_boot_cdclk;
5713
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305714 /*
5715 * check if the pre-os intialized the display
5716 * There is SWF18 scratchpad register defined which is set by the
5717 * pre-os which can be used by the OS drivers to check the status
5718 */
5719 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5720 goto sanitize;
5721
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305722 /* Is PLL enabled and locked ? */
5723 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5724 goto sanitize;
5725
5726 /* DPLL okay; verify the cdclock
5727 *
5728 * Noticed in some instances that the freq selection is correct but
5729 * decimal part is programmed wrong from BIOS where pre-os does not
5730 * enable display. Verify the same as well.
5731 */
5732 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5733 /* All well; nothing to sanitize */
5734 return false;
5735sanitize:
5736 /*
5737 * As of now initialize with max cdclk till
5738 * we get dynamic cdclk support
5739 * */
5740 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5741 skl_init_cdclk(dev_priv);
5742
5743 /* we did have to sanitize */
5744 return true;
5745}
5746
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747/* Adjust CDclk dividers to allow high res or save power if possible */
5748static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
5751 u32 val, cmd;
5752
Vandana Kannan164dfd22014-11-24 13:37:41 +05305753 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5754 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005755
Ville Syrjälädfcab172014-06-13 13:37:47 +03005756 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005758 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 cmd = 1;
5760 else
5761 cmd = 0;
5762
5763 mutex_lock(&dev_priv->rps.hw_lock);
5764 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5765 val &= ~DSPFREQGUAR_MASK;
5766 val |= (cmd << DSPFREQGUAR_SHIFT);
5767 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5768 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5769 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5770 50)) {
5771 DRM_ERROR("timed out waiting for CDclk change\n");
5772 }
5773 mutex_unlock(&dev_priv->rps.hw_lock);
5774
Ville Syrjälä54433e92015-05-26 20:42:31 +03005775 mutex_lock(&dev_priv->sb_lock);
5776
Ville Syrjälädfcab172014-06-13 13:37:47 +03005777 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005778 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005779
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005780 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005781
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 /* adjust cdclk divider */
5783 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005784 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005785 val |= divider;
5786 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005787
5788 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005789 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005790 50))
5791 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005792 }
5793
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794 /* adjust self-refresh exit latency value */
5795 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5796 val &= ~0x7f;
5797
5798 /*
5799 * For high bandwidth configs, we set a higher latency in the bunit
5800 * so that the core display fetch happens in time to avoid underruns.
5801 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005802 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005803 val |= 4500 / 250; /* 4.5 usec */
5804 else
5805 val |= 3000 / 250; /* 3.0 usec */
5806 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005807
Ville Syrjäläa5805162015-05-26 20:42:30 +03005808 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005809
Ville Syrjäläb6283052015-06-03 15:45:07 +03005810 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811}
5812
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005813static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5814{
5815 struct drm_i915_private *dev_priv = dev->dev_private;
5816 u32 val, cmd;
5817
Vandana Kannan164dfd22014-11-24 13:37:41 +05305818 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5819 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005820
5821 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005822 case 333333:
5823 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005824 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005825 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005826 break;
5827 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005828 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829 return;
5830 }
5831
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005832 /*
5833 * Specs are full of misinformation, but testing on actual
5834 * hardware has shown that we just need to write the desired
5835 * CCK divider into the Punit register.
5836 */
5837 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5838
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839 mutex_lock(&dev_priv->rps.hw_lock);
5840 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5841 val &= ~DSPFREQGUAR_MASK_CHV;
5842 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5843 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5844 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5845 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5846 50)) {
5847 DRM_ERROR("timed out waiting for CDclk change\n");
5848 }
5849 mutex_unlock(&dev_priv->rps.hw_lock);
5850
Ville Syrjäläb6283052015-06-03 15:45:07 +03005851 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005852}
5853
Jesse Barnes30a970c2013-11-04 13:48:12 -08005854static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5855 int max_pixclk)
5856{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005857 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005858 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005859
Jesse Barnes30a970c2013-11-04 13:48:12 -08005860 /*
5861 * Really only a few cases to deal with, as only 4 CDclks are supported:
5862 * 200MHz
5863 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005864 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005865 * 400MHz (VLV only)
5866 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5867 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005868 *
5869 * We seem to get an unstable or solid color picture at 200MHz.
5870 * Not sure what's wrong. For now use 200MHz only when all pipes
5871 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005873 if (!IS_CHERRYVIEW(dev_priv) &&
5874 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005875 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005876 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005877 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005878 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005879 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005880 else
5881 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882}
5883
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305884static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5885 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005886{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305887 /*
5888 * FIXME:
5889 * - remove the guardband, it's not needed on BXT
5890 * - set 19.2MHz bypass frequency if there are no active pipes
5891 */
5892 if (max_pixclk > 576000*9/10)
5893 return 624000;
5894 else if (max_pixclk > 384000*9/10)
5895 return 576000;
5896 else if (max_pixclk > 288000*9/10)
5897 return 384000;
5898 else if (max_pixclk > 144000*9/10)
5899 return 288000;
5900 else
5901 return 144000;
5902}
5903
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005904/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005905static int intel_mode_max_pixclk(struct drm_device *dev,
5906 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005908 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5909 struct drm_i915_private *dev_priv = dev->dev_private;
5910 struct drm_crtc *crtc;
5911 struct drm_crtc_state *crtc_state;
5912 unsigned max_pixclk = 0, i;
5913 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005915 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5916 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005917
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005918 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5919 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005920
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005921 if (crtc_state->enable)
5922 pixclk = crtc_state->adjusted_mode.crtc_clock;
5923
5924 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 }
5926
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005927 for_each_pipe(dev_priv, pipe)
5928 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5929
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 return max_pixclk;
5931}
5932
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005938 struct intel_atomic_state *intel_state =
5939 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005941 if (max_pixclk < 0)
5942 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005943
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005944 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305946
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005947 if (!intel_state->active_crtcs)
5948 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5949
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005950 return 0;
5951}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005953static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5954{
5955 struct drm_device *dev = state->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005958 struct intel_atomic_state *intel_state =
5959 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 if (max_pixclk < 0)
5962 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005963
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005964 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005966
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005967 if (!intel_state->active_crtcs)
5968 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5969
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005970 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971}
5972
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005973static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5974{
5975 unsigned int credits, default_credits;
5976
5977 if (IS_CHERRYVIEW(dev_priv))
5978 default_credits = PFI_CREDIT(12);
5979 else
5980 default_credits = PFI_CREDIT(8);
5981
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005982 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005983 /* CHV suggested value is 31 or 63 */
5984 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005985 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005986 else
5987 credits = PFI_CREDIT(15);
5988 } else {
5989 credits = default_credits;
5990 }
5991
5992 /*
5993 * WA - write default credits before re-programming
5994 * FIXME: should we also set the resend bit here?
5995 */
5996 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5997 default_credits);
5998
5999 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6000 credits | PFI_CREDIT_RESEND);
6001
6002 /*
6003 * FIXME is this guaranteed to clear
6004 * immediately or should we poll for it?
6005 */
6006 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6007}
6008
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006009static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006011 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006013 struct intel_atomic_state *old_intel_state =
6014 to_intel_atomic_state(old_state);
6015 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006016
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006017 /*
6018 * FIXME: We can end up here with all power domains off, yet
6019 * with a CDCLK frequency other than the minimum. To account
6020 * for this take the PIPE-A power domain, which covers the HW
6021 * blocks needed for the following programming. This can be
6022 * removed once it's guaranteed that we get here either with
6023 * the minimum CDCLK set, or the required power domains
6024 * enabled.
6025 */
6026 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 if (IS_CHERRYVIEW(dev))
6029 cherryview_set_cdclk(dev, req_cdclk);
6030 else
6031 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006033 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036}
6037
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038static void valleyview_crtc_enable(struct drm_crtc *crtc)
6039{
6040 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006041 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6043 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006044 struct intel_crtc_state *pipe_config =
6045 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006048 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006049 return;
6050
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006051 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306052 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006053
6054 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006055 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006057 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059
6060 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6061 I915_WRITE(CHV_CANVAS(pipe), 0);
6062 }
6063
Daniel Vetter5b18e572014-04-24 23:55:06 +02006064 i9xx_set_pipeconf(intel_crtc);
6065
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067
Daniel Vettera72e4c92014-09-30 10:56:47 +02006068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006069
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070 for_each_encoder_on_crtc(dev, crtc, encoder)
6071 if (encoder->pre_pll_enable)
6072 encoder->pre_pll_enable(encoder);
6073
Jani Nikulaa65347b2015-11-27 12:21:46 +02006074 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006075 if (IS_CHERRYVIEW(dev)) {
6076 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006077 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006078 } else {
6079 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006080 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006081 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006082 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_enable)
6086 encoder->pre_enable(encoder);
6087
Jesse Barnes2dd24552013-04-25 12:55:01 -07006088 i9xx_pfit_enable(intel_crtc);
6089
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006090 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006091
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006092 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006093 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006094
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006095 assert_vblank_disabled(crtc);
6096 drm_crtc_vblank_on(crtc);
6097
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006100}
6101
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006102static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6103{
6104 struct drm_device *dev = crtc->base.dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006107 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6108 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006109}
6110
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006111static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006112{
6113 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006114 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006116 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006117 struct intel_crtc_state *pipe_config =
6118 to_intel_crtc_state(crtc->state);
Jesse Barnes79e53942008-11-07 14:24:08 -08006119 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006120
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006121 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006122 return;
6123
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006124 i9xx_set_pll_dividers(intel_crtc);
6125
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006126 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306127 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006128
6129 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006130 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006131
Daniel Vetter5b18e572014-04-24 23:55:06 +02006132 i9xx_set_pipeconf(intel_crtc);
6133
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006134 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006135
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006136 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006137 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006138
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006139 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006140 if (encoder->pre_enable)
6141 encoder->pre_enable(encoder);
6142
Daniel Vetterf6736a12013-06-05 13:34:30 +02006143 i9xx_enable_pll(intel_crtc);
6144
Jesse Barnes2dd24552013-04-25 12:55:01 -07006145 i9xx_pfit_enable(intel_crtc);
6146
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006147 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006148
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006149 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006150 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006151
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006152 assert_vblank_disabled(crtc);
6153 drm_crtc_vblank_on(crtc);
6154
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006155 for_each_encoder_on_crtc(dev, crtc, encoder)
6156 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006157}
6158
Daniel Vetter87476d62013-04-11 16:29:06 +02006159static void i9xx_pfit_disable(struct intel_crtc *crtc)
6160{
6161 struct drm_device *dev = crtc->base.dev;
6162 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006164 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006165 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006166
6167 assert_pipe_disabled(dev_priv, crtc->pipe);
6168
Daniel Vetter328d8e82013-05-08 10:36:31 +02006169 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6170 I915_READ(PFIT_CONTROL));
6171 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006172}
6173
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006174static void i9xx_crtc_disable(struct drm_crtc *crtc)
6175{
6176 struct drm_device *dev = crtc->dev;
6177 struct drm_i915_private *dev_priv = dev->dev_private;
6178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006179 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006180 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006181
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006182 /*
6183 * On gen2 planes are double buffered but the pipe isn't, so we must
6184 * wait for planes to fully turn off before disabling the pipe.
6185 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006186 if (IS_GEN2(dev))
6187 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006188
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 encoder->disable(encoder);
6191
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006192 drm_crtc_vblank_off(crtc);
6193 assert_vblank_disabled(crtc);
6194
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006195 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006196
Daniel Vetter87476d62013-04-11 16:29:06 +02006197 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006198
Jesse Barnes89b667f2013-04-18 14:51:36 -07006199 for_each_encoder_on_crtc(dev, crtc, encoder)
6200 if (encoder->post_disable)
6201 encoder->post_disable(encoder);
6202
Jani Nikulaa65347b2015-11-27 12:21:46 +02006203 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006204 if (IS_CHERRYVIEW(dev))
6205 chv_disable_pll(dev_priv, pipe);
6206 else if (IS_VALLEYVIEW(dev))
6207 vlv_disable_pll(dev_priv, pipe);
6208 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006209 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006210 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006211
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 if (encoder->post_pll_disable)
6214 encoder->post_pll_disable(encoder);
6215
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006216 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006217 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006218}
6219
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006220static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006221{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006222 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006225 enum intel_display_power_domain domain;
6226 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006227
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006228 if (!intel_crtc->active)
6229 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006230
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006231 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006232 WARN_ON(intel_crtc->unpin_work);
6233
Ville Syrjälä2622a082016-03-09 19:07:26 +02006234 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006235
6236 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6237 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006238 }
6239
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006240 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006241
6242 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6243 crtc->base.id);
6244
6245 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6246 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006247 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006248 crtc->enabled = false;
6249 crtc->state->connector_mask = 0;
6250 crtc->state->encoder_mask = 0;
6251
6252 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6253 encoder->base.crtc = NULL;
6254
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006255 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006256 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006257 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006258
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006259 domains = intel_crtc->enabled_power_domains;
6260 for_each_power_domain(domain, domains)
6261 intel_display_power_put(dev_priv, domain);
6262 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006263
6264 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6265 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006266}
6267
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006268/*
6269 * turn all crtc's off, but do not adjust state
6270 * This has to be paired with a call to intel_modeset_setup_hw_state.
6271 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006272int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006273{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006274 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006275 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006276 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006277
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006278 state = drm_atomic_helper_suspend(dev);
6279 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006280 if (ret)
6281 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006282 else
6283 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006284 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006285}
6286
Chris Wilsonea5b2132010-08-04 13:50:23 +01006287void intel_encoder_destroy(struct drm_encoder *encoder)
6288{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006289 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006290
Chris Wilsonea5b2132010-08-04 13:50:23 +01006291 drm_encoder_cleanup(encoder);
6292 kfree(intel_encoder);
6293}
6294
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006295/* Cross check the actual hw state with our own modeset state tracking (and it's
6296 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006297static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006298{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006299 struct drm_crtc *crtc = connector->base.state->crtc;
6300
6301 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6302 connector->base.base.id,
6303 connector->base.name);
6304
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006305 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006306 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006307 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006308
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006309 I915_STATE_WARN(!crtc,
6310 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006311
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006312 if (!crtc)
6313 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006314
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006315 I915_STATE_WARN(!crtc->state->active,
6316 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006317
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006318 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006319 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006320
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006321 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006322 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006323
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006324 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006325 "attached encoder crtc differs from connector crtc\n");
6326 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006327 I915_STATE_WARN(crtc && crtc->state->active,
6328 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6330 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331 }
6332}
6333
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006334int intel_connector_init(struct intel_connector *connector)
6335{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006336 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006337
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006338 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006339 return -ENOMEM;
6340
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006341 return 0;
6342}
6343
6344struct intel_connector *intel_connector_alloc(void)
6345{
6346 struct intel_connector *connector;
6347
6348 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6349 if (!connector)
6350 return NULL;
6351
6352 if (intel_connector_init(connector) < 0) {
6353 kfree(connector);
6354 return NULL;
6355 }
6356
6357 return connector;
6358}
6359
Daniel Vetterf0947c32012-07-02 13:10:34 +02006360/* Simple connector->get_hw_state implementation for encoders that support only
6361 * one connector and no cloning and hence the encoder state determines the state
6362 * of the connector. */
6363bool intel_connector_get_hw_state(struct intel_connector *connector)
6364{
Daniel Vetter24929352012-07-02 20:28:59 +02006365 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006366 struct intel_encoder *encoder = connector->encoder;
6367
6368 return encoder->get_hw_state(encoder, &pipe);
6369}
6370
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006371static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006372{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006373 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6374 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006375
6376 return 0;
6377}
6378
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006380 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006381{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006382 struct drm_atomic_state *state = pipe_config->base.state;
6383 struct intel_crtc *other_crtc;
6384 struct intel_crtc_state *other_crtc_state;
6385
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006386 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6387 pipe_name(pipe), pipe_config->fdi_lanes);
6388 if (pipe_config->fdi_lanes > 4) {
6389 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6390 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006392 }
6393
Paulo Zanonibafb6552013-11-02 21:07:44 -07006394 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006395 if (pipe_config->fdi_lanes > 2) {
6396 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6397 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006400 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006401 }
6402 }
6403
6404 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006405 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406
6407 /* Ivybridge 3 pipe is really complicated */
6408 switch (pipe) {
6409 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006411 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006412 if (pipe_config->fdi_lanes <= 2)
6413 return 0;
6414
6415 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6416 other_crtc_state =
6417 intel_atomic_get_crtc_state(state, other_crtc);
6418 if (IS_ERR(other_crtc_state))
6419 return PTR_ERR(other_crtc_state);
6420
6421 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006422 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6423 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006428 if (pipe_config->fdi_lanes > 2) {
6429 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6430 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006432 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433
6434 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6435 other_crtc_state =
6436 intel_atomic_get_crtc_state(state, other_crtc);
6437 if (IS_ERR(other_crtc_state))
6438 return PTR_ERR(other_crtc_state);
6439
6440 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 default:
6446 BUG();
6447 }
6448}
6449
Daniel Vettere29c22c2013-02-21 00:00:16 +01006450#define RETRY 1
6451static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006452 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006453{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006454 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006455 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 int lane, link_bw, fdi_dotclock, ret;
6457 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006458
Daniel Vettere29c22c2013-02-21 00:00:16 +01006459retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006460 /* FDI is a binary signal running at ~2.7GHz, encoding
6461 * each output octet as 10 bits. The actual frequency
6462 * is stored as a divider into a 100MHz clock, and the
6463 * mode pixel clock is stored in units of 1KHz.
6464 * Hence the bw of each lane in terms of the mode signal
6465 * is:
6466 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006467 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006468
Damien Lespiau241bfc32013-09-25 16:45:37 +01006469 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006470
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006471 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006472 pipe_config->pipe_bpp);
6473
6474 pipe_config->fdi_lanes = lane;
6475
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006476 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006479 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006480 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006481 pipe_config->pipe_bpp -= 2*3;
6482 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6483 pipe_config->pipe_bpp);
6484 needs_recompute = true;
6485 pipe_config->bw_constrained = true;
6486
6487 goto retry;
6488 }
6489
6490 if (needs_recompute)
6491 return RETRY;
6492
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494}
6495
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006496static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6497 struct intel_crtc_state *pipe_config)
6498{
6499 if (pipe_config->pipe_bpp > 24)
6500 return false;
6501
6502 /* HSW can handle pixel rate up to cdclk? */
6503 if (IS_HASWELL(dev_priv->dev))
6504 return true;
6505
6506 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006507 * We compare against max which means we must take
6508 * the increased cdclk requirement into account when
6509 * calculating the new cdclk.
6510 *
6511 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006512 */
6513 return ilk_pipe_pixel_rate(pipe_config) <=
6514 dev_priv->max_cdclk_freq * 95 / 100;
6515}
6516
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006517static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006518 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006519{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006520 struct drm_device *dev = crtc->base.dev;
6521 struct drm_i915_private *dev_priv = dev->dev_private;
6522
Jani Nikulad330a952014-01-21 11:24:25 +02006523 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006524 hsw_crtc_supports_ips(crtc) &&
6525 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006526}
6527
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006528static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6529{
6530 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6531
6532 /* GDG double wide on either pipe, otherwise pipe A only */
6533 return INTEL_INFO(dev_priv)->gen < 4 &&
6534 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6535}
6536
Daniel Vettera43f6e02013-06-07 23:10:32 +02006537static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006538 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006539{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006540 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006541 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006542 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006543
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006544 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006545 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006546 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006547
6548 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006549 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006550 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006551 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006552 if (intel_crtc_supports_double_wide(crtc) &&
6553 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006554 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006555 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006556 }
6557
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006558 if (adjusted_mode->crtc_clock > clock_limit) {
6559 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6560 adjusted_mode->crtc_clock, clock_limit,
6561 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006562 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006563 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006564 }
Chris Wilson89749352010-09-12 18:25:19 +01006565
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006566 /*
6567 * Pipe horizontal size must be even in:
6568 * - DVO ganged mode
6569 * - LVDS dual channel mode
6570 * - Double wide pipe
6571 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006572 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006573 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6574 pipe_config->pipe_src_w &= ~1;
6575
Damien Lespiau8693a822013-05-03 18:48:11 +01006576 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6577 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006578 */
6579 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006580 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006581 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006582
Damien Lespiauf5adf942013-06-24 18:29:34 +01006583 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006584 hsw_compute_ips_config(crtc, pipe_config);
6585
Daniel Vetter877d48d2013-04-19 11:24:43 +02006586 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006587 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006588
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006589 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006590}
6591
Ville Syrjälä1652d192015-03-31 14:12:01 +03006592static int skylake_get_display_clock_speed(struct drm_device *dev)
6593{
6594 struct drm_i915_private *dev_priv = to_i915(dev);
6595 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6596 uint32_t cdctl = I915_READ(CDCLK_CTL);
6597 uint32_t linkrate;
6598
Damien Lespiau414355a2015-06-04 18:21:31 +01006599 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006600 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006601
6602 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6603 return 540000;
6604
6605 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006606 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607
Damien Lespiau71cd8422015-04-30 16:39:17 +01006608 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6609 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006610 /* vco 8640 */
6611 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6612 case CDCLK_FREQ_450_432:
6613 return 432000;
6614 case CDCLK_FREQ_337_308:
6615 return 308570;
6616 case CDCLK_FREQ_675_617:
6617 return 617140;
6618 default:
6619 WARN(1, "Unknown cd freq selection\n");
6620 }
6621 } else {
6622 /* vco 8100 */
6623 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6624 case CDCLK_FREQ_450_432:
6625 return 450000;
6626 case CDCLK_FREQ_337_308:
6627 return 337500;
6628 case CDCLK_FREQ_675_617:
6629 return 675000;
6630 default:
6631 WARN(1, "Unknown cd freq selection\n");
6632 }
6633 }
6634
6635 /* error case, do as if DPLL0 isn't enabled */
6636 return 24000;
6637}
6638
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006639static int broxton_get_display_clock_speed(struct drm_device *dev)
6640{
6641 struct drm_i915_private *dev_priv = to_i915(dev);
6642 uint32_t cdctl = I915_READ(CDCLK_CTL);
6643 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6644 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6645 int cdclk;
6646
6647 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6648 return 19200;
6649
6650 cdclk = 19200 * pll_ratio / 2;
6651
6652 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6653 case BXT_CDCLK_CD2X_DIV_SEL_1:
6654 return cdclk; /* 576MHz or 624MHz */
6655 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6656 return cdclk * 2 / 3; /* 384MHz */
6657 case BXT_CDCLK_CD2X_DIV_SEL_2:
6658 return cdclk / 2; /* 288MHz */
6659 case BXT_CDCLK_CD2X_DIV_SEL_4:
6660 return cdclk / 4; /* 144MHz */
6661 }
6662
6663 /* error case, do as if DE PLL isn't enabled */
6664 return 19200;
6665}
6666
Ville Syrjälä1652d192015-03-31 14:12:01 +03006667static int broadwell_get_display_clock_speed(struct drm_device *dev)
6668{
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 uint32_t lcpll = I915_READ(LCPLL_CTL);
6671 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6672
6673 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6674 return 800000;
6675 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6676 return 450000;
6677 else if (freq == LCPLL_CLK_FREQ_450)
6678 return 450000;
6679 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6680 return 540000;
6681 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6682 return 337500;
6683 else
6684 return 675000;
6685}
6686
6687static int haswell_get_display_clock_speed(struct drm_device *dev)
6688{
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 uint32_t lcpll = I915_READ(LCPLL_CTL);
6691 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6692
6693 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6694 return 800000;
6695 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6696 return 450000;
6697 else if (freq == LCPLL_CLK_FREQ_450)
6698 return 450000;
6699 else if (IS_HSW_ULT(dev))
6700 return 337500;
6701 else
6702 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006703}
6704
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006705static int valleyview_get_display_clock_speed(struct drm_device *dev)
6706{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006707 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6708 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006709}
6710
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006711static int ilk_get_display_clock_speed(struct drm_device *dev)
6712{
6713 return 450000;
6714}
6715
Jesse Barnese70236a2009-09-21 10:42:27 -07006716static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006717{
Jesse Barnese70236a2009-09-21 10:42:27 -07006718 return 400000;
6719}
Jesse Barnes79e53942008-11-07 14:24:08 -08006720
Jesse Barnese70236a2009-09-21 10:42:27 -07006721static int i915_get_display_clock_speed(struct drm_device *dev)
6722{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006723 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006724}
Jesse Barnes79e53942008-11-07 14:24:08 -08006725
Jesse Barnese70236a2009-09-21 10:42:27 -07006726static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6727{
6728 return 200000;
6729}
Jesse Barnes79e53942008-11-07 14:24:08 -08006730
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006731static int pnv_get_display_clock_speed(struct drm_device *dev)
6732{
6733 u16 gcfgc = 0;
6734
6735 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6736
6737 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6738 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006739 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006740 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006741 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006742 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006743 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006744 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6745 return 200000;
6746 default:
6747 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6748 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006749 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006750 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006751 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006752 }
6753}
6754
Jesse Barnese70236a2009-09-21 10:42:27 -07006755static int i915gm_get_display_clock_speed(struct drm_device *dev)
6756{
6757 u16 gcfgc = 0;
6758
6759 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6760
6761 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006763 else {
6764 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6765 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006766 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006767 default:
6768 case GC_DISPLAY_CLOCK_190_200_MHZ:
6769 return 190000;
6770 }
6771 }
6772}
Jesse Barnes79e53942008-11-07 14:24:08 -08006773
Jesse Barnese70236a2009-09-21 10:42:27 -07006774static int i865_get_display_clock_speed(struct drm_device *dev)
6775{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006777}
6778
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006779static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006780{
6781 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006782
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006783 /*
6784 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6785 * encoding is different :(
6786 * FIXME is this the right way to detect 852GM/852GMV?
6787 */
6788 if (dev->pdev->revision == 0x1)
6789 return 133333;
6790
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006791 pci_bus_read_config_word(dev->pdev->bus,
6792 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6793
Jesse Barnese70236a2009-09-21 10:42:27 -07006794 /* Assume that the hardware is in the high speed state. This
6795 * should be the default.
6796 */
6797 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6798 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006799 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006800 case GC_CLOCK_100_200:
6801 return 200000;
6802 case GC_CLOCK_166_250:
6803 return 250000;
6804 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006805 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806 case GC_CLOCK_133_266:
6807 case GC_CLOCK_133_266_2:
6808 case GC_CLOCK_166_266:
6809 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006810 }
6811
6812 /* Shouldn't happen */
6813 return 0;
6814}
6815
6816static int i830_get_display_clock_speed(struct drm_device *dev)
6817{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006818 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006819}
6820
Ville Syrjälä34edce22015-05-22 11:22:33 +03006821static unsigned int intel_hpll_vco(struct drm_device *dev)
6822{
6823 struct drm_i915_private *dev_priv = dev->dev_private;
6824 static const unsigned int blb_vco[8] = {
6825 [0] = 3200000,
6826 [1] = 4000000,
6827 [2] = 5333333,
6828 [3] = 4800000,
6829 [4] = 6400000,
6830 };
6831 static const unsigned int pnv_vco[8] = {
6832 [0] = 3200000,
6833 [1] = 4000000,
6834 [2] = 5333333,
6835 [3] = 4800000,
6836 [4] = 2666667,
6837 };
6838 static const unsigned int cl_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 6400000,
6843 [4] = 3333333,
6844 [5] = 3566667,
6845 [6] = 4266667,
6846 };
6847 static const unsigned int elk_vco[8] = {
6848 [0] = 3200000,
6849 [1] = 4000000,
6850 [2] = 5333333,
6851 [3] = 4800000,
6852 };
6853 static const unsigned int ctg_vco[8] = {
6854 [0] = 3200000,
6855 [1] = 4000000,
6856 [2] = 5333333,
6857 [3] = 6400000,
6858 [4] = 2666667,
6859 [5] = 4266667,
6860 };
6861 const unsigned int *vco_table;
6862 unsigned int vco;
6863 uint8_t tmp = 0;
6864
6865 /* FIXME other chipsets? */
6866 if (IS_GM45(dev))
6867 vco_table = ctg_vco;
6868 else if (IS_G4X(dev))
6869 vco_table = elk_vco;
6870 else if (IS_CRESTLINE(dev))
6871 vco_table = cl_vco;
6872 else if (IS_PINEVIEW(dev))
6873 vco_table = pnv_vco;
6874 else if (IS_G33(dev))
6875 vco_table = blb_vco;
6876 else
6877 return 0;
6878
6879 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6880
6881 vco = vco_table[tmp & 0x7];
6882 if (vco == 0)
6883 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6884 else
6885 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6886
6887 return vco;
6888}
6889
6890static int gm45_get_display_clock_speed(struct drm_device *dev)
6891{
6892 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6893 uint16_t tmp = 0;
6894
6895 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6896
6897 cdclk_sel = (tmp >> 12) & 0x1;
6898
6899 switch (vco) {
6900 case 2666667:
6901 case 4000000:
6902 case 5333333:
6903 return cdclk_sel ? 333333 : 222222;
6904 case 3200000:
6905 return cdclk_sel ? 320000 : 228571;
6906 default:
6907 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6908 return 222222;
6909 }
6910}
6911
6912static int i965gm_get_display_clock_speed(struct drm_device *dev)
6913{
6914 static const uint8_t div_3200[] = { 16, 10, 8 };
6915 static const uint8_t div_4000[] = { 20, 12, 10 };
6916 static const uint8_t div_5333[] = { 24, 16, 14 };
6917 const uint8_t *div_table;
6918 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6919 uint16_t tmp = 0;
6920
6921 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6922
6923 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6924
6925 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6926 goto fail;
6927
6928 switch (vco) {
6929 case 3200000:
6930 div_table = div_3200;
6931 break;
6932 case 4000000:
6933 div_table = div_4000;
6934 break;
6935 case 5333333:
6936 div_table = div_5333;
6937 break;
6938 default:
6939 goto fail;
6940 }
6941
6942 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6943
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006944fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006945 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6946 return 200000;
6947}
6948
6949static int g33_get_display_clock_speed(struct drm_device *dev)
6950{
6951 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6952 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6953 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6954 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6955 const uint8_t *div_table;
6956 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6957 uint16_t tmp = 0;
6958
6959 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6960
6961 cdclk_sel = (tmp >> 4) & 0x7;
6962
6963 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6964 goto fail;
6965
6966 switch (vco) {
6967 case 3200000:
6968 div_table = div_3200;
6969 break;
6970 case 4000000:
6971 div_table = div_4000;
6972 break;
6973 case 4800000:
6974 div_table = div_4800;
6975 break;
6976 case 5333333:
6977 div_table = div_5333;
6978 break;
6979 default:
6980 goto fail;
6981 }
6982
6983 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6984
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006985fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006986 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6987 return 190476;
6988}
6989
Zhenyu Wang2c072452009-06-05 15:38:42 +08006990static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006991intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006992{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006993 while (*num > DATA_LINK_M_N_MASK ||
6994 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006995 *num >>= 1;
6996 *den >>= 1;
6997 }
6998}
6999
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007000static void compute_m_n(unsigned int m, unsigned int n,
7001 uint32_t *ret_m, uint32_t *ret_n)
7002{
7003 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7004 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7005 intel_reduce_m_n_ratio(ret_m, ret_n);
7006}
7007
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007008void
7009intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7010 int pixel_clock, int link_clock,
7011 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007013 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007014
7015 compute_m_n(bits_per_pixel * pixel_clock,
7016 link_clock * nlanes * 8,
7017 &m_n->gmch_m, &m_n->gmch_n);
7018
7019 compute_m_n(pixel_clock, link_clock,
7020 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007021}
7022
Chris Wilsona7615032011-01-12 17:04:08 +00007023static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7024{
Jani Nikulad330a952014-01-21 11:24:25 +02007025 if (i915.panel_use_ssc >= 0)
7026 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007027 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007028 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007029}
7030
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007031static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007032{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007033 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007034}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007035
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007036static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7037{
7038 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007039}
7040
Daniel Vetterf47709a2013-03-28 10:42:02 +01007041static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007042 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007043 intel_clock_t *reduced_clock)
7044{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007045 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007046 u32 fp, fp2 = 0;
7047
7048 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007049 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007050 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007051 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007052 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007053 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007054 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007055 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007056 }
7057
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007058 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007059
Daniel Vetterf47709a2013-03-28 10:42:02 +01007060 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007061 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007062 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007063 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007064 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007065 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007066 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007067 }
7068}
7069
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007070static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7071 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007072{
7073 u32 reg_val;
7074
7075 /*
7076 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7077 * and set it to a reasonable value instead.
7078 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007080 reg_val &= 0xffffff00;
7081 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007082 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007083
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007085 reg_val &= 0x8cffffff;
7086 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007087 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007088
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007089 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007090 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007091 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007092
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007093 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007094 reg_val &= 0x00ffffff;
7095 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007096 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097}
7098
Daniel Vetterb5518422013-05-03 11:49:48 +02007099static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7100 struct intel_link_m_n *m_n)
7101{
7102 struct drm_device *dev = crtc->base.dev;
7103 struct drm_i915_private *dev_priv = dev->dev_private;
7104 int pipe = crtc->pipe;
7105
Daniel Vettere3b95f12013-05-03 11:49:49 +02007106 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7107 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7108 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7109 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007110}
7111
7112static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007113 struct intel_link_m_n *m_n,
7114 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007115{
7116 struct drm_device *dev = crtc->base.dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007119 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007120
7121 if (INTEL_INFO(dev)->gen >= 5) {
7122 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7123 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7124 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7125 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007126 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7127 * for gen < 8) and if DRRS is supported (to make sure the
7128 * registers are not unnecessarily accessed).
7129 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307130 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007131 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007132 I915_WRITE(PIPE_DATA_M2(transcoder),
7133 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7134 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7135 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7136 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7137 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007138 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007139 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7140 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7141 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7142 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007143 }
7144}
7145
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307146void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007147{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307148 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7149
7150 if (m_n == M1_N1) {
7151 dp_m_n = &crtc->config->dp_m_n;
7152 dp_m2_n2 = &crtc->config->dp_m2_n2;
7153 } else if (m_n == M2_N2) {
7154
7155 /*
7156 * M2_N2 registers are not supported. Hence m2_n2 divider value
7157 * needs to be programmed into M1_N1.
7158 */
7159 dp_m_n = &crtc->config->dp_m2_n2;
7160 } else {
7161 DRM_ERROR("Unsupported divider value\n");
7162 return;
7163 }
7164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007165 if (crtc->config->has_pch_encoder)
7166 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007167 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307168 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007169}
7170
Daniel Vetter251ac862015-06-18 10:30:24 +02007171static void vlv_compute_dpll(struct intel_crtc *crtc,
7172 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007173{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007174 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
7175 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7176 DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV;
7177 if (crtc->pipe != PIPE_A)
7178 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007179
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007180 pipe_config->dpll_hw_state.dpll_md =
7181 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7182}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007183
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007184static void chv_compute_dpll(struct intel_crtc *crtc,
7185 struct intel_crtc_state *pipe_config)
7186{
7187 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7188 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7189 DPLL_VCO_ENABLE;
7190 if (crtc->pipe != PIPE_A)
7191 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7192
7193 pipe_config->dpll_hw_state.dpll_md =
7194 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007195}
7196
Ville Syrjäläd288f652014-10-28 13:20:22 +02007197static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007198 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007199{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007200 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007201 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007202 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007203 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007204 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007205 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007206
Ville Syrjäläa5805162015-05-26 20:42:30 +03007207 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007208
Ville Syrjäläd288f652014-10-28 13:20:22 +02007209 bestn = pipe_config->dpll.n;
7210 bestm1 = pipe_config->dpll.m1;
7211 bestm2 = pipe_config->dpll.m2;
7212 bestp1 = pipe_config->dpll.p1;
7213 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007214
Jesse Barnes89b667f2013-04-18 14:51:36 -07007215 /* See eDP HDMI DPIO driver vbios notes doc */
7216
7217 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007218 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007219 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007220
7221 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007222 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007223
7224 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228
7229 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007230 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231
7232 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007233 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7234 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7235 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007236 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007237
7238 /*
7239 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7240 * but we don't support that).
7241 * Note: don't use the DAC post divider as it seems unstable.
7242 */
7243 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007244 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007246 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007247 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007248
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007250 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007251 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7252 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007254 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007258
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007259 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263 0x0df40000);
7264 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266 0x0df70000);
7267 } else { /* HDMI or VGA */
7268 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007269 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271 0x0df70000);
7272 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274 0x0df40000);
7275 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007279 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7280 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007285 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007286}
7287
Ville Syrjäläd288f652014-10-28 13:20:22 +02007288static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007289 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007290{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007291 struct drm_device *dev = crtc->base.dev;
7292 struct drm_i915_private *dev_priv = dev->dev_private;
7293 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007294 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007295 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307296 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007297 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307298 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307299 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007300
Ville Syrjäläd288f652014-10-28 13:20:22 +02007301 bestn = pipe_config->dpll.n;
7302 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7303 bestm1 = pipe_config->dpll.m1;
7304 bestm2 = pipe_config->dpll.m2 >> 22;
7305 bestp1 = pipe_config->dpll.p1;
7306 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307307 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307308 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307309 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007310
7311 /*
7312 * Enable Refclk and SSC
7313 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007314 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007315 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007316
Ville Syrjäläa5805162015-05-26 20:42:30 +03007317 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007318
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007319 /* p1 and p2 divider */
7320 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7321 5 << DPIO_CHV_S1_DIV_SHIFT |
7322 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7323 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7324 1 << DPIO_CHV_K_DIV_SHIFT);
7325
7326 /* Feedback post-divider - m2 */
7327 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7328
7329 /* Feedback refclk divider - n and m1 */
7330 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7331 DPIO_CHV_M1_DIV_BY_2 |
7332 1 << DPIO_CHV_N_DIV_SHIFT);
7333
7334 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007335 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007336
7337 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307338 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7339 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7340 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7341 if (bestm2_frac)
7342 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7343 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307345 /* Program digital lock detect threshold */
7346 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7347 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7348 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7349 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7350 if (!bestm2_frac)
7351 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7352 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7353
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307355 if (vco == 5400000) {
7356 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7357 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7358 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7359 tribuf_calcntr = 0x9;
7360 } else if (vco <= 6200000) {
7361 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7362 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7363 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7364 tribuf_calcntr = 0x9;
7365 } else if (vco <= 6480000) {
7366 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7367 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7368 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7369 tribuf_calcntr = 0x8;
7370 } else {
7371 /* Not supported. Apply the same limits as in the max case */
7372 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7373 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7374 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7375 tribuf_calcntr = 0;
7376 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7378
Ville Syrjälä968040b2015-03-11 22:52:08 +02007379 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307380 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7381 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7382 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7383
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384 /* AFC Recal */
7385 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7386 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7387 DPIO_AFC_RECAL);
7388
Ville Syrjäläa5805162015-05-26 20:42:30 +03007389 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390}
7391
Ville Syrjäläd288f652014-10-28 13:20:22 +02007392/**
7393 * vlv_force_pll_on - forcibly enable just the PLL
7394 * @dev_priv: i915 private structure
7395 * @pipe: pipe PLL to enable
7396 * @dpll: PLL configuration
7397 *
7398 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7399 * in cases where we need the PLL enabled even when @pipe is not going to
7400 * be enabled.
7401 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007402int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7403 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007404{
7405 struct intel_crtc *crtc =
7406 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007407 struct intel_crtc_state *pipe_config;
7408
7409 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7410 if (!pipe_config)
7411 return -ENOMEM;
7412
7413 pipe_config->base.crtc = &crtc->base;
7414 pipe_config->pixel_multiplier = 1;
7415 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007416
7417 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007418 chv_compute_dpll(crtc, pipe_config);
7419 chv_prepare_pll(crtc, pipe_config);
7420 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007421 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007422 vlv_compute_dpll(crtc, pipe_config);
7423 vlv_prepare_pll(crtc, pipe_config);
7424 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007425 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007426
7427 kfree(pipe_config);
7428
7429 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007430}
7431
7432/**
7433 * vlv_force_pll_off - forcibly disable just the PLL
7434 * @dev_priv: i915 private structure
7435 * @pipe: pipe PLL to disable
7436 *
7437 * Disable the PLL for @pipe. To be used in cases where we need
7438 * the PLL enabled even when @pipe is not going to be enabled.
7439 */
7440void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7441{
7442 if (IS_CHERRYVIEW(dev))
7443 chv_disable_pll(to_i915(dev), pipe);
7444 else
7445 vlv_disable_pll(to_i915(dev), pipe);
7446}
7447
Daniel Vetter251ac862015-06-18 10:30:24 +02007448static void i9xx_compute_dpll(struct intel_crtc *crtc,
7449 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007450 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007451{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007452 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007454 u32 dpll;
7455 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007456 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007457
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007458 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307459
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007460 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7461 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007462
7463 dpll = DPLL_VGA_MODE_DIS;
7464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007465 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007466 dpll |= DPLLB_MODE_LVDS;
7467 else
7468 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007469
Daniel Vetteref1b4602013-06-01 17:17:04 +02007470 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007471 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007472 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007473 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007474
7475 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007476 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007477
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007478 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007479 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007480
7481 /* compute bitmask from p1 value */
7482 if (IS_PINEVIEW(dev))
7483 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7484 else {
7485 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7486 if (IS_G4X(dev) && reduced_clock)
7487 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7488 }
7489 switch (clock->p2) {
7490 case 5:
7491 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7492 break;
7493 case 7:
7494 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7495 break;
7496 case 10:
7497 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7498 break;
7499 case 14:
7500 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7501 break;
7502 }
7503 if (INTEL_INFO(dev)->gen >= 4)
7504 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007508 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007509 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7511 else
7512 dpll |= PLL_REF_INPUT_DREFCLK;
7513
7514 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007515 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007516
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007517 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007519 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007520 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521 }
7522}
7523
Daniel Vetter251ac862015-06-18 10:30:24 +02007524static void i8xx_compute_dpll(struct intel_crtc *crtc,
7525 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007526 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007528 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007530 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007532
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007533 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307534
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007535 dpll = DPLL_VGA_MODE_DIS;
7536
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007537 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007538 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7539 } else {
7540 if (clock->p1 == 2)
7541 dpll |= PLL_P1_DIVIDE_BY_TWO;
7542 else
7543 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7544 if (clock->p2 == 4)
7545 dpll |= PLL_P2_DIVIDE_BY_4;
7546 }
7547
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007548 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007549 dpll |= DPLL_DVO_2X_MODE;
7550
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007551 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007552 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7554 else
7555 dpll |= PLL_REF_INPUT_DREFCLK;
7556
7557 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007558 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559}
7560
Daniel Vetter8a654f32013-06-01 17:16:22 +02007561static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007562{
7563 struct drm_device *dev = intel_crtc->base.dev;
7564 struct drm_i915_private *dev_priv = dev->dev_private;
7565 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007566 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007567 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007568 uint32_t crtc_vtotal, crtc_vblank_end;
7569 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007570
7571 /* We need to be careful not to changed the adjusted mode, for otherwise
7572 * the hw state checker will get angry at the mismatch. */
7573 crtc_vtotal = adjusted_mode->crtc_vtotal;
7574 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007575
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007576 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007577 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007578 crtc_vtotal -= 1;
7579 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007580
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007581 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007582 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7583 else
7584 vsyncshift = adjusted_mode->crtc_hsync_start -
7585 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007586 if (vsyncshift < 0)
7587 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007588 }
7589
7590 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007591 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007592
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007593 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007594 (adjusted_mode->crtc_hdisplay - 1) |
7595 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007596 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007597 (adjusted_mode->crtc_hblank_start - 1) |
7598 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007599 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007600 (adjusted_mode->crtc_hsync_start - 1) |
7601 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7602
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007603 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007604 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007605 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007606 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007607 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007608 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007609 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007610 (adjusted_mode->crtc_vsync_start - 1) |
7611 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7612
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007613 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7614 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7615 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7616 * bits. */
7617 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7618 (pipe == PIPE_B || pipe == PIPE_C))
7619 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7620
Jani Nikulabc58be62016-03-18 17:05:39 +02007621}
7622
7623static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7624{
7625 struct drm_device *dev = intel_crtc->base.dev;
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627 enum pipe pipe = intel_crtc->pipe;
7628
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629 /* pipesrc controls the size that is scaled from, which should
7630 * always be the user's requested size.
7631 */
7632 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007633 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7634 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635}
7636
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007637static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007638 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007639{
7640 struct drm_device *dev = crtc->base.dev;
7641 struct drm_i915_private *dev_priv = dev->dev_private;
7642 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7643 uint32_t tmp;
7644
7645 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007646 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7647 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007648 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007649 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7650 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007651 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007652 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7653 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007654
7655 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007656 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7657 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007658 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007659 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7660 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007661 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007662 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7663 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007664
7665 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007666 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7667 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7668 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007669 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007670}
7671
7672static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7673 struct intel_crtc_state *pipe_config)
7674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
7677 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007678
7679 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007680 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7681 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7682
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007683 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7684 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685}
7686
Daniel Vetterf6a83282014-02-11 15:28:57 -08007687void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007688 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007689{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7691 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7692 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7693 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007694
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7696 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7697 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7698 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007699
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007701 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007702
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7704 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007705
7706 mode->hsync = drm_mode_hsync(mode);
7707 mode->vrefresh = drm_mode_vrefresh(mode);
7708 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007709}
7710
Daniel Vetter84b046f2013-02-19 18:48:54 +01007711static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7712{
7713 struct drm_device *dev = intel_crtc->base.dev;
7714 struct drm_i915_private *dev_priv = dev->dev_private;
7715 uint32_t pipeconf;
7716
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007717 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007718
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007719 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7720 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7721 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007723 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007724 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007725
Daniel Vetterff9ce462013-04-24 14:57:17 +02007726 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007727 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007728 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007729 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007730 pipeconf |= PIPECONF_DITHER_EN |
7731 PIPECONF_DITHER_TYPE_SP;
7732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007733 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007734 case 18:
7735 pipeconf |= PIPECONF_6BPC;
7736 break;
7737 case 24:
7738 pipeconf |= PIPECONF_8BPC;
7739 break;
7740 case 30:
7741 pipeconf |= PIPECONF_10BPC;
7742 break;
7743 default:
7744 /* Case prevented by intel_choose_pipe_bpp_dither. */
7745 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007746 }
7747 }
7748
7749 if (HAS_PIPE_CXSR(dev)) {
7750 if (intel_crtc->lowfreq_avail) {
7751 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7752 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7753 } else {
7754 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007755 }
7756 }
7757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007758 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007759 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007760 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007761 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7762 else
7763 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7764 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765 pipeconf |= PIPECONF_PROGRESSIVE;
7766
Wayne Boyer666a4532015-12-09 12:29:35 -08007767 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7768 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007769 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007770
Daniel Vetter84b046f2013-02-19 18:48:54 +01007771 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7772 POSTING_READ(PIPECONF(intel_crtc->pipe));
7773}
7774
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007775static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7776 struct intel_crtc_state *crtc_state)
7777{
7778 struct drm_device *dev = crtc->base.dev;
7779 struct drm_i915_private *dev_priv = dev->dev_private;
7780 const intel_limit_t *limit;
7781 int refclk = 48000;
7782
7783 memset(&crtc_state->dpll_hw_state, 0,
7784 sizeof(crtc_state->dpll_hw_state));
7785
7786 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7787 if (intel_panel_use_ssc(dev_priv)) {
7788 refclk = dev_priv->vbt.lvds_ssc_freq;
7789 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7790 }
7791
7792 limit = &intel_limits_i8xx_lvds;
7793 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7794 limit = &intel_limits_i8xx_dvo;
7795 } else {
7796 limit = &intel_limits_i8xx_dac;
7797 }
7798
7799 if (!crtc_state->clock_set &&
7800 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7801 refclk, NULL, &crtc_state->dpll)) {
7802 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7803 return -EINVAL;
7804 }
7805
7806 i8xx_compute_dpll(crtc, crtc_state, NULL);
7807
7808 return 0;
7809}
7810
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007811static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7812 struct intel_crtc_state *crtc_state)
7813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 const intel_limit_t *limit;
7817 int refclk = 96000;
7818
7819 memset(&crtc_state->dpll_hw_state, 0,
7820 sizeof(crtc_state->dpll_hw_state));
7821
7822 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7823 if (intel_panel_use_ssc(dev_priv)) {
7824 refclk = dev_priv->vbt.lvds_ssc_freq;
7825 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7826 }
7827
7828 if (intel_is_dual_link_lvds(dev))
7829 limit = &intel_limits_g4x_dual_channel_lvds;
7830 else
7831 limit = &intel_limits_g4x_single_channel_lvds;
7832 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7833 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7834 limit = &intel_limits_g4x_hdmi;
7835 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7836 limit = &intel_limits_g4x_sdvo;
7837 } else {
7838 /* The option is for other outputs */
7839 limit = &intel_limits_i9xx_sdvo;
7840 }
7841
7842 if (!crtc_state->clock_set &&
7843 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7844 refclk, NULL, &crtc_state->dpll)) {
7845 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7846 return -EINVAL;
7847 }
7848
7849 i9xx_compute_dpll(crtc, crtc_state, NULL);
7850
7851 return 0;
7852}
7853
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007854static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7855 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007856{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007857 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007858 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Lingd4906092009-03-18 20:13:27 +08007859 const intel_limit_t *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007860 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007861
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007862 memset(&crtc_state->dpll_hw_state, 0,
7863 sizeof(crtc_state->dpll_hw_state));
7864
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007865 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7866 if (intel_panel_use_ssc(dev_priv)) {
7867 refclk = dev_priv->vbt.lvds_ssc_freq;
7868 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007870
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007871 limit = &intel_limits_pineview_lvds;
7872 } else {
7873 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007874 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007875
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007876 if (!crtc_state->clock_set &&
7877 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7878 refclk, NULL, &crtc_state->dpll)) {
7879 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7880 return -EINVAL;
7881 }
7882
7883 i9xx_compute_dpll(crtc, crtc_state, NULL);
7884
7885 return 0;
7886}
7887
7888static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7889 struct intel_crtc_state *crtc_state)
7890{
7891 struct drm_device *dev = crtc->base.dev;
7892 struct drm_i915_private *dev_priv = dev->dev_private;
7893 const intel_limit_t *limit;
7894 int refclk = 96000;
7895
7896 memset(&crtc_state->dpll_hw_state, 0,
7897 sizeof(crtc_state->dpll_hw_state));
7898
7899 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7900 if (intel_panel_use_ssc(dev_priv)) {
7901 refclk = dev_priv->vbt.lvds_ssc_freq;
7902 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007903 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007904
7905 limit = &intel_limits_i9xx_lvds;
7906 } else {
7907 limit = &intel_limits_i9xx_sdvo;
7908 }
7909
7910 if (!crtc_state->clock_set &&
7911 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7912 refclk, NULL, &crtc_state->dpll)) {
7913 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7914 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007915 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007916
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007917 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007918
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007919 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007920}
7921
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007922static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7923 struct intel_crtc_state *crtc_state)
7924{
7925 int refclk = 100000;
7926 const intel_limit_t *limit = &intel_limits_chv;
7927
7928 memset(&crtc_state->dpll_hw_state, 0,
7929 sizeof(crtc_state->dpll_hw_state));
7930
7931 if (crtc_state->has_dsi_encoder)
7932 return 0;
7933
7934 if (!crtc_state->clock_set &&
7935 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7936 refclk, NULL, &crtc_state->dpll)) {
7937 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7938 return -EINVAL;
7939 }
7940
7941 chv_compute_dpll(crtc, crtc_state);
7942
7943 return 0;
7944}
7945
7946static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7947 struct intel_crtc_state *crtc_state)
7948{
7949 int refclk = 100000;
7950 const intel_limit_t *limit = &intel_limits_vlv;
7951
7952 memset(&crtc_state->dpll_hw_state, 0,
7953 sizeof(crtc_state->dpll_hw_state));
7954
7955 if (crtc_state->has_dsi_encoder)
7956 return 0;
7957
7958 if (!crtc_state->clock_set &&
7959 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7960 refclk, NULL, &crtc_state->dpll)) {
7961 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7962 return -EINVAL;
7963 }
7964
7965 vlv_compute_dpll(crtc, crtc_state);
7966
7967 return 0;
7968}
7969
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007970static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007971 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007972{
7973 struct drm_device *dev = crtc->base.dev;
7974 struct drm_i915_private *dev_priv = dev->dev_private;
7975 uint32_t tmp;
7976
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007977 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7978 return;
7979
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007980 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007981 if (!(tmp & PFIT_ENABLE))
7982 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007983
Daniel Vetter06922822013-07-11 13:35:40 +02007984 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007985 if (INTEL_INFO(dev)->gen < 4) {
7986 if (crtc->pipe != PIPE_B)
7987 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007988 } else {
7989 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7990 return;
7991 }
7992
Daniel Vetter06922822013-07-11 13:35:40 +02007993 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007994 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7995 if (INTEL_INFO(dev)->gen < 5)
7996 pipe_config->gmch_pfit.lvds_border_bits =
7997 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7998}
7999
Jesse Barnesacbec812013-09-20 11:29:32 -07008000static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008001 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008002{
8003 struct drm_device *dev = crtc->base.dev;
8004 struct drm_i915_private *dev_priv = dev->dev_private;
8005 int pipe = pipe_config->cpu_transcoder;
8006 intel_clock_t clock;
8007 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008008 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008009
Shobhit Kumarf573de52014-07-30 20:32:37 +05308010 /* In case of MIPI DPLL will not even be used */
8011 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8012 return;
8013
Ville Syrjäläa5805162015-05-26 20:42:30 +03008014 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008015 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008016 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008017
8018 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8019 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8020 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8021 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8022 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8023
Imre Deakdccbea32015-06-22 23:35:51 +03008024 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008025}
8026
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008027static void
8028i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8029 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
8033 u32 val, base, offset;
8034 int pipe = crtc->pipe, plane = crtc->plane;
8035 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008036 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008037 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008038 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008039
Damien Lespiau42a7b082015-02-05 19:35:13 +00008040 val = I915_READ(DSPCNTR(plane));
8041 if (!(val & DISPLAY_PLANE_ENABLE))
8042 return;
8043
Damien Lespiaud9806c92015-01-21 14:07:19 +00008044 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008045 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008046 DRM_DEBUG_KMS("failed to alloc fb\n");
8047 return;
8048 }
8049
Damien Lespiau1b842c82015-01-21 13:50:54 +00008050 fb = &intel_fb->base;
8051
Daniel Vetter18c52472015-02-10 17:16:09 +00008052 if (INTEL_INFO(dev)->gen >= 4) {
8053 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008054 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008055 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8056 }
8057 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008058
8059 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008060 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008061 fb->pixel_format = fourcc;
8062 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008063
8064 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008065 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008066 offset = I915_READ(DSPTILEOFF(plane));
8067 else
8068 offset = I915_READ(DSPLINOFF(plane));
8069 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8070 } else {
8071 base = I915_READ(DSPADDR(plane));
8072 }
8073 plane_config->base = base;
8074
8075 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008076 fb->width = ((val >> 16) & 0xfff) + 1;
8077 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
8079 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008080 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008081
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008082 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008083 fb->pixel_format,
8084 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008086 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008087
Damien Lespiau2844a922015-01-20 12:51:48 +00008088 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8089 pipe_name(pipe), plane, fb->width, fb->height,
8090 fb->bits_per_pixel, base, fb->pitches[0],
8091 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008092
Damien Lespiau2d140302015-02-05 17:22:18 +00008093 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008094}
8095
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008096static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008097 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008098{
8099 struct drm_device *dev = crtc->base.dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
8101 int pipe = pipe_config->cpu_transcoder;
8102 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8103 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008104 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008105 int refclk = 100000;
8106
Ville Syrjäläa5805162015-05-26 20:42:30 +03008107 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008108 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8109 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8110 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8111 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008112 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008113 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008114
8115 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008116 clock.m2 = (pll_dw0 & 0xff) << 22;
8117 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8118 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008119 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8120 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8121 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8122
Imre Deakdccbea32015-06-22 23:35:51 +03008123 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008124}
8125
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008126static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008127 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008128{
8129 struct drm_device *dev = crtc->base.dev;
8130 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008131 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008132 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008133 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008134
Imre Deak17290502016-02-12 18:55:11 +02008135 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8136 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008137 return false;
8138
Daniel Vettere143a212013-07-04 12:01:15 +02008139 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008140 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008141
Imre Deak17290502016-02-12 18:55:11 +02008142 ret = false;
8143
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008144 tmp = I915_READ(PIPECONF(crtc->pipe));
8145 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008146 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008147
Wayne Boyer666a4532015-12-09 12:29:35 -08008148 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008149 switch (tmp & PIPECONF_BPC_MASK) {
8150 case PIPECONF_6BPC:
8151 pipe_config->pipe_bpp = 18;
8152 break;
8153 case PIPECONF_8BPC:
8154 pipe_config->pipe_bpp = 24;
8155 break;
8156 case PIPECONF_10BPC:
8157 pipe_config->pipe_bpp = 30;
8158 break;
8159 default:
8160 break;
8161 }
8162 }
8163
Wayne Boyer666a4532015-12-09 12:29:35 -08008164 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8165 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008166 pipe_config->limited_color_range = true;
8167
Ville Syrjälä282740f2013-09-04 18:30:03 +03008168 if (INTEL_INFO(dev)->gen < 4)
8169 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8170
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008171 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008172 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008173
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008174 i9xx_get_pfit_config(crtc, pipe_config);
8175
Daniel Vetter6c49f242013-06-06 12:45:25 +02008176 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008177 /* No way to read it out on pipes B and C */
8178 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8179 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8180 else
8181 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008182 pipe_config->pixel_multiplier =
8183 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8184 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008185 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008186 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8187 tmp = I915_READ(DPLL(crtc->pipe));
8188 pipe_config->pixel_multiplier =
8189 ((tmp & SDVO_MULTIPLIER_MASK)
8190 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8191 } else {
8192 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8193 * port and will be fixed up in the encoder->get_config
8194 * function. */
8195 pipe_config->pixel_multiplier = 1;
8196 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008197 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008198 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008199 /*
8200 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8201 * on 830. Filter it out here so that we don't
8202 * report errors due to that.
8203 */
8204 if (IS_I830(dev))
8205 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8206
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008207 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8208 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008209 } else {
8210 /* Mask out read-only status bits. */
8211 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8212 DPLL_PORTC_READY_MASK |
8213 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008214 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008215
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008216 if (IS_CHERRYVIEW(dev))
8217 chv_crtc_clock_get(crtc, pipe_config);
8218 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008219 vlv_crtc_clock_get(crtc, pipe_config);
8220 else
8221 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008222
Ville Syrjälä0f646142015-08-26 19:39:18 +03008223 /*
8224 * Normally the dotclock is filled in by the encoder .get_config()
8225 * but in case the pipe is enabled w/o any ports we need a sane
8226 * default.
8227 */
8228 pipe_config->base.adjusted_mode.crtc_clock =
8229 pipe_config->port_clock / pipe_config->pixel_multiplier;
8230
Imre Deak17290502016-02-12 18:55:11 +02008231 ret = true;
8232
8233out:
8234 intel_display_power_put(dev_priv, power_domain);
8235
8236 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008237}
8238
Paulo Zanonidde86e22012-12-01 12:04:25 -02008239static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240{
8241 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008242 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008244 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008245 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008246 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008247 bool has_ck505 = false;
8248 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249
8250 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008251 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008252 switch (encoder->type) {
8253 case INTEL_OUTPUT_LVDS:
8254 has_panel = true;
8255 has_lvds = true;
8256 break;
8257 case INTEL_OUTPUT_EDP:
8258 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008259 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008260 has_cpu_edp = true;
8261 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008262 default:
8263 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008264 }
8265 }
8266
Keith Packard99eb6a02011-09-26 14:29:12 -07008267 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008268 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008269 can_ssc = has_ck505;
8270 } else {
8271 has_ck505 = false;
8272 can_ssc = true;
8273 }
8274
Imre Deak2de69052013-05-08 13:14:04 +03008275 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8276 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008277
8278 /* Ironlake: try to setup display ref clock before DPLL
8279 * enabling. This is only under driver's control after
8280 * PCH B stepping, previous chipset stepping should be
8281 * ignoring this setting.
8282 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008284
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008285 /* As we must carefully and slowly disable/enable each source in turn,
8286 * compute the final state we want first and check if we need to
8287 * make any changes at all.
8288 */
8289 final = val;
8290 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008291 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008293 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8295
8296 final &= ~DREF_SSC_SOURCE_MASK;
8297 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8298 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008299
Keith Packard199e5d72011-09-22 12:01:57 -07008300 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 final |= DREF_SSC_SOURCE_ENABLE;
8302
8303 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8304 final |= DREF_SSC1_ENABLE;
8305
8306 if (has_cpu_edp) {
8307 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8308 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8309 else
8310 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8311 } else
8312 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8313 } else {
8314 final |= DREF_SSC_SOURCE_DISABLE;
8315 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8316 }
8317
8318 if (final == val)
8319 return;
8320
8321 /* Always enable nonspread source */
8322 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8323
8324 if (has_ck505)
8325 val |= DREF_NONSPREAD_CK505_ENABLE;
8326 else
8327 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8328
8329 if (has_panel) {
8330 val &= ~DREF_SSC_SOURCE_MASK;
8331 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008332
Keith Packard199e5d72011-09-22 12:01:57 -07008333 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008334 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008335 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008337 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008338 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008339
8340 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008341 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008342 POSTING_READ(PCH_DREF_CONTROL);
8343 udelay(200);
8344
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008346
8347 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008348 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008349 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008350 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008352 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008354 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008356
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008358 POSTING_READ(PCH_DREF_CONTROL);
8359 udelay(200);
8360 } else {
8361 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8362
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008363 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008364
8365 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008367
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008369 POSTING_READ(PCH_DREF_CONTROL);
8370 udelay(200);
8371
8372 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 val &= ~DREF_SSC_SOURCE_MASK;
8374 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008375
8376 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008378
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008380 POSTING_READ(PCH_DREF_CONTROL);
8381 udelay(200);
8382 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383
8384 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008385}
8386
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008387static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008388{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008390
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008391 tmp = I915_READ(SOUTH_CHICKEN2);
8392 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8393 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008395 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8396 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8397 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008398
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008399 tmp = I915_READ(SOUTH_CHICKEN2);
8400 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8401 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8404 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8405 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008406}
8407
8408/* WaMPhyProgramming:hsw */
8409static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8410{
8411 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
8413 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8414 tmp &= ~(0xFF << 24);
8415 tmp |= (0x12 << 24);
8416 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8417
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8419 tmp |= (1 << 11);
8420 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8421
8422 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8423 tmp |= (1 << 11);
8424 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8425
Paulo Zanonidde86e22012-12-01 12:04:25 -02008426 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8427 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8428 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8429
8430 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8431 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8432 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8433
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008434 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8435 tmp &= ~(7 << 13);
8436 tmp |= (5 << 13);
8437 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008439 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8440 tmp &= ~(7 << 13);
8441 tmp |= (5 << 13);
8442 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008443
8444 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8445 tmp &= ~0xFF;
8446 tmp |= 0x1C;
8447 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8448
8449 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8450 tmp &= ~0xFF;
8451 tmp |= 0x1C;
8452 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8453
8454 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8455 tmp &= ~(0xFF << 16);
8456 tmp |= (0x1C << 16);
8457 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8458
8459 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8460 tmp &= ~(0xFF << 16);
8461 tmp |= (0x1C << 16);
8462 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8463
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008464 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8465 tmp |= (1 << 27);
8466 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008468 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8469 tmp |= (1 << 27);
8470 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008471
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008472 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8473 tmp &= ~(0xF << 28);
8474 tmp |= (4 << 28);
8475 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008476
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008477 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8478 tmp &= ~(0xF << 28);
8479 tmp |= (4 << 28);
8480 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008481}
8482
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008483/* Implements 3 different sequences from BSpec chapter "Display iCLK
8484 * Programming" based on the parameters passed:
8485 * - Sequence to enable CLKOUT_DP
8486 * - Sequence to enable CLKOUT_DP without spread
8487 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8488 */
8489static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8490 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008491{
8492 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008493 uint32_t reg, tmp;
8494
8495 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8496 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008497 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008498 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008499
Ville Syrjäläa5805162015-05-26 20:42:30 +03008500 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008501
8502 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8503 tmp &= ~SBI_SSCCTL_DISABLE;
8504 tmp |= SBI_SSCCTL_PATHALT;
8505 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8506
8507 udelay(24);
8508
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008509 if (with_spread) {
8510 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8511 tmp &= ~SBI_SSCCTL_PATHALT;
8512 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008513
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008514 if (with_fdi) {
8515 lpt_reset_fdi_mphy(dev_priv);
8516 lpt_program_fdi_mphy(dev_priv);
8517 }
8518 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008519
Ville Syrjäläc2699522015-08-27 23:55:59 +03008520 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008521 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8522 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8523 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008524
Ville Syrjäläa5805162015-05-26 20:42:30 +03008525 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008526}
8527
Paulo Zanoni47701c32013-07-23 11:19:25 -03008528/* Sequence to disable CLKOUT_DP */
8529static void lpt_disable_clkout_dp(struct drm_device *dev)
8530{
8531 struct drm_i915_private *dev_priv = dev->dev_private;
8532 uint32_t reg, tmp;
8533
Ville Syrjäläa5805162015-05-26 20:42:30 +03008534 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008535
Ville Syrjäläc2699522015-08-27 23:55:59 +03008536 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008537 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8538 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8539 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8540
8541 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8542 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8543 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8544 tmp |= SBI_SSCCTL_PATHALT;
8545 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8546 udelay(32);
8547 }
8548 tmp |= SBI_SSCCTL_DISABLE;
8549 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8550 }
8551
Ville Syrjäläa5805162015-05-26 20:42:30 +03008552 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008553}
8554
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008555#define BEND_IDX(steps) ((50 + (steps)) / 5)
8556
8557static const uint16_t sscdivintphase[] = {
8558 [BEND_IDX( 50)] = 0x3B23,
8559 [BEND_IDX( 45)] = 0x3B23,
8560 [BEND_IDX( 40)] = 0x3C23,
8561 [BEND_IDX( 35)] = 0x3C23,
8562 [BEND_IDX( 30)] = 0x3D23,
8563 [BEND_IDX( 25)] = 0x3D23,
8564 [BEND_IDX( 20)] = 0x3E23,
8565 [BEND_IDX( 15)] = 0x3E23,
8566 [BEND_IDX( 10)] = 0x3F23,
8567 [BEND_IDX( 5)] = 0x3F23,
8568 [BEND_IDX( 0)] = 0x0025,
8569 [BEND_IDX( -5)] = 0x0025,
8570 [BEND_IDX(-10)] = 0x0125,
8571 [BEND_IDX(-15)] = 0x0125,
8572 [BEND_IDX(-20)] = 0x0225,
8573 [BEND_IDX(-25)] = 0x0225,
8574 [BEND_IDX(-30)] = 0x0325,
8575 [BEND_IDX(-35)] = 0x0325,
8576 [BEND_IDX(-40)] = 0x0425,
8577 [BEND_IDX(-45)] = 0x0425,
8578 [BEND_IDX(-50)] = 0x0525,
8579};
8580
8581/*
8582 * Bend CLKOUT_DP
8583 * steps -50 to 50 inclusive, in steps of 5
8584 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8585 * change in clock period = -(steps / 10) * 5.787 ps
8586 */
8587static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8588{
8589 uint32_t tmp;
8590 int idx = BEND_IDX(steps);
8591
8592 if (WARN_ON(steps % 5 != 0))
8593 return;
8594
8595 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8596 return;
8597
8598 mutex_lock(&dev_priv->sb_lock);
8599
8600 if (steps % 10 != 0)
8601 tmp = 0xAAAAAAAB;
8602 else
8603 tmp = 0x00000000;
8604 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8605
8606 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8607 tmp &= 0xffff0000;
8608 tmp |= sscdivintphase[idx];
8609 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8610
8611 mutex_unlock(&dev_priv->sb_lock);
8612}
8613
8614#undef BEND_IDX
8615
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008616static void lpt_init_pch_refclk(struct drm_device *dev)
8617{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008618 struct intel_encoder *encoder;
8619 bool has_vga = false;
8620
Damien Lespiaub2784e12014-08-05 11:29:37 +01008621 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008622 switch (encoder->type) {
8623 case INTEL_OUTPUT_ANALOG:
8624 has_vga = true;
8625 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008626 default:
8627 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008628 }
8629 }
8630
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008631 if (has_vga) {
8632 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008633 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008634 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008635 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008636 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008637}
8638
Paulo Zanonidde86e22012-12-01 12:04:25 -02008639/*
8640 * Initialize reference clocks when the driver loads
8641 */
8642void intel_init_pch_refclk(struct drm_device *dev)
8643{
8644 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8645 ironlake_init_pch_refclk(dev);
8646 else if (HAS_PCH_LPT(dev))
8647 lpt_init_pch_refclk(dev);
8648}
8649
Daniel Vetter6ff93602013-04-19 11:24:36 +02008650static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008651{
8652 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8654 int pipe = intel_crtc->pipe;
8655 uint32_t val;
8656
Daniel Vetter78114072013-06-13 00:54:57 +02008657 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008658
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008659 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008660 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008661 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008662 break;
8663 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008664 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008665 break;
8666 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008667 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008668 break;
8669 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008670 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008671 break;
8672 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008673 /* Case prevented by intel_choose_pipe_bpp_dither. */
8674 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008675 }
8676
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008677 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008678 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8679
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008680 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008681 val |= PIPECONF_INTERLACED_ILK;
8682 else
8683 val |= PIPECONF_PROGRESSIVE;
8684
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008685 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008686 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008687
Paulo Zanonic8203562012-09-12 10:06:29 -03008688 I915_WRITE(PIPECONF(pipe), val);
8689 POSTING_READ(PIPECONF(pipe));
8690}
8691
Daniel Vetter6ff93602013-04-19 11:24:36 +02008692static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008693{
Jani Nikula391bf042016-03-18 17:05:40 +02008694 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008696 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008697 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008698
Jani Nikula391bf042016-03-18 17:05:40 +02008699 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008700 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8701
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008702 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008703 val |= PIPECONF_INTERLACED_ILK;
8704 else
8705 val |= PIPECONF_PROGRESSIVE;
8706
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008707 I915_WRITE(PIPECONF(cpu_transcoder), val);
8708 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008709}
8710
Jani Nikula391bf042016-03-18 17:05:40 +02008711static void haswell_set_pipemisc(struct drm_crtc *crtc)
8712{
8713 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8715
8716 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8717 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008718
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008719 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008720 case 18:
8721 val |= PIPEMISC_DITHER_6_BPC;
8722 break;
8723 case 24:
8724 val |= PIPEMISC_DITHER_8_BPC;
8725 break;
8726 case 30:
8727 val |= PIPEMISC_DITHER_10_BPC;
8728 break;
8729 case 36:
8730 val |= PIPEMISC_DITHER_12_BPC;
8731 break;
8732 default:
8733 /* Case prevented by pipe_config_set_bpp. */
8734 BUG();
8735 }
8736
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008737 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008738 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8739
Jani Nikula391bf042016-03-18 17:05:40 +02008740 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008741 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008742}
8743
Paulo Zanonid4b19312012-11-29 11:29:32 -02008744int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8745{
8746 /*
8747 * Account for spread spectrum to avoid
8748 * oversubscribing the link. Max center spread
8749 * is 2.5%; use 5% for safety's sake.
8750 */
8751 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008752 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008753}
8754
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008755static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008756{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008757 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008758}
8759
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008760static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8761 struct intel_crtc_state *crtc_state,
8762 intel_clock_t *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008763{
8764 struct drm_crtc *crtc = &intel_crtc->base;
8765 struct drm_device *dev = crtc->dev;
8766 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008767 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008768 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008769 struct drm_connector_state *connector_state;
8770 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008771 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008772 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008773 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008774
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008775 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008776 if (connector_state->crtc != crtc_state->base.crtc)
8777 continue;
8778
8779 encoder = to_intel_encoder(connector_state->best_encoder);
8780
8781 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008782 case INTEL_OUTPUT_LVDS:
8783 is_lvds = true;
8784 break;
8785 case INTEL_OUTPUT_SDVO:
8786 case INTEL_OUTPUT_HDMI:
8787 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008788 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008789 default:
8790 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008791 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008792 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008793
Chris Wilsonc1858122010-12-03 21:35:48 +00008794 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008795 factor = 21;
8796 if (is_lvds) {
8797 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008798 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008799 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008800 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008802 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008803
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008804 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008805
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008806 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8807 fp |= FP_CB_TUNE;
8808
8809 if (reduced_clock) {
8810 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8811
8812 if (reduced_clock->m < factor * reduced_clock->n)
8813 fp2 |= FP_CB_TUNE;
8814 } else {
8815 fp2 = fp;
8816 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008817
Chris Wilson5eddb702010-09-11 13:48:45 +01008818 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008819
Eric Anholta07d6782011-03-30 13:01:08 -07008820 if (is_lvds)
8821 dpll |= DPLLB_MODE_LVDS;
8822 else
8823 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008824
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008825 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008826 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008827
8828 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008829 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008831 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008832
Eric Anholta07d6782011-03-30 13:01:08 -07008833 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008834 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008835 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008836 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008839 case 5:
8840 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8841 break;
8842 case 7:
8843 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8844 break;
8845 case 10:
8846 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8847 break;
8848 case 14:
8849 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8850 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008851 }
8852
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008853 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008854 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008855 else
8856 dpll |= PLL_REF_INPUT_DREFCLK;
8857
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008858 dpll |= DPLL_VCO_ENABLE;
8859
8860 crtc_state->dpll_hw_state.dpll = dpll;
8861 crtc_state->dpll_hw_state.fp0 = fp;
8862 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008863}
8864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8866 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008867{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008868 struct drm_device *dev = crtc->base.dev;
8869 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008870 intel_clock_t reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008871 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008872 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008873 const intel_limit_t *limit;
8874 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008876 memset(&crtc_state->dpll_hw_state, 0,
8877 sizeof(crtc_state->dpll_hw_state));
8878
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008879 crtc->lowfreq_avail = false;
8880
8881 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8882 if (!crtc_state->has_pch_encoder)
8883 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008885 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8886 if (intel_panel_use_ssc(dev_priv)) {
8887 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8888 dev_priv->vbt.lvds_ssc_freq);
8889 refclk = dev_priv->vbt.lvds_ssc_freq;
8890 }
8891
8892 if (intel_is_dual_link_lvds(dev)) {
8893 if (refclk == 100000)
8894 limit = &intel_limits_ironlake_dual_lvds_100m;
8895 else
8896 limit = &intel_limits_ironlake_dual_lvds;
8897 } else {
8898 if (refclk == 100000)
8899 limit = &intel_limits_ironlake_single_lvds_100m;
8900 else
8901 limit = &intel_limits_ironlake_single_lvds;
8902 }
8903 } else {
8904 limit = &intel_limits_ironlake_dac;
8905 }
8906
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008907 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008908 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8909 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008910 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8911 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008912 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008913
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008914 ironlake_compute_dpll(crtc, crtc_state,
8915 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008916
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008917 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8918 if (pll == NULL) {
8919 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8920 pipe_name(crtc->pipe));
8921 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008922 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008923
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008924 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8925 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008926 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008927
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008928 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008929}
8930
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008931static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8932 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008933{
8934 struct drm_device *dev = crtc->base.dev;
8935 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008936 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008937
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8939 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8940 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8941 & ~TU_SIZE_MASK;
8942 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8943 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8944 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8945}
8946
8947static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8948 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008949 struct intel_link_m_n *m_n,
8950 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951{
8952 struct drm_device *dev = crtc->base.dev;
8953 struct drm_i915_private *dev_priv = dev->dev_private;
8954 enum pipe pipe = crtc->pipe;
8955
8956 if (INTEL_INFO(dev)->gen >= 5) {
8957 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8958 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8959 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8960 & ~TU_SIZE_MASK;
8961 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8962 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8963 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008964 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8965 * gen < 8) and if DRRS is supported (to make sure the
8966 * registers are not unnecessarily read).
8967 */
8968 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008969 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008970 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8971 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8972 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8973 & ~TU_SIZE_MASK;
8974 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8975 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8976 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8977 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008978 } else {
8979 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8980 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8981 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8982 & ~TU_SIZE_MASK;
8983 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8984 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8985 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8986 }
8987}
8988
8989void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008990 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008991{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008992 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008993 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8994 else
8995 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008996 &pipe_config->dp_m_n,
8997 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008998}
8999
Daniel Vetter72419202013-04-04 13:28:53 +02009000static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009001 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009002{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009003 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009004 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009005}
9006
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009007static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009008 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009009{
9010 struct drm_device *dev = crtc->base.dev;
9011 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009012 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9013 uint32_t ps_ctrl = 0;
9014 int id = -1;
9015 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009016
Chandra Kondurua1b22782015-04-07 15:28:45 -07009017 /* find scaler attached to this pipe */
9018 for (i = 0; i < crtc->num_scalers; i++) {
9019 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9020 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9021 id = i;
9022 pipe_config->pch_pfit.enabled = true;
9023 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9024 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9025 break;
9026 }
9027 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009028
Chandra Kondurua1b22782015-04-07 15:28:45 -07009029 scaler_state->scaler_id = id;
9030 if (id >= 0) {
9031 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9032 } else {
9033 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009034 }
9035}
9036
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009037static void
9038skylake_get_initial_plane_config(struct intel_crtc *crtc,
9039 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009043 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009044 int pipe = crtc->pipe;
9045 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009046 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009047 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009048 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049
Damien Lespiaud9806c92015-01-21 14:07:19 +00009050 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009051 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009052 DRM_DEBUG_KMS("failed to alloc fb\n");
9053 return;
9054 }
9055
Damien Lespiau1b842c82015-01-21 13:50:54 +00009056 fb = &intel_fb->base;
9057
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009058 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009059 if (!(val & PLANE_CTL_ENABLE))
9060 goto error;
9061
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9063 fourcc = skl_format_to_fourcc(pixel_format,
9064 val & PLANE_CTL_ORDER_RGBX,
9065 val & PLANE_CTL_ALPHA_MASK);
9066 fb->pixel_format = fourcc;
9067 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9068
Damien Lespiau40f46282015-02-27 11:15:21 +00009069 tiling = val & PLANE_CTL_TILED_MASK;
9070 switch (tiling) {
9071 case PLANE_CTL_TILED_LINEAR:
9072 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9073 break;
9074 case PLANE_CTL_TILED_X:
9075 plane_config->tiling = I915_TILING_X;
9076 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9077 break;
9078 case PLANE_CTL_TILED_Y:
9079 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9080 break;
9081 case PLANE_CTL_TILED_YF:
9082 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9083 break;
9084 default:
9085 MISSING_CASE(tiling);
9086 goto error;
9087 }
9088
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9090 plane_config->base = base;
9091
9092 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9093
9094 val = I915_READ(PLANE_SIZE(pipe, 0));
9095 fb->height = ((val >> 16) & 0xfff) + 1;
9096 fb->width = ((val >> 0) & 0x1fff) + 1;
9097
9098 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009099 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009100 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009101 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9102
9103 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009104 fb->pixel_format,
9105 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009106
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009107 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009108
9109 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9110 pipe_name(pipe), fb->width, fb->height,
9111 fb->bits_per_pixel, base, fb->pitches[0],
9112 plane_config->size);
9113
Damien Lespiau2d140302015-02-05 17:22:18 +00009114 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009115 return;
9116
9117error:
9118 kfree(fb);
9119}
9120
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009121static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009122 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009123{
9124 struct drm_device *dev = crtc->base.dev;
9125 struct drm_i915_private *dev_priv = dev->dev_private;
9126 uint32_t tmp;
9127
9128 tmp = I915_READ(PF_CTL(crtc->pipe));
9129
9130 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009131 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009132 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9133 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009134
9135 /* We currently do not free assignements of panel fitters on
9136 * ivb/hsw (since we don't use the higher upscaling modes which
9137 * differentiates them) so just WARN about this case for now. */
9138 if (IS_GEN7(dev)) {
9139 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9140 PF_PIPE_SEL_IVB(crtc->pipe));
9141 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009142 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009143}
9144
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009145static void
9146ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9147 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148{
9149 struct drm_device *dev = crtc->base.dev;
9150 struct drm_i915_private *dev_priv = dev->dev_private;
9151 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009152 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009154 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009155 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009156 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157
Damien Lespiau42a7b082015-02-05 19:35:13 +00009158 val = I915_READ(DSPCNTR(pipe));
9159 if (!(val & DISPLAY_PLANE_ENABLE))
9160 return;
9161
Damien Lespiaud9806c92015-01-21 14:07:19 +00009162 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009163 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164 DRM_DEBUG_KMS("failed to alloc fb\n");
9165 return;
9166 }
9167
Damien Lespiau1b842c82015-01-21 13:50:54 +00009168 fb = &intel_fb->base;
9169
Daniel Vetter18c52472015-02-10 17:16:09 +00009170 if (INTEL_INFO(dev)->gen >= 4) {
9171 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009172 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009173 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9174 }
9175 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
9177 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009178 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009179 fb->pixel_format = fourcc;
9180 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009181
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009182 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009184 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009185 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009186 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009187 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009188 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009189 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009190 }
9191 plane_config->base = base;
9192
9193 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009194 fb->width = ((val >> 16) & 0xfff) + 1;
9195 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196
9197 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009198 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009199
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009200 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009201 fb->pixel_format,
9202 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009203
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009204 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009205
Damien Lespiau2844a922015-01-20 12:51:48 +00009206 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9207 pipe_name(pipe), fb->width, fb->height,
9208 fb->bits_per_pixel, base, fb->pitches[0],
9209 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009210
Damien Lespiau2d140302015-02-05 17:22:18 +00009211 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212}
9213
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009214static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009215 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009216{
9217 struct drm_device *dev = crtc->base.dev;
9218 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009219 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009220 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009221 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009222
Imre Deak17290502016-02-12 18:55:11 +02009223 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9224 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009225 return false;
9226
Daniel Vettere143a212013-07-04 12:01:15 +02009227 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009228 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009229
Imre Deak17290502016-02-12 18:55:11 +02009230 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009231 tmp = I915_READ(PIPECONF(crtc->pipe));
9232 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009233 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009234
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009235 switch (tmp & PIPECONF_BPC_MASK) {
9236 case PIPECONF_6BPC:
9237 pipe_config->pipe_bpp = 18;
9238 break;
9239 case PIPECONF_8BPC:
9240 pipe_config->pipe_bpp = 24;
9241 break;
9242 case PIPECONF_10BPC:
9243 pipe_config->pipe_bpp = 30;
9244 break;
9245 case PIPECONF_12BPC:
9246 pipe_config->pipe_bpp = 36;
9247 break;
9248 default:
9249 break;
9250 }
9251
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009252 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9253 pipe_config->limited_color_range = true;
9254
Daniel Vetterab9412b2013-05-03 11:49:46 +02009255 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009256 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009257 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009258
Daniel Vetter88adfff2013-03-28 10:42:01 +01009259 pipe_config->has_pch_encoder = true;
9260
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009261 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9262 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9263 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009264
9265 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009266
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009267 if (HAS_PCH_IBX(dev_priv->dev)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009268 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009269 } else {
9270 tmp = I915_READ(PCH_DPLL_SEL);
9271 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009272 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009273 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009274 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009275 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009276
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009277 pipe_config->shared_dpll =
9278 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9279 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009280
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009281 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9282 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009283
9284 tmp = pipe_config->dpll_hw_state.dpll;
9285 pipe_config->pixel_multiplier =
9286 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9287 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009288
9289 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009290 } else {
9291 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009292 }
9293
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009294 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009295 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009296
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009297 ironlake_get_pfit_config(crtc, pipe_config);
9298
Imre Deak17290502016-02-12 18:55:11 +02009299 ret = true;
9300
9301out:
9302 intel_display_power_put(dev_priv, power_domain);
9303
9304 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009305}
9306
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009307static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9308{
9309 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009310 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009311
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009312 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009313 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009314 pipe_name(crtc->pipe));
9315
Rob Clarke2c719b2014-12-15 13:56:32 -05009316 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9317 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009318 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9319 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009320 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9321 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009322 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009323 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009324 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009325 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009326 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009328 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009330 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009331
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009332 /*
9333 * In theory we can still leave IRQs enabled, as long as only the HPD
9334 * interrupts remain enabled. We used to check for that, but since it's
9335 * gen-specific and since we only disable LCPLL after we fully disable
9336 * the interrupts, the check below should be enough.
9337 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009338 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339}
9340
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009341static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9342{
9343 struct drm_device *dev = dev_priv->dev;
9344
9345 if (IS_HASWELL(dev))
9346 return I915_READ(D_COMP_HSW);
9347 else
9348 return I915_READ(D_COMP_BDW);
9349}
9350
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009351static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9352{
9353 struct drm_device *dev = dev_priv->dev;
9354
9355 if (IS_HASWELL(dev)) {
9356 mutex_lock(&dev_priv->rps.hw_lock);
9357 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9358 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009359 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009360 mutex_unlock(&dev_priv->rps.hw_lock);
9361 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009362 I915_WRITE(D_COMP_BDW, val);
9363 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009364 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365}
9366
9367/*
9368 * This function implements pieces of two sequences from BSpec:
9369 * - Sequence for display software to disable LCPLL
9370 * - Sequence for display software to allow package C8+
9371 * The steps implemented here are just the steps that actually touch the LCPLL
9372 * register. Callers should take care of disabling all the display engine
9373 * functions, doing the mode unset, fixing interrupts, etc.
9374 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009375static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9376 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377{
9378 uint32_t val;
9379
9380 assert_can_disable_lcpll(dev_priv);
9381
9382 val = I915_READ(LCPLL_CTL);
9383
9384 if (switch_to_fclk) {
9385 val |= LCPLL_CD_SOURCE_FCLK;
9386 I915_WRITE(LCPLL_CTL, val);
9387
9388 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9389 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9390 DRM_ERROR("Switching to FCLK failed\n");
9391
9392 val = I915_READ(LCPLL_CTL);
9393 }
9394
9395 val |= LCPLL_PLL_DISABLE;
9396 I915_WRITE(LCPLL_CTL, val);
9397 POSTING_READ(LCPLL_CTL);
9398
9399 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9400 DRM_ERROR("LCPLL still locked\n");
9401
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009402 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009404 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405 ndelay(100);
9406
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009407 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9408 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009409 DRM_ERROR("D_COMP RCOMP still in progress\n");
9410
9411 if (allow_power_down) {
9412 val = I915_READ(LCPLL_CTL);
9413 val |= LCPLL_POWER_DOWN_ALLOW;
9414 I915_WRITE(LCPLL_CTL, val);
9415 POSTING_READ(LCPLL_CTL);
9416 }
9417}
9418
9419/*
9420 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9421 * source.
9422 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009423static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009424{
9425 uint32_t val;
9426
9427 val = I915_READ(LCPLL_CTL);
9428
9429 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9430 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9431 return;
9432
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009433 /*
9434 * Make sure we're not on PC8 state before disabling PC8, otherwise
9435 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009436 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009437 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009438
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009439 if (val & LCPLL_POWER_DOWN_ALLOW) {
9440 val &= ~LCPLL_POWER_DOWN_ALLOW;
9441 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009442 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009443 }
9444
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009445 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009446 val |= D_COMP_COMP_FORCE;
9447 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009448 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009449
9450 val = I915_READ(LCPLL_CTL);
9451 val &= ~LCPLL_PLL_DISABLE;
9452 I915_WRITE(LCPLL_CTL, val);
9453
9454 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9455 DRM_ERROR("LCPLL not locked yet\n");
9456
9457 if (val & LCPLL_CD_SOURCE_FCLK) {
9458 val = I915_READ(LCPLL_CTL);
9459 val &= ~LCPLL_CD_SOURCE_FCLK;
9460 I915_WRITE(LCPLL_CTL, val);
9461
9462 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9463 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9464 DRM_ERROR("Switching back to LCPLL failed\n");
9465 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009466
Mika Kuoppala59bad942015-01-16 11:34:40 +02009467 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009468 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469}
9470
Paulo Zanoni765dab672014-03-07 20:08:18 -03009471/*
9472 * Package states C8 and deeper are really deep PC states that can only be
9473 * reached when all the devices on the system allow it, so even if the graphics
9474 * device allows PC8+, it doesn't mean the system will actually get to these
9475 * states. Our driver only allows PC8+ when going into runtime PM.
9476 *
9477 * The requirements for PC8+ are that all the outputs are disabled, the power
9478 * well is disabled and most interrupts are disabled, and these are also
9479 * requirements for runtime PM. When these conditions are met, we manually do
9480 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9481 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9482 * hang the machine.
9483 *
9484 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9485 * the state of some registers, so when we come back from PC8+ we need to
9486 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9487 * need to take care of the registers kept by RC6. Notice that this happens even
9488 * if we don't put the device in PCI D3 state (which is what currently happens
9489 * because of the runtime PM support).
9490 *
9491 * For more, read "Display Sequences for Package C8" on the hardware
9492 * documentation.
9493 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009494void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009495{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009496 struct drm_device *dev = dev_priv->dev;
9497 uint32_t val;
9498
Paulo Zanonic67a4702013-08-19 13:18:09 -03009499 DRM_DEBUG_KMS("Enabling package C8+\n");
9500
Ville Syrjäläc2699522015-08-27 23:55:59 +03009501 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009502 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9503 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9504 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9505 }
9506
9507 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009508 hsw_disable_lcpll(dev_priv, true, true);
9509}
9510
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009511void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009512{
9513 struct drm_device *dev = dev_priv->dev;
9514 uint32_t val;
9515
Paulo Zanonic67a4702013-08-19 13:18:09 -03009516 DRM_DEBUG_KMS("Disabling package C8+\n");
9517
9518 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009519 lpt_init_pch_refclk(dev);
9520
Ville Syrjäläc2699522015-08-27 23:55:59 +03009521 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009522 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9523 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9524 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9525 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009526}
9527
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009528static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309529{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009530 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009531 struct intel_atomic_state *old_intel_state =
9532 to_intel_atomic_state(old_state);
9533 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309534
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009535 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309536}
9537
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009538/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009539static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009540{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009541 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9542 struct drm_i915_private *dev_priv = state->dev->dev_private;
9543 struct drm_crtc *crtc;
9544 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009545 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009546 unsigned max_pixel_rate = 0, i;
9547 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009548
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009549 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9550 sizeof(intel_state->min_pixclk));
9551
9552 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009553 int pixel_rate;
9554
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009555 crtc_state = to_intel_crtc_state(cstate);
9556 if (!crtc_state->base.enable) {
9557 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009558 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009559 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009560
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009561 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009562
9563 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009564 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009565 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9566
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009567 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009568 }
9569
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009570 for_each_pipe(dev_priv, pipe)
9571 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9572
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009573 return max_pixel_rate;
9574}
9575
9576static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9577{
9578 struct drm_i915_private *dev_priv = dev->dev_private;
9579 uint32_t val, data;
9580 int ret;
9581
9582 if (WARN((I915_READ(LCPLL_CTL) &
9583 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9584 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9585 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9586 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9587 "trying to change cdclk frequency with cdclk not enabled\n"))
9588 return;
9589
9590 mutex_lock(&dev_priv->rps.hw_lock);
9591 ret = sandybridge_pcode_write(dev_priv,
9592 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9593 mutex_unlock(&dev_priv->rps.hw_lock);
9594 if (ret) {
9595 DRM_ERROR("failed to inform pcode about cdclk change\n");
9596 return;
9597 }
9598
9599 val = I915_READ(LCPLL_CTL);
9600 val |= LCPLL_CD_SOURCE_FCLK;
9601 I915_WRITE(LCPLL_CTL, val);
9602
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009603 if (wait_for_us(I915_READ(LCPLL_CTL) &
9604 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009605 DRM_ERROR("Switching to FCLK failed\n");
9606
9607 val = I915_READ(LCPLL_CTL);
9608 val &= ~LCPLL_CLK_FREQ_MASK;
9609
9610 switch (cdclk) {
9611 case 450000:
9612 val |= LCPLL_CLK_FREQ_450;
9613 data = 0;
9614 break;
9615 case 540000:
9616 val |= LCPLL_CLK_FREQ_54O_BDW;
9617 data = 1;
9618 break;
9619 case 337500:
9620 val |= LCPLL_CLK_FREQ_337_5_BDW;
9621 data = 2;
9622 break;
9623 case 675000:
9624 val |= LCPLL_CLK_FREQ_675_BDW;
9625 data = 3;
9626 break;
9627 default:
9628 WARN(1, "invalid cdclk frequency\n");
9629 return;
9630 }
9631
9632 I915_WRITE(LCPLL_CTL, val);
9633
9634 val = I915_READ(LCPLL_CTL);
9635 val &= ~LCPLL_CD_SOURCE_FCLK;
9636 I915_WRITE(LCPLL_CTL, val);
9637
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009638 if (wait_for_us((I915_READ(LCPLL_CTL) &
9639 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009640 DRM_ERROR("Switching back to LCPLL failed\n");
9641
9642 mutex_lock(&dev_priv->rps.hw_lock);
9643 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9644 mutex_unlock(&dev_priv->rps.hw_lock);
9645
9646 intel_update_cdclk(dev);
9647
9648 WARN(cdclk != dev_priv->cdclk_freq,
9649 "cdclk requested %d kHz but got %d kHz\n",
9650 cdclk, dev_priv->cdclk_freq);
9651}
9652
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009653static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009654{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009655 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009656 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009657 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009658 int cdclk;
9659
9660 /*
9661 * FIXME should also account for plane ratio
9662 * once 64bpp pixel formats are supported.
9663 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009665 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009666 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009667 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009668 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009669 cdclk = 450000;
9670 else
9671 cdclk = 337500;
9672
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009674 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9675 cdclk, dev_priv->max_cdclk_freq);
9676 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009677 }
9678
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009679 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9680 if (!intel_state->active_crtcs)
9681 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009682
9683 return 0;
9684}
9685
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009686static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009687{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009688 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009689 struct intel_atomic_state *old_intel_state =
9690 to_intel_atomic_state(old_state);
9691 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009692
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009693 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009694}
9695
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009696static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9697 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009698{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009699 struct intel_encoder *intel_encoder =
9700 intel_ddi_get_crtc_new_encoder(crtc_state);
9701
9702 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9703 if (!intel_ddi_pll_select(crtc, crtc_state))
9704 return -EINVAL;
9705 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009706
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009707 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009708
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009709 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009710}
9711
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309712static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9713 enum port port,
9714 struct intel_crtc_state *pipe_config)
9715{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009716 enum intel_dpll_id id;
9717
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309718 switch (port) {
9719 case PORT_A:
9720 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009721 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309722 break;
9723 case PORT_B:
9724 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009725 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309726 break;
9727 case PORT_C:
9728 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009729 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309730 break;
9731 default:
9732 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009733 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309734 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009735
9736 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309737}
9738
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009739static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9740 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009741 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009742{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009743 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009744 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009745
9746 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9747 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9748
9749 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009750 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009751 id = DPLL_ID_SKL_DPLL0;
9752 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009753 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009754 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009755 break;
9756 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009757 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009758 break;
9759 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009760 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009761 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009762 default:
9763 MISSING_CASE(pipe_config->ddi_pll_sel);
9764 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009765 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009766
9767 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009768}
9769
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009770static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9771 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009772 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009773{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009774 enum intel_dpll_id id;
9775
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009776 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9777
9778 switch (pipe_config->ddi_pll_sel) {
9779 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009780 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009781 break;
9782 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009783 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009784 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009785 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009786 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009787 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009788 case PORT_CLK_SEL_LCPLL_810:
9789 id = DPLL_ID_LCPLL_810;
9790 break;
9791 case PORT_CLK_SEL_LCPLL_1350:
9792 id = DPLL_ID_LCPLL_1350;
9793 break;
9794 case PORT_CLK_SEL_LCPLL_2700:
9795 id = DPLL_ID_LCPLL_2700;
9796 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009797 default:
9798 MISSING_CASE(pipe_config->ddi_pll_sel);
9799 /* fall through */
9800 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009801 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009802 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009803
9804 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009805}
9806
Jani Nikulacf304292016-03-18 17:05:41 +02009807static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9808 struct intel_crtc_state *pipe_config,
9809 unsigned long *power_domain_mask)
9810{
9811 struct drm_device *dev = crtc->base.dev;
9812 struct drm_i915_private *dev_priv = dev->dev_private;
9813 enum intel_display_power_domain power_domain;
9814 u32 tmp;
9815
9816 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9817
9818 /*
9819 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9820 * consistency and less surprising code; it's in always on power).
9821 */
9822 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9823 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9824 enum pipe trans_edp_pipe;
9825 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9826 default:
9827 WARN(1, "unknown pipe linked to edp transcoder\n");
9828 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9829 case TRANS_DDI_EDP_INPUT_A_ON:
9830 trans_edp_pipe = PIPE_A;
9831 break;
9832 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9833 trans_edp_pipe = PIPE_B;
9834 break;
9835 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9836 trans_edp_pipe = PIPE_C;
9837 break;
9838 }
9839
9840 if (trans_edp_pipe == crtc->pipe)
9841 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9842 }
9843
9844 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9845 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9846 return false;
9847 *power_domain_mask |= BIT(power_domain);
9848
9849 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9850
9851 return tmp & PIPECONF_ENABLE;
9852}
9853
Jani Nikula4d1de972016-03-18 17:05:42 +02009854static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9855 struct intel_crtc_state *pipe_config,
9856 unsigned long *power_domain_mask)
9857{
9858 struct drm_device *dev = crtc->base.dev;
9859 struct drm_i915_private *dev_priv = dev->dev_private;
9860 enum intel_display_power_domain power_domain;
9861 enum port port;
9862 enum transcoder cpu_transcoder;
9863 u32 tmp;
9864
9865 pipe_config->has_dsi_encoder = false;
9866
9867 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9868 if (port == PORT_A)
9869 cpu_transcoder = TRANSCODER_DSI_A;
9870 else
9871 cpu_transcoder = TRANSCODER_DSI_C;
9872
9873 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9874 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9875 continue;
9876 *power_domain_mask |= BIT(power_domain);
9877
Imre Deakdb18b6a2016-03-24 12:41:40 +02009878 /*
9879 * The PLL needs to be enabled with a valid divider
9880 * configuration, otherwise accessing DSI registers will hang
9881 * the machine. See BSpec North Display Engine
9882 * registers/MIPI[BXT]. We can break out here early, since we
9883 * need the same DSI PLL to be enabled for both DSI ports.
9884 */
9885 if (!intel_dsi_pll_is_enabled(dev_priv))
9886 break;
9887
Jani Nikula4d1de972016-03-18 17:05:42 +02009888 /* XXX: this works for video mode only */
9889 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9890 if (!(tmp & DPI_ENABLE))
9891 continue;
9892
9893 tmp = I915_READ(MIPI_CTRL(port));
9894 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9895 continue;
9896
9897 pipe_config->cpu_transcoder = cpu_transcoder;
9898 pipe_config->has_dsi_encoder = true;
9899 break;
9900 }
9901
9902 return pipe_config->has_dsi_encoder;
9903}
9904
Daniel Vetter26804af2014-06-25 22:01:55 +03009905static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009906 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009907{
9908 struct drm_device *dev = crtc->base.dev;
9909 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009910 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009911 enum port port;
9912 uint32_t tmp;
9913
9914 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9915
9916 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9917
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009918 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009919 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309920 else if (IS_BROXTON(dev))
9921 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009922 else
9923 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009924
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009925 pll = pipe_config->shared_dpll;
9926 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009927 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9928 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009929 }
9930
Daniel Vetter26804af2014-06-25 22:01:55 +03009931 /*
9932 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9933 * DDI E. So just check whether this pipe is wired to DDI E and whether
9934 * the PCH transcoder is on.
9935 */
Damien Lespiauca370452013-12-03 13:56:24 +00009936 if (INTEL_INFO(dev)->gen < 9 &&
9937 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009938 pipe_config->has_pch_encoder = true;
9939
9940 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9941 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9942 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9943
9944 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9945 }
9946}
9947
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009948static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009949 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009950{
9951 struct drm_device *dev = crtc->base.dev;
9952 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009953 enum intel_display_power_domain power_domain;
9954 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009955 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009956
Imre Deak17290502016-02-12 18:55:11 +02009957 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9958 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009959 return false;
Imre Deak17290502016-02-12 18:55:11 +02009960 power_domain_mask = BIT(power_domain);
9961
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009962 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009963
Jani Nikulacf304292016-03-18 17:05:41 +02009964 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009965
Jani Nikula4d1de972016-03-18 17:05:42 +02009966 if (IS_BROXTON(dev_priv)) {
9967 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9968 &power_domain_mask);
9969 WARN_ON(active && pipe_config->has_dsi_encoder);
9970 if (pipe_config->has_dsi_encoder)
9971 active = true;
9972 }
9973
Jani Nikulacf304292016-03-18 17:05:41 +02009974 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009975 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009976
Jani Nikula4d1de972016-03-18 17:05:42 +02009977 if (!pipe_config->has_dsi_encoder) {
9978 haswell_get_ddi_port_state(crtc, pipe_config);
9979 intel_get_pipe_timings(crtc, pipe_config);
9980 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009981
Jani Nikulabc58be62016-03-18 17:05:39 +02009982 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009983
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009984 pipe_config->gamma_mode =
9985 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9986
Chandra Kondurua1b22782015-04-07 15:28:45 -07009987 if (INTEL_INFO(dev)->gen >= 9) {
9988 skl_init_scalers(dev, crtc, pipe_config);
9989 }
9990
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009991 if (INTEL_INFO(dev)->gen >= 9) {
9992 pipe_config->scaler_state.scaler_id = -1;
9993 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9994 }
9995
Imre Deak17290502016-02-12 18:55:11 +02009996 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9997 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9998 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009999 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010000 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010001 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010002 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010003 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010004
Jesse Barnese59150d2014-01-07 13:30:45 -080010005 if (IS_HASWELL(dev))
10006 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10007 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010008
Jani Nikula4d1de972016-03-18 17:05:42 +020010009 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10010 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010011 pipe_config->pixel_multiplier =
10012 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10013 } else {
10014 pipe_config->pixel_multiplier = 1;
10015 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010016
Imre Deak17290502016-02-12 18:55:11 +020010017out:
10018 for_each_power_domain(power_domain, power_domain_mask)
10019 intel_display_power_put(dev_priv, power_domain);
10020
Jani Nikulacf304292016-03-18 17:05:41 +020010021 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010022}
10023
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010024static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10025 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010026{
10027 struct drm_device *dev = crtc->dev;
10028 struct drm_i915_private *dev_priv = dev->dev_private;
10029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010030 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010031
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010032 if (plane_state && plane_state->visible) {
10033 unsigned int width = plane_state->base.crtc_w;
10034 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010035 unsigned int stride = roundup_pow_of_two(width) * 4;
10036
10037 switch (stride) {
10038 default:
10039 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10040 width, stride);
10041 stride = 256;
10042 /* fallthrough */
10043 case 256:
10044 case 512:
10045 case 1024:
10046 case 2048:
10047 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010048 }
10049
Ville Syrjälädc41c152014-08-13 11:57:05 +030010050 cntl |= CURSOR_ENABLE |
10051 CURSOR_GAMMA_ENABLE |
10052 CURSOR_FORMAT_ARGB |
10053 CURSOR_STRIDE(stride);
10054
10055 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010056 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010057
Ville Syrjälädc41c152014-08-13 11:57:05 +030010058 if (intel_crtc->cursor_cntl != 0 &&
10059 (intel_crtc->cursor_base != base ||
10060 intel_crtc->cursor_size != size ||
10061 intel_crtc->cursor_cntl != cntl)) {
10062 /* On these chipsets we can only modify the base/size/stride
10063 * whilst the cursor is disabled.
10064 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010065 I915_WRITE(CURCNTR(PIPE_A), 0);
10066 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010067 intel_crtc->cursor_cntl = 0;
10068 }
10069
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010070 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010071 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010072 intel_crtc->cursor_base = base;
10073 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010074
10075 if (intel_crtc->cursor_size != size) {
10076 I915_WRITE(CURSIZE, size);
10077 intel_crtc->cursor_size = size;
10078 }
10079
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010081 I915_WRITE(CURCNTR(PIPE_A), cntl);
10082 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010083 intel_crtc->cursor_cntl = cntl;
10084 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010085}
10086
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010087static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10088 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010089{
10090 struct drm_device *dev = crtc->dev;
10091 struct drm_i915_private *dev_priv = dev->dev_private;
10092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10093 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010094 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010095
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010096 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010097 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010098 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010099 case 64:
10100 cntl |= CURSOR_MODE_64_ARGB_AX;
10101 break;
10102 case 128:
10103 cntl |= CURSOR_MODE_128_ARGB_AX;
10104 break;
10105 case 256:
10106 cntl |= CURSOR_MODE_256_ARGB_AX;
10107 break;
10108 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010109 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010110 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010111 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010112 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010113
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010114 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010115 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010116
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010117 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10118 cntl |= CURSOR_ROTATE_180;
10119 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010120
Chris Wilson4b0e3332014-05-30 16:35:26 +030010121 if (intel_crtc->cursor_cntl != cntl) {
10122 I915_WRITE(CURCNTR(pipe), cntl);
10123 POSTING_READ(CURCNTR(pipe));
10124 intel_crtc->cursor_cntl = cntl;
10125 }
10126
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010127 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010128 I915_WRITE(CURBASE(pipe), base);
10129 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010130
10131 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010132}
10133
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010134/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010135static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010136 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010137{
10138 struct drm_device *dev = crtc->dev;
10139 struct drm_i915_private *dev_priv = dev->dev_private;
10140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10141 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010142 u32 base = intel_crtc->cursor_addr;
10143 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010144
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010145 if (plane_state) {
10146 int x = plane_state->base.crtc_x;
10147 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010148
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010149 if (x < 0) {
10150 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10151 x = -x;
10152 }
10153 pos |= x << CURSOR_X_SHIFT;
10154
10155 if (y < 0) {
10156 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10157 y = -y;
10158 }
10159 pos |= y << CURSOR_Y_SHIFT;
10160
10161 /* ILK+ do this automagically */
10162 if (HAS_GMCH_DISPLAY(dev) &&
10163 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10164 base += (plane_state->base.crtc_h *
10165 plane_state->base.crtc_w - 1) * 4;
10166 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010167 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010168
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010169 I915_WRITE(CURPOS(pipe), pos);
10170
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010171 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010172 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010173 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010174 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010175}
10176
Ville Syrjälädc41c152014-08-13 11:57:05 +030010177static bool cursor_size_ok(struct drm_device *dev,
10178 uint32_t width, uint32_t height)
10179{
10180 if (width == 0 || height == 0)
10181 return false;
10182
10183 /*
10184 * 845g/865g are special in that they are only limited by
10185 * the width of their cursors, the height is arbitrary up to
10186 * the precision of the register. Everything else requires
10187 * square cursors, limited to a few power-of-two sizes.
10188 */
10189 if (IS_845G(dev) || IS_I865G(dev)) {
10190 if ((width & 63) != 0)
10191 return false;
10192
10193 if (width > (IS_845G(dev) ? 64 : 512))
10194 return false;
10195
10196 if (height > 1023)
10197 return false;
10198 } else {
10199 switch (width | height) {
10200 case 256:
10201 case 128:
10202 if (IS_GEN2(dev))
10203 return false;
10204 case 64:
10205 break;
10206 default:
10207 return false;
10208 }
10209 }
10210
10211 return true;
10212}
10213
Jesse Barnes79e53942008-11-07 14:24:08 -080010214/* VESA 640x480x72Hz mode to set on the pipe */
10215static struct drm_display_mode load_detect_mode = {
10216 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10217 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10218};
10219
Daniel Vettera8bb6812014-02-10 18:00:39 +010010220struct drm_framebuffer *
10221__intel_framebuffer_create(struct drm_device *dev,
10222 struct drm_mode_fb_cmd2 *mode_cmd,
10223 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010224{
10225 struct intel_framebuffer *intel_fb;
10226 int ret;
10227
10228 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010229 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010230 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010231
10232 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010233 if (ret)
10234 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010235
10236 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010237
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010238err:
10239 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010240 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010241}
10242
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010243static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010244intel_framebuffer_create(struct drm_device *dev,
10245 struct drm_mode_fb_cmd2 *mode_cmd,
10246 struct drm_i915_gem_object *obj)
10247{
10248 struct drm_framebuffer *fb;
10249 int ret;
10250
10251 ret = i915_mutex_lock_interruptible(dev);
10252 if (ret)
10253 return ERR_PTR(ret);
10254 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10255 mutex_unlock(&dev->struct_mutex);
10256
10257 return fb;
10258}
10259
Chris Wilsond2dff872011-04-19 08:36:26 +010010260static u32
10261intel_framebuffer_pitch_for_width(int width, int bpp)
10262{
10263 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10264 return ALIGN(pitch, 64);
10265}
10266
10267static u32
10268intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10269{
10270 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010271 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010272}
10273
10274static struct drm_framebuffer *
10275intel_framebuffer_create_for_mode(struct drm_device *dev,
10276 struct drm_display_mode *mode,
10277 int depth, int bpp)
10278{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010279 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010280 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010281 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010282
10283 obj = i915_gem_alloc_object(dev,
10284 intel_framebuffer_size_for_mode(mode, bpp));
10285 if (obj == NULL)
10286 return ERR_PTR(-ENOMEM);
10287
10288 mode_cmd.width = mode->hdisplay;
10289 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010290 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10291 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010292 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010293
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010294 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10295 if (IS_ERR(fb))
10296 drm_gem_object_unreference_unlocked(&obj->base);
10297
10298 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010299}
10300
10301static struct drm_framebuffer *
10302mode_fits_in_fbdev(struct drm_device *dev,
10303 struct drm_display_mode *mode)
10304{
Daniel Vetter06957262015-08-10 13:34:08 +020010305#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010306 struct drm_i915_private *dev_priv = dev->dev_private;
10307 struct drm_i915_gem_object *obj;
10308 struct drm_framebuffer *fb;
10309
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010310 if (!dev_priv->fbdev)
10311 return NULL;
10312
10313 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010314 return NULL;
10315
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010316 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010317 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010318
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010319 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010320 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10321 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010322 return NULL;
10323
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010324 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 return NULL;
10326
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010327 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010328 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010329#else
10330 return NULL;
10331#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010332}
10333
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010334static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10335 struct drm_crtc *crtc,
10336 struct drm_display_mode *mode,
10337 struct drm_framebuffer *fb,
10338 int x, int y)
10339{
10340 struct drm_plane_state *plane_state;
10341 int hdisplay, vdisplay;
10342 int ret;
10343
10344 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10345 if (IS_ERR(plane_state))
10346 return PTR_ERR(plane_state);
10347
10348 if (mode)
10349 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10350 else
10351 hdisplay = vdisplay = 0;
10352
10353 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10354 if (ret)
10355 return ret;
10356 drm_atomic_set_fb_for_plane(plane_state, fb);
10357 plane_state->crtc_x = 0;
10358 plane_state->crtc_y = 0;
10359 plane_state->crtc_w = hdisplay;
10360 plane_state->crtc_h = vdisplay;
10361 plane_state->src_x = x << 16;
10362 plane_state->src_y = y << 16;
10363 plane_state->src_w = hdisplay << 16;
10364 plane_state->src_h = vdisplay << 16;
10365
10366 return 0;
10367}
10368
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010369bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010370 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010371 struct intel_load_detect_pipe *old,
10372 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010373{
10374 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010375 struct intel_encoder *intel_encoder =
10376 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010377 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010378 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 struct drm_crtc *crtc = NULL;
10380 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010381 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010382 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010383 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010384 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010385 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010386 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010387
Chris Wilsond2dff872011-04-19 08:36:26 +010010388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010389 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010390 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010391
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010392 old->restore_state = NULL;
10393
Rob Clark51fd3712013-11-19 12:10:12 -050010394retry:
10395 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10396 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010397 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010398
Jesse Barnes79e53942008-11-07 14:24:08 -080010399 /*
10400 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010401 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010402 * - if the connector already has an assigned crtc, use it (but make
10403 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010404 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010405 * - try to find the first unused crtc that can drive this connector,
10406 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 */
10408
10409 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010410 if (connector->state->crtc) {
10411 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010412
Rob Clark51fd3712013-11-19 12:10:12 -050010413 ret = drm_modeset_lock(&crtc->mutex, ctx);
10414 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010415 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010416
10417 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010418 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
10420
10421 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010422 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010423 i++;
10424 if (!(encoder->possible_crtcs & (1 << i)))
10425 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010426
10427 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10428 if (ret)
10429 goto fail;
10430
10431 if (possible_crtc->state->enable) {
10432 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010433 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010434 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010435
10436 crtc = possible_crtc;
10437 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 }
10439
10440 /*
10441 * If we didn't find an unused CRTC, don't use any.
10442 */
10443 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010444 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010445 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010446 }
10447
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010448found:
10449 intel_crtc = to_intel_crtc(crtc);
10450
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010451 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10452 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010453 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010455 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010456 restore_state = drm_atomic_state_alloc(dev);
10457 if (!state || !restore_state) {
10458 ret = -ENOMEM;
10459 goto fail;
10460 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010461
10462 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010463 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010464
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010465 connector_state = drm_atomic_get_connector_state(state, connector);
10466 if (IS_ERR(connector_state)) {
10467 ret = PTR_ERR(connector_state);
10468 goto fail;
10469 }
10470
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010471 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10472 if (ret)
10473 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010474
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010475 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10476 if (IS_ERR(crtc_state)) {
10477 ret = PTR_ERR(crtc_state);
10478 goto fail;
10479 }
10480
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010481 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010482
Chris Wilson64927112011-04-20 07:25:26 +010010483 if (!mode)
10484 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010485
Chris Wilsond2dff872011-04-19 08:36:26 +010010486 /* We need a framebuffer large enough to accommodate all accesses
10487 * that the plane may generate whilst we perform load detection.
10488 * We can not rely on the fbcon either being present (we get called
10489 * during its initialisation to detect all boot displays, or it may
10490 * not even exist) or that it is large enough to satisfy the
10491 * requested mode.
10492 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010493 fb = mode_fits_in_fbdev(dev, mode);
10494 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010495 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010496 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010497 } else
10498 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010499 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010500 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010501 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010503
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010504 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10505 if (ret)
10506 goto fail;
10507
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010508 drm_framebuffer_unreference(fb);
10509
10510 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10511 if (ret)
10512 goto fail;
10513
10514 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10515 if (!ret)
10516 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10517 if (!ret)
10518 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10519 if (ret) {
10520 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10521 goto fail;
10522 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010523
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010524 ret = drm_atomic_commit(state);
10525 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010526 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010527 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010529
10530 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010531
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010533 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010534 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010535
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010536fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010537 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010538 drm_atomic_state_free(restore_state);
10539 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010540
Rob Clark51fd3712013-11-19 12:10:12 -050010541 if (ret == -EDEADLK) {
10542 drm_modeset_backoff(ctx);
10543 goto retry;
10544 }
10545
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010546 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010547}
10548
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010549void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010550 struct intel_load_detect_pipe *old,
10551 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010552{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010553 struct intel_encoder *intel_encoder =
10554 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010555 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010556 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010557 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010558
Chris Wilsond2dff872011-04-19 08:36:26 +010010559 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010560 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010561 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010562
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010563 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010564 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010565
10566 ret = drm_atomic_commit(state);
10567 if (ret) {
10568 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10569 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010570 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010571}
10572
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010573static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010574 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010575{
10576 struct drm_i915_private *dev_priv = dev->dev_private;
10577 u32 dpll = pipe_config->dpll_hw_state.dpll;
10578
10579 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010580 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010581 else if (HAS_PCH_SPLIT(dev))
10582 return 120000;
10583 else if (!IS_GEN2(dev))
10584 return 96000;
10585 else
10586 return 48000;
10587}
10588
Jesse Barnes79e53942008-11-07 14:24:08 -080010589/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010590static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010591 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010592{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010593 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010595 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010596 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010597 u32 fp;
10598 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010599 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010600 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010601
10602 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010605 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606
10607 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010608 if (IS_PINEVIEW(dev)) {
10609 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10610 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010611 } else {
10612 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10613 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10614 }
10615
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010616 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010617 if (IS_PINEVIEW(dev))
10618 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10619 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010620 else
10621 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 DPLL_FPA01_P1_POST_DIV_SHIFT);
10623
10624 switch (dpll & DPLL_MODE_MASK) {
10625 case DPLLB_MODE_DAC_SERIAL:
10626 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10627 5 : 10;
10628 break;
10629 case DPLLB_MODE_LVDS:
10630 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10631 7 : 14;
10632 break;
10633 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010634 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010635 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010636 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010637 }
10638
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010639 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010640 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010641 else
Imre Deakdccbea32015-06-22 23:35:51 +030010642 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010644 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010645 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010646
10647 if (is_lvds) {
10648 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10649 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010650
10651 if (lvds & LVDS_CLKB_POWER_UP)
10652 clock.p2 = 7;
10653 else
10654 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 } else {
10656 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10657 clock.p1 = 2;
10658 else {
10659 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10660 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10661 }
10662 if (dpll & PLL_P2_DIVIDE_BY_4)
10663 clock.p2 = 4;
10664 else
10665 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010666 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010667
Imre Deakdccbea32015-06-22 23:35:51 +030010668 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 }
10670
Ville Syrjälä18442d02013-09-13 16:00:08 +030010671 /*
10672 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010673 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010674 * encoder's get_config() function.
10675 */
Imre Deakdccbea32015-06-22 23:35:51 +030010676 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010677}
10678
Ville Syrjälä6878da02013-09-13 15:59:11 +030010679int intel_dotclock_calculate(int link_freq,
10680 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010681{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010682 /*
10683 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010684 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010686 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010687 *
10688 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010689 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010690 */
10691
Ville Syrjälä6878da02013-09-13 15:59:11 +030010692 if (!m_n->link_n)
10693 return 0;
10694
10695 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10696}
10697
Ville Syrjälä18442d02013-09-13 16:00:08 +030010698static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010699 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010700{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010701 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010702
10703 /* read out port_clock from the DPLL */
10704 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010705
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010706 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010707 * In case there is an active pipe without active ports,
10708 * we may need some idea for the dotclock anyway.
10709 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010711 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010712 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010713 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010714}
10715
10716/** Returns the currently programmed mode of the given pipe. */
10717struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10718 struct drm_crtc *crtc)
10719{
Jesse Barnes548f2452011-02-17 10:40:53 -080010720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010722 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010723 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010724 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010725 int htot = I915_READ(HTOTAL(cpu_transcoder));
10726 int hsync = I915_READ(HSYNC(cpu_transcoder));
10727 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10728 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010729 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730
10731 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10732 if (!mode)
10733 return NULL;
10734
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010735 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10736 if (!pipe_config) {
10737 kfree(mode);
10738 return NULL;
10739 }
10740
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010741 /*
10742 * Construct a pipe_config sufficient for getting the clock info
10743 * back out of crtc_clock_get.
10744 *
10745 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10746 * to use a real value here instead.
10747 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010748 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10749 pipe_config->pixel_multiplier = 1;
10750 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10751 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10752 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10753 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010754
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010755 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 mode->hdisplay = (htot & 0xffff) + 1;
10757 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10758 mode->hsync_start = (hsync & 0xffff) + 1;
10759 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10760 mode->vdisplay = (vtot & 0xffff) + 1;
10761 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10762 mode->vsync_start = (vsync & 0xffff) + 1;
10763 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10764
10765 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010766
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010767 kfree(pipe_config);
10768
Jesse Barnes79e53942008-11-07 14:24:08 -080010769 return mode;
10770}
10771
Chris Wilsonf047e392012-07-21 12:31:41 +010010772void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010773{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010774 struct drm_i915_private *dev_priv = dev->dev_private;
10775
Chris Wilsonf62a0072014-02-21 17:55:39 +000010776 if (dev_priv->mm.busy)
10777 return;
10778
Paulo Zanoni43694d62014-03-07 20:08:08 -030010779 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010780 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010781 if (INTEL_INFO(dev)->gen >= 6)
10782 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010783 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010784}
10785
10786void intel_mark_idle(struct drm_device *dev)
10787{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010788 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010789
Chris Wilsonf62a0072014-02-21 17:55:39 +000010790 if (!dev_priv->mm.busy)
10791 return;
10792
10793 dev_priv->mm.busy = false;
10794
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010795 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010796 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010797
Paulo Zanoni43694d62014-03-07 20:08:08 -030010798 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010799}
10800
Jesse Barnes79e53942008-11-07 14:24:08 -080010801static void intel_crtc_destroy(struct drm_crtc *crtc)
10802{
10803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010804 struct drm_device *dev = crtc->dev;
10805 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010806
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010807 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010808 work = intel_crtc->unpin_work;
10809 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010810 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010811
10812 if (work) {
10813 cancel_work_sync(&work->work);
10814 kfree(work);
10815 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010816
10817 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010818
Jesse Barnes79e53942008-11-07 14:24:08 -080010819 kfree(intel_crtc);
10820}
10821
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010822static void intel_unpin_work_fn(struct work_struct *__work)
10823{
10824 struct intel_unpin_work *work =
10825 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010826 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10827 struct drm_device *dev = crtc->base.dev;
10828 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010829
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010830 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010831 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010832 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010833
John Harrisonf06cc1b2014-11-24 18:49:37 +000010834 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010835 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010836 mutex_unlock(&dev->struct_mutex);
10837
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010838 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010839 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010840 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010841
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010842 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10843 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010844
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010845 kfree(work);
10846}
10847
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010848static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010849 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010850{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10852 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010853 unsigned long flags;
10854
10855 /* Ignore early vblank irqs */
10856 if (intel_crtc == NULL)
10857 return;
10858
Daniel Vetterf3260382014-09-15 14:55:23 +020010859 /*
10860 * This is called both by irq handlers and the reset code (to complete
10861 * lost pageflips) so needs the full irqsave spinlocks.
10862 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010863 spin_lock_irqsave(&dev->event_lock, flags);
10864 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010865
10866 /* Ensure we don't miss a work->pending update ... */
10867 smp_rmb();
10868
10869 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010870 spin_unlock_irqrestore(&dev->event_lock, flags);
10871 return;
10872 }
10873
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010874 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010875
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010876 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010877}
10878
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010879void intel_finish_page_flip(struct drm_device *dev, int pipe)
10880{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010881 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010882 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10883
Mario Kleiner49b14a52010-12-09 07:00:07 +010010884 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010885}
10886
10887void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10888{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010889 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010890 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10891
Mario Kleiner49b14a52010-12-09 07:00:07 +010010892 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010893}
10894
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010895/* Is 'a' after or equal to 'b'? */
10896static bool g4x_flip_count_after_eq(u32 a, u32 b)
10897{
10898 return !((a - b) & 0x80000000);
10899}
10900
10901static bool page_flip_finished(struct intel_crtc *crtc)
10902{
10903 struct drm_device *dev = crtc->base.dev;
10904 struct drm_i915_private *dev_priv = dev->dev_private;
10905
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010906 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10907 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10908 return true;
10909
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010910 /*
10911 * The relevant registers doen't exist on pre-ctg.
10912 * As the flip done interrupt doesn't trigger for mmio
10913 * flips on gmch platforms, a flip count check isn't
10914 * really needed there. But since ctg has the registers,
10915 * include it in the check anyway.
10916 */
10917 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10918 return true;
10919
10920 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010921 * BDW signals flip done immediately if the plane
10922 * is disabled, even if the plane enable is already
10923 * armed to occur at the next vblank :(
10924 */
10925
10926 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010927 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10928 * used the same base address. In that case the mmio flip might
10929 * have completed, but the CS hasn't even executed the flip yet.
10930 *
10931 * A flip count check isn't enough as the CS might have updated
10932 * the base address just after start of vblank, but before we
10933 * managed to process the interrupt. This means we'd complete the
10934 * CS flip too soon.
10935 *
10936 * Combining both checks should get us a good enough result. It may
10937 * still happen that the CS flip has been executed, but has not
10938 * yet actually completed. But in case the base address is the same
10939 * anyway, we don't really care.
10940 */
10941 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10942 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010943 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010944 crtc->unpin_work->flip_count);
10945}
10946
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010947void intel_prepare_page_flip(struct drm_device *dev, int plane)
10948{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010950 struct intel_crtc *intel_crtc =
10951 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10952 unsigned long flags;
10953
Daniel Vetterf3260382014-09-15 14:55:23 +020010954
10955 /*
10956 * This is called both by irq handlers and the reset code (to complete
10957 * lost pageflips) so needs the full irqsave spinlocks.
10958 *
10959 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010960 * generate a page-flip completion irq, i.e. every modeset
10961 * is also accompanied by a spurious intel_prepare_page_flip().
10962 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010963 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010964 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010965 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010966 spin_unlock_irqrestore(&dev->event_lock, flags);
10967}
10968
Chris Wilson60426392015-10-10 10:44:32 +010010969static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010970{
10971 /* Ensure that the work item is consistent when activating it ... */
10972 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010973 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010974 /* and that it is marked active as soon as the irq could fire. */
10975 smp_wmb();
10976}
10977
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010978static int intel_gen2_queue_flip(struct drm_device *dev,
10979 struct drm_crtc *crtc,
10980 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010981 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010982 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000010985 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987 u32 flip_mask;
10988 int ret;
10989
John Harrison5fb9de12015-05-29 17:44:07 +010010990 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010991 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010992 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993
10994 /* Can't queue multiple flips, so wait for the previous
10995 * one to finish before executing the next.
10996 */
10997 if (intel_crtc->plane)
10998 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10999 else
11000 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011001 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11002 intel_ring_emit(engine, MI_NOOP);
11003 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011004 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011005 intel_ring_emit(engine, fb->pitches[0]);
11006 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11007 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011008
Chris Wilson60426392015-10-10 10:44:32 +010011009 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011010 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011}
11012
11013static int intel_gen3_queue_flip(struct drm_device *dev,
11014 struct drm_crtc *crtc,
11015 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011016 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011017 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011018 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011019{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011020 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022 u32 flip_mask;
11023 int ret;
11024
John Harrison5fb9de12015-05-29 17:44:07 +010011025 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011026 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011027 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011028
11029 if (intel_crtc->plane)
11030 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11031 else
11032 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011033 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11034 intel_ring_emit(engine, MI_NOOP);
11035 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011036 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011037 intel_ring_emit(engine, fb->pitches[0]);
11038 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11039 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040
Chris Wilson60426392015-10-10 10:44:32 +010011041 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011042 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043}
11044
11045static int intel_gen4_queue_flip(struct drm_device *dev,
11046 struct drm_crtc *crtc,
11047 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011048 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011049 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011050 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011051{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011052 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053 struct drm_i915_private *dev_priv = dev->dev_private;
11054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11055 uint32_t pf, pipesrc;
11056 int ret;
11057
John Harrison5fb9de12015-05-29 17:44:07 +010011058 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011059 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011060 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061
11062 /* i965+ uses the linear or tiled offsets from the
11063 * Display Registers (which do not change across a page-flip)
11064 * so we need only reprogram the base address.
11065 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011066 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011068 intel_ring_emit(engine, fb->pitches[0]);
11069 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011070 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011071
11072 /* XXX Enabling the panel-fitter across page-flip is so far
11073 * untested on non-native modes, so ignore it for now.
11074 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11075 */
11076 pf = 0;
11077 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011078 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079
Chris Wilson60426392015-10-10 10:44:32 +010011080 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011081 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082}
11083
11084static int intel_gen6_queue_flip(struct drm_device *dev,
11085 struct drm_crtc *crtc,
11086 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011087 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011088 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011089 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011090{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011091 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092 struct drm_i915_private *dev_priv = dev->dev_private;
11093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11094 uint32_t pf, pipesrc;
11095 int ret;
11096
John Harrison5fb9de12015-05-29 17:44:07 +010011097 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011099 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011101 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011102 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011103 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11104 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105
Chris Wilson99d9acd2012-04-17 20:37:00 +010011106 /* Contrary to the suggestions in the documentation,
11107 * "Enable Panel Fitter" does not seem to be required when page
11108 * flipping with a non-native mode, and worse causes a normal
11109 * modeset to fail.
11110 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11111 */
11112 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011113 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011114 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011115
Chris Wilson60426392015-10-10 10:44:32 +010011116 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011117 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118}
11119
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011120static int intel_gen7_queue_flip(struct drm_device *dev,
11121 struct drm_crtc *crtc,
11122 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011123 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011124 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011125 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011126{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011127 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011129 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011130 int len, ret;
11131
Robin Schroereba905b2014-05-18 02:24:50 +020011132 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011133 case PLANE_A:
11134 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11135 break;
11136 case PLANE_B:
11137 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11138 break;
11139 case PLANE_C:
11140 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11141 break;
11142 default:
11143 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011144 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011145 }
11146
Chris Wilsonffe74d72013-08-26 20:58:12 +010011147 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011148 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011149 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011150 /*
11151 * On Gen 8, SRM is now taking an extra dword to accommodate
11152 * 48bits addresses, and we need a NOOP for the batch size to
11153 * stay even.
11154 */
11155 if (IS_GEN8(dev))
11156 len += 2;
11157 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011158
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011159 /*
11160 * BSpec MI_DISPLAY_FLIP for IVB:
11161 * "The full packet must be contained within the same cache line."
11162 *
11163 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11164 * cacheline, if we ever start emitting more commands before
11165 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11166 * then do the cacheline alignment, and finally emit the
11167 * MI_DISPLAY_FLIP.
11168 */
John Harrisonbba09b12015-05-29 17:44:06 +010011169 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011170 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011171 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011172
John Harrison5fb9de12015-05-29 17:44:07 +010011173 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011174 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011175 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011176
Chris Wilsonffe74d72013-08-26 20:58:12 +010011177 /* Unmask the flip-done completion message. Note that the bspec says that
11178 * we should do this for both the BCS and RCS, and that we must not unmask
11179 * more than one flip event at any time (or ensure that one flip message
11180 * can be sent by waiting for flip-done prior to queueing new flips).
11181 * Experimentation says that BCS works despite DERRMR masking all
11182 * flip-done completion events and that unmasking all planes at once
11183 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11184 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11185 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011186 if (engine->id == RCS) {
11187 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11188 intel_ring_emit_reg(engine, DERRMR);
11189 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11190 DERRMR_PIPEB_PRI_FLIP_DONE |
11191 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011192 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011193 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011194 MI_SRM_LRM_GLOBAL_GTT);
11195 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011196 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011197 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011198 intel_ring_emit_reg(engine, DERRMR);
11199 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011200 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011201 intel_ring_emit(engine, 0);
11202 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011203 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011204 }
11205
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011206 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11207 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11208 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11209 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011210
Chris Wilson60426392015-10-10 10:44:32 +010011211 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011212 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011213}
11214
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011215static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011216 struct drm_i915_gem_object *obj)
11217{
11218 /*
11219 * This is not being used for older platforms, because
11220 * non-availability of flip done interrupt forces us to use
11221 * CS flips. Older platforms derive flip done using some clever
11222 * tricks involving the flip_pending status bits and vblank irqs.
11223 * So using MMIO flips there would disrupt this mechanism.
11224 */
11225
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011226 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011227 return true;
11228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011229 if (INTEL_INFO(engine->dev)->gen < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230 return false;
11231
11232 if (i915.use_mmio_flip < 0)
11233 return false;
11234 else if (i915.use_mmio_flip > 0)
11235 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011236 else if (i915.enable_execlists)
11237 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011238 else if (obj->base.dma_buf &&
11239 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11240 false))
11241 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011242 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011243 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011244}
11245
Chris Wilson60426392015-10-10 10:44:32 +010011246static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011247 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011248 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011249{
11250 struct drm_device *dev = intel_crtc->base.dev;
11251 struct drm_i915_private *dev_priv = dev->dev_private;
11252 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011253 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011254 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011255
11256 ctl = I915_READ(PLANE_CTL(pipe, 0));
11257 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011258 switch (fb->modifier[0]) {
11259 case DRM_FORMAT_MOD_NONE:
11260 break;
11261 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011262 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011263 break;
11264 case I915_FORMAT_MOD_Y_TILED:
11265 ctl |= PLANE_CTL_TILED_Y;
11266 break;
11267 case I915_FORMAT_MOD_Yf_TILED:
11268 ctl |= PLANE_CTL_TILED_YF;
11269 break;
11270 default:
11271 MISSING_CASE(fb->modifier[0]);
11272 }
Damien Lespiauff944562014-11-20 14:58:16 +000011273
11274 /*
11275 * The stride is either expressed as a multiple of 64 bytes chunks for
11276 * linear buffers or in number of tiles for tiled buffers.
11277 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011278 if (intel_rotation_90_or_270(rotation)) {
11279 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011280 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011281 stride = DIV_ROUND_UP(fb->height, tile_height);
11282 } else {
11283 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011284 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11285 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011286 }
Damien Lespiauff944562014-11-20 14:58:16 +000011287
11288 /*
11289 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11290 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11291 */
11292 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11293 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11294
Chris Wilson60426392015-10-10 10:44:32 +010011295 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011296 POSTING_READ(PLANE_SURF(pipe, 0));
11297}
11298
Chris Wilson60426392015-10-10 10:44:32 +010011299static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11300 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301{
11302 struct drm_device *dev = intel_crtc->base.dev;
11303 struct drm_i915_private *dev_priv = dev->dev_private;
11304 struct intel_framebuffer *intel_fb =
11305 to_intel_framebuffer(intel_crtc->base.primary->fb);
11306 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011307 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011308 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011309
Sourab Gupta84c33a62014-06-02 16:47:17 +053011310 dspcntr = I915_READ(reg);
11311
Damien Lespiauc5d97472014-10-25 00:11:11 +010011312 if (obj->tiling_mode != I915_TILING_NONE)
11313 dspcntr |= DISPPLANE_TILED;
11314 else
11315 dspcntr &= ~DISPPLANE_TILED;
11316
Sourab Gupta84c33a62014-06-02 16:47:17 +053011317 I915_WRITE(reg, dspcntr);
11318
Chris Wilson60426392015-10-10 10:44:32 +010011319 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011320 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011321}
11322
11323/*
11324 * XXX: This is the temporary way to update the plane registers until we get
11325 * around to using the usual plane update functions for MMIO flips
11326 */
Chris Wilson60426392015-10-10 10:44:32 +010011327static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011328{
Chris Wilson60426392015-10-10 10:44:32 +010011329 struct intel_crtc *crtc = mmio_flip->crtc;
11330 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011331
Chris Wilson60426392015-10-10 10:44:32 +010011332 spin_lock_irq(&crtc->base.dev->event_lock);
11333 work = crtc->unpin_work;
11334 spin_unlock_irq(&crtc->base.dev->event_lock);
11335 if (work == NULL)
11336 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011337
Chris Wilson60426392015-10-10 10:44:32 +010011338 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011339
Chris Wilson60426392015-10-10 10:44:32 +010011340 intel_pipe_update_start(crtc);
11341
11342 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011343 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011344 else
11345 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011346 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011347
Chris Wilson60426392015-10-10 10:44:32 +010011348 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011349}
11350
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011351static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011352{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011353 struct intel_mmio_flip *mmio_flip =
11354 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011355 struct intel_framebuffer *intel_fb =
11356 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11357 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011358
Chris Wilson60426392015-10-10 10:44:32 +010011359 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011360 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011361 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011362 false, NULL,
11363 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011364 i915_gem_request_unreference__unlocked(mmio_flip->req);
11365 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011366
Alex Goinsfd8e0582015-11-25 18:43:38 -080011367 /* For framebuffer backed by dmabuf, wait for fence */
11368 if (obj->base.dma_buf)
11369 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11370 false, false,
11371 MAX_SCHEDULE_TIMEOUT) < 0);
11372
Chris Wilson60426392015-10-10 10:44:32 +010011373 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011374 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011375}
11376
11377static int intel_queue_mmio_flip(struct drm_device *dev,
11378 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011379 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011380{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011381 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011383 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11384 if (mmio_flip == NULL)
11385 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011386
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011387 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011388 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011389 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011390 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011391
11392 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11393 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011394
Sourab Gupta84c33a62014-06-02 16:47:17 +053011395 return 0;
11396}
11397
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011398static int intel_default_queue_flip(struct drm_device *dev,
11399 struct drm_crtc *crtc,
11400 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011401 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011402 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011403 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011404{
11405 return -ENODEV;
11406}
11407
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011408static bool __intel_pageflip_stall_check(struct drm_device *dev,
11409 struct drm_crtc *crtc)
11410{
11411 struct drm_i915_private *dev_priv = dev->dev_private;
11412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11413 struct intel_unpin_work *work = intel_crtc->unpin_work;
11414 u32 addr;
11415
11416 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11417 return true;
11418
Chris Wilson908565c2015-08-12 13:08:22 +010011419 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11420 return false;
11421
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011422 if (!work->enable_stall_check)
11423 return false;
11424
11425 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011426 if (work->flip_queued_req &&
11427 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011428 return false;
11429
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011430 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 }
11432
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011433 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011434 return false;
11435
11436 /* Potential stall - if we see that the flip has happened,
11437 * assume a missed interrupt. */
11438 if (INTEL_INFO(dev)->gen >= 4)
11439 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11440 else
11441 addr = I915_READ(DSPADDR(intel_crtc->plane));
11442
11443 /* There is a potential issue here with a false positive after a flip
11444 * to the same address. We could address this by checking for a
11445 * non-incrementing frame counter.
11446 */
11447 return addr == work->gtt_offset;
11448}
11449
11450void intel_check_page_flip(struct drm_device *dev, int pipe)
11451{
11452 struct drm_i915_private *dev_priv = dev->dev_private;
11453 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011455 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011456
Dave Gordon6c51d462015-03-06 15:34:26 +000011457 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011458
11459 if (crtc == NULL)
11460 return;
11461
Daniel Vetterf3260382014-09-15 14:55:23 +020011462 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011463 work = intel_crtc->unpin_work;
11464 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011465 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011466 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011468 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011470 if (work != NULL &&
11471 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11472 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011473 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011474}
11475
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011476static int intel_crtc_page_flip(struct drm_crtc *crtc,
11477 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011478 struct drm_pending_vblank_event *event,
11479 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011480{
11481 struct drm_device *dev = crtc->dev;
11482 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011483 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011484 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011486 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011487 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011488 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011489 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011490 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011491 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011492 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011493
Matt Roper2ff8fde2014-07-08 07:50:07 -070011494 /*
11495 * drm_mode_page_flip_ioctl() should already catch this, but double
11496 * check to be safe. In the future we may enable pageflipping from
11497 * a disabled primary plane.
11498 */
11499 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11500 return -EBUSY;
11501
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011502 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011503 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011504 return -EINVAL;
11505
11506 /*
11507 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11508 * Note that pitch changes could also affect these register.
11509 */
11510 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011511 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11512 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011513 return -EINVAL;
11514
Chris Wilsonf900db42014-02-20 09:26:13 +000011515 if (i915_terminally_wedged(&dev_priv->gpu_error))
11516 goto out_hang;
11517
Daniel Vetterb14c5672013-09-19 12:18:32 +020011518 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011519 if (work == NULL)
11520 return -ENOMEM;
11521
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011522 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011523 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011524 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011525 INIT_WORK(&work->work, intel_unpin_work_fn);
11526
Daniel Vetter87b6b102014-05-15 15:33:46 +020011527 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011528 if (ret)
11529 goto free_work;
11530
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011531 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011532 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011533 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011534 /* Before declaring the flip queue wedged, check if
11535 * the hardware completed the operation behind our backs.
11536 */
11537 if (__intel_pageflip_stall_check(dev, crtc)) {
11538 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11539 page_flip_completed(intel_crtc);
11540 } else {
11541 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011542 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011543
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011544 drm_crtc_vblank_put(crtc);
11545 kfree(work);
11546 return -EBUSY;
11547 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548 }
11549 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011550 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011552 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11553 flush_workqueue(dev_priv->wq);
11554
Jesse Barnes75dfca82010-02-10 15:09:44 -080011555 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011556 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011557 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011558
Matt Roperf4510a22014-04-01 15:22:40 -070011559 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011560 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011561 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011562
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011563 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011564
Chris Wilson89ed88b2015-02-16 14:31:49 +000011565 ret = i915_mutex_lock_interruptible(dev);
11566 if (ret)
11567 goto cleanup;
11568
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011569 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011570 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011571
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011572 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011573 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011574
Wayne Boyer666a4532015-12-09 12:29:35 -080011575 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011576 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011577 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011578 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011579 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011580 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011581 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011582 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011583 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011584 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011585 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011586 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011587 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011588 }
11589
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011590 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011591
11592 /* When using CS flips, we want to emit semaphores between rings.
11593 * However, when using mmio flips we will create a task to do the
11594 * synchronisation, so all we want here is to pin the framebuffer
11595 * into the display plane and skip any waits.
11596 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011597 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011598 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011599 if (ret)
11600 goto cleanup_pending;
11601 }
11602
Ville Syrjälä3465c582016-02-15 22:54:43 +020011603 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011604 if (ret)
11605 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011606
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011607 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11608 obj, 0);
11609 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011610
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011611 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011612 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011613 if (ret)
11614 goto cleanup_unpin;
11615
John Harrisonf06cc1b2014-11-24 18:49:37 +000011616 i915_gem_request_assign(&work->flip_queued_req,
11617 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011618 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011619 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011620 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011621 if (IS_ERR(request)) {
11622 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011623 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011624 }
John Harrison6258fbe2015-05-29 17:43:48 +010011625 }
11626
11627 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011628 page_flip_flags);
11629 if (ret)
11630 goto cleanup_unpin;
11631
John Harrison6258fbe2015-05-29 17:43:48 +010011632 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011633 }
11634
John Harrison91af1272015-06-18 13:14:56 +010011635 if (request)
John Harrison75289872015-05-29 17:43:49 +010011636 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011637
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011638 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011639 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011640
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011641 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011642 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011643 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011644
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011645 intel_frontbuffer_flip_prepare(dev,
11646 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011647
Jesse Barnese5510fa2010-07-01 16:48:37 -070011648 trace_i915_flip_request(intel_crtc->plane, obj);
11649
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011650 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011651
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011652cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011653 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011654cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011655 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011656 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011657 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011658 mutex_unlock(&dev->struct_mutex);
11659cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011660 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011661 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011662
Chris Wilson89ed88b2015-02-16 14:31:49 +000011663 drm_gem_object_unreference_unlocked(&obj->base);
11664 drm_framebuffer_unreference(work->old_fb);
11665
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011666 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011667 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011668 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011669
Daniel Vetter87b6b102014-05-15 15:33:46 +020011670 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011671free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011672 kfree(work);
11673
Chris Wilsonf900db42014-02-20 09:26:13 +000011674 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011675 struct drm_atomic_state *state;
11676 struct drm_plane_state *plane_state;
11677
Chris Wilsonf900db42014-02-20 09:26:13 +000011678out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011679 state = drm_atomic_state_alloc(dev);
11680 if (!state)
11681 return -ENOMEM;
11682 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11683
11684retry:
11685 plane_state = drm_atomic_get_plane_state(state, primary);
11686 ret = PTR_ERR_OR_ZERO(plane_state);
11687 if (!ret) {
11688 drm_atomic_set_fb_for_plane(plane_state, fb);
11689
11690 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11691 if (!ret)
11692 ret = drm_atomic_commit(state);
11693 }
11694
11695 if (ret == -EDEADLK) {
11696 drm_modeset_backoff(state->acquire_ctx);
11697 drm_atomic_state_clear(state);
11698 goto retry;
11699 }
11700
11701 if (ret)
11702 drm_atomic_state_free(state);
11703
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011704 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011705 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011706 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011707 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011708 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011709 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011710 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011711}
11712
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011713
11714/**
11715 * intel_wm_need_update - Check whether watermarks need updating
11716 * @plane: drm plane
11717 * @state: new plane state
11718 *
11719 * Check current plane state versus the new one to determine whether
11720 * watermarks need to be recalculated.
11721 *
11722 * Returns true or false.
11723 */
11724static bool intel_wm_need_update(struct drm_plane *plane,
11725 struct drm_plane_state *state)
11726{
Matt Roperd21fbe82015-09-24 15:53:12 -070011727 struct intel_plane_state *new = to_intel_plane_state(state);
11728 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11729
11730 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011731 if (new->visible != cur->visible)
11732 return true;
11733
11734 if (!cur->base.fb || !new->base.fb)
11735 return false;
11736
11737 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11738 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011739 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11740 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11741 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11742 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011743 return true;
11744
11745 return false;
11746}
11747
Matt Roperd21fbe82015-09-24 15:53:12 -070011748static bool needs_scaling(struct intel_plane_state *state)
11749{
11750 int src_w = drm_rect_width(&state->src) >> 16;
11751 int src_h = drm_rect_height(&state->src) >> 16;
11752 int dst_w = drm_rect_width(&state->dst);
11753 int dst_h = drm_rect_height(&state->dst);
11754
11755 return (src_w != dst_w || src_h != dst_h);
11756}
11757
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011758int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11759 struct drm_plane_state *plane_state)
11760{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011761 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011762 struct drm_crtc *crtc = crtc_state->crtc;
11763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11764 struct drm_plane *plane = plane_state->plane;
11765 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011766 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011767 struct intel_plane_state *old_plane_state =
11768 to_intel_plane_state(plane->state);
11769 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011770 bool mode_changed = needs_modeset(crtc_state);
11771 bool was_crtc_enabled = crtc->state->active;
11772 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011773 bool turn_off, turn_on, visible, was_visible;
11774 struct drm_framebuffer *fb = plane_state->fb;
11775
11776 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11777 plane->type != DRM_PLANE_TYPE_CURSOR) {
11778 ret = skl_update_scaler_plane(
11779 to_intel_crtc_state(crtc_state),
11780 to_intel_plane_state(plane_state));
11781 if (ret)
11782 return ret;
11783 }
11784
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011785 was_visible = old_plane_state->visible;
11786 visible = to_intel_plane_state(plane_state)->visible;
11787
11788 if (!was_crtc_enabled && WARN_ON(was_visible))
11789 was_visible = false;
11790
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011791 /*
11792 * Visibility is calculated as if the crtc was on, but
11793 * after scaler setup everything depends on it being off
11794 * when the crtc isn't active.
11795 */
11796 if (!is_crtc_enabled)
11797 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011798
11799 if (!was_visible && !visible)
11800 return 0;
11801
Maarten Lankhorste8861672016-02-24 11:24:26 +010011802 if (fb != old_plane_state->base.fb)
11803 pipe_config->fb_changed = true;
11804
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011805 turn_off = was_visible && (!visible || mode_changed);
11806 turn_on = visible && (!was_visible || mode_changed);
11807
11808 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11809 plane->base.id, fb ? fb->base.id : -1);
11810
11811 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11812 plane->base.id, was_visible, visible,
11813 turn_off, turn_on, mode_changed);
11814
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011815 if (turn_on) {
11816 pipe_config->update_wm_pre = true;
11817
11818 /* must disable cxsr around plane enable/disable */
11819 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11820 pipe_config->disable_cxsr = true;
11821 } else if (turn_off) {
11822 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011823
Ville Syrjälä852eb002015-06-24 22:00:07 +030011824 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011825 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011826 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011827 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011828 /* FIXME bollocks */
11829 pipe_config->update_wm_pre = true;
11830 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011831 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011832
Matt Ropered4a6a72016-02-23 17:20:13 -080011833 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011834 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11835 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011836 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11837
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011838 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011839 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011840
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011841 /*
11842 * WaCxSRDisabledForSpriteScaling:ivb
11843 *
11844 * cstate->update_wm was already set above, so this flag will
11845 * take effect when we commit and program watermarks.
11846 */
11847 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11848 needs_scaling(to_intel_plane_state(plane_state)) &&
11849 !needs_scaling(old_plane_state))
11850 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011851
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011852 return 0;
11853}
11854
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011855static bool encoders_cloneable(const struct intel_encoder *a,
11856 const struct intel_encoder *b)
11857{
11858 /* masks could be asymmetric, so check both ways */
11859 return a == b || (a->cloneable & (1 << b->type) &&
11860 b->cloneable & (1 << a->type));
11861}
11862
11863static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11864 struct intel_crtc *crtc,
11865 struct intel_encoder *encoder)
11866{
11867 struct intel_encoder *source_encoder;
11868 struct drm_connector *connector;
11869 struct drm_connector_state *connector_state;
11870 int i;
11871
11872 for_each_connector_in_state(state, connector, connector_state, i) {
11873 if (connector_state->crtc != &crtc->base)
11874 continue;
11875
11876 source_encoder =
11877 to_intel_encoder(connector_state->best_encoder);
11878 if (!encoders_cloneable(encoder, source_encoder))
11879 return false;
11880 }
11881
11882 return true;
11883}
11884
11885static bool check_encoder_cloning(struct drm_atomic_state *state,
11886 struct intel_crtc *crtc)
11887{
11888 struct intel_encoder *encoder;
11889 struct drm_connector *connector;
11890 struct drm_connector_state *connector_state;
11891 int i;
11892
11893 for_each_connector_in_state(state, connector, connector_state, i) {
11894 if (connector_state->crtc != &crtc->base)
11895 continue;
11896
11897 encoder = to_intel_encoder(connector_state->best_encoder);
11898 if (!check_single_encoder_cloning(state, crtc, encoder))
11899 return false;
11900 }
11901
11902 return true;
11903}
11904
11905static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11906 struct drm_crtc_state *crtc_state)
11907{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011908 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011909 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011911 struct intel_crtc_state *pipe_config =
11912 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011913 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011914 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011915 bool mode_changed = needs_modeset(crtc_state);
11916
11917 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11918 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11919 return -EINVAL;
11920 }
11921
Ville Syrjälä852eb002015-06-24 22:00:07 +030011922 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011923 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011924
Maarten Lankhorstad421372015-06-15 12:33:42 +020011925 if (mode_changed && crtc_state->enable &&
11926 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011927 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011928 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11929 pipe_config);
11930 if (ret)
11931 return ret;
11932 }
11933
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011934 if (crtc_state->color_mgmt_changed) {
11935 ret = intel_color_check(crtc, crtc_state);
11936 if (ret)
11937 return ret;
11938 }
11939
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011940 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011941 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011942 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011943 if (ret) {
11944 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011945 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011946 }
11947 }
11948
11949 if (dev_priv->display.compute_intermediate_wm &&
11950 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11951 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11952 return 0;
11953
11954 /*
11955 * Calculate 'intermediate' watermarks that satisfy both the
11956 * old state and the new state. We can program these
11957 * immediately.
11958 */
11959 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11960 intel_crtc,
11961 pipe_config);
11962 if (ret) {
11963 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11964 return ret;
11965 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011966 }
11967
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011968 if (INTEL_INFO(dev)->gen >= 9) {
11969 if (mode_changed)
11970 ret = skl_update_scaler_crtc(pipe_config);
11971
11972 if (!ret)
11973 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11974 pipe_config);
11975 }
11976
11977 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011978}
11979
Jani Nikula65b38e02015-04-13 11:26:56 +030011980static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011981 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080011982 .atomic_begin = intel_begin_crtc_commit,
11983 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011984 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011985};
11986
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011987static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11988{
11989 struct intel_connector *connector;
11990
11991 for_each_intel_connector(dev, connector) {
11992 if (connector->base.encoder) {
11993 connector->base.state->best_encoder =
11994 connector->base.encoder;
11995 connector->base.state->crtc =
11996 connector->base.encoder->crtc;
11997 } else {
11998 connector->base.state->best_encoder = NULL;
11999 connector->base.state->crtc = NULL;
12000 }
12001 }
12002}
12003
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012004static void
Robin Schroereba905b2014-05-18 02:24:50 +020012005connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012006 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012007{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012008 int bpp = pipe_config->pipe_bpp;
12009
12010 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12011 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012012 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012013
12014 /* Don't use an invalid EDID bpc value */
12015 if (connector->base.display_info.bpc &&
12016 connector->base.display_info.bpc * 3 < bpp) {
12017 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12018 bpp, connector->base.display_info.bpc*3);
12019 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12020 }
12021
Jani Nikula013dd9e2016-01-13 16:35:20 +020012022 /* Clamp bpp to default limit on screens without EDID 1.4 */
12023 if (connector->base.display_info.bpc == 0) {
12024 int type = connector->base.connector_type;
12025 int clamp_bpp = 24;
12026
12027 /* Fall back to 18 bpp when DP sink capability is unknown. */
12028 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12029 type == DRM_MODE_CONNECTOR_eDP)
12030 clamp_bpp = 18;
12031
12032 if (bpp > clamp_bpp) {
12033 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12034 bpp, clamp_bpp);
12035 pipe_config->pipe_bpp = clamp_bpp;
12036 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012037 }
12038}
12039
12040static int
12041compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012042 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012043{
12044 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012045 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012046 struct drm_connector *connector;
12047 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012048 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012049
Wayne Boyer666a4532015-12-09 12:29:35 -080012050 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012051 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012052 else if (INTEL_INFO(dev)->gen >= 5)
12053 bpp = 12*3;
12054 else
12055 bpp = 8*3;
12056
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012057
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012058 pipe_config->pipe_bpp = bpp;
12059
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012060 state = pipe_config->base.state;
12061
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012062 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012063 for_each_connector_in_state(state, connector, connector_state, i) {
12064 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012065 continue;
12066
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012067 connected_sink_compute_bpp(to_intel_connector(connector),
12068 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012069 }
12070
12071 return bpp;
12072}
12073
Daniel Vetter644db712013-09-19 14:53:58 +020012074static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12075{
12076 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12077 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012078 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012079 mode->crtc_hdisplay, mode->crtc_hsync_start,
12080 mode->crtc_hsync_end, mode->crtc_htotal,
12081 mode->crtc_vdisplay, mode->crtc_vsync_start,
12082 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12083}
12084
Daniel Vetterc0b03412013-05-28 12:05:54 +020012085static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012086 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012087 const char *context)
12088{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012089 struct drm_device *dev = crtc->base.dev;
12090 struct drm_plane *plane;
12091 struct intel_plane *intel_plane;
12092 struct intel_plane_state *state;
12093 struct drm_framebuffer *fb;
12094
12095 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12096 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012097
Jani Nikulada205632016-03-15 21:51:10 +020012098 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012099 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12100 pipe_config->pipe_bpp, pipe_config->dither);
12101 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12102 pipe_config->has_pch_encoder,
12103 pipe_config->fdi_lanes,
12104 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12105 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12106 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012107 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012108 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012109 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012110 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12111 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12112 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012113
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012114 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012115 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012116 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012117 pipe_config->dp_m2_n2.gmch_m,
12118 pipe_config->dp_m2_n2.gmch_n,
12119 pipe_config->dp_m2_n2.link_m,
12120 pipe_config->dp_m2_n2.link_n,
12121 pipe_config->dp_m2_n2.tu);
12122
Daniel Vetter55072d12014-11-20 16:10:28 +010012123 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12124 pipe_config->has_audio,
12125 pipe_config->has_infoframe);
12126
Daniel Vetterc0b03412013-05-28 12:05:54 +020012127 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012128 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012129 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012130 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12131 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012132 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012133 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12134 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012135 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12136 crtc->num_scalers,
12137 pipe_config->scaler_state.scaler_users,
12138 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012139 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12140 pipe_config->gmch_pfit.control,
12141 pipe_config->gmch_pfit.pgm_ratios,
12142 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012143 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012144 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012145 pipe_config->pch_pfit.size,
12146 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012147 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012148 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012149
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012150 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012151 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012152 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012153 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012154 pipe_config->ddi_pll_sel,
12155 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012156 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012157 pipe_config->dpll_hw_state.pll0,
12158 pipe_config->dpll_hw_state.pll1,
12159 pipe_config->dpll_hw_state.pll2,
12160 pipe_config->dpll_hw_state.pll3,
12161 pipe_config->dpll_hw_state.pll6,
12162 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012163 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012164 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012165 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012166 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012167 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12168 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12169 pipe_config->ddi_pll_sel,
12170 pipe_config->dpll_hw_state.ctrl1,
12171 pipe_config->dpll_hw_state.cfgcr1,
12172 pipe_config->dpll_hw_state.cfgcr2);
12173 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012174 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012175 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012176 pipe_config->dpll_hw_state.wrpll,
12177 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012178 } else {
12179 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12180 "fp0: 0x%x, fp1: 0x%x\n",
12181 pipe_config->dpll_hw_state.dpll,
12182 pipe_config->dpll_hw_state.dpll_md,
12183 pipe_config->dpll_hw_state.fp0,
12184 pipe_config->dpll_hw_state.fp1);
12185 }
12186
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012187 DRM_DEBUG_KMS("planes on this crtc\n");
12188 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12189 intel_plane = to_intel_plane(plane);
12190 if (intel_plane->pipe != crtc->pipe)
12191 continue;
12192
12193 state = to_intel_plane_state(plane->state);
12194 fb = state->base.fb;
12195 if (!fb) {
12196 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12197 "disabled, scaler_id = %d\n",
12198 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12199 plane->base.id, intel_plane->pipe,
12200 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12201 drm_plane_index(plane), state->scaler_id);
12202 continue;
12203 }
12204
12205 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12206 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12207 plane->base.id, intel_plane->pipe,
12208 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12209 drm_plane_index(plane));
12210 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12211 fb->base.id, fb->width, fb->height, fb->pixel_format);
12212 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12213 state->scaler_id,
12214 state->src.x1 >> 16, state->src.y1 >> 16,
12215 drm_rect_width(&state->src) >> 16,
12216 drm_rect_height(&state->src) >> 16,
12217 state->dst.x1, state->dst.y1,
12218 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12219 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012220}
12221
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012222static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012223{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012224 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012225 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012226 unsigned int used_ports = 0;
12227
12228 /*
12229 * Walk the connector list instead of the encoder
12230 * list to detect the problem on ddi platforms
12231 * where there's just one encoder per digital port.
12232 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012233 drm_for_each_connector(connector, dev) {
12234 struct drm_connector_state *connector_state;
12235 struct intel_encoder *encoder;
12236
12237 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12238 if (!connector_state)
12239 connector_state = connector->state;
12240
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012241 if (!connector_state->best_encoder)
12242 continue;
12243
12244 encoder = to_intel_encoder(connector_state->best_encoder);
12245
12246 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012247
12248 switch (encoder->type) {
12249 unsigned int port_mask;
12250 case INTEL_OUTPUT_UNKNOWN:
12251 if (WARN_ON(!HAS_DDI(dev)))
12252 break;
12253 case INTEL_OUTPUT_DISPLAYPORT:
12254 case INTEL_OUTPUT_HDMI:
12255 case INTEL_OUTPUT_EDP:
12256 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12257
12258 /* the same port mustn't appear more than once */
12259 if (used_ports & port_mask)
12260 return false;
12261
12262 used_ports |= port_mask;
12263 default:
12264 break;
12265 }
12266 }
12267
12268 return true;
12269}
12270
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012271static void
12272clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12273{
12274 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012275 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012276 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012277 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012278 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012279 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012280
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012281 /* FIXME: before the switch to atomic started, a new pipe_config was
12282 * kzalloc'd. Code that depends on any field being zero should be
12283 * fixed, so that the crtc_state can be safely duplicated. For now,
12284 * only fields that are know to not cause problems are preserved. */
12285
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012286 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012287 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012288 shared_dpll = crtc_state->shared_dpll;
12289 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012290 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012291 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012292
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012293 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012294
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012295 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012296 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012297 crtc_state->shared_dpll = shared_dpll;
12298 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012299 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012300 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012301}
12302
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012303static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012304intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012305 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012306{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012307 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012308 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012309 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012310 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012311 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012312 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012313 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012314
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012315 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012316
Daniel Vettere143a212013-07-04 12:01:15 +020012317 pipe_config->cpu_transcoder =
12318 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012319
Imre Deak2960bc92013-07-30 13:36:32 +030012320 /*
12321 * Sanitize sync polarity flags based on requested ones. If neither
12322 * positive or negative polarity is requested, treat this as meaning
12323 * negative polarity.
12324 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012325 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012326 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012327 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012328
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012329 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012330 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012331 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012332
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012333 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12334 pipe_config);
12335 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012336 goto fail;
12337
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012338 /*
12339 * Determine the real pipe dimensions. Note that stereo modes can
12340 * increase the actual pipe size due to the frame doubling and
12341 * insertion of additional space for blanks between the frame. This
12342 * is stored in the crtc timings. We use the requested mode to do this
12343 * computation to clearly distinguish it from the adjusted mode, which
12344 * can be changed by the connectors in the below retry loop.
12345 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012346 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012347 &pipe_config->pipe_src_w,
12348 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012349
Daniel Vettere29c22c2013-02-21 00:00:16 +010012350encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012351 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012352 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012353 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012354
Daniel Vetter135c81b2013-07-21 21:37:09 +020012355 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012356 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12357 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012358
Daniel Vetter7758a112012-07-08 19:40:39 +020012359 /* Pass our mode to the connectors and the CRTC to give them a chance to
12360 * adjust it according to limitations or connector properties, and also
12361 * a chance to reject the mode entirely.
12362 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012363 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012364 if (connector_state->crtc != crtc)
12365 continue;
12366
12367 encoder = to_intel_encoder(connector_state->best_encoder);
12368
Daniel Vetterefea6e82013-07-21 21:36:59 +020012369 if (!(encoder->compute_config(encoder, pipe_config))) {
12370 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012371 goto fail;
12372 }
12373 }
12374
Daniel Vetterff9a6752013-06-01 17:16:21 +020012375 /* Set default port clock if not overwritten by the encoder. Needs to be
12376 * done afterwards in case the encoder adjusts the mode. */
12377 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012378 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012379 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012380
Daniel Vettera43f6e02013-06-07 23:10:32 +020012381 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012382 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012383 DRM_DEBUG_KMS("CRTC fixup failed\n");
12384 goto fail;
12385 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012386
12387 if (ret == RETRY) {
12388 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12389 ret = -EINVAL;
12390 goto fail;
12391 }
12392
12393 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12394 retry = false;
12395 goto encoder_retry;
12396 }
12397
Daniel Vettere8fa4272015-08-12 11:43:34 +020012398 /* Dithering seems to not pass-through bits correctly when it should, so
12399 * only enable it on 6bpc panels. */
12400 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012401 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012402 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012403
Daniel Vetter7758a112012-07-08 19:40:39 +020012404fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012405 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012406}
12407
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012408static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012409intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012410{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012411 struct drm_crtc *crtc;
12412 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012413 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012414
Ville Syrjälä76688512014-01-10 11:28:06 +020012415 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012416 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012417 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012418
12419 /* Update hwmode for vblank functions */
12420 if (crtc->state->active)
12421 crtc->hwmode = crtc->state->adjusted_mode;
12422 else
12423 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012424
12425 /*
12426 * Update legacy state to satisfy fbc code. This can
12427 * be removed when fbc uses the atomic state.
12428 */
12429 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12430 struct drm_plane_state *plane_state = crtc->primary->state;
12431
12432 crtc->primary->fb = plane_state->fb;
12433 crtc->x = plane_state->src_x >> 16;
12434 crtc->y = plane_state->src_y >> 16;
12435 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012436 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012437}
12438
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012439static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012440{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012441 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012442
12443 if (clock1 == clock2)
12444 return true;
12445
12446 if (!clock1 || !clock2)
12447 return false;
12448
12449 diff = abs(clock1 - clock2);
12450
12451 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12452 return true;
12453
12454 return false;
12455}
12456
Daniel Vetter25c5b262012-07-08 22:08:04 +020012457#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12458 list_for_each_entry((intel_crtc), \
12459 &(dev)->mode_config.crtc_list, \
12460 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012461 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012462
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012463static bool
12464intel_compare_m_n(unsigned int m, unsigned int n,
12465 unsigned int m2, unsigned int n2,
12466 bool exact)
12467{
12468 if (m == m2 && n == n2)
12469 return true;
12470
12471 if (exact || !m || !n || !m2 || !n2)
12472 return false;
12473
12474 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12475
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012476 if (n > n2) {
12477 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012478 m2 <<= 1;
12479 n2 <<= 1;
12480 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012481 } else if (n < n2) {
12482 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012483 m <<= 1;
12484 n <<= 1;
12485 }
12486 }
12487
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012488 if (n != n2)
12489 return false;
12490
12491 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012492}
12493
12494static bool
12495intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12496 struct intel_link_m_n *m2_n2,
12497 bool adjust)
12498{
12499 if (m_n->tu == m2_n2->tu &&
12500 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12501 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12502 intel_compare_m_n(m_n->link_m, m_n->link_n,
12503 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12504 if (adjust)
12505 *m2_n2 = *m_n;
12506
12507 return true;
12508 }
12509
12510 return false;
12511}
12512
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012513static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012514intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012515 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516 struct intel_crtc_state *pipe_config,
12517 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012518{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519 bool ret = true;
12520
12521#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12522 do { \
12523 if (!adjust) \
12524 DRM_ERROR(fmt, ##__VA_ARGS__); \
12525 else \
12526 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12527 } while (0)
12528
Daniel Vetter66e985c2013-06-05 13:34:20 +020012529#define PIPE_CONF_CHECK_X(name) \
12530 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012531 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012532 "(expected 0x%08x, found 0x%08x)\n", \
12533 current_config->name, \
12534 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012535 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012536 }
12537
Daniel Vetter08a24032013-04-19 11:25:34 +020012538#define PIPE_CONF_CHECK_I(name) \
12539 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012540 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012541 "(expected %i, found %i)\n", \
12542 current_config->name, \
12543 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012544 ret = false; \
12545 }
12546
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012547#define PIPE_CONF_CHECK_P(name) \
12548 if (current_config->name != pipe_config->name) { \
12549 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12550 "(expected %p, found %p)\n", \
12551 current_config->name, \
12552 pipe_config->name); \
12553 ret = false; \
12554 }
12555
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556#define PIPE_CONF_CHECK_M_N(name) \
12557 if (!intel_compare_link_m_n(&current_config->name, \
12558 &pipe_config->name,\
12559 adjust)) { \
12560 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12561 "(expected tu %i gmch %i/%i link %i/%i, " \
12562 "found tu %i, gmch %i/%i link %i/%i)\n", \
12563 current_config->name.tu, \
12564 current_config->name.gmch_m, \
12565 current_config->name.gmch_n, \
12566 current_config->name.link_m, \
12567 current_config->name.link_n, \
12568 pipe_config->name.tu, \
12569 pipe_config->name.gmch_m, \
12570 pipe_config->name.gmch_n, \
12571 pipe_config->name.link_m, \
12572 pipe_config->name.link_n); \
12573 ret = false; \
12574 }
12575
Daniel Vetter55c561a2016-03-30 11:34:36 +020012576/* This is required for BDW+ where there is only one set of registers for
12577 * switching between high and low RR.
12578 * This macro can be used whenever a comparison has to be made between one
12579 * hw state and multiple sw state variables.
12580 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012581#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12582 if (!intel_compare_link_m_n(&current_config->name, \
12583 &pipe_config->name, adjust) && \
12584 !intel_compare_link_m_n(&current_config->alt_name, \
12585 &pipe_config->name, adjust)) { \
12586 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12587 "(expected tu %i gmch %i/%i link %i/%i, " \
12588 "or tu %i gmch %i/%i link %i/%i, " \
12589 "found tu %i, gmch %i/%i link %i/%i)\n", \
12590 current_config->name.tu, \
12591 current_config->name.gmch_m, \
12592 current_config->name.gmch_n, \
12593 current_config->name.link_m, \
12594 current_config->name.link_n, \
12595 current_config->alt_name.tu, \
12596 current_config->alt_name.gmch_m, \
12597 current_config->alt_name.gmch_n, \
12598 current_config->alt_name.link_m, \
12599 current_config->alt_name.link_n, \
12600 pipe_config->name.tu, \
12601 pipe_config->name.gmch_m, \
12602 pipe_config->name.gmch_n, \
12603 pipe_config->name.link_m, \
12604 pipe_config->name.link_n); \
12605 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012606 }
12607
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012608#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12609 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012610 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012611 "(expected %i, found %i)\n", \
12612 current_config->name & (mask), \
12613 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012614 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012615 }
12616
Ville Syrjälä5e550652013-09-06 23:29:07 +030012617#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12618 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012619 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012620 "(expected %i, found %i)\n", \
12621 current_config->name, \
12622 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012623 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012624 }
12625
Daniel Vetterbb760062013-06-06 14:55:52 +020012626#define PIPE_CONF_QUIRK(quirk) \
12627 ((current_config->quirks | pipe_config->quirks) & (quirk))
12628
Daniel Vettereccb1402013-05-22 00:50:22 +020012629 PIPE_CONF_CHECK_I(cpu_transcoder);
12630
Daniel Vetter08a24032013-04-19 11:25:34 +020012631 PIPE_CONF_CHECK_I(has_pch_encoder);
12632 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012633 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012634
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012635 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012636 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012637
12638 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012639 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012640
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012641 if (current_config->has_drrs)
12642 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12643 } else
12644 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012645
Jani Nikulaa65347b2015-11-27 12:21:46 +020012646 PIPE_CONF_CHECK_I(has_dsi_encoder);
12647
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012648 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12649 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12650 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12651 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12652 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12653 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012654
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012655 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12656 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12657 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12658 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012661
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012662 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012663 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012664 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012665 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012666 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012667 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012668
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012669 PIPE_CONF_CHECK_I(has_audio);
12670
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012671 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012672 DRM_MODE_FLAG_INTERLACE);
12673
Daniel Vetterbb760062013-06-06 14:55:52 +020012674 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012675 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012676 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012677 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012678 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012679 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012680 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012681 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012682 DRM_MODE_FLAG_NVSYNC);
12683 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012684
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012685 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012686 /* pfit ratios are autocomputed by the hw on gen4+ */
12687 if (INTEL_INFO(dev)->gen < 4)
12688 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012689 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012690
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012691 if (!adjust) {
12692 PIPE_CONF_CHECK_I(pipe_src_w);
12693 PIPE_CONF_CHECK_I(pipe_src_h);
12694
12695 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12696 if (current_config->pch_pfit.enabled) {
12697 PIPE_CONF_CHECK_X(pch_pfit.pos);
12698 PIPE_CONF_CHECK_X(pch_pfit.size);
12699 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012700
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012701 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12702 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012703
Jesse Barnese59150d2014-01-07 13:30:45 -080012704 /* BDW+ don't expose a synchronous way to read the state */
12705 if (IS_HASWELL(dev))
12706 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012707
Ville Syrjälä282740f2013-09-04 18:30:03 +030012708 PIPE_CONF_CHECK_I(double_wide);
12709
Daniel Vetter26804af2014-06-25 22:01:55 +030012710 PIPE_CONF_CHECK_X(ddi_pll_sel);
12711
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012712 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012713 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012714 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012715 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12716 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012717 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012718 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012719 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12720 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12721 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012722
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012723 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12724 PIPE_CONF_CHECK_I(pipe_bpp);
12725
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012726 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012727 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012728
Daniel Vetter66e985c2013-06-05 13:34:20 +020012729#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012730#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012731#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012732#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012733#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012734#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012735#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012736
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012737 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012738}
12739
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012740static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12741 const struct intel_crtc_state *pipe_config)
12742{
12743 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012744 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012745 &pipe_config->fdi_m_n);
12746 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12747
12748 /*
12749 * FDI already provided one idea for the dotclock.
12750 * Yell if the encoder disagrees.
12751 */
12752 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12753 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12754 fdi_dotclock, dotclock);
12755 }
12756}
12757
Damien Lespiau08db6652014-11-04 17:06:52 +000012758static void check_wm_state(struct drm_device *dev)
12759{
12760 struct drm_i915_private *dev_priv = dev->dev_private;
12761 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12762 struct intel_crtc *intel_crtc;
12763 int plane;
12764
12765 if (INTEL_INFO(dev)->gen < 9)
12766 return;
12767
12768 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12769 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12770
12771 for_each_intel_crtc(dev, intel_crtc) {
12772 struct skl_ddb_entry *hw_entry, *sw_entry;
12773 const enum pipe pipe = intel_crtc->pipe;
12774
12775 if (!intel_crtc->active)
12776 continue;
12777
12778 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012779 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012780 hw_entry = &hw_ddb.plane[pipe][plane];
12781 sw_entry = &sw_ddb->plane[pipe][plane];
12782
12783 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12784 continue;
12785
12786 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12787 "(expected (%u,%u), found (%u,%u))\n",
12788 pipe_name(pipe), plane + 1,
12789 sw_entry->start, sw_entry->end,
12790 hw_entry->start, hw_entry->end);
12791 }
12792
12793 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012794 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12795 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012796
12797 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12798 continue;
12799
12800 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12801 "(expected (%u,%u), found (%u,%u))\n",
12802 pipe_name(pipe),
12803 sw_entry->start, sw_entry->end,
12804 hw_entry->start, hw_entry->end);
12805 }
12806}
12807
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012808static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012809check_connector_state(struct drm_device *dev,
12810 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012811{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012812 struct drm_connector_state *old_conn_state;
12813 struct drm_connector *connector;
12814 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012815
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012816 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12817 struct drm_encoder *encoder = connector->encoder;
12818 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012819
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820 /* This also checks the encoder/connector hw state with the
12821 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012822 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012823
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012824 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012825 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012826 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012827}
12828
12829static void
12830check_encoder_state(struct drm_device *dev)
12831{
12832 struct intel_encoder *encoder;
12833 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012834
Damien Lespiaub2784e12014-08-05 11:29:37 +010012835 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012836 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012837 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012838
12839 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12840 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012841 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012842
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012843 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012844 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012845 continue;
12846 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012847
12848 I915_STATE_WARN(connector->base.state->crtc !=
12849 encoder->base.crtc,
12850 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012851 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012852
Rob Clarke2c719b2014-12-15 13:56:32 -050012853 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854 "encoder's enabled state mismatch "
12855 "(expected %i, found %i)\n",
12856 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012857
12858 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012859 bool active;
12860
12861 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012862 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012863 "encoder detached but still enabled on pipe %c.\n",
12864 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012865 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012866 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012867}
12868
12869static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012870check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012871{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012872 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012873 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012874 struct drm_crtc_state *old_crtc_state;
12875 struct drm_crtc *crtc;
12876 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012877
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012878 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12880 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012881 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012882
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012883 if (!needs_modeset(crtc->state) &&
12884 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012885 continue;
12886
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012887 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12888 pipe_config = to_intel_crtc_state(old_crtc_state);
12889 memset(pipe_config, 0, sizeof(*pipe_config));
12890 pipe_config->base.crtc = crtc;
12891 pipe_config->base.state = old_state;
12892
12893 DRM_DEBUG_KMS("[CRTC:%d]\n",
12894 crtc->base.id);
12895
12896 active = dev_priv->display.get_pipe_config(intel_crtc,
12897 pipe_config);
12898
12899 /* hw state is inconsistent with the pipe quirk */
12900 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12901 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12902 active = crtc->state->active;
12903
12904 I915_STATE_WARN(crtc->state->active != active,
12905 "crtc active state doesn't match with hw state "
12906 "(expected %i, found %i)\n", crtc->state->active, active);
12907
12908 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12909 "transitional active state does not match atomic hw state "
12910 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12911
12912 for_each_encoder_on_crtc(dev, crtc, encoder) {
12913 enum pipe pipe;
12914
12915 active = encoder->get_hw_state(encoder, &pipe);
12916 I915_STATE_WARN(active != crtc->state->active,
12917 "[ENCODER:%i] active %i with crtc active %i\n",
12918 encoder->base.base.id, active, crtc->state->active);
12919
12920 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12921 "Encoder connected to wrong pipe %c\n",
12922 pipe_name(pipe));
12923
12924 if (active)
12925 encoder->get_config(encoder, pipe_config);
12926 }
12927
12928 if (!crtc->state->active)
12929 continue;
12930
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012931 intel_pipe_config_sanity_check(dev_priv, pipe_config);
12932
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012933 sw_config = to_intel_crtc_state(crtc->state);
12934 if (!intel_pipe_config_compare(dev, sw_config,
12935 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012936 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012937 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012938 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012939 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012940 "[sw state]");
12941 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012942 }
12943}
12944
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012945static void
12946check_shared_dpll_state(struct drm_device *dev)
12947{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012948 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012949 struct intel_crtc *crtc;
12950 struct intel_dpll_hw_state dpll_hw_state;
12951 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012952
12953 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012954 struct intel_shared_dpll *pll =
12955 intel_get_shared_dpll_by_id(dev_priv, i);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012956 unsigned enabled_crtcs = 0, active_crtcs = 0;
Daniel Vetter53589012013-06-05 13:34:16 +020012957 bool active;
12958
12959 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12960
12961 DRM_DEBUG_KMS("%s\n", pll->name);
12962
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020012963 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020012964
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012965 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12966 "more active pll users than references: %x vs %x\n",
12967 pll->active_mask, pll->config.crtc_mask);
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020012968
12969 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012970 I915_STATE_WARN(!pll->on && pll->active_mask,
12971 "pll in active use but not on in sw tracking\n");
12972 I915_STATE_WARN(pll->on && !pll->active_mask,
12973 "pll is on but not used by any active crtc\n");
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020012974 I915_STATE_WARN(pll->on != active,
12975 "pll on state mismatch (expected %i, found %i)\n",
12976 pll->on, active);
12977 }
Daniel Vetter53589012013-06-05 13:34:16 +020012978
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012979 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012980 if (crtc->base.state->enable && crtc->config->shared_dpll == pll)
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012981 enabled_crtcs |= 1 << drm_crtc_index(&crtc->base);
12982 if (crtc->base.state->active && crtc->config->shared_dpll == pll)
12983 active_crtcs |= 1 << drm_crtc_index(&crtc->base);
Daniel Vetter53589012013-06-05 13:34:16 +020012984 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012985
12986 I915_STATE_WARN(pll->active_mask != active_crtcs,
12987 "pll active crtcs mismatch (expected %x, found %x)\n",
12988 pll->active_mask, active_crtcs);
12989 I915_STATE_WARN(pll->config.crtc_mask != enabled_crtcs,
12990 "pll enabled crtcs mismatch (expected %x, found %x)\n",
12991 pll->config.crtc_mask, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012992
Rob Clarke2c719b2014-12-15 13:56:32 -050012993 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012994 sizeof(dpll_hw_state)),
12995 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012996 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012997}
12998
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012999static void
13000intel_modeset_check_state(struct drm_device *dev,
13001 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013002{
Damien Lespiau08db6652014-11-04 17:06:52 +000013003 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013004 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013005 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013006 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013007 check_shared_dpll_state(dev);
13008}
13009
Ville Syrjälä80715b22014-05-15 20:23:23 +030013010static void update_scanline_offset(struct intel_crtc *crtc)
13011{
13012 struct drm_device *dev = crtc->base.dev;
13013
13014 /*
13015 * The scanline counter increments at the leading edge of hsync.
13016 *
13017 * On most platforms it starts counting from vtotal-1 on the
13018 * first active line. That means the scanline counter value is
13019 * always one less than what we would expect. Ie. just after
13020 * start of vblank, which also occurs at start of hsync (on the
13021 * last active line), the scanline counter will read vblank_start-1.
13022 *
13023 * On gen2 the scanline counter starts counting from 1 instead
13024 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13025 * to keep the value positive), instead of adding one.
13026 *
13027 * On HSW+ the behaviour of the scanline counter depends on the output
13028 * type. For DP ports it behaves like most other platforms, but on HDMI
13029 * there's an extra 1 line difference. So we need to add two instead of
13030 * one to the value.
13031 */
13032 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013033 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013034 int vtotal;
13035
Ville Syrjälä124abe02015-09-08 13:40:45 +030013036 vtotal = adjusted_mode->crtc_vtotal;
13037 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013038 vtotal /= 2;
13039
13040 crtc->scanline_offset = vtotal - 1;
13041 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013042 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013043 crtc->scanline_offset = 2;
13044 } else
13045 crtc->scanline_offset = 1;
13046}
13047
Maarten Lankhorstad421372015-06-15 12:33:42 +020013048static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013049{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013050 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013051 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013052 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013053 struct drm_crtc *crtc;
13054 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013055 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013056
13057 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013058 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013059
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013060 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013062 struct intel_shared_dpll *old_dpll =
13063 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013064
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013065 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013066 continue;
13067
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013068 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013069
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013070 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013071 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013072
Maarten Lankhorstad421372015-06-15 12:33:42 +020013073 if (!shared_dpll)
13074 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13075
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013076 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013077 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013078}
13079
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013080/*
13081 * This implements the workaround described in the "notes" section of the mode
13082 * set sequence documentation. When going from no pipes or single pipe to
13083 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13084 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13085 */
13086static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13087{
13088 struct drm_crtc_state *crtc_state;
13089 struct intel_crtc *intel_crtc;
13090 struct drm_crtc *crtc;
13091 struct intel_crtc_state *first_crtc_state = NULL;
13092 struct intel_crtc_state *other_crtc_state = NULL;
13093 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13094 int i;
13095
13096 /* look at all crtc's that are going to be enabled in during modeset */
13097 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13098 intel_crtc = to_intel_crtc(crtc);
13099
13100 if (!crtc_state->active || !needs_modeset(crtc_state))
13101 continue;
13102
13103 if (first_crtc_state) {
13104 other_crtc_state = to_intel_crtc_state(crtc_state);
13105 break;
13106 } else {
13107 first_crtc_state = to_intel_crtc_state(crtc_state);
13108 first_pipe = intel_crtc->pipe;
13109 }
13110 }
13111
13112 /* No workaround needed? */
13113 if (!first_crtc_state)
13114 return 0;
13115
13116 /* w/a possibly needed, check how many crtc's are already enabled. */
13117 for_each_intel_crtc(state->dev, intel_crtc) {
13118 struct intel_crtc_state *pipe_config;
13119
13120 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13121 if (IS_ERR(pipe_config))
13122 return PTR_ERR(pipe_config);
13123
13124 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13125
13126 if (!pipe_config->base.active ||
13127 needs_modeset(&pipe_config->base))
13128 continue;
13129
13130 /* 2 or more enabled crtcs means no need for w/a */
13131 if (enabled_pipe != INVALID_PIPE)
13132 return 0;
13133
13134 enabled_pipe = intel_crtc->pipe;
13135 }
13136
13137 if (enabled_pipe != INVALID_PIPE)
13138 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13139 else if (other_crtc_state)
13140 other_crtc_state->hsw_workaround_pipe = first_pipe;
13141
13142 return 0;
13143}
13144
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013145static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13146{
13147 struct drm_crtc *crtc;
13148 struct drm_crtc_state *crtc_state;
13149 int ret = 0;
13150
13151 /* add all active pipes to the state */
13152 for_each_crtc(state->dev, crtc) {
13153 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13154 if (IS_ERR(crtc_state))
13155 return PTR_ERR(crtc_state);
13156
13157 if (!crtc_state->active || needs_modeset(crtc_state))
13158 continue;
13159
13160 crtc_state->mode_changed = true;
13161
13162 ret = drm_atomic_add_affected_connectors(state, crtc);
13163 if (ret)
13164 break;
13165
13166 ret = drm_atomic_add_affected_planes(state, crtc);
13167 if (ret)
13168 break;
13169 }
13170
13171 return ret;
13172}
13173
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013174static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013175{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013176 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13177 struct drm_i915_private *dev_priv = state->dev->dev_private;
13178 struct drm_crtc *crtc;
13179 struct drm_crtc_state *crtc_state;
13180 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013181
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013182 if (!check_digital_port_conflicts(state)) {
13183 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13184 return -EINVAL;
13185 }
13186
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013187 intel_state->modeset = true;
13188 intel_state->active_crtcs = dev_priv->active_crtcs;
13189
13190 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13191 if (crtc_state->active)
13192 intel_state->active_crtcs |= 1 << i;
13193 else
13194 intel_state->active_crtcs &= ~(1 << i);
13195 }
13196
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013197 /*
13198 * See if the config requires any additional preparation, e.g.
13199 * to adjust global state with pipes off. We need to do this
13200 * here so we can get the modeset_pipe updated config for the new
13201 * mode set on this crtc. For other crtcs we need to use the
13202 * adjusted_mode bits in the crtc directly.
13203 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013204 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013205 ret = dev_priv->display.modeset_calc_cdclk(state);
13206
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013207 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013208 ret = intel_modeset_all_pipes(state);
13209
13210 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013211 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013212
13213 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13214 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013215 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013216 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013217
Maarten Lankhorstad421372015-06-15 12:33:42 +020013218 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013219
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013220 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013221 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013222
Maarten Lankhorstad421372015-06-15 12:33:42 +020013223 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013224}
13225
Matt Roperaa363132015-09-24 15:53:18 -070013226/*
13227 * Handle calculation of various watermark data at the end of the atomic check
13228 * phase. The code here should be run after the per-crtc and per-plane 'check'
13229 * handlers to ensure that all derived state has been updated.
13230 */
13231static void calc_watermark_data(struct drm_atomic_state *state)
13232{
13233 struct drm_device *dev = state->dev;
13234 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13235 struct drm_crtc *crtc;
13236 struct drm_crtc_state *cstate;
13237 struct drm_plane *plane;
13238 struct drm_plane_state *pstate;
13239
13240 /*
13241 * Calculate watermark configuration details now that derived
13242 * plane/crtc state is all properly updated.
13243 */
13244 drm_for_each_crtc(crtc, dev) {
13245 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13246 crtc->state;
13247
13248 if (cstate->active)
13249 intel_state->wm_config.num_pipes_active++;
13250 }
13251 drm_for_each_legacy_plane(plane, dev) {
13252 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13253 plane->state;
13254
13255 if (!to_intel_plane_state(pstate)->visible)
13256 continue;
13257
13258 intel_state->wm_config.sprites_enabled = true;
13259 if (pstate->crtc_w != pstate->src_w >> 16 ||
13260 pstate->crtc_h != pstate->src_h >> 16)
13261 intel_state->wm_config.sprites_scaled = true;
13262 }
13263}
13264
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013265/**
13266 * intel_atomic_check - validate state object
13267 * @dev: drm device
13268 * @state: state to validate
13269 */
13270static int intel_atomic_check(struct drm_device *dev,
13271 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013272{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013273 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013274 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013275 struct drm_crtc *crtc;
13276 struct drm_crtc_state *crtc_state;
13277 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013278 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013279
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013280 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013281 if (ret)
13282 return ret;
13283
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013284 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013285 struct intel_crtc_state *pipe_config =
13286 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013287
13288 /* Catch I915_MODE_FLAG_INHERITED */
13289 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13290 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013291
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013292 if (!crtc_state->enable) {
13293 if (needs_modeset(crtc_state))
13294 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013295 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013296 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013297
Daniel Vetter26495482015-07-15 14:15:52 +020013298 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013299 continue;
13300
Daniel Vetter26495482015-07-15 14:15:52 +020013301 /* FIXME: For only active_changed we shouldn't need to do any
13302 * state recomputation at all. */
13303
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013304 ret = drm_atomic_add_affected_connectors(state, crtc);
13305 if (ret)
13306 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013307
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013308 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013309 if (ret)
13310 return ret;
13311
Jani Nikula73831232015-11-19 10:26:30 +020013312 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013313 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013314 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013315 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013316 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013317 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013318 }
13319
13320 if (needs_modeset(crtc_state)) {
13321 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013322
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013323 ret = drm_atomic_add_affected_planes(state, crtc);
13324 if (ret)
13325 return ret;
13326 }
13327
Daniel Vetter26495482015-07-15 14:15:52 +020013328 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13329 needs_modeset(crtc_state) ?
13330 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013331 }
13332
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013333 if (any_ms) {
13334 ret = intel_modeset_checks(state);
13335
13336 if (ret)
13337 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013338 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013339 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013340
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013341 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013342 if (ret)
13343 return ret;
13344
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013345 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013346 calc_watermark_data(state);
13347
13348 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013349}
13350
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013351static int intel_atomic_prepare_commit(struct drm_device *dev,
13352 struct drm_atomic_state *state,
13353 bool async)
13354{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013355 struct drm_i915_private *dev_priv = dev->dev_private;
13356 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013357 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013358 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013359 struct drm_crtc *crtc;
13360 int i, ret;
13361
13362 if (async) {
13363 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13364 return -EINVAL;
13365 }
13366
13367 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13368 ret = intel_crtc_wait_for_pending_flips(crtc);
13369 if (ret)
13370 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013371
13372 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13373 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013374 }
13375
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013376 ret = mutex_lock_interruptible(&dev->struct_mutex);
13377 if (ret)
13378 return ret;
13379
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013380 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013381 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13382 u32 reset_counter;
13383
13384 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13385 mutex_unlock(&dev->struct_mutex);
13386
13387 for_each_plane_in_state(state, plane, plane_state, i) {
13388 struct intel_plane_state *intel_plane_state =
13389 to_intel_plane_state(plane_state);
13390
13391 if (!intel_plane_state->wait_req)
13392 continue;
13393
13394 ret = __i915_wait_request(intel_plane_state->wait_req,
13395 reset_counter, true,
13396 NULL, NULL);
13397
13398 /* Swallow -EIO errors to allow updates during hw lockup. */
13399 if (ret == -EIO)
13400 ret = 0;
13401
13402 if (ret)
13403 break;
13404 }
13405
13406 if (!ret)
13407 return 0;
13408
13409 mutex_lock(&dev->struct_mutex);
13410 drm_atomic_helper_cleanup_planes(dev, state);
13411 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013412
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013413 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013414 return ret;
13415}
13416
Maarten Lankhorste8861672016-02-24 11:24:26 +010013417static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13418 struct drm_i915_private *dev_priv,
13419 unsigned crtc_mask)
13420{
13421 unsigned last_vblank_count[I915_MAX_PIPES];
13422 enum pipe pipe;
13423 int ret;
13424
13425 if (!crtc_mask)
13426 return;
13427
13428 for_each_pipe(dev_priv, pipe) {
13429 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13430
13431 if (!((1 << pipe) & crtc_mask))
13432 continue;
13433
13434 ret = drm_crtc_vblank_get(crtc);
13435 if (WARN_ON(ret != 0)) {
13436 crtc_mask &= ~(1 << pipe);
13437 continue;
13438 }
13439
13440 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13441 }
13442
13443 for_each_pipe(dev_priv, pipe) {
13444 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13445 long lret;
13446
13447 if (!((1 << pipe) & crtc_mask))
13448 continue;
13449
13450 lret = wait_event_timeout(dev->vblank[pipe].queue,
13451 last_vblank_count[pipe] !=
13452 drm_crtc_vblank_count(crtc),
13453 msecs_to_jiffies(50));
13454
13455 WARN_ON(!lret);
13456
13457 drm_crtc_vblank_put(crtc);
13458 }
13459}
13460
13461static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13462{
13463 /* fb updated, need to unpin old fb */
13464 if (crtc_state->fb_changed)
13465 return true;
13466
13467 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013468 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013469 return true;
13470
13471 /*
13472 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013473 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013474 * but added for clarity.
13475 */
13476 if (crtc_state->disable_cxsr)
13477 return true;
13478
13479 return false;
13480}
13481
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013482/**
13483 * intel_atomic_commit - commit validated state object
13484 * @dev: DRM device
13485 * @state: the top-level driver state object
13486 * @async: asynchronous commit
13487 *
13488 * This function commits a top-level state object that has been validated
13489 * with drm_atomic_helper_check().
13490 *
13491 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13492 * we can only handle plane-related operations and do not yet support
13493 * asynchronous commit.
13494 *
13495 * RETURNS
13496 * Zero for success or -errno.
13497 */
13498static int intel_atomic_commit(struct drm_device *dev,
13499 struct drm_atomic_state *state,
13500 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013501{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013502 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013504 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013505 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013506 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013507 int ret = 0, i;
13508 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013509 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013510 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013511
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013512 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013513 if (ret) {
13514 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013515 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013516 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013517
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013518 drm_atomic_helper_swap_state(dev, state);
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013519 dev_priv->wm.config = intel_state->wm_config;
13520 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013521
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013522 if (intel_state->modeset) {
13523 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13524 sizeof(intel_state->min_pixclk));
13525 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013526 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013527
13528 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013529 }
13530
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013531 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13533
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013534 if (needs_modeset(crtc->state) ||
13535 to_intel_crtc_state(crtc->state)->update_pipe) {
13536 hw_check = true;
13537
13538 put_domains[to_intel_crtc(crtc)->pipe] =
13539 modeset_get_crtc_power_domains(crtc,
13540 to_intel_crtc_state(crtc->state));
13541 }
13542
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013543 if (!needs_modeset(crtc->state))
13544 continue;
13545
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013546 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013547
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013548 if (old_crtc_state->active) {
13549 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013550 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013551 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013552 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013553 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013554
13555 /*
13556 * Underruns don't always raise
13557 * interrupts, so check manually.
13558 */
13559 intel_check_cpu_fifo_underruns(dev_priv);
13560 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013561
13562 if (!crtc->state->active)
13563 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013564 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013565 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013566
Daniel Vetterea9d7582012-07-10 10:42:52 +020013567 /* Only after disabling all output pipelines that will be changed can we
13568 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013569 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013570
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013571 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013572 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013573
13574 if (dev_priv->display.modeset_commit_cdclk &&
13575 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13576 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013577 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013578
Daniel Vettera6778b32012-07-02 09:56:42 +020013579 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013580 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13582 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013583 struct intel_crtc_state *pipe_config =
13584 to_intel_crtc_state(crtc->state);
13585 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013586
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013587 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013588 update_scanline_offset(to_intel_crtc(crtc));
13589 dev_priv->display.crtc_enable(crtc);
13590 }
13591
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013592 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013593 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013594
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013595 if (crtc->state->active &&
13596 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013597 intel_fbc_enable(intel_crtc);
13598
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013599 if (crtc->state->active &&
13600 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013601 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013602
Maarten Lankhorste8861672016-02-24 11:24:26 +010013603 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13604 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013605 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013606
Daniel Vettera6778b32012-07-02 09:56:42 +020013607 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013608
Maarten Lankhorste8861672016-02-24 11:24:26 +010013609 if (!state->legacy_cursor_update)
13610 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013611
Matt Ropered4a6a72016-02-23 17:20:13 -080013612 /*
13613 * Now that the vblank has passed, we can go ahead and program the
13614 * optimal watermarks on platforms that need two-step watermark
13615 * programming.
13616 *
13617 * TODO: Move this (and other cleanup) to an async worker eventually.
13618 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013619 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013620 intel_cstate = to_intel_crtc_state(crtc->state);
13621
13622 if (dev_priv->display.optimize_watermarks)
13623 dev_priv->display.optimize_watermarks(intel_cstate);
13624 }
13625
Matt Roper177246a2016-03-04 15:59:39 -080013626 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13627 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13628
13629 if (put_domains[i])
13630 modeset_put_power_domains(dev_priv, put_domains[i]);
13631 }
13632
13633 if (intel_state->modeset)
13634 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13635
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013636 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013637 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013638 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013639
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013640 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013641 intel_modeset_check_state(dev, state);
13642
13643 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013644
Mika Kuoppala75714942015-12-16 09:26:48 +020013645 /* As one of the primary mmio accessors, KMS has a high likelihood
13646 * of triggering bugs in unclaimed access. After we finish
13647 * modesetting, see if an error has been flagged, and if so
13648 * enable debugging for the next modeset - and hope we catch
13649 * the culprit.
13650 *
13651 * XXX note that we assume display power is on at this point.
13652 * This might hold true now but we need to add pm helper to check
13653 * unclaimed only when the hardware is on, as atomic commits
13654 * can happen also when the device is completely off.
13655 */
13656 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13657
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013658 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013659}
13660
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013661void intel_crtc_restore_mode(struct drm_crtc *crtc)
13662{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013663 struct drm_device *dev = crtc->dev;
13664 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013665 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013666 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013667
13668 state = drm_atomic_state_alloc(dev);
13669 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013670 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013671 crtc->base.id);
13672 return;
13673 }
13674
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013675 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013676
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013677retry:
13678 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13679 ret = PTR_ERR_OR_ZERO(crtc_state);
13680 if (!ret) {
13681 if (!crtc_state->active)
13682 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013683
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013684 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013685 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013686 }
13687
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013688 if (ret == -EDEADLK) {
13689 drm_atomic_state_clear(state);
13690 drm_modeset_backoff(state->acquire_ctx);
13691 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013692 }
13693
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013694 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013695out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013696 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013697}
13698
Daniel Vetter25c5b262012-07-08 22:08:04 +020013699#undef for_each_intel_crtc_masked
13700
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013701static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013702 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013703 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013704 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013705 .destroy = intel_crtc_destroy,
13706 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013707 .atomic_duplicate_state = intel_crtc_duplicate_state,
13708 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013709};
13710
Matt Roper6beb8c232014-12-01 15:40:14 -080013711/**
13712 * intel_prepare_plane_fb - Prepare fb for usage on plane
13713 * @plane: drm plane to prepare for
13714 * @fb: framebuffer to prepare for presentation
13715 *
13716 * Prepares a framebuffer for usage on a display plane. Generally this
13717 * involves pinning the underlying object and updating the frontbuffer tracking
13718 * bits. Some older platforms need special physical address handling for
13719 * cursor planes.
13720 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013721 * Must be called with struct_mutex held.
13722 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013723 * Returns 0 on success, negative error code on failure.
13724 */
13725int
13726intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013727 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013728{
13729 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013730 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013731 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013732 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013733 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013734 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013735
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013736 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013737 return 0;
13738
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013739 if (old_obj) {
13740 struct drm_crtc_state *crtc_state =
13741 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13742
13743 /* Big Hammer, we also need to ensure that any pending
13744 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13745 * current scanout is retired before unpinning the old
13746 * framebuffer. Note that we rely on userspace rendering
13747 * into the buffer attached to the pipe they are waiting
13748 * on. If not, userspace generates a GPU hang with IPEHR
13749 * point to the MI_WAIT_FOR_EVENT.
13750 *
13751 * This should only fail upon a hung GPU, in which case we
13752 * can safely continue.
13753 */
13754 if (needs_modeset(crtc_state))
13755 ret = i915_gem_object_wait_rendering(old_obj, true);
13756
13757 /* Swallow -EIO errors to allow updates during hw lockup. */
13758 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013759 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013760 }
13761
Alex Goins3c28ff22015-11-25 18:43:39 -080013762 /* For framebuffer backed by dmabuf, wait for fence */
13763 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013764 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013765
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013766 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13767 false, true,
13768 MAX_SCHEDULE_TIMEOUT);
13769 if (lret == -ERESTARTSYS)
13770 return lret;
13771
13772 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013773 }
13774
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013775 if (!obj) {
13776 ret = 0;
13777 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013778 INTEL_INFO(dev)->cursor_needs_physical) {
13779 int align = IS_I830(dev) ? 16 * 1024 : 256;
13780 ret = i915_gem_object_attach_phys(obj, align);
13781 if (ret)
13782 DRM_DEBUG_KMS("failed to attach phys object\n");
13783 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013784 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013785 }
13786
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013787 if (ret == 0) {
13788 if (obj) {
13789 struct intel_plane_state *plane_state =
13790 to_intel_plane_state(new_state);
13791
13792 i915_gem_request_assign(&plane_state->wait_req,
13793 obj->last_write_req);
13794 }
13795
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013796 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013797 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013798
Matt Roper6beb8c232014-12-01 15:40:14 -080013799 return ret;
13800}
13801
Matt Roper38f3ce32014-12-02 07:45:25 -080013802/**
13803 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13804 * @plane: drm plane to clean up for
13805 * @fb: old framebuffer that was on plane
13806 *
13807 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013808 *
13809 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013810 */
13811void
13812intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013813 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013814{
13815 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013816 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013817 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013818 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13819 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013820
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013821 old_intel_state = to_intel_plane_state(old_state);
13822
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013823 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013824 return;
13825
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013826 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13827 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013828 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013829
13830 /* prepare_fb aborted? */
13831 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13832 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13833 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013834
13835 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013836}
13837
Chandra Konduru6156a452015-04-27 13:48:39 -070013838int
13839skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13840{
13841 int max_scale;
13842 struct drm_device *dev;
13843 struct drm_i915_private *dev_priv;
13844 int crtc_clock, cdclk;
13845
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013846 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013847 return DRM_PLANE_HELPER_NO_SCALING;
13848
13849 dev = intel_crtc->base.dev;
13850 dev_priv = dev->dev_private;
13851 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013852 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013853
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013854 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013855 return DRM_PLANE_HELPER_NO_SCALING;
13856
13857 /*
13858 * skl max scale is lower of:
13859 * close to 3 but not 3, -1 is for that purpose
13860 * or
13861 * cdclk/crtc_clock
13862 */
13863 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13864
13865 return max_scale;
13866}
13867
Matt Roper465c1202014-05-29 08:06:54 -070013868static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013869intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013870 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013871 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013872{
Matt Roper2b875c22014-12-01 15:40:13 -080013873 struct drm_crtc *crtc = state->base.crtc;
13874 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013875 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013876 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13877 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013878
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013879 if (INTEL_INFO(plane->dev)->gen >= 9) {
13880 /* use scaler when colorkey is not required */
13881 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13882 min_scale = 1;
13883 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13884 }
Sonika Jindald8106362015-04-10 14:37:28 +053013885 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013886 }
Sonika Jindald8106362015-04-10 14:37:28 +053013887
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013888 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13889 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013890 min_scale, max_scale,
13891 can_position, true,
13892 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013893}
13894
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013895static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13896 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013897{
13898 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013900 struct intel_crtc_state *old_intel_state =
13901 to_intel_crtc_state(old_crtc_state);
13902 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013903
Matt Roperc34c9ee2014-12-23 10:41:50 -080013904 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013905 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013906
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013907 if (modeset)
13908 return;
13909
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013910 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13911 intel_color_set_csc(crtc->state);
13912 intel_color_load_luts(crtc->state);
13913 }
13914
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013915 if (to_intel_crtc_state(crtc->state)->update_pipe)
13916 intel_update_pipe_config(intel_crtc, old_intel_state);
13917 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013918 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013919}
13920
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013921static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13922 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013923{
Matt Roper32b7eee2014-12-24 07:59:06 -080013924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013925
Maarten Lankhorst62852622015-09-23 16:29:38 +020013926 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013927}
13928
Matt Ropercf4c7c12014-12-04 10:27:42 -080013929/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013930 * intel_plane_destroy - destroy a plane
13931 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013932 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013933 * Common destruction function for all types of planes (primary, cursor,
13934 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013935 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013936void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013937{
13938 struct intel_plane *intel_plane = to_intel_plane(plane);
13939 drm_plane_cleanup(plane);
13940 kfree(intel_plane);
13941}
13942
Matt Roper65a3fea2015-01-21 16:35:42 -080013943const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013944 .update_plane = drm_atomic_helper_update_plane,
13945 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013946 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013947 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013948 .atomic_get_property = intel_plane_atomic_get_property,
13949 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013950 .atomic_duplicate_state = intel_plane_duplicate_state,
13951 .atomic_destroy_state = intel_plane_destroy_state,
13952
Matt Roper465c1202014-05-29 08:06:54 -070013953};
13954
13955static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13956 int pipe)
13957{
13958 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013959 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013960 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013961 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013962
13963 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13964 if (primary == NULL)
13965 return NULL;
13966
Matt Roper8e7d6882015-01-21 16:35:41 -080013967 state = intel_create_plane_state(&primary->base);
13968 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013969 kfree(primary);
13970 return NULL;
13971 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013972 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013973
Matt Roper465c1202014-05-29 08:06:54 -070013974 primary->can_scale = false;
13975 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013976 if (INTEL_INFO(dev)->gen >= 9) {
13977 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013978 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013979 }
Matt Roper465c1202014-05-29 08:06:54 -070013980 primary->pipe = pipe;
13981 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013982 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013983 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013984 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13985 primary->plane = !pipe;
13986
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013987 if (INTEL_INFO(dev)->gen >= 9) {
13988 intel_primary_formats = skl_primary_formats;
13989 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013990
13991 primary->update_plane = skylake_update_primary_plane;
13992 primary->disable_plane = skylake_disable_primary_plane;
13993 } else if (HAS_PCH_SPLIT(dev)) {
13994 intel_primary_formats = i965_primary_formats;
13995 num_formats = ARRAY_SIZE(i965_primary_formats);
13996
13997 primary->update_plane = ironlake_update_primary_plane;
13998 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013999 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014000 intel_primary_formats = i965_primary_formats;
14001 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014002
14003 primary->update_plane = i9xx_update_primary_plane;
14004 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014005 } else {
14006 intel_primary_formats = i8xx_primary_formats;
14007 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014008
14009 primary->update_plane = i9xx_update_primary_plane;
14010 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014011 }
14012
14013 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014014 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014015 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014016 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014017
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014018 if (INTEL_INFO(dev)->gen >= 4)
14019 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014020
Matt Roperea2c67b2014-12-23 10:41:52 -080014021 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14022
Matt Roper465c1202014-05-29 08:06:54 -070014023 return &primary->base;
14024}
14025
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014026void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14027{
14028 if (!dev->mode_config.rotation_property) {
14029 unsigned long flags = BIT(DRM_ROTATE_0) |
14030 BIT(DRM_ROTATE_180);
14031
14032 if (INTEL_INFO(dev)->gen >= 9)
14033 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14034
14035 dev->mode_config.rotation_property =
14036 drm_mode_create_rotation_property(dev, flags);
14037 }
14038 if (dev->mode_config.rotation_property)
14039 drm_object_attach_property(&plane->base.base,
14040 dev->mode_config.rotation_property,
14041 plane->base.state->rotation);
14042}
14043
Matt Roper3d7d6512014-06-10 08:28:13 -070014044static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014045intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014046 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014047 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014048{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014049 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014050 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014051 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014052 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014053 unsigned stride;
14054 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014055
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014056 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14057 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014058 DRM_PLANE_HELPER_NO_SCALING,
14059 DRM_PLANE_HELPER_NO_SCALING,
14060 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014061 if (ret)
14062 return ret;
14063
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014064 /* if we want to turn off the cursor ignore width and height */
14065 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014066 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014067
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014068 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014069 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014070 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14071 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014072 return -EINVAL;
14073 }
14074
Matt Roperea2c67b2014-12-23 10:41:52 -080014075 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14076 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014077 DRM_DEBUG_KMS("buffer is too small\n");
14078 return -ENOMEM;
14079 }
14080
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014081 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014082 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014083 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014084 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014085
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014086 /*
14087 * There's something wrong with the cursor on CHV pipe C.
14088 * If it straddles the left edge of the screen then
14089 * moving it away from the edge or disabling it often
14090 * results in a pipe underrun, and often that can lead to
14091 * dead pipe (constant underrun reported, and it scans
14092 * out just a solid color). To recover from that, the
14093 * display power well must be turned off and on again.
14094 * Refuse the put the cursor into that compromised position.
14095 */
14096 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14097 state->visible && state->base.crtc_x < 0) {
14098 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14099 return -EINVAL;
14100 }
14101
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014102 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014103}
14104
Matt Roperf4a2cf22014-12-01 15:40:12 -080014105static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014106intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014107 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014108{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14110
14111 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014112 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014113}
14114
14115static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014116intel_update_cursor_plane(struct drm_plane *plane,
14117 const struct intel_crtc_state *crtc_state,
14118 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014119{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014120 struct drm_crtc *crtc = crtc_state->base.crtc;
14121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014122 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014123 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014124 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014125
Matt Roperf4a2cf22014-12-01 15:40:12 -080014126 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014127 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014128 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014129 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014130 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014131 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014132
Gustavo Padovana912f122014-12-01 15:40:10 -080014133 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014134 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014135}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014136
Matt Roper3d7d6512014-06-10 08:28:13 -070014137static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14138 int pipe)
14139{
14140 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014141 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014142
14143 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14144 if (cursor == NULL)
14145 return NULL;
14146
Matt Roper8e7d6882015-01-21 16:35:41 -080014147 state = intel_create_plane_state(&cursor->base);
14148 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014149 kfree(cursor);
14150 return NULL;
14151 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014152 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014153
Matt Roper3d7d6512014-06-10 08:28:13 -070014154 cursor->can_scale = false;
14155 cursor->max_downscale = 1;
14156 cursor->pipe = pipe;
14157 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014158 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014159 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014160 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014161 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014162
14163 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014164 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014165 intel_cursor_formats,
14166 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014167 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014168
14169 if (INTEL_INFO(dev)->gen >= 4) {
14170 if (!dev->mode_config.rotation_property)
14171 dev->mode_config.rotation_property =
14172 drm_mode_create_rotation_property(dev,
14173 BIT(DRM_ROTATE_0) |
14174 BIT(DRM_ROTATE_180));
14175 if (dev->mode_config.rotation_property)
14176 drm_object_attach_property(&cursor->base.base,
14177 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014178 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014179 }
14180
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014181 if (INTEL_INFO(dev)->gen >=9)
14182 state->scaler_id = -1;
14183
Matt Roperea2c67b2014-12-23 10:41:52 -080014184 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14185
Matt Roper3d7d6512014-06-10 08:28:13 -070014186 return &cursor->base;
14187}
14188
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014189static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14190 struct intel_crtc_state *crtc_state)
14191{
14192 int i;
14193 struct intel_scaler *intel_scaler;
14194 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14195
14196 for (i = 0; i < intel_crtc->num_scalers; i++) {
14197 intel_scaler = &scaler_state->scalers[i];
14198 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014199 intel_scaler->mode = PS_SCALER_MODE_DYN;
14200 }
14201
14202 scaler_state->scaler_id = -1;
14203}
14204
Hannes Ederb358d0a2008-12-18 21:18:47 +010014205static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014206{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014207 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014209 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014210 struct drm_plane *primary = NULL;
14211 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014212 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014213
Daniel Vetter955382f2013-09-19 14:05:45 +020014214 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014215 if (intel_crtc == NULL)
14216 return;
14217
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014218 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14219 if (!crtc_state)
14220 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014221 intel_crtc->config = crtc_state;
14222 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014223 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014224
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014225 /* initialize shared scalers */
14226 if (INTEL_INFO(dev)->gen >= 9) {
14227 if (pipe == PIPE_C)
14228 intel_crtc->num_scalers = 1;
14229 else
14230 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14231
14232 skl_init_scalers(dev, intel_crtc, crtc_state);
14233 }
14234
Matt Roper465c1202014-05-29 08:06:54 -070014235 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014236 if (!primary)
14237 goto fail;
14238
14239 cursor = intel_cursor_plane_create(dev, pipe);
14240 if (!cursor)
14241 goto fail;
14242
Matt Roper465c1202014-05-29 08:06:54 -070014243 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014244 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014245 if (ret)
14246 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014247
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014248 /*
14249 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014250 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014251 */
Jesse Barnes80824002009-09-10 15:28:06 -070014252 intel_crtc->pipe = pipe;
14253 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014254 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014255 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014256 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014257 }
14258
Chris Wilson4b0e3332014-05-30 16:35:26 +030014259 intel_crtc->cursor_base = ~0;
14260 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014261 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014262
Ville Syrjälä852eb002015-06-24 22:00:07 +030014263 intel_crtc->wm.cxsr_allowed = true;
14264
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014265 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14266 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14267 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14268 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14269
Jesse Barnes79e53942008-11-07 14:24:08 -080014270 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014271
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014272 intel_color_init(&intel_crtc->base);
14273
Daniel Vetter87b6b102014-05-15 15:33:46 +020014274 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014275 return;
14276
14277fail:
14278 if (primary)
14279 drm_plane_cleanup(primary);
14280 if (cursor)
14281 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014282 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014283 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014284}
14285
Jesse Barnes752aa882013-10-31 18:55:49 +020014286enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14287{
14288 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014289 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014290
Rob Clark51fd3712013-11-19 12:10:12 -050014291 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014292
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014293 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014294 return INVALID_PIPE;
14295
14296 return to_intel_crtc(encoder->crtc)->pipe;
14297}
14298
Carl Worth08d7b3d2009-04-29 14:43:54 -070014299int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014300 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014301{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014302 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014303 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014304 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014305
Rob Clark7707e652014-07-17 23:30:04 -040014306 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014307
Rob Clark7707e652014-07-17 23:30:04 -040014308 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014309 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014310 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014311 }
14312
Rob Clark7707e652014-07-17 23:30:04 -040014313 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014314 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014315
Daniel Vetterc05422d2009-08-11 16:05:30 +020014316 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014317}
14318
Daniel Vetter66a92782012-07-12 20:08:18 +020014319static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014320{
Daniel Vetter66a92782012-07-12 20:08:18 +020014321 struct drm_device *dev = encoder->base.dev;
14322 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014323 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014324 int entry = 0;
14325
Damien Lespiaub2784e12014-08-05 11:29:37 +010014326 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014327 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014328 index_mask |= (1 << entry);
14329
Jesse Barnes79e53942008-11-07 14:24:08 -080014330 entry++;
14331 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014332
Jesse Barnes79e53942008-11-07 14:24:08 -080014333 return index_mask;
14334}
14335
Chris Wilson4d302442010-12-14 19:21:29 +000014336static bool has_edp_a(struct drm_device *dev)
14337{
14338 struct drm_i915_private *dev_priv = dev->dev_private;
14339
14340 if (!IS_MOBILE(dev))
14341 return false;
14342
14343 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14344 return false;
14345
Damien Lespiaue3589902014-02-07 19:12:50 +000014346 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014347 return false;
14348
14349 return true;
14350}
14351
Jesse Barnes84b4e042014-06-25 08:24:29 -070014352static bool intel_crt_present(struct drm_device *dev)
14353{
14354 struct drm_i915_private *dev_priv = dev->dev_private;
14355
Damien Lespiau884497e2013-12-03 13:56:23 +000014356 if (INTEL_INFO(dev)->gen >= 9)
14357 return false;
14358
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014359 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014360 return false;
14361
14362 if (IS_CHERRYVIEW(dev))
14363 return false;
14364
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014365 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14366 return false;
14367
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014368 /* DDI E can't be used if DDI A requires 4 lanes */
14369 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14370 return false;
14371
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014372 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014373 return false;
14374
14375 return true;
14376}
14377
Jesse Barnes79e53942008-11-07 14:24:08 -080014378static void intel_setup_outputs(struct drm_device *dev)
14379{
Eric Anholt725e30a2009-01-22 13:01:02 -080014380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014381 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014382 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014383
Daniel Vetterc9093352013-06-06 22:22:47 +020014384 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014385
Jesse Barnes84b4e042014-06-25 08:24:29 -070014386 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014387 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014388
Vandana Kannanc776eb22014-08-19 12:05:01 +053014389 if (IS_BROXTON(dev)) {
14390 /*
14391 * FIXME: Broxton doesn't support port detection via the
14392 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14393 * detect the ports.
14394 */
14395 intel_ddi_init(dev, PORT_A);
14396 intel_ddi_init(dev, PORT_B);
14397 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014398
14399 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014400 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014401 int found;
14402
Jesse Barnesde31fac2015-03-06 15:53:32 -080014403 /*
14404 * Haswell uses DDI functions to detect digital outputs.
14405 * On SKL pre-D0 the strap isn't connected, so we assume
14406 * it's there.
14407 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014408 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014409 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014410 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014411 intel_ddi_init(dev, PORT_A);
14412
14413 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14414 * register */
14415 found = I915_READ(SFUSE_STRAP);
14416
14417 if (found & SFUSE_STRAP_DDIB_DETECTED)
14418 intel_ddi_init(dev, PORT_B);
14419 if (found & SFUSE_STRAP_DDIC_DETECTED)
14420 intel_ddi_init(dev, PORT_C);
14421 if (found & SFUSE_STRAP_DDID_DETECTED)
14422 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014423 /*
14424 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14425 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014426 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014427 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14428 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14429 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14430 intel_ddi_init(dev, PORT_E);
14431
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014432 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014433 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014434 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014435
14436 if (has_edp_a(dev))
14437 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014438
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014439 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014440 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014441 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014442 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014443 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014444 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014445 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014446 }
14447
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014448 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014449 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014450
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014451 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014452 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014453
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014454 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014455 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014456
Daniel Vetter270b3042012-10-27 15:52:05 +020014457 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014458 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014459 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014460 /*
14461 * The DP_DETECTED bit is the latched state of the DDC
14462 * SDA pin at boot. However since eDP doesn't require DDC
14463 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14464 * eDP ports may have been muxed to an alternate function.
14465 * Thus we can't rely on the DP_DETECTED bit alone to detect
14466 * eDP ports. Consult the VBT as well as DP_DETECTED to
14467 * detect eDP ports.
14468 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014469 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014470 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014471 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14472 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014473 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014474 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014475
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014476 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014477 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014478 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14479 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014480 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014481 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014482
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014483 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014484 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014485 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14486 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14487 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14488 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014489 }
14490
Jani Nikula3cfca972013-08-27 15:12:26 +030014491 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014492 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014493 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014494
Paulo Zanonie2debe92013-02-18 19:00:27 -030014495 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014496 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014497 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014498 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014499 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014500 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014501 }
Ma Ling27185ae2009-08-24 13:50:23 +080014502
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014503 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014504 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014505 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014506
14507 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014508
Paulo Zanonie2debe92013-02-18 19:00:27 -030014509 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014510 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014511 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014512 }
Ma Ling27185ae2009-08-24 13:50:23 +080014513
Paulo Zanonie2debe92013-02-18 19:00:27 -030014514 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014515
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014516 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014517 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014518 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014519 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014520 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014521 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014522 }
Ma Ling27185ae2009-08-24 13:50:23 +080014523
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014524 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014525 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014526 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014527 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014528 intel_dvo_init(dev);
14529
Zhenyu Wang103a1962009-11-27 11:44:36 +080014530 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014531 intel_tv_init(dev);
14532
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014533 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014534
Damien Lespiaub2784e12014-08-05 11:29:37 +010014535 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014536 encoder->base.possible_crtcs = encoder->crtc_mask;
14537 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014538 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014539 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014540
Paulo Zanonidde86e22012-12-01 12:04:25 -020014541 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014542
14543 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014544}
14545
14546static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14547{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014548 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014549 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014550
Daniel Vetteref2d6332014-02-10 18:00:38 +010014551 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014552 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014553 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014554 drm_gem_object_unreference(&intel_fb->obj->base);
14555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014556 kfree(intel_fb);
14557}
14558
14559static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014560 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014561 unsigned int *handle)
14562{
14563 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014564 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014565
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014566 if (obj->userptr.mm) {
14567 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14568 return -EINVAL;
14569 }
14570
Chris Wilson05394f32010-11-08 19:18:58 +000014571 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014572}
14573
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014574static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14575 struct drm_file *file,
14576 unsigned flags, unsigned color,
14577 struct drm_clip_rect *clips,
14578 unsigned num_clips)
14579{
14580 struct drm_device *dev = fb->dev;
14581 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14582 struct drm_i915_gem_object *obj = intel_fb->obj;
14583
14584 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014585 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014586 mutex_unlock(&dev->struct_mutex);
14587
14588 return 0;
14589}
14590
Jesse Barnes79e53942008-11-07 14:24:08 -080014591static const struct drm_framebuffer_funcs intel_fb_funcs = {
14592 .destroy = intel_user_framebuffer_destroy,
14593 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014594 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014595};
14596
Damien Lespiaub3218032015-02-27 11:15:18 +000014597static
14598u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14599 uint32_t pixel_format)
14600{
14601 u32 gen = INTEL_INFO(dev)->gen;
14602
14603 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014604 int cpp = drm_format_plane_cpp(pixel_format, 0);
14605
Damien Lespiaub3218032015-02-27 11:15:18 +000014606 /* "The stride in bytes must not exceed the of the size of 8K
14607 * pixels and 32K bytes."
14608 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014609 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014610 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014611 return 32*1024;
14612 } else if (gen >= 4) {
14613 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14614 return 16*1024;
14615 else
14616 return 32*1024;
14617 } else if (gen >= 3) {
14618 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14619 return 8*1024;
14620 else
14621 return 16*1024;
14622 } else {
14623 /* XXX DSPC is limited to 4k tiled */
14624 return 8*1024;
14625 }
14626}
14627
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014628static int intel_framebuffer_init(struct drm_device *dev,
14629 struct intel_framebuffer *intel_fb,
14630 struct drm_mode_fb_cmd2 *mode_cmd,
14631 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014632{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014633 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014634 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014635 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014636 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014637
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014638 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14639
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014640 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14641 /* Enforce that fb modifier and tiling mode match, but only for
14642 * X-tiled. This is needed for FBC. */
14643 if (!!(obj->tiling_mode == I915_TILING_X) !=
14644 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14645 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14646 return -EINVAL;
14647 }
14648 } else {
14649 if (obj->tiling_mode == I915_TILING_X)
14650 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14651 else if (obj->tiling_mode == I915_TILING_Y) {
14652 DRM_DEBUG("No Y tiling for legacy addfb\n");
14653 return -EINVAL;
14654 }
14655 }
14656
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014657 /* Passed in modifier sanity checking. */
14658 switch (mode_cmd->modifier[0]) {
14659 case I915_FORMAT_MOD_Y_TILED:
14660 case I915_FORMAT_MOD_Yf_TILED:
14661 if (INTEL_INFO(dev)->gen < 9) {
14662 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14663 mode_cmd->modifier[0]);
14664 return -EINVAL;
14665 }
14666 case DRM_FORMAT_MOD_NONE:
14667 case I915_FORMAT_MOD_X_TILED:
14668 break;
14669 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014670 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14671 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014672 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014673 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014674
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014675 stride_alignment = intel_fb_stride_alignment(dev_priv,
14676 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014677 mode_cmd->pixel_format);
14678 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14679 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14680 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014681 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014682 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014683
Damien Lespiaub3218032015-02-27 11:15:18 +000014684 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14685 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014686 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014687 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14688 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014689 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014690 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014691 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014692 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014693
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014694 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014695 mode_cmd->pitches[0] != obj->stride) {
14696 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14697 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014698 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014699 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014700
Ville Syrjälä57779d02012-10-31 17:50:14 +020014701 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014702 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014703 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014704 case DRM_FORMAT_RGB565:
14705 case DRM_FORMAT_XRGB8888:
14706 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014707 break;
14708 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014709 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014710 DRM_DEBUG("unsupported pixel format: %s\n",
14711 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014712 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014713 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014714 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014715 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014716 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14717 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014718 DRM_DEBUG("unsupported pixel format: %s\n",
14719 drm_get_format_name(mode_cmd->pixel_format));
14720 return -EINVAL;
14721 }
14722 break;
14723 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014724 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014725 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014726 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014727 DRM_DEBUG("unsupported pixel format: %s\n",
14728 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014729 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014730 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014731 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014732 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014733 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014734 DRM_DEBUG("unsupported pixel format: %s\n",
14735 drm_get_format_name(mode_cmd->pixel_format));
14736 return -EINVAL;
14737 }
14738 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014739 case DRM_FORMAT_YUYV:
14740 case DRM_FORMAT_UYVY:
14741 case DRM_FORMAT_YVYU:
14742 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014743 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014744 DRM_DEBUG("unsupported pixel format: %s\n",
14745 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014746 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014747 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014748 break;
14749 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014750 DRM_DEBUG("unsupported pixel format: %s\n",
14751 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014752 return -EINVAL;
14753 }
14754
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014755 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14756 if (mode_cmd->offsets[0] != 0)
14757 return -EINVAL;
14758
Damien Lespiauec2c9812015-01-20 12:51:45 +000014759 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014760 mode_cmd->pixel_format,
14761 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014762 /* FIXME drm helper for size checks (especially planar formats)? */
14763 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14764 return -EINVAL;
14765
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014766 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14767 intel_fb->obj = obj;
14768
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014769 intel_fill_fb_info(dev_priv, &intel_fb->base);
14770
Jesse Barnes79e53942008-11-07 14:24:08 -080014771 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14772 if (ret) {
14773 DRM_ERROR("framebuffer init failed %d\n", ret);
14774 return ret;
14775 }
14776
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014777 intel_fb->obj->framebuffer_references++;
14778
Jesse Barnes79e53942008-11-07 14:24:08 -080014779 return 0;
14780}
14781
Jesse Barnes79e53942008-11-07 14:24:08 -080014782static struct drm_framebuffer *
14783intel_user_framebuffer_create(struct drm_device *dev,
14784 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014785 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014786{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014787 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014788 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014789 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014790
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014791 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014792 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014793 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014794 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014795
Daniel Vetter92907cb2015-11-23 09:04:05 +010014796 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014797 if (IS_ERR(fb))
14798 drm_gem_object_unreference_unlocked(&obj->base);
14799
14800 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014801}
14802
Daniel Vetter06957262015-08-10 13:34:08 +020014803#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014804static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014805{
14806}
14807#endif
14808
Jesse Barnes79e53942008-11-07 14:24:08 -080014809static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014810 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014811 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014812 .atomic_check = intel_atomic_check,
14813 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014814 .atomic_state_alloc = intel_atomic_state_alloc,
14815 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014816};
14817
Imre Deak88212942016-03-16 13:38:53 +020014818/**
14819 * intel_init_display_hooks - initialize the display modesetting hooks
14820 * @dev_priv: device private
14821 */
14822void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014823{
Imre Deak88212942016-03-16 13:38:53 +020014824 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014825 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014826 dev_priv->display.get_initial_plane_config =
14827 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014828 dev_priv->display.crtc_compute_clock =
14829 haswell_crtc_compute_clock;
14830 dev_priv->display.crtc_enable = haswell_crtc_enable;
14831 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014832 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014833 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014834 dev_priv->display.get_initial_plane_config =
14835 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014836 dev_priv->display.crtc_compute_clock =
14837 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014838 dev_priv->display.crtc_enable = haswell_crtc_enable;
14839 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014840 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014841 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014842 dev_priv->display.get_initial_plane_config =
14843 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014844 dev_priv->display.crtc_compute_clock =
14845 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014846 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14847 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014848 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014849 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014850 dev_priv->display.get_initial_plane_config =
14851 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014852 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14853 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14854 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14855 } else if (IS_VALLEYVIEW(dev_priv)) {
14856 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14857 dev_priv->display.get_initial_plane_config =
14858 i9xx_get_initial_plane_config;
14859 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014860 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14861 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014862 } else if (IS_G4X(dev_priv)) {
14863 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14864 dev_priv->display.get_initial_plane_config =
14865 i9xx_get_initial_plane_config;
14866 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14867 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14868 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014869 } else if (IS_PINEVIEW(dev_priv)) {
14870 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14871 dev_priv->display.get_initial_plane_config =
14872 i9xx_get_initial_plane_config;
14873 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14874 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14875 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014876 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014877 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014878 dev_priv->display.get_initial_plane_config =
14879 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014880 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014881 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14882 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014883 } else {
14884 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14885 dev_priv->display.get_initial_plane_config =
14886 i9xx_get_initial_plane_config;
14887 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14888 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14889 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014890 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014891
Jesse Barnese70236a2009-09-21 10:42:27 -070014892 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014893 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014894 dev_priv->display.get_display_clock_speed =
14895 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014896 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014897 dev_priv->display.get_display_clock_speed =
14898 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014899 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014900 dev_priv->display.get_display_clock_speed =
14901 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014902 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014903 dev_priv->display.get_display_clock_speed =
14904 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014905 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014906 dev_priv->display.get_display_clock_speed =
14907 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014908 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014909 dev_priv->display.get_display_clock_speed =
14910 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014911 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14912 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014913 dev_priv->display.get_display_clock_speed =
14914 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014915 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014916 dev_priv->display.get_display_clock_speed =
14917 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014918 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014919 dev_priv->display.get_display_clock_speed =
14920 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014921 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014922 dev_priv->display.get_display_clock_speed =
14923 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014924 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014925 dev_priv->display.get_display_clock_speed =
14926 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014927 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014928 dev_priv->display.get_display_clock_speed =
14929 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014930 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014931 dev_priv->display.get_display_clock_speed =
14932 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014933 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014934 dev_priv->display.get_display_clock_speed =
14935 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014936 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014937 dev_priv->display.get_display_clock_speed =
14938 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014939 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014940 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014941 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014942 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020014943 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014944 dev_priv->display.get_display_clock_speed =
14945 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014946 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014947
Imre Deak88212942016-03-16 13:38:53 +020014948 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014949 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014950 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014951 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014952 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014953 /* FIXME: detect B0+ stepping and use auto training */
14954 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014955 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014956 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014957 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014958 dev_priv->display.modeset_commit_cdclk =
14959 broadwell_modeset_commit_cdclk;
14960 dev_priv->display.modeset_calc_cdclk =
14961 broadwell_modeset_calc_cdclk;
14962 }
Imre Deak88212942016-03-16 13:38:53 +020014963 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014964 dev_priv->display.modeset_commit_cdclk =
14965 valleyview_modeset_commit_cdclk;
14966 dev_priv->display.modeset_calc_cdclk =
14967 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014968 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014969 dev_priv->display.modeset_commit_cdclk =
14970 broxton_modeset_commit_cdclk;
14971 dev_priv->display.modeset_calc_cdclk =
14972 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014973 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014974
Imre Deak88212942016-03-16 13:38:53 +020014975 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014976 case 2:
14977 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14978 break;
14979
14980 case 3:
14981 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14982 break;
14983
14984 case 4:
14985 case 5:
14986 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14987 break;
14988
14989 case 6:
14990 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14991 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014992 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014993 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014994 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14995 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014996 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014997 /* Drop through - unsupported since execlist only. */
14998 default:
14999 /* Default just returns -ENODEV to indicate unsupported */
15000 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015001 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015002}
15003
Jesse Barnesb690e962010-07-19 13:53:12 -070015004/*
15005 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15006 * resume, or other times. This quirk makes sure that's the case for
15007 * affected systems.
15008 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015009static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015010{
15011 struct drm_i915_private *dev_priv = dev->dev_private;
15012
15013 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015014 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015015}
15016
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015017static void quirk_pipeb_force(struct drm_device *dev)
15018{
15019 struct drm_i915_private *dev_priv = dev->dev_private;
15020
15021 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15022 DRM_INFO("applying pipe b force quirk\n");
15023}
15024
Keith Packard435793d2011-07-12 14:56:22 -070015025/*
15026 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15027 */
15028static void quirk_ssc_force_disable(struct drm_device *dev)
15029{
15030 struct drm_i915_private *dev_priv = dev->dev_private;
15031 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015032 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015033}
15034
Carsten Emde4dca20e2012-03-15 15:56:26 +010015035/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015036 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15037 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015038 */
15039static void quirk_invert_brightness(struct drm_device *dev)
15040{
15041 struct drm_i915_private *dev_priv = dev->dev_private;
15042 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015043 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015044}
15045
Scot Doyle9c72cc62014-07-03 23:27:50 +000015046/* Some VBT's incorrectly indicate no backlight is present */
15047static void quirk_backlight_present(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15051 DRM_INFO("applying backlight present quirk\n");
15052}
15053
Jesse Barnesb690e962010-07-19 13:53:12 -070015054struct intel_quirk {
15055 int device;
15056 int subsystem_vendor;
15057 int subsystem_device;
15058 void (*hook)(struct drm_device *dev);
15059};
15060
Egbert Eich5f85f172012-10-14 15:46:38 +020015061/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15062struct intel_dmi_quirk {
15063 void (*hook)(struct drm_device *dev);
15064 const struct dmi_system_id (*dmi_id_list)[];
15065};
15066
15067static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15068{
15069 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15070 return 1;
15071}
15072
15073static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15074 {
15075 .dmi_id_list = &(const struct dmi_system_id[]) {
15076 {
15077 .callback = intel_dmi_reverse_brightness,
15078 .ident = "NCR Corporation",
15079 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15080 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15081 },
15082 },
15083 { } /* terminating entry */
15084 },
15085 .hook = quirk_invert_brightness,
15086 },
15087};
15088
Ben Widawskyc43b5632012-04-16 14:07:40 -070015089static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015090 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15091 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15092
Jesse Barnesb690e962010-07-19 13:53:12 -070015093 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15094 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15095
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015096 /* 830 needs to leave pipe A & dpll A up */
15097 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15098
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015099 /* 830 needs to leave pipe B & dpll B up */
15100 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15101
Keith Packard435793d2011-07-12 14:56:22 -070015102 /* Lenovo U160 cannot use SSC on LVDS */
15103 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015104
15105 /* Sony Vaio Y cannot use SSC on LVDS */
15106 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015107
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015108 /* Acer Aspire 5734Z must invert backlight brightness */
15109 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15110
15111 /* Acer/eMachines G725 */
15112 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15113
15114 /* Acer/eMachines e725 */
15115 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15116
15117 /* Acer/Packard Bell NCL20 */
15118 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15119
15120 /* Acer Aspire 4736Z */
15121 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015122
15123 /* Acer Aspire 5336 */
15124 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015125
15126 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15127 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015128
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015129 /* Acer C720 Chromebook (Core i3 4005U) */
15130 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15131
jens steinb2a96012014-10-28 20:25:53 +010015132 /* Apple Macbook 2,1 (Core 2 T7400) */
15133 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15134
Jani Nikula1b9448b02015-11-05 11:49:59 +020015135 /* Apple Macbook 4,1 */
15136 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15137
Scot Doyled4967d82014-07-03 23:27:52 +000015138 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15139 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015140
15141 /* HP Chromebook 14 (Celeron 2955U) */
15142 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015143
15144 /* Dell Chromebook 11 */
15145 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015146
15147 /* Dell Chromebook 11 (2015 version) */
15148 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015149};
15150
15151static void intel_init_quirks(struct drm_device *dev)
15152{
15153 struct pci_dev *d = dev->pdev;
15154 int i;
15155
15156 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15157 struct intel_quirk *q = &intel_quirks[i];
15158
15159 if (d->device == q->device &&
15160 (d->subsystem_vendor == q->subsystem_vendor ||
15161 q->subsystem_vendor == PCI_ANY_ID) &&
15162 (d->subsystem_device == q->subsystem_device ||
15163 q->subsystem_device == PCI_ANY_ID))
15164 q->hook(dev);
15165 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015166 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15167 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15168 intel_dmi_quirks[i].hook(dev);
15169 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015170}
15171
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015172/* Disable the VGA plane that we never use */
15173static void i915_disable_vga(struct drm_device *dev)
15174{
15175 struct drm_i915_private *dev_priv = dev->dev_private;
15176 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015177 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015178
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015179 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015180 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015181 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015182 sr1 = inb(VGA_SR_DATA);
15183 outb(sr1 | 1<<5, VGA_SR_DATA);
15184 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15185 udelay(300);
15186
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015187 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015188 POSTING_READ(vga_reg);
15189}
15190
Daniel Vetterf8175862012-04-10 15:50:11 +020015191void intel_modeset_init_hw(struct drm_device *dev)
15192{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015193 struct drm_i915_private *dev_priv = dev->dev_private;
15194
Ville Syrjäläb6283052015-06-03 15:45:07 +030015195 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015196
15197 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15198
Daniel Vetterf8175862012-04-10 15:50:11 +020015199 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015200 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015201}
15202
Matt Roperd93c0372015-12-03 11:37:41 -080015203/*
15204 * Calculate what we think the watermarks should be for the state we've read
15205 * out of the hardware and then immediately program those watermarks so that
15206 * we ensure the hardware settings match our internal state.
15207 *
15208 * We can calculate what we think WM's should be by creating a duplicate of the
15209 * current state (which was constructed during hardware readout) and running it
15210 * through the atomic check code to calculate new watermark values in the
15211 * state object.
15212 */
15213static void sanitize_watermarks(struct drm_device *dev)
15214{
15215 struct drm_i915_private *dev_priv = to_i915(dev);
15216 struct drm_atomic_state *state;
15217 struct drm_crtc *crtc;
15218 struct drm_crtc_state *cstate;
15219 struct drm_modeset_acquire_ctx ctx;
15220 int ret;
15221 int i;
15222
15223 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015224 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015225 return;
15226
15227 /*
15228 * We need to hold connection_mutex before calling duplicate_state so
15229 * that the connector loop is protected.
15230 */
15231 drm_modeset_acquire_init(&ctx, 0);
15232retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015233 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015234 if (ret == -EDEADLK) {
15235 drm_modeset_backoff(&ctx);
15236 goto retry;
15237 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015238 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015239 }
15240
15241 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15242 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015243 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015244
Matt Ropered4a6a72016-02-23 17:20:13 -080015245 /*
15246 * Hardware readout is the only time we don't want to calculate
15247 * intermediate watermarks (since we don't trust the current
15248 * watermarks).
15249 */
15250 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15251
Matt Roperd93c0372015-12-03 11:37:41 -080015252 ret = intel_atomic_check(dev, state);
15253 if (ret) {
15254 /*
15255 * If we fail here, it means that the hardware appears to be
15256 * programmed in a way that shouldn't be possible, given our
15257 * understanding of watermark requirements. This might mean a
15258 * mistake in the hardware readout code or a mistake in the
15259 * watermark calculations for a given platform. Raise a WARN
15260 * so that this is noticeable.
15261 *
15262 * If this actually happens, we'll have to just leave the
15263 * BIOS-programmed watermarks untouched and hope for the best.
15264 */
15265 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015266 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015267 }
15268
15269 /* Write calculated watermark values back */
15270 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15271 for_each_crtc_in_state(state, crtc, cstate, i) {
15272 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15273
Matt Ropered4a6a72016-02-23 17:20:13 -080015274 cs->wm.need_postvbl_update = true;
15275 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015276 }
15277
15278 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015279fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015280 drm_modeset_drop_locks(&ctx);
15281 drm_modeset_acquire_fini(&ctx);
15282}
15283
Jesse Barnes79e53942008-11-07 14:24:08 -080015284void intel_modeset_init(struct drm_device *dev)
15285{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015286 struct drm_i915_private *dev_priv = to_i915(dev);
15287 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015288 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015289 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015290 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015291
15292 drm_mode_config_init(dev);
15293
15294 dev->mode_config.min_width = 0;
15295 dev->mode_config.min_height = 0;
15296
Dave Airlie019d96c2011-09-29 16:20:42 +010015297 dev->mode_config.preferred_depth = 24;
15298 dev->mode_config.prefer_shadow = 1;
15299
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015300 dev->mode_config.allow_fb_modifiers = true;
15301
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015302 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015303
Jesse Barnesb690e962010-07-19 13:53:12 -070015304 intel_init_quirks(dev);
15305
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015306 intel_init_pm(dev);
15307
Ben Widawskye3c74752013-04-05 13:12:39 -070015308 if (INTEL_INFO(dev)->num_pipes == 0)
15309 return;
15310
Lukas Wunner69f92f62015-07-15 13:57:35 +020015311 /*
15312 * There may be no VBT; and if the BIOS enabled SSC we can
15313 * just keep using it to avoid unnecessary flicker. Whereas if the
15314 * BIOS isn't using it, don't assume it will work even if the VBT
15315 * indicates as much.
15316 */
15317 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15318 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15319 DREF_SSC1_ENABLE);
15320
15321 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15322 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15323 bios_lvds_use_ssc ? "en" : "dis",
15324 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15325 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15326 }
15327 }
15328
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015329 if (IS_GEN2(dev)) {
15330 dev->mode_config.max_width = 2048;
15331 dev->mode_config.max_height = 2048;
15332 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015333 dev->mode_config.max_width = 4096;
15334 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015335 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015336 dev->mode_config.max_width = 8192;
15337 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015338 }
Damien Lespiau068be562014-03-28 14:17:49 +000015339
Ville Syrjälädc41c152014-08-13 11:57:05 +030015340 if (IS_845G(dev) || IS_I865G(dev)) {
15341 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15342 dev->mode_config.cursor_height = 1023;
15343 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015344 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15345 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15346 } else {
15347 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15348 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15349 }
15350
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015351 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015352
Zhao Yakui28c97732009-10-09 11:39:41 +080015353 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015354 INTEL_INFO(dev)->num_pipes,
15355 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015356
Damien Lespiau055e3932014-08-18 13:49:10 +010015357 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015358 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015359 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015360 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015361 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015362 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015363 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015364 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015365 }
15366
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015367 intel_update_czclk(dev_priv);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +020015368 intel_update_rawclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015369 intel_update_cdclk(dev);
15370
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015371 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015372
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015373 /* Just disable it once at startup */
15374 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015375 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015376
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015377 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015378 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015379 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015380
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015381 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015382 struct intel_initial_plane_config plane_config = {};
15383
Jesse Barnes46f297f2014-03-07 08:57:48 -080015384 if (!crtc->active)
15385 continue;
15386
Jesse Barnes46f297f2014-03-07 08:57:48 -080015387 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015388 * Note that reserving the BIOS fb up front prevents us
15389 * from stuffing other stolen allocations like the ring
15390 * on top. This prevents some ugliness at boot time, and
15391 * can even allow for smooth boot transitions if the BIOS
15392 * fb is large enough for the active pipe configuration.
15393 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015394 dev_priv->display.get_initial_plane_config(crtc,
15395 &plane_config);
15396
15397 /*
15398 * If the fb is shared between multiple heads, we'll
15399 * just get the first one.
15400 */
15401 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015402 }
Matt Roperd93c0372015-12-03 11:37:41 -080015403
15404 /*
15405 * Make sure hardware watermarks really match the state we read out.
15406 * Note that we need to do this after reconstructing the BIOS fb's
15407 * since the watermark calculation done here will use pstate->fb.
15408 */
15409 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015410}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015411
Daniel Vetter7fad7982012-07-04 17:51:47 +020015412static void intel_enable_pipe_a(struct drm_device *dev)
15413{
15414 struct intel_connector *connector;
15415 struct drm_connector *crt = NULL;
15416 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015417 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015418
15419 /* We can't just switch on the pipe A, we need to set things up with a
15420 * proper mode and output configuration. As a gross hack, enable pipe A
15421 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015422 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015423 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15424 crt = &connector->base;
15425 break;
15426 }
15427 }
15428
15429 if (!crt)
15430 return;
15431
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015432 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015433 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015434}
15435
Daniel Vetterfa555832012-10-10 23:14:00 +020015436static bool
15437intel_check_plane_mapping(struct intel_crtc *crtc)
15438{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015439 struct drm_device *dev = crtc->base.dev;
15440 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015441 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015442
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015443 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015444 return true;
15445
Ville Syrjälä649636e2015-09-22 19:50:01 +030015446 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015447
15448 if ((val & DISPLAY_PLANE_ENABLE) &&
15449 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15450 return false;
15451
15452 return true;
15453}
15454
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015455static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15456{
15457 struct drm_device *dev = crtc->base.dev;
15458 struct intel_encoder *encoder;
15459
15460 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15461 return true;
15462
15463 return false;
15464}
15465
Ville Syrjälädd756192016-02-17 21:28:45 +020015466static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15467{
15468 struct drm_device *dev = encoder->base.dev;
15469 struct intel_connector *connector;
15470
15471 for_each_connector_on_encoder(dev, &encoder->base, connector)
15472 return true;
15473
15474 return false;
15475}
15476
Daniel Vetter24929352012-07-02 20:28:59 +020015477static void intel_sanitize_crtc(struct intel_crtc *crtc)
15478{
15479 struct drm_device *dev = crtc->base.dev;
15480 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015481 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015482
Daniel Vetter24929352012-07-02 20:28:59 +020015483 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015484 if (!transcoder_is_dsi(cpu_transcoder)) {
15485 i915_reg_t reg = PIPECONF(cpu_transcoder);
15486
15487 I915_WRITE(reg,
15488 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15489 }
Daniel Vetter24929352012-07-02 20:28:59 +020015490
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015491 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015492 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015493 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015494 struct intel_plane *plane;
15495
Daniel Vetter96256042015-02-13 21:03:42 +010015496 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015497
15498 /* Disable everything but the primary plane */
15499 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15500 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15501 continue;
15502
15503 plane->disable_plane(&plane->base, &crtc->base);
15504 }
Daniel Vetter96256042015-02-13 21:03:42 +010015505 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015506
Daniel Vetter24929352012-07-02 20:28:59 +020015507 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015508 * disable the crtc (and hence change the state) if it is wrong. Note
15509 * that gen4+ has a fixed plane -> pipe mapping. */
15510 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015511 bool plane;
15512
Daniel Vetter24929352012-07-02 20:28:59 +020015513 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15514 crtc->base.base.id);
15515
15516 /* Pipe has the wrong plane attached and the plane is active.
15517 * Temporarily change the plane mapping and disable everything
15518 * ... */
15519 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015520 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015521 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015522 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015523 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015524 }
Daniel Vetter24929352012-07-02 20:28:59 +020015525
Daniel Vetter7fad7982012-07-04 17:51:47 +020015526 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15527 crtc->pipe == PIPE_A && !crtc->active) {
15528 /* BIOS forgot to enable pipe A, this mostly happens after
15529 * resume. Force-enable the pipe to fix this, the update_dpms
15530 * call below we restore the pipe to the right state, but leave
15531 * the required bits on. */
15532 intel_enable_pipe_a(dev);
15533 }
15534
Daniel Vetter24929352012-07-02 20:28:59 +020015535 /* Adjust the state of the output pipe according to whether we
15536 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015537 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015538 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015539
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015540 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015541 /*
15542 * We start out with underrun reporting disabled to avoid races.
15543 * For correct bookkeeping mark this on active crtcs.
15544 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015545 * Also on gmch platforms we dont have any hardware bits to
15546 * disable the underrun reporting. Which means we need to start
15547 * out with underrun reporting disabled also on inactive pipes,
15548 * since otherwise we'll complain about the garbage we read when
15549 * e.g. coming up after runtime pm.
15550 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015551 * No protection against concurrent access is required - at
15552 * worst a fifo underrun happens which also sets this to false.
15553 */
15554 crtc->cpu_fifo_underrun_disabled = true;
15555 crtc->pch_fifo_underrun_disabled = true;
15556 }
Daniel Vetter24929352012-07-02 20:28:59 +020015557}
15558
15559static void intel_sanitize_encoder(struct intel_encoder *encoder)
15560{
15561 struct intel_connector *connector;
15562 struct drm_device *dev = encoder->base.dev;
15563
15564 /* We need to check both for a crtc link (meaning that the
15565 * encoder is active and trying to read from a pipe) and the
15566 * pipe itself being active. */
15567 bool has_active_crtc = encoder->base.crtc &&
15568 to_intel_crtc(encoder->base.crtc)->active;
15569
Ville Syrjälädd756192016-02-17 21:28:45 +020015570 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015571 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15572 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015573 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015574
15575 /* Connector is active, but has no active pipe. This is
15576 * fallout from our resume register restoring. Disable
15577 * the encoder manually again. */
15578 if (encoder->base.crtc) {
15579 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15580 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015581 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015582 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015583 if (encoder->post_disable)
15584 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015585 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015586 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015587
15588 /* Inconsistent output/port/pipe state happens presumably due to
15589 * a bug in one of the get_hw_state functions. Or someplace else
15590 * in our code, like the register restore mess on resume. Clamp
15591 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015592 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015593 if (connector->encoder != encoder)
15594 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015595 connector->base.dpms = DRM_MODE_DPMS_OFF;
15596 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015597 }
15598 }
15599 /* Enabled encoders without active connectors will be fixed in
15600 * the crtc fixup. */
15601}
15602
Imre Deak04098752014-02-18 00:02:16 +020015603void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015604{
15605 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015606 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015607
Imre Deak04098752014-02-18 00:02:16 +020015608 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15609 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15610 i915_disable_vga(dev);
15611 }
15612}
15613
15614void i915_redisable_vga(struct drm_device *dev)
15615{
15616 struct drm_i915_private *dev_priv = dev->dev_private;
15617
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015618 /* This function can be called both from intel_modeset_setup_hw_state or
15619 * at a very early point in our resume sequence, where the power well
15620 * structures are not yet restored. Since this function is at a very
15621 * paranoid "someone might have enabled VGA while we were not looking"
15622 * level, just check if the power well is enabled instead of trying to
15623 * follow the "don't touch the power well if we don't need it" policy
15624 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015625 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015626 return;
15627
Imre Deak04098752014-02-18 00:02:16 +020015628 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015629
15630 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015631}
15632
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015633static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015634{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015635 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015636
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015637 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015638}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015639
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015640/* FIXME read out full plane state for all planes */
15641static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015642{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015643 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015644 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015645 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015646
Matt Roper19b8d382015-09-24 15:53:17 -070015647 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015648 primary_get_hw_state(to_intel_plane(primary));
15649
15650 if (plane_state->visible)
15651 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015652}
15653
Daniel Vetter30e984d2013-06-05 13:34:17 +020015654static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015655{
15656 struct drm_i915_private *dev_priv = dev->dev_private;
15657 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015658 struct intel_crtc *crtc;
15659 struct intel_encoder *encoder;
15660 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015661 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015662
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015663 dev_priv->active_crtcs = 0;
15664
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015665 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015666 struct intel_crtc_state *crtc_state = crtc->config;
15667 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015668
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015669 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15670 memset(crtc_state, 0, sizeof(*crtc_state));
15671 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015672
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015673 crtc_state->base.active = crtc_state->base.enable =
15674 dev_priv->display.get_pipe_config(crtc, crtc_state);
15675
15676 crtc->base.enabled = crtc_state->base.enable;
15677 crtc->active = crtc_state->base.active;
15678
15679 if (crtc_state->base.active) {
15680 dev_priv->active_crtcs |= 1 << crtc->pipe;
15681
15682 if (IS_BROADWELL(dev_priv)) {
15683 pixclk = ilk_pipe_pixel_rate(crtc_state);
15684
15685 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15686 if (crtc_state->ips_enabled)
15687 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15688 } else if (IS_VALLEYVIEW(dev_priv) ||
15689 IS_CHERRYVIEW(dev_priv) ||
15690 IS_BROXTON(dev_priv))
15691 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15692 else
15693 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15694 }
15695
15696 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015697
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015698 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015699
15700 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15701 crtc->base.base.id,
15702 crtc->active ? "enabled" : "disabled");
15703 }
15704
Daniel Vetter53589012013-06-05 13:34:16 +020015705 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15706 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15707
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015708 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15709 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015710 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015711 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015712 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015713 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015714 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015715 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015716
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015717 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015718 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015719 }
15720
Damien Lespiaub2784e12014-08-05 11:29:37 +010015721 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015722 pipe = 0;
15723
15724 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015725 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15726 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015727 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015728 } else {
15729 encoder->base.crtc = NULL;
15730 }
15731
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015732 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015733 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015734 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015735 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015736 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015737 }
15738
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015739 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015740 if (connector->get_hw_state(connector)) {
15741 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015742
15743 encoder = connector->encoder;
15744 connector->base.encoder = &encoder->base;
15745
15746 if (encoder->base.crtc &&
15747 encoder->base.crtc->state->active) {
15748 /*
15749 * This has to be done during hardware readout
15750 * because anything calling .crtc_disable may
15751 * rely on the connector_mask being accurate.
15752 */
15753 encoder->base.crtc->state->connector_mask |=
15754 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015755 encoder->base.crtc->state->encoder_mask |=
15756 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015757 }
15758
Daniel Vetter24929352012-07-02 20:28:59 +020015759 } else {
15760 connector->base.dpms = DRM_MODE_DPMS_OFF;
15761 connector->base.encoder = NULL;
15762 }
15763 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15764 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015765 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015766 connector->base.encoder ? "enabled" : "disabled");
15767 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015768
15769 for_each_intel_crtc(dev, crtc) {
15770 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15771
15772 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15773 if (crtc->base.state->active) {
15774 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15775 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15776 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15777
15778 /*
15779 * The initial mode needs to be set in order to keep
15780 * the atomic core happy. It wants a valid mode if the
15781 * crtc's enabled, so we do the above call.
15782 *
15783 * At this point some state updated by the connectors
15784 * in their ->detect() callback has not run yet, so
15785 * no recalculation can be done yet.
15786 *
15787 * Even if we could do a recalculation and modeset
15788 * right now it would cause a double modeset if
15789 * fbdev or userspace chooses a different initial mode.
15790 *
15791 * If that happens, someone indicated they wanted a
15792 * mode change, which means it's safe to do a full
15793 * recalculation.
15794 */
15795 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015796
15797 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15798 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015799 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015800
15801 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015802 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015803}
15804
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015805/* Scan out the current hw modeset state,
15806 * and sanitizes it to the current state
15807 */
15808static void
15809intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015810{
15811 struct drm_i915_private *dev_priv = dev->dev_private;
15812 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015813 struct intel_crtc *crtc;
15814 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015815 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015816
15817 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015818
15819 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015820 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015821 intel_sanitize_encoder(encoder);
15822 }
15823
Damien Lespiau055e3932014-08-18 13:49:10 +010015824 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015825 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15826 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015827 intel_dump_pipe_config(crtc, crtc->config,
15828 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015829 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015830
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015831 intel_modeset_update_connector_atomic_state(dev);
15832
Daniel Vetter35c95372013-07-17 06:55:04 +020015833 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15834 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15835
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015836 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015837 continue;
15838
15839 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15840
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015841 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015842 pll->on = false;
15843 }
15844
Wayne Boyer666a4532015-12-09 12:29:35 -080015845 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015846 vlv_wm_get_hw_state(dev);
15847 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015848 skl_wm_get_hw_state(dev);
15849 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015850 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015851
15852 for_each_intel_crtc(dev, crtc) {
15853 unsigned long put_domains;
15854
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015855 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015856 if (WARN_ON(put_domains))
15857 modeset_put_power_domains(dev_priv, put_domains);
15858 }
15859 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015860
15861 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015862}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015863
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015864void intel_display_resume(struct drm_device *dev)
15865{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015866 struct drm_i915_private *dev_priv = to_i915(dev);
15867 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15868 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015869 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015870 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015871
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015872 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015873
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015874 /*
15875 * This is a cludge because with real atomic modeset mode_config.mutex
15876 * won't be taken. Unfortunately some probed state like
15877 * audio_codec_enable is still protected by mode_config.mutex, so lock
15878 * it here for now.
15879 */
15880 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015881 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015882
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015883retry:
15884 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015885
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015886 if (ret == 0 && !setup) {
15887 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015888
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015889 intel_modeset_setup_hw_state(dev);
15890 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015891 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015892
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015893 if (ret == 0 && state) {
15894 struct drm_crtc_state *crtc_state;
15895 struct drm_crtc *crtc;
15896 int i;
15897
15898 state->acquire_ctx = &ctx;
15899
15900 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15901 /*
15902 * Force recalculation even if we restore
15903 * current state. With fast modeset this may not result
15904 * in a modeset when the state is compatible.
15905 */
15906 crtc_state->mode_changed = true;
15907 }
15908
15909 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015910 }
15911
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015912 if (ret == -EDEADLK) {
15913 drm_modeset_backoff(&ctx);
15914 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015915 }
15916
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015917 drm_modeset_drop_locks(&ctx);
15918 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015919 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015920
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015921 if (ret) {
15922 DRM_ERROR("Restoring old state failed with %i\n", ret);
15923 drm_atomic_state_free(state);
15924 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015925}
15926
15927void intel_modeset_gem_init(struct drm_device *dev)
15928{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015929 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015930 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015931 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015932
Imre Deakae484342014-03-31 15:10:44 +030015933 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015934
Chris Wilson1833b132012-05-09 11:56:28 +010015935 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015936
15937 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015938
15939 /*
15940 * Make sure any fbs we allocated at startup are properly
15941 * pinned & fenced. When we do the allocation it's too early
15942 * for this.
15943 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015944 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015945 obj = intel_fb_obj(c->primary->fb);
15946 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015947 continue;
15948
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015949 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015950 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15951 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015952 mutex_unlock(&dev->struct_mutex);
15953 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015954 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15955 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015956 drm_framebuffer_unreference(c->primary->fb);
15957 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015958 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015959 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015960 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015961 }
15962 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015963
15964 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015965}
15966
Imre Deak4932e2c2014-02-11 17:12:48 +020015967void intel_connector_unregister(struct intel_connector *intel_connector)
15968{
15969 struct drm_connector *connector = &intel_connector->base;
15970
15971 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015972 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015973}
15974
Jesse Barnes79e53942008-11-07 14:24:08 -080015975void intel_modeset_cleanup(struct drm_device *dev)
15976{
Jesse Barnes652c3932009-08-17 13:31:43 -070015977 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015978 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015979
Imre Deak2eb52522014-11-19 15:30:05 +020015980 intel_disable_gt_powersave(dev);
15981
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015982 intel_backlight_unregister(dev);
15983
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015984 /*
15985 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015986 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015987 * experience fancy races otherwise.
15988 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015989 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015990
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015991 /*
15992 * Due to the hpd irq storm handling the hotplug work can re-arm the
15993 * poll handlers. Hence disable polling after hpd handling is shut down.
15994 */
Keith Packardf87ea762010-10-03 19:36:26 -070015995 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015996
Jesse Barnes723bfd72010-10-07 16:01:13 -070015997 intel_unregister_dsm_handler();
15998
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015999 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016000
Chris Wilson1630fe72011-07-08 12:22:42 +010016001 /* flush any delayed tasks or pending work */
16002 flush_scheduled_work();
16003
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016004 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016005 for_each_intel_connector(dev, connector)
16006 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016007
Jesse Barnes79e53942008-11-07 14:24:08 -080016008 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016009
16010 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016011
Imre Deakae484342014-03-31 15:10:44 +030016012 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016013
16014 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016015}
16016
Dave Airlie28d52042009-09-21 14:33:58 +100016017/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016018 * Return which encoder is currently attached for connector.
16019 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016020struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016021{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016022 return &intel_attached_encoder(connector)->base;
16023}
Jesse Barnes79e53942008-11-07 14:24:08 -080016024
Chris Wilsondf0e9242010-09-09 16:20:55 +010016025void intel_connector_attach_encoder(struct intel_connector *connector,
16026 struct intel_encoder *encoder)
16027{
16028 connector->encoder = encoder;
16029 drm_mode_connector_attach_encoder(&connector->base,
16030 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016031}
Dave Airlie28d52042009-09-21 14:33:58 +100016032
16033/*
16034 * set vga decode state - true == enable VGA decode
16035 */
16036int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16037{
16038 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016039 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016040 u16 gmch_ctrl;
16041
Chris Wilson75fa0412014-02-07 18:37:02 -020016042 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16043 DRM_ERROR("failed to read control word\n");
16044 return -EIO;
16045 }
16046
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016047 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16048 return 0;
16049
Dave Airlie28d52042009-09-21 14:33:58 +100016050 if (state)
16051 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16052 else
16053 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016054
16055 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16056 DRM_ERROR("failed to write control word\n");
16057 return -EIO;
16058 }
16059
Dave Airlie28d52042009-09-21 14:33:58 +100016060 return 0;
16061}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016062
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016063struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016064
16065 u32 power_well_driver;
16066
Chris Wilson63b66e52013-08-08 15:12:06 +020016067 int num_transcoders;
16068
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016069 struct intel_cursor_error_state {
16070 u32 control;
16071 u32 position;
16072 u32 base;
16073 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016074 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016075
16076 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016077 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016078 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016079 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016080 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016081
16082 struct intel_plane_error_state {
16083 u32 control;
16084 u32 stride;
16085 u32 size;
16086 u32 pos;
16087 u32 addr;
16088 u32 surface;
16089 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016090 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016091
16092 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016093 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016094 enum transcoder cpu_transcoder;
16095
16096 u32 conf;
16097
16098 u32 htotal;
16099 u32 hblank;
16100 u32 hsync;
16101 u32 vtotal;
16102 u32 vblank;
16103 u32 vsync;
16104 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016105};
16106
16107struct intel_display_error_state *
16108intel_display_capture_error_state(struct drm_device *dev)
16109{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016111 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016112 int transcoders[] = {
16113 TRANSCODER_A,
16114 TRANSCODER_B,
16115 TRANSCODER_C,
16116 TRANSCODER_EDP,
16117 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016118 int i;
16119
Chris Wilson63b66e52013-08-08 15:12:06 +020016120 if (INTEL_INFO(dev)->num_pipes == 0)
16121 return NULL;
16122
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016123 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016124 if (error == NULL)
16125 return NULL;
16126
Imre Deak190be112013-11-25 17:15:31 +020016127 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016128 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16129
Damien Lespiau055e3932014-08-18 13:49:10 +010016130 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016131 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016132 __intel_display_power_is_enabled(dev_priv,
16133 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016134 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016135 continue;
16136
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016137 error->cursor[i].control = I915_READ(CURCNTR(i));
16138 error->cursor[i].position = I915_READ(CURPOS(i));
16139 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016140
16141 error->plane[i].control = I915_READ(DSPCNTR(i));
16142 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016143 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016144 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016145 error->plane[i].pos = I915_READ(DSPPOS(i));
16146 }
Paulo Zanonica291362013-03-06 20:03:14 -030016147 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16148 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016149 if (INTEL_INFO(dev)->gen >= 4) {
16150 error->plane[i].surface = I915_READ(DSPSURF(i));
16151 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16152 }
16153
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016154 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016155
Sonika Jindal3abfce72014-07-21 15:23:43 +053016156 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030016157 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016158 }
16159
Jani Nikula4d1de972016-03-18 17:05:42 +020016160 /* Note: this does not include DSI transcoders. */
Chris Wilson63b66e52013-08-08 15:12:06 +020016161 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16162 if (HAS_DDI(dev_priv->dev))
16163 error->num_transcoders++; /* Account for eDP. */
16164
16165 for (i = 0; i < error->num_transcoders; i++) {
16166 enum transcoder cpu_transcoder = transcoders[i];
16167
Imre Deakddf9c532013-11-27 22:02:02 +020016168 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016169 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016170 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016171 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016172 continue;
16173
Chris Wilson63b66e52013-08-08 15:12:06 +020016174 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16175
16176 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16177 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16178 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16179 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16180 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16181 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16182 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016183 }
16184
16185 return error;
16186}
16187
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016188#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16189
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016190void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016191intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016192 struct drm_device *dev,
16193 struct intel_display_error_state *error)
16194{
Damien Lespiau055e3932014-08-18 13:49:10 +010016195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196 int i;
16197
Chris Wilson63b66e52013-08-08 15:12:06 +020016198 if (!error)
16199 return;
16200
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016201 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016202 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016203 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016204 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016205 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016206 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016207 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016208 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016209 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016210 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016211
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016212 err_printf(m, "Plane [%d]:\n", i);
16213 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16214 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016215 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016216 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16217 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016218 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016219 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016220 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016221 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016222 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16223 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016224 }
16225
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016226 err_printf(m, "Cursor [%d]:\n", i);
16227 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16228 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16229 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016230 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016231
16232 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016233 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016234 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016235 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016236 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016237 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16238 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16239 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16240 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16241 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16242 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16243 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16244 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016245}