blob: ac3ee2cee4b6034c75c070750c05779d1d16c62f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
1517 if (!IS_VALLEYVIEW(dev))
1518 return;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
1541
1542 } else {
1543 /*
Jesse Barnes57021052014-05-23 13:16:40 -07001544 * If DPIO has already been reset, e.g. by BIOS, just skip all
1545 * this.
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001546 */
Jesse Barnes57021052014-05-23 13:16:40 -07001547 if (I915_READ(DPIO_CTL) & DPIO_CMNRST)
1548 return;
1549
1550 /*
1551 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1552 * Need to assert and de-assert PHY SB reset by gating the
1553 * common lane power, then un-gating it.
1554 * Simply ungating isn't enough to reset the PHY enough to get
1555 * ports and lanes running.
1556 */
1557 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1558 false);
1559 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1560 true);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001561 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001562}
1563
Daniel Vetter426115c2013-07-11 22:13:42 +02001564static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565{
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int reg = DPLL(crtc->pipe);
1569 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001572
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001573 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001574 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1575
1576 /* PLL is protected by panel, make sure we can write it */
1577 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Daniel Vetter426115c2013-07-11 22:13:42 +02001580 I915_WRITE(reg, dpll);
1581 POSTING_READ(reg);
1582 udelay(150);
1583
1584 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1585 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1586
1587 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001589
1590 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001591 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001592 POSTING_READ(reg);
1593 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001594 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001595 POSTING_READ(reg);
1596 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001598 POSTING_READ(reg);
1599 udelay(150); /* wait for warmup */
1600}
1601
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001602static void chv_enable_pll(struct intel_crtc *crtc)
1603{
1604 struct drm_device *dev = crtc->base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 int pipe = crtc->pipe;
1607 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 u32 tmp;
1609
1610 assert_pipe_disabled(dev_priv, crtc->pipe);
1611
1612 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1613
1614 mutex_lock(&dev_priv->dpio_lock);
1615
1616 /* Enable back the 10bit clock to display controller */
1617 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1618 tmp |= DPIO_DCLKP_EN;
1619 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1620
1621 /*
1622 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1623 */
1624 udelay(1);
1625
1626 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001628
1629 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001630 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631 DRM_ERROR("PLL %d failed to lock\n", pipe);
1632
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001633 /* not sure when this should be written */
1634 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1635 POSTING_READ(DPLL_MD(pipe));
1636
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637 mutex_unlock(&dev_priv->dpio_lock);
1638}
1639
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001641{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 struct drm_device *dev = crtc->base.dev;
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 int reg = DPLL(crtc->pipe);
1645 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648
1649 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001650 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651
1652 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 if (IS_MOBILE(dev) && !IS_I830(dev))
1654 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
1657
1658 /* Wait for the clocks to stabilize. */
1659 POSTING_READ(reg);
1660 udelay(150);
1661
1662 if (INTEL_INFO(dev)->gen >= 4) {
1663 I915_WRITE(DPLL_MD(crtc->pipe),
1664 crtc->config.dpll_hw_state.dpll_md);
1665 } else {
1666 /* The pixel multiplier can only be updated once the
1667 * DPLL is enabled and the clocks are stable.
1668 *
1669 * So write it again.
1670 */
1671 I915_WRITE(reg, dpll);
1672 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673
1674 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 POSTING_READ(reg);
1677 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 POSTING_READ(reg);
1680 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 POSTING_READ(reg);
1683 udelay(150); /* wait for warmup */
1684}
1685
1686/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe PLL to disable
1690 *
1691 * Disable the PLL for @pipe, making sure the pipe is off first.
1692 *
1693 * Note! This is for pre-ILK only.
1694 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001695static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
1701 /* Make sure the pipe isn't still relying on us */
1702 assert_pipe_disabled(dev_priv, pipe);
1703
Daniel Vetter50b44a42013-06-05 13:34:33 +02001704 I915_WRITE(DPLL(pipe), 0);
1705 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706}
1707
Jesse Barnesf6071162013-10-01 10:41:38 -07001708static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1709{
1710 u32 val = 0;
1711
1712 /* Make sure the pipe isn't still relying on us */
1713 assert_pipe_disabled(dev_priv, pipe);
1714
Imre Deake5cbfbf2014-01-09 17:08:16 +02001715 /*
1716 * Leave integrated clock source and reference clock enabled for pipe B.
1717 * The latter is needed for VGA hotplug / manual detection.
1718 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001719 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001720 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723
1724}
1725
1726static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1727{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001728 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729 u32 val;
1730
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 /* Set PLL en = 0 */
1735 val = DPLL_SSC_REF_CLOCK_CHV;
1736 if (pipe != PIPE_A)
1737 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1738 I915_WRITE(DPLL(pipe), val);
1739 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001740
1741 mutex_lock(&dev_priv->dpio_lock);
1742
1743 /* Disable 10bit clock to display controller */
1744 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1745 val &= ~DPIO_DCLKP_EN;
1746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1747
Ville Syrjälä61407f62014-05-27 16:32:55 +03001748 /* disable left/right clock distribution */
1749 if (pipe != PIPE_B) {
1750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1751 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1752 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1753 } else {
1754 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1755 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1757 }
1758
Ville Syrjäläd7520482014-04-09 13:28:59 +03001759 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001760}
1761
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1763 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764{
1765 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 switch (dport->port) {
1769 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001772 break;
1773 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001775 dpll_reg = DPLL(0);
1776 break;
1777 case PORT_D:
1778 port_mask = DPLL_PORTD_READY_MASK;
1779 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001780 break;
1781 default:
1782 BUG();
1783 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001788}
1789
Daniel Vetterb14b1052014-04-24 23:55:13 +02001790static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1791{
1792 struct drm_device *dev = crtc->base.dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1795
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001796 if (WARN_ON(pll == NULL))
1797 return;
1798
Daniel Vetterb14b1052014-04-24 23:55:13 +02001799 WARN_ON(!pll->refcount);
1800 if (pll->active == 0) {
1801 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1802 WARN_ON(pll->on);
1803 assert_shared_dpll_disabled(dev_priv, pll);
1804
1805 pll->mode_set(dev_priv, pll);
1806 }
1807}
1808
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001809/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001810 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe PLL to enable
1813 *
1814 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1815 * drives the transcoder clock.
1816 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001817static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001818{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001819 struct drm_device *dev = crtc->base.dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001822
Daniel Vetter87a875b2013-06-05 13:34:19 +02001823 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001824 return;
1825
1826 if (WARN_ON(pll->refcount == 0))
1827 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Daniel Vetter46edb022013-06-05 13:34:12 +02001829 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1830 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (pll->active++) {
1834 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001835 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001838 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Daniel Vetter46edb022013-06-05 13:34:12 +02001840 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001841 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001843}
1844
Daniel Vettere2b78262013-06-07 23:10:03 +02001845static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001846{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001847 struct drm_device *dev = crtc->base.dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001850
Jesse Barnes92f25842011-01-04 15:09:34 -08001851 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001852 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 return;
1855
Chris Wilson48da64a2012-05-13 20:16:12 +01001856 if (WARN_ON(pll->refcount == 0))
1857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Daniel Vetter46edb022013-06-05 13:34:12 +02001859 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862
Chris Wilson48da64a2012-05-13 20:16:12 +01001863 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001864 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001865 return;
1866 }
1867
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001869 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001870 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001871 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001872
Daniel Vetter46edb022013-06-05 13:34:12 +02001873 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001874 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001875 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001885
1886 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001887 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001888
1889 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001890 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001891 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001892
1893 /* FDI must be feeding us bits for PCH ports */
1894 assert_fdi_tx_enabled(dev_priv, pipe);
1895 assert_fdi_rx_enabled(dev_priv, pipe);
1896
Daniel Vetter23670b322012-11-01 09:15:30 +01001897 if (HAS_PCH_CPT(dev)) {
1898 /* Workaround: Set the timing override bit before enabling the
1899 * pch transcoder. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001904 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001907 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001909
1910 if (HAS_PCH_IBX(dev_priv->dev)) {
1911 /*
1912 * make the BPC in transcoder be consistent with
1913 * that in pipeconf reg.
1914 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001915 val &= ~PIPECONF_BPC_MASK;
1916 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001917 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001918
1919 val &= ~TRANS_INTERLACE_MASK;
1920 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001921 if (HAS_PCH_IBX(dev_priv->dev) &&
1922 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1923 val |= TRANS_LEGACY_INTERLACED_ILK;
1924 else
1925 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001926 else
1927 val |= TRANS_PROGRESSIVE;
1928
Jesse Barnes040484a2011-01-03 12:14:26 -08001929 I915_WRITE(reg, val | TRANS_ENABLE);
1930 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001931 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001935 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001936{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938
1939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001943 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001944 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001945
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001946 /* Workaround: set timing override bit. */
1947 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001948 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001949 I915_WRITE(_TRANSA_CHICKEN2, val);
1950
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001951 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1955 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001956 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 else
1958 val |= TRANS_PROGRESSIVE;
1959
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
1961 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001962 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001963}
1964
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001965static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1966 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001967{
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 struct drm_device *dev = dev_priv->dev;
1969 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* FDI relies on the transcoder */
1972 assert_fdi_tx_disabled(dev_priv, pipe);
1973 assert_fdi_rx_disabled(dev_priv, pipe);
1974
Jesse Barnes291906f2011-02-02 12:28:03 -08001975 /* Ports must be off as well */
1976 assert_pch_ports_disabled(dev_priv, pipe);
1977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
1980 val &= ~TRANS_ENABLE;
1981 I915_WRITE(reg, val);
1982 /* wait for PCH transcoder off, transcoder state */
1983 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001984 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001985
1986 if (!HAS_PCH_IBX(dev)) {
1987 /* Workaround: Clear the timing override chicken bit again. */
1988 reg = TRANS_CHICKEN2(pipe);
1989 val = I915_READ(reg);
1990 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1991 I915_WRITE(reg, val);
1992 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001993}
1994
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001995static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997 u32 val;
1998
Daniel Vetterab9412b2013-05-03 11:49:46 +02001999 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002002 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002004 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005
2006 /* Workaround: clear timing override bit. */
2007 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002008 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002009 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002010}
2011
2012/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002013 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002014 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002016 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002019static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020{
Paulo Zanoni03722642014-01-17 13:51:09 -02002021 struct drm_device *dev = crtc->base.dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2025 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 int reg;
2028 u32 val;
2029
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002030 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002031 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002032 assert_sprites_disabled(dev_priv, pipe);
2033
Paulo Zanoni681e5812012-12-06 11:12:38 -02002034 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002035 pch_transcoder = TRANSCODER_A;
2036 else
2037 pch_transcoder = pipe;
2038
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 /*
2040 * A pipe without a PLL won't actually be able to drive bits from
2041 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2042 * need the check.
2043 */
2044 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002045 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002046 assert_dsi_pll_enabled(dev_priv);
2047 else
2048 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002049 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002050 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002051 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002053 assert_fdi_tx_pll_enabled(dev_priv,
2054 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 }
2056 /* FIXME: assert CPU port conditions for SNB+ */
2057 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002059 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002061 if (val & PIPECONF_ENABLE) {
2062 WARN_ON(!(pipe == PIPE_A &&
2063 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002065 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002066
2067 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002068 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 * @dev_priv: i915 private structure
2074 * @pipe: pipe to disable
2075 *
2076 * Disable @pipe, making sure that various hardware specific requirements
2077 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2078 *
2079 * @pipe should be %PIPE_A or %PIPE_B.
2080 *
2081 * Will wait until the pipe has shut down before returning.
2082 */
2083static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2084 enum pipe pipe)
2085{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2087 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 int reg;
2089 u32 val;
2090
2091 /*
2092 * Make sure planes won't keep trying to pump pixels to us,
2093 * or we might hang the display.
2094 */
2095 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002096 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002097 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098
2099 /* Don't disable pipe A or pipe A PLLs if needed */
2100 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2101 return;
2102
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002103 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002105 if ((val & PIPECONF_ENABLE) == 0)
2106 return;
2107
2108 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2110}
2111
Keith Packardd74362c2011-07-28 14:47:14 -07002112/*
2113 * Plane regs are double buffered, going from enabled->disabled needs a
2114 * trigger in order to latch. The display address reg provides this.
2115 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002116void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2117 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002118{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002119 struct drm_device *dev = dev_priv->dev;
2120 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002121
2122 I915_WRITE(reg, I915_READ(reg));
2123 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002124}
2125
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002127 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 * @dev_priv: i915 private structure
2129 * @plane: plane to enable
2130 * @pipe: pipe being fed
2131 *
2132 * Enable @plane on @pipe, making sure that @pipe is running first.
2133 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002134static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2135 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002137 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002138 struct intel_crtc *intel_crtc =
2139 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 int reg;
2141 u32 val;
2142
2143 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2144 assert_pipe_enabled(dev_priv, pipe);
2145
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002146 if (intel_crtc->primary_enabled)
2147 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002148
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002149 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002150
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 reg = DSPCNTR(plane);
2152 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002153 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002154
2155 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002156 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002157
2158 /*
2159 * BDW signals flip done immediately if the plane
2160 * is disabled, even if the plane enable is already
2161 * armed to occur at the next vblank :(
2162 */
2163 if (IS_BROADWELL(dev))
2164 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 * @dev_priv: i915 private structure
2170 * @plane: plane to disable
2171 * @pipe: pipe consuming the data
2172 *
2173 * Disable @plane; should be an independent operation.
2174 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002175static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2176 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178 struct intel_crtc *intel_crtc =
2179 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002183 if (!intel_crtc->primary_enabled)
2184 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002185
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002186 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002187
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 reg = DSPCNTR(plane);
2189 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002190 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191
2192 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002193 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194}
2195
Chris Wilson693db182013-03-05 14:52:39 +00002196static bool need_vtd_wa(struct drm_device *dev)
2197{
2198#ifdef CONFIG_INTEL_IOMMU
2199 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2200 return true;
2201#endif
2202 return false;
2203}
2204
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002205static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2206{
2207 int tile_height;
2208
2209 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2210 return ALIGN(height, tile_height);
2211}
2212
Chris Wilson127bd2a2010-07-23 23:32:05 +01002213int
Chris Wilson48b956c2010-09-14 12:50:34 +01002214intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002215 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002216 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217{
Chris Wilsonce453d82011-02-21 14:43:56 +00002218 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 u32 alignment;
2220 int ret;
2221
Chris Wilson05394f32010-11-08 19:18:58 +00002222 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002224 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2225 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002226 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002227 alignment = 4 * 1024;
2228 else
2229 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 break;
2231 case I915_TILING_X:
2232 /* pin() will align the object as required by fence */
2233 alignment = 0;
2234 break;
2235 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002236 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237 return -EINVAL;
2238 default:
2239 BUG();
2240 }
2241
Chris Wilson693db182013-03-05 14:52:39 +00002242 /* Note that the w/a also requires 64 PTE of padding following the
2243 * bo. We currently fill all unused PTE with the shadow page and so
2244 * we should always have valid PTE following the scanout preventing
2245 * the VT-d warning.
2246 */
2247 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2248 alignment = 256 * 1024;
2249
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002251 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002253 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
2255 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2256 * fence, whereas 965+ only requires a fence if using
2257 * framebuffer compression. For simplicity, we always install
2258 * a fence as the cost is not that onerous.
2259 */
Chris Wilson06d98132012-04-17 15:31:24 +01002260 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002261 if (ret)
2262 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002264 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002268
2269err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002270 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002271err_interruptible:
2272 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002273 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274}
2275
Chris Wilson1690e1e2011-12-14 13:57:08 +01002276void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2277{
2278 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002279 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280}
2281
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2283 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002284unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2285 unsigned int tiling_mode,
2286 unsigned int cpp,
2287 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288{
Chris Wilsonbc752862013-02-21 20:04:31 +00002289 if (tiling_mode != I915_TILING_NONE) {
2290 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291
Chris Wilsonbc752862013-02-21 20:04:31 +00002292 tile_rows = *y / 8;
2293 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 tiles = *x / (512/cpp);
2296 *x %= 512/cpp;
2297
2298 return tile_rows * pitch * 8 + tiles * 4096;
2299 } else {
2300 unsigned int offset;
2301
2302 offset = *y * pitch + *x * cpp;
2303 *y = 0;
2304 *x = (offset & 4095) / cpp;
2305 return offset & -4096;
2306 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307}
2308
Jesse Barnes46f297f2014-03-07 08:57:48 -08002309int intel_format_to_fourcc(int format)
2310{
2311 switch (format) {
2312 case DISPPLANE_8BPP:
2313 return DRM_FORMAT_C8;
2314 case DISPPLANE_BGRX555:
2315 return DRM_FORMAT_XRGB1555;
2316 case DISPPLANE_BGRX565:
2317 return DRM_FORMAT_RGB565;
2318 default:
2319 case DISPPLANE_BGRX888:
2320 return DRM_FORMAT_XRGB8888;
2321 case DISPPLANE_RGBX888:
2322 return DRM_FORMAT_XBGR8888;
2323 case DISPPLANE_BGRX101010:
2324 return DRM_FORMAT_XRGB2101010;
2325 case DISPPLANE_RGBX101010:
2326 return DRM_FORMAT_XBGR2101010;
2327 }
2328}
2329
Jesse Barnes484b41d2014-03-07 08:57:55 -08002330static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331 struct intel_plane_config *plane_config)
2332{
2333 struct drm_device *dev = crtc->base.dev;
2334 struct drm_i915_gem_object *obj = NULL;
2335 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2336 u32 base = plane_config->base;
2337
Chris Wilsonff2652e2014-03-10 08:07:02 +00002338 if (plane_config->size == 0)
2339 return false;
2340
Jesse Barnes46f297f2014-03-07 08:57:48 -08002341 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2342 plane_config->size);
2343 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345
2346 if (plane_config->tiled) {
2347 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002348 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002349 }
2350
Dave Airlie66e514c2014-04-03 07:51:54 +10002351 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2352 mode_cmd.width = crtc->base.primary->fb->width;
2353 mode_cmd.height = crtc->base.primary->fb->height;
2354 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355
2356 mutex_lock(&dev->struct_mutex);
2357
Dave Airlie66e514c2014-04-03 07:51:54 +10002358 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002359 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002360 DRM_DEBUG_KMS("intel fb init failed\n");
2361 goto out_unref_obj;
2362 }
2363
Daniel Vettera071fa02014-06-18 23:28:09 +02002364 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002365 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366
2367 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2368 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369
2370out_unref_obj:
2371 drm_gem_object_unreference(&obj->base);
2372 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373 return false;
2374}
2375
2376static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2377 struct intel_plane_config *plane_config)
2378{
2379 struct drm_device *dev = intel_crtc->base.dev;
2380 struct drm_crtc *c;
2381 struct intel_crtc *i;
2382 struct intel_framebuffer *fb;
2383
Dave Airlie66e514c2014-04-03 07:51:54 +10002384 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002385 return;
2386
2387 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2388 return;
2389
Dave Airlie66e514c2014-04-03 07:51:54 +10002390 kfree(intel_crtc->base.primary->fb);
2391 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392
2393 /*
2394 * Failed to alloc the obj, check to see if we should share
2395 * an fb with another CRTC instead
2396 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002397 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002398 i = to_intel_crtc(c);
2399
2400 if (c == &intel_crtc->base)
2401 continue;
2402
Dave Airlie66e514c2014-04-03 07:51:54 +10002403 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404 continue;
2405
Dave Airlie66e514c2014-04-03 07:51:54 +10002406 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002407 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002408 drm_framebuffer_reference(c->primary->fb);
2409 intel_crtc->base.primary->fb = c->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002410 fb->obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 break;
2412 }
2413 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414}
2415
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002416static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2417 struct drm_framebuffer *fb,
2418 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002419{
2420 struct drm_device *dev = crtc->dev;
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2423 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002424 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002425 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002426 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002427 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002429
Jesse Barnes81255562010-08-02 12:07:50 -07002430 intel_fb = to_intel_framebuffer(fb);
2431 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002432
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = DSPCNTR(plane);
2434 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002435 /* Mask out pixel format bits in case we change it */
2436 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002437 switch (fb->pixel_format) {
2438 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002439 dspcntr |= DISPPLANE_8BPP;
2440 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002441 case DRM_FORMAT_XRGB1555:
2442 case DRM_FORMAT_ARGB1555:
2443 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002444 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002445 case DRM_FORMAT_RGB565:
2446 dspcntr |= DISPPLANE_BGRX565;
2447 break;
2448 case DRM_FORMAT_XRGB8888:
2449 case DRM_FORMAT_ARGB8888:
2450 dspcntr |= DISPPLANE_BGRX888;
2451 break;
2452 case DRM_FORMAT_XBGR8888:
2453 case DRM_FORMAT_ABGR8888:
2454 dspcntr |= DISPPLANE_RGBX888;
2455 break;
2456 case DRM_FORMAT_XRGB2101010:
2457 case DRM_FORMAT_ARGB2101010:
2458 dspcntr |= DISPPLANE_BGRX101010;
2459 break;
2460 case DRM_FORMAT_XBGR2101010:
2461 case DRM_FORMAT_ABGR2101010:
2462 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002463 break;
2464 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002465 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002466 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002467
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002468 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002469 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002470 dspcntr |= DISPPLANE_TILED;
2471 else
2472 dspcntr &= ~DISPPLANE_TILED;
2473 }
2474
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002475 if (IS_G4X(dev))
2476 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2477
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002479
Daniel Vettere506a0c2012-07-05 12:17:29 +02002480 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002481
Daniel Vetterc2c75132012-07-05 12:17:30 +02002482 if (INTEL_INFO(dev)->gen >= 4) {
2483 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002484 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2485 fb->bits_per_pixel / 8,
2486 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002487 linear_offset -= intel_crtc->dspaddr_offset;
2488 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002489 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002491
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002496 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002497 I915_WRITE(DSPSURF(plane),
2498 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002500 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002502 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504}
2505
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002506static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2507 struct drm_framebuffer *fb,
2508 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002509{
2510 struct drm_device *dev = crtc->dev;
2511 struct drm_i915_private *dev_priv = dev->dev_private;
2512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2513 struct intel_framebuffer *intel_fb;
2514 struct drm_i915_gem_object *obj;
2515 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002516 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002517 u32 dspcntr;
2518 u32 reg;
2519
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520 intel_fb = to_intel_framebuffer(fb);
2521 obj = intel_fb->obj;
2522
2523 reg = DSPCNTR(plane);
2524 dspcntr = I915_READ(reg);
2525 /* Mask out pixel format bits in case we change it */
2526 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002527 switch (fb->pixel_format) {
2528 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002529 dspcntr |= DISPPLANE_8BPP;
2530 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002531 case DRM_FORMAT_RGB565:
2532 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002533 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002534 case DRM_FORMAT_XRGB8888:
2535 case DRM_FORMAT_ARGB8888:
2536 dspcntr |= DISPPLANE_BGRX888;
2537 break;
2538 case DRM_FORMAT_XBGR8888:
2539 case DRM_FORMAT_ABGR8888:
2540 dspcntr |= DISPPLANE_RGBX888;
2541 break;
2542 case DRM_FORMAT_XRGB2101010:
2543 case DRM_FORMAT_ARGB2101010:
2544 dspcntr |= DISPPLANE_BGRX101010;
2545 break;
2546 case DRM_FORMAT_XBGR2101010:
2547 case DRM_FORMAT_ABGR2101010:
2548 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002549 break;
2550 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002551 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002552 }
2553
2554 if (obj->tiling_mode != I915_TILING_NONE)
2555 dspcntr |= DISPPLANE_TILED;
2556 else
2557 dspcntr &= ~DISPPLANE_TILED;
2558
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002559 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002560 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2561 else
2562 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563
2564 I915_WRITE(reg, dspcntr);
2565
Daniel Vettere506a0c2012-07-05 12:17:29 +02002566 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002567 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002568 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2569 fb->bits_per_pixel / 8,
2570 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002571 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002573 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2574 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2575 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002576 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002577 I915_WRITE(DSPSURF(plane),
2578 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002579 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002580 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2581 } else {
2582 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2583 I915_WRITE(DSPLINOFF(plane), linear_offset);
2584 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002585 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586}
2587
2588/* Assume fb object is pinned & idle & fenced and just update base pointers */
2589static int
2590intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2591 int x, int y, enum mode_set_atomic state)
2592{
2593 struct drm_device *dev = crtc->dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002595
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002596 if (dev_priv->display.disable_fbc)
2597 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002598 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002599
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002600 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2601
2602 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002603}
2604
Ville Syrjälä96a02912013-02-18 19:08:49 +02002605void intel_display_handle_reset(struct drm_device *dev)
2606{
2607 struct drm_i915_private *dev_priv = dev->dev_private;
2608 struct drm_crtc *crtc;
2609
2610 /*
2611 * Flips in the rings have been nuked by the reset,
2612 * so complete all pending flips so that user space
2613 * will get its events and not get stuck.
2614 *
2615 * Also update the base address of all primary
2616 * planes to the the last fb to make sure we're
2617 * showing the correct fb after a reset.
2618 *
2619 * Need to make two loops over the crtcs so that we
2620 * don't try to grab a crtc mutex before the
2621 * pending_flip_queue really got woken up.
2622 */
2623
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002624 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 enum plane plane = intel_crtc->plane;
2627
2628 intel_prepare_page_flip(dev, plane);
2629 intel_finish_page_flip_plane(dev, plane);
2630 }
2631
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002632 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2634
Rob Clark51fd3712013-11-19 12:10:12 -05002635 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002636 /*
2637 * FIXME: Once we have proper support for primary planes (and
2638 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002639 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002640 */
Matt Roperf4510a22014-04-01 15:22:40 -07002641 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002642 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002643 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002644 crtc->x,
2645 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002646 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002647 }
2648}
2649
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002650static int
Chris Wilson14667a42012-04-03 17:58:35 +01002651intel_finish_fb(struct drm_framebuffer *old_fb)
2652{
2653 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2654 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2655 bool was_interruptible = dev_priv->mm.interruptible;
2656 int ret;
2657
Chris Wilson14667a42012-04-03 17:58:35 +01002658 /* Big Hammer, we also need to ensure that any pending
2659 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2660 * current scanout is retired before unpinning the old
2661 * framebuffer.
2662 *
2663 * This should only fail upon a hung GPU, in which case we
2664 * can safely continue.
2665 */
2666 dev_priv->mm.interruptible = false;
2667 ret = i915_gem_object_finish_gpu(obj);
2668 dev_priv->mm.interruptible = was_interruptible;
2669
2670 return ret;
2671}
2672
Chris Wilson7d5e3792014-03-04 13:15:08 +00002673static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2674{
2675 struct drm_device *dev = crtc->dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2678 unsigned long flags;
2679 bool pending;
2680
2681 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2682 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2683 return false;
2684
2685 spin_lock_irqsave(&dev->event_lock, flags);
2686 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2687 spin_unlock_irqrestore(&dev->event_lock, flags);
2688
2689 return pending;
2690}
2691
Chris Wilson14667a42012-04-03 17:58:35 +01002692static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002693intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002694 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002695{
2696 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002697 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002699 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002700 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002701 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Matt Roper91565c852014-06-24 17:05:02 -07002702 struct drm_i915_gem_object *old_obj;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002704
Chris Wilson7d5e3792014-03-04 13:15:08 +00002705 if (intel_crtc_has_pending_flip(crtc)) {
2706 DRM_ERROR("pipe is still busy with an old pageflip\n");
2707 return -EBUSY;
2708 }
2709
Jesse Barnes79e53942008-11-07 14:24:08 -08002710 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002711 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002712 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002713 return 0;
2714 }
2715
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002716 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002717 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2718 plane_name(intel_crtc->plane),
2719 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002720 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002721 }
2722
Daniel Vettera071fa02014-06-18 23:28:09 +02002723 old_fb = crtc->primary->fb;
Matt Roper91565c852014-06-24 17:05:02 -07002724 old_obj = old_fb ? to_intel_framebuffer(old_fb)->obj : NULL;
Daniel Vettera071fa02014-06-18 23:28:09 +02002725
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002726 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002727 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2728 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002729 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002730 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002731 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002732 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002733 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002734 return ret;
2735 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002736
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002737 /*
2738 * Update pipe size and adjust fitter if needed: the reason for this is
2739 * that in compute_mode_changes we check the native mode (not the pfit
2740 * mode) to see if we can flip rather than do a full mode set. In the
2741 * fastboot case, we'll flip, but if we don't update the pipesrc and
2742 * pfit state, we'll end up with a big fb scanned out into the wrong
2743 * sized surface.
2744 *
2745 * To fix this properly, we need to hoist the checks up into
2746 * compute_mode_changes (or above), check the actual pfit state and
2747 * whether the platform allows pfit disable with pipe active, and only
2748 * then update the pipesrc and pfit state, even on the flip path.
2749 */
Jani Nikulad330a952014-01-21 11:24:25 +02002750 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002751 const struct drm_display_mode *adjusted_mode =
2752 &intel_crtc->config.adjusted_mode;
2753
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002754 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002755 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2756 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002757 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002758 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2759 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2760 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2761 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2762 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2763 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002764 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2765 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002766 }
2767
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002768 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002769
Daniel Vetterf99d7062014-06-19 16:01:59 +02002770 if (intel_crtc->active)
2771 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2772
Matt Roperf4510a22014-04-01 15:22:40 -07002773 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002774 crtc->x = x;
2775 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002776
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002777 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002778 if (intel_crtc->active && old_fb != fb)
2779 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002780 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002781 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002782 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002783 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002784
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002785 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002786 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002787 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002788
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002789 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002790}
2791
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002792static void intel_fdi_normal_train(struct drm_crtc *crtc)
2793{
2794 struct drm_device *dev = crtc->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797 int pipe = intel_crtc->pipe;
2798 u32 reg, temp;
2799
2800 /* enable normal train */
2801 reg = FDI_TX_CTL(pipe);
2802 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002803 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002804 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2805 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002806 } else {
2807 temp &= ~FDI_LINK_TRAIN_NONE;
2808 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002809 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002810 I915_WRITE(reg, temp);
2811
2812 reg = FDI_RX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 if (HAS_PCH_CPT(dev)) {
2815 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2816 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2817 } else {
2818 temp &= ~FDI_LINK_TRAIN_NONE;
2819 temp |= FDI_LINK_TRAIN_NONE;
2820 }
2821 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2822
2823 /* wait one idle pattern time */
2824 POSTING_READ(reg);
2825 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002826
2827 /* IVB wants error correction enabled */
2828 if (IS_IVYBRIDGE(dev))
2829 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2830 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002831}
2832
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002833static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002834{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002835 return crtc->base.enabled && crtc->active &&
2836 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002837}
2838
Daniel Vetter01a415f2012-10-27 15:58:40 +02002839static void ivb_modeset_global_resources(struct drm_device *dev)
2840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *pipe_B_crtc =
2843 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2844 struct intel_crtc *pipe_C_crtc =
2845 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2846 uint32_t temp;
2847
Daniel Vetter1e833f42013-02-19 22:31:57 +01002848 /*
2849 * When everything is off disable fdi C so that we could enable fdi B
2850 * with all lanes. Note that we don't care about enabled pipes without
2851 * an enabled pch encoder.
2852 */
2853 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2854 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002855 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2856 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2857
2858 temp = I915_READ(SOUTH_CHICKEN1);
2859 temp &= ~FDI_BC_BIFURCATION_SELECT;
2860 DRM_DEBUG_KMS("disabling fdi C rx\n");
2861 I915_WRITE(SOUTH_CHICKEN1, temp);
2862 }
2863}
2864
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865/* The FDI link training functions for ILK/Ibexpeak. */
2866static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2867{
2868 struct drm_device *dev = crtc->dev;
2869 struct drm_i915_private *dev_priv = dev->dev_private;
2870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2871 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002873
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002874 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002875 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002876
Adam Jacksone1a44742010-06-25 15:32:14 -04002877 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2878 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 reg = FDI_RX_IMR(pipe);
2880 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002881 temp &= ~FDI_RX_SYMBOL_LOCK;
2882 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 I915_WRITE(reg, temp);
2884 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002885 udelay(150);
2886
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002888 reg = FDI_TX_CTL(pipe);
2889 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002890 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2891 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002892 temp &= ~FDI_LINK_TRAIN_NONE;
2893 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895
Chris Wilson5eddb702010-09-11 13:48:45 +01002896 reg = FDI_RX_CTL(pipe);
2897 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002898 temp &= ~FDI_LINK_TRAIN_NONE;
2899 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002900 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2901
2902 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 udelay(150);
2904
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002905 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002906 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2907 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2908 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002909
Chris Wilson5eddb702010-09-11 13:48:45 +01002910 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002911 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002913 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2914
2915 if ((temp & FDI_RX_BIT_LOCK)) {
2916 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 break;
2919 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002921 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923
2924 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002925 reg = FDI_TX_CTL(pipe);
2926 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 temp &= ~FDI_LINK_TRAIN_NONE;
2928 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 reg = FDI_RX_CTL(pipe);
2932 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933 temp &= ~FDI_LINK_TRAIN_NONE;
2934 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 I915_WRITE(reg, temp);
2936
2937 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002938 udelay(150);
2939
Chris Wilson5eddb702010-09-11 13:48:45 +01002940 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002941 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002942 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002943 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2944
2945 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002946 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002947 DRM_DEBUG_KMS("FDI train 2 done.\n");
2948 break;
2949 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953
2954 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002955
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002956}
2957
Akshay Joshi0206e352011-08-16 15:34:10 -04002958static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002959 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2960 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2961 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2962 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2963};
2964
2965/* The FDI link training functions for SNB/Cougarpoint. */
2966static void gen6_fdi_link_train(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2971 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002972 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973
Adam Jacksone1a44742010-06-25 15:32:14 -04002974 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2975 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002976 reg = FDI_RX_IMR(pipe);
2977 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002978 temp &= ~FDI_RX_SYMBOL_LOCK;
2979 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002983 udelay(150);
2984
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002988 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 temp &= ~FDI_LINK_TRAIN_NONE;
2991 temp |= FDI_LINK_TRAIN_PATTERN_1;
2992 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2993 /* SNB-B */
2994 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002996
Daniel Vetterd74cf322012-10-26 10:58:13 +02002997 I915_WRITE(FDI_RX_MISC(pipe),
2998 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2999
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 reg = FDI_RX_CTL(pipe);
3001 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 if (HAS_PCH_CPT(dev)) {
3003 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3004 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3005 } else {
3006 temp &= ~FDI_LINK_TRAIN_NONE;
3007 temp |= FDI_LINK_TRAIN_PATTERN_1;
3008 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3010
3011 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012 udelay(150);
3013
Akshay Joshi0206e352011-08-16 15:34:10 -04003014 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_TX_CTL(pipe);
3016 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3018 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020
3021 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003022 udelay(500);
3023
Sean Paulfa37d392012-03-02 12:53:39 -05003024 for (retry = 0; retry < 5; retry++) {
3025 reg = FDI_RX_IIR(pipe);
3026 temp = I915_READ(reg);
3027 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3028 if (temp & FDI_RX_BIT_LOCK) {
3029 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3030 DRM_DEBUG_KMS("FDI train 1 done.\n");
3031 break;
3032 }
3033 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 }
Sean Paulfa37d392012-03-02 12:53:39 -05003035 if (retry < 5)
3036 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 }
3038 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
3041 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 reg = FDI_TX_CTL(pipe);
3043 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003044 temp &= ~FDI_LINK_TRAIN_NONE;
3045 temp |= FDI_LINK_TRAIN_PATTERN_2;
3046 if (IS_GEN6(dev)) {
3047 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3048 /* SNB-B */
3049 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 reg = FDI_RX_CTL(pipe);
3054 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 if (HAS_PCH_CPT(dev)) {
3056 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3057 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3058 } else {
3059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_2;
3061 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp);
3063
3064 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065 udelay(150);
3066
Akshay Joshi0206e352011-08-16 15:34:10 -04003067 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 reg = FDI_TX_CTL(pipe);
3069 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3071 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 I915_WRITE(reg, temp);
3073
3074 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003075 udelay(500);
3076
Sean Paulfa37d392012-03-02 12:53:39 -05003077 for (retry = 0; retry < 5; retry++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081 if (temp & FDI_RX_SYMBOL_LOCK) {
3082 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3083 DRM_DEBUG_KMS("FDI train 2 done.\n");
3084 break;
3085 }
3086 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003087 }
Sean Paulfa37d392012-03-02 12:53:39 -05003088 if (retry < 5)
3089 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090 }
3091 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003093
3094 DRM_DEBUG_KMS("FDI train done.\n");
3095}
3096
Jesse Barnes357555c2011-04-28 15:09:55 -07003097/* Manual link training for Ivy Bridge A0 parts */
3098static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3099{
3100 struct drm_device *dev = crtc->dev;
3101 struct drm_i915_private *dev_priv = dev->dev_private;
3102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3103 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003104 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003105
3106 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3107 for train result */
3108 reg = FDI_RX_IMR(pipe);
3109 temp = I915_READ(reg);
3110 temp &= ~FDI_RX_SYMBOL_LOCK;
3111 temp &= ~FDI_RX_BIT_LOCK;
3112 I915_WRITE(reg, temp);
3113
3114 POSTING_READ(reg);
3115 udelay(150);
3116
Daniel Vetter01a415f2012-10-27 15:58:40 +02003117 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3118 I915_READ(FDI_RX_IIR(pipe)));
3119
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 /* Try each vswing and preemphasis setting twice before moving on */
3121 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3122 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003123 reg = FDI_TX_CTL(pipe);
3124 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003125 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3126 temp &= ~FDI_TX_ENABLE;
3127 I915_WRITE(reg, temp);
3128
3129 reg = FDI_RX_CTL(pipe);
3130 temp = I915_READ(reg);
3131 temp &= ~FDI_LINK_TRAIN_AUTO;
3132 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3133 temp &= ~FDI_RX_ENABLE;
3134 I915_WRITE(reg, temp);
3135
3136 /* enable CPU FDI TX and PCH FDI RX */
3137 reg = FDI_TX_CTL(pipe);
3138 temp = I915_READ(reg);
3139 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3140 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3141 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003142 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003143 temp |= snb_b_fdi_train_param[j/2];
3144 temp |= FDI_COMPOSITE_SYNC;
3145 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3146
3147 I915_WRITE(FDI_RX_MISC(pipe),
3148 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3149
3150 reg = FDI_RX_CTL(pipe);
3151 temp = I915_READ(reg);
3152 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3153 temp |= FDI_COMPOSITE_SYNC;
3154 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3155
3156 POSTING_READ(reg);
3157 udelay(1); /* should be 0.5us */
3158
3159 for (i = 0; i < 4; i++) {
3160 reg = FDI_RX_IIR(pipe);
3161 temp = I915_READ(reg);
3162 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3163
3164 if (temp & FDI_RX_BIT_LOCK ||
3165 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3166 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3167 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3168 i);
3169 break;
3170 }
3171 udelay(1); /* should be 0.5us */
3172 }
3173 if (i == 4) {
3174 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3175 continue;
3176 }
3177
3178 /* Train 2 */
3179 reg = FDI_TX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3182 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3183 I915_WRITE(reg, temp);
3184
3185 reg = FDI_RX_CTL(pipe);
3186 temp = I915_READ(reg);
3187 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3188 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003189 I915_WRITE(reg, temp);
3190
3191 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003192 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003193
Jesse Barnes139ccd32013-08-19 11:04:55 -07003194 for (i = 0; i < 4; i++) {
3195 reg = FDI_RX_IIR(pipe);
3196 temp = I915_READ(reg);
3197 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003198
Jesse Barnes139ccd32013-08-19 11:04:55 -07003199 if (temp & FDI_RX_SYMBOL_LOCK ||
3200 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3201 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3202 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3203 i);
3204 goto train_done;
3205 }
3206 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003207 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003208 if (i == 4)
3209 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003210 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003211
Jesse Barnes139ccd32013-08-19 11:04:55 -07003212train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003213 DRM_DEBUG_KMS("FDI train done.\n");
3214}
3215
Daniel Vetter88cefb62012-08-12 19:27:14 +02003216static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003217{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003218 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003219 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003220 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003222
Jesse Barnesc64e3112010-09-10 11:27:03 -07003223
Jesse Barnes0e23b992010-09-10 11:10:00 -07003224 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003227 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3228 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003229 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3231
3232 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003233 udelay(200);
3234
3235 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 temp = I915_READ(reg);
3237 I915_WRITE(reg, temp | FDI_PCDCLK);
3238
3239 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003240 udelay(200);
3241
Paulo Zanoni20749732012-11-23 15:30:38 -02003242 /* Enable CPU FDI TX PLL, always on for Ironlake */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3246 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003247
Paulo Zanoni20749732012-11-23 15:30:38 -02003248 POSTING_READ(reg);
3249 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003250 }
3251}
3252
Daniel Vetter88cefb62012-08-12 19:27:14 +02003253static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3254{
3255 struct drm_device *dev = intel_crtc->base.dev;
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 int pipe = intel_crtc->pipe;
3258 u32 reg, temp;
3259
3260 /* Switch from PCDclk to Rawclk */
3261 reg = FDI_RX_CTL(pipe);
3262 temp = I915_READ(reg);
3263 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3264
3265 /* Disable CPU FDI TX PLL */
3266 reg = FDI_TX_CTL(pipe);
3267 temp = I915_READ(reg);
3268 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3269
3270 POSTING_READ(reg);
3271 udelay(100);
3272
3273 reg = FDI_RX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3276
3277 /* Wait for the clocks to turn off. */
3278 POSTING_READ(reg);
3279 udelay(100);
3280}
3281
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003282static void ironlake_fdi_disable(struct drm_crtc *crtc)
3283{
3284 struct drm_device *dev = crtc->dev;
3285 struct drm_i915_private *dev_priv = dev->dev_private;
3286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3287 int pipe = intel_crtc->pipe;
3288 u32 reg, temp;
3289
3290 /* disable CPU FDI tx and PCH FDI rx */
3291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
3293 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3294 POSTING_READ(reg);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003299 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003300 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3301
3302 POSTING_READ(reg);
3303 udelay(100);
3304
3305 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003306 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003307 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003308
3309 /* still set train pattern 1 */
3310 reg = FDI_TX_CTL(pipe);
3311 temp = I915_READ(reg);
3312 temp &= ~FDI_LINK_TRAIN_NONE;
3313 temp |= FDI_LINK_TRAIN_PATTERN_1;
3314 I915_WRITE(reg, temp);
3315
3316 reg = FDI_RX_CTL(pipe);
3317 temp = I915_READ(reg);
3318 if (HAS_PCH_CPT(dev)) {
3319 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 } else {
3322 temp &= ~FDI_LINK_TRAIN_NONE;
3323 temp |= FDI_LINK_TRAIN_PATTERN_1;
3324 }
3325 /* BPC in FDI rx is consistent with that in PIPECONF */
3326 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003327 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003328 I915_WRITE(reg, temp);
3329
3330 POSTING_READ(reg);
3331 udelay(100);
3332}
3333
Chris Wilson5dce5b932014-01-20 10:17:36 +00003334bool intel_has_pending_fb_unpin(struct drm_device *dev)
3335{
3336 struct intel_crtc *crtc;
3337
3338 /* Note that we don't need to be called with mode_config.lock here
3339 * as our list of CRTC objects is static for the lifetime of the
3340 * device and so cannot disappear as we iterate. Similarly, we can
3341 * happily treat the predicates as racy, atomic checks as userspace
3342 * cannot claim and pin a new fb without at least acquring the
3343 * struct_mutex and so serialising with us.
3344 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003345 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003346 if (atomic_read(&crtc->unpin_work_count) == 0)
3347 continue;
3348
3349 if (crtc->unpin_work)
3350 intel_wait_for_vblank(dev, crtc->pipe);
3351
3352 return true;
3353 }
3354
3355 return false;
3356}
3357
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003358void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003359{
Chris Wilson0f911282012-04-17 10:05:38 +01003360 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003361 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003362
Matt Roperf4510a22014-04-01 15:22:40 -07003363 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003364 return;
3365
Daniel Vetter2c10d572012-12-20 21:24:07 +01003366 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3367
Daniel Vettereed6d672014-05-19 16:09:35 +02003368 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3369 !intel_crtc_has_pending_flip(crtc),
3370 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003371
Chris Wilson0f911282012-04-17 10:05:38 +01003372 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003373 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003374 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003375}
3376
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003377/* Program iCLKIP clock to the desired frequency */
3378static void lpt_program_iclkip(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003382 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003383 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3384 u32 temp;
3385
Daniel Vetter09153002012-12-12 14:06:44 +01003386 mutex_lock(&dev_priv->dpio_lock);
3387
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003388 /* It is necessary to ungate the pixclk gate prior to programming
3389 * the divisors, and gate it back when it is done.
3390 */
3391 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3392
3393 /* Disable SSCCTL */
3394 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003395 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3396 SBI_SSCCTL_DISABLE,
3397 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003398
3399 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003400 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003401 auxdiv = 1;
3402 divsel = 0x41;
3403 phaseinc = 0x20;
3404 } else {
3405 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003406 * but the adjusted_mode->crtc_clock in in KHz. To get the
3407 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003408 * convert the virtual clock precision to KHz here for higher
3409 * precision.
3410 */
3411 u32 iclk_virtual_root_freq = 172800 * 1000;
3412 u32 iclk_pi_range = 64;
3413 u32 desired_divisor, msb_divisor_value, pi_value;
3414
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003415 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416 msb_divisor_value = desired_divisor / iclk_pi_range;
3417 pi_value = desired_divisor % iclk_pi_range;
3418
3419 auxdiv = 0;
3420 divsel = msb_divisor_value - 2;
3421 phaseinc = pi_value;
3422 }
3423
3424 /* This should not happen with any sane values */
3425 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3426 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3427 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3428 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3429
3430 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003431 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432 auxdiv,
3433 divsel,
3434 phasedir,
3435 phaseinc);
3436
3437 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003438 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003439 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3440 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3441 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3442 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3443 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3444 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003445 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003446
3447 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003448 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003449 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3450 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003451 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003452
3453 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003454 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003455 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003456 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003457
3458 /* Wait for initialization time */
3459 udelay(24);
3460
3461 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003462
3463 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003464}
3465
Daniel Vetter275f01b22013-05-03 11:49:47 +02003466static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3467 enum pipe pch_transcoder)
3468{
3469 struct drm_device *dev = crtc->base.dev;
3470 struct drm_i915_private *dev_priv = dev->dev_private;
3471 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3472
3473 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3474 I915_READ(HTOTAL(cpu_transcoder)));
3475 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3476 I915_READ(HBLANK(cpu_transcoder)));
3477 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3478 I915_READ(HSYNC(cpu_transcoder)));
3479
3480 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3481 I915_READ(VTOTAL(cpu_transcoder)));
3482 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3483 I915_READ(VBLANK(cpu_transcoder)));
3484 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3485 I915_READ(VSYNC(cpu_transcoder)));
3486 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3487 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3488}
3489
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003490static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3491{
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 uint32_t temp;
3494
3495 temp = I915_READ(SOUTH_CHICKEN1);
3496 if (temp & FDI_BC_BIFURCATION_SELECT)
3497 return;
3498
3499 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3500 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3501
3502 temp |= FDI_BC_BIFURCATION_SELECT;
3503 DRM_DEBUG_KMS("enabling fdi C rx\n");
3504 I915_WRITE(SOUTH_CHICKEN1, temp);
3505 POSTING_READ(SOUTH_CHICKEN1);
3506}
3507
3508static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3509{
3510 struct drm_device *dev = intel_crtc->base.dev;
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512
3513 switch (intel_crtc->pipe) {
3514 case PIPE_A:
3515 break;
3516 case PIPE_B:
3517 if (intel_crtc->config.fdi_lanes > 2)
3518 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3519 else
3520 cpt_enable_fdi_bc_bifurcation(dev);
3521
3522 break;
3523 case PIPE_C:
3524 cpt_enable_fdi_bc_bifurcation(dev);
3525
3526 break;
3527 default:
3528 BUG();
3529 }
3530}
3531
Jesse Barnesf67a5592011-01-05 10:31:48 -08003532/*
3533 * Enable PCH resources required for PCH ports:
3534 * - PCH PLLs
3535 * - FDI training & RX/TX
3536 * - update transcoder timings
3537 * - DP transcoding bits
3538 * - transcoder
3539 */
3540static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003541{
3542 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003543 struct drm_i915_private *dev_priv = dev->dev_private;
3544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3545 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003546 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547
Daniel Vetterab9412b2013-05-03 11:49:46 +02003548 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003549
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003550 if (IS_IVYBRIDGE(dev))
3551 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3552
Daniel Vettercd986ab2012-10-26 10:58:12 +02003553 /* Write the TU size bits before fdi link training, so that error
3554 * detection works. */
3555 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3556 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3557
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003558 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003559 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003560
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003561 /* We need to program the right clock selection before writing the pixel
3562 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003563 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003564 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003565
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003566 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003567 temp |= TRANS_DPLL_ENABLE(pipe);
3568 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003569 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003570 temp |= sel;
3571 else
3572 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003573 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003574 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003575
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003576 /* XXX: pch pll's can be enabled any time before we enable the PCH
3577 * transcoder, and we actually should do this to not upset any PCH
3578 * transcoder that already use the clock when we share it.
3579 *
3580 * Note that enable_shared_dpll tries to do the right thing, but
3581 * get_shared_dpll unconditionally resets the pll - we need that to have
3582 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003583 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003584
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003585 /* set transcoder timing, panel must allow it */
3586 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003587 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003588
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003589 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003590
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003591 /* For PCH DP, enable TRANS_DP_CTL */
3592 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003593 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3594 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003595 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 reg = TRANS_DP_CTL(pipe);
3597 temp = I915_READ(reg);
3598 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003599 TRANS_DP_SYNC_MASK |
3600 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 temp |= (TRANS_DP_OUTPUT_ENABLE |
3602 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003603 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003604
3605 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003607 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003609
3610 switch (intel_trans_dp_port_sel(crtc)) {
3611 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003613 break;
3614 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003615 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003616 break;
3617 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003619 break;
3620 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003621 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003622 }
3623
Chris Wilson5eddb702010-09-11 13:48:45 +01003624 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003625 }
3626
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003627 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003628}
3629
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003630static void lpt_pch_enable(struct drm_crtc *crtc)
3631{
3632 struct drm_device *dev = crtc->dev;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003635 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003636
Daniel Vetterab9412b2013-05-03 11:49:46 +02003637 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003638
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003639 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003640
Paulo Zanoni0540e482012-10-31 18:12:40 -02003641 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003642 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003643
Paulo Zanoni937bb612012-10-31 18:12:47 -02003644 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003645}
3646
Daniel Vettere2b78262013-06-07 23:10:03 +02003647static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648{
Daniel Vettere2b78262013-06-07 23:10:03 +02003649 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003650
3651 if (pll == NULL)
3652 return;
3653
3654 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003655 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003656 return;
3657 }
3658
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003659 if (--pll->refcount == 0) {
3660 WARN_ON(pll->on);
3661 WARN_ON(pll->active);
3662 }
3663
Daniel Vettera43f6e02013-06-07 23:10:32 +02003664 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003665}
3666
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003667static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003668{
Daniel Vettere2b78262013-06-07 23:10:03 +02003669 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3670 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3671 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003672
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003673 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003674 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3675 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003676 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003677 }
3678
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003679 if (HAS_PCH_IBX(dev_priv->dev)) {
3680 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003681 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003682 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003683
Daniel Vetter46edb022013-06-05 13:34:12 +02003684 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3685 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003686
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003687 WARN_ON(pll->refcount);
3688
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003689 goto found;
3690 }
3691
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003692 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3693 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003694
3695 /* Only want to check enabled timings first */
3696 if (pll->refcount == 0)
3697 continue;
3698
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003699 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3700 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003701 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003702 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003703 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003704
3705 goto found;
3706 }
3707 }
3708
3709 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003710 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3711 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003712 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003713 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3714 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003715 goto found;
3716 }
3717 }
3718
3719 return NULL;
3720
3721found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003722 if (pll->refcount == 0)
3723 pll->hw_state = crtc->config.dpll_hw_state;
3724
Daniel Vettera43f6e02013-06-07 23:10:32 +02003725 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003726 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3727 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003728
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003729 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003730
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003731 return pll;
3732}
3733
Daniel Vettera1520312013-05-03 11:49:50 +02003734static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003735{
3736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003737 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003738 u32 temp;
3739
3740 temp = I915_READ(dslreg);
3741 udelay(500);
3742 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003743 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003744 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003745 }
3746}
3747
Jesse Barnesb074cec2013-04-25 12:55:02 -07003748static void ironlake_pfit_enable(struct intel_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->base.dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 int pipe = crtc->pipe;
3753
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003754 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003755 /* Force use of hard-coded filter coefficients
3756 * as some pre-programmed values are broken,
3757 * e.g. x201.
3758 */
3759 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3760 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3761 PF_PIPE_SEL_IVB(pipe));
3762 else
3763 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3764 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3765 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003766 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003767}
3768
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769static void intel_enable_planes(struct drm_crtc *crtc)
3770{
3771 struct drm_device *dev = crtc->dev;
3772 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003773 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003774 struct intel_plane *intel_plane;
3775
Matt Roperaf2b6532014-04-01 15:22:32 -07003776 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3777 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003778 if (intel_plane->pipe == pipe)
3779 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003780 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003781}
3782
3783static void intel_disable_planes(struct drm_crtc *crtc)
3784{
3785 struct drm_device *dev = crtc->dev;
3786 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003787 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003788 struct intel_plane *intel_plane;
3789
Matt Roperaf2b6532014-04-01 15:22:32 -07003790 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3791 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003792 if (intel_plane->pipe == pipe)
3793 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003794 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003795}
3796
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003797void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003798{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003799 struct drm_device *dev = crtc->base.dev;
3800 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003801
3802 if (!crtc->config.ips_enabled)
3803 return;
3804
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003805 /* We can only enable IPS after we enable a plane and wait for a vblank */
3806 intel_wait_for_vblank(dev, crtc->pipe);
3807
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003809 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003810 mutex_lock(&dev_priv->rps.hw_lock);
3811 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3812 mutex_unlock(&dev_priv->rps.hw_lock);
3813 /* Quoting Art Runyan: "its not safe to expect any particular
3814 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003815 * mailbox." Moreover, the mailbox may return a bogus state,
3816 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003817 */
3818 } else {
3819 I915_WRITE(IPS_CTL, IPS_ENABLE);
3820 /* The bit only becomes 1 in the next vblank, so this wait here
3821 * is essentially intel_wait_for_vblank. If we don't have this
3822 * and don't wait for vblanks until the end of crtc_enable, then
3823 * the HW state readout code will complain that the expected
3824 * IPS_CTL value is not the one we read. */
3825 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3826 DRM_ERROR("Timed out waiting for IPS enable\n");
3827 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003828}
3829
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003830void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003831{
3832 struct drm_device *dev = crtc->base.dev;
3833 struct drm_i915_private *dev_priv = dev->dev_private;
3834
3835 if (!crtc->config.ips_enabled)
3836 return;
3837
3838 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003839 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003840 mutex_lock(&dev_priv->rps.hw_lock);
3841 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3842 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003843 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3844 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3845 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003846 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003847 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003848 POSTING_READ(IPS_CTL);
3849 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003850
3851 /* We need to wait for a vblank before we can disable the plane. */
3852 intel_wait_for_vblank(dev, crtc->pipe);
3853}
3854
3855/** Loads the palette/gamma unit for the CRTC with the prepared values */
3856static void intel_crtc_load_lut(struct drm_crtc *crtc)
3857{
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
3860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3861 enum pipe pipe = intel_crtc->pipe;
3862 int palreg = PALETTE(pipe);
3863 int i;
3864 bool reenable_ips = false;
3865
3866 /* The clocks have to be on to load the palette. */
3867 if (!crtc->enabled || !intel_crtc->active)
3868 return;
3869
3870 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3871 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3872 assert_dsi_pll_enabled(dev_priv);
3873 else
3874 assert_pll_enabled(dev_priv, pipe);
3875 }
3876
3877 /* use legacy palette for Ironlake */
3878 if (HAS_PCH_SPLIT(dev))
3879 palreg = LGC_PALETTE(pipe);
3880
3881 /* Workaround : Do not read or write the pipe palette/gamma data while
3882 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3883 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003884 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003885 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3886 GAMMA_MODE_MODE_SPLIT)) {
3887 hsw_disable_ips(intel_crtc);
3888 reenable_ips = true;
3889 }
3890
3891 for (i = 0; i < 256; i++) {
3892 I915_WRITE(palreg + 4 * i,
3893 (intel_crtc->lut_r[i] << 16) |
3894 (intel_crtc->lut_g[i] << 8) |
3895 intel_crtc->lut_b[i]);
3896 }
3897
3898 if (reenable_ips)
3899 hsw_enable_ips(intel_crtc);
3900}
3901
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003902static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3903{
3904 if (!enable && intel_crtc->overlay) {
3905 struct drm_device *dev = intel_crtc->base.dev;
3906 struct drm_i915_private *dev_priv = dev->dev_private;
3907
3908 mutex_lock(&dev->struct_mutex);
3909 dev_priv->mm.interruptible = false;
3910 (void) intel_overlay_switch_off(intel_crtc->overlay);
3911 dev_priv->mm.interruptible = true;
3912 mutex_unlock(&dev->struct_mutex);
3913 }
3914
3915 /* Let userspace switch the overlay on again. In most cases userspace
3916 * has to recompute where to put it anyway.
3917 */
3918}
3919
3920/**
3921 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3922 * cursor plane briefly if not already running after enabling the display
3923 * plane.
3924 * This workaround avoids occasional blank screens when self refresh is
3925 * enabled.
3926 */
3927static void
3928g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3929{
3930 u32 cntl = I915_READ(CURCNTR(pipe));
3931
3932 if ((cntl & CURSOR_MODE) == 0) {
3933 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3934
3935 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3936 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3937 intel_wait_for_vblank(dev_priv->dev, pipe);
3938 I915_WRITE(CURCNTR(pipe), cntl);
3939 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3940 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3941 }
3942}
3943
3944static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
3948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3949 int pipe = intel_crtc->pipe;
3950 int plane = intel_crtc->plane;
3951
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003952 drm_vblank_on(dev, pipe);
3953
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003954 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3955 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003956 /* The fixup needs to happen before cursor is enabled */
3957 if (IS_G4X(dev))
3958 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003959 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003960 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003961
3962 hsw_enable_ips(intel_crtc);
3963
3964 mutex_lock(&dev->struct_mutex);
3965 intel_update_fbc(dev);
3966 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003967
3968 /*
3969 * FIXME: Once we grow proper nuclear flip support out of this we need
3970 * to compute the mask of flip planes precisely. For the time being
3971 * consider this a flip from a NULL plane.
3972 */
3973 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003974}
3975
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003976static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003977{
3978 struct drm_device *dev = crtc->dev;
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3981 int pipe = intel_crtc->pipe;
3982 int plane = intel_crtc->plane;
3983
3984 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003985
3986 if (dev_priv->fbc.plane == plane)
3987 intel_disable_fbc(dev);
3988
3989 hsw_disable_ips(intel_crtc);
3990
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003991 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003992 intel_crtc_update_cursor(crtc, false);
3993 intel_disable_planes(crtc);
3994 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003995
Daniel Vetterf99d7062014-06-19 16:01:59 +02003996 /*
3997 * FIXME: Once we grow proper nuclear flip support out of this we need
3998 * to compute the mask of flip planes precisely. For the time being
3999 * consider this a flip to a NULL plane.
4000 */
4001 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4002
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004003 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004004}
4005
Jesse Barnesf67a5592011-01-05 10:31:48 -08004006static void ironlake_crtc_enable(struct drm_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004011 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004012 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02004013 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004014
Daniel Vetter08a48462012-07-02 11:43:47 +02004015 WARN_ON(!crtc->enabled);
4016
Jesse Barnesf67a5592011-01-05 10:31:48 -08004017 if (intel_crtc->active)
4018 return;
4019
Daniel Vetterb14b1052014-04-24 23:55:13 +02004020 if (intel_crtc->config.has_pch_encoder)
4021 intel_prepare_shared_dpll(intel_crtc);
4022
Daniel Vetter29407aa2014-04-24 23:55:08 +02004023 if (intel_crtc->config.has_dp_encoder)
4024 intel_dp_set_m_n(intel_crtc);
4025
4026 intel_set_pipe_timings(intel_crtc);
4027
4028 if (intel_crtc->config.has_pch_encoder) {
4029 intel_cpu_transcoder_set_m_n(intel_crtc,
4030 &intel_crtc->config.fdi_m_n);
4031 }
4032
4033 ironlake_set_pipeconf(crtc);
4034
4035 /* Set up the display plane register */
4036 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
4037 POSTING_READ(DSPCNTR(plane));
4038
4039 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4040 crtc->x, crtc->y);
4041
Jesse Barnesf67a5592011-01-05 10:31:48 -08004042 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004043
4044 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4045 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4046
Daniel Vetterf6736a12013-06-05 13:34:30 +02004047 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004048 if (encoder->pre_enable)
4049 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004050
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004051 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004052 /* Note: FDI PLL enabling _must_ be done before we enable the
4053 * cpu pipes, hence this is separate from all the other fdi/pch
4054 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004055 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004056 } else {
4057 assert_fdi_tx_disabled(dev_priv, pipe);
4058 assert_fdi_rx_disabled(dev_priv, pipe);
4059 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004060
Jesse Barnesb074cec2013-04-25 12:55:02 -07004061 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004062
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004063 /*
4064 * On ILK+ LUT must be loaded before the pipe is running but with
4065 * clocks enabled
4066 */
4067 intel_crtc_load_lut(crtc);
4068
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004069 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004070 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004071
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004072 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004073 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004074
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004075 for_each_encoder_on_crtc(dev, crtc, encoder)
4076 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004077
4078 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004079 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004080
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004081 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004082}
4083
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004084/* IPS only exists on ULT machines and is tied to pipe A. */
4085static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4086{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004087 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004088}
4089
Paulo Zanonie4916942013-09-20 16:21:19 -03004090/*
4091 * This implements the workaround described in the "notes" section of the mode
4092 * set sequence documentation. When going from no pipes or single pipe to
4093 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4094 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4095 */
4096static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4097{
4098 struct drm_device *dev = crtc->base.dev;
4099 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4100
4101 /* We want to get the other_active_crtc only if there's only 1 other
4102 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004103 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004104 if (!crtc_it->active || crtc_it == crtc)
4105 continue;
4106
4107 if (other_active_crtc)
4108 return;
4109
4110 other_active_crtc = crtc_it;
4111 }
4112 if (!other_active_crtc)
4113 return;
4114
4115 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4116 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4117}
4118
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004119static void haswell_crtc_enable(struct drm_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
4123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4124 struct intel_encoder *encoder;
4125 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004126 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004127
4128 WARN_ON(!crtc->enabled);
4129
4130 if (intel_crtc->active)
4131 return;
4132
Daniel Vetter229fca92014-04-24 23:55:09 +02004133 if (intel_crtc->config.has_dp_encoder)
4134 intel_dp_set_m_n(intel_crtc);
4135
4136 intel_set_pipe_timings(intel_crtc);
4137
4138 if (intel_crtc->config.has_pch_encoder) {
4139 intel_cpu_transcoder_set_m_n(intel_crtc,
4140 &intel_crtc->config.fdi_m_n);
4141 }
4142
4143 haswell_set_pipeconf(crtc);
4144
4145 intel_set_pipe_csc(crtc);
4146
4147 /* Set up the display plane register */
4148 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4149 POSTING_READ(DSPCNTR(plane));
4150
4151 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4152 crtc->x, crtc->y);
4153
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004154 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004155
4156 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4157 if (intel_crtc->config.has_pch_encoder)
4158 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4159
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004160 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004161 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162
4163 for_each_encoder_on_crtc(dev, crtc, encoder)
4164 if (encoder->pre_enable)
4165 encoder->pre_enable(encoder);
4166
Paulo Zanoni1f544382012-10-24 11:32:00 -02004167 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004168
Jesse Barnesb074cec2013-04-25 12:55:02 -07004169 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
4171 /*
4172 * On ILK+ LUT must be loaded before the pipe is running but with
4173 * clocks enabled
4174 */
4175 intel_crtc_load_lut(crtc);
4176
Paulo Zanoni1f544382012-10-24 11:32:00 -02004177 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004178 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004179
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004180 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004181 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004182
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004183 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004185
Jani Nikula8807e552013-08-30 19:40:32 +03004186 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004187 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004188 intel_opregion_notify_encoder(encoder, true);
4189 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004190
Paulo Zanonie4916942013-09-20 16:21:19 -03004191 /* If we change the relative order between pipe/planes enabling, we need
4192 * to change the workaround. */
4193 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004194 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004195}
4196
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004197static void ironlake_pfit_disable(struct intel_crtc *crtc)
4198{
4199 struct drm_device *dev = crtc->base.dev;
4200 struct drm_i915_private *dev_priv = dev->dev_private;
4201 int pipe = crtc->pipe;
4202
4203 /* To avoid upsetting the power well on haswell only disable the pfit if
4204 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004205 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004206 I915_WRITE(PF_CTL(pipe), 0);
4207 I915_WRITE(PF_WIN_POS(pipe), 0);
4208 I915_WRITE(PF_WIN_SZ(pipe), 0);
4209 }
4210}
4211
Jesse Barnes6be4a602010-09-10 10:26:01 -07004212static void ironlake_crtc_disable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004217 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004218 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004219 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004220
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004221 if (!intel_crtc->active)
4222 return;
4223
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004224 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004225
Daniel Vetterea9d7582012-07-10 10:42:52 +02004226 for_each_encoder_on_crtc(dev, crtc, encoder)
4227 encoder->disable(encoder);
4228
Daniel Vetterd925c592013-06-05 13:34:04 +02004229 if (intel_crtc->config.has_pch_encoder)
4230 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4231
Jesse Barnesb24e7172011-01-04 15:09:30 -08004232 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004233
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004234 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004235
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 if (encoder->post_disable)
4238 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004239
Daniel Vetterd925c592013-06-05 13:34:04 +02004240 if (intel_crtc->config.has_pch_encoder) {
4241 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004242
Daniel Vetterd925c592013-06-05 13:34:04 +02004243 ironlake_disable_pch_transcoder(dev_priv, pipe);
4244 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004245
Daniel Vetterd925c592013-06-05 13:34:04 +02004246 if (HAS_PCH_CPT(dev)) {
4247 /* disable TRANS_DP_CTL */
4248 reg = TRANS_DP_CTL(pipe);
4249 temp = I915_READ(reg);
4250 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4251 TRANS_DP_PORT_SEL_MASK);
4252 temp |= TRANS_DP_PORT_SEL_NONE;
4253 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004254
Daniel Vetterd925c592013-06-05 13:34:04 +02004255 /* disable DPLL_SEL */
4256 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004257 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004258 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004259 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004260
4261 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004262 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004263
4264 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004265 }
4266
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004267 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004268 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004269
4270 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004271 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004272 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004273}
4274
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004275static void haswell_crtc_disable(struct drm_crtc *crtc)
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_private *dev_priv = dev->dev_private;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 struct intel_encoder *encoder;
4281 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004282 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004283
4284 if (!intel_crtc->active)
4285 return;
4286
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004287 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004288
Jani Nikula8807e552013-08-30 19:40:32 +03004289 for_each_encoder_on_crtc(dev, crtc, encoder) {
4290 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004291 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004292 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004293
Paulo Zanoni86642812013-04-12 17:57:57 -03004294 if (intel_crtc->config.has_pch_encoder)
4295 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004296 intel_disable_pipe(dev_priv, pipe);
4297
Paulo Zanoniad80a812012-10-24 16:06:19 -02004298 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004299
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004300 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004301
Paulo Zanoni1f544382012-10-24 11:32:00 -02004302 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004303
4304 for_each_encoder_on_crtc(dev, crtc, encoder)
4305 if (encoder->post_disable)
4306 encoder->post_disable(encoder);
4307
Daniel Vetter88adfff2013-03-28 10:42:01 +01004308 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004309 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004310 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004311 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004312 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004313
4314 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004315 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004316
4317 mutex_lock(&dev->struct_mutex);
4318 intel_update_fbc(dev);
4319 mutex_unlock(&dev->struct_mutex);
4320}
4321
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322static void ironlake_crtc_off(struct drm_crtc *crtc)
4323{
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004325 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004326}
4327
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004328static void haswell_crtc_off(struct drm_crtc *crtc)
4329{
4330 intel_ddi_put_crtc_pll(crtc);
4331}
4332
Jesse Barnes2dd24552013-04-25 12:55:01 -07004333static void i9xx_pfit_enable(struct intel_crtc *crtc)
4334{
4335 struct drm_device *dev = crtc->base.dev;
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337 struct intel_crtc_config *pipe_config = &crtc->config;
4338
Daniel Vetter328d8e82013-05-08 10:36:31 +02004339 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004340 return;
4341
Daniel Vetterc0b03412013-05-28 12:05:54 +02004342 /*
4343 * The panel fitter should only be adjusted whilst the pipe is disabled,
4344 * according to register description and PRM.
4345 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004346 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4347 assert_pipe_disabled(dev_priv, crtc->pipe);
4348
Jesse Barnesb074cec2013-04-25 12:55:02 -07004349 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4350 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004351
4352 /* Border color in case we don't scale up to the full screen. Black by
4353 * default, change to something else for debugging. */
4354 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004355}
4356
Imre Deak77d22dc2014-03-05 16:20:52 +02004357#define for_each_power_domain(domain, mask) \
4358 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4359 if ((1 << (domain)) & (mask))
4360
Imre Deak319be8a2014-03-04 19:22:57 +02004361enum intel_display_power_domain
4362intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004363{
Imre Deak319be8a2014-03-04 19:22:57 +02004364 struct drm_device *dev = intel_encoder->base.dev;
4365 struct intel_digital_port *intel_dig_port;
4366
4367 switch (intel_encoder->type) {
4368 case INTEL_OUTPUT_UNKNOWN:
4369 /* Only DDI platforms should ever use this output type */
4370 WARN_ON_ONCE(!HAS_DDI(dev));
4371 case INTEL_OUTPUT_DISPLAYPORT:
4372 case INTEL_OUTPUT_HDMI:
4373 case INTEL_OUTPUT_EDP:
4374 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4375 switch (intel_dig_port->port) {
4376 case PORT_A:
4377 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4378 case PORT_B:
4379 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4380 case PORT_C:
4381 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4382 case PORT_D:
4383 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4384 default:
4385 WARN_ON_ONCE(1);
4386 return POWER_DOMAIN_PORT_OTHER;
4387 }
4388 case INTEL_OUTPUT_ANALOG:
4389 return POWER_DOMAIN_PORT_CRT;
4390 case INTEL_OUTPUT_DSI:
4391 return POWER_DOMAIN_PORT_DSI;
4392 default:
4393 return POWER_DOMAIN_PORT_OTHER;
4394 }
4395}
4396
4397static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->dev;
4400 struct intel_encoder *intel_encoder;
4401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4402 enum pipe pipe = intel_crtc->pipe;
4403 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004404 unsigned long mask;
4405 enum transcoder transcoder;
4406
4407 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4408
4409 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4410 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4411 if (pfit_enabled)
4412 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4413
Imre Deak319be8a2014-03-04 19:22:57 +02004414 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4415 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4416
Imre Deak77d22dc2014-03-05 16:20:52 +02004417 return mask;
4418}
4419
4420void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4421 bool enable)
4422{
4423 if (dev_priv->power_domains.init_power_on == enable)
4424 return;
4425
4426 if (enable)
4427 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4428 else
4429 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4430
4431 dev_priv->power_domains.init_power_on = enable;
4432}
4433
4434static void modeset_update_crtc_power_domains(struct drm_device *dev)
4435{
4436 struct drm_i915_private *dev_priv = dev->dev_private;
4437 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4438 struct intel_crtc *crtc;
4439
4440 /*
4441 * First get all needed power domains, then put all unneeded, to avoid
4442 * any unnecessary toggling of the power wells.
4443 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004444 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004445 enum intel_display_power_domain domain;
4446
4447 if (!crtc->base.enabled)
4448 continue;
4449
Imre Deak319be8a2014-03-04 19:22:57 +02004450 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004451
4452 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4453 intel_display_power_get(dev_priv, domain);
4454 }
4455
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004456 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004457 enum intel_display_power_domain domain;
4458
4459 for_each_power_domain(domain, crtc->enabled_power_domains)
4460 intel_display_power_put(dev_priv, domain);
4461
4462 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4463 }
4464
4465 intel_display_set_init_power(dev_priv, false);
4466}
4467
Ville Syrjälädfcab172014-06-13 13:37:47 +03004468/* returns HPLL frequency in kHz */
Jesse Barnes586f49d2013-11-04 16:06:59 -08004469int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004471 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472
Jesse Barnes586f49d2013-11-04 16:06:59 -08004473 /* Obtain SKU information */
4474 mutex_lock(&dev_priv->dpio_lock);
4475 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4476 CCK_FUSE_HPLL_FREQ_MASK;
4477 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004478
Ville Syrjälädfcab172014-06-13 13:37:47 +03004479 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480}
4481
4482/* Adjust CDclk dividers to allow high res or save power if possible */
4483static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4484{
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 u32 val, cmd;
4487
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004488 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004489 dev_priv->vlv_cdclk_freq = cdclk;
4490
Ville Syrjälädfcab172014-06-13 13:37:47 +03004491 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004492 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004493 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004494 cmd = 1;
4495 else
4496 cmd = 0;
4497
4498 mutex_lock(&dev_priv->rps.hw_lock);
4499 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4500 val &= ~DSPFREQGUAR_MASK;
4501 val |= (cmd << DSPFREQGUAR_SHIFT);
4502 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4503 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4504 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4505 50)) {
4506 DRM_ERROR("timed out waiting for CDclk change\n");
4507 }
4508 mutex_unlock(&dev_priv->rps.hw_lock);
4509
Ville Syrjälädfcab172014-06-13 13:37:47 +03004510 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004511 u32 divider, vco;
4512
4513 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004514 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004515
4516 mutex_lock(&dev_priv->dpio_lock);
4517 /* adjust cdclk divider */
4518 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004519 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004520 val |= divider;
4521 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004522
4523 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4524 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4525 50))
4526 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004527 mutex_unlock(&dev_priv->dpio_lock);
4528 }
4529
4530 mutex_lock(&dev_priv->dpio_lock);
4531 /* adjust self-refresh exit latency value */
4532 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4533 val &= ~0x7f;
4534
4535 /*
4536 * For high bandwidth configs, we set a higher latency in the bunit
4537 * so that the core display fetch happens in time to avoid underruns.
4538 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004539 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004540 val |= 4500 / 250; /* 4.5 usec */
4541 else
4542 val |= 3000 / 250; /* 3.0 usec */
4543 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4544 mutex_unlock(&dev_priv->dpio_lock);
4545
4546 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4547 intel_i2c_reset(dev);
4548}
4549
Jesse Barnes30a970c2013-11-04 13:48:12 -08004550static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4551 int max_pixclk)
4552{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004553 int vco = valleyview_get_vco(dev_priv);
4554 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4555
Jesse Barnes30a970c2013-11-04 13:48:12 -08004556 /*
4557 * Really only a few cases to deal with, as only 4 CDclks are supported:
4558 * 200MHz
4559 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004560 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004561 * 400MHz
4562 * So we check to see whether we're above 90% of the lower bin and
4563 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004564 *
4565 * We seem to get an unstable or solid color picture at 200MHz.
4566 * Not sure what's wrong. For now use 200MHz only when all pipes
4567 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004568 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004569 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004570 return 400000;
4571 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004572 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004573 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004574 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004575 else
4576 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004577}
4578
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004579/* compute the max pixel clock for new configuration */
4580static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581{
4582 struct drm_device *dev = dev_priv->dev;
4583 struct intel_crtc *intel_crtc;
4584 int max_pixclk = 0;
4585
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004586 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004587 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004588 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004589 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004590 }
4591
4592 return max_pixclk;
4593}
4594
4595static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004596 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004597{
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004600 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601
Imre Deakd60c4472014-03-27 17:45:10 +02004602 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4603 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004604 return;
4605
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004606 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004607 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004608 if (intel_crtc->base.enabled)
4609 *prepare_pipes |= (1 << intel_crtc->pipe);
4610}
4611
4612static void valleyview_modeset_global_resources(struct drm_device *dev)
4613{
4614 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004615 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004616 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4617
Imre Deakd60c4472014-03-27 17:45:10 +02004618 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004619 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004620 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004621}
4622
Jesse Barnes89b667f2013-04-18 14:51:36 -07004623static void valleyview_crtc_enable(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 struct intel_encoder *encoder;
4629 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004630 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004631 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004632 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004633
4634 WARN_ON(!crtc->enabled);
4635
4636 if (intel_crtc->active)
4637 return;
4638
Shobhit Kumar8525a232014-06-25 12:20:39 +05304639 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4640
4641 if (!is_dsi && !IS_CHERRYVIEW(dev))
4642 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004643
Daniel Vetter5b18e572014-04-24 23:55:06 +02004644 /* Set up the display plane register */
4645 dspcntr = DISPPLANE_GAMMA_ENABLE;
4646
4647 if (intel_crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(intel_crtc);
4649
4650 intel_set_pipe_timings(intel_crtc);
4651
4652 /* pipesrc and dspsize control the size that is scaled from,
4653 * which should always be the user's requested size.
4654 */
4655 I915_WRITE(DSPSIZE(plane),
4656 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4657 (intel_crtc->config.pipe_src_w - 1));
4658 I915_WRITE(DSPPOS(plane), 0);
4659
4660 i9xx_set_pipeconf(intel_crtc);
4661
4662 I915_WRITE(DSPCNTR(plane), dspcntr);
4663 POSTING_READ(DSPCNTR(plane));
4664
4665 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4666 crtc->x, crtc->y);
4667
Jesse Barnes89b667f2013-04-18 14:51:36 -07004668 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004669
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004670 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4671
Jesse Barnes89b667f2013-04-18 14:51:36 -07004672 for_each_encoder_on_crtc(dev, crtc, encoder)
4673 if (encoder->pre_pll_enable)
4674 encoder->pre_pll_enable(encoder);
4675
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004676 if (!is_dsi) {
4677 if (IS_CHERRYVIEW(dev))
4678 chv_enable_pll(intel_crtc);
4679 else
4680 vlv_enable_pll(intel_crtc);
4681 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004682
4683 for_each_encoder_on_crtc(dev, crtc, encoder)
4684 if (encoder->pre_enable)
4685 encoder->pre_enable(encoder);
4686
Jesse Barnes2dd24552013-04-25 12:55:01 -07004687 i9xx_pfit_enable(intel_crtc);
4688
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004689 intel_crtc_load_lut(crtc);
4690
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004691 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004692 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004693
Jani Nikula50049452013-07-30 12:20:32 +03004694 for_each_encoder_on_crtc(dev, crtc, encoder)
4695 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004696
4697 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004698
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004699 /* Underruns don't raise interrupts, so check manually. */
4700 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004701}
4702
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004703static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4704{
4705 struct drm_device *dev = crtc->base.dev;
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707
4708 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4709 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4710}
4711
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004712static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004713{
4714 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004717 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004719 int plane = intel_crtc->plane;
4720 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721
Daniel Vetter08a48462012-07-02 11:43:47 +02004722 WARN_ON(!crtc->enabled);
4723
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004724 if (intel_crtc->active)
4725 return;
4726
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004727 i9xx_set_pll_dividers(intel_crtc);
4728
Daniel Vetter5b18e572014-04-24 23:55:06 +02004729 /* Set up the display plane register */
4730 dspcntr = DISPPLANE_GAMMA_ENABLE;
4731
4732 if (pipe == 0)
4733 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4734 else
4735 dspcntr |= DISPPLANE_SEL_PIPE_B;
4736
4737 if (intel_crtc->config.has_dp_encoder)
4738 intel_dp_set_m_n(intel_crtc);
4739
4740 intel_set_pipe_timings(intel_crtc);
4741
4742 /* pipesrc and dspsize control the size that is scaled from,
4743 * which should always be the user's requested size.
4744 */
4745 I915_WRITE(DSPSIZE(plane),
4746 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4747 (intel_crtc->config.pipe_src_w - 1));
4748 I915_WRITE(DSPPOS(plane), 0);
4749
4750 i9xx_set_pipeconf(intel_crtc);
4751
4752 I915_WRITE(DSPCNTR(plane), dspcntr);
4753 POSTING_READ(DSPCNTR(plane));
4754
4755 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4756 crtc->x, crtc->y);
4757
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004758 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004759
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004760 if (!IS_GEN2(dev))
4761 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4762
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004763 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004764 if (encoder->pre_enable)
4765 encoder->pre_enable(encoder);
4766
Daniel Vetterf6736a12013-06-05 13:34:30 +02004767 i9xx_enable_pll(intel_crtc);
4768
Jesse Barnes2dd24552013-04-25 12:55:01 -07004769 i9xx_pfit_enable(intel_crtc);
4770
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004771 intel_crtc_load_lut(crtc);
4772
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004773 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004774 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004775
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004776 for_each_encoder_on_crtc(dev, crtc, encoder)
4777 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004778
4779 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004780
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004781 /*
4782 * Gen2 reports pipe underruns whenever all planes are disabled.
4783 * So don't enable underrun reporting before at least some planes
4784 * are enabled.
4785 * FIXME: Need to fix the logic to work when we turn off all planes
4786 * but leave the pipe running.
4787 */
4788 if (IS_GEN2(dev))
4789 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4790
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004791 /* Underruns don't raise interrupts, so check manually. */
4792 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004793}
4794
Daniel Vetter87476d62013-04-11 16:29:06 +02004795static void i9xx_pfit_disable(struct intel_crtc *crtc)
4796{
4797 struct drm_device *dev = crtc->base.dev;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004799
4800 if (!crtc->config.gmch_pfit.control)
4801 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004802
4803 assert_pipe_disabled(dev_priv, crtc->pipe);
4804
Daniel Vetter328d8e82013-05-08 10:36:31 +02004805 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4806 I915_READ(PFIT_CONTROL));
4807 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004808}
4809
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004810static void i9xx_crtc_disable(struct drm_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004815 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004816 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004817
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004818 if (!intel_crtc->active)
4819 return;
4820
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004821 /*
4822 * Gen2 reports pipe underruns whenever all planes are disabled.
4823 * So diasble underrun reporting before all the planes get disabled.
4824 * FIXME: Need to fix the logic to work when we turn off all planes
4825 * but leave the pipe running.
4826 */
4827 if (IS_GEN2(dev))
4828 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4829
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004830 intel_crtc_disable_planes(crtc);
4831
Daniel Vetterea9d7582012-07-10 10:42:52 +02004832 for_each_encoder_on_crtc(dev, crtc, encoder)
4833 encoder->disable(encoder);
4834
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004835 /*
4836 * On gen2 planes are double buffered but the pipe isn't, so we must
4837 * wait for planes to fully turn off before disabling the pipe.
4838 */
4839 if (IS_GEN2(dev))
4840 intel_wait_for_vblank(dev, pipe);
4841
Jesse Barnesb24e7172011-01-04 15:09:30 -08004842 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004843
Daniel Vetter87476d62013-04-11 16:29:06 +02004844 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004845
Jesse Barnes89b667f2013-04-18 14:51:36 -07004846 for_each_encoder_on_crtc(dev, crtc, encoder)
4847 if (encoder->post_disable)
4848 encoder->post_disable(encoder);
4849
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004850 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4851 if (IS_CHERRYVIEW(dev))
4852 chv_disable_pll(dev_priv, pipe);
4853 else if (IS_VALLEYVIEW(dev))
4854 vlv_disable_pll(dev_priv, pipe);
4855 else
4856 i9xx_disable_pll(dev_priv, pipe);
4857 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004858
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004859 if (!IS_GEN2(dev))
4860 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4861
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004862 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004863 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004864
Daniel Vetterefa96242014-04-24 23:55:02 +02004865 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004866 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004867 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004868}
4869
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004870static void i9xx_crtc_off(struct drm_crtc *crtc)
4871{
4872}
4873
Daniel Vetter976f8a22012-07-08 22:34:21 +02004874static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4875 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004876{
4877 struct drm_device *dev = crtc->dev;
4878 struct drm_i915_master_private *master_priv;
4879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4880 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
4882 if (!dev->primary->master)
4883 return;
4884
4885 master_priv = dev->primary->master->driver_priv;
4886 if (!master_priv->sarea_priv)
4887 return;
4888
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 switch (pipe) {
4890 case 0:
4891 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4892 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4893 break;
4894 case 1:
4895 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4896 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4897 break;
4898 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004899 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 break;
4901 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004902}
4903
Daniel Vetter976f8a22012-07-08 22:34:21 +02004904/**
4905 * Sets the power management mode of the pipe and plane.
4906 */
4907void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004908{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004909 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004912 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004913 enum intel_display_power_domain domain;
4914 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004915 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004916
Daniel Vetter976f8a22012-07-08 22:34:21 +02004917 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4918 enable |= intel_encoder->connectors_active;
4919
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004920 if (enable) {
4921 if (!intel_crtc->active) {
4922 /*
4923 * FIXME: DDI plls and relevant code isn't converted
4924 * yet, so do runtime PM for DPMS only for all other
4925 * platforms for now.
4926 */
4927 if (!HAS_DDI(dev)) {
4928 domains = get_crtc_power_domains(crtc);
4929 for_each_power_domain(domain, domains)
4930 intel_display_power_get(dev_priv, domain);
4931 intel_crtc->enabled_power_domains = domains;
4932 }
4933
4934 dev_priv->display.crtc_enable(crtc);
4935 }
4936 } else {
4937 if (intel_crtc->active) {
4938 dev_priv->display.crtc_disable(crtc);
4939
4940 if (!HAS_DDI(dev)) {
4941 domains = intel_crtc->enabled_power_domains;
4942 for_each_power_domain(domain, domains)
4943 intel_display_power_put(dev_priv, domain);
4944 intel_crtc->enabled_power_domains = 0;
4945 }
4946 }
4947 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004948
4949 intel_crtc_update_sarea(crtc, enable);
4950}
4951
Daniel Vetter976f8a22012-07-08 22:34:21 +02004952static void intel_crtc_disable(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_connector *connector;
4956 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettera071fa02014-06-18 23:28:09 +02004957 struct drm_i915_gem_object *old_obj;
4958 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004959
4960 /* crtc should still be enabled when we disable it. */
4961 WARN_ON(!crtc->enabled);
4962
4963 dev_priv->display.crtc_disable(crtc);
4964 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004965 dev_priv->display.off(crtc);
4966
Chris Wilson931872f2012-01-16 23:01:13 +00004967 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004968 assert_cursor_disabled(dev_priv, pipe);
4969 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004970
Matt Roperf4510a22014-04-01 15:22:40 -07004971 if (crtc->primary->fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +02004972 old_obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004973 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004974 intel_unpin_fb_obj(old_obj);
4975 i915_gem_track_fb(old_obj, NULL,
4976 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004977 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004978 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004979 }
4980
4981 /* Update computed state. */
4982 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4983 if (!connector->encoder || !connector->encoder->crtc)
4984 continue;
4985
4986 if (connector->encoder->crtc != crtc)
4987 continue;
4988
4989 connector->dpms = DRM_MODE_DPMS_OFF;
4990 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004991 }
4992}
4993
Chris Wilsonea5b2132010-08-04 13:50:23 +01004994void intel_encoder_destroy(struct drm_encoder *encoder)
4995{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004996 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004997
Chris Wilsonea5b2132010-08-04 13:50:23 +01004998 drm_encoder_cleanup(encoder);
4999 kfree(intel_encoder);
5000}
5001
Damien Lespiau92373292013-08-08 22:28:57 +01005002/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005003 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5004 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005005static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005006{
5007 if (mode == DRM_MODE_DPMS_ON) {
5008 encoder->connectors_active = true;
5009
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005010 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005011 } else {
5012 encoder->connectors_active = false;
5013
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005014 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005015 }
5016}
5017
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005018/* Cross check the actual hw state with our own modeset state tracking (and it's
5019 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005020static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005021{
5022 if (connector->get_hw_state(connector)) {
5023 struct intel_encoder *encoder = connector->encoder;
5024 struct drm_crtc *crtc;
5025 bool encoder_enabled;
5026 enum pipe pipe;
5027
5028 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5029 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005030 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005031
5032 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5033 "wrong connector dpms state\n");
5034 WARN(connector->base.encoder != &encoder->base,
5035 "active connector not linked to encoder\n");
5036 WARN(!encoder->connectors_active,
5037 "encoder->connectors_active not set\n");
5038
5039 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5040 WARN(!encoder_enabled, "encoder not enabled\n");
5041 if (WARN_ON(!encoder->base.crtc))
5042 return;
5043
5044 crtc = encoder->base.crtc;
5045
5046 WARN(!crtc->enabled, "crtc not enabled\n");
5047 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5048 WARN(pipe != to_intel_crtc(crtc)->pipe,
5049 "encoder active on the wrong pipe\n");
5050 }
5051}
5052
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005053/* Even simpler default implementation, if there's really no special case to
5054 * consider. */
5055void intel_connector_dpms(struct drm_connector *connector, int mode)
5056{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005057 /* All the simple cases only support two dpms states. */
5058 if (mode != DRM_MODE_DPMS_ON)
5059 mode = DRM_MODE_DPMS_OFF;
5060
5061 if (mode == connector->dpms)
5062 return;
5063
5064 connector->dpms = mode;
5065
5066 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005067 if (connector->encoder)
5068 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005069
Daniel Vetterb9805142012-08-31 17:37:33 +02005070 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005071}
5072
Daniel Vetterf0947c32012-07-02 13:10:34 +02005073/* Simple connector->get_hw_state implementation for encoders that support only
5074 * one connector and no cloning and hence the encoder state determines the state
5075 * of the connector. */
5076bool intel_connector_get_hw_state(struct intel_connector *connector)
5077{
Daniel Vetter24929352012-07-02 20:28:59 +02005078 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005079 struct intel_encoder *encoder = connector->encoder;
5080
5081 return encoder->get_hw_state(encoder, &pipe);
5082}
5083
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005084static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5085 struct intel_crtc_config *pipe_config)
5086{
5087 struct drm_i915_private *dev_priv = dev->dev_private;
5088 struct intel_crtc *pipe_B_crtc =
5089 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5090
5091 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5092 pipe_name(pipe), pipe_config->fdi_lanes);
5093 if (pipe_config->fdi_lanes > 4) {
5094 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5095 pipe_name(pipe), pipe_config->fdi_lanes);
5096 return false;
5097 }
5098
Paulo Zanonibafb6552013-11-02 21:07:44 -07005099 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005100 if (pipe_config->fdi_lanes > 2) {
5101 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5102 pipe_config->fdi_lanes);
5103 return false;
5104 } else {
5105 return true;
5106 }
5107 }
5108
5109 if (INTEL_INFO(dev)->num_pipes == 2)
5110 return true;
5111
5112 /* Ivybridge 3 pipe is really complicated */
5113 switch (pipe) {
5114 case PIPE_A:
5115 return true;
5116 case PIPE_B:
5117 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5118 pipe_config->fdi_lanes > 2) {
5119 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5120 pipe_name(pipe), pipe_config->fdi_lanes);
5121 return false;
5122 }
5123 return true;
5124 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005125 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005126 pipe_B_crtc->config.fdi_lanes <= 2) {
5127 if (pipe_config->fdi_lanes > 2) {
5128 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5129 pipe_name(pipe), pipe_config->fdi_lanes);
5130 return false;
5131 }
5132 } else {
5133 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5134 return false;
5135 }
5136 return true;
5137 default:
5138 BUG();
5139 }
5140}
5141
Daniel Vettere29c22c2013-02-21 00:00:16 +01005142#define RETRY 1
5143static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5144 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005145{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005146 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005147 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005148 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005149 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005150
Daniel Vettere29c22c2013-02-21 00:00:16 +01005151retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005152 /* FDI is a binary signal running at ~2.7GHz, encoding
5153 * each output octet as 10 bits. The actual frequency
5154 * is stored as a divider into a 100MHz clock, and the
5155 * mode pixel clock is stored in units of 1KHz.
5156 * Hence the bw of each lane in terms of the mode signal
5157 * is:
5158 */
5159 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5160
Damien Lespiau241bfc32013-09-25 16:45:37 +01005161 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005162
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005163 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005164 pipe_config->pipe_bpp);
5165
5166 pipe_config->fdi_lanes = lane;
5167
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005168 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005169 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005170
Daniel Vettere29c22c2013-02-21 00:00:16 +01005171 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5172 intel_crtc->pipe, pipe_config);
5173 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5174 pipe_config->pipe_bpp -= 2*3;
5175 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5176 pipe_config->pipe_bpp);
5177 needs_recompute = true;
5178 pipe_config->bw_constrained = true;
5179
5180 goto retry;
5181 }
5182
5183 if (needs_recompute)
5184 return RETRY;
5185
5186 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005187}
5188
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005189static void hsw_compute_ips_config(struct intel_crtc *crtc,
5190 struct intel_crtc_config *pipe_config)
5191{
Jani Nikulad330a952014-01-21 11:24:25 +02005192 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005193 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005194 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005195}
5196
Daniel Vettera43f6e02013-06-07 23:10:32 +02005197static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005198 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005199{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005200 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005201 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005202
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005203 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005204 if (INTEL_INFO(dev)->gen < 4) {
5205 struct drm_i915_private *dev_priv = dev->dev_private;
5206 int clock_limit =
5207 dev_priv->display.get_display_clock_speed(dev);
5208
5209 /*
5210 * Enable pixel doubling when the dot clock
5211 * is > 90% of the (display) core speed.
5212 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005213 * GDG double wide on either pipe,
5214 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005215 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005216 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005217 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005218 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005219 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005220 }
5221
Damien Lespiau241bfc32013-09-25 16:45:37 +01005222 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005223 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005224 }
Chris Wilson89749352010-09-12 18:25:19 +01005225
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005226 /*
5227 * Pipe horizontal size must be even in:
5228 * - DVO ganged mode
5229 * - LVDS dual channel mode
5230 * - Double wide pipe
5231 */
5232 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5233 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5234 pipe_config->pipe_src_w &= ~1;
5235
Damien Lespiau8693a822013-05-03 18:48:11 +01005236 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5237 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005238 */
5239 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5240 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005241 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005242
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005243 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005244 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005245 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005246 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5247 * for lvds. */
5248 pipe_config->pipe_bpp = 8*3;
5249 }
5250
Damien Lespiauf5adf942013-06-24 18:29:34 +01005251 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005252 hsw_compute_ips_config(crtc, pipe_config);
5253
5254 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5255 * clock survives for now. */
5256 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5257 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005258
Daniel Vetter877d48d2013-04-19 11:24:43 +02005259 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005260 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005261
Daniel Vettere29c22c2013-02-21 00:00:16 +01005262 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005263}
5264
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005265static int valleyview_get_display_clock_speed(struct drm_device *dev)
5266{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 int vco = valleyview_get_vco(dev_priv);
5269 u32 val;
5270 int divider;
5271
5272 mutex_lock(&dev_priv->dpio_lock);
5273 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5274 mutex_unlock(&dev_priv->dpio_lock);
5275
5276 divider = val & DISPLAY_FREQUENCY_VALUES;
5277
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005278 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5279 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5280 "cdclk change in progress\n");
5281
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005282 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005283}
5284
Jesse Barnese70236a2009-09-21 10:42:27 -07005285static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005286{
Jesse Barnese70236a2009-09-21 10:42:27 -07005287 return 400000;
5288}
Jesse Barnes79e53942008-11-07 14:24:08 -08005289
Jesse Barnese70236a2009-09-21 10:42:27 -07005290static int i915_get_display_clock_speed(struct drm_device *dev)
5291{
5292 return 333000;
5293}
Jesse Barnes79e53942008-11-07 14:24:08 -08005294
Jesse Barnese70236a2009-09-21 10:42:27 -07005295static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5296{
5297 return 200000;
5298}
Jesse Barnes79e53942008-11-07 14:24:08 -08005299
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005300static int pnv_get_display_clock_speed(struct drm_device *dev)
5301{
5302 u16 gcfgc = 0;
5303
5304 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5305
5306 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5307 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5308 return 267000;
5309 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5310 return 333000;
5311 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5312 return 444000;
5313 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5314 return 200000;
5315 default:
5316 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5317 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5318 return 133000;
5319 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5320 return 167000;
5321 }
5322}
5323
Jesse Barnese70236a2009-09-21 10:42:27 -07005324static int i915gm_get_display_clock_speed(struct drm_device *dev)
5325{
5326 u16 gcfgc = 0;
5327
5328 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5329
5330 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005331 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005332 else {
5333 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5334 case GC_DISPLAY_CLOCK_333_MHZ:
5335 return 333000;
5336 default:
5337 case GC_DISPLAY_CLOCK_190_200_MHZ:
5338 return 190000;
5339 }
5340 }
5341}
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
Jesse Barnese70236a2009-09-21 10:42:27 -07005343static int i865_get_display_clock_speed(struct drm_device *dev)
5344{
5345 return 266000;
5346}
5347
5348static int i855_get_display_clock_speed(struct drm_device *dev)
5349{
5350 u16 hpllcc = 0;
5351 /* Assume that the hardware is in the high speed state. This
5352 * should be the default.
5353 */
5354 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5355 case GC_CLOCK_133_200:
5356 case GC_CLOCK_100_200:
5357 return 200000;
5358 case GC_CLOCK_166_250:
5359 return 250000;
5360 case GC_CLOCK_100_133:
5361 return 133000;
5362 }
5363
5364 /* Shouldn't happen */
5365 return 0;
5366}
5367
5368static int i830_get_display_clock_speed(struct drm_device *dev)
5369{
5370 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005371}
5372
Zhenyu Wang2c072452009-06-05 15:38:42 +08005373static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005374intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005375{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005376 while (*num > DATA_LINK_M_N_MASK ||
5377 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005378 *num >>= 1;
5379 *den >>= 1;
5380 }
5381}
5382
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005383static void compute_m_n(unsigned int m, unsigned int n,
5384 uint32_t *ret_m, uint32_t *ret_n)
5385{
5386 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5387 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5388 intel_reduce_m_n_ratio(ret_m, ret_n);
5389}
5390
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005391void
5392intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5393 int pixel_clock, int link_clock,
5394 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005395{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005396 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005397
5398 compute_m_n(bits_per_pixel * pixel_clock,
5399 link_clock * nlanes * 8,
5400 &m_n->gmch_m, &m_n->gmch_n);
5401
5402 compute_m_n(pixel_clock, link_clock,
5403 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005404}
5405
Chris Wilsona7615032011-01-12 17:04:08 +00005406static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5407{
Jani Nikulad330a952014-01-21 11:24:25 +02005408 if (i915.panel_use_ssc >= 0)
5409 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005410 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005411 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005412}
5413
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005414static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5415{
5416 struct drm_device *dev = crtc->dev;
5417 struct drm_i915_private *dev_priv = dev->dev_private;
5418 int refclk;
5419
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005420 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005421 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005422 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005423 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005424 refclk = dev_priv->vbt.lvds_ssc_freq;
5425 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005426 } else if (!IS_GEN2(dev)) {
5427 refclk = 96000;
5428 } else {
5429 refclk = 48000;
5430 }
5431
5432 return refclk;
5433}
5434
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005435static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005436{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005437 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005438}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005439
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005440static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5441{
5442 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005443}
5444
Daniel Vetterf47709a2013-03-28 10:42:02 +01005445static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005446 intel_clock_t *reduced_clock)
5447{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005448 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005449 u32 fp, fp2 = 0;
5450
5451 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005452 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005453 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005454 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005455 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005456 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005457 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005458 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005459 }
5460
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005461 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005462
Daniel Vetterf47709a2013-03-28 10:42:02 +01005463 crtc->lowfreq_avail = false;
5464 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005465 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005466 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005467 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005468 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005469 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005470 }
5471}
5472
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005473static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5474 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005475{
5476 u32 reg_val;
5477
5478 /*
5479 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5480 * and set it to a reasonable value instead.
5481 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005482 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005483 reg_val &= 0xffffff00;
5484 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005485 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005486
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005487 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005488 reg_val &= 0x8cffffff;
5489 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005490 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005492 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005493 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005494 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005495
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005496 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005497 reg_val &= 0x00ffffff;
5498 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005499 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005500}
5501
Daniel Vetterb5518422013-05-03 11:49:48 +02005502static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5503 struct intel_link_m_n *m_n)
5504{
5505 struct drm_device *dev = crtc->base.dev;
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 int pipe = crtc->pipe;
5508
Daniel Vettere3b95f12013-05-03 11:49:49 +02005509 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5510 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5511 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5512 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005513}
5514
5515static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5516 struct intel_link_m_n *m_n)
5517{
5518 struct drm_device *dev = crtc->base.dev;
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 int pipe = crtc->pipe;
5521 enum transcoder transcoder = crtc->config.cpu_transcoder;
5522
5523 if (INTEL_INFO(dev)->gen >= 5) {
5524 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5525 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5526 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5527 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5528 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005529 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5530 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5531 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5532 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005533 }
5534}
5535
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005536static void intel_dp_set_m_n(struct intel_crtc *crtc)
5537{
5538 if (crtc->config.has_pch_encoder)
5539 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5540 else
5541 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5542}
5543
Daniel Vetterf47709a2013-03-28 10:42:02 +01005544static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005545{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005546 u32 dpll, dpll_md;
5547
5548 /*
5549 * Enable DPIO clock input. We should never disable the reference
5550 * clock for pipe B, since VGA hotplug / manual detection depends
5551 * on it.
5552 */
5553 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5554 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5555 /* We should never disable this, set it here for state tracking */
5556 if (crtc->pipe == PIPE_B)
5557 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5558 dpll |= DPLL_VCO_ENABLE;
5559 crtc->config.dpll_hw_state.dpll = dpll;
5560
5561 dpll_md = (crtc->config.pixel_multiplier - 1)
5562 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5563 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5564}
5565
5566static void vlv_prepare_pll(struct intel_crtc *crtc)
5567{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005568 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005570 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005571 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005572 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005573 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005574
Daniel Vetter09153002012-12-12 14:06:44 +01005575 mutex_lock(&dev_priv->dpio_lock);
5576
Daniel Vetterf47709a2013-03-28 10:42:02 +01005577 bestn = crtc->config.dpll.n;
5578 bestm1 = crtc->config.dpll.m1;
5579 bestm2 = crtc->config.dpll.m2;
5580 bestp1 = crtc->config.dpll.p1;
5581 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005582
Jesse Barnes89b667f2013-04-18 14:51:36 -07005583 /* See eDP HDMI DPIO driver vbios notes doc */
5584
5585 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005586 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005587 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005588
5589 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005591
5592 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005593 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005594 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596
5597 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005598 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005599
5600 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005601 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5602 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5603 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005604 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005605
5606 /*
5607 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5608 * but we don't support that).
5609 * Note: don't use the DAC post divider as it seems unstable.
5610 */
5611 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005614 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005616
Jesse Barnes89b667f2013-04-18 14:51:36 -07005617 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005618 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005619 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005622 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005623 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005626
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5628 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5629 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005630 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005631 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005632 0x0df40000);
5633 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005634 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005635 0x0df70000);
5636 } else { /* HDMI or VGA */
5637 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005638 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005639 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005640 0x0df70000);
5641 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005642 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005643 0x0df40000);
5644 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005645
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005646 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005647 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5648 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5649 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5650 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005652
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005653 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005654 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005655}
5656
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005657static void chv_update_pll(struct intel_crtc *crtc)
5658{
5659 struct drm_device *dev = crtc->base.dev;
5660 struct drm_i915_private *dev_priv = dev->dev_private;
5661 int pipe = crtc->pipe;
5662 int dpll_reg = DPLL(crtc->pipe);
5663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005664 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005665 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5666 int refclk;
5667
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005668 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5669 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5670 DPLL_VCO_ENABLE;
5671 if (pipe != PIPE_A)
5672 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5673
5674 crtc->config.dpll_hw_state.dpll_md =
5675 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005676
5677 bestn = crtc->config.dpll.n;
5678 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5679 bestm1 = crtc->config.dpll.m1;
5680 bestm2 = crtc->config.dpll.m2 >> 22;
5681 bestp1 = crtc->config.dpll.p1;
5682 bestp2 = crtc->config.dpll.p2;
5683
5684 /*
5685 * Enable Refclk and SSC
5686 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005687 I915_WRITE(dpll_reg,
5688 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5689
5690 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005691
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005692 /* p1 and p2 divider */
5693 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5694 5 << DPIO_CHV_S1_DIV_SHIFT |
5695 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5696 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5697 1 << DPIO_CHV_K_DIV_SHIFT);
5698
5699 /* Feedback post-divider - m2 */
5700 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5701
5702 /* Feedback refclk divider - n and m1 */
5703 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5704 DPIO_CHV_M1_DIV_BY_2 |
5705 1 << DPIO_CHV_N_DIV_SHIFT);
5706
5707 /* M2 fraction division */
5708 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5709
5710 /* M2 fraction division enable */
5711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5712 DPIO_CHV_FRAC_DIV_EN |
5713 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5714
5715 /* Loop filter */
5716 refclk = i9xx_get_refclk(&crtc->base, 0);
5717 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5718 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5719 if (refclk == 100000)
5720 intcoeff = 11;
5721 else if (refclk == 38400)
5722 intcoeff = 10;
5723 else
5724 intcoeff = 9;
5725 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5726 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5727
5728 /* AFC Recal */
5729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5730 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5731 DPIO_AFC_RECAL);
5732
5733 mutex_unlock(&dev_priv->dpio_lock);
5734}
5735
Daniel Vetterf47709a2013-03-28 10:42:02 +01005736static void i9xx_update_pll(struct intel_crtc *crtc,
5737 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005738 int num_connectors)
5739{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005740 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005741 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005742 u32 dpll;
5743 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005744 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005745
Daniel Vetterf47709a2013-03-28 10:42:02 +01005746 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305747
Daniel Vetterf47709a2013-03-28 10:42:02 +01005748 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5749 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005750
5751 dpll = DPLL_VGA_MODE_DIS;
5752
Daniel Vetterf47709a2013-03-28 10:42:02 +01005753 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005754 dpll |= DPLLB_MODE_LVDS;
5755 else
5756 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005757
Daniel Vetteref1b4602013-06-01 17:17:04 +02005758 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005759 dpll |= (crtc->config.pixel_multiplier - 1)
5760 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005761 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005762
5763 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005764 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005765
Daniel Vetterf47709a2013-03-28 10:42:02 +01005766 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005767 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005768
5769 /* compute bitmask from p1 value */
5770 if (IS_PINEVIEW(dev))
5771 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5772 else {
5773 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5774 if (IS_G4X(dev) && reduced_clock)
5775 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5776 }
5777 switch (clock->p2) {
5778 case 5:
5779 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5780 break;
5781 case 7:
5782 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5783 break;
5784 case 10:
5785 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5786 break;
5787 case 14:
5788 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5789 break;
5790 }
5791 if (INTEL_INFO(dev)->gen >= 4)
5792 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5793
Daniel Vetter09ede542013-04-30 14:01:45 +02005794 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005795 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005796 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005797 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5798 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5799 else
5800 dpll |= PLL_REF_INPUT_DREFCLK;
5801
5802 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005803 crtc->config.dpll_hw_state.dpll = dpll;
5804
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005805 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005806 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5807 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005808 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005809 }
5810}
5811
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005813 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005814 int num_connectors)
5815{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005816 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005817 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005818 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005819 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005820
Daniel Vetterf47709a2013-03-28 10:42:02 +01005821 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305822
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005823 dpll = DPLL_VGA_MODE_DIS;
5824
Daniel Vetterf47709a2013-03-28 10:42:02 +01005825 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005826 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5827 } else {
5828 if (clock->p1 == 2)
5829 dpll |= PLL_P1_DIVIDE_BY_TWO;
5830 else
5831 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5832 if (clock->p2 == 4)
5833 dpll |= PLL_P2_DIVIDE_BY_4;
5834 }
5835
Daniel Vetter4a33e482013-07-06 12:52:05 +02005836 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5837 dpll |= DPLL_DVO_2X_MODE;
5838
Daniel Vetterf47709a2013-03-28 10:42:02 +01005839 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005840 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5841 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5842 else
5843 dpll |= PLL_REF_INPUT_DREFCLK;
5844
5845 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005846 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005847}
5848
Daniel Vetter8a654f32013-06-01 17:16:22 +02005849static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005850{
5851 struct drm_device *dev = intel_crtc->base.dev;
5852 struct drm_i915_private *dev_priv = dev->dev_private;
5853 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005854 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005855 struct drm_display_mode *adjusted_mode =
5856 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005857 uint32_t crtc_vtotal, crtc_vblank_end;
5858 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005859
5860 /* We need to be careful not to changed the adjusted mode, for otherwise
5861 * the hw state checker will get angry at the mismatch. */
5862 crtc_vtotal = adjusted_mode->crtc_vtotal;
5863 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005864
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005865 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005866 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005867 crtc_vtotal -= 1;
5868 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005869
5870 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5871 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5872 else
5873 vsyncshift = adjusted_mode->crtc_hsync_start -
5874 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005875 if (vsyncshift < 0)
5876 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005877 }
5878
5879 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005880 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005881
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005882 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005883 (adjusted_mode->crtc_hdisplay - 1) |
5884 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005885 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005886 (adjusted_mode->crtc_hblank_start - 1) |
5887 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005888 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889 (adjusted_mode->crtc_hsync_start - 1) |
5890 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5891
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005892 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005893 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005894 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005895 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005896 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005897 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005898 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005899 (adjusted_mode->crtc_vsync_start - 1) |
5900 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5901
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005902 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5903 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5904 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5905 * bits. */
5906 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5907 (pipe == PIPE_B || pipe == PIPE_C))
5908 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5909
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005910 /* pipesrc controls the size that is scaled from, which should
5911 * always be the user's requested size.
5912 */
5913 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005914 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5915 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005916}
5917
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005918static void intel_get_pipe_timings(struct intel_crtc *crtc,
5919 struct intel_crtc_config *pipe_config)
5920{
5921 struct drm_device *dev = crtc->base.dev;
5922 struct drm_i915_private *dev_priv = dev->dev_private;
5923 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5924 uint32_t tmp;
5925
5926 tmp = I915_READ(HTOTAL(cpu_transcoder));
5927 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5928 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5929 tmp = I915_READ(HBLANK(cpu_transcoder));
5930 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5931 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5932 tmp = I915_READ(HSYNC(cpu_transcoder));
5933 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5934 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5935
5936 tmp = I915_READ(VTOTAL(cpu_transcoder));
5937 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5938 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5939 tmp = I915_READ(VBLANK(cpu_transcoder));
5940 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5941 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5942 tmp = I915_READ(VSYNC(cpu_transcoder));
5943 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5944 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5945
5946 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5947 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5948 pipe_config->adjusted_mode.crtc_vtotal += 1;
5949 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5950 }
5951
5952 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005953 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5954 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5955
5956 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5957 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005958}
5959
Daniel Vetterf6a83282014-02-11 15:28:57 -08005960void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5961 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005962{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005963 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5964 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5965 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5966 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005967
Daniel Vetterf6a83282014-02-11 15:28:57 -08005968 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5969 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5970 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5971 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005972
Daniel Vetterf6a83282014-02-11 15:28:57 -08005973 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005974
Daniel Vetterf6a83282014-02-11 15:28:57 -08005975 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5976 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005977}
5978
Daniel Vetter84b046f2013-02-19 18:48:54 +01005979static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5980{
5981 struct drm_device *dev = intel_crtc->base.dev;
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 uint32_t pipeconf;
5984
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005985 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005986
Daniel Vetter67c72a12013-09-24 11:46:14 +02005987 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5988 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5989 pipeconf |= PIPECONF_ENABLE;
5990
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005991 if (intel_crtc->config.double_wide)
5992 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005993
Daniel Vetterff9ce462013-04-24 14:57:17 +02005994 /* only g4x and later have fancy bpc/dither controls */
5995 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005996 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5997 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5998 pipeconf |= PIPECONF_DITHER_EN |
5999 PIPECONF_DITHER_TYPE_SP;
6000
6001 switch (intel_crtc->config.pipe_bpp) {
6002 case 18:
6003 pipeconf |= PIPECONF_6BPC;
6004 break;
6005 case 24:
6006 pipeconf |= PIPECONF_8BPC;
6007 break;
6008 case 30:
6009 pipeconf |= PIPECONF_10BPC;
6010 break;
6011 default:
6012 /* Case prevented by intel_choose_pipe_bpp_dither. */
6013 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006014 }
6015 }
6016
6017 if (HAS_PIPE_CXSR(dev)) {
6018 if (intel_crtc->lowfreq_avail) {
6019 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6020 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6021 } else {
6022 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006023 }
6024 }
6025
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006026 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6027 if (INTEL_INFO(dev)->gen < 4 ||
6028 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6029 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6030 else
6031 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6032 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006033 pipeconf |= PIPECONF_PROGRESSIVE;
6034
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006035 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6036 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006037
Daniel Vetter84b046f2013-02-19 18:48:54 +01006038 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6039 POSTING_READ(PIPECONF(intel_crtc->pipe));
6040}
6041
Eric Anholtf564048e2011-03-30 13:01:02 -07006042static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006043 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006044 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006045{
6046 struct drm_device *dev = crtc->dev;
6047 struct drm_i915_private *dev_priv = dev->dev_private;
6048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006049 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006050 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006051 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006052 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006053 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006054 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006055
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006056 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006057 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006058 case INTEL_OUTPUT_LVDS:
6059 is_lvds = true;
6060 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006061 case INTEL_OUTPUT_DSI:
6062 is_dsi = true;
6063 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006064 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006065
Eric Anholtc751ce42010-03-25 11:48:48 -07006066 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006067 }
6068
Jani Nikulaf2335332013-09-13 11:03:09 +03006069 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006070 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006071
Jani Nikulaf2335332013-09-13 11:03:09 +03006072 if (!intel_crtc->config.clock_set) {
6073 refclk = i9xx_get_refclk(crtc, num_connectors);
6074
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006075 /*
6076 * Returns a set of divisors for the desired target clock with
6077 * the given refclk, or FALSE. The returned values represent
6078 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6079 * 2) / p1 / p2.
6080 */
6081 limit = intel_limit(crtc, refclk);
6082 ok = dev_priv->display.find_dpll(limit, crtc,
6083 intel_crtc->config.port_clock,
6084 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006085 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006086 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6087 return -EINVAL;
6088 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006089
Jani Nikulaf2335332013-09-13 11:03:09 +03006090 if (is_lvds && dev_priv->lvds_downclock_avail) {
6091 /*
6092 * Ensure we match the reduced clock's P to the target
6093 * clock. If the clocks don't match, we can't switch
6094 * the display clock by using the FP0/FP1. In such case
6095 * we will disable the LVDS downclock feature.
6096 */
6097 has_reduced_clock =
6098 dev_priv->display.find_dpll(limit, crtc,
6099 dev_priv->lvds_downclock,
6100 refclk, &clock,
6101 &reduced_clock);
6102 }
6103 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006104 intel_crtc->config.dpll.n = clock.n;
6105 intel_crtc->config.dpll.m1 = clock.m1;
6106 intel_crtc->config.dpll.m2 = clock.m2;
6107 intel_crtc->config.dpll.p1 = clock.p1;
6108 intel_crtc->config.dpll.p2 = clock.p2;
6109 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006110
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006111 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006112 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306113 has_reduced_clock ? &reduced_clock : NULL,
6114 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006115 } else if (IS_CHERRYVIEW(dev)) {
6116 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006117 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006118 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006119 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006120 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006121 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006122 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006123 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006124
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006125 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006126}
6127
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006128static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6129 struct intel_crtc_config *pipe_config)
6130{
6131 struct drm_device *dev = crtc->base.dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 uint32_t tmp;
6134
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006135 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6136 return;
6137
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006138 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006139 if (!(tmp & PFIT_ENABLE))
6140 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006141
Daniel Vetter06922822013-07-11 13:35:40 +02006142 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006143 if (INTEL_INFO(dev)->gen < 4) {
6144 if (crtc->pipe != PIPE_B)
6145 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006146 } else {
6147 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6148 return;
6149 }
6150
Daniel Vetter06922822013-07-11 13:35:40 +02006151 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006152 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6153 if (INTEL_INFO(dev)->gen < 5)
6154 pipe_config->gmch_pfit.lvds_border_bits =
6155 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6156}
6157
Jesse Barnesacbec812013-09-20 11:29:32 -07006158static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6159 struct intel_crtc_config *pipe_config)
6160{
6161 struct drm_device *dev = crtc->base.dev;
6162 struct drm_i915_private *dev_priv = dev->dev_private;
6163 int pipe = pipe_config->cpu_transcoder;
6164 intel_clock_t clock;
6165 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006166 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006167
6168 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006169 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006170 mutex_unlock(&dev_priv->dpio_lock);
6171
6172 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6173 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6174 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6175 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6176 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6177
Ville Syrjäläf6466282013-10-14 14:50:31 +03006178 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006179
Ville Syrjäläf6466282013-10-14 14:50:31 +03006180 /* clock.dot is the fast clock */
6181 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006182}
6183
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006184static void i9xx_get_plane_config(struct intel_crtc *crtc,
6185 struct intel_plane_config *plane_config)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
6189 u32 val, base, offset;
6190 int pipe = crtc->pipe, plane = crtc->plane;
6191 int fourcc, pixel_format;
6192 int aligned_height;
6193
Dave Airlie66e514c2014-04-03 07:51:54 +10006194 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6195 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006196 DRM_DEBUG_KMS("failed to alloc fb\n");
6197 return;
6198 }
6199
6200 val = I915_READ(DSPCNTR(plane));
6201
6202 if (INTEL_INFO(dev)->gen >= 4)
6203 if (val & DISPPLANE_TILED)
6204 plane_config->tiled = true;
6205
6206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6207 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006208 crtc->base.primary->fb->pixel_format = fourcc;
6209 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210 drm_format_plane_cpp(fourcc, 0) * 8;
6211
6212 if (INTEL_INFO(dev)->gen >= 4) {
6213 if (plane_config->tiled)
6214 offset = I915_READ(DSPTILEOFF(plane));
6215 else
6216 offset = I915_READ(DSPLINOFF(plane));
6217 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6218 } else {
6219 base = I915_READ(DSPADDR(plane));
6220 }
6221 plane_config->base = base;
6222
6223 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006224 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6225 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006226
6227 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006228 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006229
Dave Airlie66e514c2014-04-03 07:51:54 +10006230 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006231 plane_config->tiled);
6232
Fabian Frederick1267a262014-07-01 20:39:41 +02006233 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6234 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006235
6236 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006237 pipe, plane, crtc->base.primary->fb->width,
6238 crtc->base.primary->fb->height,
6239 crtc->base.primary->fb->bits_per_pixel, base,
6240 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006241 plane_config->size);
6242
6243}
6244
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006245static void chv_crtc_clock_get(struct intel_crtc *crtc,
6246 struct intel_crtc_config *pipe_config)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 int pipe = pipe_config->cpu_transcoder;
6251 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6252 intel_clock_t clock;
6253 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6254 int refclk = 100000;
6255
6256 mutex_lock(&dev_priv->dpio_lock);
6257 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6258 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6259 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6260 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6261 mutex_unlock(&dev_priv->dpio_lock);
6262
6263 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6264 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6265 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6266 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6267 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6268
6269 chv_clock(refclk, &clock);
6270
6271 /* clock.dot is the fast clock */
6272 pipe_config->port_clock = clock.dot / 5;
6273}
6274
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006275static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6276 struct intel_crtc_config *pipe_config)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 uint32_t tmp;
6281
Imre Deakb5482bd2014-03-05 16:20:55 +02006282 if (!intel_display_power_enabled(dev_priv,
6283 POWER_DOMAIN_PIPE(crtc->pipe)))
6284 return false;
6285
Daniel Vettere143a212013-07-04 12:01:15 +02006286 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006287 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006289 tmp = I915_READ(PIPECONF(crtc->pipe));
6290 if (!(tmp & PIPECONF_ENABLE))
6291 return false;
6292
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6294 switch (tmp & PIPECONF_BPC_MASK) {
6295 case PIPECONF_6BPC:
6296 pipe_config->pipe_bpp = 18;
6297 break;
6298 case PIPECONF_8BPC:
6299 pipe_config->pipe_bpp = 24;
6300 break;
6301 case PIPECONF_10BPC:
6302 pipe_config->pipe_bpp = 30;
6303 break;
6304 default:
6305 break;
6306 }
6307 }
6308
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006309 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6310 pipe_config->limited_color_range = true;
6311
Ville Syrjälä282740f2013-09-04 18:30:03 +03006312 if (INTEL_INFO(dev)->gen < 4)
6313 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6314
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006315 intel_get_pipe_timings(crtc, pipe_config);
6316
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006317 i9xx_get_pfit_config(crtc, pipe_config);
6318
Daniel Vetter6c49f242013-06-06 12:45:25 +02006319 if (INTEL_INFO(dev)->gen >= 4) {
6320 tmp = I915_READ(DPLL_MD(crtc->pipe));
6321 pipe_config->pixel_multiplier =
6322 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6323 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006324 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006325 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6326 tmp = I915_READ(DPLL(crtc->pipe));
6327 pipe_config->pixel_multiplier =
6328 ((tmp & SDVO_MULTIPLIER_MASK)
6329 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6330 } else {
6331 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6332 * port and will be fixed up in the encoder->get_config
6333 * function. */
6334 pipe_config->pixel_multiplier = 1;
6335 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006336 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6337 if (!IS_VALLEYVIEW(dev)) {
6338 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6339 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006340 } else {
6341 /* Mask out read-only status bits. */
6342 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6343 DPLL_PORTC_READY_MASK |
6344 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006345 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006346
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006347 if (IS_CHERRYVIEW(dev))
6348 chv_crtc_clock_get(crtc, pipe_config);
6349 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006350 vlv_crtc_clock_get(crtc, pipe_config);
6351 else
6352 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006353
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006354 return true;
6355}
6356
Paulo Zanonidde86e22012-12-01 12:04:25 -02006357static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006358{
6359 struct drm_i915_private *dev_priv = dev->dev_private;
6360 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006361 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006362 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006363 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006364 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006365 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006366 bool has_ck505 = false;
6367 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006368
6369 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006370 list_for_each_entry(encoder, &mode_config->encoder_list,
6371 base.head) {
6372 switch (encoder->type) {
6373 case INTEL_OUTPUT_LVDS:
6374 has_panel = true;
6375 has_lvds = true;
6376 break;
6377 case INTEL_OUTPUT_EDP:
6378 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006379 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006380 has_cpu_edp = true;
6381 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006382 }
6383 }
6384
Keith Packard99eb6a02011-09-26 14:29:12 -07006385 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006386 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006387 can_ssc = has_ck505;
6388 } else {
6389 has_ck505 = false;
6390 can_ssc = true;
6391 }
6392
Imre Deak2de69052013-05-08 13:14:04 +03006393 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6394 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006395
6396 /* Ironlake: try to setup display ref clock before DPLL
6397 * enabling. This is only under driver's control after
6398 * PCH B stepping, previous chipset stepping should be
6399 * ignoring this setting.
6400 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006401 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006402
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006403 /* As we must carefully and slowly disable/enable each source in turn,
6404 * compute the final state we want first and check if we need to
6405 * make any changes at all.
6406 */
6407 final = val;
6408 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006409 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006410 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006411 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006412 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6413
6414 final &= ~DREF_SSC_SOURCE_MASK;
6415 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6416 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006417
Keith Packard199e5d72011-09-22 12:01:57 -07006418 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006419 final |= DREF_SSC_SOURCE_ENABLE;
6420
6421 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6422 final |= DREF_SSC1_ENABLE;
6423
6424 if (has_cpu_edp) {
6425 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6426 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6427 else
6428 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6429 } else
6430 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6431 } else {
6432 final |= DREF_SSC_SOURCE_DISABLE;
6433 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6434 }
6435
6436 if (final == val)
6437 return;
6438
6439 /* Always enable nonspread source */
6440 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6441
6442 if (has_ck505)
6443 val |= DREF_NONSPREAD_CK505_ENABLE;
6444 else
6445 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6446
6447 if (has_panel) {
6448 val &= ~DREF_SSC_SOURCE_MASK;
6449 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006450
Keith Packard199e5d72011-09-22 12:01:57 -07006451 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006452 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006453 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006454 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006455 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006456 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006457
6458 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006459 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006460 POSTING_READ(PCH_DREF_CONTROL);
6461 udelay(200);
6462
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006464
6465 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006466 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006467 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006468 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006469 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006470 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006471 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006472 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006473 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006474
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006475 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006476 POSTING_READ(PCH_DREF_CONTROL);
6477 udelay(200);
6478 } else {
6479 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6480
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006481 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006482
6483 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006484 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006485
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006486 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006487 POSTING_READ(PCH_DREF_CONTROL);
6488 udelay(200);
6489
6490 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006491 val &= ~DREF_SSC_SOURCE_MASK;
6492 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006493
6494 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006495 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006496
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006497 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006498 POSTING_READ(PCH_DREF_CONTROL);
6499 udelay(200);
6500 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006501
6502 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006503}
6504
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006505static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006506{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006507 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006508
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006509 tmp = I915_READ(SOUTH_CHICKEN2);
6510 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6511 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006512
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006513 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6514 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6515 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006516
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006517 tmp = I915_READ(SOUTH_CHICKEN2);
6518 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6519 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006520
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006521 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6522 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6523 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006524}
6525
6526/* WaMPhyProgramming:hsw */
6527static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6528{
6529 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006530
6531 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6532 tmp &= ~(0xFF << 24);
6533 tmp |= (0x12 << 24);
6534 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6535
Paulo Zanonidde86e22012-12-01 12:04:25 -02006536 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6537 tmp |= (1 << 11);
6538 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6539
6540 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6541 tmp |= (1 << 11);
6542 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6543
Paulo Zanonidde86e22012-12-01 12:04:25 -02006544 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6545 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6546 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6547
6548 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6549 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6550 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6551
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006552 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6553 tmp &= ~(7 << 13);
6554 tmp |= (5 << 13);
6555 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006556
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006557 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6558 tmp &= ~(7 << 13);
6559 tmp |= (5 << 13);
6560 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006561
6562 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6563 tmp &= ~0xFF;
6564 tmp |= 0x1C;
6565 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6566
6567 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6568 tmp &= ~0xFF;
6569 tmp |= 0x1C;
6570 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6571
6572 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6573 tmp &= ~(0xFF << 16);
6574 tmp |= (0x1C << 16);
6575 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6576
6577 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6578 tmp &= ~(0xFF << 16);
6579 tmp |= (0x1C << 16);
6580 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6581
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006582 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6583 tmp |= (1 << 27);
6584 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006585
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006586 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6587 tmp |= (1 << 27);
6588 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006589
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006590 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6591 tmp &= ~(0xF << 28);
6592 tmp |= (4 << 28);
6593 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006594
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006595 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6596 tmp &= ~(0xF << 28);
6597 tmp |= (4 << 28);
6598 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006599}
6600
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006601/* Implements 3 different sequences from BSpec chapter "Display iCLK
6602 * Programming" based on the parameters passed:
6603 * - Sequence to enable CLKOUT_DP
6604 * - Sequence to enable CLKOUT_DP without spread
6605 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6606 */
6607static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6608 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006611 uint32_t reg, tmp;
6612
6613 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6614 with_spread = true;
6615 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6616 with_fdi, "LP PCH doesn't have FDI\n"))
6617 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006618
6619 mutex_lock(&dev_priv->dpio_lock);
6620
6621 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6622 tmp &= ~SBI_SSCCTL_DISABLE;
6623 tmp |= SBI_SSCCTL_PATHALT;
6624 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6625
6626 udelay(24);
6627
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006628 if (with_spread) {
6629 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6630 tmp &= ~SBI_SSCCTL_PATHALT;
6631 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006632
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006633 if (with_fdi) {
6634 lpt_reset_fdi_mphy(dev_priv);
6635 lpt_program_fdi_mphy(dev_priv);
6636 }
6637 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006638
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006639 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6640 SBI_GEN0 : SBI_DBUFF0;
6641 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6642 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6643 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006644
6645 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006646}
6647
Paulo Zanoni47701c32013-07-23 11:19:25 -03006648/* Sequence to disable CLKOUT_DP */
6649static void lpt_disable_clkout_dp(struct drm_device *dev)
6650{
6651 struct drm_i915_private *dev_priv = dev->dev_private;
6652 uint32_t reg, tmp;
6653
6654 mutex_lock(&dev_priv->dpio_lock);
6655
6656 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6657 SBI_GEN0 : SBI_DBUFF0;
6658 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6659 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6660 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6661
6662 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6663 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6664 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6665 tmp |= SBI_SSCCTL_PATHALT;
6666 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6667 udelay(32);
6668 }
6669 tmp |= SBI_SSCCTL_DISABLE;
6670 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6671 }
6672
6673 mutex_unlock(&dev_priv->dpio_lock);
6674}
6675
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006676static void lpt_init_pch_refclk(struct drm_device *dev)
6677{
6678 struct drm_mode_config *mode_config = &dev->mode_config;
6679 struct intel_encoder *encoder;
6680 bool has_vga = false;
6681
6682 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6683 switch (encoder->type) {
6684 case INTEL_OUTPUT_ANALOG:
6685 has_vga = true;
6686 break;
6687 }
6688 }
6689
Paulo Zanoni47701c32013-07-23 11:19:25 -03006690 if (has_vga)
6691 lpt_enable_clkout_dp(dev, true, true);
6692 else
6693 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006694}
6695
Paulo Zanonidde86e22012-12-01 12:04:25 -02006696/*
6697 * Initialize reference clocks when the driver loads
6698 */
6699void intel_init_pch_refclk(struct drm_device *dev)
6700{
6701 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6702 ironlake_init_pch_refclk(dev);
6703 else if (HAS_PCH_LPT(dev))
6704 lpt_init_pch_refclk(dev);
6705}
6706
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006707static int ironlake_get_refclk(struct drm_crtc *crtc)
6708{
6709 struct drm_device *dev = crtc->dev;
6710 struct drm_i915_private *dev_priv = dev->dev_private;
6711 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006712 int num_connectors = 0;
6713 bool is_lvds = false;
6714
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006715 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006716 switch (encoder->type) {
6717 case INTEL_OUTPUT_LVDS:
6718 is_lvds = true;
6719 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006720 }
6721 num_connectors++;
6722 }
6723
6724 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006725 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006726 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006727 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006728 }
6729
6730 return 120000;
6731}
6732
Daniel Vetter6ff93602013-04-19 11:24:36 +02006733static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006734{
6735 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6737 int pipe = intel_crtc->pipe;
6738 uint32_t val;
6739
Daniel Vetter78114072013-06-13 00:54:57 +02006740 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006741
Daniel Vetter965e0c42013-03-27 00:44:57 +01006742 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006743 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006744 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006745 break;
6746 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006747 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006748 break;
6749 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006750 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006751 break;
6752 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006753 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006754 break;
6755 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006756 /* Case prevented by intel_choose_pipe_bpp_dither. */
6757 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006758 }
6759
Daniel Vetterd8b32242013-04-25 17:54:44 +02006760 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006761 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6762
Daniel Vetter6ff93602013-04-19 11:24:36 +02006763 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006764 val |= PIPECONF_INTERLACED_ILK;
6765 else
6766 val |= PIPECONF_PROGRESSIVE;
6767
Daniel Vetter50f3b012013-03-27 00:44:56 +01006768 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006769 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006770
Paulo Zanonic8203562012-09-12 10:06:29 -03006771 I915_WRITE(PIPECONF(pipe), val);
6772 POSTING_READ(PIPECONF(pipe));
6773}
6774
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006775/*
6776 * Set up the pipe CSC unit.
6777 *
6778 * Currently only full range RGB to limited range RGB conversion
6779 * is supported, but eventually this should handle various
6780 * RGB<->YCbCr scenarios as well.
6781 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006782static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006783{
6784 struct drm_device *dev = crtc->dev;
6785 struct drm_i915_private *dev_priv = dev->dev_private;
6786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6787 int pipe = intel_crtc->pipe;
6788 uint16_t coeff = 0x7800; /* 1.0 */
6789
6790 /*
6791 * TODO: Check what kind of values actually come out of the pipe
6792 * with these coeff/postoff values and adjust to get the best
6793 * accuracy. Perhaps we even need to take the bpc value into
6794 * consideration.
6795 */
6796
Daniel Vetter50f3b012013-03-27 00:44:56 +01006797 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006798 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6799
6800 /*
6801 * GY/GU and RY/RU should be the other way around according
6802 * to BSpec, but reality doesn't agree. Just set them up in
6803 * a way that results in the correct picture.
6804 */
6805 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6806 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6807
6808 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6809 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6810
6811 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6812 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6813
6814 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6815 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6816 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6817
6818 if (INTEL_INFO(dev)->gen > 6) {
6819 uint16_t postoff = 0;
6820
Daniel Vetter50f3b012013-03-27 00:44:56 +01006821 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006822 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006823
6824 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6825 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6826 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6827
6828 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6829 } else {
6830 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6831
Daniel Vetter50f3b012013-03-27 00:44:56 +01006832 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006833 mode |= CSC_BLACK_SCREEN_OFFSET;
6834
6835 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6836 }
6837}
6838
Daniel Vetter6ff93602013-04-19 11:24:36 +02006839static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006840{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006841 struct drm_device *dev = crtc->dev;
6842 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006844 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006845 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006846 uint32_t val;
6847
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006848 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006849
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006850 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006851 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6852
Daniel Vetter6ff93602013-04-19 11:24:36 +02006853 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006854 val |= PIPECONF_INTERLACED_ILK;
6855 else
6856 val |= PIPECONF_PROGRESSIVE;
6857
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006858 I915_WRITE(PIPECONF(cpu_transcoder), val);
6859 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006860
6861 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6862 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006863
6864 if (IS_BROADWELL(dev)) {
6865 val = 0;
6866
6867 switch (intel_crtc->config.pipe_bpp) {
6868 case 18:
6869 val |= PIPEMISC_DITHER_6_BPC;
6870 break;
6871 case 24:
6872 val |= PIPEMISC_DITHER_8_BPC;
6873 break;
6874 case 30:
6875 val |= PIPEMISC_DITHER_10_BPC;
6876 break;
6877 case 36:
6878 val |= PIPEMISC_DITHER_12_BPC;
6879 break;
6880 default:
6881 /* Case prevented by pipe_config_set_bpp. */
6882 BUG();
6883 }
6884
6885 if (intel_crtc->config.dither)
6886 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6887
6888 I915_WRITE(PIPEMISC(pipe), val);
6889 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006890}
6891
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006892static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006893 intel_clock_t *clock,
6894 bool *has_reduced_clock,
6895 intel_clock_t *reduced_clock)
6896{
6897 struct drm_device *dev = crtc->dev;
6898 struct drm_i915_private *dev_priv = dev->dev_private;
6899 struct intel_encoder *intel_encoder;
6900 int refclk;
6901 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006902 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006903
6904 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6905 switch (intel_encoder->type) {
6906 case INTEL_OUTPUT_LVDS:
6907 is_lvds = true;
6908 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006909 }
6910 }
6911
6912 refclk = ironlake_get_refclk(crtc);
6913
6914 /*
6915 * Returns a set of divisors for the desired target clock with the given
6916 * refclk, or FALSE. The returned values represent the clock equation:
6917 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6918 */
6919 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006920 ret = dev_priv->display.find_dpll(limit, crtc,
6921 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006922 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006923 if (!ret)
6924 return false;
6925
6926 if (is_lvds && dev_priv->lvds_downclock_avail) {
6927 /*
6928 * Ensure we match the reduced clock's P to the target clock.
6929 * If the clocks don't match, we can't switch the display clock
6930 * by using the FP0/FP1. In such case we will disable the LVDS
6931 * downclock feature.
6932 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006933 *has_reduced_clock =
6934 dev_priv->display.find_dpll(limit, crtc,
6935 dev_priv->lvds_downclock,
6936 refclk, clock,
6937 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006938 }
6939
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006940 return true;
6941}
6942
Paulo Zanonid4b19312012-11-29 11:29:32 -02006943int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6944{
6945 /*
6946 * Account for spread spectrum to avoid
6947 * oversubscribing the link. Max center spread
6948 * is 2.5%; use 5% for safety's sake.
6949 */
6950 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006951 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006952}
6953
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006954static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006955{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006956 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006957}
6958
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006959static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006960 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006961 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006962{
6963 struct drm_crtc *crtc = &intel_crtc->base;
6964 struct drm_device *dev = crtc->dev;
6965 struct drm_i915_private *dev_priv = dev->dev_private;
6966 struct intel_encoder *intel_encoder;
6967 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006968 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006969 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006970
6971 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6972 switch (intel_encoder->type) {
6973 case INTEL_OUTPUT_LVDS:
6974 is_lvds = true;
6975 break;
6976 case INTEL_OUTPUT_SDVO:
6977 case INTEL_OUTPUT_HDMI:
6978 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006979 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006980 }
6981
6982 num_connectors++;
6983 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006984
Chris Wilsonc1858122010-12-03 21:35:48 +00006985 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006986 factor = 21;
6987 if (is_lvds) {
6988 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006989 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006990 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006991 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006992 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006993 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006994
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006995 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006996 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006997
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006998 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6999 *fp2 |= FP_CB_TUNE;
7000
Chris Wilson5eddb702010-09-11 13:48:45 +01007001 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007002
Eric Anholta07d6782011-03-30 13:01:08 -07007003 if (is_lvds)
7004 dpll |= DPLLB_MODE_LVDS;
7005 else
7006 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007007
Daniel Vetteref1b4602013-06-01 17:17:04 +02007008 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7009 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007010
7011 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007012 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007013 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007014 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007015
Eric Anholta07d6782011-03-30 13:01:08 -07007016 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007017 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007018 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007019 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007020
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007021 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007022 case 5:
7023 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7024 break;
7025 case 7:
7026 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7027 break;
7028 case 10:
7029 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7030 break;
7031 case 14:
7032 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7033 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007034 }
7035
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007036 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007037 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007038 else
7039 dpll |= PLL_REF_INPUT_DREFCLK;
7040
Daniel Vetter959e16d2013-06-05 13:34:21 +02007041 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007042}
7043
Jesse Barnes79e53942008-11-07 14:24:08 -08007044static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007045 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007046 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007047{
7048 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007050 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007052 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007053 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007054 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007055 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007056 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007057
7058 for_each_encoder_on_crtc(dev, crtc, encoder) {
7059 switch (encoder->type) {
7060 case INTEL_OUTPUT_LVDS:
7061 is_lvds = true;
7062 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007063 }
7064
7065 num_connectors++;
7066 }
7067
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007068 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7069 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7070
Daniel Vetterff9a6752013-06-01 17:16:21 +02007071 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007072 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007073 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007074 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7075 return -EINVAL;
7076 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007077 /* Compat-code for transition, will disappear. */
7078 if (!intel_crtc->config.clock_set) {
7079 intel_crtc->config.dpll.n = clock.n;
7080 intel_crtc->config.dpll.m1 = clock.m1;
7081 intel_crtc->config.dpll.m2 = clock.m2;
7082 intel_crtc->config.dpll.p1 = clock.p1;
7083 intel_crtc->config.dpll.p2 = clock.p2;
7084 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007085
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007086 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007087 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007088 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007089 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007091
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007093 &fp, &reduced_clock,
7094 has_reduced_clock ? &fp2 : NULL);
7095
Daniel Vetter959e16d2013-06-05 13:34:21 +02007096 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007097 intel_crtc->config.dpll_hw_state.fp0 = fp;
7098 if (has_reduced_clock)
7099 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7100 else
7101 intel_crtc->config.dpll_hw_state.fp1 = fp;
7102
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007103 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007104 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007105 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007106 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007107 return -EINVAL;
7108 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007109 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007110 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007111
Jani Nikulad330a952014-01-21 11:24:25 +02007112 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007113 intel_crtc->lowfreq_avail = true;
7114 else
7115 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007116
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007117 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007118}
7119
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007120static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7121 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007122{
7123 struct drm_device *dev = crtc->base.dev;
7124 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007125 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007126
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007127 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7128 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7129 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7130 & ~TU_SIZE_MASK;
7131 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7132 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7133 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7134}
7135
7136static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7137 enum transcoder transcoder,
7138 struct intel_link_m_n *m_n)
7139{
7140 struct drm_device *dev = crtc->base.dev;
7141 struct drm_i915_private *dev_priv = dev->dev_private;
7142 enum pipe pipe = crtc->pipe;
7143
7144 if (INTEL_INFO(dev)->gen >= 5) {
7145 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7146 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7147 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7148 & ~TU_SIZE_MASK;
7149 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7150 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7151 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7152 } else {
7153 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7154 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7155 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7156 & ~TU_SIZE_MASK;
7157 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7158 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7159 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7160 }
7161}
7162
7163void intel_dp_get_m_n(struct intel_crtc *crtc,
7164 struct intel_crtc_config *pipe_config)
7165{
7166 if (crtc->config.has_pch_encoder)
7167 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7168 else
7169 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7170 &pipe_config->dp_m_n);
7171}
7172
Daniel Vetter72419202013-04-04 13:28:53 +02007173static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7174 struct intel_crtc_config *pipe_config)
7175{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007176 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7177 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007178}
7179
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007180static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7181 struct intel_crtc_config *pipe_config)
7182{
7183 struct drm_device *dev = crtc->base.dev;
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 uint32_t tmp;
7186
7187 tmp = I915_READ(PF_CTL(crtc->pipe));
7188
7189 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007190 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007191 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7192 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007193
7194 /* We currently do not free assignements of panel fitters on
7195 * ivb/hsw (since we don't use the higher upscaling modes which
7196 * differentiates them) so just WARN about this case for now. */
7197 if (IS_GEN7(dev)) {
7198 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7199 PF_PIPE_SEL_IVB(crtc->pipe));
7200 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007201 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007202}
7203
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007204static void ironlake_get_plane_config(struct intel_crtc *crtc,
7205 struct intel_plane_config *plane_config)
7206{
7207 struct drm_device *dev = crtc->base.dev;
7208 struct drm_i915_private *dev_priv = dev->dev_private;
7209 u32 val, base, offset;
7210 int pipe = crtc->pipe, plane = crtc->plane;
7211 int fourcc, pixel_format;
7212 int aligned_height;
7213
Dave Airlie66e514c2014-04-03 07:51:54 +10007214 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7215 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007216 DRM_DEBUG_KMS("failed to alloc fb\n");
7217 return;
7218 }
7219
7220 val = I915_READ(DSPCNTR(plane));
7221
7222 if (INTEL_INFO(dev)->gen >= 4)
7223 if (val & DISPPLANE_TILED)
7224 plane_config->tiled = true;
7225
7226 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7227 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007228 crtc->base.primary->fb->pixel_format = fourcc;
7229 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007230 drm_format_plane_cpp(fourcc, 0) * 8;
7231
7232 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7233 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7234 offset = I915_READ(DSPOFFSET(plane));
7235 } else {
7236 if (plane_config->tiled)
7237 offset = I915_READ(DSPTILEOFF(plane));
7238 else
7239 offset = I915_READ(DSPLINOFF(plane));
7240 }
7241 plane_config->base = base;
7242
7243 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007244 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7245 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007246
7247 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007248 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007249
Dave Airlie66e514c2014-04-03 07:51:54 +10007250 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007251 plane_config->tiled);
7252
Fabian Frederick1267a262014-07-01 20:39:41 +02007253 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7254 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007255
7256 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007257 pipe, plane, crtc->base.primary->fb->width,
7258 crtc->base.primary->fb->height,
7259 crtc->base.primary->fb->bits_per_pixel, base,
7260 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007261 plane_config->size);
7262}
7263
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007264static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7265 struct intel_crtc_config *pipe_config)
7266{
7267 struct drm_device *dev = crtc->base.dev;
7268 struct drm_i915_private *dev_priv = dev->dev_private;
7269 uint32_t tmp;
7270
Daniel Vettere143a212013-07-04 12:01:15 +02007271 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007272 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007273
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007274 tmp = I915_READ(PIPECONF(crtc->pipe));
7275 if (!(tmp & PIPECONF_ENABLE))
7276 return false;
7277
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007278 switch (tmp & PIPECONF_BPC_MASK) {
7279 case PIPECONF_6BPC:
7280 pipe_config->pipe_bpp = 18;
7281 break;
7282 case PIPECONF_8BPC:
7283 pipe_config->pipe_bpp = 24;
7284 break;
7285 case PIPECONF_10BPC:
7286 pipe_config->pipe_bpp = 30;
7287 break;
7288 case PIPECONF_12BPC:
7289 pipe_config->pipe_bpp = 36;
7290 break;
7291 default:
7292 break;
7293 }
7294
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007295 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7296 pipe_config->limited_color_range = true;
7297
Daniel Vetterab9412b2013-05-03 11:49:46 +02007298 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007299 struct intel_shared_dpll *pll;
7300
Daniel Vetter88adfff2013-03-28 10:42:01 +01007301 pipe_config->has_pch_encoder = true;
7302
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007303 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7304 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7305 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007306
7307 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007308
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007309 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007310 pipe_config->shared_dpll =
7311 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007312 } else {
7313 tmp = I915_READ(PCH_DPLL_SEL);
7314 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7315 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7316 else
7317 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7318 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007319
7320 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7321
7322 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7323 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007324
7325 tmp = pipe_config->dpll_hw_state.dpll;
7326 pipe_config->pixel_multiplier =
7327 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7328 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007329
7330 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007331 } else {
7332 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007333 }
7334
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007335 intel_get_pipe_timings(crtc, pipe_config);
7336
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007337 ironlake_get_pfit_config(crtc, pipe_config);
7338
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007339 return true;
7340}
7341
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007342static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7343{
7344 struct drm_device *dev = dev_priv->dev;
7345 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7346 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007347
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007348 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007349 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007350 pipe_name(crtc->pipe));
7351
7352 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7353 WARN(plls->spll_refcount, "SPLL enabled\n");
7354 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7355 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7356 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7357 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7358 "CPU PWM1 enabled\n");
7359 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7360 "CPU PWM2 enabled\n");
7361 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7362 "PCH PWM1 enabled\n");
7363 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7364 "Utility pin enabled\n");
7365 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7366
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007367 /*
7368 * In theory we can still leave IRQs enabled, as long as only the HPD
7369 * interrupts remain enabled. We used to check for that, but since it's
7370 * gen-specific and since we only disable LCPLL after we fully disable
7371 * the interrupts, the check below should be enough.
7372 */
7373 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007374}
7375
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007376static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7377{
7378 struct drm_device *dev = dev_priv->dev;
7379
7380 if (IS_HASWELL(dev)) {
7381 mutex_lock(&dev_priv->rps.hw_lock);
7382 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7383 val))
7384 DRM_ERROR("Failed to disable D_COMP\n");
7385 mutex_unlock(&dev_priv->rps.hw_lock);
7386 } else {
7387 I915_WRITE(D_COMP, val);
7388 }
7389 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007390}
7391
7392/*
7393 * This function implements pieces of two sequences from BSpec:
7394 * - Sequence for display software to disable LCPLL
7395 * - Sequence for display software to allow package C8+
7396 * The steps implemented here are just the steps that actually touch the LCPLL
7397 * register. Callers should take care of disabling all the display engine
7398 * functions, doing the mode unset, fixing interrupts, etc.
7399 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007400static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7401 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007402{
7403 uint32_t val;
7404
7405 assert_can_disable_lcpll(dev_priv);
7406
7407 val = I915_READ(LCPLL_CTL);
7408
7409 if (switch_to_fclk) {
7410 val |= LCPLL_CD_SOURCE_FCLK;
7411 I915_WRITE(LCPLL_CTL, val);
7412
7413 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7414 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7415 DRM_ERROR("Switching to FCLK failed\n");
7416
7417 val = I915_READ(LCPLL_CTL);
7418 }
7419
7420 val |= LCPLL_PLL_DISABLE;
7421 I915_WRITE(LCPLL_CTL, val);
7422 POSTING_READ(LCPLL_CTL);
7423
7424 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7425 DRM_ERROR("LCPLL still locked\n");
7426
7427 val = I915_READ(D_COMP);
7428 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007429 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007430 ndelay(100);
7431
7432 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7433 DRM_ERROR("D_COMP RCOMP still in progress\n");
7434
7435 if (allow_power_down) {
7436 val = I915_READ(LCPLL_CTL);
7437 val |= LCPLL_POWER_DOWN_ALLOW;
7438 I915_WRITE(LCPLL_CTL, val);
7439 POSTING_READ(LCPLL_CTL);
7440 }
7441}
7442
7443/*
7444 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7445 * source.
7446 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007447static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007448{
7449 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007450 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007451
7452 val = I915_READ(LCPLL_CTL);
7453
7454 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7455 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7456 return;
7457
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007458 /*
7459 * Make sure we're not on PC8 state before disabling PC8, otherwise
7460 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7461 *
7462 * The other problem is that hsw_restore_lcpll() is called as part of
7463 * the runtime PM resume sequence, so we can't just call
7464 * gen6_gt_force_wake_get() because that function calls
7465 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7466 * while we are on the resume sequence. So to solve this problem we have
7467 * to call special forcewake code that doesn't touch runtime PM and
7468 * doesn't enable the forcewake delayed work.
7469 */
7470 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7471 if (dev_priv->uncore.forcewake_count++ == 0)
7472 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7473 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007474
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007475 if (val & LCPLL_POWER_DOWN_ALLOW) {
7476 val &= ~LCPLL_POWER_DOWN_ALLOW;
7477 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007478 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007479 }
7480
7481 val = I915_READ(D_COMP);
7482 val |= D_COMP_COMP_FORCE;
7483 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007484 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007485
7486 val = I915_READ(LCPLL_CTL);
7487 val &= ~LCPLL_PLL_DISABLE;
7488 I915_WRITE(LCPLL_CTL, val);
7489
7490 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7491 DRM_ERROR("LCPLL not locked yet\n");
7492
7493 if (val & LCPLL_CD_SOURCE_FCLK) {
7494 val = I915_READ(LCPLL_CTL);
7495 val &= ~LCPLL_CD_SOURCE_FCLK;
7496 I915_WRITE(LCPLL_CTL, val);
7497
7498 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7499 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7500 DRM_ERROR("Switching back to LCPLL failed\n");
7501 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007502
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007503 /* See the big comment above. */
7504 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7505 if (--dev_priv->uncore.forcewake_count == 0)
7506 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7507 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007508}
7509
Paulo Zanoni765dab672014-03-07 20:08:18 -03007510/*
7511 * Package states C8 and deeper are really deep PC states that can only be
7512 * reached when all the devices on the system allow it, so even if the graphics
7513 * device allows PC8+, it doesn't mean the system will actually get to these
7514 * states. Our driver only allows PC8+ when going into runtime PM.
7515 *
7516 * The requirements for PC8+ are that all the outputs are disabled, the power
7517 * well is disabled and most interrupts are disabled, and these are also
7518 * requirements for runtime PM. When these conditions are met, we manually do
7519 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7520 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7521 * hang the machine.
7522 *
7523 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7524 * the state of some registers, so when we come back from PC8+ we need to
7525 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7526 * need to take care of the registers kept by RC6. Notice that this happens even
7527 * if we don't put the device in PCI D3 state (which is what currently happens
7528 * because of the runtime PM support).
7529 *
7530 * For more, read "Display Sequences for Package C8" on the hardware
7531 * documentation.
7532 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007533void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007534{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007535 struct drm_device *dev = dev_priv->dev;
7536 uint32_t val;
7537
Paulo Zanonic67a4702013-08-19 13:18:09 -03007538 DRM_DEBUG_KMS("Enabling package C8+\n");
7539
Paulo Zanonic67a4702013-08-19 13:18:09 -03007540 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7541 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7542 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7543 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7544 }
7545
7546 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007547 hsw_disable_lcpll(dev_priv, true, true);
7548}
7549
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007550void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007551{
7552 struct drm_device *dev = dev_priv->dev;
7553 uint32_t val;
7554
Paulo Zanonic67a4702013-08-19 13:18:09 -03007555 DRM_DEBUG_KMS("Disabling package C8+\n");
7556
7557 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007558 lpt_init_pch_refclk(dev);
7559
7560 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7561 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7562 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7563 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7564 }
7565
7566 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007567}
7568
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007569static void snb_modeset_global_resources(struct drm_device *dev)
7570{
7571 modeset_update_crtc_power_domains(dev);
7572}
7573
Imre Deak4f074122013-10-16 17:25:51 +03007574static void haswell_modeset_global_resources(struct drm_device *dev)
7575{
Paulo Zanonida723562013-12-19 11:54:51 -02007576 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007577}
7578
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007579static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007580 int x, int y,
7581 struct drm_framebuffer *fb)
7582{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007584
Paulo Zanoni566b7342013-11-25 15:27:08 -02007585 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007586 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007587 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007588
Daniel Vetter644cef32014-04-24 23:55:07 +02007589 intel_crtc->lowfreq_avail = false;
7590
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007591 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007592}
7593
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007594static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7595 struct intel_crtc_config *pipe_config)
7596{
7597 struct drm_device *dev = crtc->base.dev;
7598 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007599 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007600 uint32_t tmp;
7601
Imre Deakb5482bd2014-03-05 16:20:55 +02007602 if (!intel_display_power_enabled(dev_priv,
7603 POWER_DOMAIN_PIPE(crtc->pipe)))
7604 return false;
7605
Daniel Vettere143a212013-07-04 12:01:15 +02007606 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007607 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7608
Daniel Vettereccb1402013-05-22 00:50:22 +02007609 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7610 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7611 enum pipe trans_edp_pipe;
7612 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7613 default:
7614 WARN(1, "unknown pipe linked to edp transcoder\n");
7615 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7616 case TRANS_DDI_EDP_INPUT_A_ON:
7617 trans_edp_pipe = PIPE_A;
7618 break;
7619 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7620 trans_edp_pipe = PIPE_B;
7621 break;
7622 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7623 trans_edp_pipe = PIPE_C;
7624 break;
7625 }
7626
7627 if (trans_edp_pipe == crtc->pipe)
7628 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7629 }
7630
Imre Deakda7e29b2014-02-18 00:02:02 +02007631 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007632 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007633 return false;
7634
Daniel Vettereccb1402013-05-22 00:50:22 +02007635 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007636 if (!(tmp & PIPECONF_ENABLE))
7637 return false;
7638
Daniel Vetter88adfff2013-03-28 10:42:01 +01007639 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007640 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007641 * DDI E. So just check whether this pipe is wired to DDI E and whether
7642 * the PCH transcoder is on.
7643 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007644 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007645 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007646 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007647 pipe_config->has_pch_encoder = true;
7648
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007649 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7650 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7651 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007652
7653 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007654 }
7655
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007656 intel_get_pipe_timings(crtc, pipe_config);
7657
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007658 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007659 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007660 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007661
Jesse Barnese59150d2014-01-07 13:30:45 -08007662 if (IS_HASWELL(dev))
7663 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7664 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007665
Daniel Vetter6c49f242013-06-06 12:45:25 +02007666 pipe_config->pixel_multiplier = 1;
7667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007668 return true;
7669}
7670
Jani Nikula1a915102013-10-16 12:34:48 +03007671static struct {
7672 int clock;
7673 u32 config;
7674} hdmi_audio_clock[] = {
7675 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7676 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7677 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7678 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7679 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7680 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7681 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7682 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7683 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7684 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7685};
7686
7687/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7688static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7689{
7690 int i;
7691
7692 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7693 if (mode->clock == hdmi_audio_clock[i].clock)
7694 break;
7695 }
7696
7697 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7698 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7699 i = 1;
7700 }
7701
7702 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7703 hdmi_audio_clock[i].clock,
7704 hdmi_audio_clock[i].config);
7705
7706 return hdmi_audio_clock[i].config;
7707}
7708
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007709static bool intel_eld_uptodate(struct drm_connector *connector,
7710 int reg_eldv, uint32_t bits_eldv,
7711 int reg_elda, uint32_t bits_elda,
7712 int reg_edid)
7713{
7714 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7715 uint8_t *eld = connector->eld;
7716 uint32_t i;
7717
7718 i = I915_READ(reg_eldv);
7719 i &= bits_eldv;
7720
7721 if (!eld[0])
7722 return !i;
7723
7724 if (!i)
7725 return false;
7726
7727 i = I915_READ(reg_elda);
7728 i &= ~bits_elda;
7729 I915_WRITE(reg_elda, i);
7730
7731 for (i = 0; i < eld[2]; i++)
7732 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7733 return false;
7734
7735 return true;
7736}
7737
Wu Fengguange0dac652011-09-05 14:25:34 +08007738static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007739 struct drm_crtc *crtc,
7740 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007741{
7742 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7743 uint8_t *eld = connector->eld;
7744 uint32_t eldv;
7745 uint32_t len;
7746 uint32_t i;
7747
7748 i = I915_READ(G4X_AUD_VID_DID);
7749
7750 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7751 eldv = G4X_ELDV_DEVCL_DEVBLC;
7752 else
7753 eldv = G4X_ELDV_DEVCTG;
7754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007755 if (intel_eld_uptodate(connector,
7756 G4X_AUD_CNTL_ST, eldv,
7757 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7758 G4X_HDMIW_HDMIEDID))
7759 return;
7760
Wu Fengguange0dac652011-09-05 14:25:34 +08007761 i = I915_READ(G4X_AUD_CNTL_ST);
7762 i &= ~(eldv | G4X_ELD_ADDR);
7763 len = (i >> 9) & 0x1f; /* ELD buffer size */
7764 I915_WRITE(G4X_AUD_CNTL_ST, i);
7765
7766 if (!eld[0])
7767 return;
7768
7769 len = min_t(uint8_t, eld[2], len);
7770 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7771 for (i = 0; i < len; i++)
7772 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7773
7774 i = I915_READ(G4X_AUD_CNTL_ST);
7775 i |= eldv;
7776 I915_WRITE(G4X_AUD_CNTL_ST, i);
7777}
7778
Wang Xingchao83358c852012-08-16 22:43:37 +08007779static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007780 struct drm_crtc *crtc,
7781 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007782{
7783 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7784 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007785 uint32_t eldv;
7786 uint32_t i;
7787 int len;
7788 int pipe = to_intel_crtc(crtc)->pipe;
7789 int tmp;
7790
7791 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7792 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7793 int aud_config = HSW_AUD_CFG(pipe);
7794 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7795
Wang Xingchao83358c852012-08-16 22:43:37 +08007796 /* Audio output enable */
7797 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7798 tmp = I915_READ(aud_cntrl_st2);
7799 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7800 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007801 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007802
Daniel Vetterc7905792014-04-16 16:56:09 +02007803 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007804
7805 /* Set ELD valid state */
7806 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007807 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007808 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7809 I915_WRITE(aud_cntrl_st2, tmp);
7810 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007811 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007812
7813 /* Enable HDMI mode */
7814 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007815 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007816 /* clear N_programing_enable and N_value_index */
7817 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7818 I915_WRITE(aud_config, tmp);
7819
7820 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7821
7822 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7823
7824 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7825 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7826 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7827 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007828 } else {
7829 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7830 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007831
7832 if (intel_eld_uptodate(connector,
7833 aud_cntrl_st2, eldv,
7834 aud_cntl_st, IBX_ELD_ADDRESS,
7835 hdmiw_hdmiedid))
7836 return;
7837
7838 i = I915_READ(aud_cntrl_st2);
7839 i &= ~eldv;
7840 I915_WRITE(aud_cntrl_st2, i);
7841
7842 if (!eld[0])
7843 return;
7844
7845 i = I915_READ(aud_cntl_st);
7846 i &= ~IBX_ELD_ADDRESS;
7847 I915_WRITE(aud_cntl_st, i);
7848 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7849 DRM_DEBUG_DRIVER("port num:%d\n", i);
7850
7851 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7852 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7853 for (i = 0; i < len; i++)
7854 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7855
7856 i = I915_READ(aud_cntrl_st2);
7857 i |= eldv;
7858 I915_WRITE(aud_cntrl_st2, i);
7859
7860}
7861
Wu Fengguange0dac652011-09-05 14:25:34 +08007862static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007863 struct drm_crtc *crtc,
7864 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007865{
7866 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7867 uint8_t *eld = connector->eld;
7868 uint32_t eldv;
7869 uint32_t i;
7870 int len;
7871 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007872 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007873 int aud_cntl_st;
7874 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007875 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007876
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007877 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007878 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7879 aud_config = IBX_AUD_CFG(pipe);
7880 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007881 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007882 } else if (IS_VALLEYVIEW(connector->dev)) {
7883 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7884 aud_config = VLV_AUD_CFG(pipe);
7885 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7886 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007887 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007888 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7889 aud_config = CPT_AUD_CFG(pipe);
7890 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007891 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007892 }
7893
Wang Xingchao9b138a82012-08-09 16:52:18 +08007894 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007895
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007896 if (IS_VALLEYVIEW(connector->dev)) {
7897 struct intel_encoder *intel_encoder;
7898 struct intel_digital_port *intel_dig_port;
7899
7900 intel_encoder = intel_attached_encoder(connector);
7901 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7902 i = intel_dig_port->port;
7903 } else {
7904 i = I915_READ(aud_cntl_st);
7905 i = (i >> 29) & DIP_PORT_SEL_MASK;
7906 /* DIP_Port_Select, 0x1 = PortB */
7907 }
7908
Wu Fengguange0dac652011-09-05 14:25:34 +08007909 if (!i) {
7910 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7911 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007912 eldv = IBX_ELD_VALIDB;
7913 eldv |= IBX_ELD_VALIDB << 4;
7914 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007915 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007916 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007917 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007918 }
7919
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007920 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7921 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7922 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007923 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007924 } else {
7925 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7926 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007927
7928 if (intel_eld_uptodate(connector,
7929 aud_cntrl_st2, eldv,
7930 aud_cntl_st, IBX_ELD_ADDRESS,
7931 hdmiw_hdmiedid))
7932 return;
7933
Wu Fengguange0dac652011-09-05 14:25:34 +08007934 i = I915_READ(aud_cntrl_st2);
7935 i &= ~eldv;
7936 I915_WRITE(aud_cntrl_st2, i);
7937
7938 if (!eld[0])
7939 return;
7940
Wu Fengguange0dac652011-09-05 14:25:34 +08007941 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007942 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007943 I915_WRITE(aud_cntl_st, i);
7944
7945 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7946 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7947 for (i = 0; i < len; i++)
7948 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7949
7950 i = I915_READ(aud_cntrl_st2);
7951 i |= eldv;
7952 I915_WRITE(aud_cntrl_st2, i);
7953}
7954
7955void intel_write_eld(struct drm_encoder *encoder,
7956 struct drm_display_mode *mode)
7957{
7958 struct drm_crtc *crtc = encoder->crtc;
7959 struct drm_connector *connector;
7960 struct drm_device *dev = encoder->dev;
7961 struct drm_i915_private *dev_priv = dev->dev_private;
7962
7963 connector = drm_select_eld(encoder, mode);
7964 if (!connector)
7965 return;
7966
7967 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7968 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007969 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007970 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03007971 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007972
7973 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7974
7975 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007976 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007977}
7978
Chris Wilson560b85b2010-08-07 11:01:38 +01007979static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7980{
7981 struct drm_device *dev = crtc->dev;
7982 struct drm_i915_private *dev_priv = dev->dev_private;
7983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007984 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007985
Chris Wilson4b0e3332014-05-30 16:35:26 +03007986 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007987 /* On these chipsets we can only modify the base whilst
7988 * the cursor is disabled.
7989 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007990 if (intel_crtc->cursor_cntl) {
7991 I915_WRITE(_CURACNTR, 0);
7992 POSTING_READ(_CURACNTR);
7993 intel_crtc->cursor_cntl = 0;
7994 }
7995
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007996 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007997 POSTING_READ(_CURABASE);
7998 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007999
Chris Wilson4b0e3332014-05-30 16:35:26 +03008000 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8001 cntl = 0;
8002 if (base)
8003 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008004 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008005 CURSOR_FORMAT_ARGB);
8006 if (intel_crtc->cursor_cntl != cntl) {
8007 I915_WRITE(_CURACNTR, cntl);
8008 POSTING_READ(_CURACNTR);
8009 intel_crtc->cursor_cntl = cntl;
8010 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008011}
8012
8013static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8014{
8015 struct drm_device *dev = crtc->dev;
8016 struct drm_i915_private *dev_priv = dev->dev_private;
8017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8018 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008019 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008020
Chris Wilson4b0e3332014-05-30 16:35:26 +03008021 cntl = 0;
8022 if (base) {
8023 cntl = MCURSOR_GAMMA_ENABLE;
8024 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308025 case 64:
8026 cntl |= CURSOR_MODE_64_ARGB_AX;
8027 break;
8028 case 128:
8029 cntl |= CURSOR_MODE_128_ARGB_AX;
8030 break;
8031 case 256:
8032 cntl |= CURSOR_MODE_256_ARGB_AX;
8033 break;
8034 default:
8035 WARN_ON(1);
8036 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008037 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008038 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008039 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008040 if (intel_crtc->cursor_cntl != cntl) {
8041 I915_WRITE(CURCNTR(pipe), cntl);
8042 POSTING_READ(CURCNTR(pipe));
8043 intel_crtc->cursor_cntl = cntl;
8044 }
8045
Chris Wilson560b85b2010-08-07 11:01:38 +01008046 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008047 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008048 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008049}
8050
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008051static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8052{
8053 struct drm_device *dev = crtc->dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8056 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008057 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008058
Chris Wilson4b0e3332014-05-30 16:35:26 +03008059 cntl = 0;
8060 if (base) {
8061 cntl = MCURSOR_GAMMA_ENABLE;
8062 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308063 case 64:
8064 cntl |= CURSOR_MODE_64_ARGB_AX;
8065 break;
8066 case 128:
8067 cntl |= CURSOR_MODE_128_ARGB_AX;
8068 break;
8069 case 256:
8070 cntl |= CURSOR_MODE_256_ARGB_AX;
8071 break;
8072 default:
8073 WARN_ON(1);
8074 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008075 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008076 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008077 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8078 cntl |= CURSOR_PIPE_CSC_ENABLE;
8079
8080 if (intel_crtc->cursor_cntl != cntl) {
8081 I915_WRITE(CURCNTR(pipe), cntl);
8082 POSTING_READ(CURCNTR(pipe));
8083 intel_crtc->cursor_cntl = cntl;
8084 }
8085
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008086 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008087 I915_WRITE(CURBASE(pipe), base);
8088 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008089}
8090
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008091/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008092static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8093 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008094{
8095 struct drm_device *dev = crtc->dev;
8096 struct drm_i915_private *dev_priv = dev->dev_private;
8097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8098 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008099 int x = crtc->cursor_x;
8100 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008101 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008102
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008103 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008104 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008105
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008106 if (x >= intel_crtc->config.pipe_src_w)
8107 base = 0;
8108
8109 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008110 base = 0;
8111
8112 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008113 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008114 base = 0;
8115
8116 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8117 x = -x;
8118 }
8119 pos |= x << CURSOR_X_SHIFT;
8120
8121 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008122 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008123 base = 0;
8124
8125 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8126 y = -y;
8127 }
8128 pos |= y << CURSOR_Y_SHIFT;
8129
Chris Wilson4b0e3332014-05-30 16:35:26 +03008130 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008131 return;
8132
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008133 I915_WRITE(CURPOS(pipe), pos);
8134
8135 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008136 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008137 else if (IS_845G(dev) || IS_I865G(dev))
8138 i845_update_cursor(crtc, base);
8139 else
8140 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008141 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008142}
8143
Matt Ropere3287952014-06-10 08:28:12 -07008144/*
8145 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8146 *
8147 * Note that the object's reference will be consumed if the update fails. If
8148 * the update succeeds, the reference of the old object (if any) will be
8149 * consumed.
8150 */
8151static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8152 struct drm_i915_gem_object *obj,
8153 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008154{
8155 struct drm_device *dev = crtc->dev;
8156 struct drm_i915_private *dev_priv = dev->dev_private;
8157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008158 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008159 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008160 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008161 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008162
Jesse Barnes79e53942008-11-07 14:24:08 -08008163 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008164 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008165 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008166 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008167 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008168 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008169 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008170 }
8171
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308172 /* Check for which cursor types we support */
8173 if (!((width == 64 && height == 64) ||
8174 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8175 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8176 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 return -EINVAL;
8178 }
8179
Chris Wilson05394f32010-11-08 19:18:58 +00008180 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008181 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008182 ret = -ENOMEM;
8183 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 }
8185
Dave Airlie71acb5e2008-12-30 20:31:46 +10008186 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008187 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008188 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008189 unsigned alignment;
8190
Chris Wilsond9e86c02010-11-10 16:40:20 +00008191 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008192 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008193 ret = -EINVAL;
8194 goto fail_locked;
8195 }
8196
Chris Wilson693db182013-03-05 14:52:39 +00008197 /* Note that the w/a also requires 2 PTE of padding following
8198 * the bo. We currently fill all unused PTE with the shadow
8199 * page and so we should always have valid PTE following the
8200 * cursor preventing the VT-d warning.
8201 */
8202 alignment = 0;
8203 if (need_vtd_wa(dev))
8204 alignment = 64*1024;
8205
8206 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008207 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008208 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008209 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008210 }
8211
Chris Wilsond9e86c02010-11-10 16:40:20 +00008212 ret = i915_gem_object_put_fence(obj);
8213 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008214 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008215 goto fail_unpin;
8216 }
8217
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008218 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008219 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008220 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008221 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008222 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008223 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008224 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008225 }
Chris Wilson00731152014-05-21 12:42:56 +01008226 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008227 }
8228
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008229 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008230 I915_WRITE(CURSIZE, (height << 12) | width);
8231
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008232 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008233 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008234 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008235 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008236 }
Jesse Barnes80824002009-09-10 15:28:06 -07008237
Daniel Vettera071fa02014-06-18 23:28:09 +02008238 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8239 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008240 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008241
Chris Wilson64f962e2014-03-26 12:38:15 +00008242 old_width = intel_crtc->cursor_width;
8243
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008244 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008245 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008246 intel_crtc->cursor_width = width;
8247 intel_crtc->cursor_height = height;
8248
Chris Wilson64f962e2014-03-26 12:38:15 +00008249 if (intel_crtc->active) {
8250 if (old_width != width)
8251 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008252 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008253 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008254
Daniel Vetterf99d7062014-06-19 16:01:59 +02008255 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8256
Jesse Barnes79e53942008-11-07 14:24:08 -08008257 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008258fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008259 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008260fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008261 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008262fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008263 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008264 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008265}
8266
Jesse Barnes79e53942008-11-07 14:24:08 -08008267static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008268 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008269{
James Simmons72034252010-08-03 01:33:19 +01008270 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008272
James Simmons72034252010-08-03 01:33:19 +01008273 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008274 intel_crtc->lut_r[i] = red[i] >> 8;
8275 intel_crtc->lut_g[i] = green[i] >> 8;
8276 intel_crtc->lut_b[i] = blue[i] >> 8;
8277 }
8278
8279 intel_crtc_load_lut(crtc);
8280}
8281
Jesse Barnes79e53942008-11-07 14:24:08 -08008282/* VESA 640x480x72Hz mode to set on the pipe */
8283static struct drm_display_mode load_detect_mode = {
8284 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8285 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8286};
8287
Daniel Vettera8bb6812014-02-10 18:00:39 +01008288struct drm_framebuffer *
8289__intel_framebuffer_create(struct drm_device *dev,
8290 struct drm_mode_fb_cmd2 *mode_cmd,
8291 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008292{
8293 struct intel_framebuffer *intel_fb;
8294 int ret;
8295
8296 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8297 if (!intel_fb) {
8298 drm_gem_object_unreference_unlocked(&obj->base);
8299 return ERR_PTR(-ENOMEM);
8300 }
8301
8302 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008303 if (ret)
8304 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008305
8306 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008307err:
8308 drm_gem_object_unreference_unlocked(&obj->base);
8309 kfree(intel_fb);
8310
8311 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008312}
8313
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008314static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008315intel_framebuffer_create(struct drm_device *dev,
8316 struct drm_mode_fb_cmd2 *mode_cmd,
8317 struct drm_i915_gem_object *obj)
8318{
8319 struct drm_framebuffer *fb;
8320 int ret;
8321
8322 ret = i915_mutex_lock_interruptible(dev);
8323 if (ret)
8324 return ERR_PTR(ret);
8325 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8326 mutex_unlock(&dev->struct_mutex);
8327
8328 return fb;
8329}
8330
Chris Wilsond2dff872011-04-19 08:36:26 +01008331static u32
8332intel_framebuffer_pitch_for_width(int width, int bpp)
8333{
8334 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8335 return ALIGN(pitch, 64);
8336}
8337
8338static u32
8339intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8340{
8341 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008342 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008343}
8344
8345static struct drm_framebuffer *
8346intel_framebuffer_create_for_mode(struct drm_device *dev,
8347 struct drm_display_mode *mode,
8348 int depth, int bpp)
8349{
8350 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008351 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008352
8353 obj = i915_gem_alloc_object(dev,
8354 intel_framebuffer_size_for_mode(mode, bpp));
8355 if (obj == NULL)
8356 return ERR_PTR(-ENOMEM);
8357
8358 mode_cmd.width = mode->hdisplay;
8359 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008360 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8361 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008362 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008363
8364 return intel_framebuffer_create(dev, &mode_cmd, obj);
8365}
8366
8367static struct drm_framebuffer *
8368mode_fits_in_fbdev(struct drm_device *dev,
8369 struct drm_display_mode *mode)
8370{
Daniel Vetter4520f532013-10-09 09:18:51 +02008371#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008372 struct drm_i915_private *dev_priv = dev->dev_private;
8373 struct drm_i915_gem_object *obj;
8374 struct drm_framebuffer *fb;
8375
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008376 if (!dev_priv->fbdev)
8377 return NULL;
8378
8379 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008380 return NULL;
8381
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008382 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008383 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008384
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008385 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008386 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8387 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008388 return NULL;
8389
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008390 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008391 return NULL;
8392
8393 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008394#else
8395 return NULL;
8396#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008397}
8398
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008399bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008400 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008401 struct intel_load_detect_pipe *old,
8402 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008403{
8404 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008405 struct intel_encoder *intel_encoder =
8406 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008407 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008408 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 struct drm_crtc *crtc = NULL;
8410 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008411 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008412 struct drm_mode_config *config = &dev->mode_config;
8413 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008414
Chris Wilsond2dff872011-04-19 08:36:26 +01008415 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008416 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008417 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008418
Rob Clark51fd3712013-11-19 12:10:12 -05008419 drm_modeset_acquire_init(ctx, 0);
8420
8421retry:
8422 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8423 if (ret)
8424 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008425
Jesse Barnes79e53942008-11-07 14:24:08 -08008426 /*
8427 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008428 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 * - if the connector already has an assigned crtc, use it (but make
8430 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008431 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008432 * - try to find the first unused crtc that can drive this connector,
8433 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008434 */
8435
8436 /* See if we already have a CRTC for this connector */
8437 if (encoder->crtc) {
8438 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008439
Rob Clark51fd3712013-11-19 12:10:12 -05008440 ret = drm_modeset_lock(&crtc->mutex, ctx);
8441 if (ret)
8442 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008443
Daniel Vetter24218aa2012-08-12 19:27:11 +02008444 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008445 old->load_detect_temp = false;
8446
8447 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008448 if (connector->dpms != DRM_MODE_DPMS_ON)
8449 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008450
Chris Wilson71731882011-04-19 23:10:58 +01008451 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 }
8453
8454 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008455 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008456 i++;
8457 if (!(encoder->possible_crtcs & (1 << i)))
8458 continue;
8459 if (!possible_crtc->enabled) {
8460 crtc = possible_crtc;
8461 break;
8462 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008463 }
8464
8465 /*
8466 * If we didn't find an unused CRTC, don't use any.
8467 */
8468 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008469 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008470 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008471 }
8472
Rob Clark51fd3712013-11-19 12:10:12 -05008473 ret = drm_modeset_lock(&crtc->mutex, ctx);
8474 if (ret)
8475 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008476 intel_encoder->new_crtc = to_intel_crtc(crtc);
8477 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008478
8479 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008480 intel_crtc->new_enabled = true;
8481 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008482 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008483 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008484 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485
Chris Wilson64927112011-04-20 07:25:26 +01008486 if (!mode)
8487 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008488
Chris Wilsond2dff872011-04-19 08:36:26 +01008489 /* We need a framebuffer large enough to accommodate all accesses
8490 * that the plane may generate whilst we perform load detection.
8491 * We can not rely on the fbcon either being present (we get called
8492 * during its initialisation to detect all boot displays, or it may
8493 * not even exist) or that it is large enough to satisfy the
8494 * requested mode.
8495 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008496 fb = mode_fits_in_fbdev(dev, mode);
8497 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008498 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008499 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8500 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008501 } else
8502 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008503 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008504 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008505 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008507
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008508 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008509 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008510 if (old->release_fb)
8511 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008512 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008513 }
Chris Wilson71731882011-04-19 23:10:58 +01008514
Jesse Barnes79e53942008-11-07 14:24:08 -08008515 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008516 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008517 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008518
8519 fail:
8520 intel_crtc->new_enabled = crtc->enabled;
8521 if (intel_crtc->new_enabled)
8522 intel_crtc->new_config = &intel_crtc->config;
8523 else
8524 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008525fail_unlock:
8526 if (ret == -EDEADLK) {
8527 drm_modeset_backoff(ctx);
8528 goto retry;
8529 }
8530
8531 drm_modeset_drop_locks(ctx);
8532 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008533
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008534 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008535}
8536
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008537void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008538 struct intel_load_detect_pipe *old,
8539 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008540{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008541 struct intel_encoder *intel_encoder =
8542 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008543 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008544 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008546
Chris Wilsond2dff872011-04-19 08:36:26 +01008547 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008548 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008549 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008550
Chris Wilson8261b192011-04-19 23:18:09 +01008551 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008552 to_intel_connector(connector)->new_encoder = NULL;
8553 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008554 intel_crtc->new_enabled = false;
8555 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008556 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008557
Daniel Vetter36206362012-12-10 20:42:17 +01008558 if (old->release_fb) {
8559 drm_framebuffer_unregister_private(old->release_fb);
8560 drm_framebuffer_unreference(old->release_fb);
8561 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008562
Rob Clark51fd3712013-11-19 12:10:12 -05008563 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008564 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008565 }
8566
Eric Anholtc751ce42010-03-25 11:48:48 -07008567 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008568 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8569 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008570
Rob Clark51fd3712013-11-19 12:10:12 -05008571unlock:
8572 drm_modeset_drop_locks(ctx);
8573 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008574}
8575
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008576static int i9xx_pll_refclk(struct drm_device *dev,
8577 const struct intel_crtc_config *pipe_config)
8578{
8579 struct drm_i915_private *dev_priv = dev->dev_private;
8580 u32 dpll = pipe_config->dpll_hw_state.dpll;
8581
8582 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008583 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008584 else if (HAS_PCH_SPLIT(dev))
8585 return 120000;
8586 else if (!IS_GEN2(dev))
8587 return 96000;
8588 else
8589 return 48000;
8590}
8591
Jesse Barnes79e53942008-11-07 14:24:08 -08008592/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008593static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8594 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008595{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008596 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008597 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008598 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008600 u32 fp;
8601 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008602 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008603
8604 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008605 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008606 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008607 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008608
8609 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008610 if (IS_PINEVIEW(dev)) {
8611 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8612 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008613 } else {
8614 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8615 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8616 }
8617
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008618 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008619 if (IS_PINEVIEW(dev))
8620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8621 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008622 else
8623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008624 DPLL_FPA01_P1_POST_DIV_SHIFT);
8625
8626 switch (dpll & DPLL_MODE_MASK) {
8627 case DPLLB_MODE_DAC_SERIAL:
8628 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8629 5 : 10;
8630 break;
8631 case DPLLB_MODE_LVDS:
8632 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8633 7 : 14;
8634 break;
8635 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008636 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008637 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008638 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 }
8640
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008641 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008642 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008643 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008644 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008646 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008647 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008648
8649 if (is_lvds) {
8650 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8651 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008652
8653 if (lvds & LVDS_CLKB_POWER_UP)
8654 clock.p2 = 7;
8655 else
8656 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008657 } else {
8658 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8659 clock.p1 = 2;
8660 else {
8661 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8662 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8663 }
8664 if (dpll & PLL_P2_DIVIDE_BY_4)
8665 clock.p2 = 4;
8666 else
8667 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008668 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008669
8670 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 }
8672
Ville Syrjälä18442d02013-09-13 16:00:08 +03008673 /*
8674 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008675 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008676 * encoder's get_config() function.
8677 */
8678 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008679}
8680
Ville Syrjälä6878da02013-09-13 15:59:11 +03008681int intel_dotclock_calculate(int link_freq,
8682 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008683{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008684 /*
8685 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008686 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008687 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008688 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008689 *
8690 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008691 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 */
8693
Ville Syrjälä6878da02013-09-13 15:59:11 +03008694 if (!m_n->link_n)
8695 return 0;
8696
8697 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8698}
8699
Ville Syrjälä18442d02013-09-13 16:00:08 +03008700static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8701 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008702{
8703 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008704
8705 /* read out port_clock from the DPLL */
8706 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008707
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008708 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008709 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008710 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008711 * agree once we know their relationship in the encoder's
8712 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008713 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008714 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008715 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8716 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008717}
8718
8719/** Returns the currently programmed mode of the given pipe. */
8720struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8721 struct drm_crtc *crtc)
8722{
Jesse Barnes548f2452011-02-17 10:40:53 -08008723 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008725 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008727 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008728 int htot = I915_READ(HTOTAL(cpu_transcoder));
8729 int hsync = I915_READ(HSYNC(cpu_transcoder));
8730 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8731 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008732 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733
8734 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8735 if (!mode)
8736 return NULL;
8737
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008738 /*
8739 * Construct a pipe_config sufficient for getting the clock info
8740 * back out of crtc_clock_get.
8741 *
8742 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8743 * to use a real value here instead.
8744 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008745 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008746 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008747 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8748 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8749 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008750 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8751
Ville Syrjälä773ae032013-09-23 17:48:20 +03008752 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008753 mode->hdisplay = (htot & 0xffff) + 1;
8754 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8755 mode->hsync_start = (hsync & 0xffff) + 1;
8756 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8757 mode->vdisplay = (vtot & 0xffff) + 1;
8758 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8759 mode->vsync_start = (vsync & 0xffff) + 1;
8760 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8761
8762 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008763
8764 return mode;
8765}
8766
Daniel Vettercc365132014-06-18 13:59:13 +02008767static void intel_increase_pllclock(struct drm_device *dev,
8768 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008769{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008770 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008771 int dpll_reg = DPLL(pipe);
8772 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008773
Eric Anholtbad720f2009-10-22 16:11:14 -07008774 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008775 return;
8776
8777 if (!dev_priv->lvds_downclock_avail)
8778 return;
8779
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008780 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008781 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008782 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008783
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008784 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008785
8786 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8787 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008788 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008789
Jesse Barnes652c3932009-08-17 13:31:43 -07008790 dpll = I915_READ(dpll_reg);
8791 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008792 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008793 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008794}
8795
8796static void intel_decrease_pllclock(struct drm_crtc *crtc)
8797{
8798 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008799 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008801
Eric Anholtbad720f2009-10-22 16:11:14 -07008802 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008803 return;
8804
8805 if (!dev_priv->lvds_downclock_avail)
8806 return;
8807
8808 /*
8809 * Since this is called by a timer, we should never get here in
8810 * the manual case.
8811 */
8812 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008813 int pipe = intel_crtc->pipe;
8814 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008815 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008816
Zhao Yakui44d98a62009-10-09 11:39:40 +08008817 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008818
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008819 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008820
Chris Wilson074b5e12012-05-02 12:07:06 +01008821 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008822 dpll |= DISPLAY_RATE_SELECT_FPA1;
8823 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008824 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008825 dpll = I915_READ(dpll_reg);
8826 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008827 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008828 }
8829
8830}
8831
Chris Wilsonf047e392012-07-21 12:31:41 +01008832void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008833{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008834 struct drm_i915_private *dev_priv = dev->dev_private;
8835
Chris Wilsonf62a0072014-02-21 17:55:39 +00008836 if (dev_priv->mm.busy)
8837 return;
8838
Paulo Zanoni43694d62014-03-07 20:08:08 -03008839 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008840 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008841 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008842}
8843
8844void intel_mark_idle(struct drm_device *dev)
8845{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008847 struct drm_crtc *crtc;
8848
Chris Wilsonf62a0072014-02-21 17:55:39 +00008849 if (!dev_priv->mm.busy)
8850 return;
8851
8852 dev_priv->mm.busy = false;
8853
Jani Nikulad330a952014-01-21 11:24:25 +02008854 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008855 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008856
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008857 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008858 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008859 continue;
8860
8861 intel_decrease_pllclock(crtc);
8862 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008863
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008864 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008865 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008866
8867out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008868 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008869}
8870
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008871
Daniel Vetterf99d7062014-06-19 16:01:59 +02008872/**
8873 * intel_mark_fb_busy - mark given planes as busy
8874 * @dev: DRM device
8875 * @frontbuffer_bits: bits for the affected planes
8876 * @ring: optional ring for asynchronous commands
8877 *
8878 * This function gets called every time the screen contents change. It can be
8879 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8880 */
8881static void intel_mark_fb_busy(struct drm_device *dev,
8882 unsigned frontbuffer_bits,
8883 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008884{
Daniel Vettercc365132014-06-18 13:59:13 +02008885 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008886
Jani Nikulad330a952014-01-21 11:24:25 +02008887 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008888 return;
8889
Daniel Vettercc365132014-06-18 13:59:13 +02008890 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008891 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008892 continue;
8893
Daniel Vettercc365132014-06-18 13:59:13 +02008894 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008895 if (ring && intel_fbc_enabled(dev))
8896 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008897 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008898}
8899
Daniel Vetterf99d7062014-06-19 16:01:59 +02008900/**
8901 * intel_fb_obj_invalidate - invalidate frontbuffer object
8902 * @obj: GEM object to invalidate
8903 * @ring: set for asynchronous rendering
8904 *
8905 * This function gets called every time rendering on the given object starts and
8906 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8907 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8908 * until the rendering completes or a flip on this frontbuffer plane is
8909 * scheduled.
8910 */
8911void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8912 struct intel_engine_cs *ring)
8913{
8914 struct drm_device *dev = obj->base.dev;
8915 struct drm_i915_private *dev_priv = dev->dev_private;
8916
8917 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8918
8919 if (!obj->frontbuffer_bits)
8920 return;
8921
8922 if (ring) {
8923 mutex_lock(&dev_priv->fb_tracking.lock);
8924 dev_priv->fb_tracking.busy_bits
8925 |= obj->frontbuffer_bits;
8926 dev_priv->fb_tracking.flip_bits
8927 &= ~obj->frontbuffer_bits;
8928 mutex_unlock(&dev_priv->fb_tracking.lock);
8929 }
8930
8931 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8932
8933 intel_edp_psr_exit(dev);
8934}
8935
8936/**
8937 * intel_frontbuffer_flush - flush frontbuffer
8938 * @dev: DRM device
8939 * @frontbuffer_bits: frontbuffer plane tracking bits
8940 *
8941 * This function gets called every time rendering on the given planes has
8942 * completed and frontbuffer caching can be started again. Flushes will get
8943 * delayed if they're blocked by some oustanding asynchronous rendering.
8944 *
8945 * Can be called without any locks held.
8946 */
8947void intel_frontbuffer_flush(struct drm_device *dev,
8948 unsigned frontbuffer_bits)
8949{
8950 struct drm_i915_private *dev_priv = dev->dev_private;
8951
8952 /* Delay flushing when rings are still busy.*/
8953 mutex_lock(&dev_priv->fb_tracking.lock);
8954 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8955 mutex_unlock(&dev_priv->fb_tracking.lock);
8956
8957 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8958
8959 intel_edp_psr_exit(dev);
8960}
8961
8962/**
8963 * intel_fb_obj_flush - flush frontbuffer object
8964 * @obj: GEM object to flush
8965 * @retire: set when retiring asynchronous rendering
8966 *
8967 * This function gets called every time rendering on the given object has
8968 * completed and frontbuffer caching can be started again. If @retire is true
8969 * then any delayed flushes will be unblocked.
8970 */
8971void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8972 bool retire)
8973{
8974 struct drm_device *dev = obj->base.dev;
8975 struct drm_i915_private *dev_priv = dev->dev_private;
8976 unsigned frontbuffer_bits;
8977
8978 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8979
8980 if (!obj->frontbuffer_bits)
8981 return;
8982
8983 frontbuffer_bits = obj->frontbuffer_bits;
8984
8985 if (retire) {
8986 mutex_lock(&dev_priv->fb_tracking.lock);
8987 /* Filter out new bits since rendering started. */
8988 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8989
8990 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8991 mutex_unlock(&dev_priv->fb_tracking.lock);
8992 }
8993
8994 intel_frontbuffer_flush(dev, frontbuffer_bits);
8995}
8996
8997/**
8998 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8999 * @dev: DRM device
9000 * @frontbuffer_bits: frontbuffer plane tracking bits
9001 *
9002 * This function gets called after scheduling a flip on @obj. The actual
9003 * frontbuffer flushing will be delayed until completion is signalled with
9004 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9005 * flush will be cancelled.
9006 *
9007 * Can be called without any locks held.
9008 */
9009void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9010 unsigned frontbuffer_bits)
9011{
9012 struct drm_i915_private *dev_priv = dev->dev_private;
9013
9014 mutex_lock(&dev_priv->fb_tracking.lock);
9015 dev_priv->fb_tracking.flip_bits
9016 |= frontbuffer_bits;
9017 mutex_unlock(&dev_priv->fb_tracking.lock);
9018}
9019
9020/**
9021 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9022 * @dev: DRM device
9023 * @frontbuffer_bits: frontbuffer plane tracking bits
9024 *
9025 * This function gets called after the flip has been latched and will complete
9026 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9027 *
9028 * Can be called without any locks held.
9029 */
9030void intel_frontbuffer_flip_complete(struct drm_device *dev,
9031 unsigned frontbuffer_bits)
9032{
9033 struct drm_i915_private *dev_priv = dev->dev_private;
9034
9035 mutex_lock(&dev_priv->fb_tracking.lock);
9036 /* Mask any cancelled flips. */
9037 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9038 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9039 mutex_unlock(&dev_priv->fb_tracking.lock);
9040
9041 intel_frontbuffer_flush(dev, frontbuffer_bits);
9042}
9043
Jesse Barnes79e53942008-11-07 14:24:08 -08009044static void intel_crtc_destroy(struct drm_crtc *crtc)
9045{
9046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009047 struct drm_device *dev = crtc->dev;
9048 struct intel_unpin_work *work;
9049 unsigned long flags;
9050
9051 spin_lock_irqsave(&dev->event_lock, flags);
9052 work = intel_crtc->unpin_work;
9053 intel_crtc->unpin_work = NULL;
9054 spin_unlock_irqrestore(&dev->event_lock, flags);
9055
9056 if (work) {
9057 cancel_work_sync(&work->work);
9058 kfree(work);
9059 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009060
9061 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009062
Jesse Barnes79e53942008-11-07 14:24:08 -08009063 kfree(intel_crtc);
9064}
9065
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009066static void intel_unpin_work_fn(struct work_struct *__work)
9067{
9068 struct intel_unpin_work *work =
9069 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009070 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009071 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009073 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009074 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009075 drm_gem_object_unreference(&work->pending_flip_obj->base);
9076 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009077
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009078 intel_update_fbc(dev);
9079 mutex_unlock(&dev->struct_mutex);
9080
Daniel Vetterf99d7062014-06-19 16:01:59 +02009081 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9082
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009083 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9084 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9085
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009086 kfree(work);
9087}
9088
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009089static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009090 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009091{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009092 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9094 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095 unsigned long flags;
9096
9097 /* Ignore early vblank irqs */
9098 if (intel_crtc == NULL)
9099 return;
9100
9101 spin_lock_irqsave(&dev->event_lock, flags);
9102 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009103
9104 /* Ensure we don't miss a work->pending update ... */
9105 smp_rmb();
9106
9107 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108 spin_unlock_irqrestore(&dev->event_lock, flags);
9109 return;
9110 }
9111
Chris Wilsone7d841c2012-12-03 11:36:30 +00009112 /* and that the unpin work is consistent wrt ->pending. */
9113 smp_rmb();
9114
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009115 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009116
Rob Clark45a066e2012-10-08 14:50:40 -05009117 if (work->event)
9118 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009119
Daniel Vetter87b6b102014-05-15 15:33:46 +02009120 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009122 spin_unlock_irqrestore(&dev->event_lock, flags);
9123
Daniel Vetter2c10d572012-12-20 21:24:07 +01009124 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009125
9126 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009127
9128 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009129}
9130
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009131void intel_finish_page_flip(struct drm_device *dev, int pipe)
9132{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009134 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9135
Mario Kleiner49b14a52010-12-09 07:00:07 +01009136 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009137}
9138
9139void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9140{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009141 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009142 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9143
Mario Kleiner49b14a52010-12-09 07:00:07 +01009144 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009145}
9146
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009147/* Is 'a' after or equal to 'b'? */
9148static bool g4x_flip_count_after_eq(u32 a, u32 b)
9149{
9150 return !((a - b) & 0x80000000);
9151}
9152
9153static bool page_flip_finished(struct intel_crtc *crtc)
9154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157
9158 /*
9159 * The relevant registers doen't exist on pre-ctg.
9160 * As the flip done interrupt doesn't trigger for mmio
9161 * flips on gmch platforms, a flip count check isn't
9162 * really needed there. But since ctg has the registers,
9163 * include it in the check anyway.
9164 */
9165 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9166 return true;
9167
9168 /*
9169 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9170 * used the same base address. In that case the mmio flip might
9171 * have completed, but the CS hasn't even executed the flip yet.
9172 *
9173 * A flip count check isn't enough as the CS might have updated
9174 * the base address just after start of vblank, but before we
9175 * managed to process the interrupt. This means we'd complete the
9176 * CS flip too soon.
9177 *
9178 * Combining both checks should get us a good enough result. It may
9179 * still happen that the CS flip has been executed, but has not
9180 * yet actually completed. But in case the base address is the same
9181 * anyway, we don't really care.
9182 */
9183 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9184 crtc->unpin_work->gtt_offset &&
9185 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9186 crtc->unpin_work->flip_count);
9187}
9188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009189void intel_prepare_page_flip(struct drm_device *dev, int plane)
9190{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009191 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192 struct intel_crtc *intel_crtc =
9193 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9194 unsigned long flags;
9195
Chris Wilsone7d841c2012-12-03 11:36:30 +00009196 /* NB: An MMIO update of the plane base pointer will also
9197 * generate a page-flip completion irq, i.e. every modeset
9198 * is also accompanied by a spurious intel_prepare_page_flip().
9199 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009200 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009201 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009202 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009203 spin_unlock_irqrestore(&dev->event_lock, flags);
9204}
9205
Robin Schroereba905b2014-05-18 02:24:50 +02009206static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009207{
9208 /* Ensure that the work item is consistent when activating it ... */
9209 smp_wmb();
9210 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9211 /* and that it is marked active as soon as the irq could fire. */
9212 smp_wmb();
9213}
9214
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009215static int intel_gen2_queue_flip(struct drm_device *dev,
9216 struct drm_crtc *crtc,
9217 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009218 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009219 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009220 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009221{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009223 u32 flip_mask;
9224 int ret;
9225
Daniel Vetter6d90c952012-04-26 23:28:05 +02009226 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009228 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009229
9230 /* Can't queue multiple flips, so wait for the previous
9231 * one to finish before executing the next.
9232 */
9233 if (intel_crtc->plane)
9234 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9235 else
9236 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009237 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9238 intel_ring_emit(ring, MI_NOOP);
9239 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9240 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9241 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009242 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009243 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009244
9245 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009246 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009247 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009248}
9249
9250static int intel_gen3_queue_flip(struct drm_device *dev,
9251 struct drm_crtc *crtc,
9252 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009253 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009254 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009255 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258 u32 flip_mask;
9259 int ret;
9260
Daniel Vetter6d90c952012-04-26 23:28:05 +02009261 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009262 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009263 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264
9265 if (intel_crtc->plane)
9266 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9267 else
9268 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009269 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9270 intel_ring_emit(ring, MI_NOOP);
9271 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9272 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9273 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009274 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009275 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009276
Chris Wilsone7d841c2012-12-03 11:36:30 +00009277 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009278 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009279 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009280}
9281
9282static int intel_gen4_queue_flip(struct drm_device *dev,
9283 struct drm_crtc *crtc,
9284 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009285 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009286 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009287 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009288{
9289 struct drm_i915_private *dev_priv = dev->dev_private;
9290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9291 uint32_t pf, pipesrc;
9292 int ret;
9293
Daniel Vetter6d90c952012-04-26 23:28:05 +02009294 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009295 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009296 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297
9298 /* i965+ uses the linear or tiled offsets from the
9299 * Display Registers (which do not change across a page-flip)
9300 * so we need only reprogram the base address.
9301 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009302 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9303 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9304 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009305 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009306 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307
9308 /* XXX Enabling the panel-fitter across page-flip is so far
9309 * untested on non-native modes, so ignore it for now.
9310 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9311 */
9312 pf = 0;
9313 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009314 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009315
9316 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009317 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009318 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009319}
9320
9321static int intel_gen6_queue_flip(struct drm_device *dev,
9322 struct drm_crtc *crtc,
9323 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009324 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009325 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009326 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009327{
9328 struct drm_i915_private *dev_priv = dev->dev_private;
9329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9330 uint32_t pf, pipesrc;
9331 int ret;
9332
Daniel Vetter6d90c952012-04-26 23:28:05 +02009333 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009335 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9339 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009340 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009341
Chris Wilson99d9acd2012-04-17 20:37:00 +01009342 /* Contrary to the suggestions in the documentation,
9343 * "Enable Panel Fitter" does not seem to be required when page
9344 * flipping with a non-native mode, and worse causes a normal
9345 * modeset to fail.
9346 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9347 */
9348 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009349 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009350 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009351
9352 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009353 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009354 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009355}
9356
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009357static int intel_gen7_queue_flip(struct drm_device *dev,
9358 struct drm_crtc *crtc,
9359 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009360 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009361 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009362 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009363{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009365 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009366 int len, ret;
9367
Robin Schroereba905b2014-05-18 02:24:50 +02009368 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009369 case PLANE_A:
9370 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9371 break;
9372 case PLANE_B:
9373 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9374 break;
9375 case PLANE_C:
9376 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9377 break;
9378 default:
9379 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009380 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009381 }
9382
Chris Wilsonffe74d72013-08-26 20:58:12 +01009383 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009384 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009385 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009386 /*
9387 * On Gen 8, SRM is now taking an extra dword to accommodate
9388 * 48bits addresses, and we need a NOOP for the batch size to
9389 * stay even.
9390 */
9391 if (IS_GEN8(dev))
9392 len += 2;
9393 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009394
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009395 /*
9396 * BSpec MI_DISPLAY_FLIP for IVB:
9397 * "The full packet must be contained within the same cache line."
9398 *
9399 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9400 * cacheline, if we ever start emitting more commands before
9401 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9402 * then do the cacheline alignment, and finally emit the
9403 * MI_DISPLAY_FLIP.
9404 */
9405 ret = intel_ring_cacheline_align(ring);
9406 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009407 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009408
Chris Wilsonffe74d72013-08-26 20:58:12 +01009409 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009410 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009411 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009412
Chris Wilsonffe74d72013-08-26 20:58:12 +01009413 /* Unmask the flip-done completion message. Note that the bspec says that
9414 * we should do this for both the BCS and RCS, and that we must not unmask
9415 * more than one flip event at any time (or ensure that one flip message
9416 * can be sent by waiting for flip-done prior to queueing new flips).
9417 * Experimentation says that BCS works despite DERRMR masking all
9418 * flip-done completion events and that unmasking all planes at once
9419 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9420 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9421 */
9422 if (ring->id == RCS) {
9423 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9424 intel_ring_emit(ring, DERRMR);
9425 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9426 DERRMR_PIPEB_PRI_FLIP_DONE |
9427 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009428 if (IS_GEN8(dev))
9429 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9430 MI_SRM_LRM_GLOBAL_GTT);
9431 else
9432 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9433 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009434 intel_ring_emit(ring, DERRMR);
9435 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009436 if (IS_GEN8(dev)) {
9437 intel_ring_emit(ring, 0);
9438 intel_ring_emit(ring, MI_NOOP);
9439 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009440 }
9441
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009442 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009443 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009444 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009445 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009446
9447 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009448 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009449 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009450}
9451
Sourab Gupta84c33a62014-06-02 16:47:17 +05309452static bool use_mmio_flip(struct intel_engine_cs *ring,
9453 struct drm_i915_gem_object *obj)
9454{
9455 /*
9456 * This is not being used for older platforms, because
9457 * non-availability of flip done interrupt forces us to use
9458 * CS flips. Older platforms derive flip done using some clever
9459 * tricks involving the flip_pending status bits and vblank irqs.
9460 * So using MMIO flips there would disrupt this mechanism.
9461 */
9462
9463 if (INTEL_INFO(ring->dev)->gen < 5)
9464 return false;
9465
9466 if (i915.use_mmio_flip < 0)
9467 return false;
9468 else if (i915.use_mmio_flip > 0)
9469 return true;
9470 else
9471 return ring != obj->ring;
9472}
9473
9474static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9475{
9476 struct drm_device *dev = intel_crtc->base.dev;
9477 struct drm_i915_private *dev_priv = dev->dev_private;
9478 struct intel_framebuffer *intel_fb =
9479 to_intel_framebuffer(intel_crtc->base.primary->fb);
9480 struct drm_i915_gem_object *obj = intel_fb->obj;
9481 u32 dspcntr;
9482 u32 reg;
9483
9484 intel_mark_page_flip_active(intel_crtc);
9485
9486 reg = DSPCNTR(intel_crtc->plane);
9487 dspcntr = I915_READ(reg);
9488
9489 if (INTEL_INFO(dev)->gen >= 4) {
9490 if (obj->tiling_mode != I915_TILING_NONE)
9491 dspcntr |= DISPPLANE_TILED;
9492 else
9493 dspcntr &= ~DISPPLANE_TILED;
9494 }
9495 I915_WRITE(reg, dspcntr);
9496
9497 I915_WRITE(DSPSURF(intel_crtc->plane),
9498 intel_crtc->unpin_work->gtt_offset);
9499 POSTING_READ(DSPSURF(intel_crtc->plane));
9500}
9501
9502static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9503{
9504 struct intel_engine_cs *ring;
9505 int ret;
9506
9507 lockdep_assert_held(&obj->base.dev->struct_mutex);
9508
9509 if (!obj->last_write_seqno)
9510 return 0;
9511
9512 ring = obj->ring;
9513
9514 if (i915_seqno_passed(ring->get_seqno(ring, true),
9515 obj->last_write_seqno))
9516 return 0;
9517
9518 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9519 if (ret)
9520 return ret;
9521
9522 if (WARN_ON(!ring->irq_get(ring)))
9523 return 0;
9524
9525 return 1;
9526}
9527
9528void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9529{
9530 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9531 struct intel_crtc *intel_crtc;
9532 unsigned long irq_flags;
9533 u32 seqno;
9534
9535 seqno = ring->get_seqno(ring, false);
9536
9537 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9538 for_each_intel_crtc(ring->dev, intel_crtc) {
9539 struct intel_mmio_flip *mmio_flip;
9540
9541 mmio_flip = &intel_crtc->mmio_flip;
9542 if (mmio_flip->seqno == 0)
9543 continue;
9544
9545 if (ring->id != mmio_flip->ring_id)
9546 continue;
9547
9548 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9549 intel_do_mmio_flip(intel_crtc);
9550 mmio_flip->seqno = 0;
9551 ring->irq_put(ring);
9552 }
9553 }
9554 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9555}
9556
9557static int intel_queue_mmio_flip(struct drm_device *dev,
9558 struct drm_crtc *crtc,
9559 struct drm_framebuffer *fb,
9560 struct drm_i915_gem_object *obj,
9561 struct intel_engine_cs *ring,
9562 uint32_t flags)
9563{
9564 struct drm_i915_private *dev_priv = dev->dev_private;
9565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9566 unsigned long irq_flags;
9567 int ret;
9568
9569 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9570 return -EBUSY;
9571
9572 ret = intel_postpone_flip(obj);
9573 if (ret < 0)
9574 return ret;
9575 if (ret == 0) {
9576 intel_do_mmio_flip(intel_crtc);
9577 return 0;
9578 }
9579
9580 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9581 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9582 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9583 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9584
9585 /*
9586 * Double check to catch cases where irq fired before
9587 * mmio flip data was ready
9588 */
9589 intel_notify_mmio_flip(obj->ring);
9590 return 0;
9591}
9592
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009593static int intel_default_queue_flip(struct drm_device *dev,
9594 struct drm_crtc *crtc,
9595 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009596 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009597 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009598 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009599{
9600 return -ENODEV;
9601}
9602
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009603static int intel_crtc_page_flip(struct drm_crtc *crtc,
9604 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009605 struct drm_pending_vblank_event *event,
9606 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009607{
9608 struct drm_device *dev = crtc->dev;
9609 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009610 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009611 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009613 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009614 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009615 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009616 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009617 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009618
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009619 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009620 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009621 return -EINVAL;
9622
9623 /*
9624 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9625 * Note that pitch changes could also affect these register.
9626 */
9627 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009628 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9629 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009630 return -EINVAL;
9631
Chris Wilsonf900db42014-02-20 09:26:13 +00009632 if (i915_terminally_wedged(&dev_priv->gpu_error))
9633 goto out_hang;
9634
Daniel Vetterb14c5672013-09-19 12:18:32 +02009635 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009636 if (work == NULL)
9637 return -ENOMEM;
9638
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009639 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009640 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009641 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009642 INIT_WORK(&work->work, intel_unpin_work_fn);
9643
Daniel Vetter87b6b102014-05-15 15:33:46 +02009644 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009645 if (ret)
9646 goto free_work;
9647
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009648 /* We borrow the event spin lock for protecting unpin_work */
9649 spin_lock_irqsave(&dev->event_lock, flags);
9650 if (intel_crtc->unpin_work) {
9651 spin_unlock_irqrestore(&dev->event_lock, flags);
9652 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009653 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009654
9655 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009656 return -EBUSY;
9657 }
9658 intel_crtc->unpin_work = work;
9659 spin_unlock_irqrestore(&dev->event_lock, flags);
9660
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009661 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9662 flush_workqueue(dev_priv->wq);
9663
Chris Wilson79158102012-05-23 11:13:58 +01009664 ret = i915_mutex_lock_interruptible(dev);
9665 if (ret)
9666 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009667
Jesse Barnes75dfca82010-02-10 15:09:44 -08009668 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009669 drm_gem_object_reference(&work->old_fb_obj->base);
9670 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009671
Matt Roperf4510a22014-04-01 15:22:40 -07009672 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009673
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009674 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009675
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009676 work->enable_stall_check = true;
9677
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009678 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009679 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009680
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009681 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009682 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009683
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009684 if (IS_VALLEYVIEW(dev)) {
9685 ring = &dev_priv->ring[BCS];
9686 } else if (INTEL_INFO(dev)->gen >= 7) {
9687 ring = obj->ring;
9688 if (ring == NULL || ring->id != RCS)
9689 ring = &dev_priv->ring[BCS];
9690 } else {
9691 ring = &dev_priv->ring[RCS];
9692 }
9693
9694 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009695 if (ret)
9696 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009697
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009698 work->gtt_offset =
9699 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9700
Sourab Gupta84c33a62014-06-02 16:47:17 +05309701 if (use_mmio_flip(ring, obj))
9702 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9703 page_flip_flags);
9704 else
9705 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9706 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009707 if (ret)
9708 goto cleanup_unpin;
9709
Daniel Vettera071fa02014-06-18 23:28:09 +02009710 i915_gem_track_fb(work->old_fb_obj, obj,
9711 INTEL_FRONTBUFFER_PRIMARY(pipe));
9712
Chris Wilson7782de32011-07-08 12:22:41 +01009713 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009714 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009715 mutex_unlock(&dev->struct_mutex);
9716
Jesse Barnese5510fa2010-07-01 16:48:37 -07009717 trace_i915_flip_request(intel_crtc->plane, obj);
9718
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009719 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009720
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009721cleanup_unpin:
9722 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009723cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009724 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009725 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009726 drm_gem_object_unreference(&work->old_fb_obj->base);
9727 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009728 mutex_unlock(&dev->struct_mutex);
9729
Chris Wilson79158102012-05-23 11:13:58 +01009730cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009731 spin_lock_irqsave(&dev->event_lock, flags);
9732 intel_crtc->unpin_work = NULL;
9733 spin_unlock_irqrestore(&dev->event_lock, flags);
9734
Daniel Vetter87b6b102014-05-15 15:33:46 +02009735 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009736free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009737 kfree(work);
9738
Chris Wilsonf900db42014-02-20 09:26:13 +00009739 if (ret == -EIO) {
9740out_hang:
9741 intel_crtc_wait_for_pending_flips(crtc);
9742 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9743 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009744 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009745 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009746 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009747}
9748
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009749static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009750 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9751 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009752};
9753
Daniel Vetter9a935852012-07-05 22:34:27 +02009754/**
9755 * intel_modeset_update_staged_output_state
9756 *
9757 * Updates the staged output configuration state, e.g. after we've read out the
9758 * current hw state.
9759 */
9760static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9761{
Ville Syrjälä76688512014-01-10 11:28:06 +02009762 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009763 struct intel_encoder *encoder;
9764 struct intel_connector *connector;
9765
9766 list_for_each_entry(connector, &dev->mode_config.connector_list,
9767 base.head) {
9768 connector->new_encoder =
9769 to_intel_encoder(connector->base.encoder);
9770 }
9771
9772 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9773 base.head) {
9774 encoder->new_crtc =
9775 to_intel_crtc(encoder->base.crtc);
9776 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009777
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009778 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009779 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009780
9781 if (crtc->new_enabled)
9782 crtc->new_config = &crtc->config;
9783 else
9784 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009785 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009786}
9787
9788/**
9789 * intel_modeset_commit_output_state
9790 *
9791 * This function copies the stage display pipe configuration to the real one.
9792 */
9793static void intel_modeset_commit_output_state(struct drm_device *dev)
9794{
Ville Syrjälä76688512014-01-10 11:28:06 +02009795 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009796 struct intel_encoder *encoder;
9797 struct intel_connector *connector;
9798
9799 list_for_each_entry(connector, &dev->mode_config.connector_list,
9800 base.head) {
9801 connector->base.encoder = &connector->new_encoder->base;
9802 }
9803
9804 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9805 base.head) {
9806 encoder->base.crtc = &encoder->new_crtc->base;
9807 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009808
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009809 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009810 crtc->base.enabled = crtc->new_enabled;
9811 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009812}
9813
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009814static void
Robin Schroereba905b2014-05-18 02:24:50 +02009815connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009816 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009817{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009818 int bpp = pipe_config->pipe_bpp;
9819
9820 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9821 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009822 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009823
9824 /* Don't use an invalid EDID bpc value */
9825 if (connector->base.display_info.bpc &&
9826 connector->base.display_info.bpc * 3 < bpp) {
9827 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9828 bpp, connector->base.display_info.bpc*3);
9829 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9830 }
9831
9832 /* Clamp bpp to 8 on screens without EDID 1.4 */
9833 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9834 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9835 bpp);
9836 pipe_config->pipe_bpp = 24;
9837 }
9838}
9839
9840static int
9841compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9842 struct drm_framebuffer *fb,
9843 struct intel_crtc_config *pipe_config)
9844{
9845 struct drm_device *dev = crtc->base.dev;
9846 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009847 int bpp;
9848
Daniel Vetterd42264b2013-03-28 16:38:08 +01009849 switch (fb->pixel_format) {
9850 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009851 bpp = 8*3; /* since we go through a colormap */
9852 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009853 case DRM_FORMAT_XRGB1555:
9854 case DRM_FORMAT_ARGB1555:
9855 /* checked in intel_framebuffer_init already */
9856 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9857 return -EINVAL;
9858 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009859 bpp = 6*3; /* min is 18bpp */
9860 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009861 case DRM_FORMAT_XBGR8888:
9862 case DRM_FORMAT_ABGR8888:
9863 /* checked in intel_framebuffer_init already */
9864 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9865 return -EINVAL;
9866 case DRM_FORMAT_XRGB8888:
9867 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009868 bpp = 8*3;
9869 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009870 case DRM_FORMAT_XRGB2101010:
9871 case DRM_FORMAT_ARGB2101010:
9872 case DRM_FORMAT_XBGR2101010:
9873 case DRM_FORMAT_ABGR2101010:
9874 /* checked in intel_framebuffer_init already */
9875 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009876 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009877 bpp = 10*3;
9878 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009879 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009880 default:
9881 DRM_DEBUG_KMS("unsupported depth\n");
9882 return -EINVAL;
9883 }
9884
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009885 pipe_config->pipe_bpp = bpp;
9886
9887 /* Clamp display bpp to EDID value */
9888 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009889 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009890 if (!connector->new_encoder ||
9891 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009892 continue;
9893
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009894 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009895 }
9896
9897 return bpp;
9898}
9899
Daniel Vetter644db712013-09-19 14:53:58 +02009900static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9901{
9902 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9903 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009904 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009905 mode->crtc_hdisplay, mode->crtc_hsync_start,
9906 mode->crtc_hsync_end, mode->crtc_htotal,
9907 mode->crtc_vdisplay, mode->crtc_vsync_start,
9908 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9909}
9910
Daniel Vetterc0b03412013-05-28 12:05:54 +02009911static void intel_dump_pipe_config(struct intel_crtc *crtc,
9912 struct intel_crtc_config *pipe_config,
9913 const char *context)
9914{
9915 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9916 context, pipe_name(crtc->pipe));
9917
9918 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9919 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9920 pipe_config->pipe_bpp, pipe_config->dither);
9921 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9922 pipe_config->has_pch_encoder,
9923 pipe_config->fdi_lanes,
9924 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9925 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9926 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009927 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9928 pipe_config->has_dp_encoder,
9929 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9930 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9931 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009932 DRM_DEBUG_KMS("requested mode:\n");
9933 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9934 DRM_DEBUG_KMS("adjusted mode:\n");
9935 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009936 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009937 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009938 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9939 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009940 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9941 pipe_config->gmch_pfit.control,
9942 pipe_config->gmch_pfit.pgm_ratios,
9943 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009944 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009945 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009946 pipe_config->pch_pfit.size,
9947 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009948 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009949 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009950}
9951
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009952static bool encoders_cloneable(const struct intel_encoder *a,
9953 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009954{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009955 /* masks could be asymmetric, so check both ways */
9956 return a == b || (a->cloneable & (1 << b->type) &&
9957 b->cloneable & (1 << a->type));
9958}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009959
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009960static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9961 struct intel_encoder *encoder)
9962{
9963 struct drm_device *dev = crtc->base.dev;
9964 struct intel_encoder *source_encoder;
9965
9966 list_for_each_entry(source_encoder,
9967 &dev->mode_config.encoder_list, base.head) {
9968 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009969 continue;
9970
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009971 if (!encoders_cloneable(encoder, source_encoder))
9972 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009973 }
9974
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009975 return true;
9976}
9977
9978static bool check_encoder_cloning(struct intel_crtc *crtc)
9979{
9980 struct drm_device *dev = crtc->base.dev;
9981 struct intel_encoder *encoder;
9982
9983 list_for_each_entry(encoder,
9984 &dev->mode_config.encoder_list, base.head) {
9985 if (encoder->new_crtc != crtc)
9986 continue;
9987
9988 if (!check_single_encoder_cloning(crtc, encoder))
9989 return false;
9990 }
9991
9992 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009993}
9994
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009995static struct intel_crtc_config *
9996intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009997 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009998 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009999{
10000 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010001 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010002 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010003 int plane_bpp, ret = -EINVAL;
10004 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010005
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010006 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010007 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10008 return ERR_PTR(-EINVAL);
10009 }
10010
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010011 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10012 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010013 return ERR_PTR(-ENOMEM);
10014
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010015 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10016 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010017
Daniel Vettere143a212013-07-04 12:01:15 +020010018 pipe_config->cpu_transcoder =
10019 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010020 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010021
Imre Deak2960bc92013-07-30 13:36:32 +030010022 /*
10023 * Sanitize sync polarity flags based on requested ones. If neither
10024 * positive or negative polarity is requested, treat this as meaning
10025 * negative polarity.
10026 */
10027 if (!(pipe_config->adjusted_mode.flags &
10028 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10029 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10030
10031 if (!(pipe_config->adjusted_mode.flags &
10032 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10033 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10034
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010035 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10036 * plane pixel format and any sink constraints into account. Returns the
10037 * source plane bpp so that dithering can be selected on mismatches
10038 * after encoders and crtc also have had their say. */
10039 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10040 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041 if (plane_bpp < 0)
10042 goto fail;
10043
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010044 /*
10045 * Determine the real pipe dimensions. Note that stereo modes can
10046 * increase the actual pipe size due to the frame doubling and
10047 * insertion of additional space for blanks between the frame. This
10048 * is stored in the crtc timings. We use the requested mode to do this
10049 * computation to clearly distinguish it from the adjusted mode, which
10050 * can be changed by the connectors in the below retry loop.
10051 */
10052 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10053 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10054 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10055
Daniel Vettere29c22c2013-02-21 00:00:16 +010010056encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010057 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010058 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010059 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010060
Daniel Vetter135c81b2013-07-21 21:37:09 +020010061 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010062 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010063
Daniel Vetter7758a112012-07-08 19:40:39 +020010064 /* Pass our mode to the connectors and the CRTC to give them a chance to
10065 * adjust it according to limitations or connector properties, and also
10066 * a chance to reject the mode entirely.
10067 */
10068 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10069 base.head) {
10070
10071 if (&encoder->new_crtc->base != crtc)
10072 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010073
Daniel Vetterefea6e82013-07-21 21:36:59 +020010074 if (!(encoder->compute_config(encoder, pipe_config))) {
10075 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010076 goto fail;
10077 }
10078 }
10079
Daniel Vetterff9a6752013-06-01 17:16:21 +020010080 /* Set default port clock if not overwritten by the encoder. Needs to be
10081 * done afterwards in case the encoder adjusts the mode. */
10082 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010083 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10084 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010085
Daniel Vettera43f6e02013-06-07 23:10:32 +020010086 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010087 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010088 DRM_DEBUG_KMS("CRTC fixup failed\n");
10089 goto fail;
10090 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010091
10092 if (ret == RETRY) {
10093 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10094 ret = -EINVAL;
10095 goto fail;
10096 }
10097
10098 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10099 retry = false;
10100 goto encoder_retry;
10101 }
10102
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010103 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10104 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10105 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10106
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010107 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010108fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010109 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010110 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010111}
10112
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010113/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10114 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10115static void
10116intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10117 unsigned *prepare_pipes, unsigned *disable_pipes)
10118{
10119 struct intel_crtc *intel_crtc;
10120 struct drm_device *dev = crtc->dev;
10121 struct intel_encoder *encoder;
10122 struct intel_connector *connector;
10123 struct drm_crtc *tmp_crtc;
10124
10125 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10126
10127 /* Check which crtcs have changed outputs connected to them, these need
10128 * to be part of the prepare_pipes mask. We don't (yet) support global
10129 * modeset across multiple crtcs, so modeset_pipes will only have one
10130 * bit set at most. */
10131 list_for_each_entry(connector, &dev->mode_config.connector_list,
10132 base.head) {
10133 if (connector->base.encoder == &connector->new_encoder->base)
10134 continue;
10135
10136 if (connector->base.encoder) {
10137 tmp_crtc = connector->base.encoder->crtc;
10138
10139 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10140 }
10141
10142 if (connector->new_encoder)
10143 *prepare_pipes |=
10144 1 << connector->new_encoder->new_crtc->pipe;
10145 }
10146
10147 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10148 base.head) {
10149 if (encoder->base.crtc == &encoder->new_crtc->base)
10150 continue;
10151
10152 if (encoder->base.crtc) {
10153 tmp_crtc = encoder->base.crtc;
10154
10155 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10156 }
10157
10158 if (encoder->new_crtc)
10159 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10160 }
10161
Ville Syrjälä76688512014-01-10 11:28:06 +020010162 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010163 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010164 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010165 continue;
10166
Ville Syrjälä76688512014-01-10 11:28:06 +020010167 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010168 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010169 else
10170 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010171 }
10172
10173
10174 /* set_mode is also used to update properties on life display pipes. */
10175 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010176 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010177 *prepare_pipes |= 1 << intel_crtc->pipe;
10178
Daniel Vetterb6c51642013-04-12 18:48:43 +020010179 /*
10180 * For simplicity do a full modeset on any pipe where the output routing
10181 * changed. We could be more clever, but that would require us to be
10182 * more careful with calling the relevant encoder->mode_set functions.
10183 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010184 if (*prepare_pipes)
10185 *modeset_pipes = *prepare_pipes;
10186
10187 /* ... and mask these out. */
10188 *modeset_pipes &= ~(*disable_pipes);
10189 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010190
10191 /*
10192 * HACK: We don't (yet) fully support global modesets. intel_set_config
10193 * obies this rule, but the modeset restore mode of
10194 * intel_modeset_setup_hw_state does not.
10195 */
10196 *modeset_pipes &= 1 << intel_crtc->pipe;
10197 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010198
10199 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10200 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010201}
10202
Daniel Vetterea9d7582012-07-10 10:42:52 +020010203static bool intel_crtc_in_use(struct drm_crtc *crtc)
10204{
10205 struct drm_encoder *encoder;
10206 struct drm_device *dev = crtc->dev;
10207
10208 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10209 if (encoder->crtc == crtc)
10210 return true;
10211
10212 return false;
10213}
10214
10215static void
10216intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10217{
10218 struct intel_encoder *intel_encoder;
10219 struct intel_crtc *intel_crtc;
10220 struct drm_connector *connector;
10221
10222 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10223 base.head) {
10224 if (!intel_encoder->base.crtc)
10225 continue;
10226
10227 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10228
10229 if (prepare_pipes & (1 << intel_crtc->pipe))
10230 intel_encoder->connectors_active = false;
10231 }
10232
10233 intel_modeset_commit_output_state(dev);
10234
Ville Syrjälä76688512014-01-10 11:28:06 +020010235 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010236 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010237 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010238 WARN_ON(intel_crtc->new_config &&
10239 intel_crtc->new_config != &intel_crtc->config);
10240 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010241 }
10242
10243 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10244 if (!connector->encoder || !connector->encoder->crtc)
10245 continue;
10246
10247 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10248
10249 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010250 struct drm_property *dpms_property =
10251 dev->mode_config.dpms_property;
10252
Daniel Vetterea9d7582012-07-10 10:42:52 +020010253 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010254 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010255 dpms_property,
10256 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010257
10258 intel_encoder = to_intel_encoder(connector->encoder);
10259 intel_encoder->connectors_active = true;
10260 }
10261 }
10262
10263}
10264
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010265static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010266{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010267 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010268
10269 if (clock1 == clock2)
10270 return true;
10271
10272 if (!clock1 || !clock2)
10273 return false;
10274
10275 diff = abs(clock1 - clock2);
10276
10277 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10278 return true;
10279
10280 return false;
10281}
10282
Daniel Vetter25c5b262012-07-08 22:08:04 +020010283#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10284 list_for_each_entry((intel_crtc), \
10285 &(dev)->mode_config.crtc_list, \
10286 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010287 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010289static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010290intel_pipe_config_compare(struct drm_device *dev,
10291 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010292 struct intel_crtc_config *pipe_config)
10293{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010294#define PIPE_CONF_CHECK_X(name) \
10295 if (current_config->name != pipe_config->name) { \
10296 DRM_ERROR("mismatch in " #name " " \
10297 "(expected 0x%08x, found 0x%08x)\n", \
10298 current_config->name, \
10299 pipe_config->name); \
10300 return false; \
10301 }
10302
Daniel Vetter08a24032013-04-19 11:25:34 +020010303#define PIPE_CONF_CHECK_I(name) \
10304 if (current_config->name != pipe_config->name) { \
10305 DRM_ERROR("mismatch in " #name " " \
10306 "(expected %i, found %i)\n", \
10307 current_config->name, \
10308 pipe_config->name); \
10309 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010310 }
10311
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010312#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10313 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010314 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010315 "(expected %i, found %i)\n", \
10316 current_config->name & (mask), \
10317 pipe_config->name & (mask)); \
10318 return false; \
10319 }
10320
Ville Syrjälä5e550652013-09-06 23:29:07 +030010321#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10322 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10323 DRM_ERROR("mismatch in " #name " " \
10324 "(expected %i, found %i)\n", \
10325 current_config->name, \
10326 pipe_config->name); \
10327 return false; \
10328 }
10329
Daniel Vetterbb760062013-06-06 14:55:52 +020010330#define PIPE_CONF_QUIRK(quirk) \
10331 ((current_config->quirks | pipe_config->quirks) & (quirk))
10332
Daniel Vettereccb1402013-05-22 00:50:22 +020010333 PIPE_CONF_CHECK_I(cpu_transcoder);
10334
Daniel Vetter08a24032013-04-19 11:25:34 +020010335 PIPE_CONF_CHECK_I(has_pch_encoder);
10336 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010337 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10338 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10339 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10340 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10341 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010342
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010343 PIPE_CONF_CHECK_I(has_dp_encoder);
10344 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10345 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10346 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10347 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10348 PIPE_CONF_CHECK_I(dp_m_n.tu);
10349
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10356
10357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10363
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010364 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010365 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010366 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10367 IS_VALLEYVIEW(dev))
10368 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010369
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010370 PIPE_CONF_CHECK_I(has_audio);
10371
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10373 DRM_MODE_FLAG_INTERLACE);
10374
Daniel Vetterbb760062013-06-06 14:55:52 +020010375 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10377 DRM_MODE_FLAG_PHSYNC);
10378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10379 DRM_MODE_FLAG_NHSYNC);
10380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10381 DRM_MODE_FLAG_PVSYNC);
10382 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10383 DRM_MODE_FLAG_NVSYNC);
10384 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010385
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010386 PIPE_CONF_CHECK_I(pipe_src_w);
10387 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010388
Daniel Vetter99535992014-04-13 12:00:33 +020010389 /*
10390 * FIXME: BIOS likes to set up a cloned config with lvds+external
10391 * screen. Since we don't yet re-compute the pipe config when moving
10392 * just the lvds port away to another pipe the sw tracking won't match.
10393 *
10394 * Proper atomic modesets with recomputed global state will fix this.
10395 * Until then just don't check gmch state for inherited modes.
10396 */
10397 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10398 PIPE_CONF_CHECK_I(gmch_pfit.control);
10399 /* pfit ratios are autocomputed by the hw on gen4+ */
10400 if (INTEL_INFO(dev)->gen < 4)
10401 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10402 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10403 }
10404
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010405 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10406 if (current_config->pch_pfit.enabled) {
10407 PIPE_CONF_CHECK_I(pch_pfit.pos);
10408 PIPE_CONF_CHECK_I(pch_pfit.size);
10409 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010410
Jesse Barnese59150d2014-01-07 13:30:45 -080010411 /* BDW+ don't expose a synchronous way to read the state */
10412 if (IS_HASWELL(dev))
10413 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010414
Ville Syrjälä282740f2013-09-04 18:30:03 +030010415 PIPE_CONF_CHECK_I(double_wide);
10416
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010417 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010418 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010419 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010420 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10421 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010422
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010423 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10424 PIPE_CONF_CHECK_I(pipe_bpp);
10425
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010426 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10427 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010428
Daniel Vetter66e985c2013-06-05 13:34:20 +020010429#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010430#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010431#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010432#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010433#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010434
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010435 return true;
10436}
10437
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010438static void
10439check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010440{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010441 struct intel_connector *connector;
10442
10443 list_for_each_entry(connector, &dev->mode_config.connector_list,
10444 base.head) {
10445 /* This also checks the encoder/connector hw state with the
10446 * ->get_hw_state callbacks. */
10447 intel_connector_check_state(connector);
10448
10449 WARN(&connector->new_encoder->base != connector->base.encoder,
10450 "connector's staged encoder doesn't match current encoder\n");
10451 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010452}
10453
10454static void
10455check_encoder_state(struct drm_device *dev)
10456{
10457 struct intel_encoder *encoder;
10458 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010459
10460 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10461 base.head) {
10462 bool enabled = false;
10463 bool active = false;
10464 enum pipe pipe, tracked_pipe;
10465
10466 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10467 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010468 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010469
10470 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10471 "encoder's stage crtc doesn't match current crtc\n");
10472 WARN(encoder->connectors_active && !encoder->base.crtc,
10473 "encoder's active_connectors set, but no crtc\n");
10474
10475 list_for_each_entry(connector, &dev->mode_config.connector_list,
10476 base.head) {
10477 if (connector->base.encoder != &encoder->base)
10478 continue;
10479 enabled = true;
10480 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10481 active = true;
10482 }
10483 WARN(!!encoder->base.crtc != enabled,
10484 "encoder's enabled state mismatch "
10485 "(expected %i, found %i)\n",
10486 !!encoder->base.crtc, enabled);
10487 WARN(active && !encoder->base.crtc,
10488 "active encoder with no crtc\n");
10489
10490 WARN(encoder->connectors_active != active,
10491 "encoder's computed active state doesn't match tracked active state "
10492 "(expected %i, found %i)\n", active, encoder->connectors_active);
10493
10494 active = encoder->get_hw_state(encoder, &pipe);
10495 WARN(active != encoder->connectors_active,
10496 "encoder's hw state doesn't match sw tracking "
10497 "(expected %i, found %i)\n",
10498 encoder->connectors_active, active);
10499
10500 if (!encoder->base.crtc)
10501 continue;
10502
10503 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10504 WARN(active && pipe != tracked_pipe,
10505 "active encoder's pipe doesn't match"
10506 "(expected %i, found %i)\n",
10507 tracked_pipe, pipe);
10508
10509 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010510}
10511
10512static void
10513check_crtc_state(struct drm_device *dev)
10514{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010515 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010516 struct intel_crtc *crtc;
10517 struct intel_encoder *encoder;
10518 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010519
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010520 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010521 bool enabled = false;
10522 bool active = false;
10523
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010524 memset(&pipe_config, 0, sizeof(pipe_config));
10525
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010526 DRM_DEBUG_KMS("[CRTC:%d]\n",
10527 crtc->base.base.id);
10528
10529 WARN(crtc->active && !crtc->base.enabled,
10530 "active crtc, but not enabled in sw tracking\n");
10531
10532 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10533 base.head) {
10534 if (encoder->base.crtc != &crtc->base)
10535 continue;
10536 enabled = true;
10537 if (encoder->connectors_active)
10538 active = true;
10539 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010540
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010541 WARN(active != crtc->active,
10542 "crtc's computed active state doesn't match tracked active state "
10543 "(expected %i, found %i)\n", active, crtc->active);
10544 WARN(enabled != crtc->base.enabled,
10545 "crtc's computed enabled state doesn't match tracked enabled state "
10546 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10547
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010548 active = dev_priv->display.get_pipe_config(crtc,
10549 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010550
10551 /* hw state is inconsistent with the pipe A quirk */
10552 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10553 active = crtc->active;
10554
Daniel Vetter6c49f242013-06-06 12:45:25 +020010555 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10556 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010557 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010558 if (encoder->base.crtc != &crtc->base)
10559 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010560 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010561 encoder->get_config(encoder, &pipe_config);
10562 }
10563
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010564 WARN(crtc->active != active,
10565 "crtc active state doesn't match with hw state "
10566 "(expected %i, found %i)\n", crtc->active, active);
10567
Daniel Vetterc0b03412013-05-28 12:05:54 +020010568 if (active &&
10569 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10570 WARN(1, "pipe state doesn't match!\n");
10571 intel_dump_pipe_config(crtc, &pipe_config,
10572 "[hw state]");
10573 intel_dump_pipe_config(crtc, &crtc->config,
10574 "[sw state]");
10575 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010576 }
10577}
10578
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010579static void
10580check_shared_dpll_state(struct drm_device *dev)
10581{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010582 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010583 struct intel_crtc *crtc;
10584 struct intel_dpll_hw_state dpll_hw_state;
10585 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010586
10587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10589 int enabled_crtcs = 0, active_crtcs = 0;
10590 bool active;
10591
10592 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10593
10594 DRM_DEBUG_KMS("%s\n", pll->name);
10595
10596 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10597
10598 WARN(pll->active > pll->refcount,
10599 "more active pll users than references: %i vs %i\n",
10600 pll->active, pll->refcount);
10601 WARN(pll->active && !pll->on,
10602 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010603 WARN(pll->on && !pll->active,
10604 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010605 WARN(pll->on != active,
10606 "pll on state mismatch (expected %i, found %i)\n",
10607 pll->on, active);
10608
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010609 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010610 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10611 enabled_crtcs++;
10612 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10613 active_crtcs++;
10614 }
10615 WARN(pll->active != active_crtcs,
10616 "pll active crtcs mismatch (expected %i, found %i)\n",
10617 pll->active, active_crtcs);
10618 WARN(pll->refcount != enabled_crtcs,
10619 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10620 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010621
10622 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10623 sizeof(dpll_hw_state)),
10624 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010625 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010626}
10627
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010628void
10629intel_modeset_check_state(struct drm_device *dev)
10630{
10631 check_connector_state(dev);
10632 check_encoder_state(dev);
10633 check_crtc_state(dev);
10634 check_shared_dpll_state(dev);
10635}
10636
Ville Syrjälä18442d02013-09-13 16:00:08 +030010637void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10638 int dotclock)
10639{
10640 /*
10641 * FDI already provided one idea for the dotclock.
10642 * Yell if the encoder disagrees.
10643 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010644 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010645 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010646 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010647}
10648
Ville Syrjälä80715b22014-05-15 20:23:23 +030010649static void update_scanline_offset(struct intel_crtc *crtc)
10650{
10651 struct drm_device *dev = crtc->base.dev;
10652
10653 /*
10654 * The scanline counter increments at the leading edge of hsync.
10655 *
10656 * On most platforms it starts counting from vtotal-1 on the
10657 * first active line. That means the scanline counter value is
10658 * always one less than what we would expect. Ie. just after
10659 * start of vblank, which also occurs at start of hsync (on the
10660 * last active line), the scanline counter will read vblank_start-1.
10661 *
10662 * On gen2 the scanline counter starts counting from 1 instead
10663 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10664 * to keep the value positive), instead of adding one.
10665 *
10666 * On HSW+ the behaviour of the scanline counter depends on the output
10667 * type. For DP ports it behaves like most other platforms, but on HDMI
10668 * there's an extra 1 line difference. So we need to add two instead of
10669 * one to the value.
10670 */
10671 if (IS_GEN2(dev)) {
10672 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10673 int vtotal;
10674
10675 vtotal = mode->crtc_vtotal;
10676 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10677 vtotal /= 2;
10678
10679 crtc->scanline_offset = vtotal - 1;
10680 } else if (HAS_DDI(dev) &&
10681 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10682 crtc->scanline_offset = 2;
10683 } else
10684 crtc->scanline_offset = 1;
10685}
10686
Daniel Vetterf30da182013-04-11 20:22:50 +020010687static int __intel_set_mode(struct drm_crtc *crtc,
10688 struct drm_display_mode *mode,
10689 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010690{
10691 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010693 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010694 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010695 struct intel_crtc *intel_crtc;
10696 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010697 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010698
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010699 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010700 if (!saved_mode)
10701 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010702
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010703 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010704 &prepare_pipes, &disable_pipes);
10705
Tim Gardner3ac18232012-12-07 07:54:26 -070010706 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010707
Daniel Vetter25c5b262012-07-08 22:08:04 +020010708 /* Hack: Because we don't (yet) support global modeset on multiple
10709 * crtcs, we don't keep track of the new mode for more than one crtc.
10710 * Hence simply check whether any bit is set in modeset_pipes in all the
10711 * pieces of code that are not yet converted to deal with mutliple crtcs
10712 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010713 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010714 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010715 if (IS_ERR(pipe_config)) {
10716 ret = PTR_ERR(pipe_config);
10717 pipe_config = NULL;
10718
Tim Gardner3ac18232012-12-07 07:54:26 -070010719 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010720 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010721 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10722 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010723 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010724 }
10725
Jesse Barnes30a970c2013-11-04 13:48:12 -080010726 /*
10727 * See if the config requires any additional preparation, e.g.
10728 * to adjust global state with pipes off. We need to do this
10729 * here so we can get the modeset_pipe updated config for the new
10730 * mode set on this crtc. For other crtcs we need to use the
10731 * adjusted_mode bits in the crtc directly.
10732 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010733 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010734 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010735
Ville Syrjäläc164f832013-11-05 22:34:12 +020010736 /* may have added more to prepare_pipes than we should */
10737 prepare_pipes &= ~disable_pipes;
10738 }
10739
Daniel Vetter460da9162013-03-27 00:44:51 +010010740 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10741 intel_crtc_disable(&intel_crtc->base);
10742
Daniel Vetterea9d7582012-07-10 10:42:52 +020010743 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10744 if (intel_crtc->base.enabled)
10745 dev_priv->display.crtc_disable(&intel_crtc->base);
10746 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010747
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010748 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10749 * to set it here already despite that we pass it down the callchain.
10750 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010751 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010752 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010753 /* mode_set/enable/disable functions rely on a correct pipe
10754 * config. */
10755 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010756 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010757
10758 /*
10759 * Calculate and store various constants which
10760 * are later needed by vblank and swap-completion
10761 * timestamping. They are derived from true hwmode.
10762 */
10763 drm_calc_timestamping_constants(crtc,
10764 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010765 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010766
Daniel Vetterea9d7582012-07-10 10:42:52 +020010767 /* Only after disabling all output pipelines that will be changed can we
10768 * update the the output configuration. */
10769 intel_modeset_update_state(dev, prepare_pipes);
10770
Daniel Vetter47fab732012-10-26 10:58:18 +020010771 if (dev_priv->display.modeset_global_resources)
10772 dev_priv->display.modeset_global_resources(dev);
10773
Daniel Vettera6778b32012-07-02 09:56:42 +020010774 /* Set up the DPLL and any encoders state that needs to adjust or depend
10775 * on the DPLL.
10776 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010777 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010778 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010779 struct drm_i915_gem_object *old_obj = NULL;
10780 struct drm_i915_gem_object *obj =
10781 to_intel_framebuffer(fb)->obj;
Daniel Vetter4c107942014-04-24 23:55:05 +020010782
10783 mutex_lock(&dev->struct_mutex);
10784 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010785 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010786 NULL);
10787 if (ret != 0) {
10788 DRM_ERROR("pin & fence failed\n");
10789 mutex_unlock(&dev->struct_mutex);
10790 goto done;
10791 }
10792 old_fb = crtc->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010793 if (old_fb) {
10794 old_obj = to_intel_framebuffer(old_fb)->obj;
10795 intel_unpin_fb_obj(old_obj);
10796 }
10797 i915_gem_track_fb(old_obj, obj,
10798 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010799 mutex_unlock(&dev->struct_mutex);
10800
10801 crtc->primary->fb = fb;
10802 crtc->x = x;
10803 crtc->y = y;
10804
Daniel Vetter4271b752014-04-24 23:55:00 +020010805 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10806 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010807 if (ret)
10808 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010809 }
10810
10811 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010812 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10813 update_scanline_offset(intel_crtc);
10814
Daniel Vetter25c5b262012-07-08 22:08:04 +020010815 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010816 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010817
Daniel Vettera6778b32012-07-02 09:56:42 +020010818 /* FIXME: add subpixel order */
10819done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010820 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010821 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010822
Tim Gardner3ac18232012-12-07 07:54:26 -070010823out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010824 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010825 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010826 return ret;
10827}
10828
Damien Lespiaue7457a92013-08-08 22:28:59 +010010829static int intel_set_mode(struct drm_crtc *crtc,
10830 struct drm_display_mode *mode,
10831 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010832{
10833 int ret;
10834
10835 ret = __intel_set_mode(crtc, mode, x, y, fb);
10836
10837 if (ret == 0)
10838 intel_modeset_check_state(crtc->dev);
10839
10840 return ret;
10841}
10842
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010843void intel_crtc_restore_mode(struct drm_crtc *crtc)
10844{
Matt Roperf4510a22014-04-01 15:22:40 -070010845 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010846}
10847
Daniel Vetter25c5b262012-07-08 22:08:04 +020010848#undef for_each_intel_crtc_masked
10849
Daniel Vetterd9e55602012-07-04 22:16:09 +020010850static void intel_set_config_free(struct intel_set_config *config)
10851{
10852 if (!config)
10853 return;
10854
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010855 kfree(config->save_connector_encoders);
10856 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010857 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010858 kfree(config);
10859}
10860
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010861static int intel_set_config_save_state(struct drm_device *dev,
10862 struct intel_set_config *config)
10863{
Ville Syrjälä76688512014-01-10 11:28:06 +020010864 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010865 struct drm_encoder *encoder;
10866 struct drm_connector *connector;
10867 int count;
10868
Ville Syrjälä76688512014-01-10 11:28:06 +020010869 config->save_crtc_enabled =
10870 kcalloc(dev->mode_config.num_crtc,
10871 sizeof(bool), GFP_KERNEL);
10872 if (!config->save_crtc_enabled)
10873 return -ENOMEM;
10874
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010875 config->save_encoder_crtcs =
10876 kcalloc(dev->mode_config.num_encoder,
10877 sizeof(struct drm_crtc *), GFP_KERNEL);
10878 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010879 return -ENOMEM;
10880
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010881 config->save_connector_encoders =
10882 kcalloc(dev->mode_config.num_connector,
10883 sizeof(struct drm_encoder *), GFP_KERNEL);
10884 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010885 return -ENOMEM;
10886
10887 /* Copy data. Note that driver private data is not affected.
10888 * Should anything bad happen only the expected state is
10889 * restored, not the drivers personal bookkeeping.
10890 */
10891 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010892 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010893 config->save_crtc_enabled[count++] = crtc->enabled;
10894 }
10895
10896 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010897 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010898 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010899 }
10900
10901 count = 0;
10902 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010903 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010904 }
10905
10906 return 0;
10907}
10908
10909static void intel_set_config_restore_state(struct drm_device *dev,
10910 struct intel_set_config *config)
10911{
Ville Syrjälä76688512014-01-10 11:28:06 +020010912 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010913 struct intel_encoder *encoder;
10914 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010915 int count;
10916
10917 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010918 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010919 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010920
10921 if (crtc->new_enabled)
10922 crtc->new_config = &crtc->config;
10923 else
10924 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010925 }
10926
10927 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010928 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10929 encoder->new_crtc =
10930 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010931 }
10932
10933 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010934 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10935 connector->new_encoder =
10936 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010937 }
10938}
10939
Imre Deake3de42b2013-05-03 19:44:07 +020010940static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010941is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010942{
10943 int i;
10944
Chris Wilson2e57f472013-07-17 12:14:40 +010010945 if (set->num_connectors == 0)
10946 return false;
10947
10948 if (WARN_ON(set->connectors == NULL))
10949 return false;
10950
10951 for (i = 0; i < set->num_connectors; i++)
10952 if (set->connectors[i]->encoder &&
10953 set->connectors[i]->encoder->crtc == set->crtc &&
10954 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010955 return true;
10956
10957 return false;
10958}
10959
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010960static void
10961intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10962 struct intel_set_config *config)
10963{
10964
10965 /* We should be able to check here if the fb has the same properties
10966 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010967 if (is_crtc_connector_off(set)) {
10968 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010969 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010970 /*
10971 * If we have no fb, we can only flip as long as the crtc is
10972 * active, otherwise we need a full mode set. The crtc may
10973 * be active if we've only disabled the primary plane, or
10974 * in fastboot situations.
10975 */
Matt Roperf4510a22014-04-01 15:22:40 -070010976 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010977 struct intel_crtc *intel_crtc =
10978 to_intel_crtc(set->crtc);
10979
Matt Roper3b150f02014-05-29 08:06:53 -070010980 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010981 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10982 config->fb_changed = true;
10983 } else {
10984 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10985 config->mode_changed = true;
10986 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010987 } else if (set->fb == NULL) {
10988 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010989 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010990 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010991 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010992 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010993 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010994 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010995 }
10996
Daniel Vetter835c5872012-07-10 18:11:08 +020010997 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010998 config->fb_changed = true;
10999
11000 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11001 DRM_DEBUG_KMS("modes are different, full mode set\n");
11002 drm_mode_debug_printmodeline(&set->crtc->mode);
11003 drm_mode_debug_printmodeline(set->mode);
11004 config->mode_changed = true;
11005 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011006
11007 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11008 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011009}
11010
Daniel Vetter2e431052012-07-04 22:42:15 +020011011static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011012intel_modeset_stage_output_state(struct drm_device *dev,
11013 struct drm_mode_set *set,
11014 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011015{
Daniel Vetter9a935852012-07-05 22:34:27 +020011016 struct intel_connector *connector;
11017 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011018 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011019 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011020
Damien Lespiau9abdda72013-02-13 13:29:23 +000011021 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011022 * of connectors. For paranoia, double-check this. */
11023 WARN_ON(!set->fb && (set->num_connectors != 0));
11024 WARN_ON(set->fb && (set->num_connectors == 0));
11025
Daniel Vetter9a935852012-07-05 22:34:27 +020011026 list_for_each_entry(connector, &dev->mode_config.connector_list,
11027 base.head) {
11028 /* Otherwise traverse passed in connector list and get encoders
11029 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011030 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011031 if (set->connectors[ro] == &connector->base) {
11032 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011033 break;
11034 }
11035 }
11036
Daniel Vetter9a935852012-07-05 22:34:27 +020011037 /* If we disable the crtc, disable all its connectors. Also, if
11038 * the connector is on the changing crtc but not on the new
11039 * connector list, disable it. */
11040 if ((!set->fb || ro == set->num_connectors) &&
11041 connector->base.encoder &&
11042 connector->base.encoder->crtc == set->crtc) {
11043 connector->new_encoder = NULL;
11044
11045 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11046 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011047 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011048 }
11049
11050
11051 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011052 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011053 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011054 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011055 }
11056 /* connector->new_encoder is now updated for all connectors. */
11057
11058 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011059 list_for_each_entry(connector, &dev->mode_config.connector_list,
11060 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011061 struct drm_crtc *new_crtc;
11062
Daniel Vetter9a935852012-07-05 22:34:27 +020011063 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011064 continue;
11065
Daniel Vetter9a935852012-07-05 22:34:27 +020011066 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011067
11068 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011069 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011070 new_crtc = set->crtc;
11071 }
11072
11073 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011074 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11075 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011076 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011077 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011078 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11079
11080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11081 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011082 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011083 new_crtc->base.id);
11084 }
11085
11086 /* Check for any encoders that needs to be disabled. */
11087 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11088 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011089 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011090 list_for_each_entry(connector,
11091 &dev->mode_config.connector_list,
11092 base.head) {
11093 if (connector->new_encoder == encoder) {
11094 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011095 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011096 }
11097 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011098
11099 if (num_connectors == 0)
11100 encoder->new_crtc = NULL;
11101 else if (num_connectors > 1)
11102 return -EINVAL;
11103
Daniel Vetter9a935852012-07-05 22:34:27 +020011104 /* Only now check for crtc changes so we don't miss encoders
11105 * that will be disabled. */
11106 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011107 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011108 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011109 }
11110 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011111 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011112
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011113 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011114 crtc->new_enabled = false;
11115
11116 list_for_each_entry(encoder,
11117 &dev->mode_config.encoder_list,
11118 base.head) {
11119 if (encoder->new_crtc == crtc) {
11120 crtc->new_enabled = true;
11121 break;
11122 }
11123 }
11124
11125 if (crtc->new_enabled != crtc->base.enabled) {
11126 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11127 crtc->new_enabled ? "en" : "dis");
11128 config->mode_changed = true;
11129 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011130
11131 if (crtc->new_enabled)
11132 crtc->new_config = &crtc->config;
11133 else
11134 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011135 }
11136
Daniel Vetter2e431052012-07-04 22:42:15 +020011137 return 0;
11138}
11139
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011140static void disable_crtc_nofb(struct intel_crtc *crtc)
11141{
11142 struct drm_device *dev = crtc->base.dev;
11143 struct intel_encoder *encoder;
11144 struct intel_connector *connector;
11145
11146 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11147 pipe_name(crtc->pipe));
11148
11149 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11150 if (connector->new_encoder &&
11151 connector->new_encoder->new_crtc == crtc)
11152 connector->new_encoder = NULL;
11153 }
11154
11155 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11156 if (encoder->new_crtc == crtc)
11157 encoder->new_crtc = NULL;
11158 }
11159
11160 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011161 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011162}
11163
Daniel Vetter2e431052012-07-04 22:42:15 +020011164static int intel_crtc_set_config(struct drm_mode_set *set)
11165{
11166 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011167 struct drm_mode_set save_set;
11168 struct intel_set_config *config;
11169 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011170
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011171 BUG_ON(!set);
11172 BUG_ON(!set->crtc);
11173 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011174
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011175 /* Enforce sane interface api - has been abused by the fb helper. */
11176 BUG_ON(!set->mode && set->fb);
11177 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011178
Daniel Vetter2e431052012-07-04 22:42:15 +020011179 if (set->fb) {
11180 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11181 set->crtc->base.id, set->fb->base.id,
11182 (int)set->num_connectors, set->x, set->y);
11183 } else {
11184 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011185 }
11186
11187 dev = set->crtc->dev;
11188
11189 ret = -ENOMEM;
11190 config = kzalloc(sizeof(*config), GFP_KERNEL);
11191 if (!config)
11192 goto out_config;
11193
11194 ret = intel_set_config_save_state(dev, config);
11195 if (ret)
11196 goto out_config;
11197
11198 save_set.crtc = set->crtc;
11199 save_set.mode = &set->crtc->mode;
11200 save_set.x = set->crtc->x;
11201 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011202 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011203
11204 /* Compute whether we need a full modeset, only an fb base update or no
11205 * change at all. In the future we might also check whether only the
11206 * mode changed, e.g. for LVDS where we only change the panel fitter in
11207 * such cases. */
11208 intel_set_config_compute_mode_changes(set, config);
11209
Daniel Vetter9a935852012-07-05 22:34:27 +020011210 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011211 if (ret)
11212 goto fail;
11213
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011214 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011215 ret = intel_set_mode(set->crtc, set->mode,
11216 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011217 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011218 struct drm_i915_private *dev_priv = dev->dev_private;
11219 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11220
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011221 intel_crtc_wait_for_pending_flips(set->crtc);
11222
Daniel Vetter4f660f42012-07-02 09:47:37 +020011223 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011224 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011225
11226 /*
11227 * We need to make sure the primary plane is re-enabled if it
11228 * has previously been turned off.
11229 */
11230 if (!intel_crtc->primary_enabled && ret == 0) {
11231 WARN_ON(!intel_crtc->active);
11232 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11233 intel_crtc->pipe);
11234 }
11235
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011236 /*
11237 * In the fastboot case this may be our only check of the
11238 * state after boot. It would be better to only do it on
11239 * the first update, but we don't have a nice way of doing that
11240 * (and really, set_config isn't used much for high freq page
11241 * flipping, so increasing its cost here shouldn't be a big
11242 * deal).
11243 */
Jani Nikulad330a952014-01-21 11:24:25 +020011244 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011245 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011246 }
11247
Chris Wilson2d05eae2013-05-03 17:36:25 +010011248 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011249 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11250 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011251fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011252 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011253
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011254 /*
11255 * HACK: if the pipe was on, but we didn't have a framebuffer,
11256 * force the pipe off to avoid oopsing in the modeset code
11257 * due to fb==NULL. This should only happen during boot since
11258 * we don't yet reconstruct the FB from the hardware state.
11259 */
11260 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11261 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11262
Chris Wilson2d05eae2013-05-03 17:36:25 +010011263 /* Try to restore the config */
11264 if (config->mode_changed &&
11265 intel_set_mode(save_set.crtc, save_set.mode,
11266 save_set.x, save_set.y, save_set.fb))
11267 DRM_ERROR("failed to restore config after modeset failure\n");
11268 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011269
Daniel Vetterd9e55602012-07-04 22:16:09 +020011270out_config:
11271 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011272 return ret;
11273}
11274
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011275static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011276 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011277 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011278 .destroy = intel_crtc_destroy,
11279 .page_flip = intel_crtc_page_flip,
11280};
11281
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011282static void intel_cpu_pll_init(struct drm_device *dev)
11283{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011284 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011285 intel_ddi_pll_init(dev);
11286}
11287
Daniel Vetter53589012013-06-05 13:34:16 +020011288static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11289 struct intel_shared_dpll *pll,
11290 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011291{
Daniel Vetter53589012013-06-05 13:34:16 +020011292 uint32_t val;
11293
11294 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011295 hw_state->dpll = val;
11296 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11297 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011298
11299 return val & DPLL_VCO_ENABLE;
11300}
11301
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011302static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11303 struct intel_shared_dpll *pll)
11304{
11305 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11306 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11307}
11308
Daniel Vettere7b903d2013-06-05 13:34:14 +020011309static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11310 struct intel_shared_dpll *pll)
11311{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011312 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011313 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011314
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011315 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11316
11317 /* Wait for the clocks to stabilize. */
11318 POSTING_READ(PCH_DPLL(pll->id));
11319 udelay(150);
11320
11321 /* The pixel multiplier can only be updated once the
11322 * DPLL is enabled and the clocks are stable.
11323 *
11324 * So write it again.
11325 */
11326 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11327 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011328 udelay(200);
11329}
11330
11331static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11332 struct intel_shared_dpll *pll)
11333{
11334 struct drm_device *dev = dev_priv->dev;
11335 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011336
11337 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011338 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011339 if (intel_crtc_to_shared_dpll(crtc) == pll)
11340 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11341 }
11342
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011343 I915_WRITE(PCH_DPLL(pll->id), 0);
11344 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011345 udelay(200);
11346}
11347
Daniel Vetter46edb022013-06-05 13:34:12 +020011348static char *ibx_pch_dpll_names[] = {
11349 "PCH DPLL A",
11350 "PCH DPLL B",
11351};
11352
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011353static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011354{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011356 int i;
11357
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011358 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011359
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011360 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011361 dev_priv->shared_dplls[i].id = i;
11362 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011363 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011364 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11365 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011366 dev_priv->shared_dplls[i].get_hw_state =
11367 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011368 }
11369}
11370
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011371static void intel_shared_dpll_init(struct drm_device *dev)
11372{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011374
11375 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11376 ibx_pch_dpll_init(dev);
11377 else
11378 dev_priv->num_shared_dpll = 0;
11379
11380 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011381}
11382
Matt Roper465c1202014-05-29 08:06:54 -070011383static int
11384intel_primary_plane_disable(struct drm_plane *plane)
11385{
11386 struct drm_device *dev = plane->dev;
11387 struct drm_i915_private *dev_priv = dev->dev_private;
11388 struct intel_plane *intel_plane = to_intel_plane(plane);
11389 struct intel_crtc *intel_crtc;
11390
11391 if (!plane->fb)
11392 return 0;
11393
11394 BUG_ON(!plane->crtc);
11395
11396 intel_crtc = to_intel_crtc(plane->crtc);
11397
11398 /*
11399 * Even though we checked plane->fb above, it's still possible that
11400 * the primary plane has been implicitly disabled because the crtc
11401 * coordinates given weren't visible, or because we detected
11402 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11403 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11404 * In either case, we need to unpin the FB and let the fb pointer get
11405 * updated, but otherwise we don't need to touch the hardware.
11406 */
11407 if (!intel_crtc->primary_enabled)
11408 goto disable_unpin;
11409
11410 intel_crtc_wait_for_pending_flips(plane->crtc);
11411 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11412 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011413disable_unpin:
Daniel Vettera071fa02014-06-18 23:28:09 +020011414 i915_gem_track_fb(to_intel_framebuffer(plane->fb)->obj, NULL,
11415 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011416 intel_unpin_fb_obj(to_intel_framebuffer(plane->fb)->obj);
11417 plane->fb = NULL;
11418
11419 return 0;
11420}
11421
11422static int
11423intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11424 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11425 unsigned int crtc_w, unsigned int crtc_h,
11426 uint32_t src_x, uint32_t src_y,
11427 uint32_t src_w, uint32_t src_h)
11428{
11429 struct drm_device *dev = crtc->dev;
11430 struct drm_i915_private *dev_priv = dev->dev_private;
11431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11432 struct intel_plane *intel_plane = to_intel_plane(plane);
Daniel Vettera071fa02014-06-18 23:28:09 +020011433 struct drm_i915_gem_object *obj, *old_obj = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011434 struct drm_rect dest = {
11435 /* integer pixels */
11436 .x1 = crtc_x,
11437 .y1 = crtc_y,
11438 .x2 = crtc_x + crtc_w,
11439 .y2 = crtc_y + crtc_h,
11440 };
11441 struct drm_rect src = {
11442 /* 16.16 fixed point */
11443 .x1 = src_x,
11444 .y1 = src_y,
11445 .x2 = src_x + src_w,
11446 .y2 = src_y + src_h,
11447 };
11448 const struct drm_rect clip = {
11449 /* integer pixels */
11450 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11451 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11452 };
11453 bool visible;
11454 int ret;
11455
11456 ret = drm_plane_helper_check_update(plane, crtc, fb,
11457 &src, &dest, &clip,
11458 DRM_PLANE_HELPER_NO_SCALING,
11459 DRM_PLANE_HELPER_NO_SCALING,
11460 false, true, &visible);
11461
11462 if (ret)
11463 return ret;
11464
Daniel Vettera071fa02014-06-18 23:28:09 +020011465 if (plane->fb)
11466 old_obj = to_intel_framebuffer(plane->fb)->obj;
11467 obj = to_intel_framebuffer(fb)->obj;
11468
Matt Roper465c1202014-05-29 08:06:54 -070011469 /*
11470 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11471 * updating the fb pointer, and returning without touching the
11472 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11473 * turn on the display with all planes setup as desired.
11474 */
11475 if (!crtc->enabled) {
11476 /*
11477 * If we already called setplane while the crtc was disabled,
11478 * we may have an fb pinned; unpin it.
11479 */
11480 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011481 intel_unpin_fb_obj(old_obj);
11482
11483 i915_gem_track_fb(old_obj, obj,
11484 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011485
11486 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011487 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011488 }
11489
11490 intel_crtc_wait_for_pending_flips(crtc);
11491
11492 /*
11493 * If clipping results in a non-visible primary plane, we'll disable
11494 * the primary plane. Note that this is a bit different than what
11495 * happens if userspace explicitly disables the plane by passing fb=0
11496 * because plane->fb still gets set and pinned.
11497 */
11498 if (!visible) {
11499 /*
11500 * Try to pin the new fb first so that we can bail out if we
11501 * fail.
11502 */
11503 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011504 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011505 if (ret)
11506 return ret;
11507 }
11508
Daniel Vettera071fa02014-06-18 23:28:09 +020011509 i915_gem_track_fb(old_obj, obj,
11510 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11511
Matt Roper465c1202014-05-29 08:06:54 -070011512 if (intel_crtc->primary_enabled)
11513 intel_disable_primary_hw_plane(dev_priv,
11514 intel_plane->plane,
11515 intel_plane->pipe);
11516
11517
11518 if (plane->fb != fb)
11519 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011520 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011521
11522 return 0;
11523 }
11524
11525 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11526 if (ret)
11527 return ret;
11528
11529 if (!intel_crtc->primary_enabled)
11530 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11531 intel_crtc->pipe);
11532
11533 return 0;
11534}
11535
Matt Roper3d7d6512014-06-10 08:28:13 -070011536/* Common destruction function for both primary and cursor planes */
11537static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011538{
11539 struct intel_plane *intel_plane = to_intel_plane(plane);
11540 drm_plane_cleanup(plane);
11541 kfree(intel_plane);
11542}
11543
11544static const struct drm_plane_funcs intel_primary_plane_funcs = {
11545 .update_plane = intel_primary_plane_setplane,
11546 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011547 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011548};
11549
11550static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11551 int pipe)
11552{
11553 struct intel_plane *primary;
11554 const uint32_t *intel_primary_formats;
11555 int num_formats;
11556
11557 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11558 if (primary == NULL)
11559 return NULL;
11560
11561 primary->can_scale = false;
11562 primary->max_downscale = 1;
11563 primary->pipe = pipe;
11564 primary->plane = pipe;
11565 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11566 primary->plane = !pipe;
11567
11568 if (INTEL_INFO(dev)->gen <= 3) {
11569 intel_primary_formats = intel_primary_formats_gen2;
11570 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11571 } else {
11572 intel_primary_formats = intel_primary_formats_gen4;
11573 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11574 }
11575
11576 drm_universal_plane_init(dev, &primary->base, 0,
11577 &intel_primary_plane_funcs,
11578 intel_primary_formats, num_formats,
11579 DRM_PLANE_TYPE_PRIMARY);
11580 return &primary->base;
11581}
11582
Matt Roper3d7d6512014-06-10 08:28:13 -070011583static int
11584intel_cursor_plane_disable(struct drm_plane *plane)
11585{
11586 if (!plane->fb)
11587 return 0;
11588
11589 BUG_ON(!plane->crtc);
11590
11591 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11592}
11593
11594static int
11595intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11596 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11597 unsigned int crtc_w, unsigned int crtc_h,
11598 uint32_t src_x, uint32_t src_y,
11599 uint32_t src_w, uint32_t src_h)
11600{
11601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11602 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11603 struct drm_i915_gem_object *obj = intel_fb->obj;
11604 struct drm_rect dest = {
11605 /* integer pixels */
11606 .x1 = crtc_x,
11607 .y1 = crtc_y,
11608 .x2 = crtc_x + crtc_w,
11609 .y2 = crtc_y + crtc_h,
11610 };
11611 struct drm_rect src = {
11612 /* 16.16 fixed point */
11613 .x1 = src_x,
11614 .y1 = src_y,
11615 .x2 = src_x + src_w,
11616 .y2 = src_y + src_h,
11617 };
11618 const struct drm_rect clip = {
11619 /* integer pixels */
11620 .x2 = intel_crtc->config.pipe_src_w,
11621 .y2 = intel_crtc->config.pipe_src_h,
11622 };
11623 bool visible;
11624 int ret;
11625
11626 ret = drm_plane_helper_check_update(plane, crtc, fb,
11627 &src, &dest, &clip,
11628 DRM_PLANE_HELPER_NO_SCALING,
11629 DRM_PLANE_HELPER_NO_SCALING,
11630 true, true, &visible);
11631 if (ret)
11632 return ret;
11633
11634 crtc->cursor_x = crtc_x;
11635 crtc->cursor_y = crtc_y;
11636 if (fb != crtc->cursor->fb) {
11637 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11638 } else {
11639 intel_crtc_update_cursor(crtc, visible);
11640 return 0;
11641 }
11642}
11643static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11644 .update_plane = intel_cursor_plane_update,
11645 .disable_plane = intel_cursor_plane_disable,
11646 .destroy = intel_plane_destroy,
11647};
11648
11649static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11650 int pipe)
11651{
11652 struct intel_plane *cursor;
11653
11654 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11655 if (cursor == NULL)
11656 return NULL;
11657
11658 cursor->can_scale = false;
11659 cursor->max_downscale = 1;
11660 cursor->pipe = pipe;
11661 cursor->plane = pipe;
11662
11663 drm_universal_plane_init(dev, &cursor->base, 0,
11664 &intel_cursor_plane_funcs,
11665 intel_cursor_formats,
11666 ARRAY_SIZE(intel_cursor_formats),
11667 DRM_PLANE_TYPE_CURSOR);
11668 return &cursor->base;
11669}
11670
Hannes Ederb358d0a2008-12-18 21:18:47 +010011671static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011672{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011674 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011675 struct drm_plane *primary = NULL;
11676 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011677 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011678
Daniel Vetter955382f2013-09-19 14:05:45 +020011679 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011680 if (intel_crtc == NULL)
11681 return;
11682
Matt Roper465c1202014-05-29 08:06:54 -070011683 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011684 if (!primary)
11685 goto fail;
11686
11687 cursor = intel_cursor_plane_create(dev, pipe);
11688 if (!cursor)
11689 goto fail;
11690
Matt Roper465c1202014-05-29 08:06:54 -070011691 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011692 cursor, &intel_crtc_funcs);
11693 if (ret)
11694 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011695
11696 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011697 for (i = 0; i < 256; i++) {
11698 intel_crtc->lut_r[i] = i;
11699 intel_crtc->lut_g[i] = i;
11700 intel_crtc->lut_b[i] = i;
11701 }
11702
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011703 /*
11704 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011705 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011706 */
Jesse Barnes80824002009-09-10 15:28:06 -070011707 intel_crtc->pipe = pipe;
11708 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011709 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011710 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011711 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011712 }
11713
Chris Wilson4b0e3332014-05-30 16:35:26 +030011714 intel_crtc->cursor_base = ~0;
11715 intel_crtc->cursor_cntl = ~0;
11716
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011717 init_waitqueue_head(&intel_crtc->vbl_wait);
11718
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011719 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11720 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11721 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11722 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11723
Jesse Barnes79e53942008-11-07 14:24:08 -080011724 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011725
11726 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011727 return;
11728
11729fail:
11730 if (primary)
11731 drm_plane_cleanup(primary);
11732 if (cursor)
11733 drm_plane_cleanup(cursor);
11734 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011735}
11736
Jesse Barnes752aa882013-10-31 18:55:49 +020011737enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11738{
11739 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011740 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011741
Rob Clark51fd3712013-11-19 12:10:12 -050011742 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011743
11744 if (!encoder)
11745 return INVALID_PIPE;
11746
11747 return to_intel_crtc(encoder->crtc)->pipe;
11748}
11749
Carl Worth08d7b3d2009-04-29 14:43:54 -070011750int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011751 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011752{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011753 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011754 struct drm_mode_object *drmmode_obj;
11755 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011756
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011757 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11758 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011759
Daniel Vetterc05422d2009-08-11 16:05:30 +020011760 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11761 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011762
Daniel Vetterc05422d2009-08-11 16:05:30 +020011763 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011764 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011765 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011766 }
11767
Daniel Vetterc05422d2009-08-11 16:05:30 +020011768 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11769 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011770
Daniel Vetterc05422d2009-08-11 16:05:30 +020011771 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011772}
11773
Daniel Vetter66a92782012-07-12 20:08:18 +020011774static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011775{
Daniel Vetter66a92782012-07-12 20:08:18 +020011776 struct drm_device *dev = encoder->base.dev;
11777 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011778 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011779 int entry = 0;
11780
Daniel Vetter66a92782012-07-12 20:08:18 +020011781 list_for_each_entry(source_encoder,
11782 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011783 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011784 index_mask |= (1 << entry);
11785
Jesse Barnes79e53942008-11-07 14:24:08 -080011786 entry++;
11787 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011788
Jesse Barnes79e53942008-11-07 14:24:08 -080011789 return index_mask;
11790}
11791
Chris Wilson4d302442010-12-14 19:21:29 +000011792static bool has_edp_a(struct drm_device *dev)
11793{
11794 struct drm_i915_private *dev_priv = dev->dev_private;
11795
11796 if (!IS_MOBILE(dev))
11797 return false;
11798
11799 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11800 return false;
11801
Damien Lespiaue3589902014-02-07 19:12:50 +000011802 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011803 return false;
11804
11805 return true;
11806}
11807
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011808const char *intel_output_name(int output)
11809{
11810 static const char *names[] = {
11811 [INTEL_OUTPUT_UNUSED] = "Unused",
11812 [INTEL_OUTPUT_ANALOG] = "Analog",
11813 [INTEL_OUTPUT_DVO] = "DVO",
11814 [INTEL_OUTPUT_SDVO] = "SDVO",
11815 [INTEL_OUTPUT_LVDS] = "LVDS",
11816 [INTEL_OUTPUT_TVOUT] = "TV",
11817 [INTEL_OUTPUT_HDMI] = "HDMI",
11818 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11819 [INTEL_OUTPUT_EDP] = "eDP",
11820 [INTEL_OUTPUT_DSI] = "DSI",
11821 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11822 };
11823
11824 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11825 return "Invalid";
11826
11827 return names[output];
11828}
11829
Jesse Barnes84b4e042014-06-25 08:24:29 -070011830static bool intel_crt_present(struct drm_device *dev)
11831{
11832 struct drm_i915_private *dev_priv = dev->dev_private;
11833
11834 if (IS_ULT(dev))
11835 return false;
11836
11837 if (IS_CHERRYVIEW(dev))
11838 return false;
11839
11840 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11841 return false;
11842
11843 return true;
11844}
11845
Jesse Barnes79e53942008-11-07 14:24:08 -080011846static void intel_setup_outputs(struct drm_device *dev)
11847{
Eric Anholt725e30a2009-01-22 13:01:02 -080011848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011849 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011850 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011851
Daniel Vetterc9093352013-06-06 22:22:47 +020011852 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011853
Jesse Barnes84b4e042014-06-25 08:24:29 -070011854 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011855 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011856
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011857 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011858 int found;
11859
11860 /* Haswell uses DDI functions to detect digital outputs */
11861 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11862 /* DDI A only supports eDP */
11863 if (found)
11864 intel_ddi_init(dev, PORT_A);
11865
11866 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11867 * register */
11868 found = I915_READ(SFUSE_STRAP);
11869
11870 if (found & SFUSE_STRAP_DDIB_DETECTED)
11871 intel_ddi_init(dev, PORT_B);
11872 if (found & SFUSE_STRAP_DDIC_DETECTED)
11873 intel_ddi_init(dev, PORT_C);
11874 if (found & SFUSE_STRAP_DDID_DETECTED)
11875 intel_ddi_init(dev, PORT_D);
11876 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011877 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011878 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011879
11880 if (has_edp_a(dev))
11881 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011882
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011883 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011884 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011885 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011886 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011887 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011888 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011889 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011890 }
11891
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011892 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011893 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011894
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011895 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011896 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011897
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011898 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011899 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011900
Daniel Vetter270b3042012-10-27 15:52:05 +020011901 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011902 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011903 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011904 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11905 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11906 PORT_B);
11907 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11908 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11909 }
11910
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011911 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11912 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11913 PORT_C);
11914 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011915 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011916 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011917
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011918 if (IS_CHERRYVIEW(dev)) {
11919 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11920 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11921 PORT_D);
11922 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11923 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11924 }
11925 }
11926
Jani Nikula3cfca972013-08-27 15:12:26 +030011927 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011928 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011929 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011930
Paulo Zanonie2debe92013-02-18 19:00:27 -030011931 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011932 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011933 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011934 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11935 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011936 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011937 }
Ma Ling27185ae2009-08-24 13:50:23 +080011938
Imre Deake7281ea2013-05-08 13:14:08 +030011939 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011940 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011941 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011942
11943 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011944
Paulo Zanonie2debe92013-02-18 19:00:27 -030011945 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011946 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011947 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011948 }
Ma Ling27185ae2009-08-24 13:50:23 +080011949
Paulo Zanonie2debe92013-02-18 19:00:27 -030011950 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011951
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011952 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11953 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011954 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011955 }
Imre Deake7281ea2013-05-08 13:14:08 +030011956 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011957 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011958 }
Ma Ling27185ae2009-08-24 13:50:23 +080011959
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011960 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011961 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011962 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011963 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011964 intel_dvo_init(dev);
11965
Zhenyu Wang103a1962009-11-27 11:44:36 +080011966 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011967 intel_tv_init(dev);
11968
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011969 intel_edp_psr_init(dev);
11970
Chris Wilson4ef69c72010-09-09 15:14:28 +010011971 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11972 encoder->base.possible_crtcs = encoder->crtc_mask;
11973 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011974 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011975 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011976
Paulo Zanonidde86e22012-12-01 12:04:25 -020011977 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011978
11979 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011980}
11981
11982static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11983{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011984 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011985 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011986
Daniel Vetteref2d6332014-02-10 18:00:38 +010011987 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011988 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011989 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011990 drm_gem_object_unreference(&intel_fb->obj->base);
11991 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011992 kfree(intel_fb);
11993}
11994
11995static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011996 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011997 unsigned int *handle)
11998{
11999 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012000 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012001
Chris Wilson05394f32010-11-08 19:18:58 +000012002 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012003}
12004
12005static const struct drm_framebuffer_funcs intel_fb_funcs = {
12006 .destroy = intel_user_framebuffer_destroy,
12007 .create_handle = intel_user_framebuffer_create_handle,
12008};
12009
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012010static int intel_framebuffer_init(struct drm_device *dev,
12011 struct intel_framebuffer *intel_fb,
12012 struct drm_mode_fb_cmd2 *mode_cmd,
12013 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012014{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012015 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012016 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012017 int ret;
12018
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012019 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12020
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012021 if (obj->tiling_mode == I915_TILING_Y) {
12022 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012023 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012024 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012025
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012026 if (mode_cmd->pitches[0] & 63) {
12027 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12028 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012029 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012030 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012031
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012032 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12033 pitch_limit = 32*1024;
12034 } else if (INTEL_INFO(dev)->gen >= 4) {
12035 if (obj->tiling_mode)
12036 pitch_limit = 16*1024;
12037 else
12038 pitch_limit = 32*1024;
12039 } else if (INTEL_INFO(dev)->gen >= 3) {
12040 if (obj->tiling_mode)
12041 pitch_limit = 8*1024;
12042 else
12043 pitch_limit = 16*1024;
12044 } else
12045 /* XXX DSPC is limited to 4k tiled */
12046 pitch_limit = 8*1024;
12047
12048 if (mode_cmd->pitches[0] > pitch_limit) {
12049 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12050 obj->tiling_mode ? "tiled" : "linear",
12051 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012052 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012053 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012054
12055 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012056 mode_cmd->pitches[0] != obj->stride) {
12057 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12058 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012059 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012060 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012061
Ville Syrjälä57779d02012-10-31 17:50:14 +020012062 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012063 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012064 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012065 case DRM_FORMAT_RGB565:
12066 case DRM_FORMAT_XRGB8888:
12067 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012068 break;
12069 case DRM_FORMAT_XRGB1555:
12070 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012071 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012072 DRM_DEBUG("unsupported pixel format: %s\n",
12073 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012074 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012075 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012076 break;
12077 case DRM_FORMAT_XBGR8888:
12078 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012079 case DRM_FORMAT_XRGB2101010:
12080 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012081 case DRM_FORMAT_XBGR2101010:
12082 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012083 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012084 DRM_DEBUG("unsupported pixel format: %s\n",
12085 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012086 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012087 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012088 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012089 case DRM_FORMAT_YUYV:
12090 case DRM_FORMAT_UYVY:
12091 case DRM_FORMAT_YVYU:
12092 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012093 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012094 DRM_DEBUG("unsupported pixel format: %s\n",
12095 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012096 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012097 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012098 break;
12099 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012100 DRM_DEBUG("unsupported pixel format: %s\n",
12101 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012102 return -EINVAL;
12103 }
12104
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012105 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12106 if (mode_cmd->offsets[0] != 0)
12107 return -EINVAL;
12108
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012109 aligned_height = intel_align_height(dev, mode_cmd->height,
12110 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012111 /* FIXME drm helper for size checks (especially planar formats)? */
12112 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12113 return -EINVAL;
12114
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012115 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12116 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012117 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012118
Jesse Barnes79e53942008-11-07 14:24:08 -080012119 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12120 if (ret) {
12121 DRM_ERROR("framebuffer init failed %d\n", ret);
12122 return ret;
12123 }
12124
Jesse Barnes79e53942008-11-07 14:24:08 -080012125 return 0;
12126}
12127
Jesse Barnes79e53942008-11-07 14:24:08 -080012128static struct drm_framebuffer *
12129intel_user_framebuffer_create(struct drm_device *dev,
12130 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012131 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012132{
Chris Wilson05394f32010-11-08 19:18:58 +000012133 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012134
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012135 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12136 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012137 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012138 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012139
Chris Wilsond2dff872011-04-19 08:36:26 +010012140 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012141}
12142
Daniel Vetter4520f532013-10-09 09:18:51 +020012143#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012144static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012145{
12146}
12147#endif
12148
Jesse Barnes79e53942008-11-07 14:24:08 -080012149static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012150 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012151 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012152};
12153
Jesse Barnese70236a2009-09-21 10:42:27 -070012154/* Set up chip specific display functions */
12155static void intel_init_display(struct drm_device *dev)
12156{
12157 struct drm_i915_private *dev_priv = dev->dev_private;
12158
Daniel Vetteree9300b2013-06-03 22:40:22 +020012159 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12160 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012161 else if (IS_CHERRYVIEW(dev))
12162 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012163 else if (IS_VALLEYVIEW(dev))
12164 dev_priv->display.find_dpll = vlv_find_best_dpll;
12165 else if (IS_PINEVIEW(dev))
12166 dev_priv->display.find_dpll = pnv_find_best_dpll;
12167 else
12168 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12169
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012170 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012171 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012172 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012173 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012174 dev_priv->display.crtc_enable = haswell_crtc_enable;
12175 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012176 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012177 dev_priv->display.update_primary_plane =
12178 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012179 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012180 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012181 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012182 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012183 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12184 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012185 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012186 dev_priv->display.update_primary_plane =
12187 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012188 } else if (IS_VALLEYVIEW(dev)) {
12189 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012190 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012191 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12192 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12193 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12194 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012195 dev_priv->display.update_primary_plane =
12196 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012197 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012198 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012199 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012200 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012201 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12202 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012203 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012204 dev_priv->display.update_primary_plane =
12205 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012206 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012207
Jesse Barnese70236a2009-09-21 10:42:27 -070012208 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012209 if (IS_VALLEYVIEW(dev))
12210 dev_priv->display.get_display_clock_speed =
12211 valleyview_get_display_clock_speed;
12212 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012213 dev_priv->display.get_display_clock_speed =
12214 i945_get_display_clock_speed;
12215 else if (IS_I915G(dev))
12216 dev_priv->display.get_display_clock_speed =
12217 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012218 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012219 dev_priv->display.get_display_clock_speed =
12220 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012221 else if (IS_PINEVIEW(dev))
12222 dev_priv->display.get_display_clock_speed =
12223 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012224 else if (IS_I915GM(dev))
12225 dev_priv->display.get_display_clock_speed =
12226 i915gm_get_display_clock_speed;
12227 else if (IS_I865G(dev))
12228 dev_priv->display.get_display_clock_speed =
12229 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012230 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012231 dev_priv->display.get_display_clock_speed =
12232 i855_get_display_clock_speed;
12233 else /* 852, 830 */
12234 dev_priv->display.get_display_clock_speed =
12235 i830_get_display_clock_speed;
12236
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012237 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012238 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012239 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012240 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012241 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012242 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012243 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012244 dev_priv->display.modeset_global_resources =
12245 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012246 } else if (IS_IVYBRIDGE(dev)) {
12247 /* FIXME: detect B0+ stepping and use auto training */
12248 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012249 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012250 dev_priv->display.modeset_global_resources =
12251 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012252 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012253 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012254 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012255 dev_priv->display.modeset_global_resources =
12256 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012257 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012258 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012259 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012260 } else if (IS_VALLEYVIEW(dev)) {
12261 dev_priv->display.modeset_global_resources =
12262 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012263 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012264 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012265
12266 /* Default just returns -ENODEV to indicate unsupported */
12267 dev_priv->display.queue_flip = intel_default_queue_flip;
12268
12269 switch (INTEL_INFO(dev)->gen) {
12270 case 2:
12271 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12272 break;
12273
12274 case 3:
12275 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12276 break;
12277
12278 case 4:
12279 case 5:
12280 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12281 break;
12282
12283 case 6:
12284 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12285 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012286 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012287 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012288 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12289 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012290 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012291
12292 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012293}
12294
Jesse Barnesb690e962010-07-19 13:53:12 -070012295/*
12296 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12297 * resume, or other times. This quirk makes sure that's the case for
12298 * affected systems.
12299 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012300static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012301{
12302 struct drm_i915_private *dev_priv = dev->dev_private;
12303
12304 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012305 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012306}
12307
Keith Packard435793d2011-07-12 14:56:22 -070012308/*
12309 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12310 */
12311static void quirk_ssc_force_disable(struct drm_device *dev)
12312{
12313 struct drm_i915_private *dev_priv = dev->dev_private;
12314 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012315 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012316}
12317
Carsten Emde4dca20e2012-03-15 15:56:26 +010012318/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012319 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12320 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012321 */
12322static void quirk_invert_brightness(struct drm_device *dev)
12323{
12324 struct drm_i915_private *dev_priv = dev->dev_private;
12325 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012326 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012327}
12328
12329struct intel_quirk {
12330 int device;
12331 int subsystem_vendor;
12332 int subsystem_device;
12333 void (*hook)(struct drm_device *dev);
12334};
12335
Egbert Eich5f85f172012-10-14 15:46:38 +020012336/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12337struct intel_dmi_quirk {
12338 void (*hook)(struct drm_device *dev);
12339 const struct dmi_system_id (*dmi_id_list)[];
12340};
12341
12342static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12343{
12344 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12345 return 1;
12346}
12347
12348static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12349 {
12350 .dmi_id_list = &(const struct dmi_system_id[]) {
12351 {
12352 .callback = intel_dmi_reverse_brightness,
12353 .ident = "NCR Corporation",
12354 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12355 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12356 },
12357 },
12358 { } /* terminating entry */
12359 },
12360 .hook = quirk_invert_brightness,
12361 },
12362};
12363
Ben Widawskyc43b5632012-04-16 14:07:40 -070012364static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012365 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012366 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012367
Jesse Barnesb690e962010-07-19 13:53:12 -070012368 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12369 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12370
Jesse Barnesb690e962010-07-19 13:53:12 -070012371 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12372 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12373
Keith Packard435793d2011-07-12 14:56:22 -070012374 /* Lenovo U160 cannot use SSC on LVDS */
12375 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012376
12377 /* Sony Vaio Y cannot use SSC on LVDS */
12378 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012379
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012380 /* Acer Aspire 5734Z must invert backlight brightness */
12381 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12382
12383 /* Acer/eMachines G725 */
12384 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12385
12386 /* Acer/eMachines e725 */
12387 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12388
12389 /* Acer/Packard Bell NCL20 */
12390 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12391
12392 /* Acer Aspire 4736Z */
12393 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012394
12395 /* Acer Aspire 5336 */
12396 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012397};
12398
12399static void intel_init_quirks(struct drm_device *dev)
12400{
12401 struct pci_dev *d = dev->pdev;
12402 int i;
12403
12404 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12405 struct intel_quirk *q = &intel_quirks[i];
12406
12407 if (d->device == q->device &&
12408 (d->subsystem_vendor == q->subsystem_vendor ||
12409 q->subsystem_vendor == PCI_ANY_ID) &&
12410 (d->subsystem_device == q->subsystem_device ||
12411 q->subsystem_device == PCI_ANY_ID))
12412 q->hook(dev);
12413 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012414 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12415 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12416 intel_dmi_quirks[i].hook(dev);
12417 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012418}
12419
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012420/* Disable the VGA plane that we never use */
12421static void i915_disable_vga(struct drm_device *dev)
12422{
12423 struct drm_i915_private *dev_priv = dev->dev_private;
12424 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012425 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012426
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012427 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012428 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012429 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012430 sr1 = inb(VGA_SR_DATA);
12431 outb(sr1 | 1<<5, VGA_SR_DATA);
12432 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12433 udelay(300);
12434
12435 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12436 POSTING_READ(vga_reg);
12437}
12438
Daniel Vetterf8175862012-04-10 15:50:11 +020012439void intel_modeset_init_hw(struct drm_device *dev)
12440{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012441 intel_prepare_ddi(dev);
12442
Daniel Vetterf8175862012-04-10 15:50:11 +020012443 intel_init_clock_gating(dev);
12444
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012445 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012446
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012447 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012448}
12449
Imre Deak7d708ee2013-04-17 14:04:50 +030012450void intel_modeset_suspend_hw(struct drm_device *dev)
12451{
12452 intel_suspend_hw(dev);
12453}
12454
Jesse Barnes79e53942008-11-07 14:24:08 -080012455void intel_modeset_init(struct drm_device *dev)
12456{
Jesse Barnes652c3932009-08-17 13:31:43 -070012457 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012458 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012459 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012460 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012461
12462 drm_mode_config_init(dev);
12463
12464 dev->mode_config.min_width = 0;
12465 dev->mode_config.min_height = 0;
12466
Dave Airlie019d96c2011-09-29 16:20:42 +010012467 dev->mode_config.preferred_depth = 24;
12468 dev->mode_config.prefer_shadow = 1;
12469
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012470 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012471
Jesse Barnesb690e962010-07-19 13:53:12 -070012472 intel_init_quirks(dev);
12473
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012474 intel_init_pm(dev);
12475
Ben Widawskye3c74752013-04-05 13:12:39 -070012476 if (INTEL_INFO(dev)->num_pipes == 0)
12477 return;
12478
Jesse Barnese70236a2009-09-21 10:42:27 -070012479 intel_init_display(dev);
12480
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012481 if (IS_GEN2(dev)) {
12482 dev->mode_config.max_width = 2048;
12483 dev->mode_config.max_height = 2048;
12484 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012485 dev->mode_config.max_width = 4096;
12486 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012487 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012488 dev->mode_config.max_width = 8192;
12489 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012490 }
Damien Lespiau068be562014-03-28 14:17:49 +000012491
12492 if (IS_GEN2(dev)) {
12493 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12494 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12495 } else {
12496 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12497 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12498 }
12499
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012500 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012501
Zhao Yakui28c97732009-10-09 11:39:41 +080012502 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012503 INTEL_INFO(dev)->num_pipes,
12504 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012505
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012506 for_each_pipe(pipe) {
12507 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012508 for_each_sprite(pipe, sprite) {
12509 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012510 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012511 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012512 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012513 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012514 }
12515
Jesse Barnesf42bb702013-12-16 16:34:23 -080012516 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012517 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012518
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012519 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012520 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012521
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012522 /* Just disable it once at startup */
12523 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012524 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012525
12526 /* Just in case the BIOS is doing something questionable. */
12527 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012528
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012529 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012530 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012531 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012532
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012533 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012534 if (!crtc->active)
12535 continue;
12536
Jesse Barnes46f297f2014-03-07 08:57:48 -080012537 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012538 * Note that reserving the BIOS fb up front prevents us
12539 * from stuffing other stolen allocations like the ring
12540 * on top. This prevents some ugliness at boot time, and
12541 * can even allow for smooth boot transitions if the BIOS
12542 * fb is large enough for the active pipe configuration.
12543 */
12544 if (dev_priv->display.get_plane_config) {
12545 dev_priv->display.get_plane_config(crtc,
12546 &crtc->plane_config);
12547 /*
12548 * If the fb is shared between multiple heads, we'll
12549 * just get the first one.
12550 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012551 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012552 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012553 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012554}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012555
Daniel Vetter7fad7982012-07-04 17:51:47 +020012556static void intel_enable_pipe_a(struct drm_device *dev)
12557{
12558 struct intel_connector *connector;
12559 struct drm_connector *crt = NULL;
12560 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012561 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012562
12563 /* We can't just switch on the pipe A, we need to set things up with a
12564 * proper mode and output configuration. As a gross hack, enable pipe A
12565 * by enabling the load detect pipe once. */
12566 list_for_each_entry(connector,
12567 &dev->mode_config.connector_list,
12568 base.head) {
12569 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12570 crt = &connector->base;
12571 break;
12572 }
12573 }
12574
12575 if (!crt)
12576 return;
12577
Rob Clark51fd3712013-11-19 12:10:12 -050012578 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12579 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012580
12581
12582}
12583
Daniel Vetterfa555832012-10-10 23:14:00 +020012584static bool
12585intel_check_plane_mapping(struct intel_crtc *crtc)
12586{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012587 struct drm_device *dev = crtc->base.dev;
12588 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012589 u32 reg, val;
12590
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012591 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012592 return true;
12593
12594 reg = DSPCNTR(!crtc->plane);
12595 val = I915_READ(reg);
12596
12597 if ((val & DISPLAY_PLANE_ENABLE) &&
12598 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12599 return false;
12600
12601 return true;
12602}
12603
Daniel Vetter24929352012-07-02 20:28:59 +020012604static void intel_sanitize_crtc(struct intel_crtc *crtc)
12605{
12606 struct drm_device *dev = crtc->base.dev;
12607 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012608 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012609
Daniel Vetter24929352012-07-02 20:28:59 +020012610 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012611 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012612 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12613
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012614 /* restore vblank interrupts to correct state */
12615 if (crtc->active)
12616 drm_vblank_on(dev, crtc->pipe);
12617 else
12618 drm_vblank_off(dev, crtc->pipe);
12619
Daniel Vetter24929352012-07-02 20:28:59 +020012620 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012621 * disable the crtc (and hence change the state) if it is wrong. Note
12622 * that gen4+ has a fixed plane -> pipe mapping. */
12623 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012624 struct intel_connector *connector;
12625 bool plane;
12626
Daniel Vetter24929352012-07-02 20:28:59 +020012627 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12628 crtc->base.base.id);
12629
12630 /* Pipe has the wrong plane attached and the plane is active.
12631 * Temporarily change the plane mapping and disable everything
12632 * ... */
12633 plane = crtc->plane;
12634 crtc->plane = !plane;
12635 dev_priv->display.crtc_disable(&crtc->base);
12636 crtc->plane = plane;
12637
12638 /* ... and break all links. */
12639 list_for_each_entry(connector, &dev->mode_config.connector_list,
12640 base.head) {
12641 if (connector->encoder->base.crtc != &crtc->base)
12642 continue;
12643
Egbert Eich7f1950f2014-04-25 10:56:22 +020012644 connector->base.dpms = DRM_MODE_DPMS_OFF;
12645 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012646 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012647 /* multiple connectors may have the same encoder:
12648 * handle them and break crtc link separately */
12649 list_for_each_entry(connector, &dev->mode_config.connector_list,
12650 base.head)
12651 if (connector->encoder->base.crtc == &crtc->base) {
12652 connector->encoder->base.crtc = NULL;
12653 connector->encoder->connectors_active = false;
12654 }
Daniel Vetter24929352012-07-02 20:28:59 +020012655
12656 WARN_ON(crtc->active);
12657 crtc->base.enabled = false;
12658 }
Daniel Vetter24929352012-07-02 20:28:59 +020012659
Daniel Vetter7fad7982012-07-04 17:51:47 +020012660 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12661 crtc->pipe == PIPE_A && !crtc->active) {
12662 /* BIOS forgot to enable pipe A, this mostly happens after
12663 * resume. Force-enable the pipe to fix this, the update_dpms
12664 * call below we restore the pipe to the right state, but leave
12665 * the required bits on. */
12666 intel_enable_pipe_a(dev);
12667 }
12668
Daniel Vetter24929352012-07-02 20:28:59 +020012669 /* Adjust the state of the output pipe according to whether we
12670 * have active connectors/encoders. */
12671 intel_crtc_update_dpms(&crtc->base);
12672
12673 if (crtc->active != crtc->base.enabled) {
12674 struct intel_encoder *encoder;
12675
12676 /* This can happen either due to bugs in the get_hw_state
12677 * functions or because the pipe is force-enabled due to the
12678 * pipe A quirk. */
12679 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12680 crtc->base.base.id,
12681 crtc->base.enabled ? "enabled" : "disabled",
12682 crtc->active ? "enabled" : "disabled");
12683
12684 crtc->base.enabled = crtc->active;
12685
12686 /* Because we only establish the connector -> encoder ->
12687 * crtc links if something is active, this means the
12688 * crtc is now deactivated. Break the links. connector
12689 * -> encoder links are only establish when things are
12690 * actually up, hence no need to break them. */
12691 WARN_ON(crtc->active);
12692
12693 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12694 WARN_ON(encoder->connectors_active);
12695 encoder->base.crtc = NULL;
12696 }
12697 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012698
12699 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012700 /*
12701 * We start out with underrun reporting disabled to avoid races.
12702 * For correct bookkeeping mark this on active crtcs.
12703 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012704 * Also on gmch platforms we dont have any hardware bits to
12705 * disable the underrun reporting. Which means we need to start
12706 * out with underrun reporting disabled also on inactive pipes,
12707 * since otherwise we'll complain about the garbage we read when
12708 * e.g. coming up after runtime pm.
12709 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012710 * No protection against concurrent access is required - at
12711 * worst a fifo underrun happens which also sets this to false.
12712 */
12713 crtc->cpu_fifo_underrun_disabled = true;
12714 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012715
12716 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012717 }
Daniel Vetter24929352012-07-02 20:28:59 +020012718}
12719
12720static void intel_sanitize_encoder(struct intel_encoder *encoder)
12721{
12722 struct intel_connector *connector;
12723 struct drm_device *dev = encoder->base.dev;
12724
12725 /* We need to check both for a crtc link (meaning that the
12726 * encoder is active and trying to read from a pipe) and the
12727 * pipe itself being active. */
12728 bool has_active_crtc = encoder->base.crtc &&
12729 to_intel_crtc(encoder->base.crtc)->active;
12730
12731 if (encoder->connectors_active && !has_active_crtc) {
12732 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12733 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012734 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012735
12736 /* Connector is active, but has no active pipe. This is
12737 * fallout from our resume register restoring. Disable
12738 * the encoder manually again. */
12739 if (encoder->base.crtc) {
12740 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12741 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012742 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012743 encoder->disable(encoder);
12744 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012745 encoder->base.crtc = NULL;
12746 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012747
12748 /* Inconsistent output/port/pipe state happens presumably due to
12749 * a bug in one of the get_hw_state functions. Or someplace else
12750 * in our code, like the register restore mess on resume. Clamp
12751 * things to off as a safer default. */
12752 list_for_each_entry(connector,
12753 &dev->mode_config.connector_list,
12754 base.head) {
12755 if (connector->encoder != encoder)
12756 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012757 connector->base.dpms = DRM_MODE_DPMS_OFF;
12758 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012759 }
12760 }
12761 /* Enabled encoders without active connectors will be fixed in
12762 * the crtc fixup. */
12763}
12764
Imre Deak04098752014-02-18 00:02:16 +020012765void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012766{
12767 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012768 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012769
Imre Deak04098752014-02-18 00:02:16 +020012770 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12771 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12772 i915_disable_vga(dev);
12773 }
12774}
12775
12776void i915_redisable_vga(struct drm_device *dev)
12777{
12778 struct drm_i915_private *dev_priv = dev->dev_private;
12779
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012780 /* This function can be called both from intel_modeset_setup_hw_state or
12781 * at a very early point in our resume sequence, where the power well
12782 * structures are not yet restored. Since this function is at a very
12783 * paranoid "someone might have enabled VGA while we were not looking"
12784 * level, just check if the power well is enabled instead of trying to
12785 * follow the "don't touch the power well if we don't need it" policy
12786 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012787 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012788 return;
12789
Imre Deak04098752014-02-18 00:02:16 +020012790 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012791}
12792
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012793static bool primary_get_hw_state(struct intel_crtc *crtc)
12794{
12795 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12796
12797 if (!crtc->active)
12798 return false;
12799
12800 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12801}
12802
Daniel Vetter30e984d2013-06-05 13:34:17 +020012803static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012804{
12805 struct drm_i915_private *dev_priv = dev->dev_private;
12806 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012807 struct intel_crtc *crtc;
12808 struct intel_encoder *encoder;
12809 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012810 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012811
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012812 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012813 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012814
Daniel Vetter99535992014-04-13 12:00:33 +020012815 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012817 crtc->active = dev_priv->display.get_pipe_config(crtc,
12818 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012819
12820 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012821 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012822
12823 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12824 crtc->base.base.id,
12825 crtc->active ? "enabled" : "disabled");
12826 }
12827
Daniel Vetter53589012013-06-05 13:34:16 +020012828 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012829 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012830 intel_ddi_setup_hw_pll_state(dev);
12831
Daniel Vetter53589012013-06-05 13:34:16 +020012832 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12833 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12834
12835 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12836 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012837 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012838 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12839 pll->active++;
12840 }
12841 pll->refcount = pll->active;
12842
Daniel Vetter35c95372013-07-17 06:55:04 +020012843 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12844 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012845 }
12846
Daniel Vetter24929352012-07-02 20:28:59 +020012847 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12848 base.head) {
12849 pipe = 0;
12850
12851 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012852 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12853 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012854 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012855 } else {
12856 encoder->base.crtc = NULL;
12857 }
12858
12859 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012860 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012861 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012862 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012863 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012864 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012865 }
12866
12867 list_for_each_entry(connector, &dev->mode_config.connector_list,
12868 base.head) {
12869 if (connector->get_hw_state(connector)) {
12870 connector->base.dpms = DRM_MODE_DPMS_ON;
12871 connector->encoder->connectors_active = true;
12872 connector->base.encoder = &connector->encoder->base;
12873 } else {
12874 connector->base.dpms = DRM_MODE_DPMS_OFF;
12875 connector->base.encoder = NULL;
12876 }
12877 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12878 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012879 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012880 connector->base.encoder ? "enabled" : "disabled");
12881 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012882}
12883
12884/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12885 * and i915 state tracking structures. */
12886void intel_modeset_setup_hw_state(struct drm_device *dev,
12887 bool force_restore)
12888{
12889 struct drm_i915_private *dev_priv = dev->dev_private;
12890 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012891 struct intel_crtc *crtc;
12892 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012893 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012894
12895 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012896
Jesse Barnesbabea612013-06-26 18:57:38 +030012897 /*
12898 * Now that we have the config, copy it to each CRTC struct
12899 * Note that this could go away if we move to using crtc_config
12900 * checking everywhere.
12901 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012902 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012903 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012904 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012905 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12906 crtc->base.base.id);
12907 drm_mode_debug_printmodeline(&crtc->base.mode);
12908 }
12909 }
12910
Daniel Vetter24929352012-07-02 20:28:59 +020012911 /* HW state is read out, now we need to sanitize this mess. */
12912 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12913 base.head) {
12914 intel_sanitize_encoder(encoder);
12915 }
12916
12917 for_each_pipe(pipe) {
12918 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12919 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012920 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012921 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012922
Daniel Vetter35c95372013-07-17 06:55:04 +020012923 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12924 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12925
12926 if (!pll->on || pll->active)
12927 continue;
12928
12929 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12930
12931 pll->disable(dev_priv, pll);
12932 pll->on = false;
12933 }
12934
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012935 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012936 ilk_wm_get_hw_state(dev);
12937
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012938 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012939 i915_redisable_vga(dev);
12940
Daniel Vetterf30da182013-04-11 20:22:50 +020012941 /*
12942 * We need to use raw interfaces for restoring state to avoid
12943 * checking (bogus) intermediate states.
12944 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012945 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012946 struct drm_crtc *crtc =
12947 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012948
12949 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012950 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012951 }
12952 } else {
12953 intel_modeset_update_staged_output_state(dev);
12954 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012955
12956 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012957}
12958
12959void intel_modeset_gem_init(struct drm_device *dev)
12960{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012961 struct drm_crtc *c;
12962 struct intel_framebuffer *fb;
12963
Imre Deakae484342014-03-31 15:10:44 +030012964 mutex_lock(&dev->struct_mutex);
12965 intel_init_gt_powersave(dev);
12966 mutex_unlock(&dev->struct_mutex);
12967
Chris Wilson1833b132012-05-09 11:56:28 +010012968 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012969
12970 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012971
12972 /*
12973 * Make sure any fbs we allocated at startup are properly
12974 * pinned & fenced. When we do the allocation it's too early
12975 * for this.
12976 */
12977 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012978 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012979 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012980 continue;
12981
Dave Airlie66e514c2014-04-03 07:51:54 +100012982 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012983 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12984 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12985 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012986 drm_framebuffer_unreference(c->primary->fb);
12987 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012988 }
12989 }
12990 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012991}
12992
Imre Deak4932e2c2014-02-11 17:12:48 +020012993void intel_connector_unregister(struct intel_connector *intel_connector)
12994{
12995 struct drm_connector *connector = &intel_connector->base;
12996
12997 intel_panel_destroy_backlight(connector);
12998 drm_sysfs_connector_remove(connector);
12999}
13000
Jesse Barnes79e53942008-11-07 14:24:08 -080013001void intel_modeset_cleanup(struct drm_device *dev)
13002{
Jesse Barnes652c3932009-08-17 13:31:43 -070013003 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013004 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013005
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013006 /*
13007 * Interrupts and polling as the first thing to avoid creating havoc.
13008 * Too much stuff here (turning of rps, connectors, ...) would
13009 * experience fancy races otherwise.
13010 */
13011 drm_irq_uninstall(dev);
13012 cancel_work_sync(&dev_priv->hotplug_work);
13013 /*
13014 * Due to the hpd irq storm handling the hotplug work can re-arm the
13015 * poll handlers. Hence disable polling after hpd handling is shut down.
13016 */
Keith Packardf87ea762010-10-03 19:36:26 -070013017 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013018
Jesse Barnes652c3932009-08-17 13:31:43 -070013019 mutex_lock(&dev->struct_mutex);
13020
Jesse Barnes723bfd72010-10-07 16:01:13 -070013021 intel_unregister_dsm_handler();
13022
Chris Wilson973d04f2011-07-08 12:22:37 +010013023 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013024
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013025 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013026
Daniel Vetter930ebb42012-06-29 23:32:16 +020013027 ironlake_teardown_rc6(dev);
13028
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013029 mutex_unlock(&dev->struct_mutex);
13030
Chris Wilson1630fe72011-07-08 12:22:42 +010013031 /* flush any delayed tasks or pending work */
13032 flush_scheduled_work();
13033
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013034 /* destroy the backlight and sysfs files before encoders/connectors */
13035 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013036 struct intel_connector *intel_connector;
13037
13038 intel_connector = to_intel_connector(connector);
13039 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013040 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013041
Jesse Barnes79e53942008-11-07 14:24:08 -080013042 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013043
13044 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013045
13046 mutex_lock(&dev->struct_mutex);
13047 intel_cleanup_gt_powersave(dev);
13048 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013049}
13050
Dave Airlie28d52042009-09-21 14:33:58 +100013051/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013052 * Return which encoder is currently attached for connector.
13053 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013054struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013055{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013056 return &intel_attached_encoder(connector)->base;
13057}
Jesse Barnes79e53942008-11-07 14:24:08 -080013058
Chris Wilsondf0e9242010-09-09 16:20:55 +010013059void intel_connector_attach_encoder(struct intel_connector *connector,
13060 struct intel_encoder *encoder)
13061{
13062 connector->encoder = encoder;
13063 drm_mode_connector_attach_encoder(&connector->base,
13064 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013065}
Dave Airlie28d52042009-09-21 14:33:58 +100013066
13067/*
13068 * set vga decode state - true == enable VGA decode
13069 */
13070int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13071{
13072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013073 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013074 u16 gmch_ctrl;
13075
Chris Wilson75fa0412014-02-07 18:37:02 -020013076 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13077 DRM_ERROR("failed to read control word\n");
13078 return -EIO;
13079 }
13080
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013081 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13082 return 0;
13083
Dave Airlie28d52042009-09-21 14:33:58 +100013084 if (state)
13085 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13086 else
13087 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013088
13089 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13090 DRM_ERROR("failed to write control word\n");
13091 return -EIO;
13092 }
13093
Dave Airlie28d52042009-09-21 14:33:58 +100013094 return 0;
13095}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013096
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013097struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013098
13099 u32 power_well_driver;
13100
Chris Wilson63b66e52013-08-08 15:12:06 +020013101 int num_transcoders;
13102
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013103 struct intel_cursor_error_state {
13104 u32 control;
13105 u32 position;
13106 u32 base;
13107 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013108 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013109
13110 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013111 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013112 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013113 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013114 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013115
13116 struct intel_plane_error_state {
13117 u32 control;
13118 u32 stride;
13119 u32 size;
13120 u32 pos;
13121 u32 addr;
13122 u32 surface;
13123 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013124 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013125
13126 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013127 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013128 enum transcoder cpu_transcoder;
13129
13130 u32 conf;
13131
13132 u32 htotal;
13133 u32 hblank;
13134 u32 hsync;
13135 u32 vtotal;
13136 u32 vblank;
13137 u32 vsync;
13138 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013139};
13140
13141struct intel_display_error_state *
13142intel_display_capture_error_state(struct drm_device *dev)
13143{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013144 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013145 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013146 int transcoders[] = {
13147 TRANSCODER_A,
13148 TRANSCODER_B,
13149 TRANSCODER_C,
13150 TRANSCODER_EDP,
13151 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013152 int i;
13153
Chris Wilson63b66e52013-08-08 15:12:06 +020013154 if (INTEL_INFO(dev)->num_pipes == 0)
13155 return NULL;
13156
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013157 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013158 if (error == NULL)
13159 return NULL;
13160
Imre Deak190be112013-11-25 17:15:31 +020013161 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013162 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13163
Damien Lespiau52331302012-08-15 19:23:25 +010013164 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013165 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013166 intel_display_power_enabled_unlocked(dev_priv,
13167 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013168 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013169 continue;
13170
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013171 error->cursor[i].control = I915_READ(CURCNTR(i));
13172 error->cursor[i].position = I915_READ(CURPOS(i));
13173 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013174
13175 error->plane[i].control = I915_READ(DSPCNTR(i));
13176 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013177 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013178 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013179 error->plane[i].pos = I915_READ(DSPPOS(i));
13180 }
Paulo Zanonica291362013-03-06 20:03:14 -030013181 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13182 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013183 if (INTEL_INFO(dev)->gen >= 4) {
13184 error->plane[i].surface = I915_READ(DSPSURF(i));
13185 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13186 }
13187
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013188 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013189
13190 if (!HAS_PCH_SPLIT(dev))
13191 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013192 }
13193
13194 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13195 if (HAS_DDI(dev_priv->dev))
13196 error->num_transcoders++; /* Account for eDP. */
13197
13198 for (i = 0; i < error->num_transcoders; i++) {
13199 enum transcoder cpu_transcoder = transcoders[i];
13200
Imre Deakddf9c532013-11-27 22:02:02 +020013201 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013202 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013203 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013204 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013205 continue;
13206
Chris Wilson63b66e52013-08-08 15:12:06 +020013207 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13208
13209 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13210 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13211 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13212 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13213 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13214 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13215 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013216 }
13217
13218 return error;
13219}
13220
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013221#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13222
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013223void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013224intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013225 struct drm_device *dev,
13226 struct intel_display_error_state *error)
13227{
13228 int i;
13229
Chris Wilson63b66e52013-08-08 15:12:06 +020013230 if (!error)
13231 return;
13232
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013233 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013234 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013235 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013236 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013237 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013238 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013239 err_printf(m, " Power: %s\n",
13240 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013241 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030013242 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013243
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013244 err_printf(m, "Plane [%d]:\n", i);
13245 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13246 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013247 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013248 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13249 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013250 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013251 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013252 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013253 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013254 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13255 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013256 }
13257
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013258 err_printf(m, "Cursor [%d]:\n", i);
13259 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13260 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13261 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013262 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013263
13264 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013265 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013266 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013267 err_printf(m, " Power: %s\n",
13268 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013269 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13270 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13271 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13272 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13273 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13274 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13275 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13276 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013277}