blob: 5d8645ee32945c1366d207675fddf95c4276fd56 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Daniel Vetterd2acd212012-10-20 20:57:43 +0200135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
Jani Nikula79e50a42015-08-26 10:58:20 +0300145/* hrawclock is 1/4 the FSB frequency */
146int intel_hrawclk(struct drm_device *dev)
147{
148 struct drm_i915_private *dev_priv = dev->dev_private;
149 uint32_t clkcfg;
150
151 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
152 if (IS_VALLEYVIEW(dev))
153 return 200;
154
155 clkcfg = I915_READ(CLKCFG);
156 switch (clkcfg & CLKCFG_FSB_MASK) {
157 case CLKCFG_FSB_400:
158 return 100;
159 case CLKCFG_FSB_533:
160 return 133;
161 case CLKCFG_FSB_667:
162 return 166;
163 case CLKCFG_FSB_800:
164 return 200;
165 case CLKCFG_FSB_1067:
166 return 266;
167 case CLKCFG_FSB_1333:
168 return 333;
169 /* these two are just a guess; one of them might be right */
170 case CLKCFG_FSB_1600:
171 case CLKCFG_FSB_1600_ALT:
172 return 400;
173 default:
174 return 133;
175 }
176}
177
Chris Wilson021357a2010-09-07 20:54:59 +0100178static inline u32 /* units of 100MHz */
179intel_fdi_link_freq(struct drm_device *dev)
180{
Chris Wilson8b99e682010-10-13 09:59:17 +0100181 if (IS_GEN5(dev)) {
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
184 } else
185 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100186}
187
Daniel Vetter5d536e22013-07-06 12:52:06 +0200188static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200190 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200191 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .m = { .min = 96, .max = 140 },
193 .m1 = { .min = 18, .max = 26 },
194 .m2 = { .min = 6, .max = 16 },
195 .p = { .min = 4, .max = 128 },
196 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 165000,
198 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
Daniel Vetter5d536e22013-07-06 12:52:06 +0200201static const intel_limit_t intel_limits_i8xx_dvo = {
202 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200203 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200204 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200205 .m = { .min = 96, .max = 140 },
206 .m1 = { .min = 18, .max = 26 },
207 .m2 = { .min = 6, .max = 16 },
208 .p = { .min = 4, .max = 128 },
209 .p1 = { .min = 2, .max = 33 },
210 .p2 = { .dot_limit = 165000,
211 .p2_slow = 4, .p2_fast = 4 },
212};
213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200216 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200217 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .m = { .min = 96, .max = 140 },
219 .m1 = { .min = 18, .max = 26 },
220 .m2 = { .min = 6, .max = 16 },
221 .p = { .min = 4, .max = 128 },
222 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .p2 = { .dot_limit = 165000,
224 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
Eric Anholt273e27c2011-03-30 13:01:10 -0700226
Keith Packarde4b36692009-06-05 19:22:17 -0700227static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400228 .dot = { .min = 20000, .max = 400000 },
229 .vco = { .min = 1400000, .max = 2800000 },
230 .n = { .min = 1, .max = 6 },
231 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100232 .m1 = { .min = 8, .max = 18 },
233 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700236 .p2 = { .dot_limit = 200000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .dot = { .min = 20000, .max = 400000 },
242 .vco = { .min = 1400000, .max = 2800000 },
243 .n = { .min = 1, .max = 6 },
244 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100245 .m1 = { .min = 8, .max = 18 },
246 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .p = { .min = 7, .max = 98 },
248 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 .p2 = { .dot_limit = 112000,
250 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Eric Anholt273e27c2011-03-30 13:01:10 -0700253
Keith Packarde4b36692009-06-05 19:22:17 -0700254static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 25000, .max = 270000 },
256 .vco = { .min = 1750000, .max = 3500000},
257 .n = { .min = 1, .max = 4 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 10, .max = 30 },
262 .p1 = { .min = 1, .max = 3},
263 .p2 = { .dot_limit = 270000,
264 .p2_slow = 10,
265 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
269static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 22000, .max = 400000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 16, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8},
278 .p2 = { .dot_limit = 165000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
282static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 20000, .max = 115000 },
284 .vco = { .min = 1750000, .max = 3500000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 104, .max = 138 },
287 .m1 = { .min = 17, .max = 23 },
288 .m2 = { .min = 5, .max = 11 },
289 .p = { .min = 28, .max = 112 },
290 .p1 = { .min = 2, .max = 8 },
291 .p2 = { .dot_limit = 0,
292 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800293 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
296static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 80000, .max = 224000 },
298 .vco = { .min = 1750000, .max = 3500000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 104, .max = 138 },
301 .m1 = { .min = 17, .max = 23 },
302 .m2 = { .min = 5, .max = 11 },
303 .p = { .min = 14, .max = 42 },
304 .p1 = { .min = 2, .max = 6 },
305 .p2 = { .dot_limit = 0,
306 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800307 },
Keith Packarde4b36692009-06-05 19:22:17 -0700308};
309
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500310static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 .dot = { .min = 20000, .max = 400000},
312 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700313 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400314 .n = { .min = 3, .max = 6 },
315 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400317 .m1 = { .min = 0, .max = 0 },
318 .m2 = { .min = 0, .max = 254 },
319 .p = { .min = 5, .max = 80 },
320 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .p2 = { .dot_limit = 200000,
322 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500325static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000 },
327 .vco = { .min = 1700000, .max = 3500000 },
328 .n = { .min = 3, .max = 6 },
329 .m = { .min = 2, .max = 256 },
330 .m1 = { .min = 0, .max = 0 },
331 .m2 = { .min = 0, .max = 254 },
332 .p = { .min = 7, .max = 112 },
333 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 112000,
335 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700336};
337
Eric Anholt273e27c2011-03-30 13:01:10 -0700338/* Ironlake / Sandybridge
339 *
340 * We calculate clock using (register_value + 2) for N/M1/M2, so here
341 * the range value for them is (actual_value - 2).
342 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 5 },
347 .m = { .min = 79, .max = 127 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8 },
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 118 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367};
368
369static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .dot = { .min = 25000, .max = 350000 },
371 .vco = { .min = 1760000, .max = 3510000 },
372 .n = { .min = 1, .max = 3 },
373 .m = { .min = 79, .max = 127 },
374 .m1 = { .min = 12, .max = 22 },
375 .m2 = { .min = 5, .max = 9 },
376 .p = { .min = 14, .max = 56 },
377 .p1 = { .min = 2, .max = 8 },
378 .p2 = { .dot_limit = 225000,
379 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380};
381
Eric Anholt273e27c2011-03-30 13:01:10 -0700382/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 2 },
387 .m = { .min = 79, .max = 126 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394};
395
396static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 126 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400404 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800407};
408
Ville Syrjälädc730512013-09-24 21:26:30 +0300409static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300410 /*
411 * These are the data rate limits (measured in fast clocks)
412 * since those are the strictest limits we have. The fast
413 * clock and actual rate limits are more relaxed, so checking
414 * them would make no difference.
415 */
416 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200417 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700418 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419 .m1 = { .min = 2, .max = 3 },
420 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300421 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300422 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700423};
424
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300425static const intel_limit_t intel_limits_chv = {
426 /*
427 * These are the data rate limits (measured in fast clocks)
428 * since those are the strictest limits we have. The fast
429 * clock and actual rate limits are more relaxed, so checking
430 * them would make no difference.
431 */
432 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200433 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 .n = { .min = 1, .max = 1 },
435 .m1 = { .min = 2, .max = 2 },
436 .m2 = { .min = 24 << 22, .max = 175 << 22 },
437 .p1 = { .min = 2, .max = 4 },
438 .p2 = { .p2_slow = 1, .p2_fast = 14 },
439};
440
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200441static const intel_limit_t intel_limits_bxt = {
442 /* FIXME: find real dot limits */
443 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530444 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200445 .n = { .min = 1, .max = 1 },
446 .m1 = { .min = 2, .max = 2 },
447 /* FIXME: find real m2 limits */
448 .m2 = { .min = 2 << 22, .max = 255 << 22 },
449 .p1 = { .min = 2, .max = 4 },
450 .p2 = { .p2_slow = 1, .p2_fast = 20 },
451};
452
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200453static bool
454needs_modeset(struct drm_crtc_state *state)
455{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200456 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200457}
458
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300459/**
460 * Returns whether any output on the specified pipe is of the specified type
461 */
Damien Lespiau40935612014-10-29 11:16:59 +0000462bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300463{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300464 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300465 struct intel_encoder *encoder;
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300468 if (encoder->type == type)
469 return true;
470
471 return false;
472}
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474/**
475 * Returns whether any output on the specified pipe will have the specified
476 * type after a staged modeset is complete, i.e., the same as
477 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
478 * encoder->crtc.
479 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
481 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300484 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200486 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200487 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200488
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300489 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200490 if (connector_state->crtc != crtc_state->base.crtc)
491 continue;
492
493 num_connectors++;
494
495 encoder = to_intel_encoder(connector_state->best_encoder);
496 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200497 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200498 }
499
500 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200501
502 return false;
503}
504
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200505static const intel_limit_t *
506intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800507{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800509 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000513 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800514 limit = &intel_limits_ironlake_dual_lvds_100m;
515 else
516 limit = &intel_limits_ironlake_dual_lvds;
517 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000518 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519 limit = &intel_limits_ironlake_single_lvds_100m;
520 else
521 limit = &intel_limits_ironlake_single_lvds;
522 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200523 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525
526 return limit;
527}
528
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static const intel_limit_t *
530intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800533 const intel_limit_t *limit;
534
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100536 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700537 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800538 else
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
541 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700542 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700544 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800545 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700546 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800547
548 return limit;
549}
550
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static const intel_limit_t *
552intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 const intel_limit_t *limit;
556
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200557 if (IS_BROXTON(dev))
558 limit = &intel_limits_bxt;
559 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800561 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200562 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800566 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300568 } else if (IS_CHERRYVIEW(dev)) {
569 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700570 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300571 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100572 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100574 limit = &intel_limits_i9xx_lvds;
575 else
576 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700579 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700581 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200582 else
583 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 }
585 return limit;
586}
587
Imre Deakdccbea32015-06-22 23:35:51 +0300588/*
589 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
590 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
591 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
592 * The helpers' return value is the rate of the clock that is fed to the
593 * display engine's pipe which can be the above fast dot clock rate or a
594 * divided-down version of it.
595 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500596/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300597static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
Shaohua Li21778322009-02-23 15:19:16 +0800599 clock->m = clock->m2 + 2;
600 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200601 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300602 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300603 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
604 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300605
606 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800607}
608
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200609static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
610{
611 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
612}
613
Imre Deakdccbea32015-06-22 23:35:51 +0300614static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800615{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200616 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200618 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624}
625
Imre Deakdccbea32015-06-22 23:35:51 +0300626static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300632 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300634
635 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300636}
637
Imre Deakdccbea32015-06-22 23:35:51 +0300638int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300639{
640 clock->m = clock->m1 * clock->m2;
641 clock->p = clock->p1 * clock->p2;
642 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300643 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300644 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
645 clock->n << 22);
646 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300647
648 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300649}
650
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800651#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800652/**
653 * Returns whether the given set of divisors are valid for a given refclk with
654 * the given connectors.
655 */
656
Chris Wilson1b894b52010-12-14 20:04:54 +0000657static bool intel_PLL_is_valid(struct drm_device *dev,
658 const intel_limit_t *limit,
659 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800660{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300661 if (clock->n < limit->n.min || limit->n.max < clock->n)
662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300669
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200670 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300671 if (clock->m1 <= clock->m2)
672 INTELPllInvalid("m1 <= m2\n");
673
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200674 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300675 if (clock->p < limit->p.min || limit->p.max < clock->p)
676 INTELPllInvalid("p out of range\n");
677 if (clock->m < limit->m.min || limit->m.max < clock->m)
678 INTELPllInvalid("m out of range\n");
679 }
680
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400682 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
684 * connector, etc., rather than just a single range.
685 */
686 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
689 return true;
690}
691
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300692static int
693i9xx_select_p2_div(const intel_limit_t *limit,
694 const struct intel_crtc_state *crtc_state,
695 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800696{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200699 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100701 * For LVDS just rely on its current settings for dual-channel.
702 * We haven't figured out how to reliably set up different
703 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100705 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300706 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 } else {
710 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300711 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300713 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300715}
716
717static bool
718i9xx_find_best_dpll(const intel_limit_t *limit,
719 struct intel_crtc_state *crtc_state,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
722{
723 struct drm_device *dev = crtc_state->base.crtc->dev;
724 intel_clock_t clock;
725 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300729 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
730
Zhao Yakui42158662009-11-20 11:24:18 +0800731 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
732 clock.m1++) {
733 for (clock.m2 = limit->m2.min;
734 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200735 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800736 break;
737 for (clock.n = limit->n.min;
738 clock.n <= limit->n.max; clock.n++) {
739 for (clock.p1 = limit->p1.min;
740 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 int this_err;
742
Imre Deakdccbea32015-06-22 23:35:51 +0300743 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000744 if (!intel_PLL_is_valid(dev, limit,
745 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800747 if (match_clock &&
748 clock.p != match_clock->p)
749 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
751 this_err = abs(clock.dot - target);
752 if (this_err < err) {
753 *best_clock = clock;
754 err = this_err;
755 }
756 }
757 }
758 }
759 }
760
761 return (err != target);
762}
763
Ma Lingd4906092009-03-18 20:13:27 +0800764static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200765pnv_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200769{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200771 intel_clock_t clock;
772 int err = target;
773
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200774 memset(best_clock, 0, sizeof(*best_clock));
775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200782 for (clock.n = limit->n.min;
783 clock.n <= limit->n.max; clock.n++) {
784 for (clock.p1 = limit->p1.min;
785 clock.p1 <= limit->p1.max; clock.p1++) {
786 int this_err;
787
Imre Deakdccbea32015-06-22 23:35:51 +0300788 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
791 continue;
792 if (match_clock &&
793 clock.p != match_clock->p)
794 continue;
795
796 this_err = abs(clock.dot - target);
797 if (this_err < err) {
798 *best_clock = clock;
799 err = this_err;
800 }
801 }
802 }
803 }
804 }
805
806 return (err != target);
807}
808
Ma Lingd4906092009-03-18 20:13:27 +0800809static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200810g4x_find_best_dpll(const intel_limit_t *limit,
811 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200812 int target, int refclk, intel_clock_t *match_clock,
813 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800814{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300815 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800816 intel_clock_t clock;
817 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300818 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400819 /* approximately equals target * 0.00585 */
820 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800821
822 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823
824 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
825
Ma Lingd4906092009-03-18 20:13:27 +0800826 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200827 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800828 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200829 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800830 for (clock.m1 = limit->m1.max;
831 clock.m1 >= limit->m1.min; clock.m1--) {
832 for (clock.m2 = limit->m2.max;
833 clock.m2 >= limit->m2.min; clock.m2--) {
834 for (clock.p1 = limit->p1.max;
835 clock.p1 >= limit->p1.min; clock.p1--) {
836 int this_err;
837
Imre Deakdccbea32015-06-22 23:35:51 +0300838 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000839 if (!intel_PLL_is_valid(dev, limit,
840 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800841 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000842
843 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800844 if (this_err < err_most) {
845 *best_clock = clock;
846 err_most = this_err;
847 max_n = clock.n;
848 found = true;
849 }
850 }
851 }
852 }
853 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800854 return found;
855}
Ma Lingd4906092009-03-18 20:13:27 +0800856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857/*
858 * Check if the calculated PLL configuration is more optimal compared to the
859 * best configuration and error found so far. Return the calculated error.
860 */
861static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
862 const intel_clock_t *calculated_clock,
863 const intel_clock_t *best_clock,
864 unsigned int best_error_ppm,
865 unsigned int *error_ppm)
866{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200867 /*
868 * For CHV ignore the error and consider only the P value.
869 * Prefer a bigger P value based on HW requirements.
870 */
871 if (IS_CHERRYVIEW(dev)) {
872 *error_ppm = 0;
873
874 return calculated_clock->p > best_clock->p;
875 }
876
Imre Deak24be4e42015-03-17 11:40:04 +0200877 if (WARN_ON_ONCE(!target_freq))
878 return false;
879
Imre Deakd5dd62b2015-03-17 11:40:03 +0200880 *error_ppm = div_u64(1000000ULL *
881 abs(target_freq - calculated_clock->dot),
882 target_freq);
883 /*
884 * Prefer a better P value over a better (smaller) error if the error
885 * is small. Ensure this preference for future configurations too by
886 * setting the error to 0.
887 */
888 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
889 *error_ppm = 0;
890
891 return true;
892 }
893
894 return *error_ppm + 10 < best_error_ppm;
895}
896
Zhenyu Wang2c072452009-06-05 15:38:42 +0800897static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200898vlv_find_best_dpll(const intel_limit_t *limit,
899 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200900 int target, int refclk, intel_clock_t *match_clock,
901 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200903 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300904 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300905 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300907 /* min update 19.2 MHz */
908 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300909 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 target *= 5; /* fast clock */
912
913 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
915 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300916 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300917 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300918 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300919 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300920 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300922 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200923 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300924
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300925 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
926 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300927
Imre Deakdccbea32015-06-22 23:35:51 +0300928 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300929
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300930 if (!intel_PLL_is_valid(dev, limit,
931 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300932 continue;
933
Imre Deakd5dd62b2015-03-17 11:40:03 +0200934 if (!vlv_PLL_is_optimal(dev, target,
935 &clock,
936 best_clock,
937 bestppm, &ppm))
938 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300939
Imre Deakd5dd62b2015-03-17 11:40:03 +0200940 *best_clock = clock;
941 bestppm = ppm;
942 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700943 }
944 }
945 }
946 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700947
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300948 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952chv_find_best_dpll(const intel_limit_t *limit,
953 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954 int target, int refclk, intel_clock_t *match_clock,
955 intel_clock_t *best_clock)
956{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200957 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300958 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200959 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 intel_clock_t clock;
961 uint64_t m2;
962 int found = false;
963
964 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200965 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300966
967 /*
968 * Based on hardware doc, the n always set to 1, and m1 always
969 * set to 2. If requires to support 200Mhz refclk, we need to
970 * revisit this because n may not 1 anymore.
971 */
972 clock.n = 1, clock.m1 = 2;
973 target *= 5; /* fast clock */
974
975 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
976 for (clock.p2 = limit->p2.p2_fast;
977 clock.p2 >= limit->p2.p2_slow;
978 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200979 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980
981 clock.p = clock.p1 * clock.p2;
982
983 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
984 clock.n) << 22, refclk * clock.m1);
985
986 if (m2 > INT_MAX/clock.m1)
987 continue;
988
989 clock.m2 = m2;
990
Imre Deakdccbea32015-06-22 23:35:51 +0300991 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992
993 if (!intel_PLL_is_valid(dev, limit, &clock))
994 continue;
995
Imre Deak9ca3ba02015-03-17 11:40:05 +0200996 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
997 best_error_ppm, &error_ppm))
998 continue;
999
1000 *best_clock = clock;
1001 best_error_ppm = error_ppm;
1002 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 }
1004 }
1005
1006 return found;
1007}
1008
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1010 intel_clock_t *best_clock)
1011{
1012 int refclk = i9xx_get_refclk(crtc_state, 0);
1013
1014 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1015 target_clock, refclk, NULL, best_clock);
1016}
1017
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018bool intel_crtc_active(struct drm_crtc *crtc)
1019{
1020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1021
1022 /* Be paranoid as we can arrive here with only partial
1023 * state retrieved from the hardware during setup.
1024 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001025 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * as Haswell has gained clock readout/fastboot support.
1027 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001028 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001029 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001030 *
1031 * FIXME: The intel_crtc->active here should be switched to
1032 * crtc->state->active once we have proper CRTC states wired up
1033 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001035 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001036 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001037}
1038
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1040 enum pipe pipe)
1041{
1042 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001045 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001046}
1047
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1049{
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 u32 reg = PIPEDSL(pipe);
1052 u32 line1, line2;
1053 u32 line_mask;
1054
1055 if (IS_GEN2(dev))
1056 line_mask = DSL_LINEMASK_GEN2;
1057 else
1058 line_mask = DSL_LINEMASK_GEN3;
1059
1060 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001061 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001062 line2 = I915_READ(reg) & line_mask;
1063
1064 return line1 == line2;
1065}
1066
Keith Packardab7ad7f2010-10-03 00:33:06 -07001067/*
1068 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001069 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 *
1071 * After disabling a pipe, we can't wait for vblank in the usual way,
1072 * spinning on the vblank interrupt status bit, since we won't actually
1073 * see an interrupt when the pipe is disabled.
1074 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001075 * On Gen4 and above:
1076 * wait for the pipe register state bit to turn off
1077 *
1078 * Otherwise:
1079 * wait for the display line value to settle (it usually
1080 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001081 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001083static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001084{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001085 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001087 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001088 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001091 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001092
Keith Packardab7ad7f2010-10-03 00:33:06 -07001093 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001094 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1095 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001096 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001098 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001100 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104static const char *state_string(bool enabled)
1105{
1106 return enabled ? "on" : "off";
1107}
1108
1109/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001110void assert_pll(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112{
1113 int reg;
1114 u32 val;
1115 bool cur_state;
1116
1117 reg = DPLL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001120 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 "PLL state assertion failure (expected %s, current %s)\n",
1122 state_string(state), state_string(cur_state));
1123}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124
Jani Nikula23538ef2013-08-27 15:12:22 +03001125/* XXX: the dsi pll is shared between MIPI DSI ports */
1126static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1127{
1128 u32 val;
1129 bool cur_state;
1130
Ville Syrjäläa5805162015-05-26 20:42:30 +03001131 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001132 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001133 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001134
1135 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001136 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 "DSI PLL state assertion failure (expected %s, current %s)\n",
1138 state_string(state), state_string(cur_state));
1139}
1140#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1141#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001144intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
Daniel Vettere2b78262013-06-07 23:10:03 +02001146 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001148 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001149 return NULL;
1150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001152}
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001155void assert_shared_dpll(struct drm_i915_private *dev_priv,
1156 struct intel_shared_dpll *pll,
1157 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001160 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001161
Chris Wilson92b27b02012-05-20 18:10:50 +01001162 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001163 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001164 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001165
Daniel Vetter53589012013-06-05 13:34:16 +02001166 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001168 "%s assertion failure (expected %s, current %s)\n",
1169 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001170}
Jesse Barnes040484a2011-01-03 12:14:26 -08001171
1172static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1173 enum pipe pipe, bool state)
1174{
1175 int reg;
1176 u32 val;
1177 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1179 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001181 if (HAS_DDI(dev_priv->dev)) {
1182 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001184 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001185 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001186 } else {
1187 reg = FDI_TX_CTL(pipe);
1188 val = I915_READ(reg);
1189 cur_state = !!(val & FDI_TX_ENABLE);
1190 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 "FDI TX state assertion failure (expected %s, current %s)\n",
1193 state_string(state), state_string(cur_state));
1194}
1195#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1196#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1197
1198static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 int reg;
1202 u32 val;
1203 bool cur_state;
1204
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001205 reg = FDI_RX_CTL(pipe);
1206 val = I915_READ(reg);
1207 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI RX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1213#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1214
1215static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe)
1217{
1218 int reg;
1219 u32 val;
1220
1221 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001222 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001223 return;
1224
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001225 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001227 return;
1228
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 reg = FDI_TX_CTL(pipe);
1230 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001231 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001232}
1233
Daniel Vetter55607e82013-06-16 21:42:39 +02001234void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236{
1237 int reg;
1238 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001239 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001240
1241 reg = FDI_RX_CTL(pipe);
1242 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001243 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001245 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1246 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001247}
1248
Daniel Vetterb680c372014-09-19 18:27:27 +02001249void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001252 struct drm_device *dev = dev_priv->dev;
1253 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 u32 val;
1255 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001256 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 if (WARN_ON(HAS_DDI(dev)))
1259 return;
1260
1261 if (HAS_PCH_SPLIT(dev)) {
1262 u32 port_sel;
1263
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1266
1267 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1268 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1269 panel_pipe = PIPE_B;
1270 /* XXX: else fix for eDP */
1271 } else if (IS_VALLEYVIEW(dev)) {
1272 /* presumably write lock depends on pipe, not port select */
1273 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1274 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275 } else {
1276 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1278 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001279 }
1280
1281 val = I915_READ(pp_reg);
1282 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001283 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 locked = false;
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289}
1290
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291static void assert_cursor(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
1293{
1294 struct drm_device *dev = dev_priv->dev;
1295 bool cur_state;
1296
Paulo Zanonid9d82082014-02-27 16:30:56 -03001297 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001298 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001299 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001300 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001301
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1304 pipe_name(pipe), state_string(state), state_string(cur_state));
1305}
1306#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1307#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1308
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001309void assert_pipe(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311{
1312 int reg;
1313 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001314 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001315 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1316 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001318 /* if we need the pipe quirk it must be always on */
1319 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1320 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001321 state = true;
1322
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001323 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001324 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001325 cur_state = false;
1326 } else {
1327 reg = PIPECONF(cpu_transcoder);
1328 val = I915_READ(reg);
1329 cur_state = !!(val & PIPECONF_ENABLE);
1330 }
1331
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001333 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335}
1336
Chris Wilson931872f2012-01-16 23:01:13 +00001337static void assert_plane(struct drm_i915_private *dev_priv,
1338 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339{
1340 int reg;
1341 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001342 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343
1344 reg = DSPCNTR(plane);
1345 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001346 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001348 "plane %c assertion failure (expected %s, current %s)\n",
1349 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350}
1351
Chris Wilson931872f2012-01-16 23:01:13 +00001352#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1353#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1354
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
1357{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001358 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001359 int reg, i;
1360 u32 val;
1361 int cur_pipe;
1362
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 /* Primary planes are fixed to pipes on gen4+ */
1364 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001365 reg = DSPCNTR(pipe);
1366 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001368 "plane %c assertion failure, should be disabled but not\n",
1369 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001370 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001371 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001372
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001374 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375 reg = DSPCNTR(i);
1376 val = I915_READ(reg);
1377 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1378 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1381 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382 }
1383}
1384
Jesse Barnes19332d72013-03-28 09:55:38 -07001385static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001388 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001389 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001390 u32 val;
1391
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001392 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001393 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001394 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001396 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1397 sprite, pipe_name(pipe));
1398 }
1399 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001400 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001402 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001404 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001405 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001406 }
1407 } else if (INTEL_INFO(dev)->gen >= 7) {
1408 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001409 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001410 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001411 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 plane_name(pipe), pipe_name(pipe));
1413 } else if (INTEL_INFO(dev)->gen >= 5) {
1414 reg = DVSCNTR(pipe);
1415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1418 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001419 }
1420}
1421
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001422static void assert_vblank_disabled(struct drm_crtc *crtc)
1423{
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001425 drm_crtc_vblank_put(crtc);
1426}
1427
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001428static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001429{
1430 u32 val;
1431 bool enabled;
1432
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001434
Jesse Barnes92f25842011-01-04 15:09:34 -08001435 val = I915_READ(PCH_DREF_CONTROL);
1436 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1437 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001439}
1440
Daniel Vetterab9412b2013-05-03 11:49:46 +02001441static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001443{
1444 int reg;
1445 u32 val;
1446 bool enabled;
1447
Daniel Vetterab9412b2013-05-03 11:49:46 +02001448 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001449 val = I915_READ(reg);
1450 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001452 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1453 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001454}
1455
Keith Packard4e634382011-08-06 10:39:45 -07001456static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001458{
1459 if ((val & DP_PORT_EN) == 0)
1460 return false;
1461
1462 if (HAS_PCH_CPT(dev_priv->dev)) {
1463 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1464 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1465 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1466 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001467 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1468 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1469 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001470 } else {
1471 if ((val & DP_PIPE_MASK) != (pipe << 30))
1472 return false;
1473 }
1474 return true;
1475}
1476
Keith Packard1519b992011-08-06 10:35:34 -07001477static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, u32 val)
1479{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001480 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001481 return false;
1482
1483 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001484 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1488 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001489 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001490 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001491 return false;
1492 }
1493 return true;
1494}
1495
1496static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
1499 if ((val & LVDS_PORT_EN) == 0)
1500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
1503 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1504 return false;
1505 } else {
1506 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1507 return false;
1508 }
1509 return true;
1510}
1511
1512static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1513 enum pipe pipe, u32 val)
1514{
1515 if ((val & ADPA_DAC_ENABLE) == 0)
1516 return false;
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
Jesse Barnes291906f2011-02-02 12:28:03 -08001527static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001528 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001529{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001530 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001531 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001532 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001533 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001534
Rob Clarke2c719b2014-12-15 13:56:32 -05001535 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001536 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001537 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001538}
1539
1540static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1541 enum pipe pipe, int reg)
1542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001545 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe)
1555{
1556 int reg;
1557 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001558
Keith Packardf0575e92011-07-25 22:12:43 -07001559 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1560 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1561 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001562
1563 reg = PCH_ADPA;
1564 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001566 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001567 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001568
1569 reg = PCH_LVDS;
1570 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001571 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001573 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
Paulo Zanonie2debe92013-02-18 19:00:27 -03001575 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1576 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1577 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001578}
1579
Ville Syrjäläd288f652014-10-28 13:20:22 +02001580static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001581 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582{
Daniel Vetter426115c2013-07-11 22:13:42 +02001583 struct drm_device *dev = crtc->base.dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001586 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001587
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001589
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001591 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1592
1593 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001594 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
1598 POSTING_READ(reg);
1599 udelay(150);
1600
1601 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1602 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1603
Ville Syrjäläd288f652014-10-28 13:20:22 +02001604 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
1607 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 POSTING_READ(reg);
1610 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612 POSTING_READ(reg);
1613 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615 POSTING_READ(reg);
1616 udelay(150); /* wait for warmup */
1617}
1618
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001620 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001621{
1622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int pipe = crtc->pipe;
1625 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 u32 tmp;
1627
1628 assert_pipe_disabled(dev_priv, crtc->pipe);
1629
1630 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Enable back the 10bit clock to display controller */
1635 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1636 tmp |= DPIO_DCLKP_EN;
1637 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1638
Ville Syrjälä54433e92015-05-26 20:42:31 +03001639 mutex_unlock(&dev_priv->sb_lock);
1640
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641 /*
1642 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1643 */
1644 udelay(1);
1645
1646 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001648
1649 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001650 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 DRM_ERROR("PLL %d failed to lock\n", pipe);
1652
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001653 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001654 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001655 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656}
1657
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001658static int intel_num_dvo_pipes(struct drm_device *dev)
1659{
1660 struct intel_crtc *crtc;
1661 int count = 0;
1662
1663 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001664 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001665 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666
1667 return count;
1668}
1669
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001671{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 struct drm_device *dev = crtc->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001675 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001676
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001677 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001678
1679 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001680 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001681
1682 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 if (IS_MOBILE(dev) && !IS_I830(dev))
1684 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 /* Enable DVO 2x clock on both PLLs if necessary */
1687 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1688 /*
1689 * It appears to be important that we don't enable this
1690 * for the current pipe before otherwise configuring the
1691 * PLL. No idea how this should be handled if multiple
1692 * DVO outputs are enabled simultaneosly.
1693 */
1694 dpll |= DPLL_DVO_2X_MODE;
1695 I915_WRITE(DPLL(!crtc->pipe),
1696 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1697 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698
1699 /* Wait for the clocks to stabilize. */
1700 POSTING_READ(reg);
1701 udelay(150);
1702
1703 if (INTEL_INFO(dev)->gen >= 4) {
1704 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001705 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706 } else {
1707 /* The pixel multiplier can only be updated once the
1708 * DPLL is enabled and the clocks are stable.
1709 *
1710 * So write it again.
1711 */
1712 I915_WRITE(reg, dpll);
1713 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720 POSTING_READ(reg);
1721 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 POSTING_READ(reg);
1724 udelay(150); /* wait for warmup */
1725}
1726
1727/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001728 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 * @dev_priv: i915 private structure
1730 * @pipe: pipe PLL to disable
1731 *
1732 * Disable the PLL for @pipe, making sure the pipe is off first.
1733 *
1734 * Note! This is for pre-ILK only.
1735 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001736static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 struct drm_device *dev = crtc->base.dev;
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 enum pipe pipe = crtc->pipe;
1741
1742 /* Disable DVO 2x clock on both PLLs if necessary */
1743 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001744 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001745 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001746 I915_WRITE(DPLL(PIPE_B),
1747 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1748 I915_WRITE(DPLL(PIPE_A),
1749 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1750 }
1751
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001752 /* Don't disable pipe or pipe PLLs if needed */
1753 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1754 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 return;
1756
1757 /* Make sure the pipe isn't still relying on us */
1758 assert_pipe_disabled(dev_priv, pipe);
1759
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762}
1763
Jesse Barnesf6071162013-10-01 10:41:38 -07001764static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1765{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001766 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001767
1768 /* Make sure the pipe isn't still relying on us */
1769 assert_pipe_disabled(dev_priv, pipe);
1770
Imre Deake5cbfbf2014-01-09 17:08:16 +02001771 /*
1772 * Leave integrated clock source and reference clock enabled for pipe B.
1773 * The latter is needed for VGA hotplug / manual detection.
1774 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001775 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001776 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001777 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780
1781}
1782
1783static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1784{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001786 u32 val;
1787
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001790
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001791 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001792 val = DPLL_SSC_REF_CLK_CHV |
1793 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001794 if (pipe != PIPE_A)
1795 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1796 I915_WRITE(DPLL(pipe), val);
1797 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001798
Ville Syrjäläa5805162015-05-26 20:42:30 +03001799 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001800
1801 /* Disable 10bit clock to display controller */
1802 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1803 val &= ~DPIO_DCLKP_EN;
1804 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1805
Ville Syrjäläa5805162015-05-26 20:42:30 +03001806 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001807}
1808
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001810 struct intel_digital_port *dport,
1811 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812{
1813 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001815
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001816 switch (dport->port) {
1817 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001820 break;
1821 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001823 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001824 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001825 break;
1826 case PORT_D:
1827 port_mask = DPLL_PORTD_READY_MASK;
1828 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829 break;
1830 default:
1831 BUG();
1832 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001833
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001834 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1835 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1836 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001837}
1838
Daniel Vetterb14b1052014-04-24 23:55:13 +02001839static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1840{
1841 struct drm_device *dev = crtc->base.dev;
1842 struct drm_i915_private *dev_priv = dev->dev_private;
1843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1844
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001845 if (WARN_ON(pll == NULL))
1846 return;
1847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001848 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001849 if (pll->active == 0) {
1850 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1851 WARN_ON(pll->on);
1852 assert_shared_dpll_disabled(dev_priv, pll);
1853
1854 pll->mode_set(dev_priv, pll);
1855 }
1856}
1857
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001858/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001859 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001860 * @dev_priv: i915 private structure
1861 * @pipe: pipe PLL to enable
1862 *
1863 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1864 * drives the transcoder clock.
1865 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001866static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001867{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001868 struct drm_device *dev = crtc->base.dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001871
Daniel Vetter87a875b2013-06-05 13:34:19 +02001872 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001873 return;
1874
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001875 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001876 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Damien Lespiau74dd6922014-07-29 18:06:17 +01001878 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001879 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001880 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001881
Daniel Vettercdbd2312013-06-05 13:34:03 +02001882 if (pll->active++) {
1883 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001884 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001885 return;
1886 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001887 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001888
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001889 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001892 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001893 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001894}
1895
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001896static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001897{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001898 struct drm_device *dev = crtc->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001901
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001903 if (INTEL_INFO(dev)->gen < 5)
1904 return;
1905
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001906 if (pll == NULL)
1907 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001909 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001910 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Daniel Vetter46edb022013-06-05 13:34:12 +02001912 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1913 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001915
Chris Wilson48da64a2012-05-13 20:16:12 +01001916 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001917 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
1919 }
1920
Daniel Vettere9d69442013-06-05 13:34:15 +02001921 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001922 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Daniel Vetter46edb022013-06-05 13:34:12 +02001926 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001927 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001929
1930 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001931}
1932
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001933static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001935{
Daniel Vetter23670b322012-11-01 09:15:30 +01001936 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001937 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001939 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001940
1941 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001942 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001943
1944 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001945 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001946 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI must be feeding us bits for PCH ports */
1949 assert_fdi_tx_enabled(dev_priv, pipe);
1950 assert_fdi_rx_enabled(dev_priv, pipe);
1951
Daniel Vetter23670b322012-11-01 09:15:30 +01001952 if (HAS_PCH_CPT(dev)) {
1953 /* Workaround: Set the timing override bit before enabling the
1954 * pch transcoder. */
1955 reg = TRANS_CHICKEN2(pipe);
1956 val = I915_READ(reg);
1957 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1958 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001959 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001960
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001962 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001963 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001964
1965 if (HAS_PCH_IBX(dev_priv->dev)) {
1966 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001967 * Make the BPC in transcoder be consistent with
1968 * that in pipeconf reg. For HDMI we must use 8bpc
1969 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001970 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001971 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001972 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1973 val |= PIPECONF_8BPC;
1974 else
1975 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001976 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001977
1978 val &= ~TRANS_INTERLACE_MASK;
1979 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001980 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001981 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001982 val |= TRANS_LEGACY_INTERLACED_ILK;
1983 else
1984 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001985 else
1986 val |= TRANS_PROGRESSIVE;
1987
Jesse Barnes040484a2011-01-03 12:14:26 -08001988 I915_WRITE(reg, val | TRANS_ENABLE);
1989 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001990 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991}
1992
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001993static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001994 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001995{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997
1998 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001999 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002001 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002002 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002003 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002004
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005 /* Workaround: set timing override bit. */
2006 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002007 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002008 I915_WRITE(_TRANSA_CHICKEN2, val);
2009
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002010 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002012
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002013 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2014 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002015 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016 else
2017 val |= TRANS_PROGRESSIVE;
2018
Daniel Vetterab9412b2013-05-03 11:49:46 +02002019 I915_WRITE(LPT_TRANSCONF, val);
2020 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022}
2023
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002024static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2025 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002026{
Daniel Vetter23670b322012-11-01 09:15:30 +01002027 struct drm_device *dev = dev_priv->dev;
2028 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002029
2030 /* FDI relies on the transcoder */
2031 assert_fdi_tx_disabled(dev_priv, pipe);
2032 assert_fdi_rx_disabled(dev_priv, pipe);
2033
Jesse Barnes291906f2011-02-02 12:28:03 -08002034 /* Ports must be off as well */
2035 assert_pch_ports_disabled(dev_priv, pipe);
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 val = I915_READ(reg);
2039 val &= ~TRANS_ENABLE;
2040 I915_WRITE(reg, val);
2041 /* wait for PCH transcoder off, transcoder state */
2042 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002043 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002044
2045 if (!HAS_PCH_IBX(dev)) {
2046 /* Workaround: Clear the timing override chicken bit again. */
2047 reg = TRANS_CHICKEN2(pipe);
2048 val = I915_READ(reg);
2049 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2050 I915_WRITE(reg, val);
2051 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002052}
2053
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002054static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002055{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 u32 val;
2057
Daniel Vetterab9412b2013-05-03 11:49:46 +02002058 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002059 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002060 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002061 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002063 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002064
2065 /* Workaround: clear timing override bit. */
2066 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002068 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002073 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002075 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002078static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079{
Paulo Zanoni03722642014-01-17 13:51:09 -02002080 struct drm_device *dev = crtc->base.dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002083 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2084 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002085 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 int reg;
2087 u32 val;
2088
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002089 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2090
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002091 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002092 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002093 assert_sprites_disabled(dev_priv, pipe);
2094
Paulo Zanoni681e5812012-12-06 11:12:38 -02002095 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002096 pch_transcoder = TRANSCODER_A;
2097 else
2098 pch_transcoder = pipe;
2099
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 /*
2101 * A pipe without a PLL won't actually be able to drive bits from
2102 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2103 * need the check.
2104 */
Imre Deak50360402015-01-16 00:55:16 -08002105 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002106 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002107 assert_dsi_pll_enabled(dev_priv);
2108 else
2109 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002110 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002111 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002112 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 assert_fdi_tx_pll_enabled(dev_priv,
2115 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002116 }
2117 /* FIXME: assert CPU port conditions for SNB+ */
2118 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002120 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002122 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002123 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2124 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002125 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002126 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002127
2128 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002129 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
2132/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002133 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002134 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002136 * Disable the pipe of @crtc, making sure that various hardware
2137 * specific requirements are met, if applicable, e.g. plane
2138 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
2140 * Will wait until the pipe has shut down before returning.
2141 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002142static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002144 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002145 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002146 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147 int reg;
2148 u32 val;
2149
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002150 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2151
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 /*
2153 * Make sure planes won't keep trying to pump pixels to us,
2154 * or we might hang the display.
2155 */
2156 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002157 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002158 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002162 if ((val & PIPECONF_ENABLE) == 0)
2163 return;
2164
Ville Syrjälä67adc642014-08-15 01:21:57 +03002165 /*
2166 * Double wide has implications for planes
2167 * so best keep it disabled when not needed.
2168 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002170 val &= ~PIPECONF_DOUBLE_WIDE;
2171
2172 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002173 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2174 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002175 val &= ~PIPECONF_ENABLE;
2176
2177 I915_WRITE(reg, val);
2178 if ((val & PIPECONF_ENABLE) == 0)
2179 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002191unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002192intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002193 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002195 unsigned int tile_height;
2196 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002197
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002198 switch (fb_format_modifier) {
2199 case DRM_FORMAT_MOD_NONE:
2200 tile_height = 1;
2201 break;
2202 case I915_FORMAT_MOD_X_TILED:
2203 tile_height = IS_GEN2(dev) ? 16 : 8;
2204 break;
2205 case I915_FORMAT_MOD_Y_TILED:
2206 tile_height = 32;
2207 break;
2208 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002209 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002210 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002211 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002213 tile_height = 64;
2214 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002215 case 2:
2216 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002217 tile_height = 32;
2218 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002220 tile_height = 16;
2221 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002223 WARN_ONCE(1,
2224 "128-bit pixels are not supported for display!");
2225 tile_height = 16;
2226 break;
2227 }
2228 break;
2229 default:
2230 MISSING_CASE(fb_format_modifier);
2231 tile_height = 1;
2232 break;
2233 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002234
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 return tile_height;
2236}
2237
2238unsigned int
2239intel_fb_align_height(struct drm_device *dev, unsigned int height,
2240 uint32_t pixel_format, uint64_t fb_format_modifier)
2241{
2242 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002243 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002244}
2245
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246static int
2247intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2248 const struct drm_plane_state *plane_state)
2249{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002250 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002251 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002252
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253 *view = i915_ggtt_view_normal;
2254
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002255 if (!plane_state)
2256 return 0;
2257
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002258 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002259 return 0;
2260
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002261 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002262
2263 info->height = fb->height;
2264 info->pixel_format = fb->pixel_format;
2265 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002266 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 info->fb_modifier = fb->modifier[0];
2268
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002269 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002270 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002271 tile_pitch = PAGE_SIZE / tile_height;
2272 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2273 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2274 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2275
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002276 if (info->pixel_format == DRM_FORMAT_NV12) {
2277 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2278 fb->modifier[0], 1);
2279 tile_pitch = PAGE_SIZE / tile_height;
2280 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2281 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2282 tile_height);
2283 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2284 PAGE_SIZE;
2285 }
2286
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002287 return 0;
2288}
2289
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002290static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2291{
2292 if (INTEL_INFO(dev_priv)->gen >= 9)
2293 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002294 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2295 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002296 return 128 * 1024;
2297 else if (INTEL_INFO(dev_priv)->gen >= 4)
2298 return 4 * 1024;
2299 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002300 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002301}
2302
Chris Wilson127bd2a2010-07-23 23:32:05 +01002303int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002304intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2305 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002306 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002307 struct intel_engine_cs *pipelined,
2308 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002310 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002311 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002312 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002314 u32 alignment;
2315 int ret;
2316
Matt Roperebcdd392014-07-09 16:22:11 -07002317 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2318
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002319 switch (fb->modifier[0]) {
2320 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002321 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002322 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002323 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002324 if (INTEL_INFO(dev)->gen >= 9)
2325 alignment = 256 * 1024;
2326 else {
2327 /* pin() will align the object as required by fence */
2328 alignment = 0;
2329 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002330 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002331 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002332 case I915_FORMAT_MOD_Yf_TILED:
2333 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2334 "Y tiling bo slipped through, driver bug!\n"))
2335 return -EINVAL;
2336 alignment = 1 * 1024 * 1024;
2337 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 MISSING_CASE(fb->modifier[0]);
2340 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002341 }
2342
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2344 if (ret)
2345 return ret;
2346
Chris Wilson693db182013-03-05 14:52:39 +00002347 /* Note that the w/a also requires 64 PTE of padding following the
2348 * bo. We currently fill all unused PTE with the shadow page and so
2349 * we should always have valid PTE following the scanout preventing
2350 * the VT-d warning.
2351 */
2352 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2353 alignment = 256 * 1024;
2354
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002355 /*
2356 * Global gtt pte registers are special registers which actually forward
2357 * writes to a chunk of system memory. Which means that there is no risk
2358 * that the register values disappear as soon as we call
2359 * intel_runtime_pm_put(), so it is correct to wrap only the
2360 * pin/unpin/fence and not more.
2361 */
2362 intel_runtime_pm_get(dev_priv);
2363
Chris Wilsonce453d82011-02-21 14:43:56 +00002364 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002365 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002366 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002367 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002368 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369
2370 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2371 * fence, whereas 965+ only requires a fence if using
2372 * framebuffer compression. For simplicity, we always install
2373 * a fence as the cost is not that onerous.
2374 */
Chris Wilson06d98132012-04-17 15:31:24 +01002375 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002376 if (ret == -EDEADLK) {
2377 /*
2378 * -EDEADLK means there are no free fences
2379 * no pending flips.
2380 *
2381 * This is propagated to atomic, but it uses
2382 * -EDEADLK to force a locking recovery, so
2383 * change the returned error to -EBUSY.
2384 */
2385 ret = -EBUSY;
2386 goto err_unpin;
2387 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002388 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002389
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002390 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002393 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002394 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002395
2396err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002397 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002398err_interruptible:
2399 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002400 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002401 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002402}
2403
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002404static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2405 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002407 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002408 struct i915_ggtt_view view;
2409 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002410
Matt Roperebcdd392014-07-09 16:22:11 -07002411 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2412
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002413 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2414 WARN_ONCE(ret, "Couldn't get view from plane state!");
2415
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002417 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418}
2419
Daniel Vetterc2c75132012-07-05 12:17:30 +02002420/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2421 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002422unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2423 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002424 unsigned int tiling_mode,
2425 unsigned int cpp,
2426 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002427{
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 if (tiling_mode != I915_TILING_NONE) {
2429 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002430
Chris Wilsonbc752862013-02-21 20:04:31 +00002431 tile_rows = *y / 8;
2432 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 tiles = *x / (512/cpp);
2435 *x %= 512/cpp;
2436
2437 return tile_rows * pitch * 8 + tiles * 4096;
2438 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002440 unsigned int offset;
2441
2442 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002443 *y = (offset & alignment) / pitch;
2444 *x = ((offset & alignment) - *y * pitch) / cpp;
2445 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002449static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002450{
2451 switch (format) {
2452 case DISPPLANE_8BPP:
2453 return DRM_FORMAT_C8;
2454 case DISPPLANE_BGRX555:
2455 return DRM_FORMAT_XRGB1555;
2456 case DISPPLANE_BGRX565:
2457 return DRM_FORMAT_RGB565;
2458 default:
2459 case DISPPLANE_BGRX888:
2460 return DRM_FORMAT_XRGB8888;
2461 case DISPPLANE_RGBX888:
2462 return DRM_FORMAT_XBGR8888;
2463 case DISPPLANE_BGRX101010:
2464 return DRM_FORMAT_XRGB2101010;
2465 case DISPPLANE_RGBX101010:
2466 return DRM_FORMAT_XBGR2101010;
2467 }
2468}
2469
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002470static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2471{
2472 switch (format) {
2473 case PLANE_CTL_FORMAT_RGB_565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case PLANE_CTL_FORMAT_XRGB_8888:
2477 if (rgb_order) {
2478 if (alpha)
2479 return DRM_FORMAT_ABGR8888;
2480 else
2481 return DRM_FORMAT_XBGR8888;
2482 } else {
2483 if (alpha)
2484 return DRM_FORMAT_ARGB8888;
2485 else
2486 return DRM_FORMAT_XRGB8888;
2487 }
2488 case PLANE_CTL_FORMAT_XRGB_2101010:
2489 if (rgb_order)
2490 return DRM_FORMAT_XBGR2101010;
2491 else
2492 return DRM_FORMAT_XRGB2101010;
2493 }
2494}
2495
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002496static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002497intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2498 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499{
2500 struct drm_device *dev = crtc->base.dev;
2501 struct drm_i915_gem_object *obj = NULL;
2502 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002503 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002504 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2505 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2506 PAGE_SIZE);
2507
2508 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002509
Chris Wilsonff2652e2014-03-10 08:07:02 +00002510 if (plane_config->size == 0)
2511 return false;
2512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
Damien Lespiau49af4492015-01-20 12:51:44 +00002520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002522 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
2531 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002532 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002533 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534 DRM_DEBUG_KMS("intel fb init failed\n");
2535 goto out_unref_obj;
2536 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
2546}
2547
Matt Roperafd65eb2015-02-03 13:10:04 -08002548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002562static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565{
2566 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 struct drm_crtc *c;
2569 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002572 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002573 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Damien Lespiau2d140302015-02-05 17:22:18 +00002575 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return;
2577
Daniel Vetterf6936e22015-03-26 12:17:05 +01002578 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 fb = &plane_config->fb->base;
2580 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002581 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582
Damien Lespiau2d140302015-02-05 17:22:18 +00002583 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584
2585 /*
2586 * Failed to alloc the obj, check to see if we should share
2587 * an fb with another CRTC instead
2588 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002589 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 i = to_intel_crtc(c);
2591
2592 if (c == &intel_crtc->base)
2593 continue;
2594
Matt Roper2ff8fde2014-07-08 07:50:07 -07002595 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 continue;
2597
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 fb = c->primary->fb;
2599 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002603 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 drm_framebuffer_reference(fb);
2605 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 }
2607 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608
2609 return;
2610
2611valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002612 plane_state->src_x = plane_state->src_y = 0;
2613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
2616 plane_state->crtc_x = plane_state->src_y = 0;
2617 plane_state->crtc_w = fb->width;
2618 plane_state->crtc_h = fb->height;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
2621 if (obj->tiling_mode != I915_TILING_NONE)
2622 dev_priv->preserve_bios_swizzle = true;
2623
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002624 drm_framebuffer_reference(fb);
2625 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002626 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002627 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002628 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629}
2630
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002631static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2632 struct drm_framebuffer *fb,
2633 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002634{
2635 struct drm_device *dev = crtc->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002638 struct drm_plane *primary = crtc->primary;
2639 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002640 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002641 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002642 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002643 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002644 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302645 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002646
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002647 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002648 I915_WRITE(reg, 0);
2649 if (INTEL_INFO(dev)->gen >= 4)
2650 I915_WRITE(DSPSURF(plane), 0);
2651 else
2652 I915_WRITE(DSPADDR(plane), 0);
2653 POSTING_READ(reg);
2654 return;
2655 }
2656
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002657 obj = intel_fb_obj(fb);
2658 if (WARN_ON(obj == NULL))
2659 return;
2660
2661 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2662
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002663 dspcntr = DISPPLANE_GAMMA_ENABLE;
2664
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002665 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002666
2667 if (INTEL_INFO(dev)->gen < 4) {
2668 if (intel_crtc->pipe == PIPE_B)
2669 dspcntr |= DISPPLANE_SEL_PIPE_B;
2670
2671 /* pipesrc and dspsize control the size that is scaled from,
2672 * which should always be the user's requested size.
2673 */
2674 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002675 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2676 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002678 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2679 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002680 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2681 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002682 I915_WRITE(PRIMPOS(plane), 0);
2683 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 }
2685
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 switch (fb->pixel_format) {
2687 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002688 dspcntr |= DISPPLANE_8BPP;
2689 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002691 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002692 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 case DRM_FORMAT_RGB565:
2694 dspcntr |= DISPPLANE_BGRX565;
2695 break;
2696 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 dspcntr |= DISPPLANE_BGRX888;
2698 break;
2699 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 dspcntr |= DISPPLANE_RGBX888;
2701 break;
2702 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 dspcntr |= DISPPLANE_BGRX101010;
2704 break;
2705 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
2708 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002709 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002710 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002712 if (INTEL_INFO(dev)->gen >= 4 &&
2713 obj->tiling_mode != I915_TILING_NONE)
2714 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002715
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002716 if (IS_G4X(dev))
2717 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2718
Ville Syrjäläb98971272014-08-27 16:51:22 +03002719 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002720
Daniel Vetterc2c75132012-07-05 12:17:30 +02002721 if (INTEL_INFO(dev)->gen >= 4) {
2722 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002723 intel_gen4_compute_page_offset(dev_priv,
2724 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002725 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002726 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002727 linear_offset -= intel_crtc->dspaddr_offset;
2728 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002729 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002731
Matt Roper8e7d6882015-01-21 16:35:41 -08002732 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302733 dspcntr |= DISPPLANE_ROTATE_180;
2734
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002735 x += (intel_crtc->config->pipe_src_w - 1);
2736 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302737
2738 /* Finding the last pixel of the last line of the display
2739 data and adding to linear_offset*/
2740 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002741 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2742 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302743 }
2744
Paulo Zanoni2db33662015-09-14 15:20:03 -03002745 intel_crtc->adjusted_x = x;
2746 intel_crtc->adjusted_y = y;
2747
Sonika Jindal48404c12014-08-22 14:06:04 +05302748 I915_WRITE(reg, dspcntr);
2749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002751 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759}
2760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002770 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002772 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002774 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302775 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002777 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002792 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2796
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 dspcntr |= DISPPLANE_8BPP;
2800 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815 break;
2816 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002817 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825
Ville Syrjäläb98971272014-08-27 16:51:22 +03002826 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002827 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002828 intel_gen4_compute_page_offset(dev_priv,
2829 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002830 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002831 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002833 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 dspcntr |= DISPPLANE_ROTATE_180;
2835
2836 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002837 x += (intel_crtc->config->pipe_src_w - 1);
2838 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302839
2840 /* Finding the last pixel of the last line of the display
2841 data and adding to linear_offset*/
2842 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002843 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2844 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302845 }
2846 }
2847
Paulo Zanoni2db33662015-09-14 15:20:03 -03002848 intel_crtc->adjusted_x = x;
2849 intel_crtc->adjusted_y = y;
2850
Sonika Jindal48404c12014-08-22 14:06:04 +05302851 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002852
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002853 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002854 I915_WRITE(DSPSURF(plane),
2855 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002856 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002857 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2858 } else {
2859 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2860 I915_WRITE(DSPLINOFF(plane), linear_offset);
2861 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002863}
2864
Damien Lespiaub3218032015-02-27 11:15:18 +00002865u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2866 uint32_t pixel_format)
2867{
2868 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2869
2870 /*
2871 * The stride is either expressed as a multiple of 64 bytes
2872 * chunks for linear buffers or in number of tiles for tiled
2873 * buffers.
2874 */
2875 switch (fb_modifier) {
2876 case DRM_FORMAT_MOD_NONE:
2877 return 64;
2878 case I915_FORMAT_MOD_X_TILED:
2879 if (INTEL_INFO(dev)->gen == 2)
2880 return 128;
2881 return 512;
2882 case I915_FORMAT_MOD_Y_TILED:
2883 /* No need to check for old gens and Y tiling since this is
2884 * about the display engine and those will be blocked before
2885 * we get here.
2886 */
2887 return 128;
2888 case I915_FORMAT_MOD_Yf_TILED:
2889 if (bits_per_pixel == 8)
2890 return 64;
2891 else
2892 return 128;
2893 default:
2894 MISSING_CASE(fb_modifier);
2895 return 64;
2896 }
2897}
2898
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002900 struct drm_i915_gem_object *obj,
2901 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 struct i915_vma *vma;
2905 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002906
2907 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002908 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002909
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002910 vma = i915_gem_obj_to_ggtt_view(obj, view);
2911 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2912 view->type))
2913 return -1;
2914
2915 offset = (unsigned char *)vma->node.start;
2916
2917 if (plane == 1) {
2918 offset += vma->ggtt_view.rotation_info.uv_start_page *
2919 PAGE_SIZE;
2920 }
2921
2922 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923}
2924
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002925static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2926{
2927 struct drm_device *dev = intel_crtc->base.dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929
2930 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2931 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2932 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002933}
2934
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935/*
2936 * This function detaches (aka. unbinds) unused scalers in hardware
2937 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002938static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002939{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002940 struct intel_crtc_scaler_state *scaler_state;
2941 int i;
2942
Chandra Kondurua1b22782015-04-07 15:28:45 -07002943 scaler_state = &intel_crtc->config->scaler_state;
2944
2945 /* loop through and disable scalers that aren't in use */
2946 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002947 if (!scaler_state->scalers[i].in_use)
2948 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002949 }
2950}
2951
Chandra Konduru6156a452015-04-27 13:48:39 -07002952u32 skl_plane_ctl_format(uint32_t pixel_format)
2953{
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002955 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 /*
2964 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2965 * to be already pre-multiplied. We need to add a knob (or a different
2966 * DRM_FORMAT) for user-space to configure that.
2967 */
2968 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002987 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002989
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991}
2992
2993u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2994{
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 switch (fb_modifier) {
2996 case DRM_FORMAT_MOD_NONE:
2997 break;
2998 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 default:
3005 MISSING_CASE(fb_modifier);
3006 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003007
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009}
3010
3011u32 skl_plane_ctl_rotation(unsigned int rotation)
3012{
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 switch (rotation) {
3014 case BIT(DRM_ROTATE_0):
3015 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303016 /*
3017 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3018 * while i915 HW rotation is clockwise, thats why this swapping.
3019 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303021 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303025 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 default:
3027 MISSING_CASE(rotation);
3028 }
3029
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031}
3032
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033static void skylake_update_primary_plane(struct drm_crtc *crtc,
3034 struct drm_framebuffer *fb,
3035 int x, int y)
3036{
3037 struct drm_device *dev = crtc->dev;
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003040 struct drm_plane *plane = crtc->primary;
3041 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042 struct drm_i915_gem_object *obj;
3043 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303044 u32 plane_ctl, stride_div, stride;
3045 u32 tile_height, plane_offset, plane_size;
3046 unsigned int rotation;
3047 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003048 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 struct intel_crtc_state *crtc_state = intel_crtc->config;
3050 struct intel_plane_state *plane_state;
3051 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3052 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3053 int scaler_id = -1;
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003057 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3059 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3060 POSTING_READ(PLANE_CTL(pipe, 0));
3061 return;
3062 }
3063
3064 plane_ctl = PLANE_CTL_ENABLE |
3065 PLANE_CTL_PIPE_GAMMA_ENABLE |
3066 PLANE_CTL_PIPE_CSC_ENABLE;
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3069 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003074
Damien Lespiaub3218032015-02-27 11:15:18 +00003075 obj = intel_fb_obj(fb);
3076 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3077 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003078 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303079
Chandra Konduru6156a452015-04-27 13:48:39 -07003080 /*
3081 * FIXME: intel_plane_state->src, dst aren't set when transitional
3082 * update_plane helpers are called from legacy paths.
3083 * Once full atomic crtc is available, below check can be avoided.
3084 */
3085 if (drm_rect_width(&plane_state->src)) {
3086 scaler_id = plane_state->scaler_id;
3087 src_x = plane_state->src.x1 >> 16;
3088 src_y = plane_state->src.y1 >> 16;
3089 src_w = drm_rect_width(&plane_state->src) >> 16;
3090 src_h = drm_rect_height(&plane_state->src) >> 16;
3091 dst_x = plane_state->dst.x1;
3092 dst_y = plane_state->dst.y1;
3093 dst_w = drm_rect_width(&plane_state->dst);
3094 dst_h = drm_rect_height(&plane_state->dst);
3095
3096 WARN_ON(x != src_x || y != src_y);
3097 } else {
3098 src_w = intel_crtc->config->pipe_src_w;
3099 src_h = intel_crtc->config->pipe_src_h;
3100 }
3101
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 if (intel_rotation_90_or_270(rotation)) {
3103 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003104 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003105 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303106 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003107 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303108 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 } else {
3111 stride = fb->pitches[0] / stride_div;
3112 x_offset = x;
3113 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003114 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 }
3116 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003117
Paulo Zanoni2db33662015-09-14 15:20:03 -03003118 intel_crtc->adjusted_x = x_offset;
3119 intel_crtc->adjusted_y = y_offset;
3120
Damien Lespiau70d21f02013-07-03 21:06:04 +01003121 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3123 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3124 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003125
3126 if (scaler_id >= 0) {
3127 uint32_t ps_ctrl = 0;
3128
3129 WARN_ON(!dst_w || !dst_h);
3130 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3131 crtc_state->scaler_state.scalers[scaler_id].mode;
3132 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3133 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3134 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3135 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3136 I915_WRITE(PLANE_POS(pipe, 0), 0);
3137 } else {
3138 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3139 }
3140
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003141 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003142
3143 POSTING_READ(PLANE_SURF(pipe, 0));
3144}
3145
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146/* Assume fb object is pinned & idle & fenced and just update base pointers */
3147static int
3148intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3149 int x, int y, enum mode_set_atomic state)
3150{
3151 struct drm_device *dev = crtc->dev;
3152 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003153
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003154 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003155 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003156
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003157 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3158
3159 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003160}
3161
Ville Syrjälä75147472014-11-24 18:28:11 +02003162static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003163{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 struct drm_crtc *crtc;
3165
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003166 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3168 enum plane plane = intel_crtc->plane;
3169
3170 intel_prepare_page_flip(dev, plane);
3171 intel_finish_page_flip_plane(dev, plane);
3172 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003173}
3174
3175static void intel_update_primary_planes(struct drm_device *dev)
3176{
Ville Syrjälä75147472014-11-24 18:28:11 +02003177 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003180 struct intel_plane *plane = to_intel_plane(crtc->primary);
3181 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003182
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003183 drm_modeset_lock_crtc(crtc, &plane->base);
3184
3185 plane_state = to_intel_plane_state(plane->base.state);
3186
3187 if (plane_state->base.fb)
3188 plane->commit_plane(&plane->base, plane_state);
3189
3190 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191 }
3192}
3193
Ville Syrjälä75147472014-11-24 18:28:11 +02003194void intel_prepare_reset(struct drm_device *dev)
3195{
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003205 /*
3206 * Disabling the crtcs gracefully seems nicer. Also the
3207 * g33 docs say we should at least disable all the planes.
3208 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003209 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003210}
3211
3212void intel_finish_reset(struct drm_device *dev)
3213{
3214 struct drm_i915_private *dev_priv = to_i915(dev);
3215
3216 /*
3217 * Flips in the rings will be nuked by the reset,
3218 * so complete all pending flips so that user space
3219 * will get its events and not get stuck.
3220 */
3221 intel_complete_page_flips(dev);
3222
3223 /* no reset support for gen2 */
3224 if (IS_GEN2(dev))
3225 return;
3226
3227 /* reset doesn't touch the display */
3228 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3229 /*
3230 * Flips in the rings have been nuked by the reset,
3231 * so update the base address of all primary
3232 * planes to the the last fb to make sure we're
3233 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003234 *
3235 * FIXME: Atomic will make this obsolete since we won't schedule
3236 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003237 */
3238 intel_update_primary_planes(dev);
3239 return;
3240 }
3241
3242 /*
3243 * The display has been reset as well,
3244 * so need a full re-initialization.
3245 */
3246 intel_runtime_pm_disable_interrupts(dev_priv);
3247 intel_runtime_pm_enable_interrupts(dev_priv);
3248
3249 intel_modeset_init_hw(dev);
3250
3251 spin_lock_irq(&dev_priv->irq_lock);
3252 if (dev_priv->display.hpd_irq_setup)
3253 dev_priv->display.hpd_irq_setup(dev);
3254 spin_unlock_irq(&dev_priv->irq_lock);
3255
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003256 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003257
3258 intel_hpd_init(dev_priv);
3259
3260 drm_modeset_unlock_all(dev);
3261}
3262
Chris Wilson2e2f3512015-04-27 13:41:14 +01003263static void
Chris Wilson14667a42012-04-03 17:58:35 +01003264intel_finish_fb(struct drm_framebuffer *old_fb)
3265{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003266 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 bool was_interruptible = dev_priv->mm.interruptible;
3269 int ret;
3270
Chris Wilson14667a42012-04-03 17:58:35 +01003271 /* Big Hammer, we also need to ensure that any pending
3272 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3273 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003274 * framebuffer. Note that we rely on userspace rendering
3275 * into the buffer attached to the pipe they are waiting
3276 * on. If not, userspace generates a GPU hang with IPEHR
3277 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003278 *
3279 * This should only fail upon a hung GPU, in which case we
3280 * can safely continue.
3281 */
3282 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003283 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003284 dev_priv->mm.interruptible = was_interruptible;
3285
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003287}
3288
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003294 bool pending;
3295
3296 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3297 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3298 return false;
3299
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003302 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003303
3304 return pending;
3305}
3306
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307static void intel_update_pipe_config(struct intel_crtc *crtc,
3308 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309{
3310 struct drm_device *dev = crtc->base.dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003312 struct intel_crtc_state *pipe_config =
3313 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003314
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003315 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3316 crtc->base.mode = crtc->base.state->mode;
3317
3318 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3319 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3320 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003322 if (HAS_DDI(dev))
3323 intel_set_pipe_csc(&crtc->base);
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325 /*
3326 * Update pipe size and adjust fitter if needed: the reason for this is
3327 * that in compute_mode_changes we check the native mode (not the pfit
3328 * mode) to see if we can flip rather than do a full mode set. In the
3329 * fastboot case, we'll flip, but if we don't update the pipesrc and
3330 * pfit state, we'll end up with a big fb scanned out into the wrong
3331 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 */
3333
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003335 ((pipe_config->pipe_src_w - 1) << 16) |
3336 (pipe_config->pipe_src_h - 1));
3337
3338 /* on skylake this is done by detaching scalers */
3339 if (INTEL_INFO(dev)->gen >= 9) {
3340 skl_detach_scalers(crtc);
3341
3342 if (pipe_config->pch_pfit.enabled)
3343 skylake_pfit_enable(crtc);
3344 } else if (HAS_PCH_SPLIT(dev)) {
3345 if (pipe_config->pch_pfit.enabled)
3346 ironlake_pfit_enable(crtc);
3347 else if (old_crtc_state->pch_pfit.enabled)
3348 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003349 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350}
3351
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003352static void intel_fdi_normal_train(struct drm_crtc *crtc)
3353{
3354 struct drm_device *dev = crtc->dev;
3355 struct drm_i915_private *dev_priv = dev->dev_private;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3357 int pipe = intel_crtc->pipe;
3358 u32 reg, temp;
3359
3360 /* enable normal train */
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003363 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003364 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3365 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003369 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003370 I915_WRITE(reg, temp);
3371
3372 reg = FDI_RX_CTL(pipe);
3373 temp = I915_READ(reg);
3374 if (HAS_PCH_CPT(dev)) {
3375 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3376 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3377 } else {
3378 temp &= ~FDI_LINK_TRAIN_NONE;
3379 temp |= FDI_LINK_TRAIN_NONE;
3380 }
3381 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3382
3383 /* wait one idle pattern time */
3384 POSTING_READ(reg);
3385 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003386
3387 /* IVB wants error correction enabled */
3388 if (IS_IVYBRIDGE(dev))
3389 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3390 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003391}
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393/* The FDI link training functions for ILK/Ibexpeak. */
3394static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003500 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
Adam Jacksone1a44742010-06-25 15:32:14 -04003502 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3503 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 reg = FDI_RX_IMR(pipe);
3505 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 temp &= ~FDI_RX_SYMBOL_LOCK;
3507 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp);
3509
3510 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003511 udelay(150);
3512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_TX_CTL(pipe);
3515 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003516 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003517 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 /* SNB-B */
3522 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524
Daniel Vetterd74cf322012-10-26 10:58:13 +02003525 I915_WRITE(FDI_RX_MISC(pipe),
3526 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3527
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_RX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 if (HAS_PCH_CPT(dev)) {
3531 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3533 } else {
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3538
3539 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 udelay(150);
3541
Akshay Joshi0206e352011-08-16 15:34:10 -04003542 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_TX_CTL(pipe);
3544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3546 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 I915_WRITE(reg, temp);
3548
3549 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 udelay(500);
3551
Sean Paulfa37d392012-03-02 12:53:39 -05003552 for (retry = 0; retry < 5; retry++) {
3553 reg = FDI_RX_IIR(pipe);
3554 temp = I915_READ(reg);
3555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3556 if (temp & FDI_RX_BIT_LOCK) {
3557 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3558 DRM_DEBUG_KMS("FDI train 1 done.\n");
3559 break;
3560 }
3561 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 }
Sean Paulfa37d392012-03-02 12:53:39 -05003563 if (retry < 5)
3564 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
3566 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568
3569 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 reg = FDI_TX_CTL(pipe);
3571 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 if (IS_GEN6(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3576 /* SNB-B */
3577 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3578 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 if (HAS_PCH_CPT(dev)) {
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3586 } else {
3587 temp &= ~FDI_LINK_TRAIN_NONE;
3588 temp |= FDI_LINK_TRAIN_PATTERN_2;
3589 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 I915_WRITE(reg, temp);
3591
3592 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 udelay(150);
3594
Akshay Joshi0206e352011-08-16 15:34:10 -04003595 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 reg = FDI_TX_CTL(pipe);
3597 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3599 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 I915_WRITE(reg, temp);
3601
3602 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 udelay(500);
3604
Sean Paulfa37d392012-03-02 12:53:39 -05003605 for (retry = 0; retry < 5; retry++) {
3606 reg = FDI_RX_IIR(pipe);
3607 temp = I915_READ(reg);
3608 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3609 if (temp & FDI_RX_SYMBOL_LOCK) {
3610 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3611 DRM_DEBUG_KMS("FDI train 2 done.\n");
3612 break;
3613 }
3614 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 }
Sean Paulfa37d392012-03-02 12:53:39 -05003616 if (retry < 5)
3617 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003618 }
3619 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003620 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621
3622 DRM_DEBUG_KMS("FDI train done.\n");
3623}
3624
Jesse Barnes357555c2011-04-28 15:09:55 -07003625/* Manual link training for Ivy Bridge A0 parts */
3626static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003632 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
3786 u32 reg, temp;
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
3816 u32 reg, temp;
3817
3818 /* disable CPU FDI tx and PCH FDI rx */
3819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3822 POSTING_READ(reg);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003827 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003828 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3829
3830 POSTING_READ(reg);
3831 udelay(100);
3832
3833 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003834 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003835 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836
3837 /* still set train pattern 1 */
3838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1;
3842 I915_WRITE(reg, temp);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
3846 if (HAS_PCH_CPT(dev)) {
3847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
3853 /* BPC in FDI rx is consistent with that in PIPECONF */
3854 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003855 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003856 I915_WRITE(reg, temp);
3857
3858 POSTING_READ(reg);
3859 udelay(100);
3860}
3861
Chris Wilson5dce5b932014-01-20 10:17:36 +00003862bool intel_has_pending_fb_unpin(struct drm_device *dev)
3863{
3864 struct intel_crtc *crtc;
3865
3866 /* Note that we don't need to be called with mode_config.lock here
3867 * as our list of CRTC objects is static for the lifetime of the
3868 * device and so cannot disappear as we iterate. Similarly, we can
3869 * happily treat the predicates as racy, atomic checks as userspace
3870 * cannot claim and pin a new fb without at least acquring the
3871 * struct_mutex and so serialising with us.
3872 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003873 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874 if (atomic_read(&crtc->unpin_work_count) == 0)
3875 continue;
3876
3877 if (crtc->unpin_work)
3878 intel_wait_for_vblank(dev, crtc->pipe);
3879
3880 return true;
3881 }
3882
3883 return false;
3884}
3885
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003886static void page_flip_completed(struct intel_crtc *intel_crtc)
3887{
3888 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3889 struct intel_unpin_work *work = intel_crtc->unpin_work;
3890
3891 /* ensure that the unpin work is consistent wrt ->pending. */
3892 smp_rmb();
3893 intel_crtc->unpin_work = NULL;
3894
3895 if (work->event)
3896 drm_send_vblank_event(intel_crtc->base.dev,
3897 intel_crtc->pipe,
3898 work->event);
3899
3900 drm_crtc_vblank_put(&intel_crtc->base);
3901
3902 wake_up_all(&dev_priv->pending_flip_queue);
3903 queue_work(dev_priv->wq, &work->work);
3904
3905 trace_i915_flip_complete(intel_crtc->plane,
3906 work->pending_flip_obj);
3907}
3908
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003910{
Chris Wilson0f911282012-04-17 10:05:38 +01003911 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913
Daniel Vetter2c10d572012-12-20 21:24:07 +01003914 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003915 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3916 !intel_crtc_has_pending_flip(crtc),
3917 60*HZ) == 0)) {
3918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003920 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003921 if (intel_crtc->unpin_work) {
3922 WARN_ONCE(1, "Removing stuck page flip\n");
3923 page_flip_completed(intel_crtc);
3924 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003925 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003926 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003927
Chris Wilson975d5682014-08-20 13:13:34 +01003928 if (crtc->primary->fb) {
3929 mutex_lock(&dev->struct_mutex);
3930 intel_finish_fb(crtc->primary->fb);
3931 mutex_unlock(&dev->struct_mutex);
3932 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003933}
3934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935/* Program iCLKIP clock to the desired frequency */
3936static void lpt_program_iclkip(struct drm_crtc *crtc)
3937{
3938 struct drm_device *dev = crtc->dev;
3939 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003940 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3942 u32 temp;
3943
Ville Syrjäläa5805162015-05-26 20:42:30 +03003944 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* It is necessary to ungate the pixclk gate prior to programming
3947 * the divisors, and gate it back when it is done.
3948 */
3949 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3950
3951 /* Disable SSCCTL */
3952 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003953 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3954 SBI_SSCCTL_DISABLE,
3955 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956
3957 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003958 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 auxdiv = 1;
3960 divsel = 0x41;
3961 phaseinc = 0x20;
3962 } else {
3963 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003964 * but the adjusted_mode->crtc_clock in in KHz. To get the
3965 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966 * convert the virtual clock precision to KHz here for higher
3967 * precision.
3968 */
3969 u32 iclk_virtual_root_freq = 172800 * 1000;
3970 u32 iclk_pi_range = 64;
3971 u32 desired_divisor, msb_divisor_value, pi_value;
3972
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003973 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 msb_divisor_value = desired_divisor / iclk_pi_range;
3975 pi_value = desired_divisor % iclk_pi_range;
3976
3977 auxdiv = 0;
3978 divsel = msb_divisor_value - 2;
3979 phaseinc = pi_value;
3980 }
3981
3982 /* This should not happen with any sane values */
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3984 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3986 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3987
3988 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003989 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 auxdiv,
3991 divsel,
3992 phasedir,
3993 phaseinc);
3994
3995 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3999 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4001 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4002 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4008 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Wait for initialization time */
4017 udelay(24);
4018
4019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004020
Ville Syrjäläa5805162015-05-26 20:42:30 +03004021 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022}
4023
Daniel Vetter275f01b22013-05-03 11:49:47 +02004024static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4025 enum pipe pch_transcoder)
4026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004029 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030
4031 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4032 I915_READ(HTOTAL(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4034 I915_READ(HBLANK(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4036 I915_READ(HSYNC(cpu_transcoder)));
4037
4038 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4039 I915_READ(VTOTAL(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4041 I915_READ(VBLANK(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4043 I915_READ(VSYNC(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4045 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4046}
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049{
4050 struct drm_i915_private *dev_priv = dev->dev_private;
4051 uint32_t temp;
4052
4053 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055 return;
4056
4057 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4058 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 temp &= ~FDI_BC_BIFURCATION_SELECT;
4061 if (enable)
4062 temp |= FDI_BC_BIFURCATION_SELECT;
4063
4064 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065 I915_WRITE(SOUTH_CHICKEN1, temp);
4066 POSTING_READ(SOUTH_CHICKEN1);
4067}
4068
4069static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4070{
4071 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072
4073 switch (intel_crtc->pipe) {
4074 case PIPE_A:
4075 break;
4076 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081
4082 break;
4083 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 break;
4087 default:
4088 BUG();
4089 }
4090}
4091
Jesse Barnesf67a5592011-01-05 10:31:48 -08004092/*
4093 * Enable PCH resources required for PCH ports:
4094 * - PCH PLLs
4095 * - FDI training & RX/TX
4096 * - update transcoder timings
4097 * - DP transcoding bits
4098 * - transcoder
4099 */
4100static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004101{
4102 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4105 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004106 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004107
Daniel Vetterab9412b2013-05-03 11:49:46 +02004108 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004109
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004110 if (IS_IVYBRIDGE(dev))
4111 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4112
Daniel Vettercd986ab2012-10-26 10:58:12 +02004113 /* Write the TU size bits before fdi link training, so that error
4114 * detection works. */
4115 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4116 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4117
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004119 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004121 /* We need to program the right clock selection before writing the pixel
4122 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004123 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004124 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004127 temp |= TRANS_DPLL_ENABLE(pipe);
4128 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004130 temp |= sel;
4131 else
4132 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004136 /* XXX: pch pll's can be enabled any time before we enable the PCH
4137 * transcoder, and we actually should do this to not upset any PCH
4138 * transcoder that already use the clock when we share it.
4139 *
4140 * Note that enable_shared_dpll tries to do the right thing, but
4141 * get_shared_dpll unconditionally resets the pll - we need that to have
4142 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004143 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004144
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004145 /* set transcoder timing, panel must allow it */
4146 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004147 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004149 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004152 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004153 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 reg = TRANS_DP_CTL(pipe);
4155 temp = I915_READ(reg);
4156 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004157 TRANS_DP_SYNC_MASK |
4158 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004159 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004160 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
4162 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166
4167 switch (intel_trans_dp_port_sel(crtc)) {
4168 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 break;
4171 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 break;
4174 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 break;
4177 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004178 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 }
4180
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 }
4183
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004184 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004185}
4186
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187static void lpt_pch_enable(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004193
Daniel Vetterab9412b2013-05-03 11:49:46 +02004194 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004195
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004196 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004197
Paulo Zanoni0540e482012-10-31 18:12:40 -02004198 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004199 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Paulo Zanoni937bb612012-10-31 18:12:47 -02004201 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004202}
4203
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004204struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4205 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004206{
Daniel Vettere2b78262013-06-07 23:10:03 +02004207 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004208 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004209 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004210 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004212 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4213
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004214 if (HAS_PCH_IBX(dev_priv->dev)) {
4215 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004216 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004217 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004218
Daniel Vetter46edb022013-06-05 13:34:12 +02004219 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4220 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004221
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004223
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004224 goto found;
4225 }
4226
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304227 if (IS_BROXTON(dev_priv->dev)) {
4228 /* PLL is attached to port in bxt */
4229 struct intel_encoder *encoder;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4233 if (WARN_ON(!encoder))
4234 return NULL;
4235
4236 intel_dig_port = enc_to_dig_port(&encoder->base);
4237 /* 1:1 mapping between ports and PLLs */
4238 i = (enum intel_dpll_id)intel_dig_port->port;
4239 pll = &dev_priv->shared_dplls[i];
4240 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4241 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304243
4244 goto found;
4245 }
4246
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4248 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
4250 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004251 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 continue;
4253
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004254 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 &shared_dpll[i].hw_state,
4256 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004258 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004260 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261 goto found;
4262 }
4263 }
4264
4265 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004266 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4267 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004269 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4270 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271 goto found;
4272 }
4273 }
4274
4275 return NULL;
4276
4277found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (shared_dpll[i].crtc_mask == 0)
4279 shared_dpll[i].hw_state =
4280 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004281
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004282 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004283 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4284 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004285
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288 return pll;
4289}
4290
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 struct drm_i915_private *dev_priv = to_i915(state->dev);
4294 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 struct intel_shared_dpll *pll;
4296 enum intel_dpll_id i;
4297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 if (!to_intel_atomic_state(state)->dpll_set)
4299 return;
4300
4301 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4303 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004305 }
4306}
4307
Daniel Vettera1520312013-05-03 11:49:50 +02004308static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004311 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004312 u32 temp;
4313
4314 temp = I915_READ(dslreg);
4315 udelay(500);
4316 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004317 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004318 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004319 }
4320}
4321
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322static int
4323skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4324 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4325 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct intel_crtc_scaler_state *scaler_state =
4328 &crtc_state->scaler_state;
4329 struct intel_crtc *intel_crtc =
4330 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004331 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004332
4333 need_scaling = intel_rotation_90_or_270(rotation) ?
4334 (src_h != dst_w || src_w != dst_h):
4335 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336
4337 /*
4338 * if plane is being disabled or scaler is no more required or force detach
4339 * - free scaler binded to this plane/crtc
4340 * - in order to do this, update crtc->scaler_usage
4341 *
4342 * Here scaler state in crtc_state is set free so that
4343 * scaler can be assigned to other user. Actual register
4344 * update to free the scaler is done in plane/panel-fit programming.
4345 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4346 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 scaler_state->scalers[*scaler_id].in_use = 0;
4351
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004352 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4353 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4354 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004355 scaler_state->scaler_users);
4356 *scaler_id = -1;
4357 }
4358 return 0;
4359 }
4360
4361 /* range checks */
4362 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4363 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4364
4365 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4366 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 return -EINVAL;
4371 }
4372
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 /* mark this plane as a scaler user in crtc_state */
4374 scaler_state->scaler_users |= (1 << scaler_user);
4375 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4376 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4377 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4378 scaler_state->scaler_users);
4379
4380 return 0;
4381}
4382
4383/**
4384 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4385 *
4386 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 *
4388 * Return
4389 * 0 - scaler_usage updated successfully
4390 * error - requested scaling cannot be supported or other error condition
4391 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004392int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004393{
4394 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4395 struct drm_display_mode *adjusted_mode =
4396 &state->base.adjusted_mode;
4397
4398 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4399 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4400
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004401 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4403 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004404 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405}
4406
4407/**
4408 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4409 *
4410 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411 * @plane_state: atomic plane state to update
4412 *
4413 * Return
4414 * 0 - scaler_usage updated successfully
4415 * error - requested scaling cannot be supported or other error condition
4416 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004417static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4418 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419{
4420
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004422 struct intel_plane *intel_plane =
4423 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 struct drm_framebuffer *fb = plane_state->base.fb;
4425 int ret;
4426
4427 bool force_detach = !fb || !plane_state->visible;
4428
4429 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4430 intel_plane->base.base.id, intel_crtc->pipe,
4431 drm_plane_index(&intel_plane->base));
4432
4433 ret = skl_update_scaler(crtc_state, force_detach,
4434 drm_plane_index(&intel_plane->base),
4435 &plane_state->scaler_id,
4436 plane_state->base.rotation,
4437 drm_rect_width(&plane_state->src) >> 16,
4438 drm_rect_height(&plane_state->src) >> 16,
4439 drm_rect_width(&plane_state->dst),
4440 drm_rect_height(&plane_state->dst));
4441
4442 if (ret || plane_state->scaler_id < 0)
4443 return ret;
4444
Chandra Kondurua1b22782015-04-07 15:28:45 -07004445 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004446 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004448 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 return -EINVAL;
4450 }
4451
4452 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453 switch (fb->pixel_format) {
4454 case DRM_FORMAT_RGB565:
4455 case DRM_FORMAT_XBGR8888:
4456 case DRM_FORMAT_XRGB8888:
4457 case DRM_FORMAT_ABGR8888:
4458 case DRM_FORMAT_ARGB8888:
4459 case DRM_FORMAT_XRGB2101010:
4460 case DRM_FORMAT_XBGR2101010:
4461 case DRM_FORMAT_YUYV:
4462 case DRM_FORMAT_YVYU:
4463 case DRM_FORMAT_UYVY:
4464 case DRM_FORMAT_VYUY:
4465 break;
4466 default:
4467 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4468 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4469 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004470 }
4471
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 return 0;
4473}
4474
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004475static void skylake_scaler_disable(struct intel_crtc *crtc)
4476{
4477 int i;
4478
4479 for (i = 0; i < crtc->num_scalers; i++)
4480 skl_detach_scaler(crtc, i);
4481}
4482
4483static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004484{
4485 struct drm_device *dev = crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 struct intel_crtc_scaler_state *scaler_state =
4489 &crtc->config->scaler_state;
4490
4491 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4492
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004493 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004494 int id;
4495
4496 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4497 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4498 return;
4499 }
4500
4501 id = scaler_state->scaler_id;
4502 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4503 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4504 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4505 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4506
4507 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004508 }
4509}
4510
Jesse Barnesb074cec2013-04-25 12:55:02 -07004511static void ironlake_pfit_enable(struct intel_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->base.dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 int pipe = crtc->pipe;
4516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004518 /* Force use of hard-coded filter coefficients
4519 * as some pre-programmed values are broken,
4520 * e.g. x201.
4521 */
4522 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4523 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4524 PF_PIPE_SEL_IVB(pipe));
4525 else
4526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4528 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004529 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004530}
4531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004532void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004534 struct drm_device *dev = crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004537 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538 return;
4539
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004540 /* We can only enable IPS after we enable a plane and wait for a vblank */
4541 intel_wait_for_vblank(dev, crtc->pipe);
4542
Paulo Zanonid77e4532013-09-24 13:52:55 -03004543 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004544 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004545 mutex_lock(&dev_priv->rps.hw_lock);
4546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4547 mutex_unlock(&dev_priv->rps.hw_lock);
4548 /* Quoting Art Runyan: "its not safe to expect any particular
4549 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004550 * mailbox." Moreover, the mailbox may return a bogus state,
4551 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004552 */
4553 } else {
4554 I915_WRITE(IPS_CTL, IPS_ENABLE);
4555 /* The bit only becomes 1 in the next vblank, so this wait here
4556 * is essentially intel_wait_for_vblank. If we don't have this
4557 * and don't wait for vblanks until the end of crtc_enable, then
4558 * the HW state readout code will complain that the expected
4559 * IPS_CTL value is not the one we read. */
4560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4561 DRM_ERROR("Timed out waiting for IPS enable\n");
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563}
4564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004565void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004570 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571 return;
4572
4573 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004574 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004575 mutex_lock(&dev_priv->rps.hw_lock);
4576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4577 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4580 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004581 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004582 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004583 POSTING_READ(IPS_CTL);
4584 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585
4586 /* We need to wait for a vblank before we can disable the plane. */
4587 intel_wait_for_vblank(dev, crtc->pipe);
4588}
4589
4590/** Loads the palette/gamma unit for the CRTC with the prepared values */
4591static void intel_crtc_load_lut(struct drm_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 enum pipe pipe = intel_crtc->pipe;
4597 int palreg = PALETTE(pipe);
4598 int i;
4599 bool reenable_ips = false;
4600
4601 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004602 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 return;
4604
Imre Deak50360402015-01-16 00:55:16 -08004605 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004606 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 assert_dsi_pll_enabled(dev_priv);
4608 else
4609 assert_pll_enabled(dev_priv, pipe);
4610 }
4611
4612 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304613 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614 palreg = LGC_PALETTE(pipe);
4615
4616 /* Workaround : Do not read or write the pipe palette/gamma data while
4617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4618 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4621 GAMMA_MODE_MODE_SPLIT)) {
4622 hsw_disable_ips(intel_crtc);
4623 reenable_ips = true;
4624 }
4625
4626 for (i = 0; i < 256; i++) {
4627 I915_WRITE(palreg + 4 * i,
4628 (intel_crtc->lut_r[i] << 16) |
4629 (intel_crtc->lut_g[i] << 8) |
4630 intel_crtc->lut_b[i]);
4631 }
4632
4633 if (reenable_ips)
4634 hsw_enable_ips(intel_crtc);
4635}
4636
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004637static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004638{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004639 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004640 struct drm_device *dev = intel_crtc->base.dev;
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642
4643 mutex_lock(&dev->struct_mutex);
4644 dev_priv->mm.interruptible = false;
4645 (void) intel_overlay_switch_off(intel_crtc->overlay);
4646 dev_priv->mm.interruptible = true;
4647 mutex_unlock(&dev->struct_mutex);
4648 }
4649
4650 /* Let userspace switch the overlay on again. In most cases userspace
4651 * has to recompute where to put it anyway.
4652 */
4653}
4654
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655/**
4656 * intel_post_enable_primary - Perform operations after enabling primary plane
4657 * @crtc: the CRTC whose primary plane was just enabled
4658 *
4659 * Performs potentially sleeping operations that must be done after the primary
4660 * plane is enabled, such as updating FBC and IPS. Note that this may be
4661 * called due to an explicit primary plane update, or due to an implicit
4662 * re-enable that is caused when a sprite plane is updated to no longer
4663 * completely hide the primary plane.
4664 */
4665static void
4666intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667{
4668 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004669 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4671 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004673 /*
4674 * BDW signals flip done immediately if the plane
4675 * is disabled, even if the plane enable is already
4676 * armed to occur at the next vblank :(
4677 */
4678 if (IS_BROADWELL(dev))
4679 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 /*
4682 * FIXME IPS should be fine as long as one plane is
4683 * enabled, but in practice it seems to have problems
4684 * when going from primary only to sprite only and vice
4685 * versa.
4686 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004687 hsw_enable_ips(intel_crtc);
4688
Daniel Vetterf99d7062014-06-19 16:01:59 +02004689 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 * Gen2 reports pipe underruns whenever all planes are disabled.
4691 * So don't enable underrun reporting before at least some planes
4692 * are enabled.
4693 * FIXME: Need to fix the logic to work when we turn off all planes
4694 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004695 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696 if (IS_GEN2(dev))
4697 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4698
4699 /* Underruns don't raise interrupts, so check manually. */
4700 if (HAS_GMCH_DISPLAY(dev))
4701 i9xx_check_fifo_underruns(dev_priv);
4702}
4703
4704/**
4705 * intel_pre_disable_primary - Perform operations before disabling primary plane
4706 * @crtc: the CRTC whose primary plane is to be disabled
4707 *
4708 * Performs potentially sleeping operations that must be done before the
4709 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4710 * be called due to an explicit primary plane update, or due to an implicit
4711 * disable that is caused when a sprite plane completely hides the primary
4712 * plane.
4713 */
4714static void
4715intel_pre_disable_primary(struct drm_crtc *crtc)
4716{
4717 struct drm_device *dev = crtc->dev;
4718 struct drm_i915_private *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4720 int pipe = intel_crtc->pipe;
4721
4722 /*
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So diasble underrun reporting before all the planes get disabled.
4725 * FIXME: Need to fix the logic to work when we turn off all planes
4726 * but leave the pipe running.
4727 */
4728 if (IS_GEN2(dev))
4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4730
4731 /*
4732 * Vblank time updates from the shadow to live plane control register
4733 * are blocked if the memory self-refresh mode is active at that
4734 * moment. So to make sure the plane gets truly disabled, disable
4735 * first the self-refresh mode. The self-refresh enable bit in turn
4736 * will be checked/applied by the HW only at the next frame start
4737 * event which is after the vblank start event, so we need to have a
4738 * wait-for-vblank between disabling the plane and the pipe.
4739 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004740 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004741 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004742 dev_priv->wm.vlv.cxsr = false;
4743 intel_wait_for_vblank(dev, pipe);
4744 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004746 /*
4747 * FIXME IPS should be fine as long as one plane is
4748 * enabled, but in practice it seems to have problems
4749 * when going from primary only to sprite only and vice
4750 * versa.
4751 */
4752 hsw_disable_ips(intel_crtc);
4753}
4754
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004755static void intel_post_plane_update(struct intel_crtc *crtc)
4756{
4757 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4758 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004759 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004760 struct drm_plane *plane;
4761
4762 if (atomic->wait_vblank)
4763 intel_wait_for_vblank(dev, crtc->pipe);
4764
4765 intel_frontbuffer_flip(dev, atomic->fb_bits);
4766
Ville Syrjälä852eb002015-06-24 22:00:07 +03004767 if (atomic->disable_cxsr)
4768 crtc->wm.cxsr_allowed = true;
4769
Ville Syrjäläf015c552015-06-24 22:00:02 +03004770 if (crtc->atomic.update_wm_post)
4771 intel_update_watermarks(&crtc->base);
4772
Paulo Zanonic80ac852015-07-02 19:25:13 -03004773 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004774 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004775
4776 if (atomic->post_enable_primary)
4777 intel_post_enable_primary(&crtc->base);
4778
4779 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4780 intel_update_sprite_watermarks(plane, &crtc->base,
4781 0, 0, 0, false, false);
4782
4783 memset(atomic, 0, sizeof(*atomic));
4784}
4785
4786static void intel_pre_plane_update(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004789 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4791 struct drm_plane *p;
4792
4793 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4795 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004798 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4799 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800 mutex_unlock(&dev->struct_mutex);
4801 }
4802
4803 if (atomic->wait_for_flips)
4804 intel_crtc_wait_for_pending_flips(&crtc->base);
4805
Paulo Zanonic80ac852015-07-02 19:25:13 -03004806 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004807 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004809 if (crtc->atomic.disable_ips)
4810 hsw_disable_ips(crtc);
4811
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812 if (atomic->pre_disable_primary)
4813 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004814
4815 if (atomic->disable_cxsr) {
4816 crtc->wm.cxsr_allowed = false;
4817 intel_set_memory_cxsr(dev_priv, false);
4818 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004819}
4820
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004821static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004822{
4823 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004825 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004826 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004827
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004828 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830 drm_for_each_plane_mask(p, dev, plane_mask)
4831 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004832
Daniel Vetterf99d7062014-06-19 16:01:59 +02004833 /*
4834 * FIXME: Once we grow proper nuclear flip support out of this we need
4835 * to compute the mask of flip planes precisely. For the time being
4836 * consider this a flip to a NULL plane.
4837 */
4838 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839}
4840
Jesse Barnesf67a5592011-01-05 10:31:48 -08004841static void ironlake_crtc_enable(struct drm_crtc *crtc)
4842{
4843 struct drm_device *dev = crtc->dev;
4844 struct drm_i915_private *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004846 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004849 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850 return;
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004853 intel_prepare_shared_dpll(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304856 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004857
4858 intel_set_pipe_timings(intel_crtc);
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 }
4864
4865 ironlake_set_pipeconf(crtc);
4866
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vettera72e4c92014-09-30 10:56:47 +02004869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004871
Daniel Vetterf6736a12013-06-05 13:34:30 +02004872 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004877 /* Note: FDI PLL enabling _must_ be done before we enable the
4878 * cpu pipes, hence this is separate from all the other fdi/pch
4879 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004880 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004881 } else {
4882 assert_fdi_tx_disabled(dev_priv, pipe);
4883 assert_fdi_rx_disabled(dev_priv, pipe);
4884 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885
Jesse Barnesb074cec2013-04-25 12:55:02 -07004886 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004888 /*
4889 * On ILK+ LUT must be loaded before the pipe is running but with
4890 * clocks enabled
4891 */
4892 intel_crtc_load_lut(crtc);
4893
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004894 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004895 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004899
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004900 assert_vblank_disabled(crtc);
4901 drm_crtc_vblank_on(crtc);
4902
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004903 for_each_encoder_on_crtc(dev, crtc, encoder)
4904 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004905
4906 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004907 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908}
4909
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004910/* IPS only exists on ULT machines and is tied to pipe A. */
4911static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4912{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004913 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004914}
4915
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916static void haswell_crtc_enable(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004922 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4923 struct intel_crtc_state *pipe_config =
4924 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004926 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927 return;
4928
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004929 if (intel_crtc_to_shared_dpll(intel_crtc))
4930 intel_enable_shared_dpll(intel_crtc);
4931
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004932 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304933 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004934
4935 intel_set_pipe_timings(intel_crtc);
4936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004937 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4938 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4939 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004940 }
4941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004943 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004945 }
4946
4947 haswell_set_pipeconf(crtc);
4948
4949 intel_set_pipe_csc(crtc);
4950
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004952
Daniel Vettera72e4c92014-09-30 10:56:47 +02004953 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 for_each_encoder_on_crtc(dev, crtc, encoder)
4955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
4957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004959 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4960 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004961 dev_priv->display.fdi_link_train(crtc);
4962 }
4963
Paulo Zanoni1f544382012-10-24 11:32:00 -02004964 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004966 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004967 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004968 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004969 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004970
4971 /*
4972 * On ILK+ LUT must be loaded before the pipe is running but with
4973 * clocks enabled
4974 */
4975 intel_crtc_load_lut(crtc);
4976
Paulo Zanoni1f544382012-10-24 11:32:00 -02004977 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004978 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004980 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004981 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004983 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004984 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004987 intel_ddi_set_vc_payload_alloc(crtc, true);
4988
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004989 assert_vblank_disabled(crtc);
4990 drm_crtc_vblank_on(crtc);
4991
Jani Nikula8807e552013-08-30 19:40:32 +03004992 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004994 intel_opregion_notify_encoder(encoder, true);
4995 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Paulo Zanonie4916942013-09-20 16:21:19 -03004997 /* If we change the relative order between pipe/planes enabling, we need
4998 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004999 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5000 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5001 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5002 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5003 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004}
5005
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005006static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005007{
5008 struct drm_device *dev = crtc->base.dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 int pipe = crtc->pipe;
5011
5012 /* To avoid upsetting the power well on haswell only disable the pfit if
5013 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005014 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005015 I915_WRITE(PF_CTL(pipe), 0);
5016 I915_WRITE(PF_WIN_POS(pipe), 0);
5017 I915_WRITE(PF_WIN_SZ(pipe), 0);
5018 }
5019}
5020
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021static void ironlake_crtc_disable(struct drm_crtc *crtc)
5022{
5023 struct drm_device *dev = crtc->dev;
5024 struct drm_i915_private *dev_priv = dev->dev_private;
5025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005026 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005027 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005028 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029
Daniel Vetterea9d7582012-07-10 10:42:52 +02005030 for_each_encoder_on_crtc(dev, crtc, encoder)
5031 encoder->disable(encoder);
5032
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005033 drm_crtc_vblank_off(crtc);
5034 assert_vblank_disabled(crtc);
5035
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005036 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005037 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005038
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005039 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005041 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005043 if (intel_crtc->config->has_pch_encoder)
5044 ironlake_fdi_disable(crtc);
5045
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005046 for_each_encoder_on_crtc(dev, crtc, encoder)
5047 if (encoder->post_disable)
5048 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005050 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005051 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 if (HAS_PCH_CPT(dev)) {
5054 /* disable TRANS_DP_CTL */
5055 reg = TRANS_DP_CTL(pipe);
5056 temp = I915_READ(reg);
5057 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5058 TRANS_DP_PORT_SEL_MASK);
5059 temp |= TRANS_DP_PORT_SEL_NONE;
5060 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005061
Daniel Vetterd925c592013-06-05 13:34:04 +02005062 /* disable DPLL_SEL */
5063 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005064 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005065 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005066 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005067
Daniel Vetterd925c592013-06-05 13:34:04 +02005068 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005070
5071 intel_crtc->active = false;
5072 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073}
5074
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075static void haswell_crtc_disable(struct drm_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5080 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005081 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Jani Nikula8807e552013-08-30 19:40:32 +03005083 for_each_encoder_on_crtc(dev, crtc, encoder) {
5084 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005086 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005088 drm_crtc_vblank_off(crtc);
5089 assert_vblank_disabled(crtc);
5090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005091 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005092 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5093 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005094 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005096 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005097 intel_ddi_set_vc_payload_alloc(crtc, false);
5098
Paulo Zanoniad80a812012-10-24 16:06:19 -02005099 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005100
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005101 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005102 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005103 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005104 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005105
Paulo Zanoni1f544382012-10-24 11:32:00 -02005106 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005109 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005110 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005111 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112
Imre Deak97b040a2014-06-25 22:01:50 +03005113 for_each_encoder_on_crtc(dev, crtc, encoder)
5114 if (encoder->post_disable)
5115 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005116
5117 intel_crtc->active = false;
5118 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005119}
5120
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121static void i9xx_pfit_enable(struct intel_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->base.dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005125 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005127 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005128 return;
5129
Daniel Vetterc0b03412013-05-28 12:05:54 +02005130 /*
5131 * The panel fitter should only be adjusted whilst the pipe is disabled,
5132 * according to register description and PRM.
5133 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5135 assert_pipe_disabled(dev_priv, crtc->pipe);
5136
Jesse Barnesb074cec2013-04-25 12:55:02 -07005137 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5138 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005139
5140 /* Border color in case we don't scale up to the full screen. Black by
5141 * default, change to something else for debugging. */
5142 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005143}
5144
Dave Airlied05410f2014-06-05 13:22:59 +10005145static enum intel_display_power_domain port_to_power_domain(enum port port)
5146{
5147 switch (port) {
5148 case PORT_A:
5149 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5150 case PORT_B:
5151 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5152 case PORT_C:
5153 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5154 case PORT_D:
5155 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005156 case PORT_E:
5157 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
Imre Deak77d22dc2014-03-05 16:20:52 +02005164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
Imre Deak319be8a2014-03-04 19:22:57 +02005168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005170{
Imre Deak319be8a2014-03-04 19:22:57 +02005171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005182 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 unsigned long mask;
5202 enum transcoder transcoder;
5203
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005204 if (!crtc->state->active)
5205 return 0;
5206
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
Imre Deak319be8a2014-03-04 19:22:57 +02005215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
Imre Deak77d22dc2014-03-05 16:20:52 +02005218 return mask;
5219}
5220
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5222{
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
5227
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5230
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
5247
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005249{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005250 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005256
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005261 }
5262
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005270
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005274}
5275
Mika Kaholaadafdc62015-08-18 14:36:59 +03005276static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5277{
5278 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5279
5280 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5281 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5282 return max_cdclk_freq;
5283 else if (IS_CHERRYVIEW(dev_priv))
5284 return max_cdclk_freq*95/100;
5285 else if (INTEL_INFO(dev_priv)->gen < 4)
5286 return 2*max_cdclk_freq*90/100;
5287 else
5288 return max_cdclk_freq*90/100;
5289}
5290
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005291static void intel_update_max_cdclk(struct drm_device *dev)
5292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
5295 if (IS_SKYLAKE(dev)) {
5296 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5297
5298 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5299 dev_priv->max_cdclk_freq = 675000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5301 dev_priv->max_cdclk_freq = 540000;
5302 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else
5305 dev_priv->max_cdclk_freq = 337500;
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
Mika Kaholaadafdc62015-08-18 14:36:59 +03005330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
Damien Lespiau70d0c572015-06-04 18:21:29 +01005365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
Damien Lespiaua47871b2015-06-04 18:21:34 +01005481 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005518 POSTING_READ(DBUF_CTL);
5519
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005531 POSTING_READ(DBUF_CTL);
5532
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005656 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005697
5698 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
Animesh Manna4e961e42015-08-26 01:36:08 +05305712 /*
5713 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5714 */
5715 if (dev_priv->csr.dmc_payload) {
5716 /* disable DPLL0 */
5717 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5718 ~LCPLL_PLL_ENABLE);
5719 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5720 DRM_ERROR("Couldn't disable DPLL0\n");
5721 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005722
5723 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5724}
5725
5726void skl_init_cdclk(struct drm_i915_private *dev_priv)
5727{
5728 u32 val;
5729 unsigned int required_vco;
5730
5731 /* enable PCH reset handshake */
5732 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5733 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5734
5735 /* enable PG1 and Misc I/O */
5736 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5737
Gary Wang39d9b852015-08-28 16:40:34 +08005738 /* DPLL0 not enabled (happens on early BIOS versions) */
5739 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5740 /* enable DPLL0 */
5741 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5742 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005743 }
5744
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005745 /* set CDCLK to the frequency the BIOS chose */
5746 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5747
5748 /* enable DBUF power */
5749 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5750 POSTING_READ(DBUF_CTL);
5751
5752 udelay(10);
5753
5754 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5755 DRM_ERROR("DBuf power enable timeout\n");
5756}
5757
Ville Syrjälädfcab172014-06-13 13:37:47 +03005758/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005759static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005760{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005761 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762
Jesse Barnes586f49d2013-11-04 16:06:59 -08005763 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005764 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005765 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5766 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005767 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768
Ville Syrjälädfcab172014-06-13 13:37:47 +03005769 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770}
5771
5772/* Adjust CDclk dividers to allow high res or save power if possible */
5773static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5774{
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 u32 val, cmd;
5777
Vandana Kannan164dfd22014-11-24 13:37:41 +05305778 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5779 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005780
Ville Syrjälädfcab172014-06-13 13:37:47 +03005781 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005783 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784 cmd = 1;
5785 else
5786 cmd = 0;
5787
5788 mutex_lock(&dev_priv->rps.hw_lock);
5789 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5790 val &= ~DSPFREQGUAR_MASK;
5791 val |= (cmd << DSPFREQGUAR_SHIFT);
5792 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5793 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5794 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5795 50)) {
5796 DRM_ERROR("timed out waiting for CDclk change\n");
5797 }
5798 mutex_unlock(&dev_priv->rps.hw_lock);
5799
Ville Syrjälä54433e92015-05-26 20:42:31 +03005800 mutex_lock(&dev_priv->sb_lock);
5801
Ville Syrjälädfcab172014-06-13 13:37:47 +03005802 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005803 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005805 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806
Jesse Barnes30a970c2013-11-04 13:48:12 -08005807 /* adjust cdclk divider */
5808 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005809 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005810 val |= divider;
5811 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005812
5813 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5814 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5815 50))
5816 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817 }
5818
Jesse Barnes30a970c2013-11-04 13:48:12 -08005819 /* adjust self-refresh exit latency value */
5820 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5821 val &= ~0x7f;
5822
5823 /*
5824 * For high bandwidth configs, we set a higher latency in the bunit
5825 * so that the core display fetch happens in time to avoid underruns.
5826 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005827 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828 val |= 4500 / 250; /* 4.5 usec */
5829 else
5830 val |= 3000 / 250; /* 3.0 usec */
5831 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005832
Ville Syrjäläa5805162015-05-26 20:42:30 +03005833 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834
Ville Syrjäläb6283052015-06-03 15:45:07 +03005835 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836}
5837
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005838static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5839{
5840 struct drm_i915_private *dev_priv = dev->dev_private;
5841 u32 val, cmd;
5842
Vandana Kannan164dfd22014-11-24 13:37:41 +05305843 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5844 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845
5846 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 case 333333:
5848 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005849 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005850 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005851 break;
5852 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005853 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005854 return;
5855 }
5856
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005857 /*
5858 * Specs are full of misinformation, but testing on actual
5859 * hardware has shown that we just need to write the desired
5860 * CCK divider into the Punit register.
5861 */
5862 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5863
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005864 mutex_lock(&dev_priv->rps.hw_lock);
5865 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5866 val &= ~DSPFREQGUAR_MASK_CHV;
5867 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5868 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5869 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5870 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5871 50)) {
5872 DRM_ERROR("timed out waiting for CDclk change\n");
5873 }
5874 mutex_unlock(&dev_priv->rps.hw_lock);
5875
Ville Syrjäläb6283052015-06-03 15:45:07 +03005876 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005877}
5878
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5880 int max_pixclk)
5881{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005882 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005883 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005884
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885 /*
5886 * Really only a few cases to deal with, as only 4 CDclks are supported:
5887 * 200MHz
5888 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005889 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005890 * 400MHz (VLV only)
5891 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5892 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005893 *
5894 * We seem to get an unstable or solid color picture at 200MHz.
5895 * Not sure what's wrong. For now use 200MHz only when all pipes
5896 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005898 if (!IS_CHERRYVIEW(dev_priv) &&
5899 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005901 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005902 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005903 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005904 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005905 else
5906 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907}
5908
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305909static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5910 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305912 /*
5913 * FIXME:
5914 * - remove the guardband, it's not needed on BXT
5915 * - set 19.2MHz bypass frequency if there are no active pipes
5916 */
5917 if (max_pixclk > 576000*9/10)
5918 return 624000;
5919 else if (max_pixclk > 384000*9/10)
5920 return 576000;
5921 else if (max_pixclk > 288000*9/10)
5922 return 384000;
5923 else if (max_pixclk > 144000*9/10)
5924 return 288000;
5925 else
5926 return 144000;
5927}
5928
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005929/* Compute the max pixel clock for new configuration. Uses atomic state if
5930 * that's non-NULL, look at current state otherwise. */
5931static int intel_mode_max_pixclk(struct drm_device *dev,
5932 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005935 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936 int max_pixclk = 0;
5937
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005938 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005939 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005940 if (IS_ERR(crtc_state))
5941 return PTR_ERR(crtc_state);
5942
5943 if (!crtc_state->base.enable)
5944 continue;
5945
5946 max_pixclk = max(max_pixclk,
5947 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948 }
5949
5950 return max_pixclk;
5951}
5952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005953static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005955 struct drm_device *dev = state->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005959 if (max_pixclk < 0)
5960 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005962 to_intel_atomic_state(state)->cdclk =
5963 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305964
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965 return 0;
5966}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5969{
5970 struct drm_device *dev = state->dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974 if (max_pixclk < 0)
5975 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977 to_intel_atomic_state(state)->cdclk =
5978 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005979
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005981}
5982
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005983static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5984{
5985 unsigned int credits, default_credits;
5986
5987 if (IS_CHERRYVIEW(dev_priv))
5988 default_credits = PFI_CREDIT(12);
5989 else
5990 default_credits = PFI_CREDIT(8);
5991
Vandana Kannan164dfd22014-11-24 13:37:41 +05305992 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005993 /* CHV suggested value is 31 or 63 */
5994 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005995 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005996 else
5997 credits = PFI_CREDIT(15);
5998 } else {
5999 credits = default_credits;
6000 }
6001
6002 /*
6003 * WA - write default credits before re-programming
6004 * FIXME: should we also set the resend bit here?
6005 */
6006 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6007 default_credits);
6008
6009 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6010 credits | PFI_CREDIT_RESEND);
6011
6012 /*
6013 * FIXME is this guaranteed to clear
6014 * immediately or should we poll for it?
6015 */
6016 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6017}
6018
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006019static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006020{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006021 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006022 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006023 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006025 /*
6026 * FIXME: We can end up here with all power domains off, yet
6027 * with a CDCLK frequency other than the minimum. To account
6028 * for this take the PIPE-A power domain, which covers the HW
6029 * blocks needed for the following programming. This can be
6030 * removed once it's guaranteed that we get here either with
6031 * the minimum CDCLK set, or the required power domains
6032 * enabled.
6033 */
6034 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006035
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006036 if (IS_CHERRYVIEW(dev))
6037 cherryview_set_cdclk(dev, req_cdclk);
6038 else
6039 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006040
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006041 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006042
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006043 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044}
6045
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046static void valleyview_crtc_enable(struct drm_crtc *crtc)
6047{
6048 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006049 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6051 struct intel_encoder *encoder;
6052 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006053 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006054
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006055 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006056 return;
6057
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006058 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006060 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306061 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006062
6063 intel_set_pipe_timings(intel_crtc);
6064
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006065 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6066 struct drm_i915_private *dev_priv = dev->dev_private;
6067
6068 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6069 I915_WRITE(CHV_CANVAS(pipe), 0);
6070 }
6071
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072 i9xx_set_pipeconf(intel_crtc);
6073
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006075
Daniel Vettera72e4c92014-09-30 10:56:47 +02006076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006077
Jesse Barnes89b667f2013-04-18 14:51:36 -07006078 for_each_encoder_on_crtc(dev, crtc, encoder)
6079 if (encoder->pre_pll_enable)
6080 encoder->pre_pll_enable(encoder);
6081
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006082 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006083 if (IS_CHERRYVIEW(dev)) {
6084 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006085 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006086 } else {
6087 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006088 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006089 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006090 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006091
6092 for_each_encoder_on_crtc(dev, crtc, encoder)
6093 if (encoder->pre_enable)
6094 encoder->pre_enable(encoder);
6095
Jesse Barnes2dd24552013-04-25 12:55:01 -07006096 i9xx_pfit_enable(intel_crtc);
6097
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006098 intel_crtc_load_lut(crtc);
6099
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006100 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006101
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006102 assert_vblank_disabled(crtc);
6103 drm_crtc_vblank_on(crtc);
6104
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006105 for_each_encoder_on_crtc(dev, crtc, encoder)
6106 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006107}
6108
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006109static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6110{
6111 struct drm_device *dev = crtc->base.dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006114 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6115 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006116}
6117
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006118static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006119{
6120 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006121 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006123 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006124 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006125
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006126 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006127 return;
6128
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006129 i9xx_set_pll_dividers(intel_crtc);
6130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006131 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306132 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006133
6134 intel_set_pipe_timings(intel_crtc);
6135
Daniel Vetter5b18e572014-04-24 23:55:06 +02006136 i9xx_set_pipeconf(intel_crtc);
6137
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006138 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006139
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006140 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006141 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006142
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006143 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006144 if (encoder->pre_enable)
6145 encoder->pre_enable(encoder);
6146
Daniel Vetterf6736a12013-06-05 13:34:30 +02006147 i9xx_enable_pll(intel_crtc);
6148
Jesse Barnes2dd24552013-04-25 12:55:01 -07006149 i9xx_pfit_enable(intel_crtc);
6150
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006151 intel_crtc_load_lut(crtc);
6152
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006153 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006154 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006155
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006156 assert_vblank_disabled(crtc);
6157 drm_crtc_vblank_on(crtc);
6158
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006159 for_each_encoder_on_crtc(dev, crtc, encoder)
6160 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006161}
6162
Daniel Vetter87476d62013-04-11 16:29:06 +02006163static void i9xx_pfit_disable(struct intel_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->base.dev;
6166 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006168 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006169 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006170
6171 assert_pipe_disabled(dev_priv, crtc->pipe);
6172
Daniel Vetter328d8e82013-05-08 10:36:31 +02006173 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6174 I915_READ(PFIT_CONTROL));
6175 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006176}
6177
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006178static void i9xx_crtc_disable(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006183 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006184 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006185
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006186 /*
6187 * On gen2 planes are double buffered but the pipe isn't, so we must
6188 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006189 * We also need to wait on all gmch platforms because of the
6190 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006191 */
Imre Deak564ed192014-06-13 14:54:21 +03006192 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006193
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006194 for_each_encoder_on_crtc(dev, crtc, encoder)
6195 encoder->disable(encoder);
6196
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006197 drm_crtc_vblank_off(crtc);
6198 assert_vblank_disabled(crtc);
6199
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006200 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006201
Daniel Vetter87476d62013-04-11 16:29:06 +02006202 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006203
Jesse Barnes89b667f2013-04-18 14:51:36 -07006204 for_each_encoder_on_crtc(dev, crtc, encoder)
6205 if (encoder->post_disable)
6206 encoder->post_disable(encoder);
6207
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006208 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006209 if (IS_CHERRYVIEW(dev))
6210 chv_disable_pll(dev_priv, pipe);
6211 else if (IS_VALLEYVIEW(dev))
6212 vlv_disable_pll(dev_priv, pipe);
6213 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006214 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006215 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006216
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006217 for_each_encoder_on_crtc(dev, crtc, encoder)
6218 if (encoder->post_pll_disable)
6219 encoder->post_pll_disable(encoder);
6220
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006221 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006222 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006223
6224 intel_crtc->active = false;
6225 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006226}
6227
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006228static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006229{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006231 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006232 enum intel_display_power_domain domain;
6233 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006234
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006235 if (!intel_crtc->active)
6236 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006238 if (to_intel_plane_state(crtc->primary->state)->visible) {
6239 intel_crtc_wait_for_pending_flips(crtc);
6240 intel_pre_disable_primary(crtc);
6241 }
6242
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006243 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006244 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006245 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006246
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006247 domains = intel_crtc->enabled_power_domains;
6248 for_each_power_domain(domain, domains)
6249 intel_display_power_put(dev_priv, domain);
6250 intel_crtc->enabled_power_domains = 0;
6251}
6252
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006253/*
6254 * turn all crtc's off, but do not adjust state
6255 * This has to be paired with a call to intel_modeset_setup_hw_state.
6256 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006257int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006258{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006259 struct drm_mode_config *config = &dev->mode_config;
6260 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6261 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006262 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006263 unsigned crtc_mask = 0;
6264 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006265
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006266 if (WARN_ON(!ctx))
6267 return 0;
6268
6269 lockdep_assert_held(&ctx->ww_ctx);
6270 state = drm_atomic_state_alloc(dev);
6271 if (WARN_ON(!state))
6272 return -ENOMEM;
6273
6274 state->acquire_ctx = ctx;
6275 state->allow_modeset = true;
6276
6277 for_each_crtc(dev, crtc) {
6278 struct drm_crtc_state *crtc_state =
6279 drm_atomic_get_crtc_state(state, crtc);
6280
6281 ret = PTR_ERR_OR_ZERO(crtc_state);
6282 if (ret)
6283 goto free;
6284
6285 if (!crtc_state->active)
6286 continue;
6287
6288 crtc_state->active = false;
6289 crtc_mask |= 1 << drm_crtc_index(crtc);
6290 }
6291
6292 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006293 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006294
6295 if (!ret) {
6296 for_each_crtc(dev, crtc)
6297 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6298 crtc->state->active = true;
6299
6300 return ret;
6301 }
6302 }
6303
6304free:
6305 if (ret)
6306 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6307 drm_atomic_state_free(state);
6308 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006309}
6310
Chris Wilsonea5b2132010-08-04 13:50:23 +01006311void intel_encoder_destroy(struct drm_encoder *encoder)
6312{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006314
Chris Wilsonea5b2132010-08-04 13:50:23 +01006315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
6317}
6318
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006321static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006329 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006330 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006331 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006332
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 if (!crtc)
6337 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006341
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006343 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006344
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006346 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006347
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006355 }
6356}
6357
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006358int intel_connector_init(struct intel_connector *connector)
6359{
6360 struct drm_connector_state *connector_state;
6361
6362 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6363 if (!connector_state)
6364 return -ENOMEM;
6365
6366 connector->base.state = connector_state;
6367 return 0;
6368}
6369
6370struct intel_connector *intel_connector_alloc(void)
6371{
6372 struct intel_connector *connector;
6373
6374 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6375 if (!connector)
6376 return NULL;
6377
6378 if (intel_connector_init(connector) < 0) {
6379 kfree(connector);
6380 return NULL;
6381 }
6382
6383 return connector;
6384}
6385
Daniel Vetterf0947c32012-07-02 13:10:34 +02006386/* Simple connector->get_hw_state implementation for encoders that support only
6387 * one connector and no cloning and hence the encoder state determines the state
6388 * of the connector. */
6389bool intel_connector_get_hw_state(struct intel_connector *connector)
6390{
Daniel Vetter24929352012-07-02 20:28:59 +02006391 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006392 struct intel_encoder *encoder = connector->encoder;
6393
6394 return encoder->get_hw_state(encoder, &pipe);
6395}
6396
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006398{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6400 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006401
6402 return 0;
6403}
6404
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006405static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006406 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006407{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 struct drm_atomic_state *state = pipe_config->base.state;
6409 struct intel_crtc *other_crtc;
6410 struct intel_crtc_state *other_crtc_state;
6411
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
6414 if (pipe_config->fdi_lanes > 4) {
6415 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6416 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 }
6419
Paulo Zanonibafb6552013-11-02 21:07:44 -07006420 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421 if (pipe_config->fdi_lanes > 2) {
6422 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6423 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 }
6428 }
6429
6430 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432
6433 /* Ivybridge 3 pipe is really complicated */
6434 switch (pipe) {
6435 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 if (pipe_config->fdi_lanes <= 2)
6439 return 0;
6440
6441 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6442 other_crtc_state =
6443 intel_atomic_get_crtc_state(state, other_crtc);
6444 if (IS_ERR(other_crtc_state))
6445 return PTR_ERR(other_crtc_state);
6446
6447 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006452 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006453 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006454 if (pipe_config->fdi_lanes > 2) {
6455 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006458 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006469 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471 default:
6472 BUG();
6473 }
6474}
6475
Daniel Vettere29c22c2013-02-21 00:00:16 +01006476#define RETRY 1
6477static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006478 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006479{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006480 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006481 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006482 int lane, link_bw, fdi_dotclock, ret;
6483 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484
Daniel Vettere29c22c2013-02-21 00:00:16 +01006485retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006486 /* FDI is a binary signal running at ~2.7GHz, encoding
6487 * each output octet as 10 bits. The actual frequency
6488 * is stored as a divider into a 100MHz clock, and the
6489 * mode pixel clock is stored in units of 1KHz.
6490 * Hence the bw of each lane in terms of the mode signal
6491 * is:
6492 */
6493 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6494
Damien Lespiau241bfc32013-09-25 16:45:37 +01006495 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006496
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006497 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006498 pipe_config->pipe_bpp);
6499
6500 pipe_config->fdi_lanes = lane;
6501
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006502 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006503 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006504
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6506 intel_crtc->pipe, pipe_config);
6507 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006508 pipe_config->pipe_bpp -= 2*3;
6509 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6510 pipe_config->pipe_bpp);
6511 needs_recompute = true;
6512 pipe_config->bw_constrained = true;
6513
6514 goto retry;
6515 }
6516
6517 if (needs_recompute)
6518 return RETRY;
6519
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006521}
6522
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006523static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6524 struct intel_crtc_state *pipe_config)
6525{
6526 if (pipe_config->pipe_bpp > 24)
6527 return false;
6528
6529 /* HSW can handle pixel rate up to cdclk? */
6530 if (IS_HASWELL(dev_priv->dev))
6531 return true;
6532
6533 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006534 * We compare against max which means we must take
6535 * the increased cdclk requirement into account when
6536 * calculating the new cdclk.
6537 *
6538 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006539 */
6540 return ilk_pipe_pixel_rate(pipe_config) <=
6541 dev_priv->max_cdclk_freq * 95 / 100;
6542}
6543
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006544static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006546{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549
Jani Nikulad330a952014-01-21 11:24:25 +02006550 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006551 hsw_crtc_supports_ips(crtc) &&
6552 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006553}
6554
Daniel Vettera43f6e02013-06-07 23:10:32 +02006555static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006556 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006557{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006558 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006559 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006560 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006561
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006562 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006563 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006564 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006565
6566 /*
6567 * Enable pixel doubling when the dot clock
6568 * is > 90% of the (display) core speed.
6569 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006570 * GDG double wide on either pipe,
6571 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006572 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006573 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006574 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006575 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006576 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006577 }
6578
Damien Lespiau241bfc32013-09-25 16:45:37 +01006579 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006580 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006581 }
Chris Wilson89749352010-09-12 18:25:19 +01006582
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006583 /*
6584 * Pipe horizontal size must be even in:
6585 * - DVO ganged mode
6586 * - LVDS dual channel mode
6587 * - Double wide pipe
6588 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006589 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006590 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6591 pipe_config->pipe_src_w &= ~1;
6592
Damien Lespiau8693a822013-05-03 18:48:11 +01006593 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6594 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006595 */
6596 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6597 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006598 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006599
Damien Lespiauf5adf942013-06-24 18:29:34 +01006600 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006601 hsw_compute_ips_config(crtc, pipe_config);
6602
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006604 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006605
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006606 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006607}
6608
Ville Syrjälä1652d192015-03-31 14:12:01 +03006609static int skylake_get_display_clock_speed(struct drm_device *dev)
6610{
6611 struct drm_i915_private *dev_priv = to_i915(dev);
6612 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6613 uint32_t cdctl = I915_READ(CDCLK_CTL);
6614 uint32_t linkrate;
6615
Damien Lespiau414355a2015-06-04 18:21:31 +01006616 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006617 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618
6619 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6620 return 540000;
6621
6622 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006623 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006624
Damien Lespiau71cd8422015-04-30 16:39:17 +01006625 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6626 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006627 /* vco 8640 */
6628 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6629 case CDCLK_FREQ_450_432:
6630 return 432000;
6631 case CDCLK_FREQ_337_308:
6632 return 308570;
6633 case CDCLK_FREQ_675_617:
6634 return 617140;
6635 default:
6636 WARN(1, "Unknown cd freq selection\n");
6637 }
6638 } else {
6639 /* vco 8100 */
6640 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6641 case CDCLK_FREQ_450_432:
6642 return 450000;
6643 case CDCLK_FREQ_337_308:
6644 return 337500;
6645 case CDCLK_FREQ_675_617:
6646 return 675000;
6647 default:
6648 WARN(1, "Unknown cd freq selection\n");
6649 }
6650 }
6651
6652 /* error case, do as if DPLL0 isn't enabled */
6653 return 24000;
6654}
6655
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006656static int broxton_get_display_clock_speed(struct drm_device *dev)
6657{
6658 struct drm_i915_private *dev_priv = to_i915(dev);
6659 uint32_t cdctl = I915_READ(CDCLK_CTL);
6660 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6661 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6662 int cdclk;
6663
6664 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6665 return 19200;
6666
6667 cdclk = 19200 * pll_ratio / 2;
6668
6669 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6670 case BXT_CDCLK_CD2X_DIV_SEL_1:
6671 return cdclk; /* 576MHz or 624MHz */
6672 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6673 return cdclk * 2 / 3; /* 384MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_2:
6675 return cdclk / 2; /* 288MHz */
6676 case BXT_CDCLK_CD2X_DIV_SEL_4:
6677 return cdclk / 4; /* 144MHz */
6678 }
6679
6680 /* error case, do as if DE PLL isn't enabled */
6681 return 19200;
6682}
6683
Ville Syrjälä1652d192015-03-31 14:12:01 +03006684static int broadwell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6697 return 540000;
6698 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6699 return 337500;
6700 else
6701 return 675000;
6702}
6703
6704static int haswell_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t lcpll = I915_READ(LCPLL_CTL);
6708 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6709
6710 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6711 return 800000;
6712 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6713 return 450000;
6714 else if (freq == LCPLL_CLK_FREQ_450)
6715 return 450000;
6716 else if (IS_HSW_ULT(dev))
6717 return 337500;
6718 else
6719 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006720}
6721
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006722static int valleyview_get_display_clock_speed(struct drm_device *dev)
6723{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006724 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006725 u32 val;
6726 int divider;
6727
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006728 if (dev_priv->hpll_freq == 0)
6729 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6730
Ville Syrjäläa5805162015-05-26 20:42:30 +03006731 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006732 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006733 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006734
6735 divider = val & DISPLAY_FREQUENCY_VALUES;
6736
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006737 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6738 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6739 "cdclk change in progress\n");
6740
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006741 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006742}
6743
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006744static int ilk_get_display_clock_speed(struct drm_device *dev)
6745{
6746 return 450000;
6747}
6748
Jesse Barnese70236a2009-09-21 10:42:27 -07006749static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006750{
Jesse Barnese70236a2009-09-21 10:42:27 -07006751 return 400000;
6752}
Jesse Barnes79e53942008-11-07 14:24:08 -08006753
Jesse Barnese70236a2009-09-21 10:42:27 -07006754static int i915_get_display_clock_speed(struct drm_device *dev)
6755{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006756 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006757}
Jesse Barnes79e53942008-11-07 14:24:08 -08006758
Jesse Barnese70236a2009-09-21 10:42:27 -07006759static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6760{
6761 return 200000;
6762}
Jesse Barnes79e53942008-11-07 14:24:08 -08006763
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764static int pnv_get_display_clock_speed(struct drm_device *dev)
6765{
6766 u16 gcfgc = 0;
6767
6768 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6769
6770 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6771 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006772 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006773 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006774 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006775 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006777 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6778 return 200000;
6779 default:
6780 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6781 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006782 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006783 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006785 }
6786}
6787
Jesse Barnese70236a2009-09-21 10:42:27 -07006788static int i915gm_get_display_clock_speed(struct drm_device *dev)
6789{
6790 u16 gcfgc = 0;
6791
6792 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6793
6794 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006795 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006796 else {
6797 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6798 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006799 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006800 default:
6801 case GC_DISPLAY_CLOCK_190_200_MHZ:
6802 return 190000;
6803 }
6804 }
6805}
Jesse Barnes79e53942008-11-07 14:24:08 -08006806
Jesse Barnese70236a2009-09-21 10:42:27 -07006807static int i865_get_display_clock_speed(struct drm_device *dev)
6808{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006809 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006810}
6811
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006812static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006813{
6814 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006815
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006816 /*
6817 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6818 * encoding is different :(
6819 * FIXME is this the right way to detect 852GM/852GMV?
6820 */
6821 if (dev->pdev->revision == 0x1)
6822 return 133333;
6823
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006824 pci_bus_read_config_word(dev->pdev->bus,
6825 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6826
Jesse Barnese70236a2009-09-21 10:42:27 -07006827 /* Assume that the hardware is in the high speed state. This
6828 * should be the default.
6829 */
6830 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6831 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006832 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006833 case GC_CLOCK_100_200:
6834 return 200000;
6835 case GC_CLOCK_166_250:
6836 return 250000;
6837 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006839 case GC_CLOCK_133_266:
6840 case GC_CLOCK_133_266_2:
6841 case GC_CLOCK_166_266:
6842 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006843 }
6844
6845 /* Shouldn't happen */
6846 return 0;
6847}
6848
6849static int i830_get_display_clock_speed(struct drm_device *dev)
6850{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006851 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006852}
6853
Ville Syrjälä34edce22015-05-22 11:22:33 +03006854static unsigned int intel_hpll_vco(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
6857 static const unsigned int blb_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 4800000,
6862 [4] = 6400000,
6863 };
6864 static const unsigned int pnv_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 [4] = 2666667,
6870 };
6871 static const unsigned int cl_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 6400000,
6876 [4] = 3333333,
6877 [5] = 3566667,
6878 [6] = 4266667,
6879 };
6880 static const unsigned int elk_vco[8] = {
6881 [0] = 3200000,
6882 [1] = 4000000,
6883 [2] = 5333333,
6884 [3] = 4800000,
6885 };
6886 static const unsigned int ctg_vco[8] = {
6887 [0] = 3200000,
6888 [1] = 4000000,
6889 [2] = 5333333,
6890 [3] = 6400000,
6891 [4] = 2666667,
6892 [5] = 4266667,
6893 };
6894 const unsigned int *vco_table;
6895 unsigned int vco;
6896 uint8_t tmp = 0;
6897
6898 /* FIXME other chipsets? */
6899 if (IS_GM45(dev))
6900 vco_table = ctg_vco;
6901 else if (IS_G4X(dev))
6902 vco_table = elk_vco;
6903 else if (IS_CRESTLINE(dev))
6904 vco_table = cl_vco;
6905 else if (IS_PINEVIEW(dev))
6906 vco_table = pnv_vco;
6907 else if (IS_G33(dev))
6908 vco_table = blb_vco;
6909 else
6910 return 0;
6911
6912 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6913
6914 vco = vco_table[tmp & 0x7];
6915 if (vco == 0)
6916 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6917 else
6918 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6919
6920 return vco;
6921}
6922
6923static int gm45_get_display_clock_speed(struct drm_device *dev)
6924{
6925 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6926 uint16_t tmp = 0;
6927
6928 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6929
6930 cdclk_sel = (tmp >> 12) & 0x1;
6931
6932 switch (vco) {
6933 case 2666667:
6934 case 4000000:
6935 case 5333333:
6936 return cdclk_sel ? 333333 : 222222;
6937 case 3200000:
6938 return cdclk_sel ? 320000 : 228571;
6939 default:
6940 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6941 return 222222;
6942 }
6943}
6944
6945static int i965gm_get_display_clock_speed(struct drm_device *dev)
6946{
6947 static const uint8_t div_3200[] = { 16, 10, 8 };
6948 static const uint8_t div_4000[] = { 20, 12, 10 };
6949 static const uint8_t div_5333[] = { 24, 16, 14 };
6950 const uint8_t *div_table;
6951 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6952 uint16_t tmp = 0;
6953
6954 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6955
6956 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6957
6958 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6959 goto fail;
6960
6961 switch (vco) {
6962 case 3200000:
6963 div_table = div_3200;
6964 break;
6965 case 4000000:
6966 div_table = div_4000;
6967 break;
6968 case 5333333:
6969 div_table = div_5333;
6970 break;
6971 default:
6972 goto fail;
6973 }
6974
6975 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6976
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006977fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006978 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6979 return 200000;
6980}
6981
6982static int g33_get_display_clock_speed(struct drm_device *dev)
6983{
6984 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6985 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6986 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6987 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6988 const uint8_t *div_table;
6989 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6990 uint16_t tmp = 0;
6991
6992 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6993
6994 cdclk_sel = (tmp >> 4) & 0x7;
6995
6996 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6997 goto fail;
6998
6999 switch (vco) {
7000 case 3200000:
7001 div_table = div_3200;
7002 break;
7003 case 4000000:
7004 div_table = div_4000;
7005 break;
7006 case 4800000:
7007 div_table = div_4800;
7008 break;
7009 case 5333333:
7010 div_table = div_5333;
7011 break;
7012 default:
7013 goto fail;
7014 }
7015
7016 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7017
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007018fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007019 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7020 return 190476;
7021}
7022
Zhenyu Wang2c072452009-06-05 15:38:42 +08007023static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007024intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007025{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007026 while (*num > DATA_LINK_M_N_MASK ||
7027 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007028 *num >>= 1;
7029 *den >>= 1;
7030 }
7031}
7032
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007033static void compute_m_n(unsigned int m, unsigned int n,
7034 uint32_t *ret_m, uint32_t *ret_n)
7035{
7036 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7037 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7038 intel_reduce_m_n_ratio(ret_m, ret_n);
7039}
7040
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007041void
7042intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7043 int pixel_clock, int link_clock,
7044 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007045{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007046 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007047
7048 compute_m_n(bits_per_pixel * pixel_clock,
7049 link_clock * nlanes * 8,
7050 &m_n->gmch_m, &m_n->gmch_n);
7051
7052 compute_m_n(pixel_clock, link_clock,
7053 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007054}
7055
Chris Wilsona7615032011-01-12 17:04:08 +00007056static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7057{
Jani Nikulad330a952014-01-21 11:24:25 +02007058 if (i915.panel_use_ssc >= 0)
7059 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007060 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007061 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007062}
7063
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007064static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7065 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007066{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007067 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007068 struct drm_i915_private *dev_priv = dev->dev_private;
7069 int refclk;
7070
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007071 WARN_ON(!crtc_state->base.state);
7072
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007073 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007074 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007075 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007076 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007077 refclk = dev_priv->vbt.lvds_ssc_freq;
7078 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007079 } else if (!IS_GEN2(dev)) {
7080 refclk = 96000;
7081 } else {
7082 refclk = 48000;
7083 }
7084
7085 return refclk;
7086}
7087
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007088static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007089{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007090 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007091}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007092
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007093static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7094{
7095 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007096}
7097
Daniel Vetterf47709a2013-03-28 10:42:02 +01007098static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007099 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 intel_clock_t *reduced_clock)
7101{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007102 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007103 u32 fp, fp2 = 0;
7104
7105 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007106 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007108 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007109 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007110 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007112 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007113 }
7114
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007115 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007116
Daniel Vetterf47709a2013-03-28 10:42:02 +01007117 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007118 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007119 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007120 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007121 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007122 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007123 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007124 }
7125}
7126
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007127static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7128 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129{
7130 u32 reg_val;
7131
7132 /*
7133 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7134 * and set it to a reasonable value instead.
7135 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007136 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007137 reg_val &= 0xffffff00;
7138 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007141 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007142 reg_val &= 0x8cffffff;
7143 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007147 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007150 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007151 reg_val &= 0x00ffffff;
7152 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154}
7155
Daniel Vetterb5518422013-05-03 11:49:48 +02007156static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7157 struct intel_link_m_n *m_n)
7158{
7159 struct drm_device *dev = crtc->base.dev;
7160 struct drm_i915_private *dev_priv = dev->dev_private;
7161 int pipe = crtc->pipe;
7162
Daniel Vettere3b95f12013-05-03 11:49:49 +02007163 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7164 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7165 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7166 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007167}
7168
7169static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007170 struct intel_link_m_n *m_n,
7171 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007176 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007177
7178 if (INTEL_INFO(dev)->gen >= 5) {
7179 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7180 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7181 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7182 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007183 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7184 * for gen < 8) and if DRRS is supported (to make sure the
7185 * registers are not unnecessarily accessed).
7186 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307187 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007188 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007189 I915_WRITE(PIPE_DATA_M2(transcoder),
7190 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7191 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7192 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7193 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7194 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007195 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007196 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7197 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7198 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7199 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007200 }
7201}
7202
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307203void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007204{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307205 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7206
7207 if (m_n == M1_N1) {
7208 dp_m_n = &crtc->config->dp_m_n;
7209 dp_m2_n2 = &crtc->config->dp_m2_n2;
7210 } else if (m_n == M2_N2) {
7211
7212 /*
7213 * M2_N2 registers are not supported. Hence m2_n2 divider value
7214 * needs to be programmed into M1_N1.
7215 */
7216 dp_m_n = &crtc->config->dp_m2_n2;
7217 } else {
7218 DRM_ERROR("Unsupported divider value\n");
7219 return;
7220 }
7221
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007222 if (crtc->config->has_pch_encoder)
7223 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007224 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307225 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007226}
7227
Daniel Vetter251ac862015-06-18 10:30:24 +02007228static void vlv_compute_dpll(struct intel_crtc *crtc,
7229 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007230{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231 u32 dpll, dpll_md;
7232
7233 /*
7234 * Enable DPIO clock input. We should never disable the reference
7235 * clock for pipe B, since VGA hotplug / manual detection depends
7236 * on it.
7237 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007238 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7239 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240 /* We should never disable this, set it here for state tracking */
7241 if (crtc->pipe == PIPE_B)
7242 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7243 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007244 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007245
Ville Syrjäläd288f652014-10-28 13:20:22 +02007246 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007248 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007249}
7250
Ville Syrjäläd288f652014-10-28 13:20:22 +02007251static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007252 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007253{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007254 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007255 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007256 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007257 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007258 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007260
Ville Syrjäläa5805162015-05-26 20:42:30 +03007261 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007262
Ville Syrjäläd288f652014-10-28 13:20:22 +02007263 bestn = pipe_config->dpll.n;
7264 bestm1 = pipe_config->dpll.m1;
7265 bestm2 = pipe_config->dpll.m2;
7266 bestp1 = pipe_config->dpll.p1;
7267 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007268
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269 /* See eDP HDMI DPIO driver vbios notes doc */
7270
7271 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007272 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007273 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
7275 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277
7278 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007282
7283 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285
7286 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7288 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7289 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007290 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007291
7292 /*
7293 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7294 * but we don't support that).
7295 * Note: don't use the DAC post divider as it seems unstable.
7296 */
7297 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007299
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007300 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007304 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007305 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7306 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007308 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007312
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007313 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007315 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317 0x0df40000);
7318 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007320 0x0df70000);
7321 } else { /* HDMI or VGA */
7322 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007323 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007325 0x0df70000);
7326 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328 0x0df40000);
7329 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007333 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7334 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007339 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007340}
7341
Daniel Vetter251ac862015-06-18 10:30:24 +02007342static void chv_compute_dpll(struct intel_crtc *crtc,
7343 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007345 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7346 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007347 DPLL_VCO_ENABLE;
7348 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007349 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007350
Ville Syrjäläd288f652014-10-28 13:20:22 +02007351 pipe_config->dpll_hw_state.dpll_md =
7352 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007353}
7354
Ville Syrjäläd288f652014-10-28 13:20:22 +02007355static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007356 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007357{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007358 struct drm_device *dev = crtc->base.dev;
7359 struct drm_i915_private *dev_priv = dev->dev_private;
7360 int pipe = crtc->pipe;
7361 int dpll_reg = DPLL(crtc->pipe);
7362 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307363 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007364 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307365 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307366 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007367
Ville Syrjäläd288f652014-10-28 13:20:22 +02007368 bestn = pipe_config->dpll.n;
7369 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7370 bestm1 = pipe_config->dpll.m1;
7371 bestm2 = pipe_config->dpll.m2 >> 22;
7372 bestp1 = pipe_config->dpll.p1;
7373 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307374 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307375 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307376 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007377
7378 /*
7379 * Enable Refclk and SSC
7380 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007381 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007382 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007383
Ville Syrjäläa5805162015-05-26 20:42:30 +03007384 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007385
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007386 /* p1 and p2 divider */
7387 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7388 5 << DPIO_CHV_S1_DIV_SHIFT |
7389 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7390 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7391 1 << DPIO_CHV_K_DIV_SHIFT);
7392
7393 /* Feedback post-divider - m2 */
7394 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7395
7396 /* Feedback refclk divider - n and m1 */
7397 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7398 DPIO_CHV_M1_DIV_BY_2 |
7399 1 << DPIO_CHV_N_DIV_SHIFT);
7400
7401 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007403
7404 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307405 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7406 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7407 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7408 if (bestm2_frac)
7409 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7410 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007411
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307412 /* Program digital lock detect threshold */
7413 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7414 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7415 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7416 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7417 if (!bestm2_frac)
7418 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7420
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007421 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307422 if (vco == 5400000) {
7423 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x9;
7427 } else if (vco <= 6200000) {
7428 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x9;
7432 } else if (vco <= 6480000) {
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0x8;
7437 } else {
7438 /* Not supported. Apply the same limits as in the max case */
7439 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7440 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7441 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7442 tribuf_calcntr = 0;
7443 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7445
Ville Syrjälä968040b2015-03-11 22:52:08 +02007446 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307447 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7448 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7450
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 /* AFC Recal */
7452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7453 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7454 DPIO_AFC_RECAL);
7455
Ville Syrjäläa5805162015-05-26 20:42:30 +03007456 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457}
7458
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459/**
7460 * vlv_force_pll_on - forcibly enable just the PLL
7461 * @dev_priv: i915 private structure
7462 * @pipe: pipe PLL to enable
7463 * @dpll: PLL configuration
7464 *
7465 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7466 * in cases where we need the PLL enabled even when @pipe is not going to
7467 * be enabled.
7468 */
7469void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7470 const struct dpll *dpll)
7471{
7472 struct intel_crtc *crtc =
7473 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007474 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007475 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007476 .pixel_multiplier = 1,
7477 .dpll = *dpll,
7478 };
7479
7480 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007481 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007482 chv_prepare_pll(crtc, &pipe_config);
7483 chv_enable_pll(crtc, &pipe_config);
7484 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007485 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007486 vlv_prepare_pll(crtc, &pipe_config);
7487 vlv_enable_pll(crtc, &pipe_config);
7488 }
7489}
7490
7491/**
7492 * vlv_force_pll_off - forcibly disable just the PLL
7493 * @dev_priv: i915 private structure
7494 * @pipe: pipe PLL to disable
7495 *
7496 * Disable the PLL for @pipe. To be used in cases where we need
7497 * the PLL enabled even when @pipe is not going to be enabled.
7498 */
7499void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7500{
7501 if (IS_CHERRYVIEW(dev))
7502 chv_disable_pll(to_i915(dev), pipe);
7503 else
7504 vlv_disable_pll(to_i915(dev), pipe);
7505}
7506
Daniel Vetter251ac862015-06-18 10:30:24 +02007507static void i9xx_compute_dpll(struct intel_crtc *crtc,
7508 struct intel_crtc_state *crtc_state,
7509 intel_clock_t *reduced_clock,
7510 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007511{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007512 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 u32 dpll;
7515 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007516 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007517
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307519
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007520 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007522
7523 dpll = DPLL_VGA_MODE_DIS;
7524
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007525 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 dpll |= DPLLB_MODE_LVDS;
7527 else
7528 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007529
Daniel Vetteref1b4602013-06-01 17:17:04 +02007530 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007532 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007533 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007534
7535 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007536 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007537
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007539 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007540
7541 /* compute bitmask from p1 value */
7542 if (IS_PINEVIEW(dev))
7543 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7544 else {
7545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7546 if (IS_G4X(dev) && reduced_clock)
7547 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7548 }
7549 switch (clock->p2) {
7550 case 5:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7552 break;
7553 case 7:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7555 break;
7556 case 10:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7558 break;
7559 case 14:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7561 break;
7562 }
7563 if (INTEL_INFO(dev)->gen >= 4)
7564 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7565
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007568 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7570 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7571 else
7572 dpll |= PLL_REF_INPUT_DREFCLK;
7573
7574 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007575 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007576
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007579 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007580 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 }
7582}
7583
Daniel Vetter251ac862015-06-18 10:30:24 +02007584static void i8xx_compute_dpll(struct intel_crtc *crtc,
7585 struct intel_crtc_state *crtc_state,
7586 intel_clock_t *reduced_clock,
7587 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007589 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007592 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007594 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307595
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007596 dpll = DPLL_VGA_MODE_DIS;
7597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7600 } else {
7601 if (clock->p1 == 2)
7602 dpll |= PLL_P1_DIVIDE_BY_TWO;
7603 else
7604 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7605 if (clock->p2 == 4)
7606 dpll |= PLL_P2_DIVIDE_BY_4;
7607 }
7608
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007609 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007610 dpll |= DPLL_DVO_2X_MODE;
7611
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7614 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7615 else
7616 dpll |= PLL_REF_INPUT_DREFCLK;
7617
7618 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620}
7621
Daniel Vetter8a654f32013-06-01 17:16:22 +02007622static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007623{
7624 struct drm_device *dev = intel_crtc->base.dev;
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007628 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007629 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007639 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007642
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007658 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007665 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007666 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007667 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007668 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007670 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689}
7690
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007692 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007731}
7732
Daniel Vetterf6a83282014-02-11 15:28:57 -08007733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007734 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007735{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007745
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007746 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007747 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007748
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7750 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007751
7752 mode->hsync = drm_mode_hsync(mode);
7753 mode->vrefresh = drm_mode_vrefresh(mode);
7754 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007755}
7756
Daniel Vetter84b046f2013-02-19 18:48:54 +01007757static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7758{
7759 struct drm_device *dev = intel_crtc->base.dev;
7760 struct drm_i915_private *dev_priv = dev->dev_private;
7761 uint32_t pipeconf;
7762
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007763 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007764
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007765 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7766 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7767 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007770 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007771
Daniel Vetterff9ce462013-04-24 14:57:17 +02007772 /* only g4x and later have fancy bpc/dither controls */
7773 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007775 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007776 pipeconf |= PIPECONF_DITHER_EN |
7777 PIPECONF_DITHER_TYPE_SP;
7778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007779 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007780 case 18:
7781 pipeconf |= PIPECONF_6BPC;
7782 break;
7783 case 24:
7784 pipeconf |= PIPECONF_8BPC;
7785 break;
7786 case 30:
7787 pipeconf |= PIPECONF_10BPC;
7788 break;
7789 default:
7790 /* Case prevented by intel_choose_pipe_bpp_dither. */
7791 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007792 }
7793 }
7794
7795 if (HAS_PIPE_CXSR(dev)) {
7796 if (intel_crtc->lowfreq_avail) {
7797 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7798 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7799 } else {
7800 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007801 }
7802 }
7803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007804 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007805 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007806 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007807 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7808 else
7809 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7810 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007811 pipeconf |= PIPECONF_PROGRESSIVE;
7812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007813 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007814 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007815
Daniel Vetter84b046f2013-02-19 18:48:54 +01007816 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7817 POSTING_READ(PIPECONF(intel_crtc->pipe));
7818}
7819
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007820static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7821 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007822{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007823 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007825 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007826 intel_clock_t clock;
7827 bool ok;
7828 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007829 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007830 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007831 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007832 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007833 struct drm_connector_state *connector_state;
7834 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007835
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007836 memset(&crtc_state->dpll_hw_state, 0,
7837 sizeof(crtc_state->dpll_hw_state));
7838
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007839 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007840 if (connector_state->crtc != &crtc->base)
7841 continue;
7842
7843 encoder = to_intel_encoder(connector_state->best_encoder);
7844
Chris Wilson5eddb702010-09-11 13:48:45 +01007845 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007846 case INTEL_OUTPUT_DSI:
7847 is_dsi = true;
7848 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007849 default:
7850 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007852
Eric Anholtc751ce42010-03-25 11:48:48 -07007853 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 }
7855
Jani Nikulaf2335332013-09-13 11:03:09 +03007856 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007857 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007858
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007859 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007860 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007861
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007862 /*
7863 * Returns a set of divisors for the desired target clock with
7864 * the given refclk, or FALSE. The returned values represent
7865 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7866 * 2) / p1 / p2.
7867 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007868 limit = intel_limit(crtc_state, refclk);
7869 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007872 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7874 return -EINVAL;
7875 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007876
Jani Nikulaf2335332013-09-13 11:03:09 +03007877 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007878 crtc_state->dpll.n = clock.n;
7879 crtc_state->dpll.m1 = clock.m1;
7880 crtc_state->dpll.m2 = clock.m2;
7881 crtc_state->dpll.p1 = clock.p1;
7882 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007883 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007884
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007885 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007886 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007887 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007888 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007889 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007890 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007891 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007892 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007893 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007894 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007895 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007896
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007897 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007898}
7899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007901 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007902{
7903 struct drm_device *dev = crtc->base.dev;
7904 struct drm_i915_private *dev_priv = dev->dev_private;
7905 uint32_t tmp;
7906
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007907 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7908 return;
7909
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007910 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007911 if (!(tmp & PFIT_ENABLE))
7912 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913
Daniel Vetter06922822013-07-11 13:35:40 +02007914 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007915 if (INTEL_INFO(dev)->gen < 4) {
7916 if (crtc->pipe != PIPE_B)
7917 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007918 } else {
7919 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7920 return;
7921 }
7922
Daniel Vetter06922822013-07-11 13:35:40 +02007923 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007924 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7925 if (INTEL_INFO(dev)->gen < 5)
7926 pipe_config->gmch_pfit.lvds_border_bits =
7927 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7928}
7929
Jesse Barnesacbec812013-09-20 11:29:32 -07007930static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007931 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007932{
7933 struct drm_device *dev = crtc->base.dev;
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 int pipe = pipe_config->cpu_transcoder;
7936 intel_clock_t clock;
7937 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007938 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007939
Shobhit Kumarf573de52014-07-30 20:32:37 +05307940 /* In case of MIPI DPLL will not even be used */
7941 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7942 return;
7943
Ville Syrjäläa5805162015-05-26 20:42:30 +03007944 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007945 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007946 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007947
7948 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7949 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7950 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7951 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7952 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7953
Imre Deakdccbea32015-06-22 23:35:51 +03007954 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007955}
7956
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007957static void
7958i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7959 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 u32 val, base, offset;
7964 int pipe = crtc->pipe, plane = crtc->plane;
7965 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007966 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007967 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007968 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007969
Damien Lespiau42a7b082015-02-05 19:35:13 +00007970 val = I915_READ(DSPCNTR(plane));
7971 if (!(val & DISPLAY_PLANE_ENABLE))
7972 return;
7973
Damien Lespiaud9806c92015-01-21 14:07:19 +00007974 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007975 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976 DRM_DEBUG_KMS("failed to alloc fb\n");
7977 return;
7978 }
7979
Damien Lespiau1b842c82015-01-21 13:50:54 +00007980 fb = &intel_fb->base;
7981
Daniel Vetter18c52472015-02-10 17:16:09 +00007982 if (INTEL_INFO(dev)->gen >= 4) {
7983 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007984 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007985 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7986 }
7987 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007988
7989 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007990 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 fb->pixel_format = fourcc;
7992 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
7994 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007995 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996 offset = I915_READ(DSPTILEOFF(plane));
7997 else
7998 offset = I915_READ(DSPLINOFF(plane));
7999 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8000 } else {
8001 base = I915_READ(DSPADDR(plane));
8002 }
8003 plane_config->base = base;
8004
8005 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008006 fb->width = ((val >> 16) & 0xfff) + 1;
8007 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008008
8009 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008010 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008011
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008012 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008013 fb->pixel_format,
8014 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008015
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008016 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008017
Damien Lespiau2844a922015-01-20 12:51:48 +00008018 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8019 pipe_name(pipe), plane, fb->width, fb->height,
8020 fb->bits_per_pixel, base, fb->pitches[0],
8021 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
Damien Lespiau2d140302015-02-05 17:22:18 +00008023 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008024}
8025
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008027 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028{
8029 struct drm_device *dev = crtc->base.dev;
8030 struct drm_i915_private *dev_priv = dev->dev_private;
8031 int pipe = pipe_config->cpu_transcoder;
8032 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8033 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008034 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008035 int refclk = 100000;
8036
Ville Syrjäläa5805162015-05-26 20:42:30 +03008037 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008038 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8039 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8040 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8041 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008042 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008043 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008044
8045 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008046 clock.m2 = (pll_dw0 & 0xff) << 22;
8047 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8048 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008049 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8050 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8051 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8052
Imre Deakdccbea32015-06-22 23:35:51 +03008053 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008054}
8055
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008056static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008057 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008058{
8059 struct drm_device *dev = crtc->base.dev;
8060 struct drm_i915_private *dev_priv = dev->dev_private;
8061 uint32_t tmp;
8062
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008063 if (!intel_display_power_is_enabled(dev_priv,
8064 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008065 return false;
8066
Daniel Vettere143a212013-07-04 12:01:15 +02008067 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008070 tmp = I915_READ(PIPECONF(crtc->pipe));
8071 if (!(tmp & PIPECONF_ENABLE))
8072 return false;
8073
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008074 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8075 switch (tmp & PIPECONF_BPC_MASK) {
8076 case PIPECONF_6BPC:
8077 pipe_config->pipe_bpp = 18;
8078 break;
8079 case PIPECONF_8BPC:
8080 pipe_config->pipe_bpp = 24;
8081 break;
8082 case PIPECONF_10BPC:
8083 pipe_config->pipe_bpp = 30;
8084 break;
8085 default:
8086 break;
8087 }
8088 }
8089
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008090 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8091 pipe_config->limited_color_range = true;
8092
Ville Syrjälä282740f2013-09-04 18:30:03 +03008093 if (INTEL_INFO(dev)->gen < 4)
8094 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8095
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008096 intel_get_pipe_timings(crtc, pipe_config);
8097
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008098 i9xx_get_pfit_config(crtc, pipe_config);
8099
Daniel Vetter6c49f242013-06-06 12:45:25 +02008100 if (INTEL_INFO(dev)->gen >= 4) {
8101 tmp = I915_READ(DPLL_MD(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8104 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008105 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008106 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8107 tmp = I915_READ(DPLL(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & SDVO_MULTIPLIER_MASK)
8110 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8111 } else {
8112 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8113 * port and will be fixed up in the encoder->get_config
8114 * function. */
8115 pipe_config->pixel_multiplier = 1;
8116 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008117 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8118 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008119 /*
8120 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8121 * on 830. Filter it out here so that we don't
8122 * report errors due to that.
8123 */
8124 if (IS_I830(dev))
8125 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8126
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008127 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8128 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008129 } else {
8130 /* Mask out read-only status bits. */
8131 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8132 DPLL_PORTC_READY_MASK |
8133 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008134 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008135
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008136 if (IS_CHERRYVIEW(dev))
8137 chv_crtc_clock_get(crtc, pipe_config);
8138 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008139 vlv_crtc_clock_get(crtc, pipe_config);
8140 else
8141 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008142
Ville Syrjälä0f646142015-08-26 19:39:18 +03008143 /*
8144 * Normally the dotclock is filled in by the encoder .get_config()
8145 * but in case the pipe is enabled w/o any ports we need a sane
8146 * default.
8147 */
8148 pipe_config->base.adjusted_mode.crtc_clock =
8149 pipe_config->port_clock / pipe_config->pixel_multiplier;
8150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151 return true;
8152}
8153
Paulo Zanonidde86e22012-12-01 12:04:25 -02008154static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008157 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008158 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008159 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008160 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008161 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008162 bool has_ck505 = false;
8163 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008164
8165 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008166 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008167 switch (encoder->type) {
8168 case INTEL_OUTPUT_LVDS:
8169 has_panel = true;
8170 has_lvds = true;
8171 break;
8172 case INTEL_OUTPUT_EDP:
8173 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008174 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008175 has_cpu_edp = true;
8176 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008177 default:
8178 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008179 }
8180 }
8181
Keith Packard99eb6a02011-09-26 14:29:12 -07008182 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008183 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008184 can_ssc = has_ck505;
8185 } else {
8186 has_ck505 = false;
8187 can_ssc = true;
8188 }
8189
Imre Deak2de69052013-05-08 13:14:04 +03008190 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8191 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008192
8193 /* Ironlake: try to setup display ref clock before DPLL
8194 * enabling. This is only under driver's control after
8195 * PCH B stepping, previous chipset stepping should be
8196 * ignoring this setting.
8197 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008198 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008199
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008200 /* As we must carefully and slowly disable/enable each source in turn,
8201 * compute the final state we want first and check if we need to
8202 * make any changes at all.
8203 */
8204 final = val;
8205 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008206 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008207 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008208 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008209 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8210
8211 final &= ~DREF_SSC_SOURCE_MASK;
8212 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8213 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008214
Keith Packard199e5d72011-09-22 12:01:57 -07008215 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008216 final |= DREF_SSC_SOURCE_ENABLE;
8217
8218 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8219 final |= DREF_SSC1_ENABLE;
8220
8221 if (has_cpu_edp) {
8222 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8223 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8224 else
8225 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8226 } else
8227 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8228 } else {
8229 final |= DREF_SSC_SOURCE_DISABLE;
8230 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8231 }
8232
8233 if (final == val)
8234 return;
8235
8236 /* Always enable nonspread source */
8237 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8238
8239 if (has_ck505)
8240 val |= DREF_NONSPREAD_CK505_ENABLE;
8241 else
8242 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8243
8244 if (has_panel) {
8245 val &= ~DREF_SSC_SOURCE_MASK;
8246 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008247
Keith Packard199e5d72011-09-22 12:01:57 -07008248 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008249 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008250 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008252 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008254
8255 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261
8262 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008263 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008264 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008265 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008267 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008269 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008271
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008273 POSTING_READ(PCH_DREF_CONTROL);
8274 udelay(200);
8275 } else {
8276 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8277
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008279
8280 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008282
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008284 POSTING_READ(PCH_DREF_CONTROL);
8285 udelay(200);
8286
8287 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008288 val &= ~DREF_SSC_SOURCE_MASK;
8289 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008290
8291 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008293
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008295 POSTING_READ(PCH_DREF_CONTROL);
8296 udelay(200);
8297 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008298
8299 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300}
8301
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008302static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008303{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008304 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008305
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008306 tmp = I915_READ(SOUTH_CHICKEN2);
8307 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8308 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008309
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008310 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8311 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8312 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008313
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008317
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008318 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8320 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008321}
8322
8323/* WaMPhyProgramming:hsw */
8324static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8325{
8326 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
8328 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8329 tmp &= ~(0xFF << 24);
8330 tmp |= (0x12 << 24);
8331 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8332
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8334 tmp |= (1 << 11);
8335 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8338 tmp |= (1 << 11);
8339 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8340
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8342 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8343 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8346 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8347 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008349 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8350 tmp &= ~(7 << 13);
8351 tmp |= (5 << 13);
8352 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8355 tmp &= ~(7 << 13);
8356 tmp |= (5 << 13);
8357 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
8359 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8360 tmp &= ~0xFF;
8361 tmp |= 0x1C;
8362 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8363
8364 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8365 tmp &= ~0xFF;
8366 tmp |= 0x1C;
8367 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8368
8369 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8370 tmp &= ~(0xFF << 16);
8371 tmp |= (0x1C << 16);
8372 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8373
8374 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8375 tmp &= ~(0xFF << 16);
8376 tmp |= (0x1C << 16);
8377 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8378
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008379 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8380 tmp |= (1 << 27);
8381 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008382
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008383 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8384 tmp |= (1 << 27);
8385 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008387 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8388 tmp &= ~(0xF << 28);
8389 tmp |= (4 << 28);
8390 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008391
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008392 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8393 tmp &= ~(0xF << 28);
8394 tmp |= (4 << 28);
8395 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396}
8397
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008398/* Implements 3 different sequences from BSpec chapter "Display iCLK
8399 * Programming" based on the parameters passed:
8400 * - Sequence to enable CLKOUT_DP
8401 * - Sequence to enable CLKOUT_DP without spread
8402 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8403 */
8404static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8405 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008408 uint32_t reg, tmp;
8409
8410 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8411 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008412 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008413 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008414
Ville Syrjäläa5805162015-05-26 20:42:30 +03008415 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416
8417 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8418 tmp &= ~SBI_SSCCTL_DISABLE;
8419 tmp |= SBI_SSCCTL_PATHALT;
8420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8421
8422 udelay(24);
8423
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424 if (with_spread) {
8425 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8426 tmp &= ~SBI_SSCCTL_PATHALT;
8427 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008428
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008429 if (with_fdi) {
8430 lpt_reset_fdi_mphy(dev_priv);
8431 lpt_program_fdi_mphy(dev_priv);
8432 }
8433 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
Ville Syrjäläc2699522015-08-27 23:55:59 +03008435 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008436 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8437 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8438 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008439
Ville Syrjäläa5805162015-05-26 20:42:30 +03008440 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441}
8442
Paulo Zanoni47701c32013-07-23 11:19:25 -03008443/* Sequence to disable CLKOUT_DP */
8444static void lpt_disable_clkout_dp(struct drm_device *dev)
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
8447 uint32_t reg, tmp;
8448
Ville Syrjäläa5805162015-05-26 20:42:30 +03008449 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008450
Ville Syrjäläc2699522015-08-27 23:55:59 +03008451 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008452 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8453 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8454 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8455
8456 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8457 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8458 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8459 tmp |= SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8461 udelay(32);
8462 }
8463 tmp |= SBI_SSCCTL_DISABLE;
8464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8465 }
8466
Ville Syrjäläa5805162015-05-26 20:42:30 +03008467 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008468}
8469
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008470static void lpt_init_pch_refclk(struct drm_device *dev)
8471{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008472 struct intel_encoder *encoder;
8473 bool has_vga = false;
8474
Damien Lespiaub2784e12014-08-05 11:29:37 +01008475 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008476 switch (encoder->type) {
8477 case INTEL_OUTPUT_ANALOG:
8478 has_vga = true;
8479 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008480 default:
8481 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008482 }
8483 }
8484
Paulo Zanoni47701c32013-07-23 11:19:25 -03008485 if (has_vga)
8486 lpt_enable_clkout_dp(dev, true, true);
8487 else
8488 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008489}
8490
Paulo Zanonidde86e22012-12-01 12:04:25 -02008491/*
8492 * Initialize reference clocks when the driver loads
8493 */
8494void intel_init_pch_refclk(struct drm_device *dev)
8495{
8496 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8497 ironlake_init_pch_refclk(dev);
8498 else if (HAS_PCH_LPT(dev))
8499 lpt_init_pch_refclk(dev);
8500}
8501
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008503{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008504 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008505 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008506 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008507 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008508 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008509 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008510 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008511 bool is_lvds = false;
8512
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008513 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008514 if (connector_state->crtc != crtc_state->base.crtc)
8515 continue;
8516
8517 encoder = to_intel_encoder(connector_state->best_encoder);
8518
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008519 switch (encoder->type) {
8520 case INTEL_OUTPUT_LVDS:
8521 is_lvds = true;
8522 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008523 default:
8524 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008525 }
8526 num_connectors++;
8527 }
8528
8529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008530 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008531 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008532 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008533 }
8534
8535 return 120000;
8536}
8537
Daniel Vetter6ff93602013-04-19 11:24:36 +02008538static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008539{
8540 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8542 int pipe = intel_crtc->pipe;
8543 uint32_t val;
8544
Daniel Vetter78114072013-06-13 00:54:57 +02008545 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008549 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 break;
8551 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008552 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008553 break;
8554 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008555 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008556 break;
8557 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008558 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 break;
8560 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008561 /* Case prevented by intel_choose_pipe_bpp_dither. */
8562 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008563 }
8564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008565 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008566 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008568 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008569 val |= PIPECONF_INTERLACED_ILK;
8570 else
8571 val |= PIPECONF_PROGRESSIVE;
8572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008573 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008574 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008575
Paulo Zanonic8203562012-09-12 10:06:29 -03008576 I915_WRITE(PIPECONF(pipe), val);
8577 POSTING_READ(PIPECONF(pipe));
8578}
8579
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008580/*
8581 * Set up the pipe CSC unit.
8582 *
8583 * Currently only full range RGB to limited range RGB conversion
8584 * is supported, but eventually this should handle various
8585 * RGB<->YCbCr scenarios as well.
8586 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008587static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008588{
8589 struct drm_device *dev = crtc->dev;
8590 struct drm_i915_private *dev_priv = dev->dev_private;
8591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8592 int pipe = intel_crtc->pipe;
8593 uint16_t coeff = 0x7800; /* 1.0 */
8594
8595 /*
8596 * TODO: Check what kind of values actually come out of the pipe
8597 * with these coeff/postoff values and adjust to get the best
8598 * accuracy. Perhaps we even need to take the bpc value into
8599 * consideration.
8600 */
8601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008603 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8604
8605 /*
8606 * GY/GU and RY/RU should be the other way around according
8607 * to BSpec, but reality doesn't agree. Just set them up in
8608 * a way that results in the correct picture.
8609 */
8610 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8611 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8612
8613 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8614 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8615
8616 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8617 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8618
8619 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8620 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8621 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8622
8623 if (INTEL_INFO(dev)->gen > 6) {
8624 uint16_t postoff = 0;
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008627 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008628
8629 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8630 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8631 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8632
8633 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8634 } else {
8635 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008638 mode |= CSC_BLACK_SCREEN_OFFSET;
8639
8640 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8641 }
8642}
8643
Daniel Vetter6ff93602013-04-19 11:24:36 +02008644static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008645{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008646 struct drm_device *dev = crtc->dev;
8647 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008649 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008651 uint32_t val;
8652
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008653 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008655 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008658 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008659 val |= PIPECONF_INTERLACED_ILK;
8660 else
8661 val |= PIPECONF_PROGRESSIVE;
8662
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008663 I915_WRITE(PIPECONF(cpu_transcoder), val);
8664 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008665
8666 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8667 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008668
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308669 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008670 val = 0;
8671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008673 case 18:
8674 val |= PIPEMISC_DITHER_6_BPC;
8675 break;
8676 case 24:
8677 val |= PIPEMISC_DITHER_8_BPC;
8678 break;
8679 case 30:
8680 val |= PIPEMISC_DITHER_10_BPC;
8681 break;
8682 case 36:
8683 val |= PIPEMISC_DITHER_12_BPC;
8684 break;
8685 default:
8686 /* Case prevented by pipe_config_set_bpp. */
8687 BUG();
8688 }
8689
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008690 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008691 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8692
8693 I915_WRITE(PIPEMISC(pipe), val);
8694 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008695}
8696
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008698 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008699 intel_clock_t *clock,
8700 bool *has_reduced_clock,
8701 intel_clock_t *reduced_clock)
8702{
8703 struct drm_device *dev = crtc->dev;
8704 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008705 int refclk;
8706 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008707 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008709 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008710
8711 /*
8712 * Returns a set of divisors for the desired target clock with the given
8713 * refclk, or FALSE. The returned values represent the clock equation:
8714 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8715 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008716 limit = intel_limit(crtc_state, refclk);
8717 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008718 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008719 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008720 if (!ret)
8721 return false;
8722
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008723 return true;
8724}
8725
Paulo Zanonid4b19312012-11-29 11:29:32 -02008726int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8727{
8728 /*
8729 * Account for spread spectrum to avoid
8730 * oversubscribing the link. Max center spread
8731 * is 2.5%; use 5% for safety's sake.
8732 */
8733 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008734 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008735}
8736
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008737static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008738{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008739 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008740}
8741
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008742static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008743 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008744 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008745 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746{
8747 struct drm_crtc *crtc = &intel_crtc->base;
8748 struct drm_device *dev = crtc->dev;
8749 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008750 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008751 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008752 struct drm_connector_state *connector_state;
8753 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008754 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008755 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008756 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008758 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008759 if (connector_state->crtc != crtc_state->base.crtc)
8760 continue;
8761
8762 encoder = to_intel_encoder(connector_state->best_encoder);
8763
8764 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008765 case INTEL_OUTPUT_LVDS:
8766 is_lvds = true;
8767 break;
8768 case INTEL_OUTPUT_SDVO:
8769 case INTEL_OUTPUT_HDMI:
8770 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008771 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008772 default:
8773 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008774 }
8775
8776 num_connectors++;
8777 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008778
Chris Wilsonc1858122010-12-03 21:35:48 +00008779 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008780 factor = 21;
8781 if (is_lvds) {
8782 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008783 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008784 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008785 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008787 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008788
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008790 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008791
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008792 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8793 *fp2 |= FP_CB_TUNE;
8794
Chris Wilson5eddb702010-09-11 13:48:45 +01008795 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008796
Eric Anholta07d6782011-03-30 13:01:08 -07008797 if (is_lvds)
8798 dpll |= DPLLB_MODE_LVDS;
8799 else
8800 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008802 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008803 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008804
8805 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008806 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008807 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008808 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
Eric Anholta07d6782011-03-30 13:01:08 -07008810 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008811 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008812 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008814
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008815 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008816 case 5:
8817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8818 break;
8819 case 7:
8820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8821 break;
8822 case 10:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8824 break;
8825 case 14:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8827 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 }
8829
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008830 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 else
8833 dpll |= PLL_REF_INPUT_DREFCLK;
8834
Daniel Vetter959e16d2013-06-05 13:34:21 +02008835 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008836}
8837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8839 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008840{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008841 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008843 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008844 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008845 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008846 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008847
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008848 memset(&crtc_state->dpll_hw_state, 0,
8849 sizeof(crtc_state->dpll_hw_state));
8850
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008851 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008853 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8854 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008857 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8860 return -EINVAL;
8861 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008862 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 if (!crtc_state->clock_set) {
8864 crtc_state->dpll.n = clock.n;
8865 crtc_state->dpll.m1 = clock.m1;
8866 crtc_state->dpll.m2 = clock.m2;
8867 crtc_state->dpll.p1 = clock.p1;
8868 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008871 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008872 if (crtc_state->has_pch_encoder) {
8873 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008874 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008875 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008876
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008877 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008878 &fp, &reduced_clock,
8879 has_reduced_clock ? &fp2 : NULL);
8880
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008881 crtc_state->dpll_hw_state.dpll = dpll;
8882 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008884 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008885 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008886 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008887
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008888 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008889 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008890 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008891 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008892 return -EINVAL;
8893 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008894 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008895
Rodrigo Viviab585de2015-03-24 12:40:09 -07008896 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008897 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008898 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008899 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008900
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008901 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902}
8903
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008904static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8905 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008906{
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008909 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008910
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008911 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8912 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8913 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8914 & ~TU_SIZE_MASK;
8915 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8916 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8917 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8918}
8919
8920static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8921 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008922 struct intel_link_m_n *m_n,
8923 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008924{
8925 struct drm_device *dev = crtc->base.dev;
8926 struct drm_i915_private *dev_priv = dev->dev_private;
8927 enum pipe pipe = crtc->pipe;
8928
8929 if (INTEL_INFO(dev)->gen >= 5) {
8930 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8931 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8932 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8933 & ~TU_SIZE_MASK;
8934 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8935 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8936 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008937 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8938 * gen < 8) and if DRRS is supported (to make sure the
8939 * registers are not unnecessarily read).
8940 */
8941 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008942 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8944 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8945 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8946 & ~TU_SIZE_MASK;
8947 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8948 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8949 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8950 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 } else {
8952 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8953 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8954 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8955 & ~TU_SIZE_MASK;
8956 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8957 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8958 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8959 }
8960}
8961
8962void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008963 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008965 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008966 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8967 else
8968 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008969 &pipe_config->dp_m_n,
8970 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008971}
8972
Daniel Vetter72419202013-04-04 13:28:53 +02008973static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008974 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008975{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008976 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008977 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008978}
8979
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008980static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008981 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008985 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8986 uint32_t ps_ctrl = 0;
8987 int id = -1;
8988 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008989
Chandra Kondurua1b22782015-04-07 15:28:45 -07008990 /* find scaler attached to this pipe */
8991 for (i = 0; i < crtc->num_scalers; i++) {
8992 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8993 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8994 id = i;
8995 pipe_config->pch_pfit.enabled = true;
8996 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8997 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8998 break;
8999 }
9000 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009001
Chandra Kondurua1b22782015-04-07 15:28:45 -07009002 scaler_state->scaler_id = id;
9003 if (id >= 0) {
9004 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9005 } else {
9006 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009007 }
9008}
9009
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009010static void
9011skylake_get_initial_plane_config(struct intel_crtc *crtc,
9012 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009013{
9014 struct drm_device *dev = crtc->base.dev;
9015 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009016 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 int pipe = crtc->pipe;
9018 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009019 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009020 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009021 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009022
Damien Lespiaud9806c92015-01-21 14:07:19 +00009023 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009024 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009025 DRM_DEBUG_KMS("failed to alloc fb\n");
9026 return;
9027 }
9028
Damien Lespiau1b842c82015-01-21 13:50:54 +00009029 fb = &intel_fb->base;
9030
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009031 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009032 if (!(val & PLANE_CTL_ENABLE))
9033 goto error;
9034
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009035 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9036 fourcc = skl_format_to_fourcc(pixel_format,
9037 val & PLANE_CTL_ORDER_RGBX,
9038 val & PLANE_CTL_ALPHA_MASK);
9039 fb->pixel_format = fourcc;
9040 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9041
Damien Lespiau40f46282015-02-27 11:15:21 +00009042 tiling = val & PLANE_CTL_TILED_MASK;
9043 switch (tiling) {
9044 case PLANE_CTL_TILED_LINEAR:
9045 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9046 break;
9047 case PLANE_CTL_TILED_X:
9048 plane_config->tiling = I915_TILING_X;
9049 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9050 break;
9051 case PLANE_CTL_TILED_Y:
9052 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9053 break;
9054 case PLANE_CTL_TILED_YF:
9055 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9056 break;
9057 default:
9058 MISSING_CASE(tiling);
9059 goto error;
9060 }
9061
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9063 plane_config->base = base;
9064
9065 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9066
9067 val = I915_READ(PLANE_SIZE(pipe, 0));
9068 fb->height = ((val >> 16) & 0xfff) + 1;
9069 fb->width = ((val >> 0) & 0x1fff) + 1;
9070
9071 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009072 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9073 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009074 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9075
9076 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009077 fb->pixel_format,
9078 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009079
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009080 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081
9082 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9083 pipe_name(pipe), fb->width, fb->height,
9084 fb->bits_per_pixel, base, fb->pitches[0],
9085 plane_config->size);
9086
Damien Lespiau2d140302015-02-05 17:22:18 +00009087 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009088 return;
9089
9090error:
9091 kfree(fb);
9092}
9093
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009094static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009095 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 uint32_t tmp;
9100
9101 tmp = I915_READ(PF_CTL(crtc->pipe));
9102
9103 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009104 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009105 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9106 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009107
9108 /* We currently do not free assignements of panel fitters on
9109 * ivb/hsw (since we don't use the higher upscaling modes which
9110 * differentiates them) so just WARN about this case for now. */
9111 if (IS_GEN7(dev)) {
9112 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9113 PF_PIPE_SEL_IVB(crtc->pipe));
9114 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009115 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009116}
9117
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009118static void
9119ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9120 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct drm_i915_private *dev_priv = dev->dev_private;
9124 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009125 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009126 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009127 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009128 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009129 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130
Damien Lespiau42a7b082015-02-05 19:35:13 +00009131 val = I915_READ(DSPCNTR(pipe));
9132 if (!(val & DISPLAY_PLANE_ENABLE))
9133 return;
9134
Damien Lespiaud9806c92015-01-21 14:07:19 +00009135 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009136 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 DRM_DEBUG_KMS("failed to alloc fb\n");
9138 return;
9139 }
9140
Damien Lespiau1b842c82015-01-21 13:50:54 +00009141 fb = &intel_fb->base;
9142
Daniel Vetter18c52472015-02-10 17:16:09 +00009143 if (INTEL_INFO(dev)->gen >= 4) {
9144 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009145 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 }
9148 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149
9150 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009151 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009152 fb->pixel_format = fourcc;
9153 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009155 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009156 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009157 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009159 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009160 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009162 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163 }
9164 plane_config->base = base;
9165
9166 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009167 fb->width = ((val >> 16) & 0xfff) + 1;
9168 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009169
9170 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009171 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009173 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009174 fb->pixel_format,
9175 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009177 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009178
Damien Lespiau2844a922015-01-20 12:51:48 +00009179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009183
Damien Lespiau2d140302015-02-05 17:22:18 +00009184 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009185}
9186
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009187static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009188 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009189{
9190 struct drm_device *dev = crtc->base.dev;
9191 struct drm_i915_private *dev_priv = dev->dev_private;
9192 uint32_t tmp;
9193
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009194 if (!intel_display_power_is_enabled(dev_priv,
9195 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009196 return false;
9197
Daniel Vettere143a212013-07-04 12:01:15 +02009198 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009199 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009200
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009201 tmp = I915_READ(PIPECONF(crtc->pipe));
9202 if (!(tmp & PIPECONF_ENABLE))
9203 return false;
9204
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009205 switch (tmp & PIPECONF_BPC_MASK) {
9206 case PIPECONF_6BPC:
9207 pipe_config->pipe_bpp = 18;
9208 break;
9209 case PIPECONF_8BPC:
9210 pipe_config->pipe_bpp = 24;
9211 break;
9212 case PIPECONF_10BPC:
9213 pipe_config->pipe_bpp = 30;
9214 break;
9215 case PIPECONF_12BPC:
9216 pipe_config->pipe_bpp = 36;
9217 break;
9218 default:
9219 break;
9220 }
9221
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009222 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9223 pipe_config->limited_color_range = true;
9224
Daniel Vetterab9412b2013-05-03 11:49:46 +02009225 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009226 struct intel_shared_dpll *pll;
9227
Daniel Vetter88adfff2013-03-28 10:42:01 +01009228 pipe_config->has_pch_encoder = true;
9229
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009230 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9231 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9232 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009233
9234 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009235
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009236 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009237 pipe_config->shared_dpll =
9238 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009239 } else {
9240 tmp = I915_READ(PCH_DPLL_SEL);
9241 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9242 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9243 else
9244 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9245 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009246
9247 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9248
9249 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9250 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009251
9252 tmp = pipe_config->dpll_hw_state.dpll;
9253 pipe_config->pixel_multiplier =
9254 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9255 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009256
9257 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009258 } else {
9259 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009260 }
9261
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009262 intel_get_pipe_timings(crtc, pipe_config);
9263
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009264 ironlake_get_pfit_config(crtc, pipe_config);
9265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009266 return true;
9267}
9268
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9270{
9271 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009274 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276 pipe_name(crtc->pipe));
9277
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9279 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9280 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9281 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9282 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9283 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009284 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009285 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009287 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009288 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009289 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009290 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009291 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009292 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009293
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009294 /*
9295 * In theory we can still leave IRQs enabled, as long as only the HPD
9296 * interrupts remain enabled. We used to check for that, but since it's
9297 * gen-specific and since we only disable LCPLL after we fully disable
9298 * the interrupts, the check below should be enough.
9299 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009300 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009303static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9304{
9305 struct drm_device *dev = dev_priv->dev;
9306
9307 if (IS_HASWELL(dev))
9308 return I915_READ(D_COMP_HSW);
9309 else
9310 return I915_READ(D_COMP_BDW);
9311}
9312
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009313static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9314{
9315 struct drm_device *dev = dev_priv->dev;
9316
9317 if (IS_HASWELL(dev)) {
9318 mutex_lock(&dev_priv->rps.hw_lock);
9319 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9320 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009321 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009322 mutex_unlock(&dev_priv->rps.hw_lock);
9323 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009324 I915_WRITE(D_COMP_BDW, val);
9325 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009326 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327}
9328
9329/*
9330 * This function implements pieces of two sequences from BSpec:
9331 * - Sequence for display software to disable LCPLL
9332 * - Sequence for display software to allow package C8+
9333 * The steps implemented here are just the steps that actually touch the LCPLL
9334 * register. Callers should take care of disabling all the display engine
9335 * functions, doing the mode unset, fixing interrupts, etc.
9336 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009337static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9338 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339{
9340 uint32_t val;
9341
9342 assert_can_disable_lcpll(dev_priv);
9343
9344 val = I915_READ(LCPLL_CTL);
9345
9346 if (switch_to_fclk) {
9347 val |= LCPLL_CD_SOURCE_FCLK;
9348 I915_WRITE(LCPLL_CTL, val);
9349
9350 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9351 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9352 DRM_ERROR("Switching to FCLK failed\n");
9353
9354 val = I915_READ(LCPLL_CTL);
9355 }
9356
9357 val |= LCPLL_PLL_DISABLE;
9358 I915_WRITE(LCPLL_CTL, val);
9359 POSTING_READ(LCPLL_CTL);
9360
9361 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9362 DRM_ERROR("LCPLL still locked\n");
9363
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009364 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009366 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 ndelay(100);
9368
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009369 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9370 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009371 DRM_ERROR("D_COMP RCOMP still in progress\n");
9372
9373 if (allow_power_down) {
9374 val = I915_READ(LCPLL_CTL);
9375 val |= LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
9377 POSTING_READ(LCPLL_CTL);
9378 }
9379}
9380
9381/*
9382 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9383 * source.
9384 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009385static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386{
9387 uint32_t val;
9388
9389 val = I915_READ(LCPLL_CTL);
9390
9391 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9392 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9393 return;
9394
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009395 /*
9396 * Make sure we're not on PC8 state before disabling PC8, otherwise
9397 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009398 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009399 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009400
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009401 if (val & LCPLL_POWER_DOWN_ALLOW) {
9402 val &= ~LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009404 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405 }
9406
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009407 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009408 val |= D_COMP_COMP_FORCE;
9409 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009410 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411
9412 val = I915_READ(LCPLL_CTL);
9413 val &= ~LCPLL_PLL_DISABLE;
9414 I915_WRITE(LCPLL_CTL, val);
9415
9416 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9417 DRM_ERROR("LCPLL not locked yet\n");
9418
9419 if (val & LCPLL_CD_SOURCE_FCLK) {
9420 val = I915_READ(LCPLL_CTL);
9421 val &= ~LCPLL_CD_SOURCE_FCLK;
9422 I915_WRITE(LCPLL_CTL, val);
9423
9424 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9425 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9426 DRM_ERROR("Switching back to LCPLL failed\n");
9427 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009428
Mika Kuoppala59bad942015-01-16 11:34:40 +02009429 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009430 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431}
9432
Paulo Zanoni765dab672014-03-07 20:08:18 -03009433/*
9434 * Package states C8 and deeper are really deep PC states that can only be
9435 * reached when all the devices on the system allow it, so even if the graphics
9436 * device allows PC8+, it doesn't mean the system will actually get to these
9437 * states. Our driver only allows PC8+ when going into runtime PM.
9438 *
9439 * The requirements for PC8+ are that all the outputs are disabled, the power
9440 * well is disabled and most interrupts are disabled, and these are also
9441 * requirements for runtime PM. When these conditions are met, we manually do
9442 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9443 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9444 * hang the machine.
9445 *
9446 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9447 * the state of some registers, so when we come back from PC8+ we need to
9448 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9449 * need to take care of the registers kept by RC6. Notice that this happens even
9450 * if we don't put the device in PCI D3 state (which is what currently happens
9451 * because of the runtime PM support).
9452 *
9453 * For more, read "Display Sequences for Package C8" on the hardware
9454 * documentation.
9455 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009456void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
Paulo Zanonic67a4702013-08-19 13:18:09 -03009461 DRM_DEBUG_KMS("Enabling package C8+\n");
9462
Ville Syrjäläc2699522015-08-27 23:55:59 +03009463 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9465 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9466 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9467 }
9468
9469 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009470 hsw_disable_lcpll(dev_priv, true, true);
9471}
9472
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009473void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009474{
9475 struct drm_device *dev = dev_priv->dev;
9476 uint32_t val;
9477
Paulo Zanonic67a4702013-08-19 13:18:09 -03009478 DRM_DEBUG_KMS("Disabling package C8+\n");
9479
9480 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009481 lpt_init_pch_refclk(dev);
9482
Ville Syrjäläc2699522015-08-27 23:55:59 +03009483 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009484 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9485 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9486 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9487 }
9488
9489 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490}
9491
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309493{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009494 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309496
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009497 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309498}
9499
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009500/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009501static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009502{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009504 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009505 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009506
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009507 for_each_intel_crtc(state->dev, intel_crtc) {
9508 int pixel_rate;
9509
9510 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9511 if (IS_ERR(crtc_state))
9512 return PTR_ERR(crtc_state);
9513
9514 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009515 continue;
9516
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009517 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009518
9519 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009520 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009521 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9522
9523 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9524 }
9525
9526 return max_pixel_rate;
9527}
9528
9529static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9530{
9531 struct drm_i915_private *dev_priv = dev->dev_private;
9532 uint32_t val, data;
9533 int ret;
9534
9535 if (WARN((I915_READ(LCPLL_CTL) &
9536 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9537 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9538 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9539 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9540 "trying to change cdclk frequency with cdclk not enabled\n"))
9541 return;
9542
9543 mutex_lock(&dev_priv->rps.hw_lock);
9544 ret = sandybridge_pcode_write(dev_priv,
9545 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9546 mutex_unlock(&dev_priv->rps.hw_lock);
9547 if (ret) {
9548 DRM_ERROR("failed to inform pcode about cdclk change\n");
9549 return;
9550 }
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val |= LCPLL_CD_SOURCE_FCLK;
9554 I915_WRITE(LCPLL_CTL, val);
9555
9556 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9558 DRM_ERROR("Switching to FCLK failed\n");
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CLK_FREQ_MASK;
9562
9563 switch (cdclk) {
9564 case 450000:
9565 val |= LCPLL_CLK_FREQ_450;
9566 data = 0;
9567 break;
9568 case 540000:
9569 val |= LCPLL_CLK_FREQ_54O_BDW;
9570 data = 1;
9571 break;
9572 case 337500:
9573 val |= LCPLL_CLK_FREQ_337_5_BDW;
9574 data = 2;
9575 break;
9576 case 675000:
9577 val |= LCPLL_CLK_FREQ_675_BDW;
9578 data = 3;
9579 break;
9580 default:
9581 WARN(1, "invalid cdclk frequency\n");
9582 return;
9583 }
9584
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 val = I915_READ(LCPLL_CTL);
9588 val &= ~LCPLL_CD_SOURCE_FCLK;
9589 I915_WRITE(LCPLL_CTL, val);
9590
9591 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9592 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9593 DRM_ERROR("Switching back to LCPLL failed\n");
9594
9595 mutex_lock(&dev_priv->rps.hw_lock);
9596 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9597 mutex_unlock(&dev_priv->rps.hw_lock);
9598
9599 intel_update_cdclk(dev);
9600
9601 WARN(cdclk != dev_priv->cdclk_freq,
9602 "cdclk requested %d kHz but got %d kHz\n",
9603 cdclk, dev_priv->cdclk_freq);
9604}
9605
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009607{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 struct drm_i915_private *dev_priv = to_i915(state->dev);
9609 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610 int cdclk;
9611
9612 /*
9613 * FIXME should also account for plane ratio
9614 * once 64bpp pixel formats are supported.
9615 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009620 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621 cdclk = 450000;
9622 else
9623 cdclk = 337500;
9624
9625 /*
9626 * FIXME move the cdclk caclulation to
9627 * compute_config() so we can fail gracegully.
9628 */
9629 if (cdclk > dev_priv->max_cdclk_freq) {
9630 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9631 cdclk, dev_priv->max_cdclk_freq);
9632 cdclk = dev_priv->max_cdclk_freq;
9633 }
9634
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009635 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636
9637 return 0;
9638}
9639
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009640static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009641{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009642 struct drm_device *dev = old_state->dev;
9643 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009645 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009646}
9647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009648static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9649 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009650{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009651 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009652 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009653
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009654 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009655
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009656 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009657}
9658
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309659static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9660 enum port port,
9661 struct intel_crtc_state *pipe_config)
9662{
9663 switch (port) {
9664 case PORT_A:
9665 pipe_config->ddi_pll_sel = SKL_DPLL0;
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9667 break;
9668 case PORT_B:
9669 pipe_config->ddi_pll_sel = SKL_DPLL1;
9670 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9671 break;
9672 case PORT_C:
9673 pipe_config->ddi_pll_sel = SKL_DPLL2;
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9675 break;
9676 default:
9677 DRM_ERROR("Incorrect port type\n");
9678 }
9679}
9680
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009681static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9682 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009683 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009684{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009685 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009686
9687 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9688 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9689
9690 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009691 case SKL_DPLL0:
9692 /*
9693 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9694 * of the shared DPLL framework and thus needs to be read out
9695 * separately
9696 */
9697 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9698 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9699 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009700 case SKL_DPLL1:
9701 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9702 break;
9703 case SKL_DPLL2:
9704 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9705 break;
9706 case SKL_DPLL3:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9708 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009709 }
9710}
9711
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009712static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9713 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009714 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009715{
9716 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9717
9718 switch (pipe_config->ddi_pll_sel) {
9719 case PORT_CLK_SEL_WRPLL1:
9720 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9721 break;
9722 case PORT_CLK_SEL_WRPLL2:
9723 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9724 break;
9725 }
9726}
9727
Daniel Vetter26804af2014-06-25 22:01:55 +03009728static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009729 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009730{
9731 struct drm_device *dev = crtc->base.dev;
9732 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009733 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009734 enum port port;
9735 uint32_t tmp;
9736
9737 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9738
9739 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9740
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009741 if (IS_SKYLAKE(dev))
9742 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309743 else if (IS_BROXTON(dev))
9744 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009745 else
9746 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009747
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009748 if (pipe_config->shared_dpll >= 0) {
9749 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9750
9751 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9752 &pipe_config->dpll_hw_state));
9753 }
9754
Daniel Vetter26804af2014-06-25 22:01:55 +03009755 /*
9756 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9757 * DDI E. So just check whether this pipe is wired to DDI E and whether
9758 * the PCH transcoder is on.
9759 */
Damien Lespiauca370452013-12-03 13:56:24 +00009760 if (INTEL_INFO(dev)->gen < 9 &&
9761 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009762 pipe_config->has_pch_encoder = true;
9763
9764 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9765 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9766 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9767
9768 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9769 }
9770}
9771
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009772static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009773 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009774{
9775 struct drm_device *dev = crtc->base.dev;
9776 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009777 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009778 uint32_t tmp;
9779
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009780 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009781 POWER_DOMAIN_PIPE(crtc->pipe)))
9782 return false;
9783
Daniel Vettere143a212013-07-04 12:01:15 +02009784 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009785 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9786
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9788 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9789 enum pipe trans_edp_pipe;
9790 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9791 default:
9792 WARN(1, "unknown pipe linked to edp transcoder\n");
9793 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9794 case TRANS_DDI_EDP_INPUT_A_ON:
9795 trans_edp_pipe = PIPE_A;
9796 break;
9797 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9798 trans_edp_pipe = PIPE_B;
9799 break;
9800 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9801 trans_edp_pipe = PIPE_C;
9802 break;
9803 }
9804
9805 if (trans_edp_pipe == crtc->pipe)
9806 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9807 }
9808
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009809 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009810 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009811 return false;
9812
Daniel Vettereccb1402013-05-22 00:50:22 +02009813 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009814 if (!(tmp & PIPECONF_ENABLE))
9815 return false;
9816
Daniel Vetter26804af2014-06-25 22:01:55 +03009817 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009818
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009819 intel_get_pipe_timings(crtc, pipe_config);
9820
Chandra Kondurua1b22782015-04-07 15:28:45 -07009821 if (INTEL_INFO(dev)->gen >= 9) {
9822 skl_init_scalers(dev, crtc, pipe_config);
9823 }
9824
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009826
9827 if (INTEL_INFO(dev)->gen >= 9) {
9828 pipe_config->scaler_state.scaler_id = -1;
9829 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9830 }
9831
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009832 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009833 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009834 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009835 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009836 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009837 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009838
Jesse Barnese59150d2014-01-07 13:30:45 -08009839 if (IS_HASWELL(dev))
9840 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9841 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009842
Clint Taylorebb69c92014-09-30 10:30:22 -07009843 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9844 pipe_config->pixel_multiplier =
9845 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9846 } else {
9847 pipe_config->pixel_multiplier = 1;
9848 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009849
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009850 return true;
9851}
9852
Chris Wilson560b85b2010-08-07 11:01:38 +01009853static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9854{
9855 struct drm_device *dev = crtc->dev;
9856 struct drm_i915_private *dev_priv = dev->dev_private;
9857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009858 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009859
Ville Syrjälädc41c152014-08-13 11:57:05 +03009860 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009861 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9862 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009863 unsigned int stride = roundup_pow_of_two(width) * 4;
9864
9865 switch (stride) {
9866 default:
9867 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9868 width, stride);
9869 stride = 256;
9870 /* fallthrough */
9871 case 256:
9872 case 512:
9873 case 1024:
9874 case 2048:
9875 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009876 }
9877
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878 cntl |= CURSOR_ENABLE |
9879 CURSOR_GAMMA_ENABLE |
9880 CURSOR_FORMAT_ARGB |
9881 CURSOR_STRIDE(stride);
9882
9883 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009885
Ville Syrjälädc41c152014-08-13 11:57:05 +03009886 if (intel_crtc->cursor_cntl != 0 &&
9887 (intel_crtc->cursor_base != base ||
9888 intel_crtc->cursor_size != size ||
9889 intel_crtc->cursor_cntl != cntl)) {
9890 /* On these chipsets we can only modify the base/size/stride
9891 * whilst the cursor is disabled.
9892 */
9893 I915_WRITE(_CURACNTR, 0);
9894 POSTING_READ(_CURACNTR);
9895 intel_crtc->cursor_cntl = 0;
9896 }
9897
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009898 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009899 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009900 intel_crtc->cursor_base = base;
9901 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009902
9903 if (intel_crtc->cursor_size != size) {
9904 I915_WRITE(CURSIZE, size);
9905 intel_crtc->cursor_size = size;
9906 }
9907
Chris Wilson4b0e3332014-05-30 16:35:26 +03009908 if (intel_crtc->cursor_cntl != cntl) {
9909 I915_WRITE(_CURACNTR, cntl);
9910 POSTING_READ(_CURACNTR);
9911 intel_crtc->cursor_cntl = cntl;
9912 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009913}
9914
9915static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9916{
9917 struct drm_device *dev = crtc->dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9920 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009921 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009922
Chris Wilson4b0e3332014-05-30 16:35:26 +03009923 cntl = 0;
9924 if (base) {
9925 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009926 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309927 case 64:
9928 cntl |= CURSOR_MODE_64_ARGB_AX;
9929 break;
9930 case 128:
9931 cntl |= CURSOR_MODE_128_ARGB_AX;
9932 break;
9933 case 256:
9934 cntl |= CURSOR_MODE_256_ARGB_AX;
9935 break;
9936 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009937 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309938 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009939 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009940 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009941
9942 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9943 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009944 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009945
Matt Roper8e7d6882015-01-21 16:35:41 -08009946 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009947 cntl |= CURSOR_ROTATE_180;
9948
Chris Wilson4b0e3332014-05-30 16:35:26 +03009949 if (intel_crtc->cursor_cntl != cntl) {
9950 I915_WRITE(CURCNTR(pipe), cntl);
9951 POSTING_READ(CURCNTR(pipe));
9952 intel_crtc->cursor_cntl = cntl;
9953 }
9954
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009955 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009956 I915_WRITE(CURBASE(pipe), base);
9957 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009958
9959 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009960}
9961
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009962/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009963static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9964 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009965{
9966 struct drm_device *dev = crtc->dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
9968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9969 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009970 struct drm_plane_state *cursor_state = crtc->cursor->state;
9971 int x = cursor_state->crtc_x;
9972 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009973 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009974
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009975 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009978 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009979 base = 0;
9980
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009981 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009982 base = 0;
9983
9984 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009985 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009986 base = 0;
9987
9988 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9989 x = -x;
9990 }
9991 pos |= x << CURSOR_X_SHIFT;
9992
9993 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009994 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009995 base = 0;
9996
9997 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9998 y = -y;
9999 }
10000 pos |= y << CURSOR_Y_SHIFT;
10001
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010003 return;
10004
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010005 I915_WRITE(CURPOS(pipe), pos);
10006
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010007 /* ILK+ do this automagically */
10008 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010009 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010010 base += (cursor_state->crtc_h *
10011 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010012 }
10013
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010014 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010015 i845_update_cursor(crtc, base);
10016 else
10017 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010018}
10019
Ville Syrjälädc41c152014-08-13 11:57:05 +030010020static bool cursor_size_ok(struct drm_device *dev,
10021 uint32_t width, uint32_t height)
10022{
10023 if (width == 0 || height == 0)
10024 return false;
10025
10026 /*
10027 * 845g/865g are special in that they are only limited by
10028 * the width of their cursors, the height is arbitrary up to
10029 * the precision of the register. Everything else requires
10030 * square cursors, limited to a few power-of-two sizes.
10031 */
10032 if (IS_845G(dev) || IS_I865G(dev)) {
10033 if ((width & 63) != 0)
10034 return false;
10035
10036 if (width > (IS_845G(dev) ? 64 : 512))
10037 return false;
10038
10039 if (height > 1023)
10040 return false;
10041 } else {
10042 switch (width | height) {
10043 case 256:
10044 case 128:
10045 if (IS_GEN2(dev))
10046 return false;
10047 case 64:
10048 break;
10049 default:
10050 return false;
10051 }
10052 }
10053
10054 return true;
10055}
10056
Jesse Barnes79e53942008-11-07 14:24:08 -080010057static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010058 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010059{
James Simmons72034252010-08-03 01:33:19 +010010060 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010062
James Simmons72034252010-08-03 01:33:19 +010010063 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010064 intel_crtc->lut_r[i] = red[i] >> 8;
10065 intel_crtc->lut_g[i] = green[i] >> 8;
10066 intel_crtc->lut_b[i] = blue[i] >> 8;
10067 }
10068
10069 intel_crtc_load_lut(crtc);
10070}
10071
Jesse Barnes79e53942008-11-07 14:24:08 -080010072/* VESA 640x480x72Hz mode to set on the pipe */
10073static struct drm_display_mode load_detect_mode = {
10074 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10075 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10076};
10077
Daniel Vettera8bb6812014-02-10 18:00:39 +010010078struct drm_framebuffer *
10079__intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010082{
10083 struct intel_framebuffer *intel_fb;
10084 int ret;
10085
10086 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10087 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010088 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010089 return ERR_PTR(-ENOMEM);
10090 }
10091
10092 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010093 if (ret)
10094 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010095
10096 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010097err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010098 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010099 kfree(intel_fb);
10100
10101 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010102}
10103
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010104static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010105intel_framebuffer_create(struct drm_device *dev,
10106 struct drm_mode_fb_cmd2 *mode_cmd,
10107 struct drm_i915_gem_object *obj)
10108{
10109 struct drm_framebuffer *fb;
10110 int ret;
10111
10112 ret = i915_mutex_lock_interruptible(dev);
10113 if (ret)
10114 return ERR_PTR(ret);
10115 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10116 mutex_unlock(&dev->struct_mutex);
10117
10118 return fb;
10119}
10120
Chris Wilsond2dff872011-04-19 08:36:26 +010010121static u32
10122intel_framebuffer_pitch_for_width(int width, int bpp)
10123{
10124 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10125 return ALIGN(pitch, 64);
10126}
10127
10128static u32
10129intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10130{
10131 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010132 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010133}
10134
10135static struct drm_framebuffer *
10136intel_framebuffer_create_for_mode(struct drm_device *dev,
10137 struct drm_display_mode *mode,
10138 int depth, int bpp)
10139{
10140 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010141 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010142
10143 obj = i915_gem_alloc_object(dev,
10144 intel_framebuffer_size_for_mode(mode, bpp));
10145 if (obj == NULL)
10146 return ERR_PTR(-ENOMEM);
10147
10148 mode_cmd.width = mode->hdisplay;
10149 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010150 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10151 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010152 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010153
10154 return intel_framebuffer_create(dev, &mode_cmd, obj);
10155}
10156
10157static struct drm_framebuffer *
10158mode_fits_in_fbdev(struct drm_device *dev,
10159 struct drm_display_mode *mode)
10160{
Daniel Vetter06957262015-08-10 13:34:08 +020010161#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010162 struct drm_i915_private *dev_priv = dev->dev_private;
10163 struct drm_i915_gem_object *obj;
10164 struct drm_framebuffer *fb;
10165
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010166 if (!dev_priv->fbdev)
10167 return NULL;
10168
10169 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010170 return NULL;
10171
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010172 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010173 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010174
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010175 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010176 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10177 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010178 return NULL;
10179
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010180 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010181 return NULL;
10182
10183 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010184#else
10185 return NULL;
10186#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010187}
10188
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010189static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10190 struct drm_crtc *crtc,
10191 struct drm_display_mode *mode,
10192 struct drm_framebuffer *fb,
10193 int x, int y)
10194{
10195 struct drm_plane_state *plane_state;
10196 int hdisplay, vdisplay;
10197 int ret;
10198
10199 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10200 if (IS_ERR(plane_state))
10201 return PTR_ERR(plane_state);
10202
10203 if (mode)
10204 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10205 else
10206 hdisplay = vdisplay = 0;
10207
10208 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10209 if (ret)
10210 return ret;
10211 drm_atomic_set_fb_for_plane(plane_state, fb);
10212 plane_state->crtc_x = 0;
10213 plane_state->crtc_y = 0;
10214 plane_state->crtc_w = hdisplay;
10215 plane_state->crtc_h = vdisplay;
10216 plane_state->src_x = x << 16;
10217 plane_state->src_y = y << 16;
10218 plane_state->src_w = hdisplay << 16;
10219 plane_state->src_h = vdisplay << 16;
10220
10221 return 0;
10222}
10223
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010224bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010225 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010226 struct intel_load_detect_pipe *old,
10227 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010228{
10229 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010230 struct intel_encoder *intel_encoder =
10231 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010233 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 struct drm_crtc *crtc = NULL;
10235 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010236 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010237 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010238 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010239 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010240 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010241 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242
Chris Wilsond2dff872011-04-19 08:36:26 +010010243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010244 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010245 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
Rob Clark51fd3712013-11-19 12:10:12 -050010247retry:
10248 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10249 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010250 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010251
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 /*
10253 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010254 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 * - if the connector already has an assigned crtc, use it (but make
10256 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010257 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 * - try to find the first unused crtc that can drive this connector,
10259 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 */
10261
10262 /* See if we already have a CRTC for this connector */
10263 if (encoder->crtc) {
10264 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010265
Rob Clark51fd3712013-11-19 12:10:12 -050010266 ret = drm_modeset_lock(&crtc->mutex, ctx);
10267 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010268 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010269 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10270 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010271 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010272
Daniel Vetter24218aa2012-08-12 19:27:11 +020010273 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010274 old->load_detect_temp = false;
10275
10276 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010277 if (connector->dpms != DRM_MODE_DPMS_ON)
10278 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010279
Chris Wilson71731882011-04-19 23:10:58 +010010280 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010281 }
10282
10283 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010284 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 i++;
10286 if (!(encoder->possible_crtcs & (1 << i)))
10287 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010288 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010289 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010290
10291 crtc = possible_crtc;
10292 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 }
10294
10295 /*
10296 * If we didn't find an unused CRTC, don't use any.
10297 */
10298 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010299 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010300 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 }
10302
Rob Clark51fd3712013-11-19 12:10:12 -050010303 ret = drm_modeset_lock(&crtc->mutex, ctx);
10304 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010305 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010306 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10307 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010308 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309
10310 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010311 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010312 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010313 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010315 state = drm_atomic_state_alloc(dev);
10316 if (!state)
10317 return false;
10318
10319 state->acquire_ctx = ctx;
10320
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010321 connector_state = drm_atomic_get_connector_state(state, connector);
10322 if (IS_ERR(connector_state)) {
10323 ret = PTR_ERR(connector_state);
10324 goto fail;
10325 }
10326
10327 connector_state->crtc = crtc;
10328 connector_state->best_encoder = &intel_encoder->base;
10329
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010330 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10331 if (IS_ERR(crtc_state)) {
10332 ret = PTR_ERR(crtc_state);
10333 goto fail;
10334 }
10335
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010336 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010337
Chris Wilson64927112011-04-20 07:25:26 +010010338 if (!mode)
10339 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010340
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 /* We need a framebuffer large enough to accommodate all accesses
10342 * that the plane may generate whilst we perform load detection.
10343 * We can not rely on the fbcon either being present (we get called
10344 * during its initialisation to detect all boot displays, or it may
10345 * not even exist) or that it is large enough to satisfy the
10346 * requested mode.
10347 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010348 fb = mode_fits_in_fbdev(dev, mode);
10349 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010351 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10352 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 } else
10354 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010355 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010357 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010359
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010360 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10361 if (ret)
10362 goto fail;
10363
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010364 drm_mode_copy(&crtc_state->base.mode, mode);
10365
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010366 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010367 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010368 if (old->release_fb)
10369 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010372 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010373
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010375 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010376 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010377
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010378fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010379 drm_atomic_state_free(state);
10380 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381
Rob Clark51fd3712013-11-19 12:10:12 -050010382 if (ret == -EDEADLK) {
10383 drm_modeset_backoff(ctx);
10384 goto retry;
10385 }
10386
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388}
10389
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010397 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010398 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010400 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010401 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010402 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010403 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010404
Chris Wilsond2dff872011-04-19 08:36:26 +010010405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010406 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010407 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
Chris Wilson8261b192011-04-19 23:18:09 +010010409 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010410 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010411 if (!state)
10412 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010413
10414 state->acquire_ctx = ctx;
10415
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010416 connector_state = drm_atomic_get_connector_state(state, connector);
10417 if (IS_ERR(connector_state))
10418 goto fail;
10419
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010420 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10421 if (IS_ERR(crtc_state))
10422 goto fail;
10423
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424 connector_state->best_encoder = NULL;
10425 connector_state->crtc = NULL;
10426
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010427 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010428
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010429 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10430 0, 0);
10431 if (ret)
10432 goto fail;
10433
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010434 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010435 if (ret)
10436 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010437
Daniel Vetter36206362012-12-10 20:42:17 +010010438 if (old->release_fb) {
10439 drm_framebuffer_unregister_private(old->release_fb);
10440 drm_framebuffer_unreference(old->release_fb);
10441 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010442
Chris Wilson0622a532011-04-21 09:32:11 +010010443 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 }
10445
Eric Anholtc751ce42010-03-25 11:48:48 -070010446 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010447 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10448 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010449
10450 return;
10451fail:
10452 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10453 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010454}
10455
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010456static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010457 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
10460 u32 dpll = pipe_config->dpll_hw_state.dpll;
10461
10462 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010463 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010464 else if (HAS_PCH_SPLIT(dev))
10465 return 120000;
10466 else if (!IS_GEN2(dev))
10467 return 96000;
10468 else
10469 return 48000;
10470}
10471
Jesse Barnes79e53942008-11-07 14:24:08 -080010472/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010473static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010474 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010475{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010476 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010478 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010479 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 u32 fp;
10481 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010482 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010483 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
10485 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010486 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010488 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489
10490 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010491 if (IS_PINEVIEW(dev)) {
10492 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10493 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010494 } else {
10495 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10496 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10497 }
10498
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010499 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010500 if (IS_PINEVIEW(dev))
10501 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10502 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010503 else
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 DPLL_FPA01_P1_POST_DIV_SHIFT);
10506
10507 switch (dpll & DPLL_MODE_MASK) {
10508 case DPLLB_MODE_DAC_SERIAL:
10509 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10510 5 : 10;
10511 break;
10512 case DPLLB_MODE_LVDS:
10513 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10514 7 : 14;
10515 break;
10516 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010517 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010519 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010520 }
10521
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010522 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010523 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010524 else
Imre Deakdccbea32015-06-22 23:35:51 +030010525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010527 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010528 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010529
10530 if (is_lvds) {
10531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10532 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010533
10534 if (lvds & LVDS_CLKB_POWER_UP)
10535 clock.p2 = 7;
10536 else
10537 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 } else {
10539 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10540 clock.p1 = 2;
10541 else {
10542 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10543 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10544 }
10545 if (dpll & PLL_P2_DIVIDE_BY_4)
10546 clock.p2 = 4;
10547 else
10548 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010550
Imre Deakdccbea32015-06-22 23:35:51 +030010551 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 }
10553
Ville Syrjälä18442d02013-09-13 16:00:08 +030010554 /*
10555 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010556 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010557 * encoder's get_config() function.
10558 */
Imre Deakdccbea32015-06-22 23:35:51 +030010559 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560}
10561
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562int intel_dotclock_calculate(int link_freq,
10563 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010565 /*
10566 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010567 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010569 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010570 *
10571 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010572 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010573 */
10574
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575 if (!m_n->link_n)
10576 return 0;
10577
10578 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10579}
10580
Ville Syrjälä18442d02013-09-13 16:00:08 +030010581static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010583{
10584 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010585
10586 /* read out port_clock from the DPLL */
10587 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010588
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010589 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010590 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010591 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010592 * agree once we know their relationship in the encoder's
10593 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010594 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010595 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010596 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10597 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010598}
10599
10600/** Returns the currently programmed mode of the given pipe. */
10601struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10602 struct drm_crtc *crtc)
10603{
Jesse Barnes548f2452011-02-17 10:40:53 -080010604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010608 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010609 int htot = I915_READ(HTOTAL(cpu_transcoder));
10610 int hsync = I915_READ(HSYNC(cpu_transcoder));
10611 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10612 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010613 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614
10615 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10616 if (!mode)
10617 return NULL;
10618
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 /*
10620 * Construct a pipe_config sufficient for getting the clock info
10621 * back out of crtc_clock_get.
10622 *
10623 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10624 * to use a real value here instead.
10625 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010626 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010628 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10629 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10630 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10632
Ville Syrjälä773ae032013-09-23 17:48:20 +030010633 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 mode->hdisplay = (htot & 0xffff) + 1;
10635 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10636 mode->hsync_start = (hsync & 0xffff) + 1;
10637 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10638 mode->vdisplay = (vtot & 0xffff) + 1;
10639 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10640 mode->vsync_start = (vsync & 0xffff) + 1;
10641 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10642
10643 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010644
10645 return mode;
10646}
10647
Chris Wilsonf047e392012-07-21 12:31:41 +010010648void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010649{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010650 struct drm_i915_private *dev_priv = dev->dev_private;
10651
Chris Wilsonf62a0072014-02-21 17:55:39 +000010652 if (dev_priv->mm.busy)
10653 return;
10654
Paulo Zanoni43694d62014-03-07 20:08:08 -030010655 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010656 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010657 if (INTEL_INFO(dev)->gen >= 6)
10658 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010659 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010660}
10661
10662void intel_mark_idle(struct drm_device *dev)
10663{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010665
Chris Wilsonf62a0072014-02-21 17:55:39 +000010666 if (!dev_priv->mm.busy)
10667 return;
10668
10669 dev_priv->mm.busy = false;
10670
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010671 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010672 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010673
Paulo Zanoni43694d62014-03-07 20:08:08 -030010674 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010675}
10676
Jesse Barnes79e53942008-11-07 14:24:08 -080010677static void intel_crtc_destroy(struct drm_crtc *crtc)
10678{
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010680 struct drm_device *dev = crtc->dev;
10681 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010683 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010684 work = intel_crtc->unpin_work;
10685 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010686 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010687
10688 if (work) {
10689 cancel_work_sync(&work->work);
10690 kfree(work);
10691 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010692
10693 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010694
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 kfree(intel_crtc);
10696}
10697
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010698static void intel_unpin_work_fn(struct work_struct *__work)
10699{
10700 struct intel_unpin_work *work =
10701 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010702 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10703 struct drm_device *dev = crtc->base.dev;
10704 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010705
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010706 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010707 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010708 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010709
John Harrisonf06cc1b2014-11-24 18:49:37 +000010710 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010711 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010712 mutex_unlock(&dev->struct_mutex);
10713
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010714 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010715 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010716
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010717 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10718 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010719
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 kfree(work);
10721}
10722
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010723static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010724 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10727 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 unsigned long flags;
10729
10730 /* Ignore early vblank irqs */
10731 if (intel_crtc == NULL)
10732 return;
10733
Daniel Vetterf3260382014-09-15 14:55:23 +020010734 /*
10735 * This is called both by irq handlers and the reset code (to complete
10736 * lost pageflips) so needs the full irqsave spinlocks.
10737 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738 spin_lock_irqsave(&dev->event_lock, flags);
10739 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010740
10741 /* Ensure we don't miss a work->pending update ... */
10742 smp_rmb();
10743
10744 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010745 spin_unlock_irqrestore(&dev->event_lock, flags);
10746 return;
10747 }
10748
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010749 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010751 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010752}
10753
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754void intel_finish_page_flip(struct drm_device *dev, int pipe)
10755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10758
Mario Kleiner49b14a52010-12-09 07:00:07 +010010759 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010760}
10761
10762void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10763{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010765 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10766
Mario Kleiner49b14a52010-12-09 07:00:07 +010010767 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010768}
10769
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010770/* Is 'a' after or equal to 'b'? */
10771static bool g4x_flip_count_after_eq(u32 a, u32 b)
10772{
10773 return !((a - b) & 0x80000000);
10774}
10775
10776static bool page_flip_finished(struct intel_crtc *crtc)
10777{
10778 struct drm_device *dev = crtc->base.dev;
10779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10782 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10783 return true;
10784
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010785 /*
10786 * The relevant registers doen't exist on pre-ctg.
10787 * As the flip done interrupt doesn't trigger for mmio
10788 * flips on gmch platforms, a flip count check isn't
10789 * really needed there. But since ctg has the registers,
10790 * include it in the check anyway.
10791 */
10792 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10793 return true;
10794
10795 /*
10796 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10797 * used the same base address. In that case the mmio flip might
10798 * have completed, but the CS hasn't even executed the flip yet.
10799 *
10800 * A flip count check isn't enough as the CS might have updated
10801 * the base address just after start of vblank, but before we
10802 * managed to process the interrupt. This means we'd complete the
10803 * CS flip too soon.
10804 *
10805 * Combining both checks should get us a good enough result. It may
10806 * still happen that the CS flip has been executed, but has not
10807 * yet actually completed. But in case the base address is the same
10808 * anyway, we don't really care.
10809 */
10810 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10811 crtc->unpin_work->gtt_offset &&
10812 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10813 crtc->unpin_work->flip_count);
10814}
10815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816void intel_prepare_page_flip(struct drm_device *dev, int plane)
10817{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010818 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010819 struct intel_crtc *intel_crtc =
10820 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10821 unsigned long flags;
10822
Daniel Vetterf3260382014-09-15 14:55:23 +020010823
10824 /*
10825 * This is called both by irq handlers and the reset code (to complete
10826 * lost pageflips) so needs the full irqsave spinlocks.
10827 *
10828 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010829 * generate a page-flip completion irq, i.e. every modeset
10830 * is also accompanied by a spurious intel_prepare_page_flip().
10831 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010833 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010834 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010835 spin_unlock_irqrestore(&dev->event_lock, flags);
10836}
10837
Robin Schroereba905b2014-05-18 02:24:50 +020010838static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010839{
10840 /* Ensure that the work item is consistent when activating it ... */
10841 smp_wmb();
10842 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10843 /* and that it is marked active as soon as the irq could fire. */
10844 smp_wmb();
10845}
10846
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847static int intel_gen2_queue_flip(struct drm_device *dev,
10848 struct drm_crtc *crtc,
10849 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010850 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010851 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010852 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853{
John Harrison6258fbe2015-05-29 17:43:48 +010010854 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010856 u32 flip_mask;
10857 int ret;
10858
John Harrison5fb9de12015-05-29 17:44:07 +010010859 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010860 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010861 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862
10863 /* Can't queue multiple flips, so wait for the previous
10864 * one to finish before executing the next.
10865 */
10866 if (intel_crtc->plane)
10867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10868 else
10869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010870 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10871 intel_ring_emit(ring, MI_NOOP);
10872 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10873 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10874 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010875 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010876 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010877
10878 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010879 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880}
10881
10882static int intel_gen3_queue_flip(struct drm_device *dev,
10883 struct drm_crtc *crtc,
10884 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010885 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010886 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010887 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888{
John Harrison6258fbe2015-05-29 17:43:48 +010010889 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010891 u32 flip_mask;
10892 int ret;
10893
John Harrison5fb9de12015-05-29 17:44:07 +010010894 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010896 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897
10898 if (intel_crtc->plane)
10899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10900 else
10901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10903 intel_ring_emit(ring, MI_NOOP);
10904 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10906 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010907 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010908 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909
Chris Wilsone7d841c2012-12-03 11:36:30 +000010910 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010911 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912}
10913
10914static int intel_gen4_queue_flip(struct drm_device *dev,
10915 struct drm_crtc *crtc,
10916 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010917 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010919 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920{
John Harrison6258fbe2015-05-29 17:43:48 +010010921 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922 struct drm_i915_private *dev_priv = dev->dev_private;
10923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10924 uint32_t pf, pipesrc;
10925 int ret;
10926
John Harrison5fb9de12015-05-29 17:44:07 +010010927 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010929 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010930
10931 /* i965+ uses the linear or tiled offsets from the
10932 * Display Registers (which do not change across a page-flip)
10933 * so we need only reprogram the base address.
10934 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010939 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940
10941 /* XXX Enabling the panel-fitter across page-flip is so far
10942 * untested on non-native modes, so ignore it for now.
10943 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10944 */
10945 pf = 0;
10946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010947 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010948
10949 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010950 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951}
10952
10953static int intel_gen6_queue_flip(struct drm_device *dev,
10954 struct drm_crtc *crtc,
10955 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010956 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010957 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010958 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959{
John Harrison6258fbe2015-05-29 17:43:48 +010010960 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 struct drm_i915_private *dev_priv = dev->dev_private;
10962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10963 uint32_t pf, pipesrc;
10964 int ret;
10965
John Harrison5fb9de12015-05-29 17:44:07 +010010966 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010968 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969
Daniel Vetter6d90c952012-04-26 23:28:05 +020010970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974
Chris Wilson99d9acd2012-04-17 20:37:00 +010010975 /* Contrary to the suggestions in the documentation,
10976 * "Enable Panel Fitter" does not seem to be required when page
10977 * flipping with a non-native mode, and worse causes a normal
10978 * modeset to fail.
10979 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10980 */
10981 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010983 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010984
10985 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010986 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987}
10988
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010989static int intel_gen7_queue_flip(struct drm_device *dev,
10990 struct drm_crtc *crtc,
10991 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010992 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010993 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010994 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010995{
John Harrison6258fbe2015-05-29 17:43:48 +010010996 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010998 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010999 int len, ret;
11000
Robin Schroereba905b2014-05-18 02:24:50 +020011001 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011002 case PLANE_A:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11004 break;
11005 case PLANE_B:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11007 break;
11008 case PLANE_C:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11010 break;
11011 default:
11012 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011014 }
11015
Chris Wilsonffe74d72013-08-26 20:58:12 +010011016 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011017 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011018 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011019 /*
11020 * On Gen 8, SRM is now taking an extra dword to accommodate
11021 * 48bits addresses, and we need a NOOP for the batch size to
11022 * stay even.
11023 */
11024 if (IS_GEN8(dev))
11025 len += 2;
11026 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011027
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011028 /*
11029 * BSpec MI_DISPLAY_FLIP for IVB:
11030 * "The full packet must be contained within the same cache line."
11031 *
11032 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11033 * cacheline, if we ever start emitting more commands before
11034 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11035 * then do the cacheline alignment, and finally emit the
11036 * MI_DISPLAY_FLIP.
11037 */
John Harrisonbba09b12015-05-29 17:44:06 +010011038 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011039 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011040 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011041
John Harrison5fb9de12015-05-29 17:44:07 +010011042 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011043 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011044 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011045
Chris Wilsonffe74d72013-08-26 20:58:12 +010011046 /* Unmask the flip-done completion message. Note that the bspec says that
11047 * we should do this for both the BCS and RCS, and that we must not unmask
11048 * more than one flip event at any time (or ensure that one flip message
11049 * can be sent by waiting for flip-done prior to queueing new flips).
11050 * Experimentation says that BCS works despite DERRMR masking all
11051 * flip-done completion events and that unmasking all planes at once
11052 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11053 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11054 */
11055 if (ring->id == RCS) {
11056 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11057 intel_ring_emit(ring, DERRMR);
11058 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11059 DERRMR_PIPEB_PRI_FLIP_DONE |
11060 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011061 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011063 MI_SRM_LRM_GLOBAL_GTT);
11064 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011066 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011067 intel_ring_emit(ring, DERRMR);
11068 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011069 if (IS_GEN8(dev)) {
11070 intel_ring_emit(ring, 0);
11071 intel_ring_emit(ring, MI_NOOP);
11072 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011073 }
11074
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011076 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011077 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011078 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079
11080 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011081 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011082}
11083
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084static bool use_mmio_flip(struct intel_engine_cs *ring,
11085 struct drm_i915_gem_object *obj)
11086{
11087 /*
11088 * This is not being used for older platforms, because
11089 * non-availability of flip done interrupt forces us to use
11090 * CS flips. Older platforms derive flip done using some clever
11091 * tricks involving the flip_pending status bits and vblank irqs.
11092 * So using MMIO flips there would disrupt this mechanism.
11093 */
11094
Chris Wilson8e09bf82014-07-08 10:40:30 +010011095 if (ring == NULL)
11096 return true;
11097
Sourab Gupta84c33a62014-06-02 16:47:17 +053011098 if (INTEL_INFO(ring->dev)->gen < 5)
11099 return false;
11100
11101 if (i915.use_mmio_flip < 0)
11102 return false;
11103 else if (i915.use_mmio_flip > 0)
11104 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011105 else if (i915.enable_execlists)
11106 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011107 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011108 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011109}
11110
Damien Lespiauff944562014-11-20 14:58:16 +000011111static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11112{
11113 struct drm_device *dev = intel_crtc->base.dev;
11114 struct drm_i915_private *dev_priv = dev->dev_private;
11115 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011116 const enum pipe pipe = intel_crtc->pipe;
11117 u32 ctl, stride;
11118
11119 ctl = I915_READ(PLANE_CTL(pipe, 0));
11120 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011121 switch (fb->modifier[0]) {
11122 case DRM_FORMAT_MOD_NONE:
11123 break;
11124 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011125 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011126 break;
11127 case I915_FORMAT_MOD_Y_TILED:
11128 ctl |= PLANE_CTL_TILED_Y;
11129 break;
11130 case I915_FORMAT_MOD_Yf_TILED:
11131 ctl |= PLANE_CTL_TILED_YF;
11132 break;
11133 default:
11134 MISSING_CASE(fb->modifier[0]);
11135 }
Damien Lespiauff944562014-11-20 14:58:16 +000011136
11137 /*
11138 * The stride is either expressed as a multiple of 64 bytes chunks for
11139 * linear buffers or in number of tiles for tiled buffers.
11140 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011141 stride = fb->pitches[0] /
11142 intel_fb_stride_alignment(dev, fb->modifier[0],
11143 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011144
11145 /*
11146 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11147 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11148 */
11149 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11150 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11151
11152 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11153 POSTING_READ(PLANE_SURF(pipe, 0));
11154}
11155
11156static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011157{
11158 struct drm_device *dev = intel_crtc->base.dev;
11159 struct drm_i915_private *dev_priv = dev->dev_private;
11160 struct intel_framebuffer *intel_fb =
11161 to_intel_framebuffer(intel_crtc->base.primary->fb);
11162 struct drm_i915_gem_object *obj = intel_fb->obj;
11163 u32 dspcntr;
11164 u32 reg;
11165
Sourab Gupta84c33a62014-06-02 16:47:17 +053011166 reg = DSPCNTR(intel_crtc->plane);
11167 dspcntr = I915_READ(reg);
11168
Damien Lespiauc5d97472014-10-25 00:11:11 +010011169 if (obj->tiling_mode != I915_TILING_NONE)
11170 dspcntr |= DISPPLANE_TILED;
11171 else
11172 dspcntr &= ~DISPPLANE_TILED;
11173
Sourab Gupta84c33a62014-06-02 16:47:17 +053011174 I915_WRITE(reg, dspcntr);
11175
11176 I915_WRITE(DSPSURF(intel_crtc->plane),
11177 intel_crtc->unpin_work->gtt_offset);
11178 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011179
Damien Lespiauff944562014-11-20 14:58:16 +000011180}
11181
11182/*
11183 * XXX: This is the temporary way to update the plane registers until we get
11184 * around to using the usual plane update functions for MMIO flips
11185 */
11186static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11187{
11188 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011189
11190 intel_mark_page_flip_active(intel_crtc);
11191
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011192 intel_pipe_update_start(intel_crtc);
Damien Lespiauff944562014-11-20 14:58:16 +000011193
11194 if (INTEL_INFO(dev)->gen >= 9)
11195 skl_do_mmio_flip(intel_crtc);
11196 else
11197 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11198 ilk_do_mmio_flip(intel_crtc);
11199
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011200 intel_pipe_update_end(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011201}
11202
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011203static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011204{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011205 struct intel_mmio_flip *mmio_flip =
11206 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Daniel Vettereed29a52015-05-21 14:21:25 +020011208 if (mmio_flip->req)
11209 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011211 false, NULL,
11212 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011214 intel_do_mmio_flip(mmio_flip->crtc);
11215
Daniel Vettereed29a52015-05-21 14:21:25 +020011216 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011217 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218}
11219
11220static int intel_queue_mmio_flip(struct drm_device *dev,
11221 struct drm_crtc *crtc,
11222 struct drm_framebuffer *fb,
11223 struct drm_i915_gem_object *obj,
11224 struct intel_engine_cs *ring,
11225 uint32_t flags)
11226{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011227 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011228
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011229 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11230 if (mmio_flip == NULL)
11231 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011233 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011234 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011235 mmio_flip->crtc = to_intel_crtc(crtc);
11236
11237 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11238 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011239
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240 return 0;
11241}
11242
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011243static int intel_default_queue_flip(struct drm_device *dev,
11244 struct drm_crtc *crtc,
11245 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011246 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011247 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011248 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011249{
11250 return -ENODEV;
11251}
11252
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011253static bool __intel_pageflip_stall_check(struct drm_device *dev,
11254 struct drm_crtc *crtc)
11255{
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11258 struct intel_unpin_work *work = intel_crtc->unpin_work;
11259 u32 addr;
11260
11261 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11262 return true;
11263
Chris Wilson908565c2015-08-12 13:08:22 +010011264 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11265 return false;
11266
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011267 if (!work->enable_stall_check)
11268 return false;
11269
11270 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011271 if (work->flip_queued_req &&
11272 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011273 return false;
11274
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011275 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011276 }
11277
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011278 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011279 return false;
11280
11281 /* Potential stall - if we see that the flip has happened,
11282 * assume a missed interrupt. */
11283 if (INTEL_INFO(dev)->gen >= 4)
11284 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11285 else
11286 addr = I915_READ(DSPADDR(intel_crtc->plane));
11287
11288 /* There is a potential issue here with a false positive after a flip
11289 * to the same address. We could address this by checking for a
11290 * non-incrementing frame counter.
11291 */
11292 return addr == work->gtt_offset;
11293}
11294
11295void intel_check_page_flip(struct drm_device *dev, int pipe)
11296{
11297 struct drm_i915_private *dev_priv = dev->dev_private;
11298 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011300 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011301
Dave Gordon6c51d462015-03-06 15:34:26 +000011302 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011303
11304 if (crtc == NULL)
11305 return;
11306
Daniel Vetterf3260382014-09-15 14:55:23 +020011307 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011308 work = intel_crtc->unpin_work;
11309 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011310 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011311 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011312 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011313 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011314 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011315 if (work != NULL &&
11316 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11317 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011318 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011319}
11320
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011321static int intel_crtc_page_flip(struct drm_crtc *crtc,
11322 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011323 struct drm_pending_vblank_event *event,
11324 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011325{
11326 struct drm_device *dev = crtc->dev;
11327 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011328 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011331 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011332 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011333 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011334 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011335 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011336 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011337 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011338
Matt Roper2ff8fde2014-07-08 07:50:07 -070011339 /*
11340 * drm_mode_page_flip_ioctl() should already catch this, but double
11341 * check to be safe. In the future we may enable pageflipping from
11342 * a disabled primary plane.
11343 */
11344 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11345 return -EBUSY;
11346
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011347 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011348 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011349 return -EINVAL;
11350
11351 /*
11352 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11353 * Note that pitch changes could also affect these register.
11354 */
11355 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011356 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11357 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011358 return -EINVAL;
11359
Chris Wilsonf900db42014-02-20 09:26:13 +000011360 if (i915_terminally_wedged(&dev_priv->gpu_error))
11361 goto out_hang;
11362
Daniel Vetterb14c5672013-09-19 12:18:32 +020011363 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364 if (work == NULL)
11365 return -ENOMEM;
11366
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011367 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011368 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011369 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011370 INIT_WORK(&work->work, intel_unpin_work_fn);
11371
Daniel Vetter87b6b102014-05-15 15:33:46 +020011372 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011373 if (ret)
11374 goto free_work;
11375
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011376 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011377 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011378 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011379 /* Before declaring the flip queue wedged, check if
11380 * the hardware completed the operation behind our backs.
11381 */
11382 if (__intel_pageflip_stall_check(dev, crtc)) {
11383 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11384 page_flip_completed(intel_crtc);
11385 } else {
11386 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011387 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011388
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011389 drm_crtc_vblank_put(crtc);
11390 kfree(work);
11391 return -EBUSY;
11392 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011393 }
11394 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011395 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011396
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011397 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11398 flush_workqueue(dev_priv->wq);
11399
Jesse Barnes75dfca82010-02-10 15:09:44 -080011400 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011401 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011402 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011403
Matt Roperf4510a22014-04-01 15:22:40 -070011404 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011405 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011406
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011407 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011408
Chris Wilson89ed88b2015-02-16 14:31:49 +000011409 ret = i915_mutex_lock_interruptible(dev);
11410 if (ret)
11411 goto cleanup;
11412
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011413 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011414 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011415
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011416 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011417 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011418
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011419 if (IS_VALLEYVIEW(dev)) {
11420 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011421 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011422 /* vlv: DISPLAY_FLIP fails to change tiling */
11423 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011424 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011425 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011426 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011427 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011428 if (ring == NULL || ring->id != RCS)
11429 ring = &dev_priv->ring[BCS];
11430 } else {
11431 ring = &dev_priv->ring[RCS];
11432 }
11433
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011434 mmio_flip = use_mmio_flip(ring, obj);
11435
11436 /* When using CS flips, we want to emit semaphores between rings.
11437 * However, when using mmio flips we will create a task to do the
11438 * synchronisation, so all we want here is to pin the framebuffer
11439 * into the display plane and skip any waits.
11440 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011441 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011442 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011443 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011444 if (ret)
11445 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011446
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011447 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11448 obj, 0);
11449 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011450
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011451 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11453 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011454 if (ret)
11455 goto cleanup_unpin;
11456
John Harrisonf06cc1b2014-11-24 18:49:37 +000011457 i915_gem_request_assign(&work->flip_queued_req,
11458 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011460 if (!request) {
11461 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11462 if (ret)
11463 goto cleanup_unpin;
11464 }
11465
11466 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467 page_flip_flags);
11468 if (ret)
11469 goto cleanup_unpin;
11470
John Harrison6258fbe2015-05-29 17:43:48 +010011471 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011472 }
11473
John Harrison91af1272015-06-18 13:14:56 +010011474 if (request)
John Harrison75289872015-05-29 17:43:49 +010011475 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011476
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011477 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011478 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011479
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011480 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011481 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011482 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011483
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011484 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011485 intel_frontbuffer_flip_prepare(dev,
11486 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011487
Jesse Barnese5510fa2010-07-01 16:48:37 -070011488 trace_i915_flip_request(intel_crtc->plane, obj);
11489
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011490 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011491
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011492cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011493 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011494cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011495 if (request)
11496 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011497 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011498 mutex_unlock(&dev->struct_mutex);
11499cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011500 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011501 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011502
Chris Wilson89ed88b2015-02-16 14:31:49 +000011503 drm_gem_object_unreference_unlocked(&obj->base);
11504 drm_framebuffer_unreference(work->old_fb);
11505
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011506 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011507 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011508 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011509
Daniel Vetter87b6b102014-05-15 15:33:46 +020011510 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011511free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011512 kfree(work);
11513
Chris Wilsonf900db42014-02-20 09:26:13 +000011514 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011515 struct drm_atomic_state *state;
11516 struct drm_plane_state *plane_state;
11517
Chris Wilsonf900db42014-02-20 09:26:13 +000011518out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011519 state = drm_atomic_state_alloc(dev);
11520 if (!state)
11521 return -ENOMEM;
11522 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11523
11524retry:
11525 plane_state = drm_atomic_get_plane_state(state, primary);
11526 ret = PTR_ERR_OR_ZERO(plane_state);
11527 if (!ret) {
11528 drm_atomic_set_fb_for_plane(plane_state, fb);
11529
11530 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11531 if (!ret)
11532 ret = drm_atomic_commit(state);
11533 }
11534
11535 if (ret == -EDEADLK) {
11536 drm_modeset_backoff(state->acquire_ctx);
11537 drm_atomic_state_clear(state);
11538 goto retry;
11539 }
11540
11541 if (ret)
11542 drm_atomic_state_free(state);
11543
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011544 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011545 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011546 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011547 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011548 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011549 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011550 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551}
11552
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011553
11554/**
11555 * intel_wm_need_update - Check whether watermarks need updating
11556 * @plane: drm plane
11557 * @state: new plane state
11558 *
11559 * Check current plane state versus the new one to determine whether
11560 * watermarks need to be recalculated.
11561 *
11562 * Returns true or false.
11563 */
11564static bool intel_wm_need_update(struct drm_plane *plane,
11565 struct drm_plane_state *state)
11566{
11567 /* Update watermarks on tiling changes. */
11568 if (!plane->state->fb || !state->fb ||
11569 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11570 plane->state->rotation != state->rotation)
11571 return true;
11572
11573 if (plane->state->crtc_w != state->crtc_w)
11574 return true;
11575
11576 return false;
11577}
11578
11579int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11580 struct drm_plane_state *plane_state)
11581{
11582 struct drm_crtc *crtc = crtc_state->crtc;
11583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11584 struct drm_plane *plane = plane_state->plane;
11585 struct drm_device *dev = crtc->dev;
11586 struct drm_i915_private *dev_priv = dev->dev_private;
11587 struct intel_plane_state *old_plane_state =
11588 to_intel_plane_state(plane->state);
11589 int idx = intel_crtc->base.base.id, ret;
11590 int i = drm_plane_index(plane);
11591 bool mode_changed = needs_modeset(crtc_state);
11592 bool was_crtc_enabled = crtc->state->active;
11593 bool is_crtc_enabled = crtc_state->active;
11594
11595 bool turn_off, turn_on, visible, was_visible;
11596 struct drm_framebuffer *fb = plane_state->fb;
11597
11598 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11599 plane->type != DRM_PLANE_TYPE_CURSOR) {
11600 ret = skl_update_scaler_plane(
11601 to_intel_crtc_state(crtc_state),
11602 to_intel_plane_state(plane_state));
11603 if (ret)
11604 return ret;
11605 }
11606
11607 /*
11608 * Disabling a plane is always okay; we just need to update
11609 * fb tracking in a special way since cleanup_fb() won't
11610 * get called by the plane helpers.
11611 */
11612 if (old_plane_state->base.fb && !fb)
11613 intel_crtc->atomic.disabled_planes |= 1 << i;
11614
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011615 was_visible = old_plane_state->visible;
11616 visible = to_intel_plane_state(plane_state)->visible;
11617
11618 if (!was_crtc_enabled && WARN_ON(was_visible))
11619 was_visible = false;
11620
11621 if (!is_crtc_enabled && WARN_ON(visible))
11622 visible = false;
11623
11624 if (!was_visible && !visible)
11625 return 0;
11626
11627 turn_off = was_visible && (!visible || mode_changed);
11628 turn_on = visible && (!was_visible || mode_changed);
11629
11630 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11631 plane->base.id, fb ? fb->base.id : -1);
11632
11633 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11634 plane->base.id, was_visible, visible,
11635 turn_off, turn_on, mode_changed);
11636
Ville Syrjälä852eb002015-06-24 22:00:07 +030011637 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011638 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011639 /* must disable cxsr around plane enable/disable */
11640 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11641 intel_crtc->atomic.disable_cxsr = true;
11642 /* to potentially re-enable cxsr */
11643 intel_crtc->atomic.wait_vblank = true;
11644 intel_crtc->atomic.update_wm_post = true;
11645 }
11646 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011647 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011648 /* must disable cxsr around plane enable/disable */
11649 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11650 if (is_crtc_enabled)
11651 intel_crtc->atomic.wait_vblank = true;
11652 intel_crtc->atomic.disable_cxsr = true;
11653 }
11654 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011655 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011656 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011657
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011658 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011659 intel_crtc->atomic.fb_bits |=
11660 to_intel_plane(plane)->frontbuffer_bit;
11661
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011662 switch (plane->type) {
11663 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011664 intel_crtc->atomic.wait_for_flips = true;
11665 intel_crtc->atomic.pre_disable_primary = turn_off;
11666 intel_crtc->atomic.post_enable_primary = turn_on;
11667
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011668 if (turn_off) {
11669 /*
11670 * FIXME: Actually if we will still have any other
11671 * plane enabled on the pipe we could let IPS enabled
11672 * still, but for now lets consider that when we make
11673 * primary invisible by setting DSPCNTR to 0 on
11674 * update_primary_plane function IPS needs to be
11675 * disable.
11676 */
11677 intel_crtc->atomic.disable_ips = true;
11678
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011679 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011680 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011681
11682 /*
11683 * FBC does not work on some platforms for rotated
11684 * planes, so disable it when rotation is not 0 and
11685 * update it when rotation is set back to 0.
11686 *
11687 * FIXME: This is redundant with the fbc update done in
11688 * the primary plane enable function except that that
11689 * one is done too late. We eventually need to unify
11690 * this.
11691 */
11692
11693 if (visible &&
11694 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11695 dev_priv->fbc.crtc == intel_crtc &&
11696 plane_state->rotation != BIT(DRM_ROTATE_0))
11697 intel_crtc->atomic.disable_fbc = true;
11698
11699 /*
11700 * BDW signals flip done immediately if the plane
11701 * is disabled, even if the plane enable is already
11702 * armed to occur at the next vblank :(
11703 */
11704 if (turn_on && IS_BROADWELL(dev))
11705 intel_crtc->atomic.wait_vblank = true;
11706
11707 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11708 break;
11709 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011710 break;
11711 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011712 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011713 intel_crtc->atomic.wait_vblank = true;
11714 intel_crtc->atomic.update_sprite_watermarks |=
11715 1 << i;
11716 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011717 }
11718 return 0;
11719}
11720
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011721static bool encoders_cloneable(const struct intel_encoder *a,
11722 const struct intel_encoder *b)
11723{
11724 /* masks could be asymmetric, so check both ways */
11725 return a == b || (a->cloneable & (1 << b->type) &&
11726 b->cloneable & (1 << a->type));
11727}
11728
11729static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11730 struct intel_crtc *crtc,
11731 struct intel_encoder *encoder)
11732{
11733 struct intel_encoder *source_encoder;
11734 struct drm_connector *connector;
11735 struct drm_connector_state *connector_state;
11736 int i;
11737
11738 for_each_connector_in_state(state, connector, connector_state, i) {
11739 if (connector_state->crtc != &crtc->base)
11740 continue;
11741
11742 source_encoder =
11743 to_intel_encoder(connector_state->best_encoder);
11744 if (!encoders_cloneable(encoder, source_encoder))
11745 return false;
11746 }
11747
11748 return true;
11749}
11750
11751static bool check_encoder_cloning(struct drm_atomic_state *state,
11752 struct intel_crtc *crtc)
11753{
11754 struct intel_encoder *encoder;
11755 struct drm_connector *connector;
11756 struct drm_connector_state *connector_state;
11757 int i;
11758
11759 for_each_connector_in_state(state, connector, connector_state, i) {
11760 if (connector_state->crtc != &crtc->base)
11761 continue;
11762
11763 encoder = to_intel_encoder(connector_state->best_encoder);
11764 if (!check_single_encoder_cloning(state, crtc, encoder))
11765 return false;
11766 }
11767
11768 return true;
11769}
11770
11771static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11772 struct drm_crtc_state *crtc_state)
11773{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011774 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011775 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011777 struct intel_crtc_state *pipe_config =
11778 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011779 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011780 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011781 bool mode_changed = needs_modeset(crtc_state);
11782
11783 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11784 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11785 return -EINVAL;
11786 }
11787
Ville Syrjälä852eb002015-06-24 22:00:07 +030011788 if (mode_changed && !crtc_state->active)
11789 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011790
Maarten Lankhorstad421372015-06-15 12:33:42 +020011791 if (mode_changed && crtc_state->enable &&
11792 dev_priv->display.crtc_compute_clock &&
11793 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11794 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11795 pipe_config);
11796 if (ret)
11797 return ret;
11798 }
11799
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011800 ret = 0;
11801 if (INTEL_INFO(dev)->gen >= 9) {
11802 if (mode_changed)
11803 ret = skl_update_scaler_crtc(pipe_config);
11804
11805 if (!ret)
11806 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11807 pipe_config);
11808 }
11809
11810 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011811}
11812
Jani Nikula65b38e02015-04-13 11:26:56 +030011813static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011814 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11815 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011816 .atomic_begin = intel_begin_crtc_commit,
11817 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011818 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011819};
11820
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011821static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11822{
11823 struct intel_connector *connector;
11824
11825 for_each_intel_connector(dev, connector) {
11826 if (connector->base.encoder) {
11827 connector->base.state->best_encoder =
11828 connector->base.encoder;
11829 connector->base.state->crtc =
11830 connector->base.encoder->crtc;
11831 } else {
11832 connector->base.state->best_encoder = NULL;
11833 connector->base.state->crtc = NULL;
11834 }
11835 }
11836}
11837
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011838static void
Robin Schroereba905b2014-05-18 02:24:50 +020011839connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011840 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011841{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011842 int bpp = pipe_config->pipe_bpp;
11843
11844 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11845 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011846 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011847
11848 /* Don't use an invalid EDID bpc value */
11849 if (connector->base.display_info.bpc &&
11850 connector->base.display_info.bpc * 3 < bpp) {
11851 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11852 bpp, connector->base.display_info.bpc*3);
11853 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11854 }
11855
11856 /* Clamp bpp to 8 on screens without EDID 1.4 */
11857 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11858 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11859 bpp);
11860 pipe_config->pipe_bpp = 24;
11861 }
11862}
11863
11864static int
11865compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011866 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011867{
11868 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011869 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011870 struct drm_connector *connector;
11871 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011872 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011873
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011874 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011875 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011876 else if (INTEL_INFO(dev)->gen >= 5)
11877 bpp = 12*3;
11878 else
11879 bpp = 8*3;
11880
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011881
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011882 pipe_config->pipe_bpp = bpp;
11883
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011884 state = pipe_config->base.state;
11885
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011886 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011887 for_each_connector_in_state(state, connector, connector_state, i) {
11888 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011889 continue;
11890
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011891 connected_sink_compute_bpp(to_intel_connector(connector),
11892 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011893 }
11894
11895 return bpp;
11896}
11897
Daniel Vetter644db712013-09-19 14:53:58 +020011898static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11899{
11900 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11901 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011902 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011903 mode->crtc_hdisplay, mode->crtc_hsync_start,
11904 mode->crtc_hsync_end, mode->crtc_htotal,
11905 mode->crtc_vdisplay, mode->crtc_vsync_start,
11906 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11907}
11908
Daniel Vetterc0b03412013-05-28 12:05:54 +020011909static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011910 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011911 const char *context)
11912{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011913 struct drm_device *dev = crtc->base.dev;
11914 struct drm_plane *plane;
11915 struct intel_plane *intel_plane;
11916 struct intel_plane_state *state;
11917 struct drm_framebuffer *fb;
11918
11919 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11920 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011921
11922 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11923 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11924 pipe_config->pipe_bpp, pipe_config->dither);
11925 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11926 pipe_config->has_pch_encoder,
11927 pipe_config->fdi_lanes,
11928 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11929 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11930 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011931 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011932 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011933 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011934 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11935 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11936 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011937
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011938 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011939 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011940 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011941 pipe_config->dp_m2_n2.gmch_m,
11942 pipe_config->dp_m2_n2.gmch_n,
11943 pipe_config->dp_m2_n2.link_m,
11944 pipe_config->dp_m2_n2.link_n,
11945 pipe_config->dp_m2_n2.tu);
11946
Daniel Vetter55072d12014-11-20 16:10:28 +010011947 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11948 pipe_config->has_audio,
11949 pipe_config->has_infoframe);
11950
Daniel Vetterc0b03412013-05-28 12:05:54 +020011951 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011952 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011953 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011954 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11955 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011956 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011957 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11958 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011959 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11960 crtc->num_scalers,
11961 pipe_config->scaler_state.scaler_users,
11962 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011963 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11964 pipe_config->gmch_pfit.control,
11965 pipe_config->gmch_pfit.pgm_ratios,
11966 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011967 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011968 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011969 pipe_config->pch_pfit.size,
11970 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011971 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011972 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011973
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011974 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011975 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011976 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011977 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011978 pipe_config->ddi_pll_sel,
11979 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011980 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011981 pipe_config->dpll_hw_state.pll0,
11982 pipe_config->dpll_hw_state.pll1,
11983 pipe_config->dpll_hw_state.pll2,
11984 pipe_config->dpll_hw_state.pll3,
11985 pipe_config->dpll_hw_state.pll6,
11986 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011987 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011988 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011989 pipe_config->dpll_hw_state.pcsdw12);
11990 } else if (IS_SKYLAKE(dev)) {
11991 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11992 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.ctrl1,
11995 pipe_config->dpll_hw_state.cfgcr1,
11996 pipe_config->dpll_hw_state.cfgcr2);
11997 } else if (HAS_DDI(dev)) {
11998 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11999 pipe_config->ddi_pll_sel,
12000 pipe_config->dpll_hw_state.wrpll);
12001 } else {
12002 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12003 "fp0: 0x%x, fp1: 0x%x\n",
12004 pipe_config->dpll_hw_state.dpll,
12005 pipe_config->dpll_hw_state.dpll_md,
12006 pipe_config->dpll_hw_state.fp0,
12007 pipe_config->dpll_hw_state.fp1);
12008 }
12009
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012010 DRM_DEBUG_KMS("planes on this crtc\n");
12011 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12012 intel_plane = to_intel_plane(plane);
12013 if (intel_plane->pipe != crtc->pipe)
12014 continue;
12015
12016 state = to_intel_plane_state(plane->state);
12017 fb = state->base.fb;
12018 if (!fb) {
12019 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12020 "disabled, scaler_id = %d\n",
12021 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12022 plane->base.id, intel_plane->pipe,
12023 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12024 drm_plane_index(plane), state->scaler_id);
12025 continue;
12026 }
12027
12028 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12029 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12030 plane->base.id, intel_plane->pipe,
12031 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12032 drm_plane_index(plane));
12033 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12034 fb->base.id, fb->width, fb->height, fb->pixel_format);
12035 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12036 state->scaler_id,
12037 state->src.x1 >> 16, state->src.y1 >> 16,
12038 drm_rect_width(&state->src) >> 16,
12039 drm_rect_height(&state->src) >> 16,
12040 state->dst.x1, state->dst.y1,
12041 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12042 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012043}
12044
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012045static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012046{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012047 struct drm_device *dev = state->dev;
12048 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012049 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012050 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012051 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012052 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012053
12054 /*
12055 * Walk the connector list instead of the encoder
12056 * list to detect the problem on ddi platforms
12057 * where there's just one encoder per digital port.
12058 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012059 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012060 if (!connector_state->best_encoder)
12061 continue;
12062
12063 encoder = to_intel_encoder(connector_state->best_encoder);
12064
12065 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012066
12067 switch (encoder->type) {
12068 unsigned int port_mask;
12069 case INTEL_OUTPUT_UNKNOWN:
12070 if (WARN_ON(!HAS_DDI(dev)))
12071 break;
12072 case INTEL_OUTPUT_DISPLAYPORT:
12073 case INTEL_OUTPUT_HDMI:
12074 case INTEL_OUTPUT_EDP:
12075 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12076
12077 /* the same port mustn't appear more than once */
12078 if (used_ports & port_mask)
12079 return false;
12080
12081 used_ports |= port_mask;
12082 default:
12083 break;
12084 }
12085 }
12086
12087 return true;
12088}
12089
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012090static void
12091clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12092{
12093 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012094 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012095 struct intel_dpll_hw_state dpll_hw_state;
12096 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012097 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012098 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012099
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012100 /* FIXME: before the switch to atomic started, a new pipe_config was
12101 * kzalloc'd. Code that depends on any field being zero should be
12102 * fixed, so that the crtc_state can be safely duplicated. For now,
12103 * only fields that are know to not cause problems are preserved. */
12104
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012105 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012106 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012107 shared_dpll = crtc_state->shared_dpll;
12108 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012109 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012110 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012111
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012112 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012113
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012114 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012115 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012116 crtc_state->shared_dpll = shared_dpll;
12117 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012118 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012119 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012120}
12121
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012122static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012123intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012124 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012125{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012126 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012127 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012128 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012129 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012130 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012131 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012132 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012133
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012134 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012135
Daniel Vettere143a212013-07-04 12:01:15 +020012136 pipe_config->cpu_transcoder =
12137 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012138
Imre Deak2960bc92013-07-30 13:36:32 +030012139 /*
12140 * Sanitize sync polarity flags based on requested ones. If neither
12141 * positive or negative polarity is requested, treat this as meaning
12142 * negative polarity.
12143 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012144 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012145 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012146 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012147
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012148 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012149 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012150 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012151
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012152 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12153 pipe_config);
12154 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012155 goto fail;
12156
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012157 /*
12158 * Determine the real pipe dimensions. Note that stereo modes can
12159 * increase the actual pipe size due to the frame doubling and
12160 * insertion of additional space for blanks between the frame. This
12161 * is stored in the crtc timings. We use the requested mode to do this
12162 * computation to clearly distinguish it from the adjusted mode, which
12163 * can be changed by the connectors in the below retry loop.
12164 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012165 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012166 &pipe_config->pipe_src_w,
12167 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012168
Daniel Vettere29c22c2013-02-21 00:00:16 +010012169encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012170 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012171 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012172 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012173
Daniel Vetter135c81b2013-07-21 21:37:09 +020012174 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012175 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12176 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012177
Daniel Vetter7758a112012-07-08 19:40:39 +020012178 /* Pass our mode to the connectors and the CRTC to give them a chance to
12179 * adjust it according to limitations or connector properties, and also
12180 * a chance to reject the mode entirely.
12181 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012182 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012183 if (connector_state->crtc != crtc)
12184 continue;
12185
12186 encoder = to_intel_encoder(connector_state->best_encoder);
12187
Daniel Vetterefea6e82013-07-21 21:36:59 +020012188 if (!(encoder->compute_config(encoder, pipe_config))) {
12189 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012190 goto fail;
12191 }
12192 }
12193
Daniel Vetterff9a6752013-06-01 17:16:21 +020012194 /* Set default port clock if not overwritten by the encoder. Needs to be
12195 * done afterwards in case the encoder adjusts the mode. */
12196 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012197 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012198 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012199
Daniel Vettera43f6e02013-06-07 23:10:32 +020012200 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012201 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012202 DRM_DEBUG_KMS("CRTC fixup failed\n");
12203 goto fail;
12204 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012205
12206 if (ret == RETRY) {
12207 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12208 ret = -EINVAL;
12209 goto fail;
12210 }
12211
12212 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12213 retry = false;
12214 goto encoder_retry;
12215 }
12216
Daniel Vettere8fa4272015-08-12 11:43:34 +020012217 /* Dithering seems to not pass-through bits correctly when it should, so
12218 * only enable it on 6bpc panels. */
12219 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012220 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012221 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012222
Daniel Vetter7758a112012-07-08 19:40:39 +020012223fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012224 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012225}
12226
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012227static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012228intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012229{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012230 struct drm_crtc *crtc;
12231 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012232 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012233
Ville Syrjälä76688512014-01-10 11:28:06 +020012234 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012235 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012236 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012237
12238 /* Update hwmode for vblank functions */
12239 if (crtc->state->active)
12240 crtc->hwmode = crtc->state->adjusted_mode;
12241 else
12242 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012243 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012244}
12245
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012246static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012247{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012248 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012249
12250 if (clock1 == clock2)
12251 return true;
12252
12253 if (!clock1 || !clock2)
12254 return false;
12255
12256 diff = abs(clock1 - clock2);
12257
12258 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12259 return true;
12260
12261 return false;
12262}
12263
Daniel Vetter25c5b262012-07-08 22:08:04 +020012264#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12265 list_for_each_entry((intel_crtc), \
12266 &(dev)->mode_config.crtc_list, \
12267 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012268 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012269
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012270static bool
12271intel_compare_m_n(unsigned int m, unsigned int n,
12272 unsigned int m2, unsigned int n2,
12273 bool exact)
12274{
12275 if (m == m2 && n == n2)
12276 return true;
12277
12278 if (exact || !m || !n || !m2 || !n2)
12279 return false;
12280
12281 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12282
12283 if (m > m2) {
12284 while (m > m2) {
12285 m2 <<= 1;
12286 n2 <<= 1;
12287 }
12288 } else if (m < m2) {
12289 while (m < m2) {
12290 m <<= 1;
12291 n <<= 1;
12292 }
12293 }
12294
12295 return m == m2 && n == n2;
12296}
12297
12298static bool
12299intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12300 struct intel_link_m_n *m2_n2,
12301 bool adjust)
12302{
12303 if (m_n->tu == m2_n2->tu &&
12304 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12305 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12306 intel_compare_m_n(m_n->link_m, m_n->link_n,
12307 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12308 if (adjust)
12309 *m2_n2 = *m_n;
12310
12311 return true;
12312 }
12313
12314 return false;
12315}
12316
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012317static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012318intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012319 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012320 struct intel_crtc_state *pipe_config,
12321 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012322{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 bool ret = true;
12324
12325#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12326 do { \
12327 if (!adjust) \
12328 DRM_ERROR(fmt, ##__VA_ARGS__); \
12329 else \
12330 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12331 } while (0)
12332
Daniel Vetter66e985c2013-06-05 13:34:20 +020012333#define PIPE_CONF_CHECK_X(name) \
12334 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012335 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012336 "(expected 0x%08x, found 0x%08x)\n", \
12337 current_config->name, \
12338 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012339 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012340 }
12341
Daniel Vetter08a24032013-04-19 11:25:34 +020012342#define PIPE_CONF_CHECK_I(name) \
12343 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012344 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012345 "(expected %i, found %i)\n", \
12346 current_config->name, \
12347 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012348 ret = false; \
12349 }
12350
12351#define PIPE_CONF_CHECK_M_N(name) \
12352 if (!intel_compare_link_m_n(&current_config->name, \
12353 &pipe_config->name,\
12354 adjust)) { \
12355 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12356 "(expected tu %i gmch %i/%i link %i/%i, " \
12357 "found tu %i, gmch %i/%i link %i/%i)\n", \
12358 current_config->name.tu, \
12359 current_config->name.gmch_m, \
12360 current_config->name.gmch_n, \
12361 current_config->name.link_m, \
12362 current_config->name.link_n, \
12363 pipe_config->name.tu, \
12364 pipe_config->name.gmch_m, \
12365 pipe_config->name.gmch_n, \
12366 pipe_config->name.link_m, \
12367 pipe_config->name.link_n); \
12368 ret = false; \
12369 }
12370
12371#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12372 if (!intel_compare_link_m_n(&current_config->name, \
12373 &pipe_config->name, adjust) && \
12374 !intel_compare_link_m_n(&current_config->alt_name, \
12375 &pipe_config->name, adjust)) { \
12376 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12377 "(expected tu %i gmch %i/%i link %i/%i, " \
12378 "or tu %i gmch %i/%i link %i/%i, " \
12379 "found tu %i, gmch %i/%i link %i/%i)\n", \
12380 current_config->name.tu, \
12381 current_config->name.gmch_m, \
12382 current_config->name.gmch_n, \
12383 current_config->name.link_m, \
12384 current_config->name.link_n, \
12385 current_config->alt_name.tu, \
12386 current_config->alt_name.gmch_m, \
12387 current_config->alt_name.gmch_n, \
12388 current_config->alt_name.link_m, \
12389 current_config->alt_name.link_n, \
12390 pipe_config->name.tu, \
12391 pipe_config->name.gmch_m, \
12392 pipe_config->name.gmch_n, \
12393 pipe_config->name.link_m, \
12394 pipe_config->name.link_n); \
12395 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012396 }
12397
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012398/* This is required for BDW+ where there is only one set of registers for
12399 * switching between high and low RR.
12400 * This macro can be used whenever a comparison has to be made between one
12401 * hw state and multiple sw state variables.
12402 */
12403#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12404 if ((current_config->name != pipe_config->name) && \
12405 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012406 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012407 "(expected %i or %i, found %i)\n", \
12408 current_config->name, \
12409 current_config->alt_name, \
12410 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012411 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012412 }
12413
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012414#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12415 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012416 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012417 "(expected %i, found %i)\n", \
12418 current_config->name & (mask), \
12419 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012420 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012421 }
12422
Ville Syrjälä5e550652013-09-06 23:29:07 +030012423#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12424 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012425 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012426 "(expected %i, found %i)\n", \
12427 current_config->name, \
12428 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012429 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012430 }
12431
Daniel Vetterbb760062013-06-06 14:55:52 +020012432#define PIPE_CONF_QUIRK(quirk) \
12433 ((current_config->quirks | pipe_config->quirks) & (quirk))
12434
Daniel Vettereccb1402013-05-22 00:50:22 +020012435 PIPE_CONF_CHECK_I(cpu_transcoder);
12436
Daniel Vetter08a24032013-04-19 11:25:34 +020012437 PIPE_CONF_CHECK_I(has_pch_encoder);
12438 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012439 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012440
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012441 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012442 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012443
12444 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012445 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012446
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012447 PIPE_CONF_CHECK_I(has_drrs);
12448 if (current_config->has_drrs)
12449 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12450 } else
12451 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012452
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12454 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012459
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12461 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12462 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12463 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012466
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012467 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012468 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012469 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12470 IS_VALLEYVIEW(dev))
12471 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012472 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012473
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012474 PIPE_CONF_CHECK_I(has_audio);
12475
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012476 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012477 DRM_MODE_FLAG_INTERLACE);
12478
Daniel Vetterbb760062013-06-06 14:55:52 +020012479 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012480 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012481 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012482 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012483 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012484 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012485 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012486 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012487 DRM_MODE_FLAG_NVSYNC);
12488 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012489
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012490 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012491 /* pfit ratios are autocomputed by the hw on gen4+ */
12492 if (INTEL_INFO(dev)->gen < 4)
12493 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012494 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012495
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012496 if (!adjust) {
12497 PIPE_CONF_CHECK_I(pipe_src_w);
12498 PIPE_CONF_CHECK_I(pipe_src_h);
12499
12500 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12501 if (current_config->pch_pfit.enabled) {
12502 PIPE_CONF_CHECK_X(pch_pfit.pos);
12503 PIPE_CONF_CHECK_X(pch_pfit.size);
12504 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012505
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012506 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12507 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012508
Jesse Barnese59150d2014-01-07 13:30:45 -080012509 /* BDW+ don't expose a synchronous way to read the state */
12510 if (IS_HASWELL(dev))
12511 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012512
Ville Syrjälä282740f2013-09-04 18:30:03 +030012513 PIPE_CONF_CHECK_I(double_wide);
12514
Daniel Vetter26804af2014-06-25 22:01:55 +030012515 PIPE_CONF_CHECK_X(ddi_pll_sel);
12516
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012517 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012518 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012519 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012520 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12521 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012522 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012523 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12524 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12525 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012526
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012527 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12528 PIPE_CONF_CHECK_I(pipe_bpp);
12529
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012530 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012531 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012532
Daniel Vetter66e985c2013-06-05 13:34:20 +020012533#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012534#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012535#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012536#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012537#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012538#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012539#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012540
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012541 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012542}
12543
Damien Lespiau08db6652014-11-04 17:06:52 +000012544static void check_wm_state(struct drm_device *dev)
12545{
12546 struct drm_i915_private *dev_priv = dev->dev_private;
12547 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12548 struct intel_crtc *intel_crtc;
12549 int plane;
12550
12551 if (INTEL_INFO(dev)->gen < 9)
12552 return;
12553
12554 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12555 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12556
12557 for_each_intel_crtc(dev, intel_crtc) {
12558 struct skl_ddb_entry *hw_entry, *sw_entry;
12559 const enum pipe pipe = intel_crtc->pipe;
12560
12561 if (!intel_crtc->active)
12562 continue;
12563
12564 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012565 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012566 hw_entry = &hw_ddb.plane[pipe][plane];
12567 sw_entry = &sw_ddb->plane[pipe][plane];
12568
12569 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12570 continue;
12571
12572 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12573 "(expected (%u,%u), found (%u,%u))\n",
12574 pipe_name(pipe), plane + 1,
12575 sw_entry->start, sw_entry->end,
12576 hw_entry->start, hw_entry->end);
12577 }
12578
12579 /* cursor */
12580 hw_entry = &hw_ddb.cursor[pipe];
12581 sw_entry = &sw_ddb->cursor[pipe];
12582
12583 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12584 continue;
12585
12586 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12587 "(expected (%u,%u), found (%u,%u))\n",
12588 pipe_name(pipe),
12589 sw_entry->start, sw_entry->end,
12590 hw_entry->start, hw_entry->end);
12591 }
12592}
12593
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012594static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012595check_connector_state(struct drm_device *dev,
12596 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012597{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012598 struct drm_connector_state *old_conn_state;
12599 struct drm_connector *connector;
12600 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012601
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012602 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12603 struct drm_encoder *encoder = connector->encoder;
12604 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012605
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012606 /* This also checks the encoder/connector hw state with the
12607 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012608 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012609
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012610 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012611 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012613}
12614
12615static void
12616check_encoder_state(struct drm_device *dev)
12617{
12618 struct intel_encoder *encoder;
12619 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012620
Damien Lespiaub2784e12014-08-05 11:29:37 +010012621 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012623 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012624
12625 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12626 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012627 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012628
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012629 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012630 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012631 continue;
12632 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012633
12634 I915_STATE_WARN(connector->base.state->crtc !=
12635 encoder->base.crtc,
12636 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012638
Rob Clarke2c719b2014-12-15 13:56:32 -050012639 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640 "encoder's enabled state mismatch "
12641 "(expected %i, found %i)\n",
12642 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012643
12644 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012645 bool active;
12646
12647 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012648 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012649 "encoder detached but still enabled on pipe %c.\n",
12650 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012651 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012653}
12654
12655static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012656check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012657{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012658 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012659 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012660 struct drm_crtc_state *old_crtc_state;
12661 struct drm_crtc *crtc;
12662 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012663
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012664 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12666 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012667 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012668
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012669 if (!needs_modeset(crtc->state) &&
12670 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012671 continue;
12672
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012673 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12674 pipe_config = to_intel_crtc_state(old_crtc_state);
12675 memset(pipe_config, 0, sizeof(*pipe_config));
12676 pipe_config->base.crtc = crtc;
12677 pipe_config->base.state = old_state;
12678
12679 DRM_DEBUG_KMS("[CRTC:%d]\n",
12680 crtc->base.id);
12681
12682 active = dev_priv->display.get_pipe_config(intel_crtc,
12683 pipe_config);
12684
12685 /* hw state is inconsistent with the pipe quirk */
12686 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12687 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12688 active = crtc->state->active;
12689
12690 I915_STATE_WARN(crtc->state->active != active,
12691 "crtc active state doesn't match with hw state "
12692 "(expected %i, found %i)\n", crtc->state->active, active);
12693
12694 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12695 "transitional active state does not match atomic hw state "
12696 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12697
12698 for_each_encoder_on_crtc(dev, crtc, encoder) {
12699 enum pipe pipe;
12700
12701 active = encoder->get_hw_state(encoder, &pipe);
12702 I915_STATE_WARN(active != crtc->state->active,
12703 "[ENCODER:%i] active %i with crtc active %i\n",
12704 encoder->base.base.id, active, crtc->state->active);
12705
12706 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12707 "Encoder connected to wrong pipe %c\n",
12708 pipe_name(pipe));
12709
12710 if (active)
12711 encoder->get_config(encoder, pipe_config);
12712 }
12713
12714 if (!crtc->state->active)
12715 continue;
12716
12717 sw_config = to_intel_crtc_state(crtc->state);
12718 if (!intel_pipe_config_compare(dev, sw_config,
12719 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012720 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012721 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012722 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012723 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012724 "[sw state]");
12725 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012726 }
12727}
12728
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012729static void
12730check_shared_dpll_state(struct drm_device *dev)
12731{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012732 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012733 struct intel_crtc *crtc;
12734 struct intel_dpll_hw_state dpll_hw_state;
12735 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012736
12737 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12738 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12739 int enabled_crtcs = 0, active_crtcs = 0;
12740 bool active;
12741
12742 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12743
12744 DRM_DEBUG_KMS("%s\n", pll->name);
12745
12746 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12747
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012749 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012750 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012751 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012752 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012753 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012754 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012755 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012756 "pll on state mismatch (expected %i, found %i)\n",
12757 pll->on, active);
12758
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012759 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012760 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012761 enabled_crtcs++;
12762 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12763 active_crtcs++;
12764 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012765 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012766 "pll active crtcs mismatch (expected %i, found %i)\n",
12767 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012768 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012769 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012770 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012771
Rob Clarke2c719b2014-12-15 13:56:32 -050012772 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012773 sizeof(dpll_hw_state)),
12774 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012775 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012776}
12777
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012778static void
12779intel_modeset_check_state(struct drm_device *dev,
12780 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012781{
Damien Lespiau08db6652014-11-04 17:06:52 +000012782 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012783 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012784 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012785 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012786 check_shared_dpll_state(dev);
12787}
12788
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012789void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012790 int dotclock)
12791{
12792 /*
12793 * FDI already provided one idea for the dotclock.
12794 * Yell if the encoder disagrees.
12795 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012796 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012797 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012798 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012799}
12800
Ville Syrjälä80715b22014-05-15 20:23:23 +030012801static void update_scanline_offset(struct intel_crtc *crtc)
12802{
12803 struct drm_device *dev = crtc->base.dev;
12804
12805 /*
12806 * The scanline counter increments at the leading edge of hsync.
12807 *
12808 * On most platforms it starts counting from vtotal-1 on the
12809 * first active line. That means the scanline counter value is
12810 * always one less than what we would expect. Ie. just after
12811 * start of vblank, which also occurs at start of hsync (on the
12812 * last active line), the scanline counter will read vblank_start-1.
12813 *
12814 * On gen2 the scanline counter starts counting from 1 instead
12815 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12816 * to keep the value positive), instead of adding one.
12817 *
12818 * On HSW+ the behaviour of the scanline counter depends on the output
12819 * type. For DP ports it behaves like most other platforms, but on HDMI
12820 * there's an extra 1 line difference. So we need to add two instead of
12821 * one to the value.
12822 */
12823 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012824 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012825 int vtotal;
12826
12827 vtotal = mode->crtc_vtotal;
12828 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12829 vtotal /= 2;
12830
12831 crtc->scanline_offset = vtotal - 1;
12832 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012833 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012834 crtc->scanline_offset = 2;
12835 } else
12836 crtc->scanline_offset = 1;
12837}
12838
Maarten Lankhorstad421372015-06-15 12:33:42 +020012839static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012840{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012841 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012842 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012843 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012844 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012845 struct intel_crtc_state *intel_crtc_state;
12846 struct drm_crtc *crtc;
12847 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012848 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012849
12850 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012851 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012852
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012853 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012854 int dpll;
12855
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012856 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012857 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012858 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012859
Maarten Lankhorstad421372015-06-15 12:33:42 +020012860 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012861 continue;
12862
Maarten Lankhorstad421372015-06-15 12:33:42 +020012863 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012864
Maarten Lankhorstad421372015-06-15 12:33:42 +020012865 if (!shared_dpll)
12866 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12867
12868 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012869 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012870}
12871
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012872/*
12873 * This implements the workaround described in the "notes" section of the mode
12874 * set sequence documentation. When going from no pipes or single pipe to
12875 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12876 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12877 */
12878static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12879{
12880 struct drm_crtc_state *crtc_state;
12881 struct intel_crtc *intel_crtc;
12882 struct drm_crtc *crtc;
12883 struct intel_crtc_state *first_crtc_state = NULL;
12884 struct intel_crtc_state *other_crtc_state = NULL;
12885 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12886 int i;
12887
12888 /* look at all crtc's that are going to be enabled in during modeset */
12889 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12890 intel_crtc = to_intel_crtc(crtc);
12891
12892 if (!crtc_state->active || !needs_modeset(crtc_state))
12893 continue;
12894
12895 if (first_crtc_state) {
12896 other_crtc_state = to_intel_crtc_state(crtc_state);
12897 break;
12898 } else {
12899 first_crtc_state = to_intel_crtc_state(crtc_state);
12900 first_pipe = intel_crtc->pipe;
12901 }
12902 }
12903
12904 /* No workaround needed? */
12905 if (!first_crtc_state)
12906 return 0;
12907
12908 /* w/a possibly needed, check how many crtc's are already enabled. */
12909 for_each_intel_crtc(state->dev, intel_crtc) {
12910 struct intel_crtc_state *pipe_config;
12911
12912 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12913 if (IS_ERR(pipe_config))
12914 return PTR_ERR(pipe_config);
12915
12916 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12917
12918 if (!pipe_config->base.active ||
12919 needs_modeset(&pipe_config->base))
12920 continue;
12921
12922 /* 2 or more enabled crtcs means no need for w/a */
12923 if (enabled_pipe != INVALID_PIPE)
12924 return 0;
12925
12926 enabled_pipe = intel_crtc->pipe;
12927 }
12928
12929 if (enabled_pipe != INVALID_PIPE)
12930 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12931 else if (other_crtc_state)
12932 other_crtc_state->hsw_workaround_pipe = first_pipe;
12933
12934 return 0;
12935}
12936
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012937static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12938{
12939 struct drm_crtc *crtc;
12940 struct drm_crtc_state *crtc_state;
12941 int ret = 0;
12942
12943 /* add all active pipes to the state */
12944 for_each_crtc(state->dev, crtc) {
12945 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12946 if (IS_ERR(crtc_state))
12947 return PTR_ERR(crtc_state);
12948
12949 if (!crtc_state->active || needs_modeset(crtc_state))
12950 continue;
12951
12952 crtc_state->mode_changed = true;
12953
12954 ret = drm_atomic_add_affected_connectors(state, crtc);
12955 if (ret)
12956 break;
12957
12958 ret = drm_atomic_add_affected_planes(state, crtc);
12959 if (ret)
12960 break;
12961 }
12962
12963 return ret;
12964}
12965
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012966static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012967{
12968 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012969 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012970 int ret;
12971
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012972 if (!check_digital_port_conflicts(state)) {
12973 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12974 return -EINVAL;
12975 }
12976
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012977 /*
12978 * See if the config requires any additional preparation, e.g.
12979 * to adjust global state with pipes off. We need to do this
12980 * here so we can get the modeset_pipe updated config for the new
12981 * mode set on this crtc. For other crtcs we need to use the
12982 * adjusted_mode bits in the crtc directly.
12983 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012984 if (dev_priv->display.modeset_calc_cdclk) {
12985 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012986
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012987 ret = dev_priv->display.modeset_calc_cdclk(state);
12988
12989 cdclk = to_intel_atomic_state(state)->cdclk;
12990 if (!ret && cdclk != dev_priv->cdclk_freq)
12991 ret = intel_modeset_all_pipes(state);
12992
12993 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012994 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012995 } else
12996 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012997
Maarten Lankhorstad421372015-06-15 12:33:42 +020012998 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012999
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013000 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013001 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013002
Maarten Lankhorstad421372015-06-15 12:33:42 +020013003 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013004}
13005
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013006/**
13007 * intel_atomic_check - validate state object
13008 * @dev: drm device
13009 * @state: state to validate
13010 */
13011static int intel_atomic_check(struct drm_device *dev,
13012 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013013{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013014 struct drm_crtc *crtc;
13015 struct drm_crtc_state *crtc_state;
13016 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013017 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013018
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013019 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013020 if (ret)
13021 return ret;
13022
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013023 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013024 struct intel_crtc_state *pipe_config =
13025 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013026
13027 /* Catch I915_MODE_FLAG_INHERITED */
13028 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13029 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013030
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013031 if (!crtc_state->enable) {
13032 if (needs_modeset(crtc_state))
13033 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013034 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013035 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013036
Daniel Vetter26495482015-07-15 14:15:52 +020013037 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013038 continue;
13039
Daniel Vetter26495482015-07-15 14:15:52 +020013040 /* FIXME: For only active_changed we shouldn't need to do any
13041 * state recomputation at all. */
13042
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013043 ret = drm_atomic_add_affected_connectors(state, crtc);
13044 if (ret)
13045 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013046
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013047 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013048 if (ret)
13049 return ret;
13050
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013051 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013052 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013053 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013054 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013055 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013056 }
13057
13058 if (needs_modeset(crtc_state)) {
13059 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013060
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013061 ret = drm_atomic_add_affected_planes(state, crtc);
13062 if (ret)
13063 return ret;
13064 }
13065
Daniel Vetter26495482015-07-15 14:15:52 +020013066 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13067 needs_modeset(crtc_state) ?
13068 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013069 }
13070
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013071 if (any_ms) {
13072 ret = intel_modeset_checks(state);
13073
13074 if (ret)
13075 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013076 } else
13077 to_intel_atomic_state(state)->cdclk =
13078 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013079
13080 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013081}
13082
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013083/**
13084 * intel_atomic_commit - commit validated state object
13085 * @dev: DRM device
13086 * @state: the top-level driver state object
13087 * @async: asynchronous commit
13088 *
13089 * This function commits a top-level state object that has been validated
13090 * with drm_atomic_helper_check().
13091 *
13092 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13093 * we can only handle plane-related operations and do not yet support
13094 * asynchronous commit.
13095 *
13096 * RETURNS
13097 * Zero for success or -errno.
13098 */
13099static int intel_atomic_commit(struct drm_device *dev,
13100 struct drm_atomic_state *state,
13101 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013102{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013103 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013104 struct drm_crtc *crtc;
13105 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013106 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013107 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013108 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013109
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013110 if (async) {
13111 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13112 return -EINVAL;
13113 }
13114
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013115 ret = drm_atomic_helper_prepare_planes(dev, state);
13116 if (ret)
13117 return ret;
13118
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013119 drm_atomic_helper_swap_state(dev, state);
13120
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13123
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013124 if (!needs_modeset(crtc->state))
13125 continue;
13126
13127 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013128 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013129
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013130 if (crtc_state->active) {
13131 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13132 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013133 intel_crtc->active = false;
13134 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013135 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013136 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013137
Daniel Vetterea9d7582012-07-10 10:42:52 +020013138 /* Only after disabling all output pipelines that will be changed can we
13139 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013140 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013141
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013142 if (any_ms) {
13143 intel_shared_dpll_commit(state);
13144
13145 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013146 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013147 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013148
Daniel Vettera6778b32012-07-02 09:56:42 +020013149 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013150 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13152 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013153 bool update_pipe = !modeset &&
13154 to_intel_crtc_state(crtc->state)->update_pipe;
13155 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013156
13157 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013158 update_scanline_offset(to_intel_crtc(crtc));
13159 dev_priv->display.crtc_enable(crtc);
13160 }
13161
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013162 if (update_pipe) {
13163 put_domains = modeset_get_crtc_power_domains(crtc);
13164
13165 /* make sure intel_modeset_check_state runs */
13166 any_ms = true;
13167 }
13168
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013169 if (!modeset)
13170 intel_pre_plane_update(intel_crtc);
13171
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013172 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013173
13174 if (put_domains)
13175 modeset_put_power_domains(dev_priv, put_domains);
13176
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013177 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013178 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013179
Daniel Vettera6778b32012-07-02 09:56:42 +020013180 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013181
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013182 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013183 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013184
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013185 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013186 intel_modeset_check_state(dev, state);
13187
13188 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013189
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013190 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013191}
13192
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013193void intel_crtc_restore_mode(struct drm_crtc *crtc)
13194{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013195 struct drm_device *dev = crtc->dev;
13196 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013197 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013198 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013199
13200 state = drm_atomic_state_alloc(dev);
13201 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013202 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013203 crtc->base.id);
13204 return;
13205 }
13206
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013207 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013208
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013209retry:
13210 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13211 ret = PTR_ERR_OR_ZERO(crtc_state);
13212 if (!ret) {
13213 if (!crtc_state->active)
13214 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013215
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013216 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013217 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013218 }
13219
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013220 if (ret == -EDEADLK) {
13221 drm_atomic_state_clear(state);
13222 drm_modeset_backoff(state->acquire_ctx);
13223 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013224 }
13225
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013226 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013227out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013228 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013229}
13230
Daniel Vetter25c5b262012-07-08 22:08:04 +020013231#undef for_each_intel_crtc_masked
13232
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013233static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013234 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013235 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013236 .destroy = intel_crtc_destroy,
13237 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013238 .atomic_duplicate_state = intel_crtc_duplicate_state,
13239 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013240};
13241
Daniel Vetter53589012013-06-05 13:34:16 +020013242static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13243 struct intel_shared_dpll *pll,
13244 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013245{
Daniel Vetter53589012013-06-05 13:34:16 +020013246 uint32_t val;
13247
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013248 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013249 return false;
13250
Daniel Vetter53589012013-06-05 13:34:16 +020013251 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013252 hw_state->dpll = val;
13253 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13254 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013255
13256 return val & DPLL_VCO_ENABLE;
13257}
13258
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013259static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13260 struct intel_shared_dpll *pll)
13261{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013262 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13263 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013264}
13265
Daniel Vettere7b903d2013-06-05 13:34:14 +020013266static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13267 struct intel_shared_dpll *pll)
13268{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013269 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013270 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013271
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013272 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013273
13274 /* Wait for the clocks to stabilize. */
13275 POSTING_READ(PCH_DPLL(pll->id));
13276 udelay(150);
13277
13278 /* The pixel multiplier can only be updated once the
13279 * DPLL is enabled and the clocks are stable.
13280 *
13281 * So write it again.
13282 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013283 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013284 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013285 udelay(200);
13286}
13287
13288static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13289 struct intel_shared_dpll *pll)
13290{
13291 struct drm_device *dev = dev_priv->dev;
13292 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013293
13294 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013295 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013296 if (intel_crtc_to_shared_dpll(crtc) == pll)
13297 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13298 }
13299
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013300 I915_WRITE(PCH_DPLL(pll->id), 0);
13301 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013302 udelay(200);
13303}
13304
Daniel Vetter46edb022013-06-05 13:34:12 +020013305static char *ibx_pch_dpll_names[] = {
13306 "PCH DPLL A",
13307 "PCH DPLL B",
13308};
13309
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013310static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013311{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013312 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013313 int i;
13314
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013315 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013316
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013317 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013318 dev_priv->shared_dplls[i].id = i;
13319 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013320 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013321 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13322 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013323 dev_priv->shared_dplls[i].get_hw_state =
13324 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013325 }
13326}
13327
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013328static void intel_shared_dpll_init(struct drm_device *dev)
13329{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013330 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013331
Ville Syrjäläb6283052015-06-03 15:45:07 +030013332 intel_update_cdclk(dev);
13333
Daniel Vetter9cd86932014-06-25 22:01:57 +030013334 if (HAS_DDI(dev))
13335 intel_ddi_pll_init(dev);
13336 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013337 ibx_pch_dpll_init(dev);
13338 else
13339 dev_priv->num_shared_dpll = 0;
13340
13341 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013342}
13343
Matt Roper6beb8c232014-12-01 15:40:14 -080013344/**
13345 * intel_prepare_plane_fb - Prepare fb for usage on plane
13346 * @plane: drm plane to prepare for
13347 * @fb: framebuffer to prepare for presentation
13348 *
13349 * Prepares a framebuffer for usage on a display plane. Generally this
13350 * involves pinning the underlying object and updating the frontbuffer tracking
13351 * bits. Some older platforms need special physical address handling for
13352 * cursor planes.
13353 *
13354 * Returns 0 on success, negative error code on failure.
13355 */
13356int
13357intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013358 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013359{
13360 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013361 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013362 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013363 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13364 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013365 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013366
Matt Roperea2c67b2014-12-23 10:41:52 -080013367 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013368 return 0;
13369
Matt Roper4c345742014-07-09 16:22:10 -070013370 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013371
Matt Roper6beb8c232014-12-01 15:40:14 -080013372 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13373 INTEL_INFO(dev)->cursor_needs_physical) {
13374 int align = IS_I830(dev) ? 16 * 1024 : 256;
13375 ret = i915_gem_object_attach_phys(obj, align);
13376 if (ret)
13377 DRM_DEBUG_KMS("failed to attach phys object\n");
13378 } else {
John Harrison91af1272015-06-18 13:14:56 +010013379 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013380 }
13381
13382 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013383 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013384
13385 mutex_unlock(&dev->struct_mutex);
13386
13387 return ret;
13388}
13389
Matt Roper38f3ce32014-12-02 07:45:25 -080013390/**
13391 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13392 * @plane: drm plane to clean up for
13393 * @fb: old framebuffer that was on plane
13394 *
13395 * Cleans up a framebuffer that has just been removed from a plane.
13396 */
13397void
13398intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013399 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013400{
13401 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013402 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013403
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013404 if (!obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013405 return;
13406
13407 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13408 !INTEL_INFO(dev)->cursor_needs_physical) {
13409 mutex_lock(&dev->struct_mutex);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013410 intel_unpin_fb_obj(old_state->fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013411 mutex_unlock(&dev->struct_mutex);
13412 }
Matt Roper465c1202014-05-29 08:06:54 -070013413}
13414
Chandra Konduru6156a452015-04-27 13:48:39 -070013415int
13416skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13417{
13418 int max_scale;
13419 struct drm_device *dev;
13420 struct drm_i915_private *dev_priv;
13421 int crtc_clock, cdclk;
13422
13423 if (!intel_crtc || !crtc_state)
13424 return DRM_PLANE_HELPER_NO_SCALING;
13425
13426 dev = intel_crtc->base.dev;
13427 dev_priv = dev->dev_private;
13428 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013429 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013430
13431 if (!crtc_clock || !cdclk)
13432 return DRM_PLANE_HELPER_NO_SCALING;
13433
13434 /*
13435 * skl max scale is lower of:
13436 * close to 3 but not 3, -1 is for that purpose
13437 * or
13438 * cdclk/crtc_clock
13439 */
13440 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13441
13442 return max_scale;
13443}
13444
Matt Roper465c1202014-05-29 08:06:54 -070013445static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013446intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013447 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013449{
Matt Roper2b875c22014-12-01 15:40:13 -080013450 struct drm_crtc *crtc = state->base.crtc;
13451 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013452 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013453 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13454 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013455
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013456 /* use scaler when colorkey is not required */
13457 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013458 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013459 min_scale = 1;
13460 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013461 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013462 }
Sonika Jindald8106362015-04-10 14:37:28 +053013463
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013464 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13465 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013466 min_scale, max_scale,
13467 can_position, true,
13468 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013469}
13470
Gustavo Padovan14af2932014-10-24 14:51:31 +010013471static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013472intel_commit_primary_plane(struct drm_plane *plane,
13473 struct intel_plane_state *state)
13474{
Matt Roper2b875c22014-12-01 15:40:13 -080013475 struct drm_crtc *crtc = state->base.crtc;
13476 struct drm_framebuffer *fb = state->base.fb;
13477 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013478 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013479 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013480 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013481
Matt Roperea2c67b2014-12-23 10:41:52 -080013482 crtc = crtc ? crtc : plane->crtc;
13483 intel_crtc = to_intel_crtc(crtc);
13484
Matt Ropercf4c7c12014-12-04 10:27:42 -080013485 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013486 crtc->x = src->x1 >> 16;
13487 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013488
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013489 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013490 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013491
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013492 dev_priv->display.update_primary_plane(crtc, fb,
13493 state->src.x1 >> 16,
13494 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013495}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013496
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013497static void
13498intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013499 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013500{
13501 struct drm_device *dev = plane->dev;
13502 struct drm_i915_private *dev_priv = dev->dev_private;
13503
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013504 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13505}
13506
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013507static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13508 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013509{
13510 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013512 struct intel_crtc_state *old_intel_state =
13513 to_intel_crtc_state(old_crtc_state);
13514 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013515
Ville Syrjäläf015c552015-06-24 22:00:02 +030013516 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013517 intel_update_watermarks(crtc);
13518
Matt Roperc34c9ee2014-12-23 10:41:50 -080013519 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013520 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013521 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013522
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013523 if (modeset)
13524 return;
13525
13526 if (to_intel_crtc_state(crtc->state)->update_pipe)
13527 intel_update_pipe_config(intel_crtc, old_intel_state);
13528 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013529 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013530}
13531
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013532static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13533 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013534{
Matt Roper32b7eee2014-12-24 07:59:06 -080013535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013536
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013537 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013538 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013539}
13540
Matt Ropercf4c7c12014-12-04 10:27:42 -080013541/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013542 * intel_plane_destroy - destroy a plane
13543 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013544 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013545 * Common destruction function for all types of planes (primary, cursor,
13546 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013547 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013548void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013549{
13550 struct intel_plane *intel_plane = to_intel_plane(plane);
13551 drm_plane_cleanup(plane);
13552 kfree(intel_plane);
13553}
13554
Matt Roper65a3fea2015-01-21 16:35:42 -080013555const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013556 .update_plane = drm_atomic_helper_update_plane,
13557 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013558 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013559 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013560 .atomic_get_property = intel_plane_atomic_get_property,
13561 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013562 .atomic_duplicate_state = intel_plane_duplicate_state,
13563 .atomic_destroy_state = intel_plane_destroy_state,
13564
Matt Roper465c1202014-05-29 08:06:54 -070013565};
13566
13567static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13568 int pipe)
13569{
13570 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013571 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013572 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013573 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013574
13575 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13576 if (primary == NULL)
13577 return NULL;
13578
Matt Roper8e7d6882015-01-21 16:35:41 -080013579 state = intel_create_plane_state(&primary->base);
13580 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013581 kfree(primary);
13582 return NULL;
13583 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013584 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013585
Matt Roper465c1202014-05-29 08:06:54 -070013586 primary->can_scale = false;
13587 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013588 if (INTEL_INFO(dev)->gen >= 9) {
13589 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013590 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013591 }
Matt Roper465c1202014-05-29 08:06:54 -070013592 primary->pipe = pipe;
13593 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013594 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013595 primary->check_plane = intel_check_primary_plane;
13596 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013597 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013598 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13599 primary->plane = !pipe;
13600
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013601 if (INTEL_INFO(dev)->gen >= 9) {
13602 intel_primary_formats = skl_primary_formats;
13603 num_formats = ARRAY_SIZE(skl_primary_formats);
13604 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013605 intel_primary_formats = i965_primary_formats;
13606 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013607 } else {
13608 intel_primary_formats = i8xx_primary_formats;
13609 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013610 }
13611
13612 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013613 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013614 intel_primary_formats, num_formats,
13615 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013616
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013617 if (INTEL_INFO(dev)->gen >= 4)
13618 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013619
Matt Roperea2c67b2014-12-23 10:41:52 -080013620 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13621
Matt Roper465c1202014-05-29 08:06:54 -070013622 return &primary->base;
13623}
13624
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013625void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13626{
13627 if (!dev->mode_config.rotation_property) {
13628 unsigned long flags = BIT(DRM_ROTATE_0) |
13629 BIT(DRM_ROTATE_180);
13630
13631 if (INTEL_INFO(dev)->gen >= 9)
13632 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13633
13634 dev->mode_config.rotation_property =
13635 drm_mode_create_rotation_property(dev, flags);
13636 }
13637 if (dev->mode_config.rotation_property)
13638 drm_object_attach_property(&plane->base.base,
13639 dev->mode_config.rotation_property,
13640 plane->base.state->rotation);
13641}
13642
Matt Roper3d7d6512014-06-10 08:28:13 -070013643static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013644intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013645 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013646 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013647{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013648 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013649 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013650 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013651 unsigned stride;
13652 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013653
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013654 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13655 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013656 DRM_PLANE_HELPER_NO_SCALING,
13657 DRM_PLANE_HELPER_NO_SCALING,
13658 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013659 if (ret)
13660 return ret;
13661
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013662 /* if we want to turn off the cursor ignore width and height */
13663 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013664 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013665
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013666 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013667 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013668 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13669 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013670 return -EINVAL;
13671 }
13672
Matt Roperea2c67b2014-12-23 10:41:52 -080013673 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13674 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013675 DRM_DEBUG_KMS("buffer is too small\n");
13676 return -ENOMEM;
13677 }
13678
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013679 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013681 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013682 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013684 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013685}
13686
Matt Roperf4a2cf22014-12-01 15:40:12 -080013687static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013688intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013689 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013690{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013691 intel_crtc_update_cursor(crtc, false);
13692}
13693
13694static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013695intel_commit_cursor_plane(struct drm_plane *plane,
13696 struct intel_plane_state *state)
13697{
Matt Roper2b875c22014-12-01 15:40:13 -080013698 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013699 struct drm_device *dev = plane->dev;
13700 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013701 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013702 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013703
Matt Roperea2c67b2014-12-23 10:41:52 -080013704 crtc = crtc ? crtc : plane->crtc;
13705 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013706
Gustavo Padovana912f122014-12-01 15:40:10 -080013707 if (intel_crtc->cursor_bo == obj)
13708 goto update;
13709
Matt Roperf4a2cf22014-12-01 15:40:12 -080013710 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013711 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013712 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013713 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013714 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013715 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013716
Gustavo Padovana912f122014-12-01 15:40:10 -080013717 intel_crtc->cursor_addr = addr;
13718 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013719
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013720update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013721 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013722 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013723}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013724
Matt Roper3d7d6512014-06-10 08:28:13 -070013725static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13726 int pipe)
13727{
13728 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013729 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013730
13731 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13732 if (cursor == NULL)
13733 return NULL;
13734
Matt Roper8e7d6882015-01-21 16:35:41 -080013735 state = intel_create_plane_state(&cursor->base);
13736 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013737 kfree(cursor);
13738 return NULL;
13739 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013740 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013741
Matt Roper3d7d6512014-06-10 08:28:13 -070013742 cursor->can_scale = false;
13743 cursor->max_downscale = 1;
13744 cursor->pipe = pipe;
13745 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013746 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013747 cursor->check_plane = intel_check_cursor_plane;
13748 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013749 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013750
13751 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013752 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013753 intel_cursor_formats,
13754 ARRAY_SIZE(intel_cursor_formats),
13755 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013756
13757 if (INTEL_INFO(dev)->gen >= 4) {
13758 if (!dev->mode_config.rotation_property)
13759 dev->mode_config.rotation_property =
13760 drm_mode_create_rotation_property(dev,
13761 BIT(DRM_ROTATE_0) |
13762 BIT(DRM_ROTATE_180));
13763 if (dev->mode_config.rotation_property)
13764 drm_object_attach_property(&cursor->base.base,
13765 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013766 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013767 }
13768
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013769 if (INTEL_INFO(dev)->gen >=9)
13770 state->scaler_id = -1;
13771
Matt Roperea2c67b2014-12-23 10:41:52 -080013772 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13773
Matt Roper3d7d6512014-06-10 08:28:13 -070013774 return &cursor->base;
13775}
13776
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013777static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13778 struct intel_crtc_state *crtc_state)
13779{
13780 int i;
13781 struct intel_scaler *intel_scaler;
13782 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13783
13784 for (i = 0; i < intel_crtc->num_scalers; i++) {
13785 intel_scaler = &scaler_state->scalers[i];
13786 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013787 intel_scaler->mode = PS_SCALER_MODE_DYN;
13788 }
13789
13790 scaler_state->scaler_id = -1;
13791}
13792
Hannes Ederb358d0a2008-12-18 21:18:47 +010013793static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013794{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013795 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013796 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013797 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013798 struct drm_plane *primary = NULL;
13799 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013800 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013801
Daniel Vetter955382f2013-09-19 14:05:45 +020013802 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013803 if (intel_crtc == NULL)
13804 return;
13805
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013806 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13807 if (!crtc_state)
13808 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013809 intel_crtc->config = crtc_state;
13810 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013811 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013812
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013813 /* initialize shared scalers */
13814 if (INTEL_INFO(dev)->gen >= 9) {
13815 if (pipe == PIPE_C)
13816 intel_crtc->num_scalers = 1;
13817 else
13818 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13819
13820 skl_init_scalers(dev, intel_crtc, crtc_state);
13821 }
13822
Matt Roper465c1202014-05-29 08:06:54 -070013823 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013824 if (!primary)
13825 goto fail;
13826
13827 cursor = intel_cursor_plane_create(dev, pipe);
13828 if (!cursor)
13829 goto fail;
13830
Matt Roper465c1202014-05-29 08:06:54 -070013831 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013832 cursor, &intel_crtc_funcs);
13833 if (ret)
13834 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013835
13836 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013837 for (i = 0; i < 256; i++) {
13838 intel_crtc->lut_r[i] = i;
13839 intel_crtc->lut_g[i] = i;
13840 intel_crtc->lut_b[i] = i;
13841 }
13842
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013843 /*
13844 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013845 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013846 */
Jesse Barnes80824002009-09-10 15:28:06 -070013847 intel_crtc->pipe = pipe;
13848 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013849 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013850 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013851 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013852 }
13853
Chris Wilson4b0e3332014-05-30 16:35:26 +030013854 intel_crtc->cursor_base = ~0;
13855 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013856 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013857
Ville Syrjälä852eb002015-06-24 22:00:07 +030013858 intel_crtc->wm.cxsr_allowed = true;
13859
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013860 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13861 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13862 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13863 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13864
Jesse Barnes79e53942008-11-07 14:24:08 -080013865 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013866
13867 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013868 return;
13869
13870fail:
13871 if (primary)
13872 drm_plane_cleanup(primary);
13873 if (cursor)
13874 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013875 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013876 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013877}
13878
Jesse Barnes752aa882013-10-31 18:55:49 +020013879enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13880{
13881 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013882 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013883
Rob Clark51fd3712013-11-19 12:10:12 -050013884 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013885
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013886 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013887 return INVALID_PIPE;
13888
13889 return to_intel_crtc(encoder->crtc)->pipe;
13890}
13891
Carl Worth08d7b3d2009-04-29 14:43:54 -070013892int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013893 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013894{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013895 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013896 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013897 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013898
Rob Clark7707e652014-07-17 23:30:04 -040013899 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013900
Rob Clark7707e652014-07-17 23:30:04 -040013901 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013902 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013903 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013904 }
13905
Rob Clark7707e652014-07-17 23:30:04 -040013906 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013907 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013908
Daniel Vetterc05422d2009-08-11 16:05:30 +020013909 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013910}
13911
Daniel Vetter66a92782012-07-12 20:08:18 +020013912static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013913{
Daniel Vetter66a92782012-07-12 20:08:18 +020013914 struct drm_device *dev = encoder->base.dev;
13915 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013916 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013917 int entry = 0;
13918
Damien Lespiaub2784e12014-08-05 11:29:37 +010013919 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013920 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013921 index_mask |= (1 << entry);
13922
Jesse Barnes79e53942008-11-07 14:24:08 -080013923 entry++;
13924 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013925
Jesse Barnes79e53942008-11-07 14:24:08 -080013926 return index_mask;
13927}
13928
Chris Wilson4d302442010-12-14 19:21:29 +000013929static bool has_edp_a(struct drm_device *dev)
13930{
13931 struct drm_i915_private *dev_priv = dev->dev_private;
13932
13933 if (!IS_MOBILE(dev))
13934 return false;
13935
13936 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13937 return false;
13938
Damien Lespiaue3589902014-02-07 19:12:50 +000013939 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013940 return false;
13941
13942 return true;
13943}
13944
Jesse Barnes84b4e042014-06-25 08:24:29 -070013945static bool intel_crt_present(struct drm_device *dev)
13946{
13947 struct drm_i915_private *dev_priv = dev->dev_private;
13948
Damien Lespiau884497e2013-12-03 13:56:23 +000013949 if (INTEL_INFO(dev)->gen >= 9)
13950 return false;
13951
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013952 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013953 return false;
13954
13955 if (IS_CHERRYVIEW(dev))
13956 return false;
13957
13958 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13959 return false;
13960
13961 return true;
13962}
13963
Jesse Barnes79e53942008-11-07 14:24:08 -080013964static void intel_setup_outputs(struct drm_device *dev)
13965{
Eric Anholt725e30a2009-01-22 13:01:02 -080013966 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013967 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013968 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013969
Daniel Vetterc9093352013-06-06 22:22:47 +020013970 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013971
Jesse Barnes84b4e042014-06-25 08:24:29 -070013972 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013973 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013974
Vandana Kannanc776eb22014-08-19 12:05:01 +053013975 if (IS_BROXTON(dev)) {
13976 /*
13977 * FIXME: Broxton doesn't support port detection via the
13978 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13979 * detect the ports.
13980 */
13981 intel_ddi_init(dev, PORT_A);
13982 intel_ddi_init(dev, PORT_B);
13983 intel_ddi_init(dev, PORT_C);
13984 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013985 int found;
13986
Jesse Barnesde31fac2015-03-06 15:53:32 -080013987 /*
13988 * Haswell uses DDI functions to detect digital outputs.
13989 * On SKL pre-D0 the strap isn't connected, so we assume
13990 * it's there.
13991 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013992 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013993 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013994 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013995 intel_ddi_init(dev, PORT_A);
13996
13997 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13998 * register */
13999 found = I915_READ(SFUSE_STRAP);
14000
14001 if (found & SFUSE_STRAP_DDIB_DETECTED)
14002 intel_ddi_init(dev, PORT_B);
14003 if (found & SFUSE_STRAP_DDIC_DETECTED)
14004 intel_ddi_init(dev, PORT_C);
14005 if (found & SFUSE_STRAP_DDID_DETECTED)
14006 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014007 /*
14008 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14009 */
14010 if (IS_SKYLAKE(dev) &&
14011 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14012 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14013 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14014 intel_ddi_init(dev, PORT_E);
14015
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014016 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014017 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014018 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014019
14020 if (has_edp_a(dev))
14021 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014022
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014023 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014024 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014025 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014026 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014027 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014028 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014029 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014030 }
14031
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014032 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014033 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014034
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014035 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014036 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014037
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014038 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014039 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014040
Daniel Vetter270b3042012-10-27 15:52:05 +020014041 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014042 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014043 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014044 /*
14045 * The DP_DETECTED bit is the latched state of the DDC
14046 * SDA pin at boot. However since eDP doesn't require DDC
14047 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14048 * eDP ports may have been muxed to an alternate function.
14049 * Thus we can't rely on the DP_DETECTED bit alone to detect
14050 * eDP ports. Consult the VBT as well as DP_DETECTED to
14051 * detect eDP ports.
14052 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014053 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14054 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014055 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14056 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014057 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14058 intel_dp_is_edp(dev, PORT_B))
14059 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014060
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014061 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14062 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014063 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14064 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014065 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14066 intel_dp_is_edp(dev, PORT_C))
14067 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014068
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014069 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014070 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014071 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14072 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014073 /* eDP not supported on port D, so don't check VBT */
14074 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14075 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014076 }
14077
Jani Nikula3cfca972013-08-27 15:12:26 +030014078 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014079 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014080 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014081
Paulo Zanonie2debe92013-02-18 19:00:27 -030014082 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014083 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014084 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014085 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014086 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014087 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014088 }
Ma Ling27185ae2009-08-24 13:50:23 +080014089
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014090 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014091 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014092 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014093
14094 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014095
Paulo Zanonie2debe92013-02-18 19:00:27 -030014096 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014097 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014098 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014099 }
Ma Ling27185ae2009-08-24 13:50:23 +080014100
Paulo Zanonie2debe92013-02-18 19:00:27 -030014101 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014102
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014103 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014104 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014105 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014106 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014107 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014108 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014109 }
Ma Ling27185ae2009-08-24 13:50:23 +080014110
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014111 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014112 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014113 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014114 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014115 intel_dvo_init(dev);
14116
Zhenyu Wang103a1962009-11-27 11:44:36 +080014117 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014118 intel_tv_init(dev);
14119
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014120 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014121
Damien Lespiaub2784e12014-08-05 11:29:37 +010014122 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014123 encoder->base.possible_crtcs = encoder->crtc_mask;
14124 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014125 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014126 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014127
Paulo Zanonidde86e22012-12-01 12:04:25 -020014128 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014129
14130 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014131}
14132
14133static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14134{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014135 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014136 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014137
Daniel Vetteref2d6332014-02-10 18:00:38 +010014138 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014139 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014140 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014141 drm_gem_object_unreference(&intel_fb->obj->base);
14142 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014143 kfree(intel_fb);
14144}
14145
14146static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014147 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014148 unsigned int *handle)
14149{
14150 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014151 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014152
Chris Wilson05394f32010-11-08 19:18:58 +000014153 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014154}
14155
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014156static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14157 struct drm_file *file,
14158 unsigned flags, unsigned color,
14159 struct drm_clip_rect *clips,
14160 unsigned num_clips)
14161{
14162 struct drm_device *dev = fb->dev;
14163 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14164 struct drm_i915_gem_object *obj = intel_fb->obj;
14165
14166 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014167 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014168 mutex_unlock(&dev->struct_mutex);
14169
14170 return 0;
14171}
14172
Jesse Barnes79e53942008-11-07 14:24:08 -080014173static const struct drm_framebuffer_funcs intel_fb_funcs = {
14174 .destroy = intel_user_framebuffer_destroy,
14175 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014176 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014177};
14178
Damien Lespiaub3218032015-02-27 11:15:18 +000014179static
14180u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14181 uint32_t pixel_format)
14182{
14183 u32 gen = INTEL_INFO(dev)->gen;
14184
14185 if (gen >= 9) {
14186 /* "The stride in bytes must not exceed the of the size of 8K
14187 * pixels and 32K bytes."
14188 */
14189 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14190 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14191 return 32*1024;
14192 } else if (gen >= 4) {
14193 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14194 return 16*1024;
14195 else
14196 return 32*1024;
14197 } else if (gen >= 3) {
14198 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14199 return 8*1024;
14200 else
14201 return 16*1024;
14202 } else {
14203 /* XXX DSPC is limited to 4k tiled */
14204 return 8*1024;
14205 }
14206}
14207
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014208static int intel_framebuffer_init(struct drm_device *dev,
14209 struct intel_framebuffer *intel_fb,
14210 struct drm_mode_fb_cmd2 *mode_cmd,
14211 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014212{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014213 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014214 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014215 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014216
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014217 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14218
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014219 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14220 /* Enforce that fb modifier and tiling mode match, but only for
14221 * X-tiled. This is needed for FBC. */
14222 if (!!(obj->tiling_mode == I915_TILING_X) !=
14223 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14224 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14225 return -EINVAL;
14226 }
14227 } else {
14228 if (obj->tiling_mode == I915_TILING_X)
14229 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14230 else if (obj->tiling_mode == I915_TILING_Y) {
14231 DRM_DEBUG("No Y tiling for legacy addfb\n");
14232 return -EINVAL;
14233 }
14234 }
14235
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014236 /* Passed in modifier sanity checking. */
14237 switch (mode_cmd->modifier[0]) {
14238 case I915_FORMAT_MOD_Y_TILED:
14239 case I915_FORMAT_MOD_Yf_TILED:
14240 if (INTEL_INFO(dev)->gen < 9) {
14241 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14242 mode_cmd->modifier[0]);
14243 return -EINVAL;
14244 }
14245 case DRM_FORMAT_MOD_NONE:
14246 case I915_FORMAT_MOD_X_TILED:
14247 break;
14248 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014249 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14250 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014251 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014252 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014253
Damien Lespiaub3218032015-02-27 11:15:18 +000014254 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14255 mode_cmd->pixel_format);
14256 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14257 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14258 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014259 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014260 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014261
Damien Lespiaub3218032015-02-27 11:15:18 +000014262 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14263 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014264 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014265 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14266 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014267 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014268 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014269 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014270 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014271
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014272 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014273 mode_cmd->pitches[0] != obj->stride) {
14274 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14275 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014276 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014277 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014278
Ville Syrjälä57779d02012-10-31 17:50:14 +020014279 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014280 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014281 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014282 case DRM_FORMAT_RGB565:
14283 case DRM_FORMAT_XRGB8888:
14284 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014285 break;
14286 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014287 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014288 DRM_DEBUG("unsupported pixel format: %s\n",
14289 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014290 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014291 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014292 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014293 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014294 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14295 DRM_DEBUG("unsupported pixel format: %s\n",
14296 drm_get_format_name(mode_cmd->pixel_format));
14297 return -EINVAL;
14298 }
14299 break;
14300 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014301 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014302 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014303 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014304 DRM_DEBUG("unsupported pixel format: %s\n",
14305 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014306 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014307 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014308 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014309 case DRM_FORMAT_ABGR2101010:
14310 if (!IS_VALLEYVIEW(dev)) {
14311 DRM_DEBUG("unsupported pixel format: %s\n",
14312 drm_get_format_name(mode_cmd->pixel_format));
14313 return -EINVAL;
14314 }
14315 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014316 case DRM_FORMAT_YUYV:
14317 case DRM_FORMAT_UYVY:
14318 case DRM_FORMAT_YVYU:
14319 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014320 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014321 DRM_DEBUG("unsupported pixel format: %s\n",
14322 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014323 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014324 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014325 break;
14326 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014327 DRM_DEBUG("unsupported pixel format: %s\n",
14328 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014329 return -EINVAL;
14330 }
14331
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014332 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14333 if (mode_cmd->offsets[0] != 0)
14334 return -EINVAL;
14335
Damien Lespiauec2c9812015-01-20 12:51:45 +000014336 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014337 mode_cmd->pixel_format,
14338 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014339 /* FIXME drm helper for size checks (especially planar formats)? */
14340 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14341 return -EINVAL;
14342
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014343 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14344 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014345 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014346
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14348 if (ret) {
14349 DRM_ERROR("framebuffer init failed %d\n", ret);
14350 return ret;
14351 }
14352
Jesse Barnes79e53942008-11-07 14:24:08 -080014353 return 0;
14354}
14355
Jesse Barnes79e53942008-11-07 14:24:08 -080014356static struct drm_framebuffer *
14357intel_user_framebuffer_create(struct drm_device *dev,
14358 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014359 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014360{
Chris Wilson05394f32010-11-08 19:18:58 +000014361 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014362
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014363 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14364 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014365 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014366 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014367
Chris Wilsond2dff872011-04-19 08:36:26 +010014368 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014369}
14370
Daniel Vetter06957262015-08-10 13:34:08 +020014371#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014372static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014373{
14374}
14375#endif
14376
Jesse Barnes79e53942008-11-07 14:24:08 -080014377static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014378 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014379 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014380 .atomic_check = intel_atomic_check,
14381 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014382 .atomic_state_alloc = intel_atomic_state_alloc,
14383 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014384};
14385
Jesse Barnese70236a2009-09-21 10:42:27 -070014386/* Set up chip specific display functions */
14387static void intel_init_display(struct drm_device *dev)
14388{
14389 struct drm_i915_private *dev_priv = dev->dev_private;
14390
Daniel Vetteree9300b2013-06-03 22:40:22 +020014391 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14392 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014393 else if (IS_CHERRYVIEW(dev))
14394 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014395 else if (IS_VALLEYVIEW(dev))
14396 dev_priv->display.find_dpll = vlv_find_best_dpll;
14397 else if (IS_PINEVIEW(dev))
14398 dev_priv->display.find_dpll = pnv_find_best_dpll;
14399 else
14400 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14401
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014402 if (INTEL_INFO(dev)->gen >= 9) {
14403 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014404 dev_priv->display.get_initial_plane_config =
14405 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014406 dev_priv->display.crtc_compute_clock =
14407 haswell_crtc_compute_clock;
14408 dev_priv->display.crtc_enable = haswell_crtc_enable;
14409 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014410 dev_priv->display.update_primary_plane =
14411 skylake_update_primary_plane;
14412 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014413 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014414 dev_priv->display.get_initial_plane_config =
14415 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014416 dev_priv->display.crtc_compute_clock =
14417 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014418 dev_priv->display.crtc_enable = haswell_crtc_enable;
14419 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014420 dev_priv->display.update_primary_plane =
14421 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014422 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014423 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014424 dev_priv->display.get_initial_plane_config =
14425 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014426 dev_priv->display.crtc_compute_clock =
14427 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014428 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14429 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014430 dev_priv->display.update_primary_plane =
14431 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014432 } else if (IS_VALLEYVIEW(dev)) {
14433 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014434 dev_priv->display.get_initial_plane_config =
14435 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014436 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014437 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14438 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014439 dev_priv->display.update_primary_plane =
14440 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014441 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014442 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014443 dev_priv->display.get_initial_plane_config =
14444 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014445 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014446 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14447 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014448 dev_priv->display.update_primary_plane =
14449 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014450 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014451
Jesse Barnese70236a2009-09-21 10:42:27 -070014452 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014453 if (IS_SKYLAKE(dev))
14454 dev_priv->display.get_display_clock_speed =
14455 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014456 else if (IS_BROXTON(dev))
14457 dev_priv->display.get_display_clock_speed =
14458 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014459 else if (IS_BROADWELL(dev))
14460 dev_priv->display.get_display_clock_speed =
14461 broadwell_get_display_clock_speed;
14462 else if (IS_HASWELL(dev))
14463 dev_priv->display.get_display_clock_speed =
14464 haswell_get_display_clock_speed;
14465 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014466 dev_priv->display.get_display_clock_speed =
14467 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014468 else if (IS_GEN5(dev))
14469 dev_priv->display.get_display_clock_speed =
14470 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014471 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014472 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014473 dev_priv->display.get_display_clock_speed =
14474 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014475 else if (IS_GM45(dev))
14476 dev_priv->display.get_display_clock_speed =
14477 gm45_get_display_clock_speed;
14478 else if (IS_CRESTLINE(dev))
14479 dev_priv->display.get_display_clock_speed =
14480 i965gm_get_display_clock_speed;
14481 else if (IS_PINEVIEW(dev))
14482 dev_priv->display.get_display_clock_speed =
14483 pnv_get_display_clock_speed;
14484 else if (IS_G33(dev) || IS_G4X(dev))
14485 dev_priv->display.get_display_clock_speed =
14486 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014487 else if (IS_I915G(dev))
14488 dev_priv->display.get_display_clock_speed =
14489 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014490 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014491 dev_priv->display.get_display_clock_speed =
14492 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014493 else if (IS_PINEVIEW(dev))
14494 dev_priv->display.get_display_clock_speed =
14495 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014496 else if (IS_I915GM(dev))
14497 dev_priv->display.get_display_clock_speed =
14498 i915gm_get_display_clock_speed;
14499 else if (IS_I865G(dev))
14500 dev_priv->display.get_display_clock_speed =
14501 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014502 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014503 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014504 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014505 else { /* 830 */
14506 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014507 dev_priv->display.get_display_clock_speed =
14508 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014509 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014510
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014511 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014512 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014513 } else if (IS_GEN6(dev)) {
14514 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014515 } else if (IS_IVYBRIDGE(dev)) {
14516 /* FIXME: detect B0+ stepping and use auto training */
14517 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014518 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014519 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014520 if (IS_BROADWELL(dev)) {
14521 dev_priv->display.modeset_commit_cdclk =
14522 broadwell_modeset_commit_cdclk;
14523 dev_priv->display.modeset_calc_cdclk =
14524 broadwell_modeset_calc_cdclk;
14525 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014526 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014527 dev_priv->display.modeset_commit_cdclk =
14528 valleyview_modeset_commit_cdclk;
14529 dev_priv->display.modeset_calc_cdclk =
14530 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014531 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014532 dev_priv->display.modeset_commit_cdclk =
14533 broxton_modeset_commit_cdclk;
14534 dev_priv->display.modeset_calc_cdclk =
14535 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014536 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014537
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014538 switch (INTEL_INFO(dev)->gen) {
14539 case 2:
14540 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14541 break;
14542
14543 case 3:
14544 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14545 break;
14546
14547 case 4:
14548 case 5:
14549 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14550 break;
14551
14552 case 6:
14553 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14554 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014555 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014556 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014557 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14558 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014559 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014560 /* Drop through - unsupported since execlist only. */
14561 default:
14562 /* Default just returns -ENODEV to indicate unsupported */
14563 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014564 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014565
14566 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014567
14568 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014569}
14570
Jesse Barnesb690e962010-07-19 13:53:12 -070014571/*
14572 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14573 * resume, or other times. This quirk makes sure that's the case for
14574 * affected systems.
14575 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014576static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014577{
14578 struct drm_i915_private *dev_priv = dev->dev_private;
14579
14580 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014581 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014582}
14583
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014584static void quirk_pipeb_force(struct drm_device *dev)
14585{
14586 struct drm_i915_private *dev_priv = dev->dev_private;
14587
14588 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14589 DRM_INFO("applying pipe b force quirk\n");
14590}
14591
Keith Packard435793d2011-07-12 14:56:22 -070014592/*
14593 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14594 */
14595static void quirk_ssc_force_disable(struct drm_device *dev)
14596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014599 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014600}
14601
Carsten Emde4dca20e2012-03-15 15:56:26 +010014602/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014603 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14604 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014605 */
14606static void quirk_invert_brightness(struct drm_device *dev)
14607{
14608 struct drm_i915_private *dev_priv = dev->dev_private;
14609 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014610 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014611}
14612
Scot Doyle9c72cc62014-07-03 23:27:50 +000014613/* Some VBT's incorrectly indicate no backlight is present */
14614static void quirk_backlight_present(struct drm_device *dev)
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14618 DRM_INFO("applying backlight present quirk\n");
14619}
14620
Jesse Barnesb690e962010-07-19 13:53:12 -070014621struct intel_quirk {
14622 int device;
14623 int subsystem_vendor;
14624 int subsystem_device;
14625 void (*hook)(struct drm_device *dev);
14626};
14627
Egbert Eich5f85f172012-10-14 15:46:38 +020014628/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14629struct intel_dmi_quirk {
14630 void (*hook)(struct drm_device *dev);
14631 const struct dmi_system_id (*dmi_id_list)[];
14632};
14633
14634static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14635{
14636 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14637 return 1;
14638}
14639
14640static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14641 {
14642 .dmi_id_list = &(const struct dmi_system_id[]) {
14643 {
14644 .callback = intel_dmi_reverse_brightness,
14645 .ident = "NCR Corporation",
14646 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14647 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14648 },
14649 },
14650 { } /* terminating entry */
14651 },
14652 .hook = quirk_invert_brightness,
14653 },
14654};
14655
Ben Widawskyc43b5632012-04-16 14:07:40 -070014656static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014657 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14658 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14659
Jesse Barnesb690e962010-07-19 13:53:12 -070014660 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14661 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14662
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014663 /* 830 needs to leave pipe A & dpll A up */
14664 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14665
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014666 /* 830 needs to leave pipe B & dpll B up */
14667 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14668
Keith Packard435793d2011-07-12 14:56:22 -070014669 /* Lenovo U160 cannot use SSC on LVDS */
14670 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014671
14672 /* Sony Vaio Y cannot use SSC on LVDS */
14673 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014674
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014675 /* Acer Aspire 5734Z must invert backlight brightness */
14676 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14677
14678 /* Acer/eMachines G725 */
14679 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14680
14681 /* Acer/eMachines e725 */
14682 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14683
14684 /* Acer/Packard Bell NCL20 */
14685 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14686
14687 /* Acer Aspire 4736Z */
14688 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014689
14690 /* Acer Aspire 5336 */
14691 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014692
14693 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14694 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014695
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014696 /* Acer C720 Chromebook (Core i3 4005U) */
14697 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14698
jens steinb2a96012014-10-28 20:25:53 +010014699 /* Apple Macbook 2,1 (Core 2 T7400) */
14700 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14701
Scot Doyled4967d82014-07-03 23:27:52 +000014702 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14703 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014704
14705 /* HP Chromebook 14 (Celeron 2955U) */
14706 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014707
14708 /* Dell Chromebook 11 */
14709 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014710};
14711
14712static void intel_init_quirks(struct drm_device *dev)
14713{
14714 struct pci_dev *d = dev->pdev;
14715 int i;
14716
14717 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14718 struct intel_quirk *q = &intel_quirks[i];
14719
14720 if (d->device == q->device &&
14721 (d->subsystem_vendor == q->subsystem_vendor ||
14722 q->subsystem_vendor == PCI_ANY_ID) &&
14723 (d->subsystem_device == q->subsystem_device ||
14724 q->subsystem_device == PCI_ANY_ID))
14725 q->hook(dev);
14726 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014727 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14728 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14729 intel_dmi_quirks[i].hook(dev);
14730 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014731}
14732
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014733/* Disable the VGA plane that we never use */
14734static void i915_disable_vga(struct drm_device *dev)
14735{
14736 struct drm_i915_private *dev_priv = dev->dev_private;
14737 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014738 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014739
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014740 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014741 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014742 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014743 sr1 = inb(VGA_SR_DATA);
14744 outb(sr1 | 1<<5, VGA_SR_DATA);
14745 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14746 udelay(300);
14747
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014748 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014749 POSTING_READ(vga_reg);
14750}
14751
Daniel Vetterf8175862012-04-10 15:50:11 +020014752void intel_modeset_init_hw(struct drm_device *dev)
14753{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014754 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014755 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014756 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014757 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014758}
14759
Jesse Barnes79e53942008-11-07 14:24:08 -080014760void intel_modeset_init(struct drm_device *dev)
14761{
Jesse Barnes652c3932009-08-17 13:31:43 -070014762 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014763 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014764 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014765 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014766
14767 drm_mode_config_init(dev);
14768
14769 dev->mode_config.min_width = 0;
14770 dev->mode_config.min_height = 0;
14771
Dave Airlie019d96c2011-09-29 16:20:42 +010014772 dev->mode_config.preferred_depth = 24;
14773 dev->mode_config.prefer_shadow = 1;
14774
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014775 dev->mode_config.allow_fb_modifiers = true;
14776
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014777 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014778
Jesse Barnesb690e962010-07-19 13:53:12 -070014779 intel_init_quirks(dev);
14780
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014781 intel_init_pm(dev);
14782
Ben Widawskye3c74752013-04-05 13:12:39 -070014783 if (INTEL_INFO(dev)->num_pipes == 0)
14784 return;
14785
Lukas Wunner69f92f62015-07-15 13:57:35 +020014786 /*
14787 * There may be no VBT; and if the BIOS enabled SSC we can
14788 * just keep using it to avoid unnecessary flicker. Whereas if the
14789 * BIOS isn't using it, don't assume it will work even if the VBT
14790 * indicates as much.
14791 */
14792 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14793 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14794 DREF_SSC1_ENABLE);
14795
14796 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14797 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14798 bios_lvds_use_ssc ? "en" : "dis",
14799 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14800 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14801 }
14802 }
14803
Jesse Barnese70236a2009-09-21 10:42:27 -070014804 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014805 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014806
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014807 if (IS_GEN2(dev)) {
14808 dev->mode_config.max_width = 2048;
14809 dev->mode_config.max_height = 2048;
14810 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014811 dev->mode_config.max_width = 4096;
14812 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014813 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014814 dev->mode_config.max_width = 8192;
14815 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014816 }
Damien Lespiau068be562014-03-28 14:17:49 +000014817
Ville Syrjälädc41c152014-08-13 11:57:05 +030014818 if (IS_845G(dev) || IS_I865G(dev)) {
14819 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14820 dev->mode_config.cursor_height = 1023;
14821 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014822 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14823 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14824 } else {
14825 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14826 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14827 }
14828
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014829 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014830
Zhao Yakui28c97732009-10-09 11:39:41 +080014831 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014832 INTEL_INFO(dev)->num_pipes,
14833 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014834
Damien Lespiau055e3932014-08-18 13:49:10 +010014835 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014836 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014837 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014838 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014839 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014840 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014841 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014842 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014843 }
14844
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014845 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014846
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014847 /* Just disable it once at startup */
14848 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014849 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014850
14851 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014852 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014853
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014854 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014855 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014856 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014857
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014858 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014859 struct intel_initial_plane_config plane_config = {};
14860
Jesse Barnes46f297f2014-03-07 08:57:48 -080014861 if (!crtc->active)
14862 continue;
14863
Jesse Barnes46f297f2014-03-07 08:57:48 -080014864 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014865 * Note that reserving the BIOS fb up front prevents us
14866 * from stuffing other stolen allocations like the ring
14867 * on top. This prevents some ugliness at boot time, and
14868 * can even allow for smooth boot transitions if the BIOS
14869 * fb is large enough for the active pipe configuration.
14870 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014871 dev_priv->display.get_initial_plane_config(crtc,
14872 &plane_config);
14873
14874 /*
14875 * If the fb is shared between multiple heads, we'll
14876 * just get the first one.
14877 */
14878 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014879 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014880}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014881
Daniel Vetter7fad7982012-07-04 17:51:47 +020014882static void intel_enable_pipe_a(struct drm_device *dev)
14883{
14884 struct intel_connector *connector;
14885 struct drm_connector *crt = NULL;
14886 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014887 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014888
14889 /* We can't just switch on the pipe A, we need to set things up with a
14890 * proper mode and output configuration. As a gross hack, enable pipe A
14891 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014892 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014893 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14894 crt = &connector->base;
14895 break;
14896 }
14897 }
14898
14899 if (!crt)
14900 return;
14901
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014902 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014903 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014904}
14905
Daniel Vetterfa555832012-10-10 23:14:00 +020014906static bool
14907intel_check_plane_mapping(struct intel_crtc *crtc)
14908{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014909 struct drm_device *dev = crtc->base.dev;
14910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014911 u32 reg, val;
14912
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014913 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014914 return true;
14915
14916 reg = DSPCNTR(!crtc->plane);
14917 val = I915_READ(reg);
14918
14919 if ((val & DISPLAY_PLANE_ENABLE) &&
14920 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14921 return false;
14922
14923 return true;
14924}
14925
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014926static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14927{
14928 struct drm_device *dev = crtc->base.dev;
14929 struct intel_encoder *encoder;
14930
14931 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14932 return true;
14933
14934 return false;
14935}
14936
Daniel Vetter24929352012-07-02 20:28:59 +020014937static void intel_sanitize_crtc(struct intel_crtc *crtc)
14938{
14939 struct drm_device *dev = crtc->base.dev;
14940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014941 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014942
Daniel Vetter24929352012-07-02 20:28:59 +020014943 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014944 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014945 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14946
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014947 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014948 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014949 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014950 struct intel_plane *plane;
14951
Daniel Vetter96256042015-02-13 21:03:42 +010014952 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014953
14954 /* Disable everything but the primary plane */
14955 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14956 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14957 continue;
14958
14959 plane->disable_plane(&plane->base, &crtc->base);
14960 }
Daniel Vetter96256042015-02-13 21:03:42 +010014961 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014962
Daniel Vetter24929352012-07-02 20:28:59 +020014963 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014964 * disable the crtc (and hence change the state) if it is wrong. Note
14965 * that gen4+ has a fixed plane -> pipe mapping. */
14966 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014967 bool plane;
14968
Daniel Vetter24929352012-07-02 20:28:59 +020014969 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14970 crtc->base.base.id);
14971
14972 /* Pipe has the wrong plane attached and the plane is active.
14973 * Temporarily change the plane mapping and disable everything
14974 * ... */
14975 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014976 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014977 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014978 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014979 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014980 }
Daniel Vetter24929352012-07-02 20:28:59 +020014981
Daniel Vetter7fad7982012-07-04 17:51:47 +020014982 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14983 crtc->pipe == PIPE_A && !crtc->active) {
14984 /* BIOS forgot to enable pipe A, this mostly happens after
14985 * resume. Force-enable the pipe to fix this, the update_dpms
14986 * call below we restore the pipe to the right state, but leave
14987 * the required bits on. */
14988 intel_enable_pipe_a(dev);
14989 }
14990
Daniel Vetter24929352012-07-02 20:28:59 +020014991 /* Adjust the state of the output pipe according to whether we
14992 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014993 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014994 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014995
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014996 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014997 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014998
14999 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015000 * functions or because of calls to intel_crtc_disable_noatomic,
15001 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015002 * pipe A quirk. */
15003 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15004 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015005 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015006 crtc->active ? "enabled" : "disabled");
15007
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015008 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015009 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015010 crtc->base.enabled = crtc->active;
15011
15012 /* Because we only establish the connector -> encoder ->
15013 * crtc links if something is active, this means the
15014 * crtc is now deactivated. Break the links. connector
15015 * -> encoder links are only establish when things are
15016 * actually up, hence no need to break them. */
15017 WARN_ON(crtc->active);
15018
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015019 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015020 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015021 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015022
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015023 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015024 /*
15025 * We start out with underrun reporting disabled to avoid races.
15026 * For correct bookkeeping mark this on active crtcs.
15027 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015028 * Also on gmch platforms we dont have any hardware bits to
15029 * disable the underrun reporting. Which means we need to start
15030 * out with underrun reporting disabled also on inactive pipes,
15031 * since otherwise we'll complain about the garbage we read when
15032 * e.g. coming up after runtime pm.
15033 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015034 * No protection against concurrent access is required - at
15035 * worst a fifo underrun happens which also sets this to false.
15036 */
15037 crtc->cpu_fifo_underrun_disabled = true;
15038 crtc->pch_fifo_underrun_disabled = true;
15039 }
Daniel Vetter24929352012-07-02 20:28:59 +020015040}
15041
15042static void intel_sanitize_encoder(struct intel_encoder *encoder)
15043{
15044 struct intel_connector *connector;
15045 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015046 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015047
15048 /* We need to check both for a crtc link (meaning that the
15049 * encoder is active and trying to read from a pipe) and the
15050 * pipe itself being active. */
15051 bool has_active_crtc = encoder->base.crtc &&
15052 to_intel_crtc(encoder->base.crtc)->active;
15053
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015054 for_each_intel_connector(dev, connector) {
15055 if (connector->base.encoder != &encoder->base)
15056 continue;
15057
15058 active = true;
15059 break;
15060 }
15061
15062 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015063 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15064 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015065 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015066
15067 /* Connector is active, but has no active pipe. This is
15068 * fallout from our resume register restoring. Disable
15069 * the encoder manually again. */
15070 if (encoder->base.crtc) {
15071 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15072 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015073 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015074 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015075 if (encoder->post_disable)
15076 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015077 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015078 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015079
15080 /* Inconsistent output/port/pipe state happens presumably due to
15081 * a bug in one of the get_hw_state functions. Or someplace else
15082 * in our code, like the register restore mess on resume. Clamp
15083 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015084 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015085 if (connector->encoder != encoder)
15086 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015087 connector->base.dpms = DRM_MODE_DPMS_OFF;
15088 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015089 }
15090 }
15091 /* Enabled encoders without active connectors will be fixed in
15092 * the crtc fixup. */
15093}
15094
Imre Deak04098752014-02-18 00:02:16 +020015095void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015096{
15097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015098 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015099
Imre Deak04098752014-02-18 00:02:16 +020015100 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15101 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15102 i915_disable_vga(dev);
15103 }
15104}
15105
15106void i915_redisable_vga(struct drm_device *dev)
15107{
15108 struct drm_i915_private *dev_priv = dev->dev_private;
15109
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015110 /* This function can be called both from intel_modeset_setup_hw_state or
15111 * at a very early point in our resume sequence, where the power well
15112 * structures are not yet restored. Since this function is at a very
15113 * paranoid "someone might have enabled VGA while we were not looking"
15114 * level, just check if the power well is enabled instead of trying to
15115 * follow the "don't touch the power well if we don't need it" policy
15116 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015117 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015118 return;
15119
Imre Deak04098752014-02-18 00:02:16 +020015120 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015121}
15122
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015123static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015124{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015125 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015126
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015127 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015128}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015129
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015130/* FIXME read out full plane state for all planes */
15131static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015132{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015133 struct intel_plane_state *plane_state =
15134 to_intel_plane_state(crtc->base.primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015135
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015136 plane_state->visible =
15137 primary_get_hw_state(to_intel_plane(crtc->base.primary));
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015138}
15139
Daniel Vetter30e984d2013-06-05 13:34:17 +020015140static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015141{
15142 struct drm_i915_private *dev_priv = dev->dev_private;
15143 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015144 struct intel_crtc *crtc;
15145 struct intel_encoder *encoder;
15146 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015147 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015148
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015149 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015150 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015151 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015152 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015153
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015154 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015155 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015156
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015157 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015158 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015159
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015160 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015161
15162 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15163 crtc->base.base.id,
15164 crtc->active ? "enabled" : "disabled");
15165 }
15166
Daniel Vetter53589012013-06-05 13:34:16 +020015167 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15168 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15169
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015170 pll->on = pll->get_hw_state(dev_priv, pll,
15171 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015172 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015173 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015174 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015175 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015176 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015177 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015178 }
Daniel Vetter53589012013-06-05 13:34:16 +020015179 }
Daniel Vetter53589012013-06-05 13:34:16 +020015180
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015181 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015182 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015183
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015184 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015185 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015186 }
15187
Damien Lespiaub2784e12014-08-05 11:29:37 +010015188 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015189 pipe = 0;
15190
15191 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015192 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15193 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015194 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015195 } else {
15196 encoder->base.crtc = NULL;
15197 }
15198
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015199 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015200 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015201 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015202 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015203 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015204 }
15205
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015206 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015207 if (connector->get_hw_state(connector)) {
15208 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015209 connector->base.encoder = &connector->encoder->base;
15210 } else {
15211 connector->base.dpms = DRM_MODE_DPMS_OFF;
15212 connector->base.encoder = NULL;
15213 }
15214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15215 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015216 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015217 connector->base.encoder ? "enabled" : "disabled");
15218 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015219
15220 for_each_intel_crtc(dev, crtc) {
15221 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15222
15223 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15224 if (crtc->base.state->active) {
15225 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15226 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15227 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15228
15229 /*
15230 * The initial mode needs to be set in order to keep
15231 * the atomic core happy. It wants a valid mode if the
15232 * crtc's enabled, so we do the above call.
15233 *
15234 * At this point some state updated by the connectors
15235 * in their ->detect() callback has not run yet, so
15236 * no recalculation can be done yet.
15237 *
15238 * Even if we could do a recalculation and modeset
15239 * right now it would cause a double modeset if
15240 * fbdev or userspace chooses a different initial mode.
15241 *
15242 * If that happens, someone indicated they wanted a
15243 * mode change, which means it's safe to do a full
15244 * recalculation.
15245 */
15246 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015247
15248 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15249 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015250 }
15251 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015252}
15253
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015254/* Scan out the current hw modeset state,
15255 * and sanitizes it to the current state
15256 */
15257static void
15258intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015259{
15260 struct drm_i915_private *dev_priv = dev->dev_private;
15261 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015262 struct intel_crtc *crtc;
15263 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015264 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015265
15266 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015267
15268 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015269 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015270 intel_sanitize_encoder(encoder);
15271 }
15272
Damien Lespiau055e3932014-08-18 13:49:10 +010015273 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015274 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15275 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015276 intel_dump_pipe_config(crtc, crtc->config,
15277 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015278 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015279
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015280 intel_modeset_update_connector_atomic_state(dev);
15281
Daniel Vetter35c95372013-07-17 06:55:04 +020015282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15283 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15284
15285 if (!pll->on || pll->active)
15286 continue;
15287
15288 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15289
15290 pll->disable(dev_priv, pll);
15291 pll->on = false;
15292 }
15293
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015294 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015295 vlv_wm_get_hw_state(dev);
15296 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015297 skl_wm_get_hw_state(dev);
15298 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015299 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015300
15301 for_each_intel_crtc(dev, crtc) {
15302 unsigned long put_domains;
15303
15304 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15305 if (WARN_ON(put_domains))
15306 modeset_put_power_domains(dev_priv, put_domains);
15307 }
15308 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015309}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015310
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015311void intel_display_resume(struct drm_device *dev)
15312{
15313 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15314 struct intel_connector *conn;
15315 struct intel_plane *plane;
15316 struct drm_crtc *crtc;
15317 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015318
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015319 if (!state)
15320 return;
15321
15322 state->acquire_ctx = dev->mode_config.acquire_ctx;
15323
15324 /* preserve complete old state, including dpll */
15325 intel_atomic_get_shared_dpll_state(state);
15326
15327 for_each_crtc(dev, crtc) {
15328 struct drm_crtc_state *crtc_state =
15329 drm_atomic_get_crtc_state(state, crtc);
15330
15331 ret = PTR_ERR_OR_ZERO(crtc_state);
15332 if (ret)
15333 goto err;
15334
15335 /* force a restore */
15336 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015337 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015338
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015339 for_each_intel_plane(dev, plane) {
15340 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15341 if (ret)
15342 goto err;
15343 }
15344
15345 for_each_intel_connector(dev, conn) {
15346 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15347 if (ret)
15348 goto err;
15349 }
15350
15351 intel_modeset_setup_hw_state(dev);
15352
15353 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015354 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015355 if (!ret)
15356 return;
15357
15358err:
15359 DRM_ERROR("Restoring old state failed with %i\n", ret);
15360 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015361}
15362
15363void intel_modeset_gem_init(struct drm_device *dev)
15364{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015365 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015366 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015367 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015368
Imre Deakae484342014-03-31 15:10:44 +030015369 mutex_lock(&dev->struct_mutex);
15370 intel_init_gt_powersave(dev);
15371 mutex_unlock(&dev->struct_mutex);
15372
Chris Wilson1833b132012-05-09 11:56:28 +010015373 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015374
15375 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015376
15377 /*
15378 * Make sure any fbs we allocated at startup are properly
15379 * pinned & fenced. When we do the allocation it's too early
15380 * for this.
15381 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015382 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015383 obj = intel_fb_obj(c->primary->fb);
15384 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015385 continue;
15386
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015387 mutex_lock(&dev->struct_mutex);
15388 ret = intel_pin_and_fence_fb_obj(c->primary,
15389 c->primary->fb,
15390 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015391 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015392 mutex_unlock(&dev->struct_mutex);
15393 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015394 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15395 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015396 drm_framebuffer_unreference(c->primary->fb);
15397 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015398 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015399 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015400 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015401 }
15402 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015403
15404 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015405}
15406
Imre Deak4932e2c2014-02-11 17:12:48 +020015407void intel_connector_unregister(struct intel_connector *intel_connector)
15408{
15409 struct drm_connector *connector = &intel_connector->base;
15410
15411 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015412 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015413}
15414
Jesse Barnes79e53942008-11-07 14:24:08 -080015415void intel_modeset_cleanup(struct drm_device *dev)
15416{
Jesse Barnes652c3932009-08-17 13:31:43 -070015417 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015418 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015419
Imre Deak2eb52522014-11-19 15:30:05 +020015420 intel_disable_gt_powersave(dev);
15421
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015422 intel_backlight_unregister(dev);
15423
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015424 /*
15425 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015426 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015427 * experience fancy races otherwise.
15428 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015429 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015430
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015431 /*
15432 * Due to the hpd irq storm handling the hotplug work can re-arm the
15433 * poll handlers. Hence disable polling after hpd handling is shut down.
15434 */
Keith Packardf87ea762010-10-03 19:36:26 -070015435 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015436
Jesse Barnes723bfd72010-10-07 16:01:13 -070015437 intel_unregister_dsm_handler();
15438
Paulo Zanoni7733b492015-07-07 15:26:04 -030015439 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015440
Chris Wilson1630fe72011-07-08 12:22:42 +010015441 /* flush any delayed tasks or pending work */
15442 flush_scheduled_work();
15443
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015444 /* destroy the backlight and sysfs files before encoders/connectors */
15445 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015446 struct intel_connector *intel_connector;
15447
15448 intel_connector = to_intel_connector(connector);
15449 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015450 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015451
Jesse Barnes79e53942008-11-07 14:24:08 -080015452 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015453
15454 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015455
15456 mutex_lock(&dev->struct_mutex);
15457 intel_cleanup_gt_powersave(dev);
15458 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015459}
15460
Dave Airlie28d52042009-09-21 14:33:58 +100015461/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015462 * Return which encoder is currently attached for connector.
15463 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015464struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015465{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015466 return &intel_attached_encoder(connector)->base;
15467}
Jesse Barnes79e53942008-11-07 14:24:08 -080015468
Chris Wilsondf0e9242010-09-09 16:20:55 +010015469void intel_connector_attach_encoder(struct intel_connector *connector,
15470 struct intel_encoder *encoder)
15471{
15472 connector->encoder = encoder;
15473 drm_mode_connector_attach_encoder(&connector->base,
15474 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015475}
Dave Airlie28d52042009-09-21 14:33:58 +100015476
15477/*
15478 * set vga decode state - true == enable VGA decode
15479 */
15480int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15481{
15482 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015483 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015484 u16 gmch_ctrl;
15485
Chris Wilson75fa0412014-02-07 18:37:02 -020015486 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15487 DRM_ERROR("failed to read control word\n");
15488 return -EIO;
15489 }
15490
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015491 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15492 return 0;
15493
Dave Airlie28d52042009-09-21 14:33:58 +100015494 if (state)
15495 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15496 else
15497 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015498
15499 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15500 DRM_ERROR("failed to write control word\n");
15501 return -EIO;
15502 }
15503
Dave Airlie28d52042009-09-21 14:33:58 +100015504 return 0;
15505}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015506
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015507struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015508
15509 u32 power_well_driver;
15510
Chris Wilson63b66e52013-08-08 15:12:06 +020015511 int num_transcoders;
15512
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015513 struct intel_cursor_error_state {
15514 u32 control;
15515 u32 position;
15516 u32 base;
15517 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015518 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015519
15520 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015521 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015522 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015523 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015524 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015525
15526 struct intel_plane_error_state {
15527 u32 control;
15528 u32 stride;
15529 u32 size;
15530 u32 pos;
15531 u32 addr;
15532 u32 surface;
15533 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015534 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015535
15536 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015537 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015538 enum transcoder cpu_transcoder;
15539
15540 u32 conf;
15541
15542 u32 htotal;
15543 u32 hblank;
15544 u32 hsync;
15545 u32 vtotal;
15546 u32 vblank;
15547 u32 vsync;
15548 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015549};
15550
15551struct intel_display_error_state *
15552intel_display_capture_error_state(struct drm_device *dev)
15553{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015555 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015556 int transcoders[] = {
15557 TRANSCODER_A,
15558 TRANSCODER_B,
15559 TRANSCODER_C,
15560 TRANSCODER_EDP,
15561 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015562 int i;
15563
Chris Wilson63b66e52013-08-08 15:12:06 +020015564 if (INTEL_INFO(dev)->num_pipes == 0)
15565 return NULL;
15566
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015567 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015568 if (error == NULL)
15569 return NULL;
15570
Imre Deak190be112013-11-25 17:15:31 +020015571 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015572 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15573
Damien Lespiau055e3932014-08-18 13:49:10 +010015574 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015575 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015576 __intel_display_power_is_enabled(dev_priv,
15577 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015578 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015579 continue;
15580
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015581 error->cursor[i].control = I915_READ(CURCNTR(i));
15582 error->cursor[i].position = I915_READ(CURPOS(i));
15583 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015584
15585 error->plane[i].control = I915_READ(DSPCNTR(i));
15586 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015587 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015588 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015589 error->plane[i].pos = I915_READ(DSPPOS(i));
15590 }
Paulo Zanonica291362013-03-06 20:03:14 -030015591 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15592 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593 if (INTEL_INFO(dev)->gen >= 4) {
15594 error->plane[i].surface = I915_READ(DSPSURF(i));
15595 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15596 }
15597
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015598 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015599
Sonika Jindal3abfce72014-07-21 15:23:43 +053015600 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015601 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015602 }
15603
15604 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15605 if (HAS_DDI(dev_priv->dev))
15606 error->num_transcoders++; /* Account for eDP. */
15607
15608 for (i = 0; i < error->num_transcoders; i++) {
15609 enum transcoder cpu_transcoder = transcoders[i];
15610
Imre Deakddf9c532013-11-27 22:02:02 +020015611 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015612 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015613 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015614 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015615 continue;
15616
Chris Wilson63b66e52013-08-08 15:12:06 +020015617 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15618
15619 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15620 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15621 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15622 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15623 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15624 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15625 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015626 }
15627
15628 return error;
15629}
15630
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015631#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15632
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015634intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015635 struct drm_device *dev,
15636 struct intel_display_error_state *error)
15637{
Damien Lespiau055e3932014-08-18 13:49:10 +010015638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015639 int i;
15640
Chris Wilson63b66e52013-08-08 15:12:06 +020015641 if (!error)
15642 return;
15643
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015644 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015645 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015646 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015647 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015648 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015649 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015650 err_printf(m, " Power: %s\n",
15651 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015652 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015653 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015654
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015655 err_printf(m, "Plane [%d]:\n", i);
15656 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15657 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015658 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015659 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15660 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015661 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015662 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015663 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015664 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015665 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15666 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015667 }
15668
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015669 err_printf(m, "Cursor [%d]:\n", i);
15670 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15671 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15672 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015673 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015674
15675 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015676 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015677 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015678 err_printf(m, " Power: %s\n",
15679 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015680 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15681 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15682 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15683 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15684 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15685 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15686 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15687 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015689
15690void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15691{
15692 struct intel_crtc *crtc;
15693
15694 for_each_intel_crtc(dev, crtc) {
15695 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015696
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015697 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015698
15699 work = crtc->unpin_work;
15700
15701 if (work && work->event &&
15702 work->event->base.file_priv == file) {
15703 kfree(work->event);
15704 work->event = NULL;
15705 }
15706
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015707 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015708 }
15709}