blob: 63055f1244d03d54f994e896d0b26f0a7e1a149b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001370 /*
1371 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1372 * CHV x1 PHY (DP/HDMI D)
1373 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1374 */
1375 if (IS_CHERRYVIEW(dev)) {
1376 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1377 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1378 } else {
1379 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1380 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001381}
1382
1383static void intel_reset_dpio(struct drm_device *dev)
1384{
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386
1387 if (!IS_VALLEYVIEW(dev))
1388 return;
1389
Imre Deake5cbfbf2014-01-09 17:08:16 +02001390 /*
1391 * Enable the CRI clock source so we can get at the display and the
1392 * reference clock for VGA hotplug / manual detection.
1393 */
Imre Deak404faab2014-01-09 17:08:15 +02001394 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001395 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001396 DPLL_INTEGRATED_CRI_CLK_VLV);
1397
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001398 /*
1399 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1400 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1401 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1402 * b. The other bits such as sfr settings / modesel may all be set
1403 * to 0.
1404 *
1405 * This should only be done on init and resume from S3 with both
1406 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1407 */
1408 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1409}
1410
Daniel Vetter426115c2013-07-11 22:13:42 +02001411static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412{
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 struct drm_device *dev = crtc->base.dev;
1414 struct drm_i915_private *dev_priv = dev->dev_private;
1415 int reg = DPLL(crtc->pipe);
1416 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001417
Daniel Vetter426115c2013-07-11 22:13:42 +02001418 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001419
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001421 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1422
1423 /* PLL is protected by panel, make sure we can write it */
1424 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
Daniel Vetter426115c2013-07-11 22:13:42 +02001427 I915_WRITE(reg, dpll);
1428 POSTING_READ(reg);
1429 udelay(150);
1430
1431 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1432 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1433
1434 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1435 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001436
1437 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001438 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001439 POSTING_READ(reg);
1440 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001441 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001442 POSTING_READ(reg);
1443 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001444 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001445 POSTING_READ(reg);
1446 udelay(150); /* wait for warmup */
1447}
1448
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001450{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 struct drm_device *dev = crtc->base.dev;
1452 struct drm_i915_private *dev_priv = dev->dev_private;
1453 int reg = DPLL(crtc->pipe);
1454 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001455
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001457
1458 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001459 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460
1461 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001462 if (IS_MOBILE(dev) && !IS_I830(dev))
1463 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001464
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001465 I915_WRITE(reg, dpll);
1466
1467 /* Wait for the clocks to stabilize. */
1468 POSTING_READ(reg);
1469 udelay(150);
1470
1471 if (INTEL_INFO(dev)->gen >= 4) {
1472 I915_WRITE(DPLL_MD(crtc->pipe),
1473 crtc->config.dpll_hw_state.dpll_md);
1474 } else {
1475 /* The pixel multiplier can only be updated once the
1476 * DPLL is enabled and the clocks are stable.
1477 *
1478 * So write it again.
1479 */
1480 I915_WRITE(reg, dpll);
1481 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001482
1483 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001484 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001485 POSTING_READ(reg);
1486 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001487 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488 POSTING_READ(reg);
1489 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001490 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491 POSTING_READ(reg);
1492 udelay(150); /* wait for warmup */
1493}
1494
1495/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001496 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001497 * @dev_priv: i915 private structure
1498 * @pipe: pipe PLL to disable
1499 *
1500 * Disable the PLL for @pipe, making sure the pipe is off first.
1501 *
1502 * Note! This is for pre-ILK only.
1503 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001504static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506 /* Don't disable pipe A or pipe A PLLs if needed */
1507 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1508 return;
1509
1510 /* Make sure the pipe isn't still relying on us */
1511 assert_pipe_disabled(dev_priv, pipe);
1512
Daniel Vetter50b44a42013-06-05 13:34:33 +02001513 I915_WRITE(DPLL(pipe), 0);
1514 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515}
1516
Jesse Barnesf6071162013-10-01 10:41:38 -07001517static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1518{
1519 u32 val = 0;
1520
1521 /* Make sure the pipe isn't still relying on us */
1522 assert_pipe_disabled(dev_priv, pipe);
1523
Imre Deake5cbfbf2014-01-09 17:08:16 +02001524 /*
1525 * Leave integrated clock source and reference clock enabled for pipe B.
1526 * The latter is needed for VGA hotplug / manual detection.
1527 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001528 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001529 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001530 I915_WRITE(DPLL(pipe), val);
1531 POSTING_READ(DPLL(pipe));
1532}
1533
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001534void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1535 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536{
1537 u32 port_mask;
1538
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001539 switch (dport->port) {
1540 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001541 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001542 break;
1543 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001544 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001545 break;
1546 default:
1547 BUG();
1548 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001549
1550 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1551 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001552 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001553}
1554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001556 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001557 * @dev_priv: i915 private structure
1558 * @pipe: pipe PLL to enable
1559 *
1560 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1561 * drives the transcoder clock.
1562 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001563static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001564{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001565 struct drm_device *dev = crtc->base.dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001568
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001570 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001571 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001572 return;
1573
1574 if (WARN_ON(pll->refcount == 0))
1575 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
Daniel Vetter46edb022013-06-05 13:34:12 +02001577 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1578 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001579 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001580
Daniel Vettercdbd2312013-06-05 13:34:03 +02001581 if (pll->active++) {
1582 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001583 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001584 return;
1585 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001586 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587
Daniel Vetter46edb022013-06-05 13:34:12 +02001588 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001589 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001590 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001591}
1592
Daniel Vettere2b78262013-06-07 23:10:03 +02001593static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001594{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001595 struct drm_device *dev = crtc->base.dev;
1596 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001597 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001598
Jesse Barnes92f25842011-01-04 15:09:34 -08001599 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001600 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001601 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602 return;
1603
Chris Wilson48da64a2012-05-13 20:16:12 +01001604 if (WARN_ON(pll->refcount == 0))
1605 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606
Daniel Vetter46edb022013-06-05 13:34:12 +02001607 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1608 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001609 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Chris Wilson48da64a2012-05-13 20:16:12 +01001611 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001612 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001613 return;
1614 }
1615
Daniel Vettere9d69442013-06-05 13:34:15 +02001616 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001617 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001618 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001619 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001620
Daniel Vetter46edb022013-06-05 13:34:12 +02001621 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001622 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001623 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001624}
1625
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001626static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1627 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001628{
Daniel Vetter23670b322012-11-01 09:15:30 +01001629 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001630 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001633
1634 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001635 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636
1637 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001638 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001639 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001640
1641 /* FDI must be feeding us bits for PCH ports */
1642 assert_fdi_tx_enabled(dev_priv, pipe);
1643 assert_fdi_rx_enabled(dev_priv, pipe);
1644
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 if (HAS_PCH_CPT(dev)) {
1646 /* Workaround: Set the timing override bit before enabling the
1647 * pch transcoder. */
1648 reg = TRANS_CHICKEN2(pipe);
1649 val = I915_READ(reg);
1650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1651 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001652 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001653
Daniel Vetterab9412b2013-05-03 11:49:46 +02001654 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001655 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001657
1658 if (HAS_PCH_IBX(dev_priv->dev)) {
1659 /*
1660 * make the BPC in transcoder be consistent with
1661 * that in pipeconf reg.
1662 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001663 val &= ~PIPECONF_BPC_MASK;
1664 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001665 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001666
1667 val &= ~TRANS_INTERLACE_MASK;
1668 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001669 if (HAS_PCH_IBX(dev_priv->dev) &&
1670 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1671 val |= TRANS_LEGACY_INTERLACED_ILK;
1672 else
1673 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001674 else
1675 val |= TRANS_PROGRESSIVE;
1676
Jesse Barnes040484a2011-01-03 12:14:26 -08001677 I915_WRITE(reg, val | TRANS_ENABLE);
1678 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001679 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001680}
1681
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001682static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001683 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001684{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001685 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001686
1687 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001689
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001690 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001691 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001692 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001693
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001694 /* Workaround: set timing override bit. */
1695 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001696 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001697 I915_WRITE(_TRANSA_CHICKEN2, val);
1698
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001699 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001702 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1703 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001704 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705 else
1706 val |= TRANS_PROGRESSIVE;
1707
Daniel Vetterab9412b2013-05-03 11:49:46 +02001708 I915_WRITE(LPT_TRANSCONF, val);
1709 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001710 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001711}
1712
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001713static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1714 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001715{
Daniel Vetter23670b322012-11-01 09:15:30 +01001716 struct drm_device *dev = dev_priv->dev;
1717 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001718
1719 /* FDI relies on the transcoder */
1720 assert_fdi_tx_disabled(dev_priv, pipe);
1721 assert_fdi_rx_disabled(dev_priv, pipe);
1722
Jesse Barnes291906f2011-02-02 12:28:03 -08001723 /* Ports must be off as well */
1724 assert_pch_ports_disabled(dev_priv, pipe);
1725
Daniel Vetterab9412b2013-05-03 11:49:46 +02001726 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 val = I915_READ(reg);
1728 val &= ~TRANS_ENABLE;
1729 I915_WRITE(reg, val);
1730 /* wait for PCH transcoder off, transcoder state */
1731 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001732 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001733
1734 if (!HAS_PCH_IBX(dev)) {
1735 /* Workaround: Clear the timing override chicken bit again. */
1736 reg = TRANS_CHICKEN2(pipe);
1737 val = I915_READ(reg);
1738 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1739 I915_WRITE(reg, val);
1740 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001741}
1742
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001743static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001745 u32 val;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001748 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001749 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001750 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001751 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001752 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001753
1754 /* Workaround: clear timing override bit. */
1755 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001756 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001757 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758}
1759
1760/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001761 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001762 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001764 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001767static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768{
Paulo Zanoni03722642014-01-17 13:51:09 -02001769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001772 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1773 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001774 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775 int reg;
1776 u32 val;
1777
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001778 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001779 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001780 assert_sprites_disabled(dev_priv, pipe);
1781
Paulo Zanoni681e5812012-12-06 11:12:38 -02001782 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001783 pch_transcoder = TRANSCODER_A;
1784 else
1785 pch_transcoder = pipe;
1786
Jesse Barnesb24e7172011-01-04 15:09:30 -08001787 /*
1788 * A pipe without a PLL won't actually be able to drive bits from
1789 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1790 * need the check.
1791 */
1792 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001793 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001794 assert_dsi_pll_enabled(dev_priv);
1795 else
1796 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001797 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001798 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001799 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001800 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001801 assert_fdi_tx_pll_enabled(dev_priv,
1802 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001803 }
1804 /* FIXME: assert CPU port conditions for SNB+ */
1805 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001806
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001809 if (val & PIPECONF_ENABLE) {
1810 WARN_ON(!(pipe == PIPE_A &&
1811 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001812 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001813 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001814
1815 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001893 if (intel_crtc->primary_enabled)
1894 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001895
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001896 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001897
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 reg = DSPCNTR(plane);
1899 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001900 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00001901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001908 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001923 if (!intel_crtc->primary_enabled)
1924 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001925
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001926 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001927
Jesse Barnesb24e7172011-01-04 15:09:30 -08001928 reg = DSPCNTR(plane);
1929 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001930 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00001931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002089 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Dave Airlie66e514c2014-04-03 07:51:54 +10002092 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2093 mode_cmd.width = crtc->base.primary->fb->width;
2094 mode_cmd.height = crtc->base.primary->fb->height;
2095 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Dave Airlie66e514c2014-04-03 07:51:54 +10002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
Dave Airlie66e514c2014-04-03 07:51:54 +10002124 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
Dave Airlie66e514c2014-04-03 07:51:54 +10002130 kfree(intel_crtc->base.primary->fb);
2131 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
Dave Airlie66e514c2014-04-03 07:51:54 +10002143 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002144 continue;
2145
Dave Airlie66e514c2014-04-03 07:51:54 +10002146 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002148 drm_framebuffer_reference(c->primary->fb);
2149 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Matt Roper262ca2b2014-03-18 17:22:55 -07002155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002166 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002168
Jesse Barnes81255562010-08-02 12:07:50 -07002169 intel_fb = to_intel_framebuffer(fb);
2170 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 reg = DSPCNTR(plane);
2173 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002174 /* Mask out pixel format bits in case we change it */
2175 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002176 switch (fb->pixel_format) {
2177 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002178 dspcntr |= DISPPLANE_8BPP;
2179 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 case DRM_FORMAT_XRGB1555:
2181 case DRM_FORMAT_ARGB1555:
2182 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
2186 break;
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002202 break;
2203 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002204 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002205 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002206
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002207 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002208 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002209 dspcntr |= DISPPLANE_TILED;
2210 else
2211 dspcntr &= ~DISPPLANE_TILED;
2212 }
2213
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002214 if (IS_G4X(dev))
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2216
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002220
Daniel Vetterc2c75132012-07-05 12:17:30 +02002221 if (INTEL_INFO(dev)->gen >= 4) {
2222 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002223 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2224 fb->bits_per_pixel / 8,
2225 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226 linear_offset -= intel_crtc->dspaddr_offset;
2227 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002228 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002230
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2232 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2233 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002234 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002235 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002236 I915_WRITE(DSPSURF(plane),
2237 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002239 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002241 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002243
Jesse Barnes17638cd2011-06-24 12:19:23 -07002244 return 0;
2245}
2246
Matt Roper262ca2b2014-03-18 17:22:55 -07002247static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2248 struct drm_framebuffer *fb,
2249 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2254 struct intel_framebuffer *intel_fb;
2255 struct drm_i915_gem_object *obj;
2256 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002257 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002258 u32 dspcntr;
2259 u32 reg;
2260
Jesse Barnes17638cd2011-06-24 12:19:23 -07002261 intel_fb = to_intel_framebuffer(fb);
2262 obj = intel_fb->obj;
2263
2264 reg = DSPCNTR(plane);
2265 dspcntr = I915_READ(reg);
2266 /* Mask out pixel format bits in case we change it */
2267 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002268 switch (fb->pixel_format) {
2269 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002270 dspcntr |= DISPPLANE_8BPP;
2271 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002272 case DRM_FORMAT_RGB565:
2273 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002274 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002275 case DRM_FORMAT_XRGB8888:
2276 case DRM_FORMAT_ARGB8888:
2277 dspcntr |= DISPPLANE_BGRX888;
2278 break;
2279 case DRM_FORMAT_XBGR8888:
2280 case DRM_FORMAT_ABGR8888:
2281 dspcntr |= DISPPLANE_RGBX888;
2282 break;
2283 case DRM_FORMAT_XRGB2101010:
2284 case DRM_FORMAT_ARGB2101010:
2285 dspcntr |= DISPPLANE_BGRX101010;
2286 break;
2287 case DRM_FORMAT_XBGR2101010:
2288 case DRM_FORMAT_ABGR2101010:
2289 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002290 break;
2291 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002292 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002293 }
2294
2295 if (obj->tiling_mode != I915_TILING_NONE)
2296 dspcntr |= DISPPLANE_TILED;
2297 else
2298 dspcntr &= ~DISPPLANE_TILED;
2299
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002300 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002301 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2302 else
2303 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002304
2305 I915_WRITE(reg, dspcntr);
2306
Daniel Vettere506a0c2012-07-05 12:17:29 +02002307 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002308 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002309 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2310 fb->bits_per_pixel / 8,
2311 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002312 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002313
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002314 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2315 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2316 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002317 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002318 I915_WRITE(DSPSURF(plane),
2319 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002321 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2322 } else {
2323 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2324 I915_WRITE(DSPLINOFF(plane), linear_offset);
2325 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002326 POSTING_READ(reg);
2327
2328 return 0;
2329}
2330
2331/* Assume fb object is pinned & idle & fenced and just update base pointers */
2332static int
2333intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2334 int x, int y, enum mode_set_atomic state)
2335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002338
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002339 if (dev_priv->display.disable_fbc)
2340 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002341 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002342
Matt Roper262ca2b2014-03-18 17:22:55 -07002343 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002344}
2345
Ville Syrjälä96a02912013-02-18 19:08:49 +02002346void intel_display_handle_reset(struct drm_device *dev)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349 struct drm_crtc *crtc;
2350
2351 /*
2352 * Flips in the rings have been nuked by the reset,
2353 * so complete all pending flips so that user space
2354 * will get its events and not get stuck.
2355 *
2356 * Also update the base address of all primary
2357 * planes to the the last fb to make sure we're
2358 * showing the correct fb after a reset.
2359 *
2360 * Need to make two loops over the crtcs so that we
2361 * don't try to grab a crtc mutex before the
2362 * pending_flip_queue really got woken up.
2363 */
2364
2365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 enum plane plane = intel_crtc->plane;
2368
2369 intel_prepare_page_flip(dev, plane);
2370 intel_finish_page_flip_plane(dev, plane);
2371 }
2372
2373 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2375
2376 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002377 /*
2378 * FIXME: Once we have proper support for primary planes (and
2379 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002380 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002381 */
Matt Roperf4510a22014-04-01 15:22:40 -07002382 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002383 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002384 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002385 crtc->x,
2386 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002387 mutex_unlock(&crtc->mutex);
2388 }
2389}
2390
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391static int
Chris Wilson14667a42012-04-03 17:58:35 +01002392intel_finish_fb(struct drm_framebuffer *old_fb)
2393{
2394 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2395 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2396 bool was_interruptible = dev_priv->mm.interruptible;
2397 int ret;
2398
Chris Wilson14667a42012-04-03 17:58:35 +01002399 /* Big Hammer, we also need to ensure that any pending
2400 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2401 * current scanout is retired before unpinning the old
2402 * framebuffer.
2403 *
2404 * This should only fail upon a hung GPU, in which case we
2405 * can safely continue.
2406 */
2407 dev_priv->mm.interruptible = false;
2408 ret = i915_gem_object_finish_gpu(obj);
2409 dev_priv->mm.interruptible = was_interruptible;
2410
2411 return ret;
2412}
2413
Chris Wilson7d5e3792014-03-04 13:15:08 +00002414static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2415{
2416 struct drm_device *dev = crtc->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 unsigned long flags;
2420 bool pending;
2421
2422 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2423 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2424 return false;
2425
2426 spin_lock_irqsave(&dev->event_lock, flags);
2427 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2428 spin_unlock_irqrestore(&dev->event_lock, flags);
2429
2430 return pending;
2431}
2432
Chris Wilson14667a42012-04-03 17:58:35 +01002433static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002434intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002435 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002436{
2437 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002438 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002440 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002442
Chris Wilson7d5e3792014-03-04 13:15:08 +00002443 if (intel_crtc_has_pending_flip(crtc)) {
2444 DRM_ERROR("pipe is still busy with an old pageflip\n");
2445 return -EBUSY;
2446 }
2447
Jesse Barnes79e53942008-11-07 14:24:08 -08002448 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002449 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002450 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 return 0;
2452 }
2453
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002454 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002455 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2456 plane_name(intel_crtc->plane),
2457 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002459 }
2460
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002461 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002462 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002463 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002464 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002465 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002466 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002467 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002468 return ret;
2469 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002470
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002471 /*
2472 * Update pipe size and adjust fitter if needed: the reason for this is
2473 * that in compute_mode_changes we check the native mode (not the pfit
2474 * mode) to see if we can flip rather than do a full mode set. In the
2475 * fastboot case, we'll flip, but if we don't update the pipesrc and
2476 * pfit state, we'll end up with a big fb scanned out into the wrong
2477 * sized surface.
2478 *
2479 * To fix this properly, we need to hoist the checks up into
2480 * compute_mode_changes (or above), check the actual pfit state and
2481 * whether the platform allows pfit disable with pipe active, and only
2482 * then update the pipesrc and pfit state, even on the flip path.
2483 */
Jani Nikulad330a952014-01-21 11:24:25 +02002484 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002485 const struct drm_display_mode *adjusted_mode =
2486 &intel_crtc->config.adjusted_mode;
2487
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002488 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002489 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2490 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002491 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002492 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2493 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2494 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2495 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2496 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2497 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002498 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2499 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002500 }
2501
Matt Roper262ca2b2014-03-18 17:22:55 -07002502 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002503 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002504 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002506 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002507 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002508 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002509 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002510
Matt Roperf4510a22014-04-01 15:22:40 -07002511 old_fb = crtc->primary->fb;
2512 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002513 crtc->x = x;
2514 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002515
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002516 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002517 if (intel_crtc->active && old_fb != fb)
2518 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002519 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002520 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002521 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002522 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002523
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002524 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002525 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002526 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002527 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002528
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002529 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002530}
2531
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002532static void intel_fdi_normal_train(struct drm_crtc *crtc)
2533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2537 int pipe = intel_crtc->pipe;
2538 u32 reg, temp;
2539
2540 /* enable normal train */
2541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002543 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002544 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2545 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002549 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002550 I915_WRITE(reg, temp);
2551
2552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_NONE;
2560 }
2561 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2562
2563 /* wait one idle pattern time */
2564 POSTING_READ(reg);
2565 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002566
2567 /* IVB wants error correction enabled */
2568 if (IS_IVYBRIDGE(dev))
2569 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2570 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002571}
2572
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002573static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002574{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002575 return crtc->base.enabled && crtc->active &&
2576 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002577}
2578
Daniel Vetter01a415f2012-10-27 15:58:40 +02002579static void ivb_modeset_global_resources(struct drm_device *dev)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_crtc *pipe_B_crtc =
2583 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2584 struct intel_crtc *pipe_C_crtc =
2585 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2586 uint32_t temp;
2587
Daniel Vetter1e833f42013-02-19 22:31:57 +01002588 /*
2589 * When everything is off disable fdi C so that we could enable fdi B
2590 * with all lanes. Note that we don't care about enabled pipes without
2591 * an enabled pch encoder.
2592 */
2593 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2594 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002595 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2596 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2597
2598 temp = I915_READ(SOUTH_CHICKEN1);
2599 temp &= ~FDI_BC_BIFURCATION_SELECT;
2600 DRM_DEBUG_KMS("disabling fdi C rx\n");
2601 I915_WRITE(SOUTH_CHICKEN1, temp);
2602 }
2603}
2604
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605/* The FDI link training functions for ILK/Ibexpeak. */
2606static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2607{
2608 struct drm_device *dev = crtc->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002614 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002615 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002616
Adam Jacksone1a44742010-06-25 15:32:14 -04002617 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2618 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 reg = FDI_RX_IMR(pipe);
2620 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002621 temp &= ~FDI_RX_SYMBOL_LOCK;
2622 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 I915_WRITE(reg, temp);
2624 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002625 udelay(150);
2626
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002630 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2631 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 temp &= ~FDI_LINK_TRAIN_NONE;
2633 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 reg = FDI_RX_CTL(pipe);
2637 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 temp &= ~FDI_LINK_TRAIN_NONE;
2639 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 udelay(150);
2644
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002645 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002646 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2647 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2648 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002649
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002651 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2654
2655 if ((temp & FDI_RX_BIT_LOCK)) {
2656 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658 break;
2659 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002661 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663
2664 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 temp &= ~FDI_LINK_TRAIN_NONE;
2668 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 reg = FDI_RX_CTL(pipe);
2672 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673 temp &= ~FDI_LINK_TRAIN_NONE;
2674 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 I915_WRITE(reg, temp);
2676
2677 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002678 udelay(150);
2679
Chris Wilson5eddb702010-09-11 13:48:45 +01002680 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002681 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2684
2685 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002686 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 DRM_DEBUG_KMS("FDI train 2 done.\n");
2688 break;
2689 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002691 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002693
2694 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002695
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002696}
2697
Akshay Joshi0206e352011-08-16 15:34:10 -04002698static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002699 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2700 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2701 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2702 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2703};
2704
2705/* The FDI link training functions for SNB/Cougarpoint. */
2706static void gen6_fdi_link_train(struct drm_crtc *crtc)
2707{
2708 struct drm_device *dev = crtc->dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2711 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002712 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002713
Adam Jacksone1a44742010-06-25 15:32:14 -04002714 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2715 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_RX_IMR(pipe);
2717 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002718 temp &= ~FDI_RX_SYMBOL_LOCK;
2719 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002723 udelay(150);
2724
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002725 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_TX_CTL(pipe);
2727 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002728 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2729 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002730 temp &= ~FDI_LINK_TRAIN_NONE;
2731 temp |= FDI_LINK_TRAIN_PATTERN_1;
2732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2733 /* SNB-B */
2734 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002736
Daniel Vetterd74cf322012-10-26 10:58:13 +02002737 I915_WRITE(FDI_RX_MISC(pipe),
2738 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2739
Chris Wilson5eddb702010-09-11 13:48:45 +01002740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002742 if (HAS_PCH_CPT(dev)) {
2743 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2745 } else {
2746 temp &= ~FDI_LINK_TRAIN_NONE;
2747 temp |= FDI_LINK_TRAIN_PATTERN_1;
2748 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2750
2751 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752 udelay(150);
2753
Akshay Joshi0206e352011-08-16 15:34:10 -04002754 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 reg = FDI_TX_CTL(pipe);
2756 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002757 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2758 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(reg, temp);
2760
2761 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002762 udelay(500);
2763
Sean Paulfa37d392012-03-02 12:53:39 -05002764 for (retry = 0; retry < 5; retry++) {
2765 reg = FDI_RX_IIR(pipe);
2766 temp = I915_READ(reg);
2767 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2768 if (temp & FDI_RX_BIT_LOCK) {
2769 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2770 DRM_DEBUG_KMS("FDI train 1 done.\n");
2771 break;
2772 }
2773 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002774 }
Sean Paulfa37d392012-03-02 12:53:39 -05002775 if (retry < 5)
2776 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002777 }
2778 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002780
2781 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002784 temp &= ~FDI_LINK_TRAIN_NONE;
2785 temp |= FDI_LINK_TRAIN_PATTERN_2;
2786 if (IS_GEN6(dev)) {
2787 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2788 /* SNB-B */
2789 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2790 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002791 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002792
Chris Wilson5eddb702010-09-11 13:48:45 +01002793 reg = FDI_RX_CTL(pipe);
2794 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002795 if (HAS_PCH_CPT(dev)) {
2796 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2797 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2798 } else {
2799 temp &= ~FDI_LINK_TRAIN_NONE;
2800 temp |= FDI_LINK_TRAIN_PATTERN_2;
2801 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 I915_WRITE(reg, temp);
2803
2804 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 udelay(150);
2806
Akshay Joshi0206e352011-08-16 15:34:10 -04002807 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 reg = FDI_TX_CTL(pipe);
2809 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2811 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp);
2813
2814 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002815 udelay(500);
2816
Sean Paulfa37d392012-03-02 12:53:39 -05002817 for (retry = 0; retry < 5; retry++) {
2818 reg = FDI_RX_IIR(pipe);
2819 temp = I915_READ(reg);
2820 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2821 if (temp & FDI_RX_SYMBOL_LOCK) {
2822 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2823 DRM_DEBUG_KMS("FDI train 2 done.\n");
2824 break;
2825 }
2826 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002827 }
Sean Paulfa37d392012-03-02 12:53:39 -05002828 if (retry < 5)
2829 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002830 }
2831 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002832 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002833
2834 DRM_DEBUG_KMS("FDI train done.\n");
2835}
2836
Jesse Barnes357555c2011-04-28 15:09:55 -07002837/* Manual link training for Ivy Bridge A0 parts */
2838static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2839{
2840 struct drm_device *dev = crtc->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2843 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002844 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002845
2846 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2847 for train result */
2848 reg = FDI_RX_IMR(pipe);
2849 temp = I915_READ(reg);
2850 temp &= ~FDI_RX_SYMBOL_LOCK;
2851 temp &= ~FDI_RX_BIT_LOCK;
2852 I915_WRITE(reg, temp);
2853
2854 POSTING_READ(reg);
2855 udelay(150);
2856
Daniel Vetter01a415f2012-10-27 15:58:40 +02002857 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2858 I915_READ(FDI_RX_IIR(pipe)));
2859
Jesse Barnes139ccd32013-08-19 11:04:55 -07002860 /* Try each vswing and preemphasis setting twice before moving on */
2861 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2862 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002863 reg = FDI_TX_CTL(pipe);
2864 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002865 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2866 temp &= ~FDI_TX_ENABLE;
2867 I915_WRITE(reg, temp);
2868
2869 reg = FDI_RX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_LINK_TRAIN_AUTO;
2872 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2873 temp &= ~FDI_RX_ENABLE;
2874 I915_WRITE(reg, temp);
2875
2876 /* enable CPU FDI TX and PCH FDI RX */
2877 reg = FDI_TX_CTL(pipe);
2878 temp = I915_READ(reg);
2879 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2880 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2881 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002882 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002883 temp |= snb_b_fdi_train_param[j/2];
2884 temp |= FDI_COMPOSITE_SYNC;
2885 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2886
2887 I915_WRITE(FDI_RX_MISC(pipe),
2888 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2889
2890 reg = FDI_RX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2893 temp |= FDI_COMPOSITE_SYNC;
2894 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2895
2896 POSTING_READ(reg);
2897 udelay(1); /* should be 0.5us */
2898
2899 for (i = 0; i < 4; i++) {
2900 reg = FDI_RX_IIR(pipe);
2901 temp = I915_READ(reg);
2902 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2903
2904 if (temp & FDI_RX_BIT_LOCK ||
2905 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2906 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2907 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2908 i);
2909 break;
2910 }
2911 udelay(1); /* should be 0.5us */
2912 }
2913 if (i == 4) {
2914 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2915 continue;
2916 }
2917
2918 /* Train 2 */
2919 reg = FDI_TX_CTL(pipe);
2920 temp = I915_READ(reg);
2921 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2922 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2923 I915_WRITE(reg, temp);
2924
2925 reg = FDI_RX_CTL(pipe);
2926 temp = I915_READ(reg);
2927 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2928 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002929 I915_WRITE(reg, temp);
2930
2931 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002932 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002933
Jesse Barnes139ccd32013-08-19 11:04:55 -07002934 for (i = 0; i < 4; i++) {
2935 reg = FDI_RX_IIR(pipe);
2936 temp = I915_READ(reg);
2937 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002938
Jesse Barnes139ccd32013-08-19 11:04:55 -07002939 if (temp & FDI_RX_SYMBOL_LOCK ||
2940 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2941 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2942 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2943 i);
2944 goto train_done;
2945 }
2946 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002947 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002948 if (i == 4)
2949 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002950 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002951
Jesse Barnes139ccd32013-08-19 11:04:55 -07002952train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002953 DRM_DEBUG_KMS("FDI train done.\n");
2954}
2955
Daniel Vetter88cefb62012-08-12 19:27:14 +02002956static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002957{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002958 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002959 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002960 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002962
Jesse Barnesc64e3112010-09-10 11:27:03 -07002963
Jesse Barnes0e23b992010-09-10 11:10:00 -07002964 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002967 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2968 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002969 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002970 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2971
2972 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002973 udelay(200);
2974
2975 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002976 temp = I915_READ(reg);
2977 I915_WRITE(reg, temp | FDI_PCDCLK);
2978
2979 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 udelay(200);
2981
Paulo Zanoni20749732012-11-23 15:30:38 -02002982 /* Enable CPU FDI TX PLL, always on for Ironlake */
2983 reg = FDI_TX_CTL(pipe);
2984 temp = I915_READ(reg);
2985 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2986 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002987
Paulo Zanoni20749732012-11-23 15:30:38 -02002988 POSTING_READ(reg);
2989 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002990 }
2991}
2992
Daniel Vetter88cefb62012-08-12 19:27:14 +02002993static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2994{
2995 struct drm_device *dev = intel_crtc->base.dev;
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 int pipe = intel_crtc->pipe;
2998 u32 reg, temp;
2999
3000 /* Switch from PCDclk to Rawclk */
3001 reg = FDI_RX_CTL(pipe);
3002 temp = I915_READ(reg);
3003 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3004
3005 /* Disable CPU FDI TX PLL */
3006 reg = FDI_TX_CTL(pipe);
3007 temp = I915_READ(reg);
3008 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3009
3010 POSTING_READ(reg);
3011 udelay(100);
3012
3013 reg = FDI_RX_CTL(pipe);
3014 temp = I915_READ(reg);
3015 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3016
3017 /* Wait for the clocks to turn off. */
3018 POSTING_READ(reg);
3019 udelay(100);
3020}
3021
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003022static void ironlake_fdi_disable(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
3028 u32 reg, temp;
3029
3030 /* disable CPU FDI tx and PCH FDI rx */
3031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
3033 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3034 POSTING_READ(reg);
3035
3036 reg = FDI_RX_CTL(pipe);
3037 temp = I915_READ(reg);
3038 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003039 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003040 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3041
3042 POSTING_READ(reg);
3043 udelay(100);
3044
3045 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003046 if (HAS_PCH_IBX(dev)) {
3047 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003048 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003049
3050 /* still set train pattern 1 */
3051 reg = FDI_TX_CTL(pipe);
3052 temp = I915_READ(reg);
3053 temp &= ~FDI_LINK_TRAIN_NONE;
3054 temp |= FDI_LINK_TRAIN_PATTERN_1;
3055 I915_WRITE(reg, temp);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 if (HAS_PCH_CPT(dev)) {
3060 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3062 } else {
3063 temp &= ~FDI_LINK_TRAIN_NONE;
3064 temp |= FDI_LINK_TRAIN_PATTERN_1;
3065 }
3066 /* BPC in FDI rx is consistent with that in PIPECONF */
3067 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003068 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003069 I915_WRITE(reg, temp);
3070
3071 POSTING_READ(reg);
3072 udelay(100);
3073}
3074
Chris Wilson5dce5b932014-01-20 10:17:36 +00003075bool intel_has_pending_fb_unpin(struct drm_device *dev)
3076{
3077 struct intel_crtc *crtc;
3078
3079 /* Note that we don't need to be called with mode_config.lock here
3080 * as our list of CRTC objects is static for the lifetime of the
3081 * device and so cannot disappear as we iterate. Similarly, we can
3082 * happily treat the predicates as racy, atomic checks as userspace
3083 * cannot claim and pin a new fb without at least acquring the
3084 * struct_mutex and so serialising with us.
3085 */
3086 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3087 if (atomic_read(&crtc->unpin_work_count) == 0)
3088 continue;
3089
3090 if (crtc->unpin_work)
3091 intel_wait_for_vblank(dev, crtc->pipe);
3092
3093 return true;
3094 }
3095
3096 return false;
3097}
3098
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003099static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3100{
Chris Wilson0f911282012-04-17 10:05:38 +01003101 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003102 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003103
Matt Roperf4510a22014-04-01 15:22:40 -07003104 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003105 return;
3106
Daniel Vetter2c10d572012-12-20 21:24:07 +01003107 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3108
Chris Wilson5bb61642012-09-27 21:25:58 +01003109 wait_event(dev_priv->pending_flip_queue,
3110 !intel_crtc_has_pending_flip(crtc));
3111
Chris Wilson0f911282012-04-17 10:05:38 +01003112 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003113 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003114 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003115}
3116
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003117/* Program iCLKIP clock to the desired frequency */
3118static void lpt_program_iclkip(struct drm_crtc *crtc)
3119{
3120 struct drm_device *dev = crtc->dev;
3121 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003122 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003123 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3124 u32 temp;
3125
Daniel Vetter09153002012-12-12 14:06:44 +01003126 mutex_lock(&dev_priv->dpio_lock);
3127
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003128 /* It is necessary to ungate the pixclk gate prior to programming
3129 * the divisors, and gate it back when it is done.
3130 */
3131 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3132
3133 /* Disable SSCCTL */
3134 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003135 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3136 SBI_SSCCTL_DISABLE,
3137 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138
3139 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003140 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003141 auxdiv = 1;
3142 divsel = 0x41;
3143 phaseinc = 0x20;
3144 } else {
3145 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003146 * but the adjusted_mode->crtc_clock in in KHz. To get the
3147 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003148 * convert the virtual clock precision to KHz here for higher
3149 * precision.
3150 */
3151 u32 iclk_virtual_root_freq = 172800 * 1000;
3152 u32 iclk_pi_range = 64;
3153 u32 desired_divisor, msb_divisor_value, pi_value;
3154
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003155 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003156 msb_divisor_value = desired_divisor / iclk_pi_range;
3157 pi_value = desired_divisor % iclk_pi_range;
3158
3159 auxdiv = 0;
3160 divsel = msb_divisor_value - 2;
3161 phaseinc = pi_value;
3162 }
3163
3164 /* This should not happen with any sane values */
3165 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3166 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3167 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3168 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3169
3170 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003171 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003172 auxdiv,
3173 divsel,
3174 phasedir,
3175 phaseinc);
3176
3177 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003178 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003179 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3180 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3181 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3182 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3183 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3184 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003185 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003186
3187 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003188 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003189 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3190 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003191 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003192
3193 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003194 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003195 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003196 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003197
3198 /* Wait for initialization time */
3199 udelay(24);
3200
3201 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003202
3203 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003204}
3205
Daniel Vetter275f01b22013-05-03 11:49:47 +02003206static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3207 enum pipe pch_transcoder)
3208{
3209 struct drm_device *dev = crtc->base.dev;
3210 struct drm_i915_private *dev_priv = dev->dev_private;
3211 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3212
3213 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3214 I915_READ(HTOTAL(cpu_transcoder)));
3215 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3216 I915_READ(HBLANK(cpu_transcoder)));
3217 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3218 I915_READ(HSYNC(cpu_transcoder)));
3219
3220 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3221 I915_READ(VTOTAL(cpu_transcoder)));
3222 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3223 I915_READ(VBLANK(cpu_transcoder)));
3224 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3225 I915_READ(VSYNC(cpu_transcoder)));
3226 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3227 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3228}
3229
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003230static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = dev->dev_private;
3233 uint32_t temp;
3234
3235 temp = I915_READ(SOUTH_CHICKEN1);
3236 if (temp & FDI_BC_BIFURCATION_SELECT)
3237 return;
3238
3239 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3240 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3241
3242 temp |= FDI_BC_BIFURCATION_SELECT;
3243 DRM_DEBUG_KMS("enabling fdi C rx\n");
3244 I915_WRITE(SOUTH_CHICKEN1, temp);
3245 POSTING_READ(SOUTH_CHICKEN1);
3246}
3247
3248static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3249{
3250 struct drm_device *dev = intel_crtc->base.dev;
3251 struct drm_i915_private *dev_priv = dev->dev_private;
3252
3253 switch (intel_crtc->pipe) {
3254 case PIPE_A:
3255 break;
3256 case PIPE_B:
3257 if (intel_crtc->config.fdi_lanes > 2)
3258 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3259 else
3260 cpt_enable_fdi_bc_bifurcation(dev);
3261
3262 break;
3263 case PIPE_C:
3264 cpt_enable_fdi_bc_bifurcation(dev);
3265
3266 break;
3267 default:
3268 BUG();
3269 }
3270}
3271
Jesse Barnesf67a5592011-01-05 10:31:48 -08003272/*
3273 * Enable PCH resources required for PCH ports:
3274 * - PCH PLLs
3275 * - FDI training & RX/TX
3276 * - update transcoder timings
3277 * - DP transcoding bits
3278 * - transcoder
3279 */
3280static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003281{
3282 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3285 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003286 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003287
Daniel Vetterab9412b2013-05-03 11:49:46 +02003288 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003289
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003290 if (IS_IVYBRIDGE(dev))
3291 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3292
Daniel Vettercd986ab2012-10-26 10:58:12 +02003293 /* Write the TU size bits before fdi link training, so that error
3294 * detection works. */
3295 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3296 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3297
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003298 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003299 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003301 /* We need to program the right clock selection before writing the pixel
3302 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003303 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003304 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003305
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003306 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003307 temp |= TRANS_DPLL_ENABLE(pipe);
3308 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003309 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003310 temp |= sel;
3311 else
3312 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003313 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003314 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003315
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003316 /* XXX: pch pll's can be enabled any time before we enable the PCH
3317 * transcoder, and we actually should do this to not upset any PCH
3318 * transcoder that already use the clock when we share it.
3319 *
3320 * Note that enable_shared_dpll tries to do the right thing, but
3321 * get_shared_dpll unconditionally resets the pll - we need that to have
3322 * the right LVDS enable sequence. */
3323 ironlake_enable_shared_dpll(intel_crtc);
3324
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003325 /* set transcoder timing, panel must allow it */
3326 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003327 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003328
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003329 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003330
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003331 /* For PCH DP, enable TRANS_DP_CTL */
3332 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003333 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3334 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003335 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 reg = TRANS_DP_CTL(pipe);
3337 temp = I915_READ(reg);
3338 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003339 TRANS_DP_SYNC_MASK |
3340 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003341 temp |= (TRANS_DP_OUTPUT_ENABLE |
3342 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003343 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003344
3345 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003347 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349
3350 switch (intel_trans_dp_port_sel(crtc)) {
3351 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003353 break;
3354 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003355 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003356 break;
3357 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003359 break;
3360 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003361 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003362 }
3363
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003365 }
3366
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003367 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003368}
3369
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003370static void lpt_pch_enable(struct drm_crtc *crtc)
3371{
3372 struct drm_device *dev = crtc->dev;
3373 struct drm_i915_private *dev_priv = dev->dev_private;
3374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003375 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003376
Daniel Vetterab9412b2013-05-03 11:49:46 +02003377 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003378
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003379 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380
Paulo Zanoni0540e482012-10-31 18:12:40 -02003381 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003382 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003383
Paulo Zanoni937bb612012-10-31 18:12:47 -02003384 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003385}
3386
Daniel Vettere2b78262013-06-07 23:10:03 +02003387static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003388{
Daniel Vettere2b78262013-06-07 23:10:03 +02003389 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003390
3391 if (pll == NULL)
3392 return;
3393
3394 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003395 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003396 return;
3397 }
3398
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003399 if (--pll->refcount == 0) {
3400 WARN_ON(pll->on);
3401 WARN_ON(pll->active);
3402 }
3403
Daniel Vettera43f6e02013-06-07 23:10:32 +02003404 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003405}
3406
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003407static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003408{
Daniel Vettere2b78262013-06-07 23:10:03 +02003409 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3411 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003412
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003413 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003414 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3415 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003416 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003417 }
3418
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003419 if (HAS_PCH_IBX(dev_priv->dev)) {
3420 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003421 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003422 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003423
Daniel Vetter46edb022013-06-05 13:34:12 +02003424 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3425 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003426
3427 goto found;
3428 }
3429
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003430 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3431 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003432
3433 /* Only want to check enabled timings first */
3434 if (pll->refcount == 0)
3435 continue;
3436
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003437 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3438 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003439 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003440 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003441 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003442
3443 goto found;
3444 }
3445 }
3446
3447 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003448 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3449 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003450 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003451 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3452 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003453 goto found;
3454 }
3455 }
3456
3457 return NULL;
3458
3459found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003460 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003461 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3462 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003463
Daniel Vettercdbd2312013-06-05 13:34:03 +02003464 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003465 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3466 sizeof(pll->hw_state));
3467
Daniel Vetter46edb022013-06-05 13:34:12 +02003468 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003469 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003470 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003471
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003472 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003473 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003474 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003475
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003476 return pll;
3477}
3478
Daniel Vettera1520312013-05-03 11:49:50 +02003479static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003480{
3481 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003482 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003483 u32 temp;
3484
3485 temp = I915_READ(dslreg);
3486 udelay(500);
3487 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003488 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003489 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003490 }
3491}
3492
Jesse Barnesb074cec2013-04-25 12:55:02 -07003493static void ironlake_pfit_enable(struct intel_crtc *crtc)
3494{
3495 struct drm_device *dev = crtc->base.dev;
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 int pipe = crtc->pipe;
3498
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003499 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003500 /* Force use of hard-coded filter coefficients
3501 * as some pre-programmed values are broken,
3502 * e.g. x201.
3503 */
3504 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3505 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3506 PF_PIPE_SEL_IVB(pipe));
3507 else
3508 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3509 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3510 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003511 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003512}
3513
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003514static void intel_enable_planes(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003518 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003519 struct intel_plane *intel_plane;
3520
Matt Roperaf2b6532014-04-01 15:22:32 -07003521 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3522 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003523 if (intel_plane->pipe == pipe)
3524 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003525 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003526}
3527
3528static void intel_disable_planes(struct drm_crtc *crtc)
3529{
3530 struct drm_device *dev = crtc->dev;
3531 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003532 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003533 struct intel_plane *intel_plane;
3534
Matt Roperaf2b6532014-04-01 15:22:32 -07003535 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3536 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003537 if (intel_plane->pipe == pipe)
3538 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003539 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003540}
3541
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003542void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003543{
3544 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3545
3546 if (!crtc->config.ips_enabled)
3547 return;
3548
3549 /* We can only enable IPS after we enable a plane and wait for a vblank.
3550 * We guarantee that the plane is enabled by calling intel_enable_ips
3551 * only after intel_enable_plane. And intel_enable_plane already waits
3552 * for a vblank, so all we need to do here is to enable the IPS bit. */
3553 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003554 if (IS_BROADWELL(crtc->base.dev)) {
3555 mutex_lock(&dev_priv->rps.hw_lock);
3556 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3557 mutex_unlock(&dev_priv->rps.hw_lock);
3558 /* Quoting Art Runyan: "its not safe to expect any particular
3559 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003560 * mailbox." Moreover, the mailbox may return a bogus state,
3561 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003562 */
3563 } else {
3564 I915_WRITE(IPS_CTL, IPS_ENABLE);
3565 /* The bit only becomes 1 in the next vblank, so this wait here
3566 * is essentially intel_wait_for_vblank. If we don't have this
3567 * and don't wait for vblanks until the end of crtc_enable, then
3568 * the HW state readout code will complain that the expected
3569 * IPS_CTL value is not the one we read. */
3570 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3571 DRM_ERROR("Timed out waiting for IPS enable\n");
3572 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003573}
3574
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003575void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003576{
3577 struct drm_device *dev = crtc->base.dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579
3580 if (!crtc->config.ips_enabled)
3581 return;
3582
3583 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003584 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003585 mutex_lock(&dev_priv->rps.hw_lock);
3586 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3587 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003588 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3589 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3590 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003591 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003592 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003593 POSTING_READ(IPS_CTL);
3594 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003595
3596 /* We need to wait for a vblank before we can disable the plane. */
3597 intel_wait_for_vblank(dev, crtc->pipe);
3598}
3599
3600/** Loads the palette/gamma unit for the CRTC with the prepared values */
3601static void intel_crtc_load_lut(struct drm_crtc *crtc)
3602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 enum pipe pipe = intel_crtc->pipe;
3607 int palreg = PALETTE(pipe);
3608 int i;
3609 bool reenable_ips = false;
3610
3611 /* The clocks have to be on to load the palette. */
3612 if (!crtc->enabled || !intel_crtc->active)
3613 return;
3614
3615 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3617 assert_dsi_pll_enabled(dev_priv);
3618 else
3619 assert_pll_enabled(dev_priv, pipe);
3620 }
3621
3622 /* use legacy palette for Ironlake */
3623 if (HAS_PCH_SPLIT(dev))
3624 palreg = LGC_PALETTE(pipe);
3625
3626 /* Workaround : Do not read or write the pipe palette/gamma data while
3627 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3628 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003629 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003630 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3631 GAMMA_MODE_MODE_SPLIT)) {
3632 hsw_disable_ips(intel_crtc);
3633 reenable_ips = true;
3634 }
3635
3636 for (i = 0; i < 256; i++) {
3637 I915_WRITE(palreg + 4 * i,
3638 (intel_crtc->lut_r[i] << 16) |
3639 (intel_crtc->lut_g[i] << 8) |
3640 intel_crtc->lut_b[i]);
3641 }
3642
3643 if (reenable_ips)
3644 hsw_enable_ips(intel_crtc);
3645}
3646
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003647static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3648{
3649 if (!enable && intel_crtc->overlay) {
3650 struct drm_device *dev = intel_crtc->base.dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652
3653 mutex_lock(&dev->struct_mutex);
3654 dev_priv->mm.interruptible = false;
3655 (void) intel_overlay_switch_off(intel_crtc->overlay);
3656 dev_priv->mm.interruptible = true;
3657 mutex_unlock(&dev->struct_mutex);
3658 }
3659
3660 /* Let userspace switch the overlay on again. In most cases userspace
3661 * has to recompute where to put it anyway.
3662 */
3663}
3664
3665/**
3666 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3667 * cursor plane briefly if not already running after enabling the display
3668 * plane.
3669 * This workaround avoids occasional blank screens when self refresh is
3670 * enabled.
3671 */
3672static void
3673g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3674{
3675 u32 cntl = I915_READ(CURCNTR(pipe));
3676
3677 if ((cntl & CURSOR_MODE) == 0) {
3678 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3679
3680 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3681 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3682 intel_wait_for_vblank(dev_priv->dev, pipe);
3683 I915_WRITE(CURCNTR(pipe), cntl);
3684 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3685 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3686 }
3687}
3688
3689static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003690{
3691 struct drm_device *dev = crtc->dev;
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3694 int pipe = intel_crtc->pipe;
3695 int plane = intel_crtc->plane;
3696
3697 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3698 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003699 /* The fixup needs to happen before cursor is enabled */
3700 if (IS_G4X(dev))
3701 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003702 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003703 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003704
3705 hsw_enable_ips(intel_crtc);
3706
3707 mutex_lock(&dev->struct_mutex);
3708 intel_update_fbc(dev);
3709 mutex_unlock(&dev->struct_mutex);
3710}
3711
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003712static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003713{
3714 struct drm_device *dev = crtc->dev;
3715 struct drm_i915_private *dev_priv = dev->dev_private;
3716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3717 int pipe = intel_crtc->pipe;
3718 int plane = intel_crtc->plane;
3719
3720 intel_crtc_wait_for_pending_flips(crtc);
3721 drm_vblank_off(dev, pipe);
3722
3723 if (dev_priv->fbc.plane == plane)
3724 intel_disable_fbc(dev);
3725
3726 hsw_disable_ips(intel_crtc);
3727
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003728 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003729 intel_crtc_update_cursor(crtc, false);
3730 intel_disable_planes(crtc);
3731 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3732}
3733
Jesse Barnesf67a5592011-01-05 10:31:48 -08003734static void ironlake_crtc_enable(struct drm_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003739 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003740 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003741
Daniel Vetter08a48462012-07-02 11:43:47 +02003742 WARN_ON(!crtc->enabled);
3743
Jesse Barnesf67a5592011-01-05 10:31:48 -08003744 if (intel_crtc->active)
3745 return;
3746
3747 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003748
3749 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3750 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3751
Daniel Vetterf6736a12013-06-05 13:34:30 +02003752 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003753 if (encoder->pre_enable)
3754 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003755
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003756 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003757 /* Note: FDI PLL enabling _must_ be done before we enable the
3758 * cpu pipes, hence this is separate from all the other fdi/pch
3759 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003760 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003761 } else {
3762 assert_fdi_tx_disabled(dev_priv, pipe);
3763 assert_fdi_rx_disabled(dev_priv, pipe);
3764 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003765
Jesse Barnesb074cec2013-04-25 12:55:02 -07003766 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003767
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003768 /*
3769 * On ILK+ LUT must be loaded before the pipe is running but with
3770 * clocks enabled
3771 */
3772 intel_crtc_load_lut(crtc);
3773
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003774 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003775 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003776
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003777 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003778 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003779
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003780 for_each_encoder_on_crtc(dev, crtc, encoder)
3781 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003782
3783 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003784 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003785
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003786 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003787
Daniel Vetter6ce94102012-10-04 19:20:03 +02003788 /*
3789 * There seems to be a race in PCH platform hw (at least on some
3790 * outputs) where an enabled pipe still completes any pageflip right
3791 * away (as if the pipe is off) instead of waiting for vblank. As soon
3792 * as the first vblank happend, everything works as expected. Hence just
3793 * wait for one vblank before returning to avoid strange things
3794 * happening.
3795 */
3796 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797}
3798
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003799/* IPS only exists on ULT machines and is tied to pipe A. */
3800static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3801{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003802 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003803}
3804
Paulo Zanonie4916942013-09-20 16:21:19 -03003805/*
3806 * This implements the workaround described in the "notes" section of the mode
3807 * set sequence documentation. When going from no pipes or single pipe to
3808 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3809 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3810 */
3811static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3812{
3813 struct drm_device *dev = crtc->base.dev;
3814 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3815
3816 /* We want to get the other_active_crtc only if there's only 1 other
3817 * active crtc. */
3818 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3819 if (!crtc_it->active || crtc_it == crtc)
3820 continue;
3821
3822 if (other_active_crtc)
3823 return;
3824
3825 other_active_crtc = crtc_it;
3826 }
3827 if (!other_active_crtc)
3828 return;
3829
3830 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3831 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3832}
3833
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003834static void haswell_crtc_enable(struct drm_crtc *crtc)
3835{
3836 struct drm_device *dev = crtc->dev;
3837 struct drm_i915_private *dev_priv = dev->dev_private;
3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3839 struct intel_encoder *encoder;
3840 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003841
3842 WARN_ON(!crtc->enabled);
3843
3844 if (intel_crtc->active)
3845 return;
3846
3847 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003848
3849 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3850 if (intel_crtc->config.has_pch_encoder)
3851 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3852
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003853 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003854 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003855
3856 for_each_encoder_on_crtc(dev, crtc, encoder)
3857 if (encoder->pre_enable)
3858 encoder->pre_enable(encoder);
3859
Paulo Zanoni1f544382012-10-24 11:32:00 -02003860 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003861
Jesse Barnesb074cec2013-04-25 12:55:02 -07003862 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003863
3864 /*
3865 * On ILK+ LUT must be loaded before the pipe is running but with
3866 * clocks enabled
3867 */
3868 intel_crtc_load_lut(crtc);
3869
Paulo Zanoni1f544382012-10-24 11:32:00 -02003870 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003871 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003872
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003873 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003874 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003875
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003876 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003877 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003878
Jani Nikula8807e552013-08-30 19:40:32 +03003879 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003880 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003881 intel_opregion_notify_encoder(encoder, true);
3882 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003883
Paulo Zanonie4916942013-09-20 16:21:19 -03003884 /* If we change the relative order between pipe/planes enabling, we need
3885 * to change the workaround. */
3886 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003887 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003888}
3889
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003890static void ironlake_pfit_disable(struct intel_crtc *crtc)
3891{
3892 struct drm_device *dev = crtc->base.dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 int pipe = crtc->pipe;
3895
3896 /* To avoid upsetting the power well on haswell only disable the pfit if
3897 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003898 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003899 I915_WRITE(PF_CTL(pipe), 0);
3900 I915_WRITE(PF_WIN_POS(pipe), 0);
3901 I915_WRITE(PF_WIN_SZ(pipe), 0);
3902 }
3903}
3904
Jesse Barnes6be4a602010-09-10 10:26:01 -07003905static void ironlake_crtc_disable(struct drm_crtc *crtc)
3906{
3907 struct drm_device *dev = crtc->dev;
3908 struct drm_i915_private *dev_priv = dev->dev_private;
3909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003910 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003911 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003913
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003914 if (!intel_crtc->active)
3915 return;
3916
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003917 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003918
Daniel Vetterea9d7582012-07-10 10:42:52 +02003919 for_each_encoder_on_crtc(dev, crtc, encoder)
3920 encoder->disable(encoder);
3921
Daniel Vetterd925c592013-06-05 13:34:04 +02003922 if (intel_crtc->config.has_pch_encoder)
3923 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3924
Jesse Barnesb24e7172011-01-04 15:09:30 -08003925 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003926
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003927 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003928
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003929 for_each_encoder_on_crtc(dev, crtc, encoder)
3930 if (encoder->post_disable)
3931 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003932
Daniel Vetterd925c592013-06-05 13:34:04 +02003933 if (intel_crtc->config.has_pch_encoder) {
3934 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003935
Daniel Vetterd925c592013-06-05 13:34:04 +02003936 ironlake_disable_pch_transcoder(dev_priv, pipe);
3937 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003938
Daniel Vetterd925c592013-06-05 13:34:04 +02003939 if (HAS_PCH_CPT(dev)) {
3940 /* disable TRANS_DP_CTL */
3941 reg = TRANS_DP_CTL(pipe);
3942 temp = I915_READ(reg);
3943 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3944 TRANS_DP_PORT_SEL_MASK);
3945 temp |= TRANS_DP_PORT_SEL_NONE;
3946 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003947
Daniel Vetterd925c592013-06-05 13:34:04 +02003948 /* disable DPLL_SEL */
3949 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003950 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003951 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003952 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003953
3954 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003955 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003956
3957 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003958 }
3959
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003960 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003961 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003962
3963 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003964 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003965 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003966}
3967
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003968static void haswell_crtc_disable(struct drm_crtc *crtc)
3969{
3970 struct drm_device *dev = crtc->dev;
3971 struct drm_i915_private *dev_priv = dev->dev_private;
3972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3973 struct intel_encoder *encoder;
3974 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003975 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003976
3977 if (!intel_crtc->active)
3978 return;
3979
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003980 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003981
Jani Nikula8807e552013-08-30 19:40:32 +03003982 for_each_encoder_on_crtc(dev, crtc, encoder) {
3983 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003984 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003985 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003986
Paulo Zanoni86642812013-04-12 17:57:57 -03003987 if (intel_crtc->config.has_pch_encoder)
3988 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003989 intel_disable_pipe(dev_priv, pipe);
3990
Paulo Zanoniad80a812012-10-24 16:06:19 -02003991 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003992
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003993 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003994
Paulo Zanoni1f544382012-10-24 11:32:00 -02003995 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003996
3997 for_each_encoder_on_crtc(dev, crtc, encoder)
3998 if (encoder->post_disable)
3999 encoder->post_disable(encoder);
4000
Daniel Vetter88adfff2013-03-28 10:42:01 +01004001 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004002 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004003 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004004 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004005 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004006
4007 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004008 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004009
4010 mutex_lock(&dev->struct_mutex);
4011 intel_update_fbc(dev);
4012 mutex_unlock(&dev->struct_mutex);
4013}
4014
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004015static void ironlake_crtc_off(struct drm_crtc *crtc)
4016{
4017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004018 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004019}
4020
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004021static void haswell_crtc_off(struct drm_crtc *crtc)
4022{
4023 intel_ddi_put_crtc_pll(crtc);
4024}
4025
Jesse Barnes2dd24552013-04-25 12:55:01 -07004026static void i9xx_pfit_enable(struct intel_crtc *crtc)
4027{
4028 struct drm_device *dev = crtc->base.dev;
4029 struct drm_i915_private *dev_priv = dev->dev_private;
4030 struct intel_crtc_config *pipe_config = &crtc->config;
4031
Daniel Vetter328d8e82013-05-08 10:36:31 +02004032 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004033 return;
4034
Daniel Vetterc0b03412013-05-28 12:05:54 +02004035 /*
4036 * The panel fitter should only be adjusted whilst the pipe is disabled,
4037 * according to register description and PRM.
4038 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004039 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4040 assert_pipe_disabled(dev_priv, crtc->pipe);
4041
Jesse Barnesb074cec2013-04-25 12:55:02 -07004042 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4043 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004044
4045 /* Border color in case we don't scale up to the full screen. Black by
4046 * default, change to something else for debugging. */
4047 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004048}
4049
Imre Deak77d22dc2014-03-05 16:20:52 +02004050#define for_each_power_domain(domain, mask) \
4051 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4052 if ((1 << (domain)) & (mask))
4053
Imre Deak319be8a2014-03-04 19:22:57 +02004054enum intel_display_power_domain
4055intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004056{
Imre Deak319be8a2014-03-04 19:22:57 +02004057 struct drm_device *dev = intel_encoder->base.dev;
4058 struct intel_digital_port *intel_dig_port;
4059
4060 switch (intel_encoder->type) {
4061 case INTEL_OUTPUT_UNKNOWN:
4062 /* Only DDI platforms should ever use this output type */
4063 WARN_ON_ONCE(!HAS_DDI(dev));
4064 case INTEL_OUTPUT_DISPLAYPORT:
4065 case INTEL_OUTPUT_HDMI:
4066 case INTEL_OUTPUT_EDP:
4067 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4068 switch (intel_dig_port->port) {
4069 case PORT_A:
4070 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4071 case PORT_B:
4072 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4073 case PORT_C:
4074 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4075 case PORT_D:
4076 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4077 default:
4078 WARN_ON_ONCE(1);
4079 return POWER_DOMAIN_PORT_OTHER;
4080 }
4081 case INTEL_OUTPUT_ANALOG:
4082 return POWER_DOMAIN_PORT_CRT;
4083 case INTEL_OUTPUT_DSI:
4084 return POWER_DOMAIN_PORT_DSI;
4085 default:
4086 return POWER_DOMAIN_PORT_OTHER;
4087 }
4088}
4089
4090static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4091{
4092 struct drm_device *dev = crtc->dev;
4093 struct intel_encoder *intel_encoder;
4094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4095 enum pipe pipe = intel_crtc->pipe;
4096 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004097 unsigned long mask;
4098 enum transcoder transcoder;
4099
4100 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4101
4102 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4103 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4104 if (pfit_enabled)
4105 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4106
Imre Deak319be8a2014-03-04 19:22:57 +02004107 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4108 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4109
Imre Deak77d22dc2014-03-05 16:20:52 +02004110 return mask;
4111}
4112
4113void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4114 bool enable)
4115{
4116 if (dev_priv->power_domains.init_power_on == enable)
4117 return;
4118
4119 if (enable)
4120 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4121 else
4122 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4123
4124 dev_priv->power_domains.init_power_on = enable;
4125}
4126
4127static void modeset_update_crtc_power_domains(struct drm_device *dev)
4128{
4129 struct drm_i915_private *dev_priv = dev->dev_private;
4130 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4131 struct intel_crtc *crtc;
4132
4133 /*
4134 * First get all needed power domains, then put all unneeded, to avoid
4135 * any unnecessary toggling of the power wells.
4136 */
4137 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4138 enum intel_display_power_domain domain;
4139
4140 if (!crtc->base.enabled)
4141 continue;
4142
Imre Deak319be8a2014-03-04 19:22:57 +02004143 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004144
4145 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4146 intel_display_power_get(dev_priv, domain);
4147 }
4148
4149 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4150 enum intel_display_power_domain domain;
4151
4152 for_each_power_domain(domain, crtc->enabled_power_domains)
4153 intel_display_power_put(dev_priv, domain);
4154
4155 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4156 }
4157
4158 intel_display_set_init_power(dev_priv, false);
4159}
4160
Jesse Barnes586f49d2013-11-04 16:06:59 -08004161int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004162{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004163 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004164
Jesse Barnes586f49d2013-11-04 16:06:59 -08004165 /* Obtain SKU information */
4166 mutex_lock(&dev_priv->dpio_lock);
4167 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4168 CCK_FUSE_HPLL_FREQ_MASK;
4169 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004170
Jesse Barnes586f49d2013-11-04 16:06:59 -08004171 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004172}
4173
4174/* Adjust CDclk dividers to allow high res or save power if possible */
4175static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4176{
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 u32 val, cmd;
4179
Imre Deakd60c4472014-03-27 17:45:10 +02004180 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4181 dev_priv->vlv_cdclk_freq = cdclk;
4182
Jesse Barnes30a970c2013-11-04 13:48:12 -08004183 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4184 cmd = 2;
4185 else if (cdclk == 266)
4186 cmd = 1;
4187 else
4188 cmd = 0;
4189
4190 mutex_lock(&dev_priv->rps.hw_lock);
4191 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4192 val &= ~DSPFREQGUAR_MASK;
4193 val |= (cmd << DSPFREQGUAR_SHIFT);
4194 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4195 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4196 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4197 50)) {
4198 DRM_ERROR("timed out waiting for CDclk change\n");
4199 }
4200 mutex_unlock(&dev_priv->rps.hw_lock);
4201
4202 if (cdclk == 400) {
4203 u32 divider, vco;
4204
4205 vco = valleyview_get_vco(dev_priv);
4206 divider = ((vco << 1) / cdclk) - 1;
4207
4208 mutex_lock(&dev_priv->dpio_lock);
4209 /* adjust cdclk divider */
4210 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4211 val &= ~0xf;
4212 val |= divider;
4213 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4214 mutex_unlock(&dev_priv->dpio_lock);
4215 }
4216
4217 mutex_lock(&dev_priv->dpio_lock);
4218 /* adjust self-refresh exit latency value */
4219 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4220 val &= ~0x7f;
4221
4222 /*
4223 * For high bandwidth configs, we set a higher latency in the bunit
4224 * so that the core display fetch happens in time to avoid underruns.
4225 */
4226 if (cdclk == 400)
4227 val |= 4500 / 250; /* 4.5 usec */
4228 else
4229 val |= 3000 / 250; /* 3.0 usec */
4230 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4231 mutex_unlock(&dev_priv->dpio_lock);
4232
4233 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4234 intel_i2c_reset(dev);
4235}
4236
Imre Deakd60c4472014-03-27 17:45:10 +02004237int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004238{
4239 int cur_cdclk, vco;
4240 int divider;
4241
4242 vco = valleyview_get_vco(dev_priv);
4243
4244 mutex_lock(&dev_priv->dpio_lock);
4245 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4246 mutex_unlock(&dev_priv->dpio_lock);
4247
4248 divider &= 0xf;
4249
4250 cur_cdclk = (vco << 1) / (divider + 1);
4251
4252 return cur_cdclk;
4253}
4254
4255static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4256 int max_pixclk)
4257{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004258 /*
4259 * Really only a few cases to deal with, as only 4 CDclks are supported:
4260 * 200MHz
4261 * 267MHz
4262 * 320MHz
4263 * 400MHz
4264 * So we check to see whether we're above 90% of the lower bin and
4265 * adjust if needed.
4266 */
4267 if (max_pixclk > 288000) {
4268 return 400;
4269 } else if (max_pixclk > 240000) {
4270 return 320;
4271 } else
4272 return 266;
4273 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4274}
4275
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004276/* compute the max pixel clock for new configuration */
4277static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004278{
4279 struct drm_device *dev = dev_priv->dev;
4280 struct intel_crtc *intel_crtc;
4281 int max_pixclk = 0;
4282
4283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4284 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004285 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004286 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004287 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004288 }
4289
4290 return max_pixclk;
4291}
4292
4293static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004294 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004295{
4296 struct drm_i915_private *dev_priv = dev->dev_private;
4297 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004298 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004299
Imre Deakd60c4472014-03-27 17:45:10 +02004300 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4301 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004302 return;
4303
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004304 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004305 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4306 base.head)
4307 if (intel_crtc->base.enabled)
4308 *prepare_pipes |= (1 << intel_crtc->pipe);
4309}
4310
4311static void valleyview_modeset_global_resources(struct drm_device *dev)
4312{
4313 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004314 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004315 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4316
Imre Deakd60c4472014-03-27 17:45:10 +02004317 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004318 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004319 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004320}
4321
Jesse Barnes89b667f2013-04-18 14:51:36 -07004322static void valleyview_crtc_enable(struct drm_crtc *crtc)
4323{
4324 struct drm_device *dev = crtc->dev;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
4326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4327 struct intel_encoder *encoder;
4328 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004329 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004330
4331 WARN_ON(!crtc->enabled);
4332
4333 if (intel_crtc->active)
4334 return;
4335
4336 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337
Jesse Barnes89b667f2013-04-18 14:51:36 -07004338 for_each_encoder_on_crtc(dev, crtc, encoder)
4339 if (encoder->pre_pll_enable)
4340 encoder->pre_pll_enable(encoder);
4341
Jani Nikula23538ef2013-08-27 15:12:22 +03004342 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4343
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004344 if (!is_dsi)
4345 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004346
4347 for_each_encoder_on_crtc(dev, crtc, encoder)
4348 if (encoder->pre_enable)
4349 encoder->pre_enable(encoder);
4350
Jesse Barnes2dd24552013-04-25 12:55:01 -07004351 i9xx_pfit_enable(intel_crtc);
4352
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004353 intel_crtc_load_lut(crtc);
4354
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004355 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004356 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004357 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004358 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004359
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004360 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004361
4362 for_each_encoder_on_crtc(dev, crtc, encoder)
4363 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364}
4365
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004366static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004367{
4368 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004369 struct drm_i915_private *dev_priv = dev->dev_private;
4370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004371 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004372 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004373
Daniel Vetter08a48462012-07-02 11:43:47 +02004374 WARN_ON(!crtc->enabled);
4375
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004376 if (intel_crtc->active)
4377 return;
4378
4379 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004380
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004381 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004382 if (encoder->pre_enable)
4383 encoder->pre_enable(encoder);
4384
Daniel Vetterf6736a12013-06-05 13:34:30 +02004385 i9xx_enable_pll(intel_crtc);
4386
Jesse Barnes2dd24552013-04-25 12:55:01 -07004387 i9xx_pfit_enable(intel_crtc);
4388
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004389 intel_crtc_load_lut(crtc);
4390
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004391 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004392 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004393 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004394 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004395
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004396 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004397
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004398 for_each_encoder_on_crtc(dev, crtc, encoder)
4399 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004400}
4401
Daniel Vetter87476d62013-04-11 16:29:06 +02004402static void i9xx_pfit_disable(struct intel_crtc *crtc)
4403{
4404 struct drm_device *dev = crtc->base.dev;
4405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004406
4407 if (!crtc->config.gmch_pfit.control)
4408 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004409
4410 assert_pipe_disabled(dev_priv, crtc->pipe);
4411
Daniel Vetter328d8e82013-05-08 10:36:31 +02004412 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4413 I915_READ(PFIT_CONTROL));
4414 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004415}
4416
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004417static void i9xx_crtc_disable(struct drm_crtc *crtc)
4418{
4419 struct drm_device *dev = crtc->dev;
4420 struct drm_i915_private *dev_priv = dev->dev_private;
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004422 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004423 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004424
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004425 if (!intel_crtc->active)
4426 return;
4427
Daniel Vetterea9d7582012-07-10 10:42:52 +02004428 for_each_encoder_on_crtc(dev, crtc, encoder)
4429 encoder->disable(encoder);
4430
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004431 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004432
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004433 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004434 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004435
Daniel Vetter87476d62013-04-11 16:29:06 +02004436 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004437
Jesse Barnes89b667f2013-04-18 14:51:36 -07004438 for_each_encoder_on_crtc(dev, crtc, encoder)
4439 if (encoder->post_disable)
4440 encoder->post_disable(encoder);
4441
Jesse Barnesf6071162013-10-01 10:41:38 -07004442 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4443 vlv_disable_pll(dev_priv, pipe);
4444 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004445 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004446
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004447 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004448 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004449
Chris Wilson6b383a72010-09-13 13:54:26 +01004450 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004451}
4452
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004453static void i9xx_crtc_off(struct drm_crtc *crtc)
4454{
4455}
4456
Daniel Vetter976f8a22012-07-08 22:34:21 +02004457static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4458 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004459{
4460 struct drm_device *dev = crtc->dev;
4461 struct drm_i915_master_private *master_priv;
4462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4463 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004464
4465 if (!dev->primary->master)
4466 return;
4467
4468 master_priv = dev->primary->master->driver_priv;
4469 if (!master_priv->sarea_priv)
4470 return;
4471
Jesse Barnes79e53942008-11-07 14:24:08 -08004472 switch (pipe) {
4473 case 0:
4474 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4475 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4476 break;
4477 case 1:
4478 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4479 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4480 break;
4481 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004482 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004483 break;
4484 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004485}
4486
Daniel Vetter976f8a22012-07-08 22:34:21 +02004487/**
4488 * Sets the power management mode of the pipe and plane.
4489 */
4490void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004491{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004492 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004493 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004494 struct intel_encoder *intel_encoder;
4495 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004496
Daniel Vetter976f8a22012-07-08 22:34:21 +02004497 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4498 enable |= intel_encoder->connectors_active;
4499
4500 if (enable)
4501 dev_priv->display.crtc_enable(crtc);
4502 else
4503 dev_priv->display.crtc_disable(crtc);
4504
4505 intel_crtc_update_sarea(crtc, enable);
4506}
4507
Daniel Vetter976f8a22012-07-08 22:34:21 +02004508static void intel_crtc_disable(struct drm_crtc *crtc)
4509{
4510 struct drm_device *dev = crtc->dev;
4511 struct drm_connector *connector;
4512 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004514
4515 /* crtc should still be enabled when we disable it. */
4516 WARN_ON(!crtc->enabled);
4517
4518 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004519 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004520 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004521 dev_priv->display.off(crtc);
4522
Chris Wilson931872f2012-01-16 23:01:13 +00004523 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004524 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004525 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004526
Matt Roperf4510a22014-04-01 15:22:40 -07004527 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004528 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004529 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004530 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004531 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004532 }
4533
4534 /* Update computed state. */
4535 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4536 if (!connector->encoder || !connector->encoder->crtc)
4537 continue;
4538
4539 if (connector->encoder->crtc != crtc)
4540 continue;
4541
4542 connector->dpms = DRM_MODE_DPMS_OFF;
4543 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004544 }
4545}
4546
Chris Wilsonea5b2132010-08-04 13:50:23 +01004547void intel_encoder_destroy(struct drm_encoder *encoder)
4548{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004550
Chris Wilsonea5b2132010-08-04 13:50:23 +01004551 drm_encoder_cleanup(encoder);
4552 kfree(intel_encoder);
4553}
4554
Damien Lespiau92373292013-08-08 22:28:57 +01004555/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004556 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4557 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004558static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004559{
4560 if (mode == DRM_MODE_DPMS_ON) {
4561 encoder->connectors_active = true;
4562
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004563 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004564 } else {
4565 encoder->connectors_active = false;
4566
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004567 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004568 }
4569}
4570
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004571/* Cross check the actual hw state with our own modeset state tracking (and it's
4572 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004573static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004574{
4575 if (connector->get_hw_state(connector)) {
4576 struct intel_encoder *encoder = connector->encoder;
4577 struct drm_crtc *crtc;
4578 bool encoder_enabled;
4579 enum pipe pipe;
4580
4581 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4582 connector->base.base.id,
4583 drm_get_connector_name(&connector->base));
4584
4585 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4586 "wrong connector dpms state\n");
4587 WARN(connector->base.encoder != &encoder->base,
4588 "active connector not linked to encoder\n");
4589 WARN(!encoder->connectors_active,
4590 "encoder->connectors_active not set\n");
4591
4592 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4593 WARN(!encoder_enabled, "encoder not enabled\n");
4594 if (WARN_ON(!encoder->base.crtc))
4595 return;
4596
4597 crtc = encoder->base.crtc;
4598
4599 WARN(!crtc->enabled, "crtc not enabled\n");
4600 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4601 WARN(pipe != to_intel_crtc(crtc)->pipe,
4602 "encoder active on the wrong pipe\n");
4603 }
4604}
4605
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004606/* Even simpler default implementation, if there's really no special case to
4607 * consider. */
4608void intel_connector_dpms(struct drm_connector *connector, int mode)
4609{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004610 /* All the simple cases only support two dpms states. */
4611 if (mode != DRM_MODE_DPMS_ON)
4612 mode = DRM_MODE_DPMS_OFF;
4613
4614 if (mode == connector->dpms)
4615 return;
4616
4617 connector->dpms = mode;
4618
4619 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004620 if (connector->encoder)
4621 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004622
Daniel Vetterb9805142012-08-31 17:37:33 +02004623 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004624}
4625
Daniel Vetterf0947c32012-07-02 13:10:34 +02004626/* Simple connector->get_hw_state implementation for encoders that support only
4627 * one connector and no cloning and hence the encoder state determines the state
4628 * of the connector. */
4629bool intel_connector_get_hw_state(struct intel_connector *connector)
4630{
Daniel Vetter24929352012-07-02 20:28:59 +02004631 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004632 struct intel_encoder *encoder = connector->encoder;
4633
4634 return encoder->get_hw_state(encoder, &pipe);
4635}
4636
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004637static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4638 struct intel_crtc_config *pipe_config)
4639{
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 struct intel_crtc *pipe_B_crtc =
4642 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4643
4644 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4645 pipe_name(pipe), pipe_config->fdi_lanes);
4646 if (pipe_config->fdi_lanes > 4) {
4647 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4648 pipe_name(pipe), pipe_config->fdi_lanes);
4649 return false;
4650 }
4651
Paulo Zanonibafb6552013-11-02 21:07:44 -07004652 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004653 if (pipe_config->fdi_lanes > 2) {
4654 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4655 pipe_config->fdi_lanes);
4656 return false;
4657 } else {
4658 return true;
4659 }
4660 }
4661
4662 if (INTEL_INFO(dev)->num_pipes == 2)
4663 return true;
4664
4665 /* Ivybridge 3 pipe is really complicated */
4666 switch (pipe) {
4667 case PIPE_A:
4668 return true;
4669 case PIPE_B:
4670 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4671 pipe_config->fdi_lanes > 2) {
4672 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4673 pipe_name(pipe), pipe_config->fdi_lanes);
4674 return false;
4675 }
4676 return true;
4677 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004678 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004679 pipe_B_crtc->config.fdi_lanes <= 2) {
4680 if (pipe_config->fdi_lanes > 2) {
4681 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4682 pipe_name(pipe), pipe_config->fdi_lanes);
4683 return false;
4684 }
4685 } else {
4686 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4687 return false;
4688 }
4689 return true;
4690 default:
4691 BUG();
4692 }
4693}
4694
Daniel Vettere29c22c2013-02-21 00:00:16 +01004695#define RETRY 1
4696static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4697 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004698{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004699 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004700 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004701 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004702 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004703
Daniel Vettere29c22c2013-02-21 00:00:16 +01004704retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004705 /* FDI is a binary signal running at ~2.7GHz, encoding
4706 * each output octet as 10 bits. The actual frequency
4707 * is stored as a divider into a 100MHz clock, and the
4708 * mode pixel clock is stored in units of 1KHz.
4709 * Hence the bw of each lane in terms of the mode signal
4710 * is:
4711 */
4712 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4713
Damien Lespiau241bfc32013-09-25 16:45:37 +01004714 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004715
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004716 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004717 pipe_config->pipe_bpp);
4718
4719 pipe_config->fdi_lanes = lane;
4720
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004721 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004722 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004723
Daniel Vettere29c22c2013-02-21 00:00:16 +01004724 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4725 intel_crtc->pipe, pipe_config);
4726 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4727 pipe_config->pipe_bpp -= 2*3;
4728 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4729 pipe_config->pipe_bpp);
4730 needs_recompute = true;
4731 pipe_config->bw_constrained = true;
4732
4733 goto retry;
4734 }
4735
4736 if (needs_recompute)
4737 return RETRY;
4738
4739 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004740}
4741
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004742static void hsw_compute_ips_config(struct intel_crtc *crtc,
4743 struct intel_crtc_config *pipe_config)
4744{
Jani Nikulad330a952014-01-21 11:24:25 +02004745 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004746 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004747 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004748}
4749
Daniel Vettera43f6e02013-06-07 23:10:32 +02004750static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004751 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004752{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004753 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004754 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004755
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004756 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004757 if (INTEL_INFO(dev)->gen < 4) {
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759 int clock_limit =
4760 dev_priv->display.get_display_clock_speed(dev);
4761
4762 /*
4763 * Enable pixel doubling when the dot clock
4764 * is > 90% of the (display) core speed.
4765 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004766 * GDG double wide on either pipe,
4767 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004768 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004769 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004770 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004771 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004772 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004773 }
4774
Damien Lespiau241bfc32013-09-25 16:45:37 +01004775 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004776 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004777 }
Chris Wilson89749352010-09-12 18:25:19 +01004778
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004779 /*
4780 * Pipe horizontal size must be even in:
4781 * - DVO ganged mode
4782 * - LVDS dual channel mode
4783 * - Double wide pipe
4784 */
4785 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4786 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4787 pipe_config->pipe_src_w &= ~1;
4788
Damien Lespiau8693a822013-05-03 18:48:11 +01004789 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4790 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004791 */
4792 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4793 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004794 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004795
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004796 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004797 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004798 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004799 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4800 * for lvds. */
4801 pipe_config->pipe_bpp = 8*3;
4802 }
4803
Damien Lespiauf5adf942013-06-24 18:29:34 +01004804 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004805 hsw_compute_ips_config(crtc, pipe_config);
4806
4807 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4808 * clock survives for now. */
4809 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4810 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004811
Daniel Vetter877d48d2013-04-19 11:24:43 +02004812 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004813 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004814
Daniel Vettere29c22c2013-02-21 00:00:16 +01004815 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004816}
4817
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004818static int valleyview_get_display_clock_speed(struct drm_device *dev)
4819{
4820 return 400000; /* FIXME */
4821}
4822
Jesse Barnese70236a2009-09-21 10:42:27 -07004823static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004824{
Jesse Barnese70236a2009-09-21 10:42:27 -07004825 return 400000;
4826}
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
Jesse Barnese70236a2009-09-21 10:42:27 -07004828static int i915_get_display_clock_speed(struct drm_device *dev)
4829{
4830 return 333000;
4831}
Jesse Barnes79e53942008-11-07 14:24:08 -08004832
Jesse Barnese70236a2009-09-21 10:42:27 -07004833static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4834{
4835 return 200000;
4836}
Jesse Barnes79e53942008-11-07 14:24:08 -08004837
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004838static int pnv_get_display_clock_speed(struct drm_device *dev)
4839{
4840 u16 gcfgc = 0;
4841
4842 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4843
4844 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4845 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4846 return 267000;
4847 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4848 return 333000;
4849 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4850 return 444000;
4851 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4852 return 200000;
4853 default:
4854 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4855 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4856 return 133000;
4857 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4858 return 167000;
4859 }
4860}
4861
Jesse Barnese70236a2009-09-21 10:42:27 -07004862static int i915gm_get_display_clock_speed(struct drm_device *dev)
4863{
4864 u16 gcfgc = 0;
4865
4866 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4867
4868 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004869 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004870 else {
4871 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4872 case GC_DISPLAY_CLOCK_333_MHZ:
4873 return 333000;
4874 default:
4875 case GC_DISPLAY_CLOCK_190_200_MHZ:
4876 return 190000;
4877 }
4878 }
4879}
Jesse Barnes79e53942008-11-07 14:24:08 -08004880
Jesse Barnese70236a2009-09-21 10:42:27 -07004881static int i865_get_display_clock_speed(struct drm_device *dev)
4882{
4883 return 266000;
4884}
4885
4886static int i855_get_display_clock_speed(struct drm_device *dev)
4887{
4888 u16 hpllcc = 0;
4889 /* Assume that the hardware is in the high speed state. This
4890 * should be the default.
4891 */
4892 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4893 case GC_CLOCK_133_200:
4894 case GC_CLOCK_100_200:
4895 return 200000;
4896 case GC_CLOCK_166_250:
4897 return 250000;
4898 case GC_CLOCK_100_133:
4899 return 133000;
4900 }
4901
4902 /* Shouldn't happen */
4903 return 0;
4904}
4905
4906static int i830_get_display_clock_speed(struct drm_device *dev)
4907{
4908 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909}
4910
Zhenyu Wang2c072452009-06-05 15:38:42 +08004911static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004912intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004913{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004914 while (*num > DATA_LINK_M_N_MASK ||
4915 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004916 *num >>= 1;
4917 *den >>= 1;
4918 }
4919}
4920
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004921static void compute_m_n(unsigned int m, unsigned int n,
4922 uint32_t *ret_m, uint32_t *ret_n)
4923{
4924 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4925 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4926 intel_reduce_m_n_ratio(ret_m, ret_n);
4927}
4928
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004929void
4930intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4931 int pixel_clock, int link_clock,
4932 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004933{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004934 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004935
4936 compute_m_n(bits_per_pixel * pixel_clock,
4937 link_clock * nlanes * 8,
4938 &m_n->gmch_m, &m_n->gmch_n);
4939
4940 compute_m_n(pixel_clock, link_clock,
4941 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004942}
4943
Chris Wilsona7615032011-01-12 17:04:08 +00004944static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4945{
Jani Nikulad330a952014-01-21 11:24:25 +02004946 if (i915.panel_use_ssc >= 0)
4947 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004948 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004949 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004950}
4951
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004952static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 int refclk;
4957
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004958 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004959 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004960 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004961 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004962 refclk = dev_priv->vbt.lvds_ssc_freq;
4963 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004964 } else if (!IS_GEN2(dev)) {
4965 refclk = 96000;
4966 } else {
4967 refclk = 48000;
4968 }
4969
4970 return refclk;
4971}
4972
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004973static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004974{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004975 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004976}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004977
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004978static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4979{
4980 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004981}
4982
Daniel Vetterf47709a2013-03-28 10:42:02 +01004983static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004984 intel_clock_t *reduced_clock)
4985{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004986 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004987 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004988 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004989 u32 fp, fp2 = 0;
4990
4991 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004992 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004993 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004994 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004995 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004996 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004997 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004998 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004999 }
5000
5001 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005002 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005003
Daniel Vetterf47709a2013-03-28 10:42:02 +01005004 crtc->lowfreq_avail = false;
5005 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005006 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005007 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005008 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005009 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005010 } else {
5011 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005012 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005013 }
5014}
5015
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005016static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5017 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018{
5019 u32 reg_val;
5020
5021 /*
5022 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5023 * and set it to a reasonable value instead.
5024 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005025 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 reg_val &= 0xffffff00;
5027 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005029
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005030 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031 reg_val &= 0x8cffffff;
5032 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005033 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005034
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005035 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005036 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005038
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005040 reg_val &= 0x00ffffff;
5041 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005042 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005043}
5044
Daniel Vetterb5518422013-05-03 11:49:48 +02005045static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5046 struct intel_link_m_n *m_n)
5047{
5048 struct drm_device *dev = crtc->base.dev;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
5050 int pipe = crtc->pipe;
5051
Daniel Vettere3b95f12013-05-03 11:49:49 +02005052 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5053 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5054 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5055 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005056}
5057
5058static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5059 struct intel_link_m_n *m_n)
5060{
5061 struct drm_device *dev = crtc->base.dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 int pipe = crtc->pipe;
5064 enum transcoder transcoder = crtc->config.cpu_transcoder;
5065
5066 if (INTEL_INFO(dev)->gen >= 5) {
5067 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5068 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5069 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5070 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5071 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005072 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5073 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5074 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5075 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005076 }
5077}
5078
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005079static void intel_dp_set_m_n(struct intel_crtc *crtc)
5080{
5081 if (crtc->config.has_pch_encoder)
5082 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5083 else
5084 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5085}
5086
Daniel Vetterf47709a2013-03-28 10:42:02 +01005087static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005089 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005091 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005093 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005094 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005095
Daniel Vetter09153002012-12-12 14:06:44 +01005096 mutex_lock(&dev_priv->dpio_lock);
5097
Daniel Vetterf47709a2013-03-28 10:42:02 +01005098 bestn = crtc->config.dpll.n;
5099 bestm1 = crtc->config.dpll.m1;
5100 bestm2 = crtc->config.dpll.m2;
5101 bestp1 = crtc->config.dpll.p1;
5102 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005103
Jesse Barnes89b667f2013-04-18 14:51:36 -07005104 /* See eDP HDMI DPIO driver vbios notes doc */
5105
5106 /* PLL B needs special handling */
5107 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005108 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005109
5110 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005111 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005112
5113 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005115 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005117
5118 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005119 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005120
5121 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005122 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5123 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5124 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005125 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005126
5127 /*
5128 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5129 * but we don't support that).
5130 * Note: don't use the DAC post divider as it seems unstable.
5131 */
5132 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005135 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005136 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005137
Jesse Barnes89b667f2013-04-18 14:51:36 -07005138 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005139 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005140 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005143 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005144 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005146 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005147
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5149 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5150 /* Use SSC source */
5151 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 0x0df40000);
5154 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005156 0x0df70000);
5157 } else { /* HDMI or VGA */
5158 /* Use bend source */
5159 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161 0x0df70000);
5162 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005164 0x0df40000);
5165 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005166
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005167 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5169 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5170 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5171 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005173
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175
Imre Deake5cbfbf2014-01-09 17:08:16 +02005176 /*
5177 * Enable DPIO clock input. We should never disable the reference
5178 * clock for pipe B, since VGA hotplug / manual detection depends
5179 * on it.
5180 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005181 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5182 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005183 /* We should never disable this, set it here for state tracking */
5184 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005185 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005186 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005187 crtc->config.dpll_hw_state.dpll = dpll;
5188
Daniel Vetteref1b4602013-06-01 17:17:04 +02005189 dpll_md = (crtc->config.pixel_multiplier - 1)
5190 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005191 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5192
Daniel Vetter09153002012-12-12 14:06:44 +01005193 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005194}
5195
Daniel Vetterf47709a2013-03-28 10:42:02 +01005196static void i9xx_update_pll(struct intel_crtc *crtc,
5197 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005198 int num_connectors)
5199{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005200 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005201 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005202 u32 dpll;
5203 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005204 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005205
Daniel Vetterf47709a2013-03-28 10:42:02 +01005206 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305207
Daniel Vetterf47709a2013-03-28 10:42:02 +01005208 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5209 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005210
5211 dpll = DPLL_VGA_MODE_DIS;
5212
Daniel Vetterf47709a2013-03-28 10:42:02 +01005213 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005214 dpll |= DPLLB_MODE_LVDS;
5215 else
5216 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005217
Daniel Vetteref1b4602013-06-01 17:17:04 +02005218 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005219 dpll |= (crtc->config.pixel_multiplier - 1)
5220 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005221 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005222
5223 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005224 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005225
Daniel Vetterf47709a2013-03-28 10:42:02 +01005226 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005227 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005228
5229 /* compute bitmask from p1 value */
5230 if (IS_PINEVIEW(dev))
5231 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5232 else {
5233 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5234 if (IS_G4X(dev) && reduced_clock)
5235 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5236 }
5237 switch (clock->p2) {
5238 case 5:
5239 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5240 break;
5241 case 7:
5242 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5243 break;
5244 case 10:
5245 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5246 break;
5247 case 14:
5248 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5249 break;
5250 }
5251 if (INTEL_INFO(dev)->gen >= 4)
5252 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5253
Daniel Vetter09ede542013-04-30 14:01:45 +02005254 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005255 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005256 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005257 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5258 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5259 else
5260 dpll |= PLL_REF_INPUT_DREFCLK;
5261
5262 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005263 crtc->config.dpll_hw_state.dpll = dpll;
5264
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005265 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005266 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5267 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005268 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005269 }
5270}
5271
Daniel Vetterf47709a2013-03-28 10:42:02 +01005272static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005273 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005274 int num_connectors)
5275{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005276 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005277 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005278 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005279 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005280
Daniel Vetterf47709a2013-03-28 10:42:02 +01005281 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305282
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005283 dpll = DPLL_VGA_MODE_DIS;
5284
Daniel Vetterf47709a2013-03-28 10:42:02 +01005285 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005286 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5287 } else {
5288 if (clock->p1 == 2)
5289 dpll |= PLL_P1_DIVIDE_BY_TWO;
5290 else
5291 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5292 if (clock->p2 == 4)
5293 dpll |= PLL_P2_DIVIDE_BY_4;
5294 }
5295
Daniel Vetter4a33e482013-07-06 12:52:05 +02005296 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5297 dpll |= DPLL_DVO_2X_MODE;
5298
Daniel Vetterf47709a2013-03-28 10:42:02 +01005299 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005300 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5301 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5302 else
5303 dpll |= PLL_REF_INPUT_DREFCLK;
5304
5305 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005306 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005307}
5308
Daniel Vetter8a654f32013-06-01 17:16:22 +02005309static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005310{
5311 struct drm_device *dev = intel_crtc->base.dev;
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005314 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005315 struct drm_display_mode *adjusted_mode =
5316 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005317 uint32_t crtc_vtotal, crtc_vblank_end;
5318 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005319
5320 /* We need to be careful not to changed the adjusted mode, for otherwise
5321 * the hw state checker will get angry at the mismatch. */
5322 crtc_vtotal = adjusted_mode->crtc_vtotal;
5323 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005324
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005325 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005326 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005327 crtc_vtotal -= 1;
5328 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005329
5330 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5331 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5332 else
5333 vsyncshift = adjusted_mode->crtc_hsync_start -
5334 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005335 if (vsyncshift < 0)
5336 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005337 }
5338
5339 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005340 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005341
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005342 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005343 (adjusted_mode->crtc_hdisplay - 1) |
5344 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005345 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005346 (adjusted_mode->crtc_hblank_start - 1) |
5347 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005348 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005349 (adjusted_mode->crtc_hsync_start - 1) |
5350 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5351
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005352 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005353 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005354 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005355 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005356 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005357 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005358 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005359 (adjusted_mode->crtc_vsync_start - 1) |
5360 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5361
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005362 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5363 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5364 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5365 * bits. */
5366 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5367 (pipe == PIPE_B || pipe == PIPE_C))
5368 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5369
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005370 /* pipesrc controls the size that is scaled from, which should
5371 * always be the user's requested size.
5372 */
5373 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005374 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5375 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005376}
5377
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005378static void intel_get_pipe_timings(struct intel_crtc *crtc,
5379 struct intel_crtc_config *pipe_config)
5380{
5381 struct drm_device *dev = crtc->base.dev;
5382 struct drm_i915_private *dev_priv = dev->dev_private;
5383 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5384 uint32_t tmp;
5385
5386 tmp = I915_READ(HTOTAL(cpu_transcoder));
5387 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5388 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5389 tmp = I915_READ(HBLANK(cpu_transcoder));
5390 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5391 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5392 tmp = I915_READ(HSYNC(cpu_transcoder));
5393 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5394 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5395
5396 tmp = I915_READ(VTOTAL(cpu_transcoder));
5397 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5398 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5399 tmp = I915_READ(VBLANK(cpu_transcoder));
5400 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5401 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5402 tmp = I915_READ(VSYNC(cpu_transcoder));
5403 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5404 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5405
5406 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5407 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5408 pipe_config->adjusted_mode.crtc_vtotal += 1;
5409 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5410 }
5411
5412 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005413 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5414 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5415
5416 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5417 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005418}
5419
Daniel Vetterf6a83282014-02-11 15:28:57 -08005420void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5421 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005422{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005423 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5424 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5425 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5426 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005427
Daniel Vetterf6a83282014-02-11 15:28:57 -08005428 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5429 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5430 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5431 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005432
Daniel Vetterf6a83282014-02-11 15:28:57 -08005433 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005434
Daniel Vetterf6a83282014-02-11 15:28:57 -08005435 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5436 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005437}
5438
Daniel Vetter84b046f2013-02-19 18:48:54 +01005439static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5440{
5441 struct drm_device *dev = intel_crtc->base.dev;
5442 struct drm_i915_private *dev_priv = dev->dev_private;
5443 uint32_t pipeconf;
5444
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005445 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005446
Daniel Vetter67c72a12013-09-24 11:46:14 +02005447 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5448 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5449 pipeconf |= PIPECONF_ENABLE;
5450
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005451 if (intel_crtc->config.double_wide)
5452 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005453
Daniel Vetterff9ce462013-04-24 14:57:17 +02005454 /* only g4x and later have fancy bpc/dither controls */
5455 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005456 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5457 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5458 pipeconf |= PIPECONF_DITHER_EN |
5459 PIPECONF_DITHER_TYPE_SP;
5460
5461 switch (intel_crtc->config.pipe_bpp) {
5462 case 18:
5463 pipeconf |= PIPECONF_6BPC;
5464 break;
5465 case 24:
5466 pipeconf |= PIPECONF_8BPC;
5467 break;
5468 case 30:
5469 pipeconf |= PIPECONF_10BPC;
5470 break;
5471 default:
5472 /* Case prevented by intel_choose_pipe_bpp_dither. */
5473 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005474 }
5475 }
5476
5477 if (HAS_PIPE_CXSR(dev)) {
5478 if (intel_crtc->lowfreq_avail) {
5479 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5480 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5481 } else {
5482 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005483 }
5484 }
5485
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005486 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5487 if (INTEL_INFO(dev)->gen < 4 ||
5488 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5489 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5490 else
5491 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5492 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005493 pipeconf |= PIPECONF_PROGRESSIVE;
5494
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005495 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5496 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005497
Daniel Vetter84b046f2013-02-19 18:48:54 +01005498 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5499 POSTING_READ(PIPECONF(intel_crtc->pipe));
5500}
5501
Eric Anholtf564048e2011-03-30 13:01:02 -07005502static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005503 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005504 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005505{
5506 struct drm_device *dev = crtc->dev;
5507 struct drm_i915_private *dev_priv = dev->dev_private;
5508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5509 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005510 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005511 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005512 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005513 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005514 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005515 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005516 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005517 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005518 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005519
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005520 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005521 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005522 case INTEL_OUTPUT_LVDS:
5523 is_lvds = true;
5524 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005525 case INTEL_OUTPUT_DSI:
5526 is_dsi = true;
5527 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005528 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005529
Eric Anholtc751ce42010-03-25 11:48:48 -07005530 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 }
5532
Jani Nikulaf2335332013-09-13 11:03:09 +03005533 if (is_dsi)
5534 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005535
Jani Nikulaf2335332013-09-13 11:03:09 +03005536 if (!intel_crtc->config.clock_set) {
5537 refclk = i9xx_get_refclk(crtc, num_connectors);
5538
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005539 /*
5540 * Returns a set of divisors for the desired target clock with
5541 * the given refclk, or FALSE. The returned values represent
5542 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5543 * 2) / p1 / p2.
5544 */
5545 limit = intel_limit(crtc, refclk);
5546 ok = dev_priv->display.find_dpll(limit, crtc,
5547 intel_crtc->config.port_clock,
5548 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005549 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005550 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5551 return -EINVAL;
5552 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005553
Jani Nikulaf2335332013-09-13 11:03:09 +03005554 if (is_lvds && dev_priv->lvds_downclock_avail) {
5555 /*
5556 * Ensure we match the reduced clock's P to the target
5557 * clock. If the clocks don't match, we can't switch
5558 * the display clock by using the FP0/FP1. In such case
5559 * we will disable the LVDS downclock feature.
5560 */
5561 has_reduced_clock =
5562 dev_priv->display.find_dpll(limit, crtc,
5563 dev_priv->lvds_downclock,
5564 refclk, &clock,
5565 &reduced_clock);
5566 }
5567 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005568 intel_crtc->config.dpll.n = clock.n;
5569 intel_crtc->config.dpll.m1 = clock.m1;
5570 intel_crtc->config.dpll.m2 = clock.m2;
5571 intel_crtc->config.dpll.p1 = clock.p1;
5572 intel_crtc->config.dpll.p2 = clock.p2;
5573 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005574
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005575 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005576 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305577 has_reduced_clock ? &reduced_clock : NULL,
5578 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005579 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005580 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005581 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005582 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005583 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005585 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005586
Jani Nikulaf2335332013-09-13 11:03:09 +03005587skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005588 /* Set up the display plane register */
5589 dspcntr = DISPPLANE_GAMMA_ENABLE;
5590
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005591 if (!IS_VALLEYVIEW(dev)) {
5592 if (pipe == 0)
5593 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5594 else
5595 dspcntr |= DISPPLANE_SEL_PIPE_B;
5596 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005597
Ville Syrjälä2070f002014-03-31 18:21:25 +03005598 if (intel_crtc->config.has_dp_encoder)
5599 intel_dp_set_m_n(intel_crtc);
5600
Daniel Vetter8a654f32013-06-01 17:16:22 +02005601 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005602
5603 /* pipesrc and dspsize control the size that is scaled from,
5604 * which should always be the user's requested size.
5605 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005606 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005607 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5608 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005609 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005610
Daniel Vetter84b046f2013-02-19 18:48:54 +01005611 i9xx_set_pipeconf(intel_crtc);
5612
Eric Anholtf564048e2011-03-30 13:01:02 -07005613 I915_WRITE(DSPCNTR(plane), dspcntr);
5614 POSTING_READ(DSPCNTR(plane));
5615
Daniel Vetter94352cf2012-07-05 22:51:56 +02005616 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005617
Eric Anholtf564048e2011-03-30 13:01:02 -07005618 return ret;
5619}
5620
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005621static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5622 struct intel_crtc_config *pipe_config)
5623{
5624 struct drm_device *dev = crtc->base.dev;
5625 struct drm_i915_private *dev_priv = dev->dev_private;
5626 uint32_t tmp;
5627
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005628 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5629 return;
5630
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005631 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005632 if (!(tmp & PFIT_ENABLE))
5633 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005634
Daniel Vetter06922822013-07-11 13:35:40 +02005635 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005636 if (INTEL_INFO(dev)->gen < 4) {
5637 if (crtc->pipe != PIPE_B)
5638 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005639 } else {
5640 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5641 return;
5642 }
5643
Daniel Vetter06922822013-07-11 13:35:40 +02005644 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005645 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5646 if (INTEL_INFO(dev)->gen < 5)
5647 pipe_config->gmch_pfit.lvds_border_bits =
5648 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5649}
5650
Jesse Barnesacbec812013-09-20 11:29:32 -07005651static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5652 struct intel_crtc_config *pipe_config)
5653{
5654 struct drm_device *dev = crtc->base.dev;
5655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 int pipe = pipe_config->cpu_transcoder;
5657 intel_clock_t clock;
5658 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005659 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005660
5661 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005662 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005663 mutex_unlock(&dev_priv->dpio_lock);
5664
5665 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5666 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5667 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5668 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5669 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5670
Ville Syrjäläf6466282013-10-14 14:50:31 +03005671 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005672
Ville Syrjäläf6466282013-10-14 14:50:31 +03005673 /* clock.dot is the fast clock */
5674 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005675}
5676
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005677static void i9xx_get_plane_config(struct intel_crtc *crtc,
5678 struct intel_plane_config *plane_config)
5679{
5680 struct drm_device *dev = crtc->base.dev;
5681 struct drm_i915_private *dev_priv = dev->dev_private;
5682 u32 val, base, offset;
5683 int pipe = crtc->pipe, plane = crtc->plane;
5684 int fourcc, pixel_format;
5685 int aligned_height;
5686
Dave Airlie66e514c2014-04-03 07:51:54 +10005687 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5688 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005689 DRM_DEBUG_KMS("failed to alloc fb\n");
5690 return;
5691 }
5692
5693 val = I915_READ(DSPCNTR(plane));
5694
5695 if (INTEL_INFO(dev)->gen >= 4)
5696 if (val & DISPPLANE_TILED)
5697 plane_config->tiled = true;
5698
5699 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5700 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005701 crtc->base.primary->fb->pixel_format = fourcc;
5702 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005703 drm_format_plane_cpp(fourcc, 0) * 8;
5704
5705 if (INTEL_INFO(dev)->gen >= 4) {
5706 if (plane_config->tiled)
5707 offset = I915_READ(DSPTILEOFF(plane));
5708 else
5709 offset = I915_READ(DSPLINOFF(plane));
5710 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5711 } else {
5712 base = I915_READ(DSPADDR(plane));
5713 }
5714 plane_config->base = base;
5715
5716 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005717 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5718 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005719
5720 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005721 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005722
Dave Airlie66e514c2014-04-03 07:51:54 +10005723 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005724 plane_config->tiled);
5725
Dave Airlie66e514c2014-04-03 07:51:54 +10005726 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005727 aligned_height, PAGE_SIZE);
5728
5729 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005730 pipe, plane, crtc->base.primary->fb->width,
5731 crtc->base.primary->fb->height,
5732 crtc->base.primary->fb->bits_per_pixel, base,
5733 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005734 plane_config->size);
5735
5736}
5737
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005738static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5739 struct intel_crtc_config *pipe_config)
5740{
5741 struct drm_device *dev = crtc->base.dev;
5742 struct drm_i915_private *dev_priv = dev->dev_private;
5743 uint32_t tmp;
5744
Imre Deakb5482bd2014-03-05 16:20:55 +02005745 if (!intel_display_power_enabled(dev_priv,
5746 POWER_DOMAIN_PIPE(crtc->pipe)))
5747 return false;
5748
Daniel Vettere143a212013-07-04 12:01:15 +02005749 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005750 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005751
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005752 tmp = I915_READ(PIPECONF(crtc->pipe));
5753 if (!(tmp & PIPECONF_ENABLE))
5754 return false;
5755
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005756 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5757 switch (tmp & PIPECONF_BPC_MASK) {
5758 case PIPECONF_6BPC:
5759 pipe_config->pipe_bpp = 18;
5760 break;
5761 case PIPECONF_8BPC:
5762 pipe_config->pipe_bpp = 24;
5763 break;
5764 case PIPECONF_10BPC:
5765 pipe_config->pipe_bpp = 30;
5766 break;
5767 default:
5768 break;
5769 }
5770 }
5771
Ville Syrjälä282740f2013-09-04 18:30:03 +03005772 if (INTEL_INFO(dev)->gen < 4)
5773 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5774
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005775 intel_get_pipe_timings(crtc, pipe_config);
5776
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005777 i9xx_get_pfit_config(crtc, pipe_config);
5778
Daniel Vetter6c49f242013-06-06 12:45:25 +02005779 if (INTEL_INFO(dev)->gen >= 4) {
5780 tmp = I915_READ(DPLL_MD(crtc->pipe));
5781 pipe_config->pixel_multiplier =
5782 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5783 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005784 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005785 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5786 tmp = I915_READ(DPLL(crtc->pipe));
5787 pipe_config->pixel_multiplier =
5788 ((tmp & SDVO_MULTIPLIER_MASK)
5789 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5790 } else {
5791 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5792 * port and will be fixed up in the encoder->get_config
5793 * function. */
5794 pipe_config->pixel_multiplier = 1;
5795 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005796 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5797 if (!IS_VALLEYVIEW(dev)) {
5798 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5799 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005800 } else {
5801 /* Mask out read-only status bits. */
5802 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5803 DPLL_PORTC_READY_MASK |
5804 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005805 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005806
Jesse Barnesacbec812013-09-20 11:29:32 -07005807 if (IS_VALLEYVIEW(dev))
5808 vlv_crtc_clock_get(crtc, pipe_config);
5809 else
5810 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005811
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005812 return true;
5813}
5814
Paulo Zanonidde86e22012-12-01 12:04:25 -02005815static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005816{
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005819 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005820 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005821 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005822 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005823 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005824 bool has_ck505 = false;
5825 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005826
5827 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005828 list_for_each_entry(encoder, &mode_config->encoder_list,
5829 base.head) {
5830 switch (encoder->type) {
5831 case INTEL_OUTPUT_LVDS:
5832 has_panel = true;
5833 has_lvds = true;
5834 break;
5835 case INTEL_OUTPUT_EDP:
5836 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005837 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005838 has_cpu_edp = true;
5839 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005840 }
5841 }
5842
Keith Packard99eb6a02011-09-26 14:29:12 -07005843 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005844 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005845 can_ssc = has_ck505;
5846 } else {
5847 has_ck505 = false;
5848 can_ssc = true;
5849 }
5850
Imre Deak2de69052013-05-08 13:14:04 +03005851 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5852 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005853
5854 /* Ironlake: try to setup display ref clock before DPLL
5855 * enabling. This is only under driver's control after
5856 * PCH B stepping, previous chipset stepping should be
5857 * ignoring this setting.
5858 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005859 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005860
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005861 /* As we must carefully and slowly disable/enable each source in turn,
5862 * compute the final state we want first and check if we need to
5863 * make any changes at all.
5864 */
5865 final = val;
5866 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005867 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005868 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005869 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005870 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5871
5872 final &= ~DREF_SSC_SOURCE_MASK;
5873 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5874 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005875
Keith Packard199e5d72011-09-22 12:01:57 -07005876 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005877 final |= DREF_SSC_SOURCE_ENABLE;
5878
5879 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5880 final |= DREF_SSC1_ENABLE;
5881
5882 if (has_cpu_edp) {
5883 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5884 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5885 else
5886 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5887 } else
5888 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5889 } else {
5890 final |= DREF_SSC_SOURCE_DISABLE;
5891 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5892 }
5893
5894 if (final == val)
5895 return;
5896
5897 /* Always enable nonspread source */
5898 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5899
5900 if (has_ck505)
5901 val |= DREF_NONSPREAD_CK505_ENABLE;
5902 else
5903 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5904
5905 if (has_panel) {
5906 val &= ~DREF_SSC_SOURCE_MASK;
5907 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005908
Keith Packard199e5d72011-09-22 12:01:57 -07005909 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005910 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005911 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005912 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005913 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005914 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005915
5916 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005917 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005918 POSTING_READ(PCH_DREF_CONTROL);
5919 udelay(200);
5920
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005921 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005922
5923 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005924 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005925 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005926 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005927 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005928 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005929 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005930 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005931 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005932 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005933
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005934 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005935 POSTING_READ(PCH_DREF_CONTROL);
5936 udelay(200);
5937 } else {
5938 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5939
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005940 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005941
5942 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005943 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005944
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005945 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005946 POSTING_READ(PCH_DREF_CONTROL);
5947 udelay(200);
5948
5949 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005950 val &= ~DREF_SSC_SOURCE_MASK;
5951 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005952
5953 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005954 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005955
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005956 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005957 POSTING_READ(PCH_DREF_CONTROL);
5958 udelay(200);
5959 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005960
5961 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005962}
5963
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005964static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005965{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005966 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005967
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005968 tmp = I915_READ(SOUTH_CHICKEN2);
5969 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5970 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005971
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005972 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5973 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5974 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005975
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005976 tmp = I915_READ(SOUTH_CHICKEN2);
5977 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5978 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005979
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005980 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5981 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5982 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005983}
5984
5985/* WaMPhyProgramming:hsw */
5986static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5987{
5988 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005989
5990 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5991 tmp &= ~(0xFF << 24);
5992 tmp |= (0x12 << 24);
5993 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5994
Paulo Zanonidde86e22012-12-01 12:04:25 -02005995 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5996 tmp |= (1 << 11);
5997 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5998
5999 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6000 tmp |= (1 << 11);
6001 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6002
Paulo Zanonidde86e22012-12-01 12:04:25 -02006003 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6004 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6005 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6006
6007 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6008 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6009 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6010
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006011 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6012 tmp &= ~(7 << 13);
6013 tmp |= (5 << 13);
6014 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006015
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006016 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6017 tmp &= ~(7 << 13);
6018 tmp |= (5 << 13);
6019 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006020
6021 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6022 tmp &= ~0xFF;
6023 tmp |= 0x1C;
6024 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6025
6026 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6027 tmp &= ~0xFF;
6028 tmp |= 0x1C;
6029 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6030
6031 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6032 tmp &= ~(0xFF << 16);
6033 tmp |= (0x1C << 16);
6034 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6035
6036 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6037 tmp &= ~(0xFF << 16);
6038 tmp |= (0x1C << 16);
6039 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6040
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006041 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6042 tmp |= (1 << 27);
6043 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006044
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006045 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6046 tmp |= (1 << 27);
6047 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006048
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006049 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6050 tmp &= ~(0xF << 28);
6051 tmp |= (4 << 28);
6052 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006053
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006054 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6055 tmp &= ~(0xF << 28);
6056 tmp |= (4 << 28);
6057 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006058}
6059
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006060/* Implements 3 different sequences from BSpec chapter "Display iCLK
6061 * Programming" based on the parameters passed:
6062 * - Sequence to enable CLKOUT_DP
6063 * - Sequence to enable CLKOUT_DP without spread
6064 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6065 */
6066static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6067 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006068{
6069 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006070 uint32_t reg, tmp;
6071
6072 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6073 with_spread = true;
6074 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6075 with_fdi, "LP PCH doesn't have FDI\n"))
6076 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006077
6078 mutex_lock(&dev_priv->dpio_lock);
6079
6080 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6081 tmp &= ~SBI_SSCCTL_DISABLE;
6082 tmp |= SBI_SSCCTL_PATHALT;
6083 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6084
6085 udelay(24);
6086
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006087 if (with_spread) {
6088 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6089 tmp &= ~SBI_SSCCTL_PATHALT;
6090 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006091
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006092 if (with_fdi) {
6093 lpt_reset_fdi_mphy(dev_priv);
6094 lpt_program_fdi_mphy(dev_priv);
6095 }
6096 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006097
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006098 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6099 SBI_GEN0 : SBI_DBUFF0;
6100 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6101 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6102 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006103
6104 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006105}
6106
Paulo Zanoni47701c32013-07-23 11:19:25 -03006107/* Sequence to disable CLKOUT_DP */
6108static void lpt_disable_clkout_dp(struct drm_device *dev)
6109{
6110 struct drm_i915_private *dev_priv = dev->dev_private;
6111 uint32_t reg, tmp;
6112
6113 mutex_lock(&dev_priv->dpio_lock);
6114
6115 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6116 SBI_GEN0 : SBI_DBUFF0;
6117 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6118 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6119 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6120
6121 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6122 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6123 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6124 tmp |= SBI_SSCCTL_PATHALT;
6125 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6126 udelay(32);
6127 }
6128 tmp |= SBI_SSCCTL_DISABLE;
6129 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6130 }
6131
6132 mutex_unlock(&dev_priv->dpio_lock);
6133}
6134
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006135static void lpt_init_pch_refclk(struct drm_device *dev)
6136{
6137 struct drm_mode_config *mode_config = &dev->mode_config;
6138 struct intel_encoder *encoder;
6139 bool has_vga = false;
6140
6141 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6142 switch (encoder->type) {
6143 case INTEL_OUTPUT_ANALOG:
6144 has_vga = true;
6145 break;
6146 }
6147 }
6148
Paulo Zanoni47701c32013-07-23 11:19:25 -03006149 if (has_vga)
6150 lpt_enable_clkout_dp(dev, true, true);
6151 else
6152 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006153}
6154
Paulo Zanonidde86e22012-12-01 12:04:25 -02006155/*
6156 * Initialize reference clocks when the driver loads
6157 */
6158void intel_init_pch_refclk(struct drm_device *dev)
6159{
6160 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6161 ironlake_init_pch_refclk(dev);
6162 else if (HAS_PCH_LPT(dev))
6163 lpt_init_pch_refclk(dev);
6164}
6165
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006166static int ironlake_get_refclk(struct drm_crtc *crtc)
6167{
6168 struct drm_device *dev = crtc->dev;
6169 struct drm_i915_private *dev_priv = dev->dev_private;
6170 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006171 int num_connectors = 0;
6172 bool is_lvds = false;
6173
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006174 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006175 switch (encoder->type) {
6176 case INTEL_OUTPUT_LVDS:
6177 is_lvds = true;
6178 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006179 }
6180 num_connectors++;
6181 }
6182
6183 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006184 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006185 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006186 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006187 }
6188
6189 return 120000;
6190}
6191
Daniel Vetter6ff93602013-04-19 11:24:36 +02006192static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006193{
6194 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6196 int pipe = intel_crtc->pipe;
6197 uint32_t val;
6198
Daniel Vetter78114072013-06-13 00:54:57 +02006199 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006200
Daniel Vetter965e0c42013-03-27 00:44:57 +01006201 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006202 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006203 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006204 break;
6205 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006206 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006207 break;
6208 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006209 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006210 break;
6211 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006212 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006213 break;
6214 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006215 /* Case prevented by intel_choose_pipe_bpp_dither. */
6216 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006217 }
6218
Daniel Vetterd8b32242013-04-25 17:54:44 +02006219 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6221
Daniel Vetter6ff93602013-04-19 11:24:36 +02006222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006223 val |= PIPECONF_INTERLACED_ILK;
6224 else
6225 val |= PIPECONF_PROGRESSIVE;
6226
Daniel Vetter50f3b012013-03-27 00:44:56 +01006227 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006228 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006229
Paulo Zanonic8203562012-09-12 10:06:29 -03006230 I915_WRITE(PIPECONF(pipe), val);
6231 POSTING_READ(PIPECONF(pipe));
6232}
6233
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006234/*
6235 * Set up the pipe CSC unit.
6236 *
6237 * Currently only full range RGB to limited range RGB conversion
6238 * is supported, but eventually this should handle various
6239 * RGB<->YCbCr scenarios as well.
6240 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006241static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006242{
6243 struct drm_device *dev = crtc->dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
6245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6246 int pipe = intel_crtc->pipe;
6247 uint16_t coeff = 0x7800; /* 1.0 */
6248
6249 /*
6250 * TODO: Check what kind of values actually come out of the pipe
6251 * with these coeff/postoff values and adjust to get the best
6252 * accuracy. Perhaps we even need to take the bpc value into
6253 * consideration.
6254 */
6255
Daniel Vetter50f3b012013-03-27 00:44:56 +01006256 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006257 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6258
6259 /*
6260 * GY/GU and RY/RU should be the other way around according
6261 * to BSpec, but reality doesn't agree. Just set them up in
6262 * a way that results in the correct picture.
6263 */
6264 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6265 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6266
6267 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6268 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6269
6270 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6271 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6272
6273 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6274 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6275 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6276
6277 if (INTEL_INFO(dev)->gen > 6) {
6278 uint16_t postoff = 0;
6279
Daniel Vetter50f3b012013-03-27 00:44:56 +01006280 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006281 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006282
6283 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6284 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6285 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6286
6287 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6288 } else {
6289 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6290
Daniel Vetter50f3b012013-03-27 00:44:56 +01006291 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006292 mode |= CSC_BLACK_SCREEN_OFFSET;
6293
6294 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6295 }
6296}
6297
Daniel Vetter6ff93602013-04-19 11:24:36 +02006298static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006299{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006300 struct drm_device *dev = crtc->dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006303 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006304 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006305 uint32_t val;
6306
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006307 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006308
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006309 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006310 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6311
Daniel Vetter6ff93602013-04-19 11:24:36 +02006312 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006313 val |= PIPECONF_INTERLACED_ILK;
6314 else
6315 val |= PIPECONF_PROGRESSIVE;
6316
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006317 I915_WRITE(PIPECONF(cpu_transcoder), val);
6318 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006319
6320 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6321 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006322
6323 if (IS_BROADWELL(dev)) {
6324 val = 0;
6325
6326 switch (intel_crtc->config.pipe_bpp) {
6327 case 18:
6328 val |= PIPEMISC_DITHER_6_BPC;
6329 break;
6330 case 24:
6331 val |= PIPEMISC_DITHER_8_BPC;
6332 break;
6333 case 30:
6334 val |= PIPEMISC_DITHER_10_BPC;
6335 break;
6336 case 36:
6337 val |= PIPEMISC_DITHER_12_BPC;
6338 break;
6339 default:
6340 /* Case prevented by pipe_config_set_bpp. */
6341 BUG();
6342 }
6343
6344 if (intel_crtc->config.dither)
6345 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6346
6347 I915_WRITE(PIPEMISC(pipe), val);
6348 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006349}
6350
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006351static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006352 intel_clock_t *clock,
6353 bool *has_reduced_clock,
6354 intel_clock_t *reduced_clock)
6355{
6356 struct drm_device *dev = crtc->dev;
6357 struct drm_i915_private *dev_priv = dev->dev_private;
6358 struct intel_encoder *intel_encoder;
6359 int refclk;
6360 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006361 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006362
6363 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6364 switch (intel_encoder->type) {
6365 case INTEL_OUTPUT_LVDS:
6366 is_lvds = true;
6367 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006368 }
6369 }
6370
6371 refclk = ironlake_get_refclk(crtc);
6372
6373 /*
6374 * Returns a set of divisors for the desired target clock with the given
6375 * refclk, or FALSE. The returned values represent the clock equation:
6376 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6377 */
6378 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006379 ret = dev_priv->display.find_dpll(limit, crtc,
6380 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006381 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006382 if (!ret)
6383 return false;
6384
6385 if (is_lvds && dev_priv->lvds_downclock_avail) {
6386 /*
6387 * Ensure we match the reduced clock's P to the target clock.
6388 * If the clocks don't match, we can't switch the display clock
6389 * by using the FP0/FP1. In such case we will disable the LVDS
6390 * downclock feature.
6391 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006392 *has_reduced_clock =
6393 dev_priv->display.find_dpll(limit, crtc,
6394 dev_priv->lvds_downclock,
6395 refclk, clock,
6396 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006397 }
6398
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006399 return true;
6400}
6401
Paulo Zanonid4b19312012-11-29 11:29:32 -02006402int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6403{
6404 /*
6405 * Account for spread spectrum to avoid
6406 * oversubscribing the link. Max center spread
6407 * is 2.5%; use 5% for safety's sake.
6408 */
6409 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006410 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006411}
6412
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006413static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006414{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006415 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006416}
6417
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006418static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006419 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006420 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006421{
6422 struct drm_crtc *crtc = &intel_crtc->base;
6423 struct drm_device *dev = crtc->dev;
6424 struct drm_i915_private *dev_priv = dev->dev_private;
6425 struct intel_encoder *intel_encoder;
6426 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006427 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006428 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006429
6430 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6431 switch (intel_encoder->type) {
6432 case INTEL_OUTPUT_LVDS:
6433 is_lvds = true;
6434 break;
6435 case INTEL_OUTPUT_SDVO:
6436 case INTEL_OUTPUT_HDMI:
6437 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006438 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006439 }
6440
6441 num_connectors++;
6442 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006443
Chris Wilsonc1858122010-12-03 21:35:48 +00006444 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006445 factor = 21;
6446 if (is_lvds) {
6447 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006448 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006449 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006450 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006451 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006452 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006453
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006454 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006455 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006456
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006457 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6458 *fp2 |= FP_CB_TUNE;
6459
Chris Wilson5eddb702010-09-11 13:48:45 +01006460 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006461
Eric Anholta07d6782011-03-30 13:01:08 -07006462 if (is_lvds)
6463 dpll |= DPLLB_MODE_LVDS;
6464 else
6465 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006466
Daniel Vetteref1b4602013-06-01 17:17:04 +02006467 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6468 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006469
6470 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006471 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006472 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006473 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006474
Eric Anholta07d6782011-03-30 13:01:08 -07006475 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006476 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006477 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006478 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006479
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006480 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006481 case 5:
6482 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6483 break;
6484 case 7:
6485 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6486 break;
6487 case 10:
6488 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6489 break;
6490 case 14:
6491 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6492 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 }
6494
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006495 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006496 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006497 else
6498 dpll |= PLL_REF_INPUT_DREFCLK;
6499
Daniel Vetter959e16d2013-06-05 13:34:21 +02006500 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006501}
6502
Jesse Barnes79e53942008-11-07 14:24:08 -08006503static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006505 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006506{
6507 struct drm_device *dev = crtc->dev;
6508 struct drm_i915_private *dev_priv = dev->dev_private;
6509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6510 int pipe = intel_crtc->pipe;
6511 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006512 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006513 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006514 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006515 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006516 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006517 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006518 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006519 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006520
6521 for_each_encoder_on_crtc(dev, crtc, encoder) {
6522 switch (encoder->type) {
6523 case INTEL_OUTPUT_LVDS:
6524 is_lvds = true;
6525 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 }
6527
6528 num_connectors++;
6529 }
6530
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006531 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6532 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6533
Daniel Vetterff9a6752013-06-01 17:16:21 +02006534 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006535 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006536 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6538 return -EINVAL;
6539 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006540 /* Compat-code for transition, will disappear. */
6541 if (!intel_crtc->config.clock_set) {
6542 intel_crtc->config.dpll.n = clock.n;
6543 intel_crtc->config.dpll.m1 = clock.m1;
6544 intel_crtc->config.dpll.m2 = clock.m2;
6545 intel_crtc->config.dpll.p1 = clock.p1;
6546 intel_crtc->config.dpll.p2 = clock.p2;
6547 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006548
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006549 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006550 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006551 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006552 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006553 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006554
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006555 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006556 &fp, &reduced_clock,
6557 has_reduced_clock ? &fp2 : NULL);
6558
Daniel Vetter959e16d2013-06-05 13:34:21 +02006559 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006560 intel_crtc->config.dpll_hw_state.fp0 = fp;
6561 if (has_reduced_clock)
6562 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6563 else
6564 intel_crtc->config.dpll_hw_state.fp1 = fp;
6565
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006566 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006567 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006568 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6569 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006570 return -EINVAL;
6571 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006572 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006573 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006574
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006575 if (intel_crtc->config.has_dp_encoder)
6576 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006577
Jani Nikulad330a952014-01-21 11:24:25 +02006578 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006579 intel_crtc->lowfreq_avail = true;
6580 else
6581 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006582
Daniel Vetter8a654f32013-06-01 17:16:22 +02006583 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006584
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006585 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006586 intel_cpu_transcoder_set_m_n(intel_crtc,
6587 &intel_crtc->config.fdi_m_n);
6588 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006589
Daniel Vetter6ff93602013-04-19 11:24:36 +02006590 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006591
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006592 /* Set up the display plane register */
6593 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006594 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006595
Daniel Vetter94352cf2012-07-05 22:51:56 +02006596 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006597
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006598 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006599}
6600
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006601static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6602 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006603{
6604 struct drm_device *dev = crtc->base.dev;
6605 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006606 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006607
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006608 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6609 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6610 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6611 & ~TU_SIZE_MASK;
6612 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6613 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6614 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6615}
6616
6617static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6618 enum transcoder transcoder,
6619 struct intel_link_m_n *m_n)
6620{
6621 struct drm_device *dev = crtc->base.dev;
6622 struct drm_i915_private *dev_priv = dev->dev_private;
6623 enum pipe pipe = crtc->pipe;
6624
6625 if (INTEL_INFO(dev)->gen >= 5) {
6626 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6627 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6628 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6629 & ~TU_SIZE_MASK;
6630 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6631 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6632 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6633 } else {
6634 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6635 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6636 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6637 & ~TU_SIZE_MASK;
6638 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6639 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6640 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6641 }
6642}
6643
6644void intel_dp_get_m_n(struct intel_crtc *crtc,
6645 struct intel_crtc_config *pipe_config)
6646{
6647 if (crtc->config.has_pch_encoder)
6648 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6649 else
6650 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6651 &pipe_config->dp_m_n);
6652}
6653
Daniel Vetter72419202013-04-04 13:28:53 +02006654static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6655 struct intel_crtc_config *pipe_config)
6656{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006657 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6658 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006659}
6660
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006661static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6662 struct intel_crtc_config *pipe_config)
6663{
6664 struct drm_device *dev = crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666 uint32_t tmp;
6667
6668 tmp = I915_READ(PF_CTL(crtc->pipe));
6669
6670 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006671 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006672 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6673 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006674
6675 /* We currently do not free assignements of panel fitters on
6676 * ivb/hsw (since we don't use the higher upscaling modes which
6677 * differentiates them) so just WARN about this case for now. */
6678 if (IS_GEN7(dev)) {
6679 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6680 PF_PIPE_SEL_IVB(crtc->pipe));
6681 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006682 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006683}
6684
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006685static void ironlake_get_plane_config(struct intel_crtc *crtc,
6686 struct intel_plane_config *plane_config)
6687{
6688 struct drm_device *dev = crtc->base.dev;
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 u32 val, base, offset;
6691 int pipe = crtc->pipe, plane = crtc->plane;
6692 int fourcc, pixel_format;
6693 int aligned_height;
6694
Dave Airlie66e514c2014-04-03 07:51:54 +10006695 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6696 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006697 DRM_DEBUG_KMS("failed to alloc fb\n");
6698 return;
6699 }
6700
6701 val = I915_READ(DSPCNTR(plane));
6702
6703 if (INTEL_INFO(dev)->gen >= 4)
6704 if (val & DISPPLANE_TILED)
6705 plane_config->tiled = true;
6706
6707 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6708 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006709 crtc->base.primary->fb->pixel_format = fourcc;
6710 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006711 drm_format_plane_cpp(fourcc, 0) * 8;
6712
6713 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6714 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6715 offset = I915_READ(DSPOFFSET(plane));
6716 } else {
6717 if (plane_config->tiled)
6718 offset = I915_READ(DSPTILEOFF(plane));
6719 else
6720 offset = I915_READ(DSPLINOFF(plane));
6721 }
6722 plane_config->base = base;
6723
6724 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006725 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6726 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006727
6728 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006729 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006730
Dave Airlie66e514c2014-04-03 07:51:54 +10006731 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006732 plane_config->tiled);
6733
Dave Airlie66e514c2014-04-03 07:51:54 +10006734 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006735 aligned_height, PAGE_SIZE);
6736
6737 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006738 pipe, plane, crtc->base.primary->fb->width,
6739 crtc->base.primary->fb->height,
6740 crtc->base.primary->fb->bits_per_pixel, base,
6741 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006742 plane_config->size);
6743}
6744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006745static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6746 struct intel_crtc_config *pipe_config)
6747{
6748 struct drm_device *dev = crtc->base.dev;
6749 struct drm_i915_private *dev_priv = dev->dev_private;
6750 uint32_t tmp;
6751
Daniel Vettere143a212013-07-04 12:01:15 +02006752 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006753 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006754
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006755 tmp = I915_READ(PIPECONF(crtc->pipe));
6756 if (!(tmp & PIPECONF_ENABLE))
6757 return false;
6758
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006759 switch (tmp & PIPECONF_BPC_MASK) {
6760 case PIPECONF_6BPC:
6761 pipe_config->pipe_bpp = 18;
6762 break;
6763 case PIPECONF_8BPC:
6764 pipe_config->pipe_bpp = 24;
6765 break;
6766 case PIPECONF_10BPC:
6767 pipe_config->pipe_bpp = 30;
6768 break;
6769 case PIPECONF_12BPC:
6770 pipe_config->pipe_bpp = 36;
6771 break;
6772 default:
6773 break;
6774 }
6775
Daniel Vetterab9412b2013-05-03 11:49:46 +02006776 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006777 struct intel_shared_dpll *pll;
6778
Daniel Vetter88adfff2013-03-28 10:42:01 +01006779 pipe_config->has_pch_encoder = true;
6780
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006781 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6782 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6783 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006784
6785 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006786
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006787 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006788 pipe_config->shared_dpll =
6789 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006790 } else {
6791 tmp = I915_READ(PCH_DPLL_SEL);
6792 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6793 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6794 else
6795 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6796 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006797
6798 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6799
6800 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6801 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006802
6803 tmp = pipe_config->dpll_hw_state.dpll;
6804 pipe_config->pixel_multiplier =
6805 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6806 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006807
6808 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006809 } else {
6810 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006811 }
6812
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006813 intel_get_pipe_timings(crtc, pipe_config);
6814
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006815 ironlake_get_pfit_config(crtc, pipe_config);
6816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006817 return true;
6818}
6819
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006820static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6821{
6822 struct drm_device *dev = dev_priv->dev;
6823 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6824 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006825
6826 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006827 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006828 pipe_name(crtc->pipe));
6829
6830 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6831 WARN(plls->spll_refcount, "SPLL enabled\n");
6832 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6833 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6834 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6835 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6836 "CPU PWM1 enabled\n");
6837 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6838 "CPU PWM2 enabled\n");
6839 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6840 "PCH PWM1 enabled\n");
6841 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6842 "Utility pin enabled\n");
6843 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6844
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006845 /*
6846 * In theory we can still leave IRQs enabled, as long as only the HPD
6847 * interrupts remain enabled. We used to check for that, but since it's
6848 * gen-specific and since we only disable LCPLL after we fully disable
6849 * the interrupts, the check below should be enough.
6850 */
6851 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006852}
6853
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006854static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6855{
6856 struct drm_device *dev = dev_priv->dev;
6857
6858 if (IS_HASWELL(dev)) {
6859 mutex_lock(&dev_priv->rps.hw_lock);
6860 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6861 val))
6862 DRM_ERROR("Failed to disable D_COMP\n");
6863 mutex_unlock(&dev_priv->rps.hw_lock);
6864 } else {
6865 I915_WRITE(D_COMP, val);
6866 }
6867 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006868}
6869
6870/*
6871 * This function implements pieces of two sequences from BSpec:
6872 * - Sequence for display software to disable LCPLL
6873 * - Sequence for display software to allow package C8+
6874 * The steps implemented here are just the steps that actually touch the LCPLL
6875 * register. Callers should take care of disabling all the display engine
6876 * functions, doing the mode unset, fixing interrupts, etc.
6877 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006878static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6879 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006880{
6881 uint32_t val;
6882
6883 assert_can_disable_lcpll(dev_priv);
6884
6885 val = I915_READ(LCPLL_CTL);
6886
6887 if (switch_to_fclk) {
6888 val |= LCPLL_CD_SOURCE_FCLK;
6889 I915_WRITE(LCPLL_CTL, val);
6890
6891 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6892 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6893 DRM_ERROR("Switching to FCLK failed\n");
6894
6895 val = I915_READ(LCPLL_CTL);
6896 }
6897
6898 val |= LCPLL_PLL_DISABLE;
6899 I915_WRITE(LCPLL_CTL, val);
6900 POSTING_READ(LCPLL_CTL);
6901
6902 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6903 DRM_ERROR("LCPLL still locked\n");
6904
6905 val = I915_READ(D_COMP);
6906 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006907 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006908 ndelay(100);
6909
6910 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6911 DRM_ERROR("D_COMP RCOMP still in progress\n");
6912
6913 if (allow_power_down) {
6914 val = I915_READ(LCPLL_CTL);
6915 val |= LCPLL_POWER_DOWN_ALLOW;
6916 I915_WRITE(LCPLL_CTL, val);
6917 POSTING_READ(LCPLL_CTL);
6918 }
6919}
6920
6921/*
6922 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6923 * source.
6924 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006925static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006926{
6927 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006928 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006929
6930 val = I915_READ(LCPLL_CTL);
6931
6932 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6933 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6934 return;
6935
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006936 /*
6937 * Make sure we're not on PC8 state before disabling PC8, otherwise
6938 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6939 *
6940 * The other problem is that hsw_restore_lcpll() is called as part of
6941 * the runtime PM resume sequence, so we can't just call
6942 * gen6_gt_force_wake_get() because that function calls
6943 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6944 * while we are on the resume sequence. So to solve this problem we have
6945 * to call special forcewake code that doesn't touch runtime PM and
6946 * doesn't enable the forcewake delayed work.
6947 */
6948 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6949 if (dev_priv->uncore.forcewake_count++ == 0)
6950 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6951 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006952
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006953 if (val & LCPLL_POWER_DOWN_ALLOW) {
6954 val &= ~LCPLL_POWER_DOWN_ALLOW;
6955 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006956 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006957 }
6958
6959 val = I915_READ(D_COMP);
6960 val |= D_COMP_COMP_FORCE;
6961 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006962 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006963
6964 val = I915_READ(LCPLL_CTL);
6965 val &= ~LCPLL_PLL_DISABLE;
6966 I915_WRITE(LCPLL_CTL, val);
6967
6968 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6969 DRM_ERROR("LCPLL not locked yet\n");
6970
6971 if (val & LCPLL_CD_SOURCE_FCLK) {
6972 val = I915_READ(LCPLL_CTL);
6973 val &= ~LCPLL_CD_SOURCE_FCLK;
6974 I915_WRITE(LCPLL_CTL, val);
6975
6976 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6977 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6978 DRM_ERROR("Switching back to LCPLL failed\n");
6979 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006980
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006981 /* See the big comment above. */
6982 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6983 if (--dev_priv->uncore.forcewake_count == 0)
6984 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6985 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006986}
6987
Paulo Zanoni765dab672014-03-07 20:08:18 -03006988/*
6989 * Package states C8 and deeper are really deep PC states that can only be
6990 * reached when all the devices on the system allow it, so even if the graphics
6991 * device allows PC8+, it doesn't mean the system will actually get to these
6992 * states. Our driver only allows PC8+ when going into runtime PM.
6993 *
6994 * The requirements for PC8+ are that all the outputs are disabled, the power
6995 * well is disabled and most interrupts are disabled, and these are also
6996 * requirements for runtime PM. When these conditions are met, we manually do
6997 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
6998 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
6999 * hang the machine.
7000 *
7001 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7002 * the state of some registers, so when we come back from PC8+ we need to
7003 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7004 * need to take care of the registers kept by RC6. Notice that this happens even
7005 * if we don't put the device in PCI D3 state (which is what currently happens
7006 * because of the runtime PM support).
7007 *
7008 * For more, read "Display Sequences for Package C8" on the hardware
7009 * documentation.
7010 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007011void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007012{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007013 struct drm_device *dev = dev_priv->dev;
7014 uint32_t val;
7015
Paulo Zanonic67a4702013-08-19 13:18:09 -03007016 DRM_DEBUG_KMS("Enabling package C8+\n");
7017
Paulo Zanonic67a4702013-08-19 13:18:09 -03007018 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7019 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7020 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7021 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7022 }
7023
7024 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007025 hsw_disable_lcpll(dev_priv, true, true);
7026}
7027
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007028void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007029{
7030 struct drm_device *dev = dev_priv->dev;
7031 uint32_t val;
7032
Paulo Zanonic67a4702013-08-19 13:18:09 -03007033 DRM_DEBUG_KMS("Disabling package C8+\n");
7034
7035 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007036 lpt_init_pch_refclk(dev);
7037
7038 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7039 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7040 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7041 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7042 }
7043
7044 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007045}
7046
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007047static void snb_modeset_global_resources(struct drm_device *dev)
7048{
7049 modeset_update_crtc_power_domains(dev);
7050}
7051
Imre Deak4f074122013-10-16 17:25:51 +03007052static void haswell_modeset_global_resources(struct drm_device *dev)
7053{
Paulo Zanonida723562013-12-19 11:54:51 -02007054 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007055}
7056
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007057static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007058 int x, int y,
7059 struct drm_framebuffer *fb)
7060{
7061 struct drm_device *dev = crtc->dev;
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007064 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007065 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007066
Paulo Zanoni566b7342013-11-25 15:27:08 -02007067 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007068 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007069 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007070
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007071 if (intel_crtc->config.has_dp_encoder)
7072 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007073
7074 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007075
Daniel Vetter8a654f32013-06-01 17:16:22 +02007076 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007077
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007078 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007079 intel_cpu_transcoder_set_m_n(intel_crtc,
7080 &intel_crtc->config.fdi_m_n);
7081 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007082
Daniel Vetter6ff93602013-04-19 11:24:36 +02007083 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007084
Daniel Vetter50f3b012013-03-27 00:44:56 +01007085 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007086
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007087 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007088 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007089 POSTING_READ(DSPCNTR(plane));
7090
7091 ret = intel_pipe_set_base(crtc, x, y, fb);
7092
Jesse Barnes79e53942008-11-07 14:24:08 -08007093 return ret;
7094}
7095
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007096static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7097 struct intel_crtc_config *pipe_config)
7098{
7099 struct drm_device *dev = crtc->base.dev;
7100 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007101 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007102 uint32_t tmp;
7103
Imre Deakb5482bd2014-03-05 16:20:55 +02007104 if (!intel_display_power_enabled(dev_priv,
7105 POWER_DOMAIN_PIPE(crtc->pipe)))
7106 return false;
7107
Daniel Vettere143a212013-07-04 12:01:15 +02007108 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007109 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7110
Daniel Vettereccb1402013-05-22 00:50:22 +02007111 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7112 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7113 enum pipe trans_edp_pipe;
7114 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7115 default:
7116 WARN(1, "unknown pipe linked to edp transcoder\n");
7117 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7118 case TRANS_DDI_EDP_INPUT_A_ON:
7119 trans_edp_pipe = PIPE_A;
7120 break;
7121 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7122 trans_edp_pipe = PIPE_B;
7123 break;
7124 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7125 trans_edp_pipe = PIPE_C;
7126 break;
7127 }
7128
7129 if (trans_edp_pipe == crtc->pipe)
7130 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7131 }
7132
Imre Deakda7e29b2014-02-18 00:02:02 +02007133 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007134 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007135 return false;
7136
Daniel Vettereccb1402013-05-22 00:50:22 +02007137 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007138 if (!(tmp & PIPECONF_ENABLE))
7139 return false;
7140
Daniel Vetter88adfff2013-03-28 10:42:01 +01007141 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007142 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007143 * DDI E. So just check whether this pipe is wired to DDI E and whether
7144 * the PCH transcoder is on.
7145 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007146 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007147 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007148 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007149 pipe_config->has_pch_encoder = true;
7150
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007151 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7152 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7153 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007154
7155 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007156 }
7157
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007158 intel_get_pipe_timings(crtc, pipe_config);
7159
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007160 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007161 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007162 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007163
Jesse Barnese59150d2014-01-07 13:30:45 -08007164 if (IS_HASWELL(dev))
7165 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7166 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007167
Daniel Vetter6c49f242013-06-06 12:45:25 +02007168 pipe_config->pixel_multiplier = 1;
7169
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007170 return true;
7171}
7172
Eric Anholtf564048e2011-03-30 13:01:02 -07007173static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007174 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007175 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007176{
7177 struct drm_device *dev = crtc->dev;
7178 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007179 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007181 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007182 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007183 int ret;
7184
Eric Anholt0b701d22011-03-30 13:01:03 -07007185 drm_vblank_pre_modeset(dev, pipe);
7186
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007187 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7188
Jesse Barnes79e53942008-11-07 14:24:08 -08007189 drm_vblank_post_modeset(dev, pipe);
7190
Daniel Vetter9256aa12012-10-31 19:26:13 +01007191 if (ret != 0)
7192 return ret;
7193
7194 for_each_encoder_on_crtc(dev, crtc, encoder) {
7195 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7196 encoder->base.base.id,
7197 drm_get_encoder_name(&encoder->base),
7198 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007199
7200 if (encoder->mode_set)
7201 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007202 }
7203
7204 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007205}
7206
Jani Nikula1a915102013-10-16 12:34:48 +03007207static struct {
7208 int clock;
7209 u32 config;
7210} hdmi_audio_clock[] = {
7211 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7212 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7213 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7214 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7215 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7216 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7217 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7218 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7219 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7220 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7221};
7222
7223/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7224static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7225{
7226 int i;
7227
7228 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7229 if (mode->clock == hdmi_audio_clock[i].clock)
7230 break;
7231 }
7232
7233 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7234 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7235 i = 1;
7236 }
7237
7238 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7239 hdmi_audio_clock[i].clock,
7240 hdmi_audio_clock[i].config);
7241
7242 return hdmi_audio_clock[i].config;
7243}
7244
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007245static bool intel_eld_uptodate(struct drm_connector *connector,
7246 int reg_eldv, uint32_t bits_eldv,
7247 int reg_elda, uint32_t bits_elda,
7248 int reg_edid)
7249{
7250 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7251 uint8_t *eld = connector->eld;
7252 uint32_t i;
7253
7254 i = I915_READ(reg_eldv);
7255 i &= bits_eldv;
7256
7257 if (!eld[0])
7258 return !i;
7259
7260 if (!i)
7261 return false;
7262
7263 i = I915_READ(reg_elda);
7264 i &= ~bits_elda;
7265 I915_WRITE(reg_elda, i);
7266
7267 for (i = 0; i < eld[2]; i++)
7268 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7269 return false;
7270
7271 return true;
7272}
7273
Wu Fengguange0dac652011-09-05 14:25:34 +08007274static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007275 struct drm_crtc *crtc,
7276 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007277{
7278 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7279 uint8_t *eld = connector->eld;
7280 uint32_t eldv;
7281 uint32_t len;
7282 uint32_t i;
7283
7284 i = I915_READ(G4X_AUD_VID_DID);
7285
7286 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7287 eldv = G4X_ELDV_DEVCL_DEVBLC;
7288 else
7289 eldv = G4X_ELDV_DEVCTG;
7290
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007291 if (intel_eld_uptodate(connector,
7292 G4X_AUD_CNTL_ST, eldv,
7293 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7294 G4X_HDMIW_HDMIEDID))
7295 return;
7296
Wu Fengguange0dac652011-09-05 14:25:34 +08007297 i = I915_READ(G4X_AUD_CNTL_ST);
7298 i &= ~(eldv | G4X_ELD_ADDR);
7299 len = (i >> 9) & 0x1f; /* ELD buffer size */
7300 I915_WRITE(G4X_AUD_CNTL_ST, i);
7301
7302 if (!eld[0])
7303 return;
7304
7305 len = min_t(uint8_t, eld[2], len);
7306 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7307 for (i = 0; i < len; i++)
7308 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7309
7310 i = I915_READ(G4X_AUD_CNTL_ST);
7311 i |= eldv;
7312 I915_WRITE(G4X_AUD_CNTL_ST, i);
7313}
7314
Wang Xingchao83358c852012-08-16 22:43:37 +08007315static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007316 struct drm_crtc *crtc,
7317 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007318{
7319 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7320 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007322 uint32_t eldv;
7323 uint32_t i;
7324 int len;
7325 int pipe = to_intel_crtc(crtc)->pipe;
7326 int tmp;
7327
7328 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7329 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7330 int aud_config = HSW_AUD_CFG(pipe);
7331 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7332
Wang Xingchao83358c852012-08-16 22:43:37 +08007333 /* Audio output enable */
7334 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7335 tmp = I915_READ(aud_cntrl_st2);
7336 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7337 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007338 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007339
Daniel Vetterc7905792014-04-16 16:56:09 +02007340 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007341
7342 /* Set ELD valid state */
7343 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007344 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007345 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7346 I915_WRITE(aud_cntrl_st2, tmp);
7347 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007348 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007349
7350 /* Enable HDMI mode */
7351 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007352 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007353 /* clear N_programing_enable and N_value_index */
7354 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7355 I915_WRITE(aud_config, tmp);
7356
7357 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7358
7359 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007360 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007361
7362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7363 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7364 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7365 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007366 } else {
7367 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7368 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007369
7370 if (intel_eld_uptodate(connector,
7371 aud_cntrl_st2, eldv,
7372 aud_cntl_st, IBX_ELD_ADDRESS,
7373 hdmiw_hdmiedid))
7374 return;
7375
7376 i = I915_READ(aud_cntrl_st2);
7377 i &= ~eldv;
7378 I915_WRITE(aud_cntrl_st2, i);
7379
7380 if (!eld[0])
7381 return;
7382
7383 i = I915_READ(aud_cntl_st);
7384 i &= ~IBX_ELD_ADDRESS;
7385 I915_WRITE(aud_cntl_st, i);
7386 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7387 DRM_DEBUG_DRIVER("port num:%d\n", i);
7388
7389 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7390 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7391 for (i = 0; i < len; i++)
7392 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7393
7394 i = I915_READ(aud_cntrl_st2);
7395 i |= eldv;
7396 I915_WRITE(aud_cntrl_st2, i);
7397
7398}
7399
Wu Fengguange0dac652011-09-05 14:25:34 +08007400static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007401 struct drm_crtc *crtc,
7402 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007403{
7404 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7405 uint8_t *eld = connector->eld;
7406 uint32_t eldv;
7407 uint32_t i;
7408 int len;
7409 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007410 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007411 int aud_cntl_st;
7412 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007413 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007414
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007415 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007416 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7417 aud_config = IBX_AUD_CFG(pipe);
7418 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007419 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007420 } else if (IS_VALLEYVIEW(connector->dev)) {
7421 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7422 aud_config = VLV_AUD_CFG(pipe);
7423 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7424 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007425 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007426 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7427 aud_config = CPT_AUD_CFG(pipe);
7428 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007429 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007430 }
7431
Wang Xingchao9b138a82012-08-09 16:52:18 +08007432 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007433
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007434 if (IS_VALLEYVIEW(connector->dev)) {
7435 struct intel_encoder *intel_encoder;
7436 struct intel_digital_port *intel_dig_port;
7437
7438 intel_encoder = intel_attached_encoder(connector);
7439 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7440 i = intel_dig_port->port;
7441 } else {
7442 i = I915_READ(aud_cntl_st);
7443 i = (i >> 29) & DIP_PORT_SEL_MASK;
7444 /* DIP_Port_Select, 0x1 = PortB */
7445 }
7446
Wu Fengguange0dac652011-09-05 14:25:34 +08007447 if (!i) {
7448 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7449 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007450 eldv = IBX_ELD_VALIDB;
7451 eldv |= IBX_ELD_VALIDB << 4;
7452 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007453 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007454 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007455 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007456 }
7457
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007458 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7459 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7460 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007461 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007462 } else {
7463 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7464 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007465
7466 if (intel_eld_uptodate(connector,
7467 aud_cntrl_st2, eldv,
7468 aud_cntl_st, IBX_ELD_ADDRESS,
7469 hdmiw_hdmiedid))
7470 return;
7471
Wu Fengguange0dac652011-09-05 14:25:34 +08007472 i = I915_READ(aud_cntrl_st2);
7473 i &= ~eldv;
7474 I915_WRITE(aud_cntrl_st2, i);
7475
7476 if (!eld[0])
7477 return;
7478
Wu Fengguange0dac652011-09-05 14:25:34 +08007479 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007480 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007481 I915_WRITE(aud_cntl_st, i);
7482
7483 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7484 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7485 for (i = 0; i < len; i++)
7486 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7487
7488 i = I915_READ(aud_cntrl_st2);
7489 i |= eldv;
7490 I915_WRITE(aud_cntrl_st2, i);
7491}
7492
7493void intel_write_eld(struct drm_encoder *encoder,
7494 struct drm_display_mode *mode)
7495{
7496 struct drm_crtc *crtc = encoder->crtc;
7497 struct drm_connector *connector;
7498 struct drm_device *dev = encoder->dev;
7499 struct drm_i915_private *dev_priv = dev->dev_private;
7500
7501 connector = drm_select_eld(encoder, mode);
7502 if (!connector)
7503 return;
7504
7505 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7506 connector->base.id,
7507 drm_get_connector_name(connector),
7508 connector->encoder->base.id,
7509 drm_get_encoder_name(connector->encoder));
7510
7511 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7512
7513 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007514 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007515}
7516
Chris Wilson560b85b2010-08-07 11:01:38 +01007517static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7518{
7519 struct drm_device *dev = crtc->dev;
7520 struct drm_i915_private *dev_priv = dev->dev_private;
7521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7522 bool visible = base != 0;
7523 u32 cntl;
7524
7525 if (intel_crtc->cursor_visible == visible)
7526 return;
7527
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007528 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007529 if (visible) {
7530 /* On these chipsets we can only modify the base whilst
7531 * the cursor is disabled.
7532 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007533 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007534
7535 cntl &= ~(CURSOR_FORMAT_MASK);
7536 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7537 cntl |= CURSOR_ENABLE |
7538 CURSOR_GAMMA_ENABLE |
7539 CURSOR_FORMAT_ARGB;
7540 } else
7541 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007542 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007543
7544 intel_crtc->cursor_visible = visible;
7545}
7546
7547static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7548{
7549 struct drm_device *dev = crtc->dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
7551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7552 int pipe = intel_crtc->pipe;
7553 bool visible = base != 0;
7554
7555 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307556 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007557 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007558 if (base) {
7559 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307560 cntl |= MCURSOR_GAMMA_ENABLE;
7561
7562 switch (width) {
7563 case 64:
7564 cntl |= CURSOR_MODE_64_ARGB_AX;
7565 break;
7566 case 128:
7567 cntl |= CURSOR_MODE_128_ARGB_AX;
7568 break;
7569 case 256:
7570 cntl |= CURSOR_MODE_256_ARGB_AX;
7571 break;
7572 default:
7573 WARN_ON(1);
7574 return;
7575 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007576 cntl |= pipe << 28; /* Connect to correct pipe */
7577 } else {
7578 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7579 cntl |= CURSOR_MODE_DISABLE;
7580 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007581 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007582
7583 intel_crtc->cursor_visible = visible;
7584 }
7585 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007586 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007587 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007588 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007589}
7590
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007591static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7592{
7593 struct drm_device *dev = crtc->dev;
7594 struct drm_i915_private *dev_priv = dev->dev_private;
7595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7596 int pipe = intel_crtc->pipe;
7597 bool visible = base != 0;
7598
7599 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307600 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007601 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7602 if (base) {
7603 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307604 cntl |= MCURSOR_GAMMA_ENABLE;
7605 switch (width) {
7606 case 64:
7607 cntl |= CURSOR_MODE_64_ARGB_AX;
7608 break;
7609 case 128:
7610 cntl |= CURSOR_MODE_128_ARGB_AX;
7611 break;
7612 case 256:
7613 cntl |= CURSOR_MODE_256_ARGB_AX;
7614 break;
7615 default:
7616 WARN_ON(1);
7617 return;
7618 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007619 } else {
7620 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7621 cntl |= CURSOR_MODE_DISABLE;
7622 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007623 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007624 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007625 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7626 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007627 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7628
7629 intel_crtc->cursor_visible = visible;
7630 }
7631 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007632 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007633 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007634 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007635}
7636
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007637/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007638static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7639 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007640{
7641 struct drm_device *dev = crtc->dev;
7642 struct drm_i915_private *dev_priv = dev->dev_private;
7643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7644 int pipe = intel_crtc->pipe;
7645 int x = intel_crtc->cursor_x;
7646 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007647 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007648 bool visible;
7649
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007650 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007651 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007652
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007653 if (x >= intel_crtc->config.pipe_src_w)
7654 base = 0;
7655
7656 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007657 base = 0;
7658
7659 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007660 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007661 base = 0;
7662
7663 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7664 x = -x;
7665 }
7666 pos |= x << CURSOR_X_SHIFT;
7667
7668 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007669 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007670 base = 0;
7671
7672 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7673 y = -y;
7674 }
7675 pos |= y << CURSOR_Y_SHIFT;
7676
7677 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007678 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007679 return;
7680
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007681 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007682 I915_WRITE(CURPOS_IVB(pipe), pos);
7683 ivb_update_cursor(crtc, base);
7684 } else {
7685 I915_WRITE(CURPOS(pipe), pos);
7686 if (IS_845G(dev) || IS_I865G(dev))
7687 i845_update_cursor(crtc, base);
7688 else
7689 i9xx_update_cursor(crtc, base);
7690 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007691}
7692
Jesse Barnes79e53942008-11-07 14:24:08 -08007693static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007694 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007695 uint32_t handle,
7696 uint32_t width, uint32_t height)
7697{
7698 struct drm_device *dev = crtc->dev;
7699 struct drm_i915_private *dev_priv = dev->dev_private;
7700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007701 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007702 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007703 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007704 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007705
Jesse Barnes79e53942008-11-07 14:24:08 -08007706 /* if we want to turn off the cursor ignore width and height */
7707 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007708 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007709 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007710 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007711 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007712 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007713 }
7714
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307715 /* Check for which cursor types we support */
7716 if (!((width == 64 && height == 64) ||
7717 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7718 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7719 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007720 return -EINVAL;
7721 }
7722
Chris Wilson05394f32010-11-08 19:18:58 +00007723 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007724 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007725 return -ENOENT;
7726
Chris Wilson05394f32010-11-08 19:18:58 +00007727 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007728 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007729 ret = -ENOMEM;
7730 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007731 }
7732
Dave Airlie71acb5e2008-12-30 20:31:46 +10007733 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007734 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007735 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007736 unsigned alignment;
7737
Chris Wilsond9e86c02010-11-10 16:40:20 +00007738 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007739 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007740 ret = -EINVAL;
7741 goto fail_locked;
7742 }
7743
Chris Wilson693db182013-03-05 14:52:39 +00007744 /* Note that the w/a also requires 2 PTE of padding following
7745 * the bo. We currently fill all unused PTE with the shadow
7746 * page and so we should always have valid PTE following the
7747 * cursor preventing the VT-d warning.
7748 */
7749 alignment = 0;
7750 if (need_vtd_wa(dev))
7751 alignment = 64*1024;
7752
7753 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007754 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007755 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007756 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007757 }
7758
Chris Wilsond9e86c02010-11-10 16:40:20 +00007759 ret = i915_gem_object_put_fence(obj);
7760 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007761 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007762 goto fail_unpin;
7763 }
7764
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007765 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007766 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007767 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007768 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007769 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7770 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007771 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007772 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007773 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007774 }
Chris Wilson05394f32010-11-08 19:18:58 +00007775 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007776 }
7777
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007778 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007779 I915_WRITE(CURSIZE, (height << 12) | width);
7780
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007781 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007782 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007783 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007784 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007785 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7786 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007787 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007788 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007789 }
Jesse Barnes80824002009-09-10 15:28:06 -07007790
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007791 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007792
Chris Wilson64f962e2014-03-26 12:38:15 +00007793 old_width = intel_crtc->cursor_width;
7794
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007795 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007796 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007797 intel_crtc->cursor_width = width;
7798 intel_crtc->cursor_height = height;
7799
Chris Wilson64f962e2014-03-26 12:38:15 +00007800 if (intel_crtc->active) {
7801 if (old_width != width)
7802 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007803 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007804 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007805
Jesse Barnes79e53942008-11-07 14:24:08 -08007806 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007807fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007808 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007809fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007810 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007811fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007812 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007813 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007814}
7815
7816static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7817{
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007819
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007820 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7821 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007822
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007823 if (intel_crtc->active)
7824 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007825
7826 return 0;
7827}
7828
Jesse Barnes79e53942008-11-07 14:24:08 -08007829static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007830 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007831{
James Simmons72034252010-08-03 01:33:19 +01007832 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007834
James Simmons72034252010-08-03 01:33:19 +01007835 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007836 intel_crtc->lut_r[i] = red[i] >> 8;
7837 intel_crtc->lut_g[i] = green[i] >> 8;
7838 intel_crtc->lut_b[i] = blue[i] >> 8;
7839 }
7840
7841 intel_crtc_load_lut(crtc);
7842}
7843
Jesse Barnes79e53942008-11-07 14:24:08 -08007844/* VESA 640x480x72Hz mode to set on the pipe */
7845static struct drm_display_mode load_detect_mode = {
7846 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7847 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7848};
7849
Daniel Vettera8bb6812014-02-10 18:00:39 +01007850struct drm_framebuffer *
7851__intel_framebuffer_create(struct drm_device *dev,
7852 struct drm_mode_fb_cmd2 *mode_cmd,
7853 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007854{
7855 struct intel_framebuffer *intel_fb;
7856 int ret;
7857
7858 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7859 if (!intel_fb) {
7860 drm_gem_object_unreference_unlocked(&obj->base);
7861 return ERR_PTR(-ENOMEM);
7862 }
7863
7864 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007865 if (ret)
7866 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007867
7868 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007869err:
7870 drm_gem_object_unreference_unlocked(&obj->base);
7871 kfree(intel_fb);
7872
7873 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007874}
7875
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007876static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007877intel_framebuffer_create(struct drm_device *dev,
7878 struct drm_mode_fb_cmd2 *mode_cmd,
7879 struct drm_i915_gem_object *obj)
7880{
7881 struct drm_framebuffer *fb;
7882 int ret;
7883
7884 ret = i915_mutex_lock_interruptible(dev);
7885 if (ret)
7886 return ERR_PTR(ret);
7887 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7888 mutex_unlock(&dev->struct_mutex);
7889
7890 return fb;
7891}
7892
Chris Wilsond2dff872011-04-19 08:36:26 +01007893static u32
7894intel_framebuffer_pitch_for_width(int width, int bpp)
7895{
7896 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7897 return ALIGN(pitch, 64);
7898}
7899
7900static u32
7901intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7902{
7903 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7904 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7905}
7906
7907static struct drm_framebuffer *
7908intel_framebuffer_create_for_mode(struct drm_device *dev,
7909 struct drm_display_mode *mode,
7910 int depth, int bpp)
7911{
7912 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007913 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007914
7915 obj = i915_gem_alloc_object(dev,
7916 intel_framebuffer_size_for_mode(mode, bpp));
7917 if (obj == NULL)
7918 return ERR_PTR(-ENOMEM);
7919
7920 mode_cmd.width = mode->hdisplay;
7921 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007922 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7923 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007924 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007925
7926 return intel_framebuffer_create(dev, &mode_cmd, obj);
7927}
7928
7929static struct drm_framebuffer *
7930mode_fits_in_fbdev(struct drm_device *dev,
7931 struct drm_display_mode *mode)
7932{
Daniel Vetter4520f532013-10-09 09:18:51 +02007933#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 struct drm_i915_gem_object *obj;
7936 struct drm_framebuffer *fb;
7937
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007938 if (!dev_priv->fbdev)
7939 return NULL;
7940
7941 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007942 return NULL;
7943
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007944 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007945 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007946
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007947 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007948 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7949 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007950 return NULL;
7951
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007952 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007953 return NULL;
7954
7955 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007956#else
7957 return NULL;
7958#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007959}
7960
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007961bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007962 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007963 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007964{
7965 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007966 struct intel_encoder *intel_encoder =
7967 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007968 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007969 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007970 struct drm_crtc *crtc = NULL;
7971 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007972 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007973 int i = -1;
7974
Chris Wilsond2dff872011-04-19 08:36:26 +01007975 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7976 connector->base.id, drm_get_connector_name(connector),
7977 encoder->base.id, drm_get_encoder_name(encoder));
7978
Jesse Barnes79e53942008-11-07 14:24:08 -08007979 /*
7980 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007981 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007982 * - if the connector already has an assigned crtc, use it (but make
7983 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007984 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007985 * - try to find the first unused crtc that can drive this connector,
7986 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007987 */
7988
7989 /* See if we already have a CRTC for this connector */
7990 if (encoder->crtc) {
7991 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007992
Daniel Vetter7b240562012-12-12 00:35:33 +01007993 mutex_lock(&crtc->mutex);
7994
Daniel Vetter24218aa2012-08-12 19:27:11 +02007995 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007996 old->load_detect_temp = false;
7997
7998 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007999 if (connector->dpms != DRM_MODE_DPMS_ON)
8000 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008001
Chris Wilson71731882011-04-19 23:10:58 +01008002 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 }
8004
8005 /* Find an unused one (if possible) */
8006 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8007 i++;
8008 if (!(encoder->possible_crtcs & (1 << i)))
8009 continue;
8010 if (!possible_crtc->enabled) {
8011 crtc = possible_crtc;
8012 break;
8013 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008014 }
8015
8016 /*
8017 * If we didn't find an unused CRTC, don't use any.
8018 */
8019 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008020 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8021 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 }
8023
Daniel Vetter7b240562012-12-12 00:35:33 +01008024 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008025 intel_encoder->new_crtc = to_intel_crtc(crtc);
8026 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027
8028 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008029 intel_crtc->new_enabled = true;
8030 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008031 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008032 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008033 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008034
Chris Wilson64927112011-04-20 07:25:26 +01008035 if (!mode)
8036 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008037
Chris Wilsond2dff872011-04-19 08:36:26 +01008038 /* We need a framebuffer large enough to accommodate all accesses
8039 * that the plane may generate whilst we perform load detection.
8040 * We can not rely on the fbcon either being present (we get called
8041 * during its initialisation to detect all boot displays, or it may
8042 * not even exist) or that it is large enough to satisfy the
8043 * requested mode.
8044 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008045 fb = mode_fits_in_fbdev(dev, mode);
8046 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008047 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008048 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8049 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008050 } else
8051 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008052 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008053 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008054 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008055 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008056
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008057 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008058 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008059 if (old->release_fb)
8060 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008061 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008062 }
Chris Wilson71731882011-04-19 23:10:58 +01008063
Jesse Barnes79e53942008-11-07 14:24:08 -08008064 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008065 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008066 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008067
8068 fail:
8069 intel_crtc->new_enabled = crtc->enabled;
8070 if (intel_crtc->new_enabled)
8071 intel_crtc->new_config = &intel_crtc->config;
8072 else
8073 intel_crtc->new_config = NULL;
8074 mutex_unlock(&crtc->mutex);
8075 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008076}
8077
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008078void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008079 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008080{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008081 struct intel_encoder *intel_encoder =
8082 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008083 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008084 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008086
Chris Wilsond2dff872011-04-19 08:36:26 +01008087 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8088 connector->base.id, drm_get_connector_name(connector),
8089 encoder->base.id, drm_get_encoder_name(encoder));
8090
Chris Wilson8261b192011-04-19 23:18:09 +01008091 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008092 to_intel_connector(connector)->new_encoder = NULL;
8093 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008094 intel_crtc->new_enabled = false;
8095 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008096 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008097
Daniel Vetter36206362012-12-10 20:42:17 +01008098 if (old->release_fb) {
8099 drm_framebuffer_unregister_private(old->release_fb);
8100 drm_framebuffer_unreference(old->release_fb);
8101 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008102
Daniel Vetter67c96402013-01-23 16:25:09 +00008103 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008104 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008105 }
8106
Eric Anholtc751ce42010-03-25 11:48:48 -07008107 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008108 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8109 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008110
8111 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008112}
8113
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008114static int i9xx_pll_refclk(struct drm_device *dev,
8115 const struct intel_crtc_config *pipe_config)
8116{
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 u32 dpll = pipe_config->dpll_hw_state.dpll;
8119
8120 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008121 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008122 else if (HAS_PCH_SPLIT(dev))
8123 return 120000;
8124 else if (!IS_GEN2(dev))
8125 return 96000;
8126 else
8127 return 48000;
8128}
8129
Jesse Barnes79e53942008-11-07 14:24:08 -08008130/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008131static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8132 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008133{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008136 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008137 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008138 u32 fp;
8139 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008140 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008141
8142 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008143 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008144 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008145 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008146
8147 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008148 if (IS_PINEVIEW(dev)) {
8149 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8150 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008151 } else {
8152 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8153 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8154 }
8155
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008156 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008157 if (IS_PINEVIEW(dev))
8158 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8159 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008160 else
8161 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008162 DPLL_FPA01_P1_POST_DIV_SHIFT);
8163
8164 switch (dpll & DPLL_MODE_MASK) {
8165 case DPLLB_MODE_DAC_SERIAL:
8166 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8167 5 : 10;
8168 break;
8169 case DPLLB_MODE_LVDS:
8170 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8171 7 : 14;
8172 break;
8173 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008174 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008175 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008176 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 }
8178
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008179 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008180 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008181 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008182 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008183 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008184 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008185 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008186
8187 if (is_lvds) {
8188 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8189 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008190
8191 if (lvds & LVDS_CLKB_POWER_UP)
8192 clock.p2 = 7;
8193 else
8194 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008195 } else {
8196 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8197 clock.p1 = 2;
8198 else {
8199 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8200 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8201 }
8202 if (dpll & PLL_P2_DIVIDE_BY_4)
8203 clock.p2 = 4;
8204 else
8205 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008206 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008207
8208 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 }
8210
Ville Syrjälä18442d02013-09-13 16:00:08 +03008211 /*
8212 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008213 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008214 * encoder's get_config() function.
8215 */
8216 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008217}
8218
Ville Syrjälä6878da02013-09-13 15:59:11 +03008219int intel_dotclock_calculate(int link_freq,
8220 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008221{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008222 /*
8223 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008224 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008225 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008226 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008227 *
8228 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008229 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 */
8231
Ville Syrjälä6878da02013-09-13 15:59:11 +03008232 if (!m_n->link_n)
8233 return 0;
8234
8235 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8236}
8237
Ville Syrjälä18442d02013-09-13 16:00:08 +03008238static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8239 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008240{
8241 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008242
8243 /* read out port_clock from the DPLL */
8244 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008245
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008246 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008247 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008248 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008249 * agree once we know their relationship in the encoder's
8250 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008251 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008252 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008253 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8254 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008255}
8256
8257/** Returns the currently programmed mode of the given pipe. */
8258struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8259 struct drm_crtc *crtc)
8260{
Jesse Barnes548f2452011-02-17 10:40:53 -08008261 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008263 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008264 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008265 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008266 int htot = I915_READ(HTOTAL(cpu_transcoder));
8267 int hsync = I915_READ(HSYNC(cpu_transcoder));
8268 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8269 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008270 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008271
8272 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8273 if (!mode)
8274 return NULL;
8275
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008276 /*
8277 * Construct a pipe_config sufficient for getting the clock info
8278 * back out of crtc_clock_get.
8279 *
8280 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8281 * to use a real value here instead.
8282 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008283 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008284 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008285 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8286 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8287 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008288 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8289
Ville Syrjälä773ae032013-09-23 17:48:20 +03008290 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008291 mode->hdisplay = (htot & 0xffff) + 1;
8292 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8293 mode->hsync_start = (hsync & 0xffff) + 1;
8294 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8295 mode->vdisplay = (vtot & 0xffff) + 1;
8296 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8297 mode->vsync_start = (vsync & 0xffff) + 1;
8298 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8299
8300 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008301
8302 return mode;
8303}
8304
Daniel Vetter3dec0092010-08-20 21:40:52 +02008305static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008306{
8307 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008308 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8310 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008311 int dpll_reg = DPLL(pipe);
8312 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008313
Eric Anholtbad720f2009-10-22 16:11:14 -07008314 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008315 return;
8316
8317 if (!dev_priv->lvds_downclock_avail)
8318 return;
8319
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008320 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008321 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008322 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008323
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008324 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008325
8326 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8327 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008328 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008329
Jesse Barnes652c3932009-08-17 13:31:43 -07008330 dpll = I915_READ(dpll_reg);
8331 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008332 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008333 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008334}
8335
8336static void intel_decrease_pllclock(struct drm_crtc *crtc)
8337{
8338 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008339 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008341
Eric Anholtbad720f2009-10-22 16:11:14 -07008342 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008343 return;
8344
8345 if (!dev_priv->lvds_downclock_avail)
8346 return;
8347
8348 /*
8349 * Since this is called by a timer, we should never get here in
8350 * the manual case.
8351 */
8352 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008353 int pipe = intel_crtc->pipe;
8354 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008355 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008356
Zhao Yakui44d98a62009-10-09 11:39:40 +08008357 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008358
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008359 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008360
Chris Wilson074b5e12012-05-02 12:07:06 +01008361 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008362 dpll |= DISPLAY_RATE_SELECT_FPA1;
8363 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008364 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008365 dpll = I915_READ(dpll_reg);
8366 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008367 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008368 }
8369
8370}
8371
Chris Wilsonf047e392012-07-21 12:31:41 +01008372void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008373{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008374 struct drm_i915_private *dev_priv = dev->dev_private;
8375
Chris Wilsonf62a0072014-02-21 17:55:39 +00008376 if (dev_priv->mm.busy)
8377 return;
8378
Paulo Zanoni43694d62014-03-07 20:08:08 -03008379 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008380 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008381 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008382}
8383
8384void intel_mark_idle(struct drm_device *dev)
8385{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008386 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008387 struct drm_crtc *crtc;
8388
Chris Wilsonf62a0072014-02-21 17:55:39 +00008389 if (!dev_priv->mm.busy)
8390 return;
8391
8392 dev_priv->mm.busy = false;
8393
Jani Nikulad330a952014-01-21 11:24:25 +02008394 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008395 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008396
8397 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008398 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008399 continue;
8400
8401 intel_decrease_pllclock(crtc);
8402 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008403
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008404 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008405 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008406
8407out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008408 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008409}
8410
Chris Wilsonc65355b2013-06-06 16:53:41 -03008411void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8412 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008413{
8414 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008415 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008416
Jani Nikulad330a952014-01-21 11:24:25 +02008417 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008418 return;
8419
Jesse Barnes652c3932009-08-17 13:31:43 -07008420 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008421 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008422 continue;
8423
Matt Roperf4510a22014-04-01 15:22:40 -07008424 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008425 continue;
8426
8427 intel_increase_pllclock(crtc);
8428 if (ring && intel_fbc_enabled(dev))
8429 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008430 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008431}
8432
Jesse Barnes79e53942008-11-07 14:24:08 -08008433static void intel_crtc_destroy(struct drm_crtc *crtc)
8434{
8435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008436 struct drm_device *dev = crtc->dev;
8437 struct intel_unpin_work *work;
8438 unsigned long flags;
8439
8440 spin_lock_irqsave(&dev->event_lock, flags);
8441 work = intel_crtc->unpin_work;
8442 intel_crtc->unpin_work = NULL;
8443 spin_unlock_irqrestore(&dev->event_lock, flags);
8444
8445 if (work) {
8446 cancel_work_sync(&work->work);
8447 kfree(work);
8448 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008449
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008450 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8451
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008453
Jesse Barnes79e53942008-11-07 14:24:08 -08008454 kfree(intel_crtc);
8455}
8456
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008457static void intel_unpin_work_fn(struct work_struct *__work)
8458{
8459 struct intel_unpin_work *work =
8460 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008461 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008462
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008463 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008464 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008465 drm_gem_object_unreference(&work->pending_flip_obj->base);
8466 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008467
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008468 intel_update_fbc(dev);
8469 mutex_unlock(&dev->struct_mutex);
8470
8471 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8472 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8473
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008474 kfree(work);
8475}
8476
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008477static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008478 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008479{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008480 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8482 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008483 unsigned long flags;
8484
8485 /* Ignore early vblank irqs */
8486 if (intel_crtc == NULL)
8487 return;
8488
8489 spin_lock_irqsave(&dev->event_lock, flags);
8490 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008491
8492 /* Ensure we don't miss a work->pending update ... */
8493 smp_rmb();
8494
8495 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008496 spin_unlock_irqrestore(&dev->event_lock, flags);
8497 return;
8498 }
8499
Chris Wilsone7d841c2012-12-03 11:36:30 +00008500 /* and that the unpin work is consistent wrt ->pending. */
8501 smp_rmb();
8502
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008503 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008504
Rob Clark45a066e2012-10-08 14:50:40 -05008505 if (work->event)
8506 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008507
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008508 drm_vblank_put(dev, intel_crtc->pipe);
8509
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008510 spin_unlock_irqrestore(&dev->event_lock, flags);
8511
Daniel Vetter2c10d572012-12-20 21:24:07 +01008512 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008513
8514 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008515
8516 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008517}
8518
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008519void intel_finish_page_flip(struct drm_device *dev, int pipe)
8520{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008521 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008522 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8523
Mario Kleiner49b14a52010-12-09 07:00:07 +01008524 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008525}
8526
8527void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8528{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008529 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008530 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8531
Mario Kleiner49b14a52010-12-09 07:00:07 +01008532 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008533}
8534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008535void intel_prepare_page_flip(struct drm_device *dev, int plane)
8536{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008537 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008538 struct intel_crtc *intel_crtc =
8539 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8540 unsigned long flags;
8541
Chris Wilsone7d841c2012-12-03 11:36:30 +00008542 /* NB: An MMIO update of the plane base pointer will also
8543 * generate a page-flip completion irq, i.e. every modeset
8544 * is also accompanied by a spurious intel_prepare_page_flip().
8545 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008546 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008547 if (intel_crtc->unpin_work)
8548 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008549 spin_unlock_irqrestore(&dev->event_lock, flags);
8550}
8551
Chris Wilsone7d841c2012-12-03 11:36:30 +00008552inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8553{
8554 /* Ensure that the work item is consistent when activating it ... */
8555 smp_wmb();
8556 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8557 /* and that it is marked active as soon as the irq could fire. */
8558 smp_wmb();
8559}
8560
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008561static int intel_gen2_queue_flip(struct drm_device *dev,
8562 struct drm_crtc *crtc,
8563 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008564 struct drm_i915_gem_object *obj,
8565 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008566{
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008569 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008570 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008571 int ret;
8572
Daniel Vetter6d90c952012-04-26 23:28:05 +02008573 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008574 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008575 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008576
Daniel Vetter6d90c952012-04-26 23:28:05 +02008577 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008578 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008579 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008580
8581 /* Can't queue multiple flips, so wait for the previous
8582 * one to finish before executing the next.
8583 */
8584 if (intel_crtc->plane)
8585 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8586 else
8587 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008588 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8589 intel_ring_emit(ring, MI_NOOP);
8590 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8591 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8592 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008593 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008594 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008595
8596 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008597 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008598 return 0;
8599
8600err_unpin:
8601 intel_unpin_fb_obj(obj);
8602err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008603 return ret;
8604}
8605
8606static int intel_gen3_queue_flip(struct drm_device *dev,
8607 struct drm_crtc *crtc,
8608 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008609 struct drm_i915_gem_object *obj,
8610 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008611{
8612 struct drm_i915_private *dev_priv = dev->dev_private;
8613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008614 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008615 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008616 int ret;
8617
Daniel Vetter6d90c952012-04-26 23:28:05 +02008618 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008619 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008620 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008621
Daniel Vetter6d90c952012-04-26 23:28:05 +02008622 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008623 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008624 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008625
8626 if (intel_crtc->plane)
8627 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8628 else
8629 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008630 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8631 intel_ring_emit(ring, MI_NOOP);
8632 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8633 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8634 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008635 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008636 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008637
Chris Wilsone7d841c2012-12-03 11:36:30 +00008638 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008639 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008640 return 0;
8641
8642err_unpin:
8643 intel_unpin_fb_obj(obj);
8644err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008645 return ret;
8646}
8647
8648static int intel_gen4_queue_flip(struct drm_device *dev,
8649 struct drm_crtc *crtc,
8650 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008651 struct drm_i915_gem_object *obj,
8652 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008653{
8654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8656 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008657 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008658 int ret;
8659
Daniel Vetter6d90c952012-04-26 23:28:05 +02008660 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008661 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008662 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008663
Daniel Vetter6d90c952012-04-26 23:28:05 +02008664 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008666 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008667
8668 /* i965+ uses the linear or tiled offsets from the
8669 * Display Registers (which do not change across a page-flip)
8670 * so we need only reprogram the base address.
8671 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008672 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8673 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8674 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008675 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008676 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008677 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008678
8679 /* XXX Enabling the panel-fitter across page-flip is so far
8680 * untested on non-native modes, so ignore it for now.
8681 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8682 */
8683 pf = 0;
8684 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008685 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008686
8687 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008688 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008689 return 0;
8690
8691err_unpin:
8692 intel_unpin_fb_obj(obj);
8693err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008694 return ret;
8695}
8696
8697static int intel_gen6_queue_flip(struct drm_device *dev,
8698 struct drm_crtc *crtc,
8699 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008700 struct drm_i915_gem_object *obj,
8701 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008702{
8703 struct drm_i915_private *dev_priv = dev->dev_private;
8704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008705 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008706 uint32_t pf, pipesrc;
8707 int ret;
8708
Daniel Vetter6d90c952012-04-26 23:28:05 +02008709 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008710 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008711 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008712
Daniel Vetter6d90c952012-04-26 23:28:05 +02008713 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008714 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008715 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008716
Daniel Vetter6d90c952012-04-26 23:28:05 +02008717 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8718 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8719 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008720 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008721
Chris Wilson99d9acd2012-04-17 20:37:00 +01008722 /* Contrary to the suggestions in the documentation,
8723 * "Enable Panel Fitter" does not seem to be required when page
8724 * flipping with a non-native mode, and worse causes a normal
8725 * modeset to fail.
8726 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8727 */
8728 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008729 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008730 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008731
8732 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008733 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008734 return 0;
8735
8736err_unpin:
8737 intel_unpin_fb_obj(obj);
8738err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008739 return ret;
8740}
8741
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008742static int intel_gen7_queue_flip(struct drm_device *dev,
8743 struct drm_crtc *crtc,
8744 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008745 struct drm_i915_gem_object *obj,
8746 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008747{
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008750 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008751 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008752 int len, ret;
8753
8754 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008755 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008756 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008757
8758 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8759 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008760 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008761
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008762 switch(intel_crtc->plane) {
8763 case PLANE_A:
8764 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8765 break;
8766 case PLANE_B:
8767 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8768 break;
8769 case PLANE_C:
8770 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8771 break;
8772 default:
8773 WARN_ONCE(1, "unknown plane in flip command\n");
8774 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008775 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008776 }
8777
Chris Wilsonffe74d72013-08-26 20:58:12 +01008778 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008779 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008780 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008781 /*
8782 * On Gen 8, SRM is now taking an extra dword to accommodate
8783 * 48bits addresses, and we need a NOOP for the batch size to
8784 * stay even.
8785 */
8786 if (IS_GEN8(dev))
8787 len += 2;
8788 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008789
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008790 /*
8791 * BSpec MI_DISPLAY_FLIP for IVB:
8792 * "The full packet must be contained within the same cache line."
8793 *
8794 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8795 * cacheline, if we ever start emitting more commands before
8796 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8797 * then do the cacheline alignment, and finally emit the
8798 * MI_DISPLAY_FLIP.
8799 */
8800 ret = intel_ring_cacheline_align(ring);
8801 if (ret)
8802 goto err_unpin;
8803
Chris Wilsonffe74d72013-08-26 20:58:12 +01008804 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008805 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008806 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008807
Chris Wilsonffe74d72013-08-26 20:58:12 +01008808 /* Unmask the flip-done completion message. Note that the bspec says that
8809 * we should do this for both the BCS and RCS, and that we must not unmask
8810 * more than one flip event at any time (or ensure that one flip message
8811 * can be sent by waiting for flip-done prior to queueing new flips).
8812 * Experimentation says that BCS works despite DERRMR masking all
8813 * flip-done completion events and that unmasking all planes at once
8814 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8815 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8816 */
8817 if (ring->id == RCS) {
8818 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8819 intel_ring_emit(ring, DERRMR);
8820 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8821 DERRMR_PIPEB_PRI_FLIP_DONE |
8822 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008823 if (IS_GEN8(dev))
8824 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8825 MI_SRM_LRM_GLOBAL_GTT);
8826 else
8827 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8828 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008829 intel_ring_emit(ring, DERRMR);
8830 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008831 if (IS_GEN8(dev)) {
8832 intel_ring_emit(ring, 0);
8833 intel_ring_emit(ring, MI_NOOP);
8834 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008835 }
8836
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008837 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008838 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008839 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008840 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008841
8842 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008843 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008844 return 0;
8845
8846err_unpin:
8847 intel_unpin_fb_obj(obj);
8848err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008849 return ret;
8850}
8851
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008852static int intel_default_queue_flip(struct drm_device *dev,
8853 struct drm_crtc *crtc,
8854 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008855 struct drm_i915_gem_object *obj,
8856 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008857{
8858 return -ENODEV;
8859}
8860
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008861static int intel_crtc_page_flip(struct drm_crtc *crtc,
8862 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008863 struct drm_pending_vblank_event *event,
8864 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008865{
8866 struct drm_device *dev = crtc->dev;
8867 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008868 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008869 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8871 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008872 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008873 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008874
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008875 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008876 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008877 return -EINVAL;
8878
8879 /*
8880 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8881 * Note that pitch changes could also affect these register.
8882 */
8883 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008884 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8885 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008886 return -EINVAL;
8887
Chris Wilsonf900db42014-02-20 09:26:13 +00008888 if (i915_terminally_wedged(&dev_priv->gpu_error))
8889 goto out_hang;
8890
Daniel Vetterb14c5672013-09-19 12:18:32 +02008891 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008892 if (work == NULL)
8893 return -ENOMEM;
8894
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008895 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008896 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008897 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008898 INIT_WORK(&work->work, intel_unpin_work_fn);
8899
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008900 ret = drm_vblank_get(dev, intel_crtc->pipe);
8901 if (ret)
8902 goto free_work;
8903
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008904 /* We borrow the event spin lock for protecting unpin_work */
8905 spin_lock_irqsave(&dev->event_lock, flags);
8906 if (intel_crtc->unpin_work) {
8907 spin_unlock_irqrestore(&dev->event_lock, flags);
8908 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008909 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008910
8911 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008912 return -EBUSY;
8913 }
8914 intel_crtc->unpin_work = work;
8915 spin_unlock_irqrestore(&dev->event_lock, flags);
8916
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008917 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8918 flush_workqueue(dev_priv->wq);
8919
Chris Wilson79158102012-05-23 11:13:58 +01008920 ret = i915_mutex_lock_interruptible(dev);
8921 if (ret)
8922 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008923
Jesse Barnes75dfca82010-02-10 15:09:44 -08008924 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008925 drm_gem_object_reference(&work->old_fb_obj->base);
8926 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008927
Matt Roperf4510a22014-04-01 15:22:40 -07008928 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008929
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008930 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008931
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008932 work->enable_stall_check = true;
8933
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008934 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008935 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008936
Keith Packarded8d1972013-07-22 18:49:58 -07008937 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008938 if (ret)
8939 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008940
Chris Wilson7782de32011-07-08 12:22:41 +01008941 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008942 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943 mutex_unlock(&dev->struct_mutex);
8944
Jesse Barnese5510fa2010-07-01 16:48:37 -07008945 trace_i915_flip_request(intel_crtc->plane, obj);
8946
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008947 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008948
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008949cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008950 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008951 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008952 drm_gem_object_unreference(&work->old_fb_obj->base);
8953 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008954 mutex_unlock(&dev->struct_mutex);
8955
Chris Wilson79158102012-05-23 11:13:58 +01008956cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008957 spin_lock_irqsave(&dev->event_lock, flags);
8958 intel_crtc->unpin_work = NULL;
8959 spin_unlock_irqrestore(&dev->event_lock, flags);
8960
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008961 drm_vblank_put(dev, intel_crtc->pipe);
8962free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008963 kfree(work);
8964
Chris Wilsonf900db42014-02-20 09:26:13 +00008965 if (ret == -EIO) {
8966out_hang:
8967 intel_crtc_wait_for_pending_flips(crtc);
8968 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8969 if (ret == 0 && event)
8970 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8971 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008972 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008973}
8974
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008975static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008976 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8977 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008978};
8979
Daniel Vetter9a935852012-07-05 22:34:27 +02008980/**
8981 * intel_modeset_update_staged_output_state
8982 *
8983 * Updates the staged output configuration state, e.g. after we've read out the
8984 * current hw state.
8985 */
8986static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8987{
Ville Syrjälä76688512014-01-10 11:28:06 +02008988 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008989 struct intel_encoder *encoder;
8990 struct intel_connector *connector;
8991
8992 list_for_each_entry(connector, &dev->mode_config.connector_list,
8993 base.head) {
8994 connector->new_encoder =
8995 to_intel_encoder(connector->base.encoder);
8996 }
8997
8998 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8999 base.head) {
9000 encoder->new_crtc =
9001 to_intel_crtc(encoder->base.crtc);
9002 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009003
9004 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9005 base.head) {
9006 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009007
9008 if (crtc->new_enabled)
9009 crtc->new_config = &crtc->config;
9010 else
9011 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009012 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009013}
9014
9015/**
9016 * intel_modeset_commit_output_state
9017 *
9018 * This function copies the stage display pipe configuration to the real one.
9019 */
9020static void intel_modeset_commit_output_state(struct drm_device *dev)
9021{
Ville Syrjälä76688512014-01-10 11:28:06 +02009022 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009023 struct intel_encoder *encoder;
9024 struct intel_connector *connector;
9025
9026 list_for_each_entry(connector, &dev->mode_config.connector_list,
9027 base.head) {
9028 connector->base.encoder = &connector->new_encoder->base;
9029 }
9030
9031 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9032 base.head) {
9033 encoder->base.crtc = &encoder->new_crtc->base;
9034 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009035
9036 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9037 base.head) {
9038 crtc->base.enabled = crtc->new_enabled;
9039 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009040}
9041
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009042static void
9043connected_sink_compute_bpp(struct intel_connector * connector,
9044 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009045{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009046 int bpp = pipe_config->pipe_bpp;
9047
9048 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9049 connector->base.base.id,
9050 drm_get_connector_name(&connector->base));
9051
9052 /* Don't use an invalid EDID bpc value */
9053 if (connector->base.display_info.bpc &&
9054 connector->base.display_info.bpc * 3 < bpp) {
9055 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9056 bpp, connector->base.display_info.bpc*3);
9057 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9058 }
9059
9060 /* Clamp bpp to 8 on screens without EDID 1.4 */
9061 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9062 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9063 bpp);
9064 pipe_config->pipe_bpp = 24;
9065 }
9066}
9067
9068static int
9069compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9070 struct drm_framebuffer *fb,
9071 struct intel_crtc_config *pipe_config)
9072{
9073 struct drm_device *dev = crtc->base.dev;
9074 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009075 int bpp;
9076
Daniel Vetterd42264b2013-03-28 16:38:08 +01009077 switch (fb->pixel_format) {
9078 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009079 bpp = 8*3; /* since we go through a colormap */
9080 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009081 case DRM_FORMAT_XRGB1555:
9082 case DRM_FORMAT_ARGB1555:
9083 /* checked in intel_framebuffer_init already */
9084 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9085 return -EINVAL;
9086 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009087 bpp = 6*3; /* min is 18bpp */
9088 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009089 case DRM_FORMAT_XBGR8888:
9090 case DRM_FORMAT_ABGR8888:
9091 /* checked in intel_framebuffer_init already */
9092 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9093 return -EINVAL;
9094 case DRM_FORMAT_XRGB8888:
9095 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009096 bpp = 8*3;
9097 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009098 case DRM_FORMAT_XRGB2101010:
9099 case DRM_FORMAT_ARGB2101010:
9100 case DRM_FORMAT_XBGR2101010:
9101 case DRM_FORMAT_ABGR2101010:
9102 /* checked in intel_framebuffer_init already */
9103 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009104 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009105 bpp = 10*3;
9106 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009107 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009108 default:
9109 DRM_DEBUG_KMS("unsupported depth\n");
9110 return -EINVAL;
9111 }
9112
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009113 pipe_config->pipe_bpp = bpp;
9114
9115 /* Clamp display bpp to EDID value */
9116 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009117 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009118 if (!connector->new_encoder ||
9119 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009120 continue;
9121
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009122 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009123 }
9124
9125 return bpp;
9126}
9127
Daniel Vetter644db712013-09-19 14:53:58 +02009128static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9129{
9130 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9131 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009132 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009133 mode->crtc_hdisplay, mode->crtc_hsync_start,
9134 mode->crtc_hsync_end, mode->crtc_htotal,
9135 mode->crtc_vdisplay, mode->crtc_vsync_start,
9136 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9137}
9138
Daniel Vetterc0b03412013-05-28 12:05:54 +02009139static void intel_dump_pipe_config(struct intel_crtc *crtc,
9140 struct intel_crtc_config *pipe_config,
9141 const char *context)
9142{
9143 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9144 context, pipe_name(crtc->pipe));
9145
9146 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9147 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9148 pipe_config->pipe_bpp, pipe_config->dither);
9149 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9150 pipe_config->has_pch_encoder,
9151 pipe_config->fdi_lanes,
9152 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9153 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9154 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009155 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9156 pipe_config->has_dp_encoder,
9157 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9158 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9159 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009160 DRM_DEBUG_KMS("requested mode:\n");
9161 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9162 DRM_DEBUG_KMS("adjusted mode:\n");
9163 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009164 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009165 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009166 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9167 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009168 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9169 pipe_config->gmch_pfit.control,
9170 pipe_config->gmch_pfit.pgm_ratios,
9171 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009172 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009173 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009174 pipe_config->pch_pfit.size,
9175 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009176 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009177 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009178}
9179
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009180static bool encoders_cloneable(const struct intel_encoder *a,
9181 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009182{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009183 /* masks could be asymmetric, so check both ways */
9184 return a == b || (a->cloneable & (1 << b->type) &&
9185 b->cloneable & (1 << a->type));
9186}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009187
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009188static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9189 struct intel_encoder *encoder)
9190{
9191 struct drm_device *dev = crtc->base.dev;
9192 struct intel_encoder *source_encoder;
9193
9194 list_for_each_entry(source_encoder,
9195 &dev->mode_config.encoder_list, base.head) {
9196 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009197 continue;
9198
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009199 if (!encoders_cloneable(encoder, source_encoder))
9200 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009201 }
9202
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009203 return true;
9204}
9205
9206static bool check_encoder_cloning(struct intel_crtc *crtc)
9207{
9208 struct drm_device *dev = crtc->base.dev;
9209 struct intel_encoder *encoder;
9210
9211 list_for_each_entry(encoder,
9212 &dev->mode_config.encoder_list, base.head) {
9213 if (encoder->new_crtc != crtc)
9214 continue;
9215
9216 if (!check_single_encoder_cloning(crtc, encoder))
9217 return false;
9218 }
9219
9220 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009221}
9222
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009223static struct intel_crtc_config *
9224intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009225 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009226 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009227{
9228 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009229 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009230 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009231 int plane_bpp, ret = -EINVAL;
9232 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009233
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009234 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009235 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9236 return ERR_PTR(-EINVAL);
9237 }
9238
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009239 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9240 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009241 return ERR_PTR(-ENOMEM);
9242
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009243 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9244 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009245
Daniel Vettere143a212013-07-04 12:01:15 +02009246 pipe_config->cpu_transcoder =
9247 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009248 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009249
Imre Deak2960bc92013-07-30 13:36:32 +03009250 /*
9251 * Sanitize sync polarity flags based on requested ones. If neither
9252 * positive or negative polarity is requested, treat this as meaning
9253 * negative polarity.
9254 */
9255 if (!(pipe_config->adjusted_mode.flags &
9256 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9257 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9258
9259 if (!(pipe_config->adjusted_mode.flags &
9260 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9261 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9262
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009263 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9264 * plane pixel format and any sink constraints into account. Returns the
9265 * source plane bpp so that dithering can be selected on mismatches
9266 * after encoders and crtc also have had their say. */
9267 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9268 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009269 if (plane_bpp < 0)
9270 goto fail;
9271
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009272 /*
9273 * Determine the real pipe dimensions. Note that stereo modes can
9274 * increase the actual pipe size due to the frame doubling and
9275 * insertion of additional space for blanks between the frame. This
9276 * is stored in the crtc timings. We use the requested mode to do this
9277 * computation to clearly distinguish it from the adjusted mode, which
9278 * can be changed by the connectors in the below retry loop.
9279 */
9280 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9281 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9282 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9283
Daniel Vettere29c22c2013-02-21 00:00:16 +01009284encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009285 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009286 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009287 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009288
Daniel Vetter135c81b2013-07-21 21:37:09 +02009289 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009290 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009291
Daniel Vetter7758a112012-07-08 19:40:39 +02009292 /* Pass our mode to the connectors and the CRTC to give them a chance to
9293 * adjust it according to limitations or connector properties, and also
9294 * a chance to reject the mode entirely.
9295 */
9296 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9297 base.head) {
9298
9299 if (&encoder->new_crtc->base != crtc)
9300 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009301
Daniel Vetterefea6e82013-07-21 21:36:59 +02009302 if (!(encoder->compute_config(encoder, pipe_config))) {
9303 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009304 goto fail;
9305 }
9306 }
9307
Daniel Vetterff9a6752013-06-01 17:16:21 +02009308 /* Set default port clock if not overwritten by the encoder. Needs to be
9309 * done afterwards in case the encoder adjusts the mode. */
9310 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009311 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9312 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009313
Daniel Vettera43f6e02013-06-07 23:10:32 +02009314 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009315 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009316 DRM_DEBUG_KMS("CRTC fixup failed\n");
9317 goto fail;
9318 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009319
9320 if (ret == RETRY) {
9321 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9322 ret = -EINVAL;
9323 goto fail;
9324 }
9325
9326 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9327 retry = false;
9328 goto encoder_retry;
9329 }
9330
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009331 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9332 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9333 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9334
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009335 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009336fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009337 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009338 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009339}
9340
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009341/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9342 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9343static void
9344intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9345 unsigned *prepare_pipes, unsigned *disable_pipes)
9346{
9347 struct intel_crtc *intel_crtc;
9348 struct drm_device *dev = crtc->dev;
9349 struct intel_encoder *encoder;
9350 struct intel_connector *connector;
9351 struct drm_crtc *tmp_crtc;
9352
9353 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9354
9355 /* Check which crtcs have changed outputs connected to them, these need
9356 * to be part of the prepare_pipes mask. We don't (yet) support global
9357 * modeset across multiple crtcs, so modeset_pipes will only have one
9358 * bit set at most. */
9359 list_for_each_entry(connector, &dev->mode_config.connector_list,
9360 base.head) {
9361 if (connector->base.encoder == &connector->new_encoder->base)
9362 continue;
9363
9364 if (connector->base.encoder) {
9365 tmp_crtc = connector->base.encoder->crtc;
9366
9367 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9368 }
9369
9370 if (connector->new_encoder)
9371 *prepare_pipes |=
9372 1 << connector->new_encoder->new_crtc->pipe;
9373 }
9374
9375 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9376 base.head) {
9377 if (encoder->base.crtc == &encoder->new_crtc->base)
9378 continue;
9379
9380 if (encoder->base.crtc) {
9381 tmp_crtc = encoder->base.crtc;
9382
9383 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9384 }
9385
9386 if (encoder->new_crtc)
9387 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9388 }
9389
Ville Syrjälä76688512014-01-10 11:28:06 +02009390 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009391 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9392 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009393 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009394 continue;
9395
Ville Syrjälä76688512014-01-10 11:28:06 +02009396 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009397 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009398 else
9399 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009400 }
9401
9402
9403 /* set_mode is also used to update properties on life display pipes. */
9404 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009405 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009406 *prepare_pipes |= 1 << intel_crtc->pipe;
9407
Daniel Vetterb6c51642013-04-12 18:48:43 +02009408 /*
9409 * For simplicity do a full modeset on any pipe where the output routing
9410 * changed. We could be more clever, but that would require us to be
9411 * more careful with calling the relevant encoder->mode_set functions.
9412 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009413 if (*prepare_pipes)
9414 *modeset_pipes = *prepare_pipes;
9415
9416 /* ... and mask these out. */
9417 *modeset_pipes &= ~(*disable_pipes);
9418 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009419
9420 /*
9421 * HACK: We don't (yet) fully support global modesets. intel_set_config
9422 * obies this rule, but the modeset restore mode of
9423 * intel_modeset_setup_hw_state does not.
9424 */
9425 *modeset_pipes &= 1 << intel_crtc->pipe;
9426 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009427
9428 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9429 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009430}
9431
Daniel Vetterea9d7582012-07-10 10:42:52 +02009432static bool intel_crtc_in_use(struct drm_crtc *crtc)
9433{
9434 struct drm_encoder *encoder;
9435 struct drm_device *dev = crtc->dev;
9436
9437 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9438 if (encoder->crtc == crtc)
9439 return true;
9440
9441 return false;
9442}
9443
9444static void
9445intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9446{
9447 struct intel_encoder *intel_encoder;
9448 struct intel_crtc *intel_crtc;
9449 struct drm_connector *connector;
9450
9451 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9452 base.head) {
9453 if (!intel_encoder->base.crtc)
9454 continue;
9455
9456 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9457
9458 if (prepare_pipes & (1 << intel_crtc->pipe))
9459 intel_encoder->connectors_active = false;
9460 }
9461
9462 intel_modeset_commit_output_state(dev);
9463
Ville Syrjälä76688512014-01-10 11:28:06 +02009464 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009465 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9466 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009467 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009468 WARN_ON(intel_crtc->new_config &&
9469 intel_crtc->new_config != &intel_crtc->config);
9470 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009471 }
9472
9473 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9474 if (!connector->encoder || !connector->encoder->crtc)
9475 continue;
9476
9477 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9478
9479 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009480 struct drm_property *dpms_property =
9481 dev->mode_config.dpms_property;
9482
Daniel Vetterea9d7582012-07-10 10:42:52 +02009483 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009484 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009485 dpms_property,
9486 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009487
9488 intel_encoder = to_intel_encoder(connector->encoder);
9489 intel_encoder->connectors_active = true;
9490 }
9491 }
9492
9493}
9494
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009495static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009496{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009497 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009498
9499 if (clock1 == clock2)
9500 return true;
9501
9502 if (!clock1 || !clock2)
9503 return false;
9504
9505 diff = abs(clock1 - clock2);
9506
9507 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9508 return true;
9509
9510 return false;
9511}
9512
Daniel Vetter25c5b262012-07-08 22:08:04 +02009513#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9514 list_for_each_entry((intel_crtc), \
9515 &(dev)->mode_config.crtc_list, \
9516 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009517 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009519static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009520intel_pipe_config_compare(struct drm_device *dev,
9521 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009522 struct intel_crtc_config *pipe_config)
9523{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009524#define PIPE_CONF_CHECK_X(name) \
9525 if (current_config->name != pipe_config->name) { \
9526 DRM_ERROR("mismatch in " #name " " \
9527 "(expected 0x%08x, found 0x%08x)\n", \
9528 current_config->name, \
9529 pipe_config->name); \
9530 return false; \
9531 }
9532
Daniel Vetter08a24032013-04-19 11:25:34 +02009533#define PIPE_CONF_CHECK_I(name) \
9534 if (current_config->name != pipe_config->name) { \
9535 DRM_ERROR("mismatch in " #name " " \
9536 "(expected %i, found %i)\n", \
9537 current_config->name, \
9538 pipe_config->name); \
9539 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009540 }
9541
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009542#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9543 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009544 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009545 "(expected %i, found %i)\n", \
9546 current_config->name & (mask), \
9547 pipe_config->name & (mask)); \
9548 return false; \
9549 }
9550
Ville Syrjälä5e550652013-09-06 23:29:07 +03009551#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9552 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9553 DRM_ERROR("mismatch in " #name " " \
9554 "(expected %i, found %i)\n", \
9555 current_config->name, \
9556 pipe_config->name); \
9557 return false; \
9558 }
9559
Daniel Vetterbb760062013-06-06 14:55:52 +02009560#define PIPE_CONF_QUIRK(quirk) \
9561 ((current_config->quirks | pipe_config->quirks) & (quirk))
9562
Daniel Vettereccb1402013-05-22 00:50:22 +02009563 PIPE_CONF_CHECK_I(cpu_transcoder);
9564
Daniel Vetter08a24032013-04-19 11:25:34 +02009565 PIPE_CONF_CHECK_I(has_pch_encoder);
9566 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009567 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9568 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9569 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9570 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9571 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009572
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009573 PIPE_CONF_CHECK_I(has_dp_encoder);
9574 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9575 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9576 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9577 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9578 PIPE_CONF_CHECK_I(dp_m_n.tu);
9579
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009580 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9581 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9582 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9583 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9584 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9585 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9586
9587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9592 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9593
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009594 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009595
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009596 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9597 DRM_MODE_FLAG_INTERLACE);
9598
Daniel Vetterbb760062013-06-06 14:55:52 +02009599 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9600 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9601 DRM_MODE_FLAG_PHSYNC);
9602 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9603 DRM_MODE_FLAG_NHSYNC);
9604 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9605 DRM_MODE_FLAG_PVSYNC);
9606 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9607 DRM_MODE_FLAG_NVSYNC);
9608 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009609
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009610 PIPE_CONF_CHECK_I(pipe_src_w);
9611 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009612
Daniel Vetter99535992014-04-13 12:00:33 +02009613 /*
9614 * FIXME: BIOS likes to set up a cloned config with lvds+external
9615 * screen. Since we don't yet re-compute the pipe config when moving
9616 * just the lvds port away to another pipe the sw tracking won't match.
9617 *
9618 * Proper atomic modesets with recomputed global state will fix this.
9619 * Until then just don't check gmch state for inherited modes.
9620 */
9621 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9622 PIPE_CONF_CHECK_I(gmch_pfit.control);
9623 /* pfit ratios are autocomputed by the hw on gen4+ */
9624 if (INTEL_INFO(dev)->gen < 4)
9625 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9626 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9627 }
9628
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009629 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9630 if (current_config->pch_pfit.enabled) {
9631 PIPE_CONF_CHECK_I(pch_pfit.pos);
9632 PIPE_CONF_CHECK_I(pch_pfit.size);
9633 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009634
Jesse Barnese59150d2014-01-07 13:30:45 -08009635 /* BDW+ don't expose a synchronous way to read the state */
9636 if (IS_HASWELL(dev))
9637 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009638
Ville Syrjälä282740f2013-09-04 18:30:03 +03009639 PIPE_CONF_CHECK_I(double_wide);
9640
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009641 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009642 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009643 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009644 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9645 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009646
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009647 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9648 PIPE_CONF_CHECK_I(pipe_bpp);
9649
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009650 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9651 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009652
Daniel Vetter66e985c2013-06-05 13:34:20 +02009653#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009654#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009655#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009656#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009657#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009658
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009659 return true;
9660}
9661
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009662static void
9663check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009664{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009665 struct intel_connector *connector;
9666
9667 list_for_each_entry(connector, &dev->mode_config.connector_list,
9668 base.head) {
9669 /* This also checks the encoder/connector hw state with the
9670 * ->get_hw_state callbacks. */
9671 intel_connector_check_state(connector);
9672
9673 WARN(&connector->new_encoder->base != connector->base.encoder,
9674 "connector's staged encoder doesn't match current encoder\n");
9675 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009676}
9677
9678static void
9679check_encoder_state(struct drm_device *dev)
9680{
9681 struct intel_encoder *encoder;
9682 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009683
9684 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9685 base.head) {
9686 bool enabled = false;
9687 bool active = false;
9688 enum pipe pipe, tracked_pipe;
9689
9690 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9691 encoder->base.base.id,
9692 drm_get_encoder_name(&encoder->base));
9693
9694 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9695 "encoder's stage crtc doesn't match current crtc\n");
9696 WARN(encoder->connectors_active && !encoder->base.crtc,
9697 "encoder's active_connectors set, but no crtc\n");
9698
9699 list_for_each_entry(connector, &dev->mode_config.connector_list,
9700 base.head) {
9701 if (connector->base.encoder != &encoder->base)
9702 continue;
9703 enabled = true;
9704 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9705 active = true;
9706 }
9707 WARN(!!encoder->base.crtc != enabled,
9708 "encoder's enabled state mismatch "
9709 "(expected %i, found %i)\n",
9710 !!encoder->base.crtc, enabled);
9711 WARN(active && !encoder->base.crtc,
9712 "active encoder with no crtc\n");
9713
9714 WARN(encoder->connectors_active != active,
9715 "encoder's computed active state doesn't match tracked active state "
9716 "(expected %i, found %i)\n", active, encoder->connectors_active);
9717
9718 active = encoder->get_hw_state(encoder, &pipe);
9719 WARN(active != encoder->connectors_active,
9720 "encoder's hw state doesn't match sw tracking "
9721 "(expected %i, found %i)\n",
9722 encoder->connectors_active, active);
9723
9724 if (!encoder->base.crtc)
9725 continue;
9726
9727 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9728 WARN(active && pipe != tracked_pipe,
9729 "active encoder's pipe doesn't match"
9730 "(expected %i, found %i)\n",
9731 tracked_pipe, pipe);
9732
9733 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009734}
9735
9736static void
9737check_crtc_state(struct drm_device *dev)
9738{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009739 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009740 struct intel_crtc *crtc;
9741 struct intel_encoder *encoder;
9742 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009743
9744 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9745 base.head) {
9746 bool enabled = false;
9747 bool active = false;
9748
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009749 memset(&pipe_config, 0, sizeof(pipe_config));
9750
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009751 DRM_DEBUG_KMS("[CRTC:%d]\n",
9752 crtc->base.base.id);
9753
9754 WARN(crtc->active && !crtc->base.enabled,
9755 "active crtc, but not enabled in sw tracking\n");
9756
9757 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9758 base.head) {
9759 if (encoder->base.crtc != &crtc->base)
9760 continue;
9761 enabled = true;
9762 if (encoder->connectors_active)
9763 active = true;
9764 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009765
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009766 WARN(active != crtc->active,
9767 "crtc's computed active state doesn't match tracked active state "
9768 "(expected %i, found %i)\n", active, crtc->active);
9769 WARN(enabled != crtc->base.enabled,
9770 "crtc's computed enabled state doesn't match tracked enabled state "
9771 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9772
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009773 active = dev_priv->display.get_pipe_config(crtc,
9774 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009775
9776 /* hw state is inconsistent with the pipe A quirk */
9777 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9778 active = crtc->active;
9779
Daniel Vetter6c49f242013-06-06 12:45:25 +02009780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9781 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009782 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009783 if (encoder->base.crtc != &crtc->base)
9784 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009785 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009786 encoder->get_config(encoder, &pipe_config);
9787 }
9788
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009789 WARN(crtc->active != active,
9790 "crtc active state doesn't match with hw state "
9791 "(expected %i, found %i)\n", crtc->active, active);
9792
Daniel Vetterc0b03412013-05-28 12:05:54 +02009793 if (active &&
9794 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9795 WARN(1, "pipe state doesn't match!\n");
9796 intel_dump_pipe_config(crtc, &pipe_config,
9797 "[hw state]");
9798 intel_dump_pipe_config(crtc, &crtc->config,
9799 "[sw state]");
9800 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009801 }
9802}
9803
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009804static void
9805check_shared_dpll_state(struct drm_device *dev)
9806{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009808 struct intel_crtc *crtc;
9809 struct intel_dpll_hw_state dpll_hw_state;
9810 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009811
9812 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9813 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9814 int enabled_crtcs = 0, active_crtcs = 0;
9815 bool active;
9816
9817 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9818
9819 DRM_DEBUG_KMS("%s\n", pll->name);
9820
9821 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9822
9823 WARN(pll->active > pll->refcount,
9824 "more active pll users than references: %i vs %i\n",
9825 pll->active, pll->refcount);
9826 WARN(pll->active && !pll->on,
9827 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009828 WARN(pll->on && !pll->active,
9829 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009830 WARN(pll->on != active,
9831 "pll on state mismatch (expected %i, found %i)\n",
9832 pll->on, active);
9833
9834 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9835 base.head) {
9836 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9837 enabled_crtcs++;
9838 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9839 active_crtcs++;
9840 }
9841 WARN(pll->active != active_crtcs,
9842 "pll active crtcs mismatch (expected %i, found %i)\n",
9843 pll->active, active_crtcs);
9844 WARN(pll->refcount != enabled_crtcs,
9845 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9846 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009847
9848 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9849 sizeof(dpll_hw_state)),
9850 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009851 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009852}
9853
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009854void
9855intel_modeset_check_state(struct drm_device *dev)
9856{
9857 check_connector_state(dev);
9858 check_encoder_state(dev);
9859 check_crtc_state(dev);
9860 check_shared_dpll_state(dev);
9861}
9862
Ville Syrjälä18442d02013-09-13 16:00:08 +03009863void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9864 int dotclock)
9865{
9866 /*
9867 * FDI already provided one idea for the dotclock.
9868 * Yell if the encoder disagrees.
9869 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009870 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009871 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009872 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009873}
9874
Daniel Vetterf30da182013-04-11 20:22:50 +02009875static int __intel_set_mode(struct drm_crtc *crtc,
9876 struct drm_display_mode *mode,
9877 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009878{
9879 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009880 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009881 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009882 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009883 struct intel_crtc *intel_crtc;
9884 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009885 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009886
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009887 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009888 if (!saved_mode)
9889 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009890
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009891 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009892 &prepare_pipes, &disable_pipes);
9893
Tim Gardner3ac18232012-12-07 07:54:26 -07009894 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009895
Daniel Vetter25c5b262012-07-08 22:08:04 +02009896 /* Hack: Because we don't (yet) support global modeset on multiple
9897 * crtcs, we don't keep track of the new mode for more than one crtc.
9898 * Hence simply check whether any bit is set in modeset_pipes in all the
9899 * pieces of code that are not yet converted to deal with mutliple crtcs
9900 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009901 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009902 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009903 if (IS_ERR(pipe_config)) {
9904 ret = PTR_ERR(pipe_config);
9905 pipe_config = NULL;
9906
Tim Gardner3ac18232012-12-07 07:54:26 -07009907 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009908 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009909 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9910 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009911 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009912 }
9913
Jesse Barnes30a970c2013-11-04 13:48:12 -08009914 /*
9915 * See if the config requires any additional preparation, e.g.
9916 * to adjust global state with pipes off. We need to do this
9917 * here so we can get the modeset_pipe updated config for the new
9918 * mode set on this crtc. For other crtcs we need to use the
9919 * adjusted_mode bits in the crtc directly.
9920 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009921 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009922 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009923
Ville Syrjäläc164f832013-11-05 22:34:12 +02009924 /* may have added more to prepare_pipes than we should */
9925 prepare_pipes &= ~disable_pipes;
9926 }
9927
Daniel Vetter460da9162013-03-27 00:44:51 +01009928 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9929 intel_crtc_disable(&intel_crtc->base);
9930
Daniel Vetterea9d7582012-07-10 10:42:52 +02009931 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9932 if (intel_crtc->base.enabled)
9933 dev_priv->display.crtc_disable(&intel_crtc->base);
9934 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009935
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009936 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9937 * to set it here already despite that we pass it down the callchain.
9938 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009939 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009940 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009941 /* mode_set/enable/disable functions rely on a correct pipe
9942 * config. */
9943 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009944 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009945
9946 /*
9947 * Calculate and store various constants which
9948 * are later needed by vblank and swap-completion
9949 * timestamping. They are derived from true hwmode.
9950 */
9951 drm_calc_timestamping_constants(crtc,
9952 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009953 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009954
Daniel Vetterea9d7582012-07-10 10:42:52 +02009955 /* Only after disabling all output pipelines that will be changed can we
9956 * update the the output configuration. */
9957 intel_modeset_update_state(dev, prepare_pipes);
9958
Daniel Vetter47fab732012-10-26 10:58:18 +02009959 if (dev_priv->display.modeset_global_resources)
9960 dev_priv->display.modeset_global_resources(dev);
9961
Daniel Vettera6778b32012-07-02 09:56:42 +02009962 /* Set up the DPLL and any encoders state that needs to adjust or depend
9963 * on the DPLL.
9964 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009965 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009966 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009967 x, y, fb);
9968 if (ret)
9969 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009970 }
9971
9972 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009973 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9974 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009975
Daniel Vettera6778b32012-07-02 09:56:42 +02009976 /* FIXME: add subpixel order */
9977done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009978 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009979 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009980
Tim Gardner3ac18232012-12-07 07:54:26 -07009981out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009982 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009983 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009984 return ret;
9985}
9986
Damien Lespiaue7457a92013-08-08 22:28:59 +01009987static int intel_set_mode(struct drm_crtc *crtc,
9988 struct drm_display_mode *mode,
9989 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009990{
9991 int ret;
9992
9993 ret = __intel_set_mode(crtc, mode, x, y, fb);
9994
9995 if (ret == 0)
9996 intel_modeset_check_state(crtc->dev);
9997
9998 return ret;
9999}
10000
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010001void intel_crtc_restore_mode(struct drm_crtc *crtc)
10002{
Matt Roperf4510a22014-04-01 15:22:40 -070010003 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010004}
10005
Daniel Vetter25c5b262012-07-08 22:08:04 +020010006#undef for_each_intel_crtc_masked
10007
Daniel Vetterd9e55602012-07-04 22:16:09 +020010008static void intel_set_config_free(struct intel_set_config *config)
10009{
10010 if (!config)
10011 return;
10012
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010013 kfree(config->save_connector_encoders);
10014 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010015 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010016 kfree(config);
10017}
10018
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010019static int intel_set_config_save_state(struct drm_device *dev,
10020 struct intel_set_config *config)
10021{
Ville Syrjälä76688512014-01-10 11:28:06 +020010022 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010023 struct drm_encoder *encoder;
10024 struct drm_connector *connector;
10025 int count;
10026
Ville Syrjälä76688512014-01-10 11:28:06 +020010027 config->save_crtc_enabled =
10028 kcalloc(dev->mode_config.num_crtc,
10029 sizeof(bool), GFP_KERNEL);
10030 if (!config->save_crtc_enabled)
10031 return -ENOMEM;
10032
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010033 config->save_encoder_crtcs =
10034 kcalloc(dev->mode_config.num_encoder,
10035 sizeof(struct drm_crtc *), GFP_KERNEL);
10036 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010037 return -ENOMEM;
10038
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010039 config->save_connector_encoders =
10040 kcalloc(dev->mode_config.num_connector,
10041 sizeof(struct drm_encoder *), GFP_KERNEL);
10042 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010043 return -ENOMEM;
10044
10045 /* Copy data. Note that driver private data is not affected.
10046 * Should anything bad happen only the expected state is
10047 * restored, not the drivers personal bookkeeping.
10048 */
10049 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010050 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10051 config->save_crtc_enabled[count++] = crtc->enabled;
10052 }
10053
10054 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010055 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010056 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010057 }
10058
10059 count = 0;
10060 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010061 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010062 }
10063
10064 return 0;
10065}
10066
10067static void intel_set_config_restore_state(struct drm_device *dev,
10068 struct intel_set_config *config)
10069{
Ville Syrjälä76688512014-01-10 11:28:06 +020010070 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010071 struct intel_encoder *encoder;
10072 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010073 int count;
10074
10075 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10077 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010078
10079 if (crtc->new_enabled)
10080 crtc->new_config = &crtc->config;
10081 else
10082 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010083 }
10084
10085 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010086 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10087 encoder->new_crtc =
10088 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010089 }
10090
10091 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010092 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10093 connector->new_encoder =
10094 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010095 }
10096}
10097
Imre Deake3de42b2013-05-03 19:44:07 +020010098static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010099is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010100{
10101 int i;
10102
Chris Wilson2e57f472013-07-17 12:14:40 +010010103 if (set->num_connectors == 0)
10104 return false;
10105
10106 if (WARN_ON(set->connectors == NULL))
10107 return false;
10108
10109 for (i = 0; i < set->num_connectors; i++)
10110 if (set->connectors[i]->encoder &&
10111 set->connectors[i]->encoder->crtc == set->crtc &&
10112 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010113 return true;
10114
10115 return false;
10116}
10117
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010118static void
10119intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10120 struct intel_set_config *config)
10121{
10122
10123 /* We should be able to check here if the fb has the same properties
10124 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010125 if (is_crtc_connector_off(set)) {
10126 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010127 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010128 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010129 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010130 struct intel_crtc *intel_crtc =
10131 to_intel_crtc(set->crtc);
10132
Jani Nikulad330a952014-01-21 11:24:25 +020010133 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010134 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10135 config->fb_changed = true;
10136 } else {
10137 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10138 config->mode_changed = true;
10139 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010140 } else if (set->fb == NULL) {
10141 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010142 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010143 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010144 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010145 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010146 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010147 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010148 }
10149
Daniel Vetter835c5872012-07-10 18:11:08 +020010150 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010151 config->fb_changed = true;
10152
10153 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10154 DRM_DEBUG_KMS("modes are different, full mode set\n");
10155 drm_mode_debug_printmodeline(&set->crtc->mode);
10156 drm_mode_debug_printmodeline(set->mode);
10157 config->mode_changed = true;
10158 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010159
10160 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10161 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010162}
10163
Daniel Vetter2e431052012-07-04 22:42:15 +020010164static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010165intel_modeset_stage_output_state(struct drm_device *dev,
10166 struct drm_mode_set *set,
10167 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010168{
Daniel Vetter9a935852012-07-05 22:34:27 +020010169 struct intel_connector *connector;
10170 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010171 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010172 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010173
Damien Lespiau9abdda72013-02-13 13:29:23 +000010174 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010175 * of connectors. For paranoia, double-check this. */
10176 WARN_ON(!set->fb && (set->num_connectors != 0));
10177 WARN_ON(set->fb && (set->num_connectors == 0));
10178
Daniel Vetter9a935852012-07-05 22:34:27 +020010179 list_for_each_entry(connector, &dev->mode_config.connector_list,
10180 base.head) {
10181 /* Otherwise traverse passed in connector list and get encoders
10182 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010183 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010184 if (set->connectors[ro] == &connector->base) {
10185 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010186 break;
10187 }
10188 }
10189
Daniel Vetter9a935852012-07-05 22:34:27 +020010190 /* If we disable the crtc, disable all its connectors. Also, if
10191 * the connector is on the changing crtc but not on the new
10192 * connector list, disable it. */
10193 if ((!set->fb || ro == set->num_connectors) &&
10194 connector->base.encoder &&
10195 connector->base.encoder->crtc == set->crtc) {
10196 connector->new_encoder = NULL;
10197
10198 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10199 connector->base.base.id,
10200 drm_get_connector_name(&connector->base));
10201 }
10202
10203
10204 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010205 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010206 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010207 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010208 }
10209 /* connector->new_encoder is now updated for all connectors. */
10210
10211 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010212 list_for_each_entry(connector, &dev->mode_config.connector_list,
10213 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010214 struct drm_crtc *new_crtc;
10215
Daniel Vetter9a935852012-07-05 22:34:27 +020010216 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010217 continue;
10218
Daniel Vetter9a935852012-07-05 22:34:27 +020010219 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010220
10221 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010222 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010223 new_crtc = set->crtc;
10224 }
10225
10226 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010227 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10228 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010229 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010230 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010231 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10232
10233 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10234 connector->base.base.id,
10235 drm_get_connector_name(&connector->base),
10236 new_crtc->base.id);
10237 }
10238
10239 /* Check for any encoders that needs to be disabled. */
10240 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10241 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010242 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010243 list_for_each_entry(connector,
10244 &dev->mode_config.connector_list,
10245 base.head) {
10246 if (connector->new_encoder == encoder) {
10247 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010248 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010249 }
10250 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010251
10252 if (num_connectors == 0)
10253 encoder->new_crtc = NULL;
10254 else if (num_connectors > 1)
10255 return -EINVAL;
10256
Daniel Vetter9a935852012-07-05 22:34:27 +020010257 /* Only now check for crtc changes so we don't miss encoders
10258 * that will be disabled. */
10259 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010260 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010261 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010262 }
10263 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010264 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010265
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10267 base.head) {
10268 crtc->new_enabled = false;
10269
10270 list_for_each_entry(encoder,
10271 &dev->mode_config.encoder_list,
10272 base.head) {
10273 if (encoder->new_crtc == crtc) {
10274 crtc->new_enabled = true;
10275 break;
10276 }
10277 }
10278
10279 if (crtc->new_enabled != crtc->base.enabled) {
10280 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10281 crtc->new_enabled ? "en" : "dis");
10282 config->mode_changed = true;
10283 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010284
10285 if (crtc->new_enabled)
10286 crtc->new_config = &crtc->config;
10287 else
10288 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010289 }
10290
Daniel Vetter2e431052012-07-04 22:42:15 +020010291 return 0;
10292}
10293
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010294static void disable_crtc_nofb(struct intel_crtc *crtc)
10295{
10296 struct drm_device *dev = crtc->base.dev;
10297 struct intel_encoder *encoder;
10298 struct intel_connector *connector;
10299
10300 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10301 pipe_name(crtc->pipe));
10302
10303 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10304 if (connector->new_encoder &&
10305 connector->new_encoder->new_crtc == crtc)
10306 connector->new_encoder = NULL;
10307 }
10308
10309 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10310 if (encoder->new_crtc == crtc)
10311 encoder->new_crtc = NULL;
10312 }
10313
10314 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010315 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010316}
10317
Daniel Vetter2e431052012-07-04 22:42:15 +020010318static int intel_crtc_set_config(struct drm_mode_set *set)
10319{
10320 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010321 struct drm_mode_set save_set;
10322 struct intel_set_config *config;
10323 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010324
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010325 BUG_ON(!set);
10326 BUG_ON(!set->crtc);
10327 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010328
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010329 /* Enforce sane interface api - has been abused by the fb helper. */
10330 BUG_ON(!set->mode && set->fb);
10331 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010332
Daniel Vetter2e431052012-07-04 22:42:15 +020010333 if (set->fb) {
10334 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10335 set->crtc->base.id, set->fb->base.id,
10336 (int)set->num_connectors, set->x, set->y);
10337 } else {
10338 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010339 }
10340
10341 dev = set->crtc->dev;
10342
10343 ret = -ENOMEM;
10344 config = kzalloc(sizeof(*config), GFP_KERNEL);
10345 if (!config)
10346 goto out_config;
10347
10348 ret = intel_set_config_save_state(dev, config);
10349 if (ret)
10350 goto out_config;
10351
10352 save_set.crtc = set->crtc;
10353 save_set.mode = &set->crtc->mode;
10354 save_set.x = set->crtc->x;
10355 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010356 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010357
10358 /* Compute whether we need a full modeset, only an fb base update or no
10359 * change at all. In the future we might also check whether only the
10360 * mode changed, e.g. for LVDS where we only change the panel fitter in
10361 * such cases. */
10362 intel_set_config_compute_mode_changes(set, config);
10363
Daniel Vetter9a935852012-07-05 22:34:27 +020010364 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010365 if (ret)
10366 goto fail;
10367
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010368 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010369 ret = intel_set_mode(set->crtc, set->mode,
10370 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010371 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010372 intel_crtc_wait_for_pending_flips(set->crtc);
10373
Daniel Vetter4f660f42012-07-02 09:47:37 +020010374 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010375 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010376 /*
10377 * In the fastboot case this may be our only check of the
10378 * state after boot. It would be better to only do it on
10379 * the first update, but we don't have a nice way of doing that
10380 * (and really, set_config isn't used much for high freq page
10381 * flipping, so increasing its cost here shouldn't be a big
10382 * deal).
10383 */
Jani Nikulad330a952014-01-21 11:24:25 +020010384 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010385 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010386 }
10387
Chris Wilson2d05eae2013-05-03 17:36:25 +010010388 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010389 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10390 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010391fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010392 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010393
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010394 /*
10395 * HACK: if the pipe was on, but we didn't have a framebuffer,
10396 * force the pipe off to avoid oopsing in the modeset code
10397 * due to fb==NULL. This should only happen during boot since
10398 * we don't yet reconstruct the FB from the hardware state.
10399 */
10400 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10401 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10402
Chris Wilson2d05eae2013-05-03 17:36:25 +010010403 /* Try to restore the config */
10404 if (config->mode_changed &&
10405 intel_set_mode(save_set.crtc, save_set.mode,
10406 save_set.x, save_set.y, save_set.fb))
10407 DRM_ERROR("failed to restore config after modeset failure\n");
10408 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010409
Daniel Vetterd9e55602012-07-04 22:16:09 +020010410out_config:
10411 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010412 return ret;
10413}
10414
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010415static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010416 .cursor_set = intel_crtc_cursor_set,
10417 .cursor_move = intel_crtc_cursor_move,
10418 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010419 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010420 .destroy = intel_crtc_destroy,
10421 .page_flip = intel_crtc_page_flip,
10422};
10423
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010424static void intel_cpu_pll_init(struct drm_device *dev)
10425{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010426 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010427 intel_ddi_pll_init(dev);
10428}
10429
Daniel Vetter53589012013-06-05 13:34:16 +020010430static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10431 struct intel_shared_dpll *pll,
10432 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010433{
Daniel Vetter53589012013-06-05 13:34:16 +020010434 uint32_t val;
10435
10436 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010437 hw_state->dpll = val;
10438 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10439 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010440
10441 return val & DPLL_VCO_ENABLE;
10442}
10443
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010444static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10445 struct intel_shared_dpll *pll)
10446{
10447 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10448 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10449}
10450
Daniel Vettere7b903d2013-06-05 13:34:14 +020010451static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10452 struct intel_shared_dpll *pll)
10453{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010454 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010455 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010456
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010457 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10458
10459 /* Wait for the clocks to stabilize. */
10460 POSTING_READ(PCH_DPLL(pll->id));
10461 udelay(150);
10462
10463 /* The pixel multiplier can only be updated once the
10464 * DPLL is enabled and the clocks are stable.
10465 *
10466 * So write it again.
10467 */
10468 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10469 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010470 udelay(200);
10471}
10472
10473static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10474 struct intel_shared_dpll *pll)
10475{
10476 struct drm_device *dev = dev_priv->dev;
10477 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010478
10479 /* Make sure no transcoder isn't still depending on us. */
10480 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10481 if (intel_crtc_to_shared_dpll(crtc) == pll)
10482 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10483 }
10484
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010485 I915_WRITE(PCH_DPLL(pll->id), 0);
10486 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010487 udelay(200);
10488}
10489
Daniel Vetter46edb022013-06-05 13:34:12 +020010490static char *ibx_pch_dpll_names[] = {
10491 "PCH DPLL A",
10492 "PCH DPLL B",
10493};
10494
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010495static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010496{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010497 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010498 int i;
10499
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010500 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010501
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010502 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010503 dev_priv->shared_dplls[i].id = i;
10504 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010505 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010506 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10507 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010508 dev_priv->shared_dplls[i].get_hw_state =
10509 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010510 }
10511}
10512
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010513static void intel_shared_dpll_init(struct drm_device *dev)
10514{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010515 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010516
10517 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10518 ibx_pch_dpll_init(dev);
10519 else
10520 dev_priv->num_shared_dpll = 0;
10521
10522 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010523}
10524
Hannes Ederb358d0a2008-12-18 21:18:47 +010010525static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010526{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010527 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 struct intel_crtc *intel_crtc;
10529 int i;
10530
Daniel Vetter955382f2013-09-19 14:05:45 +020010531 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 if (intel_crtc == NULL)
10533 return;
10534
10535 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10536
10537 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 for (i = 0; i < 256; i++) {
10539 intel_crtc->lut_r[i] = i;
10540 intel_crtc->lut_g[i] = i;
10541 intel_crtc->lut_b[i] = i;
10542 }
10543
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010544 /*
10545 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10546 * is hooked to plane B. Hence we want plane A feeding pipe B.
10547 */
Jesse Barnes80824002009-09-10 15:28:06 -070010548 intel_crtc->pipe = pipe;
10549 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010550 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010551 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010552 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010553 }
10554
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010555 init_waitqueue_head(&intel_crtc->vbl_wait);
10556
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010557 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10558 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10559 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10560 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10561
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010563}
10564
Jesse Barnes752aa882013-10-31 18:55:49 +020010565enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10566{
10567 struct drm_encoder *encoder = connector->base.encoder;
10568
10569 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10570
10571 if (!encoder)
10572 return INVALID_PIPE;
10573
10574 return to_intel_crtc(encoder->crtc)->pipe;
10575}
10576
Carl Worth08d7b3d2009-04-29 14:43:54 -070010577int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010578 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010579{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010580 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010581 struct drm_mode_object *drmmode_obj;
10582 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010583
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010584 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10585 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010586
Daniel Vetterc05422d2009-08-11 16:05:30 +020010587 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10588 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010589
Daniel Vetterc05422d2009-08-11 16:05:30 +020010590 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010591 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010592 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010593 }
10594
Daniel Vetterc05422d2009-08-11 16:05:30 +020010595 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10596 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010597
Daniel Vetterc05422d2009-08-11 16:05:30 +020010598 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010599}
10600
Daniel Vetter66a92782012-07-12 20:08:18 +020010601static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010602{
Daniel Vetter66a92782012-07-12 20:08:18 +020010603 struct drm_device *dev = encoder->base.dev;
10604 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 int entry = 0;
10607
Daniel Vetter66a92782012-07-12 20:08:18 +020010608 list_for_each_entry(source_encoder,
10609 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010610 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010611 index_mask |= (1 << entry);
10612
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 entry++;
10614 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010615
Jesse Barnes79e53942008-11-07 14:24:08 -080010616 return index_mask;
10617}
10618
Chris Wilson4d302442010-12-14 19:21:29 +000010619static bool has_edp_a(struct drm_device *dev)
10620{
10621 struct drm_i915_private *dev_priv = dev->dev_private;
10622
10623 if (!IS_MOBILE(dev))
10624 return false;
10625
10626 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10627 return false;
10628
Damien Lespiaue3589902014-02-07 19:12:50 +000010629 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010630 return false;
10631
10632 return true;
10633}
10634
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010635const char *intel_output_name(int output)
10636{
10637 static const char *names[] = {
10638 [INTEL_OUTPUT_UNUSED] = "Unused",
10639 [INTEL_OUTPUT_ANALOG] = "Analog",
10640 [INTEL_OUTPUT_DVO] = "DVO",
10641 [INTEL_OUTPUT_SDVO] = "SDVO",
10642 [INTEL_OUTPUT_LVDS] = "LVDS",
10643 [INTEL_OUTPUT_TVOUT] = "TV",
10644 [INTEL_OUTPUT_HDMI] = "HDMI",
10645 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10646 [INTEL_OUTPUT_EDP] = "eDP",
10647 [INTEL_OUTPUT_DSI] = "DSI",
10648 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10649 };
10650
10651 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10652 return "Invalid";
10653
10654 return names[output];
10655}
10656
Jesse Barnes79e53942008-11-07 14:24:08 -080010657static void intel_setup_outputs(struct drm_device *dev)
10658{
Eric Anholt725e30a2009-01-22 13:01:02 -080010659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010660 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010661 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010662
Daniel Vetterc9093352013-06-06 22:22:47 +020010663 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010664
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010665 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010666 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010667
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010668 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010669 int found;
10670
10671 /* Haswell uses DDI functions to detect digital outputs */
10672 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10673 /* DDI A only supports eDP */
10674 if (found)
10675 intel_ddi_init(dev, PORT_A);
10676
10677 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10678 * register */
10679 found = I915_READ(SFUSE_STRAP);
10680
10681 if (found & SFUSE_STRAP_DDIB_DETECTED)
10682 intel_ddi_init(dev, PORT_B);
10683 if (found & SFUSE_STRAP_DDIC_DETECTED)
10684 intel_ddi_init(dev, PORT_C);
10685 if (found & SFUSE_STRAP_DDID_DETECTED)
10686 intel_ddi_init(dev, PORT_D);
10687 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010688 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010689 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010690
10691 if (has_edp_a(dev))
10692 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010693
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010694 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010695 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010696 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010697 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010698 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010699 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010700 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010701 }
10702
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010703 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010704 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010705
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010706 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010707 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010708
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010709 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010710 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010711
Daniel Vetter270b3042012-10-27 15:52:05 +020010712 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010713 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010714 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010715 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10716 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10717 PORT_B);
10718 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10719 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10720 }
10721
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010722 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10723 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10724 PORT_C);
10725 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010726 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010727 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010728
Jani Nikula3cfca972013-08-27 15:12:26 +030010729 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010730 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010731 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010732
Paulo Zanonie2debe92013-02-18 19:00:27 -030010733 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010734 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010735 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010736 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10737 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010738 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010739 }
Ma Ling27185ae2009-08-24 13:50:23 +080010740
Imre Deake7281ea2013-05-08 13:14:08 +030010741 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010742 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010743 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010744
10745 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010746
Paulo Zanonie2debe92013-02-18 19:00:27 -030010747 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010748 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010749 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010750 }
Ma Ling27185ae2009-08-24 13:50:23 +080010751
Paulo Zanonie2debe92013-02-18 19:00:27 -030010752 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010753
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010754 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10755 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010756 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010757 }
Imre Deake7281ea2013-05-08 13:14:08 +030010758 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010759 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010760 }
Ma Ling27185ae2009-08-24 13:50:23 +080010761
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010762 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010763 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010764 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010765 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010766 intel_dvo_init(dev);
10767
Zhenyu Wang103a1962009-11-27 11:44:36 +080010768 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010769 intel_tv_init(dev);
10770
Chris Wilson4ef69c72010-09-09 15:14:28 +010010771 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10772 encoder->base.possible_crtcs = encoder->crtc_mask;
10773 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010774 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010775 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010776
Paulo Zanonidde86e22012-12-01 12:04:25 -020010777 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010778
10779 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010780}
10781
10782static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10783{
10784 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010785
Daniel Vetteref2d6332014-02-10 18:00:38 +010010786 drm_framebuffer_cleanup(fb);
10787 WARN_ON(!intel_fb->obj->framebuffer_references--);
10788 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010789 kfree(intel_fb);
10790}
10791
10792static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010793 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010794 unsigned int *handle)
10795{
10796 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010797 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010798
Chris Wilson05394f32010-11-08 19:18:58 +000010799 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010800}
10801
10802static const struct drm_framebuffer_funcs intel_fb_funcs = {
10803 .destroy = intel_user_framebuffer_destroy,
10804 .create_handle = intel_user_framebuffer_create_handle,
10805};
10806
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010807static int intel_framebuffer_init(struct drm_device *dev,
10808 struct intel_framebuffer *intel_fb,
10809 struct drm_mode_fb_cmd2 *mode_cmd,
10810 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010811{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010812 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010813 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010814 int ret;
10815
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010816 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10817
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010818 if (obj->tiling_mode == I915_TILING_Y) {
10819 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010820 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010821 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010822
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010823 if (mode_cmd->pitches[0] & 63) {
10824 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10825 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010826 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010827 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010828
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010829 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10830 pitch_limit = 32*1024;
10831 } else if (INTEL_INFO(dev)->gen >= 4) {
10832 if (obj->tiling_mode)
10833 pitch_limit = 16*1024;
10834 else
10835 pitch_limit = 32*1024;
10836 } else if (INTEL_INFO(dev)->gen >= 3) {
10837 if (obj->tiling_mode)
10838 pitch_limit = 8*1024;
10839 else
10840 pitch_limit = 16*1024;
10841 } else
10842 /* XXX DSPC is limited to 4k tiled */
10843 pitch_limit = 8*1024;
10844
10845 if (mode_cmd->pitches[0] > pitch_limit) {
10846 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10847 obj->tiling_mode ? "tiled" : "linear",
10848 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010849 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010850 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010851
10852 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010853 mode_cmd->pitches[0] != obj->stride) {
10854 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10855 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010856 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010857 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010858
Ville Syrjälä57779d02012-10-31 17:50:14 +020010859 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010860 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010861 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010862 case DRM_FORMAT_RGB565:
10863 case DRM_FORMAT_XRGB8888:
10864 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010865 break;
10866 case DRM_FORMAT_XRGB1555:
10867 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010868 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010869 DRM_DEBUG("unsupported pixel format: %s\n",
10870 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010871 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010872 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010873 break;
10874 case DRM_FORMAT_XBGR8888:
10875 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010876 case DRM_FORMAT_XRGB2101010:
10877 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010878 case DRM_FORMAT_XBGR2101010:
10879 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010880 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010881 DRM_DEBUG("unsupported pixel format: %s\n",
10882 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010883 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010884 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010885 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010886 case DRM_FORMAT_YUYV:
10887 case DRM_FORMAT_UYVY:
10888 case DRM_FORMAT_YVYU:
10889 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010890 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010891 DRM_DEBUG("unsupported pixel format: %s\n",
10892 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010893 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010894 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010895 break;
10896 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010897 DRM_DEBUG("unsupported pixel format: %s\n",
10898 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010899 return -EINVAL;
10900 }
10901
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010902 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10903 if (mode_cmd->offsets[0] != 0)
10904 return -EINVAL;
10905
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010906 aligned_height = intel_align_height(dev, mode_cmd->height,
10907 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010908 /* FIXME drm helper for size checks (especially planar formats)? */
10909 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10910 return -EINVAL;
10911
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010912 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10913 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010914 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010915
Jesse Barnes79e53942008-11-07 14:24:08 -080010916 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10917 if (ret) {
10918 DRM_ERROR("framebuffer init failed %d\n", ret);
10919 return ret;
10920 }
10921
Jesse Barnes79e53942008-11-07 14:24:08 -080010922 return 0;
10923}
10924
Jesse Barnes79e53942008-11-07 14:24:08 -080010925static struct drm_framebuffer *
10926intel_user_framebuffer_create(struct drm_device *dev,
10927 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010928 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010929{
Chris Wilson05394f32010-11-08 19:18:58 +000010930 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010931
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010932 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10933 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010934 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010935 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010936
Chris Wilsond2dff872011-04-19 08:36:26 +010010937 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010938}
10939
Daniel Vetter4520f532013-10-09 09:18:51 +020010940#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010941static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010942{
10943}
10944#endif
10945
Jesse Barnes79e53942008-11-07 14:24:08 -080010946static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010947 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010948 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010949};
10950
Jesse Barnese70236a2009-09-21 10:42:27 -070010951/* Set up chip specific display functions */
10952static void intel_init_display(struct drm_device *dev)
10953{
10954 struct drm_i915_private *dev_priv = dev->dev_private;
10955
Daniel Vetteree9300b2013-06-03 22:40:22 +020010956 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10957 dev_priv->display.find_dpll = g4x_find_best_dpll;
10958 else if (IS_VALLEYVIEW(dev))
10959 dev_priv->display.find_dpll = vlv_find_best_dpll;
10960 else if (IS_PINEVIEW(dev))
10961 dev_priv->display.find_dpll = pnv_find_best_dpll;
10962 else
10963 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10964
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010965 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010966 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010967 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010968 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010969 dev_priv->display.crtc_enable = haswell_crtc_enable;
10970 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010971 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010972 dev_priv->display.update_primary_plane =
10973 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010974 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010975 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010976 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010977 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010978 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10979 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010980 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010981 dev_priv->display.update_primary_plane =
10982 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010983 } else if (IS_VALLEYVIEW(dev)) {
10984 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010985 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010986 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10987 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10988 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10989 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010990 dev_priv->display.update_primary_plane =
10991 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010992 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010993 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010994 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010995 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010996 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010998 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010999 dev_priv->display.update_primary_plane =
11000 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011001 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011002
Jesse Barnese70236a2009-09-21 10:42:27 -070011003 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011004 if (IS_VALLEYVIEW(dev))
11005 dev_priv->display.get_display_clock_speed =
11006 valleyview_get_display_clock_speed;
11007 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011008 dev_priv->display.get_display_clock_speed =
11009 i945_get_display_clock_speed;
11010 else if (IS_I915G(dev))
11011 dev_priv->display.get_display_clock_speed =
11012 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011013 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011014 dev_priv->display.get_display_clock_speed =
11015 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011016 else if (IS_PINEVIEW(dev))
11017 dev_priv->display.get_display_clock_speed =
11018 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011019 else if (IS_I915GM(dev))
11020 dev_priv->display.get_display_clock_speed =
11021 i915gm_get_display_clock_speed;
11022 else if (IS_I865G(dev))
11023 dev_priv->display.get_display_clock_speed =
11024 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011025 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011026 dev_priv->display.get_display_clock_speed =
11027 i855_get_display_clock_speed;
11028 else /* 852, 830 */
11029 dev_priv->display.get_display_clock_speed =
11030 i830_get_display_clock_speed;
11031
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011032 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011033 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011034 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011035 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011036 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011037 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011038 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011039 dev_priv->display.modeset_global_resources =
11040 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011041 } else if (IS_IVYBRIDGE(dev)) {
11042 /* FIXME: detect B0+ stepping and use auto training */
11043 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011044 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011045 dev_priv->display.modeset_global_resources =
11046 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011047 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011048 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011049 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011050 dev_priv->display.modeset_global_resources =
11051 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011052 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011053 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011054 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011055 } else if (IS_VALLEYVIEW(dev)) {
11056 dev_priv->display.modeset_global_resources =
11057 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011058 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011059 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011060
11061 /* Default just returns -ENODEV to indicate unsupported */
11062 dev_priv->display.queue_flip = intel_default_queue_flip;
11063
11064 switch (INTEL_INFO(dev)->gen) {
11065 case 2:
11066 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11067 break;
11068
11069 case 3:
11070 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11071 break;
11072
11073 case 4:
11074 case 5:
11075 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11076 break;
11077
11078 case 6:
11079 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11080 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011081 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011082 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011083 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11084 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011086
11087 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011088}
11089
Jesse Barnesb690e962010-07-19 13:53:12 -070011090/*
11091 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11092 * resume, or other times. This quirk makes sure that's the case for
11093 * affected systems.
11094 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011095static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011096{
11097 struct drm_i915_private *dev_priv = dev->dev_private;
11098
11099 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011100 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011101}
11102
Keith Packard435793d2011-07-12 14:56:22 -070011103/*
11104 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11105 */
11106static void quirk_ssc_force_disable(struct drm_device *dev)
11107{
11108 struct drm_i915_private *dev_priv = dev->dev_private;
11109 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011110 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011111}
11112
Carsten Emde4dca20e2012-03-15 15:56:26 +010011113/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011114 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11115 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011116 */
11117static void quirk_invert_brightness(struct drm_device *dev)
11118{
11119 struct drm_i915_private *dev_priv = dev->dev_private;
11120 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011121 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011122}
11123
11124struct intel_quirk {
11125 int device;
11126 int subsystem_vendor;
11127 int subsystem_device;
11128 void (*hook)(struct drm_device *dev);
11129};
11130
Egbert Eich5f85f172012-10-14 15:46:38 +020011131/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11132struct intel_dmi_quirk {
11133 void (*hook)(struct drm_device *dev);
11134 const struct dmi_system_id (*dmi_id_list)[];
11135};
11136
11137static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11138{
11139 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11140 return 1;
11141}
11142
11143static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11144 {
11145 .dmi_id_list = &(const struct dmi_system_id[]) {
11146 {
11147 .callback = intel_dmi_reverse_brightness,
11148 .ident = "NCR Corporation",
11149 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11150 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11151 },
11152 },
11153 { } /* terminating entry */
11154 },
11155 .hook = quirk_invert_brightness,
11156 },
11157};
11158
Ben Widawskyc43b5632012-04-16 14:07:40 -070011159static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011160 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011161 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011162
Jesse Barnesb690e962010-07-19 13:53:12 -070011163 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11164 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11165
Jesse Barnesb690e962010-07-19 13:53:12 -070011166 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11167 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11168
Chris Wilsona4945f92013-10-08 11:16:59 +010011169 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011170 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011171
11172 /* Lenovo U160 cannot use SSC on LVDS */
11173 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011174
11175 /* Sony Vaio Y cannot use SSC on LVDS */
11176 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011177
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011178 /* Acer Aspire 5734Z must invert backlight brightness */
11179 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11180
11181 /* Acer/eMachines G725 */
11182 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11183
11184 /* Acer/eMachines e725 */
11185 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11186
11187 /* Acer/Packard Bell NCL20 */
11188 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11189
11190 /* Acer Aspire 4736Z */
11191 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011192
11193 /* Acer Aspire 5336 */
11194 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011195};
11196
11197static void intel_init_quirks(struct drm_device *dev)
11198{
11199 struct pci_dev *d = dev->pdev;
11200 int i;
11201
11202 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11203 struct intel_quirk *q = &intel_quirks[i];
11204
11205 if (d->device == q->device &&
11206 (d->subsystem_vendor == q->subsystem_vendor ||
11207 q->subsystem_vendor == PCI_ANY_ID) &&
11208 (d->subsystem_device == q->subsystem_device ||
11209 q->subsystem_device == PCI_ANY_ID))
11210 q->hook(dev);
11211 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011212 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11213 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11214 intel_dmi_quirks[i].hook(dev);
11215 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011216}
11217
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011218/* Disable the VGA plane that we never use */
11219static void i915_disable_vga(struct drm_device *dev)
11220{
11221 struct drm_i915_private *dev_priv = dev->dev_private;
11222 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011223 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011224
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011225 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011226 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011227 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011228 sr1 = inb(VGA_SR_DATA);
11229 outb(sr1 | 1<<5, VGA_SR_DATA);
11230 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11231 udelay(300);
11232
11233 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11234 POSTING_READ(vga_reg);
11235}
11236
Daniel Vetterf8175862012-04-10 15:50:11 +020011237void intel_modeset_init_hw(struct drm_device *dev)
11238{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011239 intel_prepare_ddi(dev);
11240
Daniel Vetterf8175862012-04-10 15:50:11 +020011241 intel_init_clock_gating(dev);
11242
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011243 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011244
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011245 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011246}
11247
Imre Deak7d708ee2013-04-17 14:04:50 +030011248void intel_modeset_suspend_hw(struct drm_device *dev)
11249{
11250 intel_suspend_hw(dev);
11251}
11252
Jesse Barnes79e53942008-11-07 14:24:08 -080011253void intel_modeset_init(struct drm_device *dev)
11254{
Jesse Barnes652c3932009-08-17 13:31:43 -070011255 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011256 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011257 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011258 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011259
11260 drm_mode_config_init(dev);
11261
11262 dev->mode_config.min_width = 0;
11263 dev->mode_config.min_height = 0;
11264
Dave Airlie019d96c2011-09-29 16:20:42 +010011265 dev->mode_config.preferred_depth = 24;
11266 dev->mode_config.prefer_shadow = 1;
11267
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011268 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011269
Jesse Barnesb690e962010-07-19 13:53:12 -070011270 intel_init_quirks(dev);
11271
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011272 intel_init_pm(dev);
11273
Ben Widawskye3c74752013-04-05 13:12:39 -070011274 if (INTEL_INFO(dev)->num_pipes == 0)
11275 return;
11276
Jesse Barnese70236a2009-09-21 10:42:27 -070011277 intel_init_display(dev);
11278
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011279 if (IS_GEN2(dev)) {
11280 dev->mode_config.max_width = 2048;
11281 dev->mode_config.max_height = 2048;
11282 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011283 dev->mode_config.max_width = 4096;
11284 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011285 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011286 dev->mode_config.max_width = 8192;
11287 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011288 }
Damien Lespiau068be562014-03-28 14:17:49 +000011289
11290 if (IS_GEN2(dev)) {
11291 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11292 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11293 } else {
11294 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11295 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11296 }
11297
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011298 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011299
Zhao Yakui28c97732009-10-09 11:39:41 +080011300 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011301 INTEL_INFO(dev)->num_pipes,
11302 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011303
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011304 for_each_pipe(pipe) {
11305 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011306 for_each_sprite(pipe, sprite) {
11307 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011308 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011309 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011310 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011311 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011312 }
11313
Jesse Barnesf42bb702013-12-16 16:34:23 -080011314 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011315 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011316
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011317 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011318 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011319
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011320 /* Just disable it once at startup */
11321 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011322 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011323
11324 /* Just in case the BIOS is doing something questionable. */
11325 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011326
Jesse Barnes8b687df2014-02-21 13:13:39 -080011327 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011328 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011329 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011330
11331 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11332 base.head) {
11333 if (!crtc->active)
11334 continue;
11335
Jesse Barnes46f297f2014-03-07 08:57:48 -080011336 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011337 * Note that reserving the BIOS fb up front prevents us
11338 * from stuffing other stolen allocations like the ring
11339 * on top. This prevents some ugliness at boot time, and
11340 * can even allow for smooth boot transitions if the BIOS
11341 * fb is large enough for the active pipe configuration.
11342 */
11343 if (dev_priv->display.get_plane_config) {
11344 dev_priv->display.get_plane_config(crtc,
11345 &crtc->plane_config);
11346 /*
11347 * If the fb is shared between multiple heads, we'll
11348 * just get the first one.
11349 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011350 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011351 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011352 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011353}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011354
Daniel Vetter24929352012-07-02 20:28:59 +020011355static void
11356intel_connector_break_all_links(struct intel_connector *connector)
11357{
11358 connector->base.dpms = DRM_MODE_DPMS_OFF;
11359 connector->base.encoder = NULL;
11360 connector->encoder->connectors_active = false;
11361 connector->encoder->base.crtc = NULL;
11362}
11363
Daniel Vetter7fad7982012-07-04 17:51:47 +020011364static void intel_enable_pipe_a(struct drm_device *dev)
11365{
11366 struct intel_connector *connector;
11367 struct drm_connector *crt = NULL;
11368 struct intel_load_detect_pipe load_detect_temp;
11369
11370 /* We can't just switch on the pipe A, we need to set things up with a
11371 * proper mode and output configuration. As a gross hack, enable pipe A
11372 * by enabling the load detect pipe once. */
11373 list_for_each_entry(connector,
11374 &dev->mode_config.connector_list,
11375 base.head) {
11376 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11377 crt = &connector->base;
11378 break;
11379 }
11380 }
11381
11382 if (!crt)
11383 return;
11384
11385 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11386 intel_release_load_detect_pipe(crt, &load_detect_temp);
11387
11388
11389}
11390
Daniel Vetterfa555832012-10-10 23:14:00 +020011391static bool
11392intel_check_plane_mapping(struct intel_crtc *crtc)
11393{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011394 struct drm_device *dev = crtc->base.dev;
11395 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011396 u32 reg, val;
11397
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011398 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011399 return true;
11400
11401 reg = DSPCNTR(!crtc->plane);
11402 val = I915_READ(reg);
11403
11404 if ((val & DISPLAY_PLANE_ENABLE) &&
11405 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11406 return false;
11407
11408 return true;
11409}
11410
Daniel Vetter24929352012-07-02 20:28:59 +020011411static void intel_sanitize_crtc(struct intel_crtc *crtc)
11412{
11413 struct drm_device *dev = crtc->base.dev;
11414 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011415 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011416
Daniel Vetter24929352012-07-02 20:28:59 +020011417 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011418 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011419 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11420
11421 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011422 * disable the crtc (and hence change the state) if it is wrong. Note
11423 * that gen4+ has a fixed plane -> pipe mapping. */
11424 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011425 struct intel_connector *connector;
11426 bool plane;
11427
Daniel Vetter24929352012-07-02 20:28:59 +020011428 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11429 crtc->base.base.id);
11430
11431 /* Pipe has the wrong plane attached and the plane is active.
11432 * Temporarily change the plane mapping and disable everything
11433 * ... */
11434 plane = crtc->plane;
11435 crtc->plane = !plane;
11436 dev_priv->display.crtc_disable(&crtc->base);
11437 crtc->plane = plane;
11438
11439 /* ... and break all links. */
11440 list_for_each_entry(connector, &dev->mode_config.connector_list,
11441 base.head) {
11442 if (connector->encoder->base.crtc != &crtc->base)
11443 continue;
11444
11445 intel_connector_break_all_links(connector);
11446 }
11447
11448 WARN_ON(crtc->active);
11449 crtc->base.enabled = false;
11450 }
Daniel Vetter24929352012-07-02 20:28:59 +020011451
Daniel Vetter7fad7982012-07-04 17:51:47 +020011452 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11453 crtc->pipe == PIPE_A && !crtc->active) {
11454 /* BIOS forgot to enable pipe A, this mostly happens after
11455 * resume. Force-enable the pipe to fix this, the update_dpms
11456 * call below we restore the pipe to the right state, but leave
11457 * the required bits on. */
11458 intel_enable_pipe_a(dev);
11459 }
11460
Daniel Vetter24929352012-07-02 20:28:59 +020011461 /* Adjust the state of the output pipe according to whether we
11462 * have active connectors/encoders. */
11463 intel_crtc_update_dpms(&crtc->base);
11464
11465 if (crtc->active != crtc->base.enabled) {
11466 struct intel_encoder *encoder;
11467
11468 /* This can happen either due to bugs in the get_hw_state
11469 * functions or because the pipe is force-enabled due to the
11470 * pipe A quirk. */
11471 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11472 crtc->base.base.id,
11473 crtc->base.enabled ? "enabled" : "disabled",
11474 crtc->active ? "enabled" : "disabled");
11475
11476 crtc->base.enabled = crtc->active;
11477
11478 /* Because we only establish the connector -> encoder ->
11479 * crtc links if something is active, this means the
11480 * crtc is now deactivated. Break the links. connector
11481 * -> encoder links are only establish when things are
11482 * actually up, hence no need to break them. */
11483 WARN_ON(crtc->active);
11484
11485 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11486 WARN_ON(encoder->connectors_active);
11487 encoder->base.crtc = NULL;
11488 }
11489 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011490 if (crtc->active) {
11491 /*
11492 * We start out with underrun reporting disabled to avoid races.
11493 * For correct bookkeeping mark this on active crtcs.
11494 *
11495 * No protection against concurrent access is required - at
11496 * worst a fifo underrun happens which also sets this to false.
11497 */
11498 crtc->cpu_fifo_underrun_disabled = true;
11499 crtc->pch_fifo_underrun_disabled = true;
11500 }
Daniel Vetter24929352012-07-02 20:28:59 +020011501}
11502
11503static void intel_sanitize_encoder(struct intel_encoder *encoder)
11504{
11505 struct intel_connector *connector;
11506 struct drm_device *dev = encoder->base.dev;
11507
11508 /* We need to check both for a crtc link (meaning that the
11509 * encoder is active and trying to read from a pipe) and the
11510 * pipe itself being active. */
11511 bool has_active_crtc = encoder->base.crtc &&
11512 to_intel_crtc(encoder->base.crtc)->active;
11513
11514 if (encoder->connectors_active && !has_active_crtc) {
11515 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11516 encoder->base.base.id,
11517 drm_get_encoder_name(&encoder->base));
11518
11519 /* Connector is active, but has no active pipe. This is
11520 * fallout from our resume register restoring. Disable
11521 * the encoder manually again. */
11522 if (encoder->base.crtc) {
11523 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11524 encoder->base.base.id,
11525 drm_get_encoder_name(&encoder->base));
11526 encoder->disable(encoder);
11527 }
11528
11529 /* Inconsistent output/port/pipe state happens presumably due to
11530 * a bug in one of the get_hw_state functions. Or someplace else
11531 * in our code, like the register restore mess on resume. Clamp
11532 * things to off as a safer default. */
11533 list_for_each_entry(connector,
11534 &dev->mode_config.connector_list,
11535 base.head) {
11536 if (connector->encoder != encoder)
11537 continue;
11538
11539 intel_connector_break_all_links(connector);
11540 }
11541 }
11542 /* Enabled encoders without active connectors will be fixed in
11543 * the crtc fixup. */
11544}
11545
Imre Deak04098752014-02-18 00:02:16 +020011546void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011547{
11548 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011549 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011550
Imre Deak04098752014-02-18 00:02:16 +020011551 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11552 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11553 i915_disable_vga(dev);
11554 }
11555}
11556
11557void i915_redisable_vga(struct drm_device *dev)
11558{
11559 struct drm_i915_private *dev_priv = dev->dev_private;
11560
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011561 /* This function can be called both from intel_modeset_setup_hw_state or
11562 * at a very early point in our resume sequence, where the power well
11563 * structures are not yet restored. Since this function is at a very
11564 * paranoid "someone might have enabled VGA while we were not looking"
11565 * level, just check if the power well is enabled instead of trying to
11566 * follow the "don't touch the power well if we don't need it" policy
11567 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011568 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011569 return;
11570
Imre Deak04098752014-02-18 00:02:16 +020011571 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011572}
11573
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011574static bool primary_get_hw_state(struct intel_crtc *crtc)
11575{
11576 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11577
11578 if (!crtc->active)
11579 return false;
11580
11581 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11582}
11583
Daniel Vetter30e984d2013-06-05 13:34:17 +020011584static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011585{
11586 struct drm_i915_private *dev_priv = dev->dev_private;
11587 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011588 struct intel_crtc *crtc;
11589 struct intel_encoder *encoder;
11590 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011591 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011592
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011593 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11594 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011595 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011596
Daniel Vetter99535992014-04-13 12:00:33 +020011597 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11598
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011599 crtc->active = dev_priv->display.get_pipe_config(crtc,
11600 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011601
11602 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011603 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011604
11605 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11606 crtc->base.base.id,
11607 crtc->active ? "enabled" : "disabled");
11608 }
11609
Daniel Vetter53589012013-06-05 13:34:16 +020011610 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011611 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011612 intel_ddi_setup_hw_pll_state(dev);
11613
Daniel Vetter53589012013-06-05 13:34:16 +020011614 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11615 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11616
11617 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11618 pll->active = 0;
11619 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11620 base.head) {
11621 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11622 pll->active++;
11623 }
11624 pll->refcount = pll->active;
11625
Daniel Vetter35c95372013-07-17 06:55:04 +020011626 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11627 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011628 }
11629
Daniel Vetter24929352012-07-02 20:28:59 +020011630 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11631 base.head) {
11632 pipe = 0;
11633
11634 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011635 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11636 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011637 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011638 } else {
11639 encoder->base.crtc = NULL;
11640 }
11641
11642 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011643 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011644 encoder->base.base.id,
11645 drm_get_encoder_name(&encoder->base),
11646 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011647 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011648 }
11649
11650 list_for_each_entry(connector, &dev->mode_config.connector_list,
11651 base.head) {
11652 if (connector->get_hw_state(connector)) {
11653 connector->base.dpms = DRM_MODE_DPMS_ON;
11654 connector->encoder->connectors_active = true;
11655 connector->base.encoder = &connector->encoder->base;
11656 } else {
11657 connector->base.dpms = DRM_MODE_DPMS_OFF;
11658 connector->base.encoder = NULL;
11659 }
11660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11661 connector->base.base.id,
11662 drm_get_connector_name(&connector->base),
11663 connector->base.encoder ? "enabled" : "disabled");
11664 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011665}
11666
11667/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11668 * and i915 state tracking structures. */
11669void intel_modeset_setup_hw_state(struct drm_device *dev,
11670 bool force_restore)
11671{
11672 struct drm_i915_private *dev_priv = dev->dev_private;
11673 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011674 struct intel_crtc *crtc;
11675 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011676 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011677
11678 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011679
Jesse Barnesbabea612013-06-26 18:57:38 +030011680 /*
11681 * Now that we have the config, copy it to each CRTC struct
11682 * Note that this could go away if we move to using crtc_config
11683 * checking everywhere.
11684 */
11685 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11686 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011687 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011688 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011689 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11690 crtc->base.base.id);
11691 drm_mode_debug_printmodeline(&crtc->base.mode);
11692 }
11693 }
11694
Daniel Vetter24929352012-07-02 20:28:59 +020011695 /* HW state is read out, now we need to sanitize this mess. */
11696 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11697 base.head) {
11698 intel_sanitize_encoder(encoder);
11699 }
11700
11701 for_each_pipe(pipe) {
11702 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11703 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011704 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011705 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011706
Daniel Vetter35c95372013-07-17 06:55:04 +020011707 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11708 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11709
11710 if (!pll->on || pll->active)
11711 continue;
11712
11713 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11714
11715 pll->disable(dev_priv, pll);
11716 pll->on = false;
11717 }
11718
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011719 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011720 ilk_wm_get_hw_state(dev);
11721
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011722 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011723 i915_redisable_vga(dev);
11724
Daniel Vetterf30da182013-04-11 20:22:50 +020011725 /*
11726 * We need to use raw interfaces for restoring state to avoid
11727 * checking (bogus) intermediate states.
11728 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011729 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011730 struct drm_crtc *crtc =
11731 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011732
11733 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011734 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011735 }
11736 } else {
11737 intel_modeset_update_staged_output_state(dev);
11738 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011739
11740 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011741}
11742
11743void intel_modeset_gem_init(struct drm_device *dev)
11744{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011745 struct drm_crtc *c;
11746 struct intel_framebuffer *fb;
11747
Imre Deakae484342014-03-31 15:10:44 +030011748 mutex_lock(&dev->struct_mutex);
11749 intel_init_gt_powersave(dev);
11750 mutex_unlock(&dev->struct_mutex);
11751
Chris Wilson1833b132012-05-09 11:56:28 +010011752 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011753
11754 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011755
11756 /*
11757 * Make sure any fbs we allocated at startup are properly
11758 * pinned & fenced. When we do the allocation it's too early
11759 * for this.
11760 */
11761 mutex_lock(&dev->struct_mutex);
11762 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011763 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011764 continue;
11765
Dave Airlie66e514c2014-04-03 07:51:54 +100011766 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011767 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11768 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11769 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011770 drm_framebuffer_unreference(c->primary->fb);
11771 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011772 }
11773 }
11774 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011775}
11776
Imre Deak4932e2c2014-02-11 17:12:48 +020011777void intel_connector_unregister(struct intel_connector *intel_connector)
11778{
11779 struct drm_connector *connector = &intel_connector->base;
11780
11781 intel_panel_destroy_backlight(connector);
11782 drm_sysfs_connector_remove(connector);
11783}
11784
Jesse Barnes79e53942008-11-07 14:24:08 -080011785void intel_modeset_cleanup(struct drm_device *dev)
11786{
Jesse Barnes652c3932009-08-17 13:31:43 -070011787 struct drm_i915_private *dev_priv = dev->dev_private;
11788 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011789 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011790
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011791 /*
11792 * Interrupts and polling as the first thing to avoid creating havoc.
11793 * Too much stuff here (turning of rps, connectors, ...) would
11794 * experience fancy races otherwise.
11795 */
11796 drm_irq_uninstall(dev);
11797 cancel_work_sync(&dev_priv->hotplug_work);
11798 /*
11799 * Due to the hpd irq storm handling the hotplug work can re-arm the
11800 * poll handlers. Hence disable polling after hpd handling is shut down.
11801 */
Keith Packardf87ea762010-10-03 19:36:26 -070011802 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011803
Jesse Barnes652c3932009-08-17 13:31:43 -070011804 mutex_lock(&dev->struct_mutex);
11805
Jesse Barnes723bfd72010-10-07 16:01:13 -070011806 intel_unregister_dsm_handler();
11807
Jesse Barnes652c3932009-08-17 13:31:43 -070011808 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11809 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011810 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011811 continue;
11812
Daniel Vetter3dec0092010-08-20 21:40:52 +020011813 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011814 }
11815
Chris Wilson973d04f2011-07-08 12:22:37 +010011816 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011817
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011818 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011819
Daniel Vetter930ebb42012-06-29 23:32:16 +020011820 ironlake_teardown_rc6(dev);
11821
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011822 mutex_unlock(&dev->struct_mutex);
11823
Chris Wilson1630fe72011-07-08 12:22:42 +010011824 /* flush any delayed tasks or pending work */
11825 flush_scheduled_work();
11826
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011827 /* destroy the backlight and sysfs files before encoders/connectors */
11828 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011829 struct intel_connector *intel_connector;
11830
11831 intel_connector = to_intel_connector(connector);
11832 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011833 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011834
Jesse Barnes79e53942008-11-07 14:24:08 -080011835 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011836
11837 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011838
11839 mutex_lock(&dev->struct_mutex);
11840 intel_cleanup_gt_powersave(dev);
11841 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011842}
11843
Dave Airlie28d52042009-09-21 14:33:58 +100011844/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011845 * Return which encoder is currently attached for connector.
11846 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011847struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011848{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011849 return &intel_attached_encoder(connector)->base;
11850}
Jesse Barnes79e53942008-11-07 14:24:08 -080011851
Chris Wilsondf0e9242010-09-09 16:20:55 +010011852void intel_connector_attach_encoder(struct intel_connector *connector,
11853 struct intel_encoder *encoder)
11854{
11855 connector->encoder = encoder;
11856 drm_mode_connector_attach_encoder(&connector->base,
11857 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011858}
Dave Airlie28d52042009-09-21 14:33:58 +100011859
11860/*
11861 * set vga decode state - true == enable VGA decode
11862 */
11863int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11864{
11865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011866 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011867 u16 gmch_ctrl;
11868
Chris Wilson75fa0412014-02-07 18:37:02 -020011869 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11870 DRM_ERROR("failed to read control word\n");
11871 return -EIO;
11872 }
11873
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011874 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11875 return 0;
11876
Dave Airlie28d52042009-09-21 14:33:58 +100011877 if (state)
11878 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11879 else
11880 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011881
11882 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11883 DRM_ERROR("failed to write control word\n");
11884 return -EIO;
11885 }
11886
Dave Airlie28d52042009-09-21 14:33:58 +100011887 return 0;
11888}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011889
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011890struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011891
11892 u32 power_well_driver;
11893
Chris Wilson63b66e52013-08-08 15:12:06 +020011894 int num_transcoders;
11895
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011896 struct intel_cursor_error_state {
11897 u32 control;
11898 u32 position;
11899 u32 base;
11900 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011901 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902
11903 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011904 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011905 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030011906 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010011907 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011908
11909 struct intel_plane_error_state {
11910 u32 control;
11911 u32 stride;
11912 u32 size;
11913 u32 pos;
11914 u32 addr;
11915 u32 surface;
11916 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011917 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011918
11919 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011920 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011921 enum transcoder cpu_transcoder;
11922
11923 u32 conf;
11924
11925 u32 htotal;
11926 u32 hblank;
11927 u32 hsync;
11928 u32 vtotal;
11929 u32 vblank;
11930 u32 vsync;
11931 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011932};
11933
11934struct intel_display_error_state *
11935intel_display_capture_error_state(struct drm_device *dev)
11936{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011937 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011938 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011939 int transcoders[] = {
11940 TRANSCODER_A,
11941 TRANSCODER_B,
11942 TRANSCODER_C,
11943 TRANSCODER_EDP,
11944 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011945 int i;
11946
Chris Wilson63b66e52013-08-08 15:12:06 +020011947 if (INTEL_INFO(dev)->num_pipes == 0)
11948 return NULL;
11949
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011950 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011951 if (error == NULL)
11952 return NULL;
11953
Imre Deak190be112013-11-25 17:15:31 +020011954 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011955 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11956
Damien Lespiau52331302012-08-15 19:23:25 +010011957 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011958 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011959 intel_display_power_enabled_sw(dev_priv,
11960 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011961 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011962 continue;
11963
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011964 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11965 error->cursor[i].control = I915_READ(CURCNTR(i));
11966 error->cursor[i].position = I915_READ(CURPOS(i));
11967 error->cursor[i].base = I915_READ(CURBASE(i));
11968 } else {
11969 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11970 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11971 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11972 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011973
11974 error->plane[i].control = I915_READ(DSPCNTR(i));
11975 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011976 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011977 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011978 error->plane[i].pos = I915_READ(DSPPOS(i));
11979 }
Paulo Zanonica291362013-03-06 20:03:14 -030011980 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11981 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011982 if (INTEL_INFO(dev)->gen >= 4) {
11983 error->plane[i].surface = I915_READ(DSPSURF(i));
11984 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11985 }
11986
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011987 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030011988
11989 if (!HAS_PCH_SPLIT(dev))
11990 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011991 }
11992
11993 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11994 if (HAS_DDI(dev_priv->dev))
11995 error->num_transcoders++; /* Account for eDP. */
11996
11997 for (i = 0; i < error->num_transcoders; i++) {
11998 enum transcoder cpu_transcoder = transcoders[i];
11999
Imre Deakddf9c532013-11-27 22:02:02 +020012000 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012001 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012002 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012003 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012004 continue;
12005
Chris Wilson63b66e52013-08-08 15:12:06 +020012006 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12007
12008 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12009 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12010 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12011 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12012 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12013 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12014 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012015 }
12016
12017 return error;
12018}
12019
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012020#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12021
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012022void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012023intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012024 struct drm_device *dev,
12025 struct intel_display_error_state *error)
12026{
12027 int i;
12028
Chris Wilson63b66e52013-08-08 15:12:06 +020012029 if (!error)
12030 return;
12031
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012032 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012033 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012034 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012035 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012036 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012037 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012038 err_printf(m, " Power: %s\n",
12039 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012040 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030012041 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012042
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012043 err_printf(m, "Plane [%d]:\n", i);
12044 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12045 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012046 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012047 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12048 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012049 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012050 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012051 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012052 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012053 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12054 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012055 }
12056
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012057 err_printf(m, "Cursor [%d]:\n", i);
12058 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12059 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12060 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012061 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012062
12063 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012064 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012065 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012066 err_printf(m, " Power: %s\n",
12067 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012068 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12069 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12070 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12071 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12072 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12073 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12074 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12075 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012076}