blob: 96e6c41783df400b01e9d7b51b8952e0f1b708b2 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200416 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08001101 case PORT_E:
1102 bit = SDE_PORTE_HOTPLUG_SPT;
1103 break;
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 default:
1105 return true;
1106 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132
Jani Nikula23538ef2013-08-27 15:12:22 +03001133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
Ville Syrjäläa5805162015-05-26 20:42:30 +03001139 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001141 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001142
1143 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001144 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
Daniel Vetter55607e82013-06-16 21:42:39 +02001151struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001153{
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001157 return NULL;
1158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001160}
1161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001168 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001169
Chris Wilson92b27b02012-05-20 18:10:50 +01001170 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001171 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001172 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001173
Daniel Vetter53589012013-06-05 13:34:16 +02001174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
Jesse Barnes040484a2011-01-03 12:14:26 -08001179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001192 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001199 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 return;
1232
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001234 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001235 return;
1236
Jesse Barnes040484a2011-01-03 12:14:26 -08001237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001240}
1241
Daniel Vetter55607e82013-06-16 21:42:39 +02001242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244{
1245 int reg;
1246 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001247 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001252 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001255}
1256
Daniel Vetterb680c372014-09-19 18:27:27 +02001257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001264 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265
Jani Nikulabedd4db2014-08-22 15:04:13 +03001266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001283 } else {
1284 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 locked = false;
1293
Rob Clarke2c719b2014-12-15 13:56:32 -05001294 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297}
1298
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
Paulo Zanonid9d82082014-02-27 16:30:56 -03001305 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001307 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
1320 int reg;
1321 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001329 state = true;
1330
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001331 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001341 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343}
1344
Chris Wilson931872f2012-01-16 23:01:13 +00001345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347{
1348 int reg;
1349 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001350 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358}
1359
Chris Wilson931872f2012-01-16 23:01:13 +00001360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001366 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001378 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001379 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001382 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 }
1391}
1392
Jesse Barnes19332d72013-03-28 09:55:38 -07001393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001396 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001397 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001398 u32 val;
1399
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001400 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001401 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001402 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001409 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
1423 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
1438 u32 val;
1439 bool enabled;
1440
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Daniel Vetterab9412b2013-05-03 11:49:46 +02001449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001462}
1463
Keith Packard4e634382011-08-06 10:39:45 -07001464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
Keith Packard1519b992011-08-06 10:35:34 -07001485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001488 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001497 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
Jesse Barnes291906f2011-02-02 12:28:03 -08001535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001536 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001537{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001538 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001541 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001544 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001545 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001551 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001554 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001557 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001558 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001566
Keith Packardf0575e92011-07-25 22:12:43 -07001567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001574 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001575 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Paulo Zanonie2debe92013-02-18 19:00:27 -03001583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001586}
1587
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001606}
1607
Ville Syrjäläd288f652014-10-28 13:20:22 +02001608static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001609 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610{
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001622 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001634
1635 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
Ville Syrjäläa5805162015-05-26 20:42:30 +03001660 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
Ville Syrjälä54433e92015-05-26 20:42:31 +03001667 mutex_unlock(&dev_priv->sb_lock);
1668
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001669 /*
1670 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1671 */
1672 udelay(1);
1673
1674 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001675 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676
1677 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001679 DRM_ERROR("PLL %d failed to lock\n", pipe);
1680
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001682 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684}
1685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001692 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694
1695 return count;
1696}
1697
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001699{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001703 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001706
1707 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709
1710 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001727 /*
1728 * Apparently we need to have VGA mode enabled prior to changing
1729 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1730 * dividers, even though the register value does change.
1731 */
1732 I915_WRITE(reg, 0);
1733
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001734 I915_WRITE(reg, dpll);
1735
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001742 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751
1752 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001753 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001756 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001759 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001774{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001782 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001797 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001798 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799}
1800
Jesse Barnesf6071162013-10-01 10:41:38 -07001801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001812 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001813 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001814 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001815 I915_WRITE(DPLL(pipe), val);
1816 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817
1818}
1819
1820static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1821{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001822 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001823 u32 val;
1824
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001825 /* Make sure the pipe isn't still relying on us */
1826 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001827
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001828 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001829 val = DPLL_SSC_REF_CLK_CHV |
1830 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001831 if (pipe != PIPE_A)
1832 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1833 I915_WRITE(DPLL(pipe), val);
1834 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001835
Ville Syrjäläa5805162015-05-26 20:42:30 +03001836 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001837
1838 /* Disable 10bit clock to display controller */
1839 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1840 val &= ~DPIO_DCLKP_EN;
1841 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1842
Ville Syrjälä61407f62014-05-27 16:32:55 +03001843 /* disable left/right clock distribution */
1844 if (pipe != PIPE_B) {
1845 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1846 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1848 } else {
1849 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1850 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1851 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1852 }
1853
Ville Syrjäläa5805162015-05-26 20:42:30 +03001854 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001855}
1856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001858 struct intel_digital_port *dport,
1859 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860{
1861 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001862 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001864 switch (dport->port) {
1865 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001868 break;
1869 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001870 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001871 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001872 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001873 break;
1874 case PORT_D:
1875 port_mask = DPLL_PORTD_READY_MASK;
1876 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001877 break;
1878 default:
1879 BUG();
1880 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001882 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1883 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1884 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001885}
1886
Daniel Vetterb14b1052014-04-24 23:55:13 +02001887static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1888{
1889 struct drm_device *dev = crtc->base.dev;
1890 struct drm_i915_private *dev_priv = dev->dev_private;
1891 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1892
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001893 if (WARN_ON(pll == NULL))
1894 return;
1895
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001896 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001897 if (pll->active == 0) {
1898 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1899 WARN_ON(pll->on);
1900 assert_shared_dpll_disabled(dev_priv, pll);
1901
1902 pll->mode_set(dev_priv, pll);
1903 }
1904}
1905
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001906/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001907 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001908 * @dev_priv: i915 private structure
1909 * @pipe: pipe PLL to enable
1910 *
1911 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1912 * drives the transcoder clock.
1913 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001914static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001915{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001916 struct drm_device *dev = crtc->base.dev;
1917 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001918 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001919
Daniel Vetter87a875b2013-06-05 13:34:19 +02001920 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001921 return;
1922
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001923 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Damien Lespiau74dd6922014-07-29 18:06:17 +01001926 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001927 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001929
Daniel Vettercdbd2312013-06-05 13:34:03 +02001930 if (pll->active++) {
1931 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001932 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001933 return;
1934 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001935 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001937 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1938
Daniel Vetter46edb022013-06-05 13:34:12 +02001939 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001940 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001942}
1943
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001944static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001945{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001946 struct drm_device *dev = crtc->base.dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001948 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001949
Jesse Barnes92f25842011-01-04 15:09:34 -08001950 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001951 if (INTEL_INFO(dev)->gen < 5)
1952 return;
1953
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001954 if (pll == NULL)
1955 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001957 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Daniel Vetter46edb022013-06-05 13:34:12 +02001960 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1961 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001962 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963
Chris Wilson48da64a2012-05-13 20:16:12 +01001964 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001965 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001966 return;
1967 }
1968
Daniel Vettere9d69442013-06-05 13:34:15 +02001969 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001970 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001971 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001972 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001973
Daniel Vetter46edb022013-06-05 13:34:12 +02001974 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001975 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001976 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001977
1978 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001979}
1980
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001981static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1982 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001983{
Daniel Vetter23670b322012-11-01 09:15:30 +01001984 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001985 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001987 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001988
1989 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001990 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991
1992 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001993 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001994 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001995
1996 /* FDI must be feeding us bits for PCH ports */
1997 assert_fdi_tx_enabled(dev_priv, pipe);
1998 assert_fdi_rx_enabled(dev_priv, pipe);
1999
Daniel Vetter23670b322012-11-01 09:15:30 +01002000 if (HAS_PCH_CPT(dev)) {
2001 /* Workaround: Set the timing override bit before enabling the
2002 * pch transcoder. */
2003 reg = TRANS_CHICKEN2(pipe);
2004 val = I915_READ(reg);
2005 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2006 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002007 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002008
Daniel Vetterab9412b2013-05-03 11:49:46 +02002009 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002010 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002011 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012
2013 if (HAS_PCH_IBX(dev_priv->dev)) {
2014 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002015 * Make the BPC in transcoder be consistent with
2016 * that in pipeconf reg. For HDMI we must use 8bpc
2017 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002018 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002019 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002020 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2021 val |= PIPECONF_8BPC;
2022 else
2023 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002024 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025
2026 val &= ~TRANS_INTERLACE_MASK;
2027 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002028 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002029 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002030 val |= TRANS_LEGACY_INTERLACED_ILK;
2031 else
2032 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 I915_WRITE(reg, val | TRANS_ENABLE);
2037 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002038 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002039}
2040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045
2046 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002047 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002049 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002050 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002053 /* Workaround: set timing override bit. */
2054 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002055 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002056 I915_WRITE(_TRANSA_CHICKEN2, val);
2057
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002058 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002059 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002060
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002061 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2062 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002063 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002064 else
2065 val |= TRANS_PROGRESSIVE;
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 I915_WRITE(LPT_TRANSCONF, val);
2068 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002069 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002070}
2071
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002072static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2073 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002074{
Daniel Vetter23670b322012-11-01 09:15:30 +01002075 struct drm_device *dev = dev_priv->dev;
2076 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002077
2078 /* FDI relies on the transcoder */
2079 assert_fdi_tx_disabled(dev_priv, pipe);
2080 assert_fdi_rx_disabled(dev_priv, pipe);
2081
Jesse Barnes291906f2011-02-02 12:28:03 -08002082 /* Ports must be off as well */
2083 assert_pch_ports_disabled(dev_priv, pipe);
2084
Daniel Vetterab9412b2013-05-03 11:49:46 +02002085 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002086 val = I915_READ(reg);
2087 val &= ~TRANS_ENABLE;
2088 I915_WRITE(reg, val);
2089 /* wait for PCH transcoder off, transcoder state */
2090 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002091 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002092
2093 if (!HAS_PCH_IBX(dev)) {
2094 /* Workaround: Clear the timing override chicken bit again. */
2095 reg = TRANS_CHICKEN2(pipe);
2096 val = I915_READ(reg);
2097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2098 I915_WRITE(reg, val);
2099 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002100}
2101
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002102static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002104 u32 val;
2105
Daniel Vetterab9412b2013-05-03 11:49:46 +02002106 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002107 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002108 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002109 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002110 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002111 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002112
2113 /* Workaround: clear timing override bit. */
2114 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002115 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002116 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002117}
2118
2119/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002120 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002121 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002123 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002125 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002126static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127{
Paulo Zanoni03722642014-01-17 13:51:09 -02002128 struct drm_device *dev = crtc->base.dev;
2129 struct drm_i915_private *dev_priv = dev->dev_private;
2130 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002131 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2132 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002133 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134 int reg;
2135 u32 val;
2136
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002137 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2138
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002139 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002140 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002141 assert_sprites_disabled(dev_priv, pipe);
2142
Paulo Zanoni681e5812012-12-06 11:12:38 -02002143 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002144 pch_transcoder = TRANSCODER_A;
2145 else
2146 pch_transcoder = pipe;
2147
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148 /*
2149 * A pipe without a PLL won't actually be able to drive bits from
2150 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2151 * need the check.
2152 */
Imre Deak50360402015-01-16 00:55:16 -08002153 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002154 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002155 assert_dsi_pll_enabled(dev_priv);
2156 else
2157 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002158 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002159 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002160 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002161 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002162 assert_fdi_tx_pll_enabled(dev_priv,
2163 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002164 }
2165 /* FIXME: assert CPU port conditions for SNB+ */
2166 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002168 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002170 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002171 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2172 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002173 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002174 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002175
2176 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002177 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178}
2179
2180/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002181 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 * Disable the pipe of @crtc, making sure that various hardware
2185 * specific requirements are met, if applicable, e.g. plane
2186 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 *
2188 * Will wait until the pipe has shut down before returning.
2189 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002190static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002192 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002193 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002194 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195 int reg;
2196 u32 val;
2197
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002198 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2199
Jesse Barnesb24e7172011-01-04 15:09:30 -08002200 /*
2201 * Make sure planes won't keep trying to pump pixels to us,
2202 * or we might hang the display.
2203 */
2204 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002205 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002206 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002208 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002210 if ((val & PIPECONF_ENABLE) == 0)
2211 return;
2212
Ville Syrjälä67adc642014-08-15 01:21:57 +03002213 /*
2214 * Double wide has implications for planes
2215 * so best keep it disabled when not needed.
2216 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002217 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002218 val &= ~PIPECONF_DOUBLE_WIDE;
2219
2220 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002221 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2222 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002223 val &= ~PIPECONF_ENABLE;
2224
2225 I915_WRITE(reg, val);
2226 if ((val & PIPECONF_ENABLE) == 0)
2227 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002228}
2229
Chris Wilson693db182013-03-05 14:52:39 +00002230static bool need_vtd_wa(struct drm_device *dev)
2231{
2232#ifdef CONFIG_INTEL_IOMMU
2233 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2234 return true;
2235#endif
2236 return false;
2237}
2238
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002239unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2241 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002242{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002243 unsigned int tile_height;
2244 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002245
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 switch (fb_format_modifier) {
2247 case DRM_FORMAT_MOD_NONE:
2248 tile_height = 1;
2249 break;
2250 case I915_FORMAT_MOD_X_TILED:
2251 tile_height = IS_GEN2(dev) ? 16 : 8;
2252 break;
2253 case I915_FORMAT_MOD_Y_TILED:
2254 tile_height = 32;
2255 break;
2256 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2258 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002261 tile_height = 64;
2262 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002263 case 2:
2264 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 tile_height = 32;
2266 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002268 tile_height = 16;
2269 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002271 WARN_ONCE(1,
2272 "128-bit pixels are not supported for display!");
2273 tile_height = 16;
2274 break;
2275 }
2276 break;
2277 default:
2278 MISSING_CASE(fb_format_modifier);
2279 tile_height = 1;
2280 break;
2281 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002282
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002283 return tile_height;
2284}
2285
2286unsigned int
2287intel_fb_align_height(struct drm_device *dev, unsigned int height,
2288 uint32_t pixel_format, uint64_t fb_format_modifier)
2289{
2290 return ALIGN(height, intel_tile_height(dev, pixel_format,
2291 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002292}
2293
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002294static int
2295intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2296 const struct drm_plane_state *plane_state)
2297{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002299 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002301 *view = i915_ggtt_view_normal;
2302
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303 if (!plane_state)
2304 return 0;
2305
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002306 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 return 0;
2308
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002309 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002310
2311 info->height = fb->height;
2312 info->pixel_format = fb->pixel_format;
2313 info->pitch = fb->pitches[0];
2314 info->fb_modifier = fb->modifier[0];
2315
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002316 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2317 fb->modifier[0]);
2318 tile_pitch = PAGE_SIZE / tile_height;
2319 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2320 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2321 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2322
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002323 return 0;
2324}
2325
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2327{
2328 if (INTEL_INFO(dev_priv)->gen >= 9)
2329 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002330 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2331 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002332 return 128 * 1024;
2333 else if (INTEL_INFO(dev_priv)->gen >= 4)
2334 return 4 * 1024;
2335 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002336 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002337}
2338
Chris Wilson127bd2a2010-07-23 23:32:05 +01002339int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2341 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002342 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002343 struct intel_engine_cs *pipelined,
2344 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002345{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002346 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002347 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002348 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002349 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 u32 alignment;
2351 int ret;
2352
Matt Roperebcdd392014-07-09 16:22:11 -07002353 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2354
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002355 switch (fb->modifier[0]) {
2356 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002357 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002360 if (INTEL_INFO(dev)->gen >= 9)
2361 alignment = 256 * 1024;
2362 else {
2363 /* pin() will align the object as required by fence */
2364 alignment = 0;
2365 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002368 case I915_FORMAT_MOD_Yf_TILED:
2369 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2370 "Y tiling bo slipped through, driver bug!\n"))
2371 return -EINVAL;
2372 alignment = 1 * 1024 * 1024;
2373 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002375 MISSING_CASE(fb->modifier[0]);
2376 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377 }
2378
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2380 if (ret)
2381 return ret;
2382
Chris Wilson693db182013-03-05 14:52:39 +00002383 /* Note that the w/a also requires 64 PTE of padding following the
2384 * bo. We currently fill all unused PTE with the shadow page and so
2385 * we should always have valid PTE following the scanout preventing
2386 * the VT-d warning.
2387 */
2388 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2389 alignment = 256 * 1024;
2390
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002391 /*
2392 * Global gtt pte registers are special registers which actually forward
2393 * writes to a chunk of system memory. Which means that there is no risk
2394 * that the register values disappear as soon as we call
2395 * intel_runtime_pm_put(), so it is correct to wrap only the
2396 * pin/unpin/fence and not more.
2397 */
2398 intel_runtime_pm_get(dev_priv);
2399
Chris Wilsonce453d82011-02-21 14:43:56 +00002400 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002401 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002402 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002403 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002405
2406 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2407 * fence, whereas 965+ only requires a fence if using
2408 * framebuffer compression. For simplicity, we always install
2409 * a fence as the cost is not that onerous.
2410 */
Chris Wilson06d98132012-04-17 15:31:24 +01002411 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002412 if (ret == -EDEADLK) {
2413 /*
2414 * -EDEADLK means there are no free fences
2415 * no pending flips.
2416 *
2417 * This is propagated to atomic, but it uses
2418 * -EDEADLK to force a locking recovery, so
2419 * change the returned error to -EBUSY.
2420 */
2421 ret = -EBUSY;
2422 goto err_unpin;
2423 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002424 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002426 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427
Chris Wilsonce453d82011-02-21 14:43:56 +00002428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002430 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002431
2432err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002434err_interruptible:
2435 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002436 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002437 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002438}
2439
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002440static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2441 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002442{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002443 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002444 struct i915_ggtt_view view;
2445 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002446
Matt Roperebcdd392014-07-09 16:22:11 -07002447 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2448
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002449 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2450 WARN_ONCE(ret, "Couldn't get view from plane state!");
2451
Chris Wilson1690e1e2011-12-14 13:57:08 +01002452 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002453 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002454}
2455
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2457 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002458unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2459 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 unsigned int tiling_mode,
2461 unsigned int cpp,
2462 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463{
Chris Wilsonbc752862013-02-21 20:04:31 +00002464 if (tiling_mode != I915_TILING_NONE) {
2465 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466
Chris Wilsonbc752862013-02-21 20:04:31 +00002467 tile_rows = *y / 8;
2468 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469
Chris Wilsonbc752862013-02-21 20:04:31 +00002470 tiles = *x / (512/cpp);
2471 *x %= 512/cpp;
2472
2473 return tile_rows * pitch * 8 + tiles * 4096;
2474 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002475 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002476 unsigned int offset;
2477
2478 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002479 *y = (offset & alignment) / pitch;
2480 *x = ((offset & alignment) - *y * pitch) / cpp;
2481 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002482 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002483}
2484
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002485static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002486{
2487 switch (format) {
2488 case DISPPLANE_8BPP:
2489 return DRM_FORMAT_C8;
2490 case DISPPLANE_BGRX555:
2491 return DRM_FORMAT_XRGB1555;
2492 case DISPPLANE_BGRX565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case DISPPLANE_BGRX888:
2496 return DRM_FORMAT_XRGB8888;
2497 case DISPPLANE_RGBX888:
2498 return DRM_FORMAT_XBGR8888;
2499 case DISPPLANE_BGRX101010:
2500 return DRM_FORMAT_XRGB2101010;
2501 case DISPPLANE_RGBX101010:
2502 return DRM_FORMAT_XBGR2101010;
2503 }
2504}
2505
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002506static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2507{
2508 switch (format) {
2509 case PLANE_CTL_FORMAT_RGB_565:
2510 return DRM_FORMAT_RGB565;
2511 default:
2512 case PLANE_CTL_FORMAT_XRGB_8888:
2513 if (rgb_order) {
2514 if (alpha)
2515 return DRM_FORMAT_ABGR8888;
2516 else
2517 return DRM_FORMAT_XBGR8888;
2518 } else {
2519 if (alpha)
2520 return DRM_FORMAT_ARGB8888;
2521 else
2522 return DRM_FORMAT_XRGB8888;
2523 }
2524 case PLANE_CTL_FORMAT_XRGB_2101010:
2525 if (rgb_order)
2526 return DRM_FORMAT_XBGR2101010;
2527 else
2528 return DRM_FORMAT_XRGB2101010;
2529 }
2530}
2531
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002532static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002533intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2534 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535{
2536 struct drm_device *dev = crtc->base.dev;
2537 struct drm_i915_gem_object *obj = NULL;
2538 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002539 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2541 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2542 PAGE_SIZE);
2543
2544 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002545
Chris Wilsonff2652e2014-03-10 08:07:02 +00002546 if (plane_config->size == 0)
2547 return false;
2548
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002549 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2550 base_aligned,
2551 base_aligned,
2552 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555
Damien Lespiau49af4492015-01-20 12:51:44 +00002556 obj->tiling_mode = plane_config->tiling;
2557 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002558 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002560 mode_cmd.pixel_format = fb->pixel_format;
2561 mode_cmd.width = fb->width;
2562 mode_cmd.height = fb->height;
2563 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002564 mode_cmd.modifier[0] = fb->modifier[0];
2565 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566
2567 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002568 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570 DRM_DEBUG_KMS("intel fb init failed\n");
2571 goto out_unref_obj;
2572 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Daniel Vetterf6936e22015-03-26 12:17:05 +01002575 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002577
2578out_unref_obj:
2579 drm_gem_object_unreference(&obj->base);
2580 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return false;
2582}
2583
Matt Roperafd65eb2015-02-03 13:10:04 -08002584/* Update plane->state->fb to match plane->fb after driver-internal updates */
2585static void
2586update_state_fb(struct drm_plane *plane)
2587{
2588 if (plane->fb == plane->state->fb)
2589 return;
2590
2591 if (plane->state->fb)
2592 drm_framebuffer_unreference(plane->state->fb);
2593 plane->state->fb = plane->fb;
2594 if (plane->state->fb)
2595 drm_framebuffer_reference(plane->state->fb);
2596}
2597
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002598static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2600 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601{
2602 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002603 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604 struct drm_crtc *c;
2605 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002608 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002609 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
Damien Lespiau2d140302015-02-05 17:22:18 +00002611 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 return;
2613
Daniel Vetterf6936e22015-03-26 12:17:05 +01002614 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 fb = &plane_config->fb->base;
2616 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002617 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618
Damien Lespiau2d140302015-02-05 17:22:18 +00002619 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002620
2621 /*
2622 * Failed to alloc the obj, check to see if we should share
2623 * an fb with another CRTC instead
2624 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002625 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002626 i = to_intel_crtc(c);
2627
2628 if (c == &intel_crtc->base)
2629 continue;
2630
Matt Roper2ff8fde2014-07-08 07:50:07 -07002631 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 continue;
2633
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634 fb = c->primary->fb;
2635 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002636 continue;
2637
Daniel Vetter88595ac2015-03-26 12:42:24 +01002638 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002639 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002640 drm_framebuffer_reference(fb);
2641 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002642 }
2643 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002644
2645 return;
2646
2647valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->src_x = plane_state->src_y = 0;
2649 plane_state->src_w = fb->width << 16;
2650 plane_state->src_h = fb->height << 16;
2651
2652 plane_state->crtc_x = plane_state->src_y = 0;
2653 plane_state->crtc_w = fb->width;
2654 plane_state->crtc_h = fb->height;
2655
Daniel Vetter88595ac2015-03-26 12:42:24 +01002656 obj = intel_fb_obj(fb);
2657 if (obj->tiling_mode != I915_TILING_NONE)
2658 dev_priv->preserve_bios_swizzle = true;
2659
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002660 drm_framebuffer_reference(fb);
2661 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002662 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002663 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002664 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002665}
2666
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002667static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2668 struct drm_framebuffer *fb,
2669 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002670{
2671 struct drm_device *dev = crtc->dev;
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002674 struct drm_plane *primary = crtc->primary;
2675 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002676 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002677 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002678 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002679 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002680 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302681 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002682
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002683 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002684 I915_WRITE(reg, 0);
2685 if (INTEL_INFO(dev)->gen >= 4)
2686 I915_WRITE(DSPSURF(plane), 0);
2687 else
2688 I915_WRITE(DSPADDR(plane), 0);
2689 POSTING_READ(reg);
2690 return;
2691 }
2692
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002693 obj = intel_fb_obj(fb);
2694 if (WARN_ON(obj == NULL))
2695 return;
2696
2697 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2698
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002699 dspcntr = DISPPLANE_GAMMA_ENABLE;
2700
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002701 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702
2703 if (INTEL_INFO(dev)->gen < 4) {
2704 if (intel_crtc->pipe == PIPE_B)
2705 dspcntr |= DISPPLANE_SEL_PIPE_B;
2706
2707 /* pipesrc and dspsize control the size that is scaled from,
2708 * which should always be the user's requested size.
2709 */
2710 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002713 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002714 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2715 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002716 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2717 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002718 I915_WRITE(PRIMPOS(plane), 0);
2719 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002720 }
2721
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 switch (fb->pixel_format) {
2723 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002724 dspcntr |= DISPPLANE_8BPP;
2725 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 case DRM_FORMAT_RGB565:
2730 dspcntr |= DISPPLANE_BGRX565;
2731 break;
2732 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002733 dspcntr |= DISPPLANE_BGRX888;
2734 break;
2735 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002736 dspcntr |= DISPPLANE_RGBX888;
2737 break;
2738 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739 dspcntr |= DISPPLANE_BGRX101010;
2740 break;
2741 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002743 break;
2744 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002745 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002746 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002747
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002748 if (INTEL_INFO(dev)->gen >= 4 &&
2749 obj->tiling_mode != I915_TILING_NONE)
2750 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002752 if (IS_G4X(dev))
2753 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2754
Ville Syrjäläb98971272014-08-27 16:51:22 +03002755 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002756
Daniel Vetterc2c75132012-07-05 12:17:30 +02002757 if (INTEL_INFO(dev)->gen >= 4) {
2758 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002759 intel_gen4_compute_page_offset(dev_priv,
2760 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002761 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002762 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002763 linear_offset -= intel_crtc->dspaddr_offset;
2764 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002765 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002766 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002767
Matt Roper8e7d6882015-01-21 16:35:41 -08002768 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 dspcntr |= DISPPLANE_ROTATE_180;
2770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002771 x += (intel_crtc->config->pipe_src_w - 1);
2772 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302773
2774 /* Finding the last pixel of the last line of the display
2775 data and adding to linear_offset*/
2776 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002777 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2778 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 }
2780
2781 I915_WRITE(reg, dspcntr);
2782
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002783 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002784 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002785 I915_WRITE(DSPSURF(plane),
2786 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002788 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002790 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002791 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792}
2793
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002794static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2795 struct drm_framebuffer *fb,
2796 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797{
2798 struct drm_device *dev = crtc->dev;
2799 struct drm_i915_private *dev_priv = dev->dev_private;
2800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002801 struct drm_plane *primary = crtc->primary;
2802 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002803 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002805 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002807 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302808 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002809
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002810 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002811 I915_WRITE(reg, 0);
2812 I915_WRITE(DSPSURF(plane), 0);
2813 POSTING_READ(reg);
2814 return;
2815 }
2816
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002817 obj = intel_fb_obj(fb);
2818 if (WARN_ON(obj == NULL))
2819 return;
2820
2821 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2822
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002823 dspcntr = DISPPLANE_GAMMA_ENABLE;
2824
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002825 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002826
2827 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2828 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2829
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 switch (fb->pixel_format) {
2831 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 dspcntr |= DISPPLANE_8BPP;
2833 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 case DRM_FORMAT_RGB565:
2835 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002837 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002838 dspcntr |= DISPPLANE_BGRX888;
2839 break;
2840 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002841 dspcntr |= DISPPLANE_RGBX888;
2842 break;
2843 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002844 dspcntr |= DISPPLANE_BGRX101010;
2845 break;
2846 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002847 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848 break;
2849 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002850 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851 }
2852
2853 if (obj->tiling_mode != I915_TILING_NONE)
2854 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002855
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002856 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002857 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858
Ville Syrjäläb98971272014-08-27 16:51:22 +03002859 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002860 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002861 intel_gen4_compute_page_offset(dev_priv,
2862 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002863 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002864 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002865 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002866 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302867 dspcntr |= DISPPLANE_ROTATE_180;
2868
2869 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002870 x += (intel_crtc->config->pipe_src_w - 1);
2871 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302872
2873 /* Finding the last pixel of the last line of the display
2874 data and adding to linear_offset*/
2875 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002876 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2877 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302878 }
2879 }
2880
2881 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002882
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002883 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002884 I915_WRITE(DSPSURF(plane),
2885 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002886 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002887 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2888 } else {
2889 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2890 I915_WRITE(DSPLINOFF(plane), linear_offset);
2891 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893}
2894
Damien Lespiaub3218032015-02-27 11:15:18 +00002895u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2896 uint32_t pixel_format)
2897{
2898 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2899
2900 /*
2901 * The stride is either expressed as a multiple of 64 bytes
2902 * chunks for linear buffers or in number of tiles for tiled
2903 * buffers.
2904 */
2905 switch (fb_modifier) {
2906 case DRM_FORMAT_MOD_NONE:
2907 return 64;
2908 case I915_FORMAT_MOD_X_TILED:
2909 if (INTEL_INFO(dev)->gen == 2)
2910 return 128;
2911 return 512;
2912 case I915_FORMAT_MOD_Y_TILED:
2913 /* No need to check for old gens and Y tiling since this is
2914 * about the display engine and those will be blocked before
2915 * we get here.
2916 */
2917 return 128;
2918 case I915_FORMAT_MOD_Yf_TILED:
2919 if (bits_per_pixel == 8)
2920 return 64;
2921 else
2922 return 128;
2923 default:
2924 MISSING_CASE(fb_modifier);
2925 return 64;
2926 }
2927}
2928
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002929unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2930 struct drm_i915_gem_object *obj)
2931{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002932 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933
2934 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002935 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002936
2937 return i915_gem_obj_ggtt_offset_view(obj, view);
2938}
2939
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002940static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2941{
2942 struct drm_device *dev = intel_crtc->base.dev;
2943 struct drm_i915_private *dev_priv = dev->dev_private;
2944
2945 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2946 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2947 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2948 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2949 intel_crtc->base.base.id, intel_crtc->pipe, id);
2950}
2951
Chandra Kondurua1b22782015-04-07 15:28:45 -07002952/*
2953 * This function detaches (aka. unbinds) unused scalers in hardware
2954 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002955static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002956{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002957 struct intel_crtc_scaler_state *scaler_state;
2958 int i;
2959
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960 scaler_state = &intel_crtc->config->scaler_state;
2961
2962 /* loop through and disable scalers that aren't in use */
2963 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002964 if (!scaler_state->scalers[i].in_use)
2965 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002966 }
2967}
2968
Chandra Konduru6156a452015-04-27 13:48:39 -07002969u32 skl_plane_ctl_format(uint32_t pixel_format)
2970{
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002972 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 /*
2981 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2982 * to be already pre-multiplied. We need to add a knob (or a different
2983 * DRM_FORMAT) for user-space to configure that.
2984 */
2985 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003004 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003006
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008}
3009
3010u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3011{
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 switch (fb_modifier) {
3013 case DRM_FORMAT_MOD_NONE:
3014 break;
3015 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 default:
3022 MISSING_CASE(fb_modifier);
3023 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003024
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026}
3027
3028u32 skl_plane_ctl_rotation(unsigned int rotation)
3029{
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 switch (rotation) {
3031 case BIT(DRM_ROTATE_0):
3032 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303033 /*
3034 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3035 * while i915 HW rotation is clockwise, thats why this swapping.
3036 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303038 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003039 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303042 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 default:
3044 MISSING_CASE(rotation);
3045 }
3046
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003047 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048}
3049
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050static void skylake_update_primary_plane(struct drm_crtc *crtc,
3051 struct drm_framebuffer *fb,
3052 int x, int y)
3053{
3054 struct drm_device *dev = crtc->dev;
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003057 struct drm_plane *plane = crtc->primary;
3058 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059 struct drm_i915_gem_object *obj;
3060 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303061 u32 plane_ctl, stride_div, stride;
3062 u32 tile_height, plane_offset, plane_size;
3063 unsigned int rotation;
3064 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003065 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 struct intel_crtc_state *crtc_state = intel_crtc->config;
3067 struct intel_plane_state *plane_state;
3068 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3069 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3070 int scaler_id = -1;
3071
Chandra Konduru6156a452015-04-27 13:48:39 -07003072 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003073
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003074 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3076 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3077 POSTING_READ(PLANE_CTL(pipe, 0));
3078 return;
3079 }
3080
3081 plane_ctl = PLANE_CTL_ENABLE |
3082 PLANE_CTL_PIPE_GAMMA_ENABLE |
3083 PLANE_CTL_PIPE_CSC_ENABLE;
3084
Chandra Konduru6156a452015-04-27 13:48:39 -07003085 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3086 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003090 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091
Damien Lespiaub3218032015-02-27 11:15:18 +00003092 obj = intel_fb_obj(fb);
3093 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3094 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303095 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3096
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 /*
3098 * FIXME: intel_plane_state->src, dst aren't set when transitional
3099 * update_plane helpers are called from legacy paths.
3100 * Once full atomic crtc is available, below check can be avoided.
3101 */
3102 if (drm_rect_width(&plane_state->src)) {
3103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
3114 } else {
3115 src_w = intel_crtc->config->pipe_src_w;
3116 src_h = intel_crtc->config->pipe_src_h;
3117 }
3118
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 if (intel_rotation_90_or_270(rotation)) {
3120 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003121 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 fb->modifier[0]);
3123 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003124 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 } else {
3128 stride = fb->pitches[0] / stride_div;
3129 x_offset = x;
3130 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003131 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303132 }
3133 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003134
Damien Lespiau70d21f02013-07-03 21:06:04 +01003135 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303136 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3137 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3138 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003139
3140 if (scaler_id >= 0) {
3141 uint32_t ps_ctrl = 0;
3142
3143 WARN_ON(!dst_w || !dst_h);
3144 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3145 crtc_state->scaler_state.scalers[scaler_id].mode;
3146 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3147 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3148 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3149 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3150 I915_WRITE(PLANE_POS(pipe, 0), 0);
3151 } else {
3152 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3153 }
3154
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003155 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003156
3157 POSTING_READ(PLANE_SURF(pipe, 0));
3158}
3159
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160/* Assume fb object is pinned & idle & fenced and just update base pointers */
3161static int
3162intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3163 int x, int y, enum mode_set_atomic state)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003167
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003168 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003169 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003170
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003171 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3172
3173 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003174}
3175
Ville Syrjälä75147472014-11-24 18:28:11 +02003176static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 struct drm_crtc *crtc;
3179
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003180 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3182 enum plane plane = intel_crtc->plane;
3183
3184 intel_prepare_page_flip(dev, plane);
3185 intel_finish_page_flip_plane(dev, plane);
3186 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003187}
3188
3189static void intel_update_primary_planes(struct drm_device *dev)
3190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003193
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003194 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3196
Rob Clark51fd3712013-11-19 12:10:12 -05003197 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003198 /*
3199 * FIXME: Once we have proper support for primary planes (and
3200 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003201 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003202 */
Matt Roperf4510a22014-04-01 15:22:40 -07003203 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003204 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003205 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003206 crtc->x,
3207 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003208 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003209 }
3210}
3211
Ville Syrjälä75147472014-11-24 18:28:11 +02003212void intel_prepare_reset(struct drm_device *dev)
3213{
3214 /* no reset support for gen2 */
3215 if (IS_GEN2(dev))
3216 return;
3217
3218 /* reset doesn't touch the display */
3219 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3220 return;
3221
3222 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003223 /*
3224 * Disabling the crtcs gracefully seems nicer. Also the
3225 * g33 docs say we should at least disable all the planes.
3226 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003227 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003228}
3229
3230void intel_finish_reset(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = to_i915(dev);
3233
3234 /*
3235 * Flips in the rings will be nuked by the reset,
3236 * so complete all pending flips so that user space
3237 * will get its events and not get stuck.
3238 */
3239 intel_complete_page_flips(dev);
3240
3241 /* no reset support for gen2 */
3242 if (IS_GEN2(dev))
3243 return;
3244
3245 /* reset doesn't touch the display */
3246 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3247 /*
3248 * Flips in the rings have been nuked by the reset,
3249 * so update the base address of all primary
3250 * planes to the the last fb to make sure we're
3251 * showing the correct fb after a reset.
3252 */
3253 intel_update_primary_planes(dev);
3254 return;
3255 }
3256
3257 /*
3258 * The display has been reset as well,
3259 * so need a full re-initialization.
3260 */
3261 intel_runtime_pm_disable_interrupts(dev_priv);
3262 intel_runtime_pm_enable_interrupts(dev_priv);
3263
3264 intel_modeset_init_hw(dev);
3265
3266 spin_lock_irq(&dev_priv->irq_lock);
3267 if (dev_priv->display.hpd_irq_setup)
3268 dev_priv->display.hpd_irq_setup(dev);
3269 spin_unlock_irq(&dev_priv->irq_lock);
3270
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003271 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003272
3273 intel_hpd_init(dev_priv);
3274
3275 drm_modeset_unlock_all(dev);
3276}
3277
Chris Wilson2e2f3512015-04-27 13:41:14 +01003278static void
Chris Wilson14667a42012-04-03 17:58:35 +01003279intel_finish_fb(struct drm_framebuffer *old_fb)
3280{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003281 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003282 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003283 bool was_interruptible = dev_priv->mm.interruptible;
3284 int ret;
3285
Chris Wilson14667a42012-04-03 17:58:35 +01003286 /* Big Hammer, we also need to ensure that any pending
3287 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3288 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003289 * framebuffer. Note that we rely on userspace rendering
3290 * into the buffer attached to the pipe they are waiting
3291 * on. If not, userspace generates a GPU hang with IPEHR
3292 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003293 *
3294 * This should only fail upon a hung GPU, in which case we
3295 * can safely continue.
3296 */
3297 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003298 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003299 dev_priv->mm.interruptible = was_interruptible;
3300
Chris Wilson2e2f3512015-04-27 13:41:14 +01003301 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003302}
3303
Chris Wilson7d5e3792014-03-04 13:15:08 +00003304static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3305{
3306 struct drm_device *dev = crtc->dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
3308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003309 bool pending;
3310
3311 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3312 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3313 return false;
3314
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003315 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003316 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003317 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003318
3319 return pending;
3320}
3321
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322static void intel_update_pipe_size(struct intel_crtc *crtc)
3323{
3324 struct drm_device *dev = crtc->base.dev;
3325 struct drm_i915_private *dev_priv = dev->dev_private;
3326 const struct drm_display_mode *adjusted_mode;
3327
3328 if (!i915.fastboot)
3329 return;
3330
3331 /*
3332 * Update pipe size and adjust fitter if needed: the reason for this is
3333 * that in compute_mode_changes we check the native mode (not the pfit
3334 * mode) to see if we can flip rather than do a full mode set. In the
3335 * fastboot case, we'll flip, but if we don't update the pipesrc and
3336 * pfit state, we'll end up with a big fb scanned out into the wrong
3337 * sized surface.
3338 *
3339 * To fix this properly, we need to hoist the checks up into
3340 * compute_mode_changes (or above), check the actual pfit state and
3341 * whether the platform allows pfit disable with pipe active, and only
3342 * then update the pipesrc and pfit state, even on the flip path.
3343 */
3344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003345 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346
3347 I915_WRITE(PIPESRC(crtc->pipe),
3348 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3349 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003350 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003351 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3352 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003353 I915_WRITE(PF_CTL(crtc->pipe), 0);
3354 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3355 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3356 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003357 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3358 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003359}
3360
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003361static void intel_fdi_normal_train(struct drm_crtc *crtc)
3362{
3363 struct drm_device *dev = crtc->dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3366 int pipe = intel_crtc->pipe;
3367 u32 reg, temp;
3368
3369 /* enable normal train */
3370 reg = FDI_TX_CTL(pipe);
3371 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003372 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003373 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3374 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003375 } else {
3376 temp &= ~FDI_LINK_TRAIN_NONE;
3377 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003378 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003379 I915_WRITE(reg, temp);
3380
3381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
3383 if (HAS_PCH_CPT(dev)) {
3384 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3385 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3386 } else {
3387 temp &= ~FDI_LINK_TRAIN_NONE;
3388 temp |= FDI_LINK_TRAIN_NONE;
3389 }
3390 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3391
3392 /* wait one idle pattern time */
3393 POSTING_READ(reg);
3394 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003395
3396 /* IVB wants error correction enabled */
3397 if (IS_IVYBRIDGE(dev))
3398 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3399 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003400}
3401
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402/* The FDI link training functions for ILK/Ibexpeak. */
3403static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3408 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003411 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003412 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003413
Adam Jacksone1a44742010-06-25 15:32:14 -04003414 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3415 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_RX_IMR(pipe);
3417 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 temp &= ~FDI_RX_SYMBOL_LOCK;
3419 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp);
3421 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003422 udelay(150);
3423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 reg = FDI_TX_CTL(pipe);
3426 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003427 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003428 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 temp &= ~FDI_LINK_TRAIN_NONE;
3430 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 reg = FDI_RX_CTL(pipe);
3434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3438
3439 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 udelay(150);
3441
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003442 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003443 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3444 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3445 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003446
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003448 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3451
3452 if ((temp & FDI_RX_BIT_LOCK)) {
3453 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 break;
3456 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003458 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460
3461 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 reg = FDI_TX_CTL(pipe);
3463 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 temp &= ~FDI_LINK_TRAIN_NONE;
3465 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_CTL(pipe);
3469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470 temp &= ~FDI_LINK_TRAIN_NONE;
3471 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp);
3473
3474 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 udelay(150);
3476
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003478 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3481
3482 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 DRM_DEBUG_KMS("FDI train 2 done.\n");
3485 break;
3486 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003488 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490
3491 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493}
3494
Akshay Joshi0206e352011-08-16 15:34:10 -04003495static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3497 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3498 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3499 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3500};
3501
3502/* The FDI link training functions for SNB/Cougarpoint. */
3503static void gen6_fdi_link_train(struct drm_crtc *crtc)
3504{
3505 struct drm_device *dev = crtc->dev;
3506 struct drm_i915_private *dev_priv = dev->dev_private;
3507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3508 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003509 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
Adam Jacksone1a44742010-06-25 15:32:14 -04003511 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3512 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_RX_IMR(pipe);
3514 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003515 temp &= ~FDI_RX_SYMBOL_LOCK;
3516 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003520 udelay(150);
3521
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003525 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003526 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003527 temp &= ~FDI_LINK_TRAIN_NONE;
3528 temp |= FDI_LINK_TRAIN_PATTERN_1;
3529 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3530 /* SNB-B */
3531 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533
Daniel Vetterd74cf322012-10-26 10:58:13 +02003534 I915_WRITE(FDI_RX_MISC(pipe),
3535 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3536
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 reg = FDI_RX_CTL(pipe);
3538 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 if (HAS_PCH_CPT(dev)) {
3540 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3541 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3542 } else {
3543 temp &= ~FDI_LINK_TRAIN_NONE;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1;
3545 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3547
3548 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 udelay(150);
3550
Akshay Joshi0206e352011-08-16 15:34:10 -04003551 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 reg = FDI_TX_CTL(pipe);
3553 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003554 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3555 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 I915_WRITE(reg, temp);
3557
3558 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 udelay(500);
3560
Sean Paulfa37d392012-03-02 12:53:39 -05003561 for (retry = 0; retry < 5; retry++) {
3562 reg = FDI_RX_IIR(pipe);
3563 temp = I915_READ(reg);
3564 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3565 if (temp & FDI_RX_BIT_LOCK) {
3566 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3567 DRM_DEBUG_KMS("FDI train 1 done.\n");
3568 break;
3569 }
3570 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 }
Sean Paulfa37d392012-03-02 12:53:39 -05003572 if (retry < 5)
3573 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
3575 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577
3578 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_TX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 temp &= ~FDI_LINK_TRAIN_NONE;
3582 temp |= FDI_LINK_TRAIN_PATTERN_2;
3583 if (IS_GEN6(dev)) {
3584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 /* SNB-B */
3586 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 reg = FDI_RX_CTL(pipe);
3591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 if (HAS_PCH_CPT(dev)) {
3593 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3594 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3595 } else {
3596 temp &= ~FDI_LINK_TRAIN_NONE;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2;
3598 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 I915_WRITE(reg, temp);
3600
3601 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 udelay(150);
3603
Akshay Joshi0206e352011-08-16 15:34:10 -04003604 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003605 reg = FDI_TX_CTL(pipe);
3606 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3608 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 I915_WRITE(reg, temp);
3610
3611 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 udelay(500);
3613
Sean Paulfa37d392012-03-02 12:53:39 -05003614 for (retry = 0; retry < 5; retry++) {
3615 reg = FDI_RX_IIR(pipe);
3616 temp = I915_READ(reg);
3617 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3618 if (temp & FDI_RX_SYMBOL_LOCK) {
3619 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3620 DRM_DEBUG_KMS("FDI train 2 done.\n");
3621 break;
3622 }
3623 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003624 }
Sean Paulfa37d392012-03-02 12:53:39 -05003625 if (retry < 5)
3626 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
3628 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003629 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630
3631 DRM_DEBUG_KMS("FDI train done.\n");
3632}
3633
Jesse Barnes357555c2011-04-28 15:09:55 -07003634/* Manual link training for Ivy Bridge A0 parts */
3635static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3636{
3637 struct drm_device *dev = crtc->dev;
3638 struct drm_i915_private *dev_priv = dev->dev_private;
3639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3640 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003641 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003642
3643 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3644 for train result */
3645 reg = FDI_RX_IMR(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~FDI_RX_SYMBOL_LOCK;
3648 temp &= ~FDI_RX_BIT_LOCK;
3649 I915_WRITE(reg, temp);
3650
3651 POSTING_READ(reg);
3652 udelay(150);
3653
Daniel Vetter01a415f2012-10-27 15:58:40 +02003654 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3655 I915_READ(FDI_RX_IIR(pipe)));
3656
Jesse Barnes139ccd32013-08-19 11:04:55 -07003657 /* Try each vswing and preemphasis setting twice before moving on */
3658 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3659 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003660 reg = FDI_TX_CTL(pipe);
3661 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003662 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3663 temp &= ~FDI_TX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 reg = FDI_RX_CTL(pipe);
3667 temp = I915_READ(reg);
3668 temp &= ~FDI_LINK_TRAIN_AUTO;
3669 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3670 temp &= ~FDI_RX_ENABLE;
3671 I915_WRITE(reg, temp);
3672
3673 /* enable CPU FDI TX and PCH FDI RX */
3674 reg = FDI_TX_CTL(pipe);
3675 temp = I915_READ(reg);
3676 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003677 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003678 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003679 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003680 temp |= snb_b_fdi_train_param[j/2];
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3683
3684 I915_WRITE(FDI_RX_MISC(pipe),
3685 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3686
3687 reg = FDI_RX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3690 temp |= FDI_COMPOSITE_SYNC;
3691 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3692
3693 POSTING_READ(reg);
3694 udelay(1); /* should be 0.5us */
3695
3696 for (i = 0; i < 4; i++) {
3697 reg = FDI_RX_IIR(pipe);
3698 temp = I915_READ(reg);
3699 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3700
3701 if (temp & FDI_RX_BIT_LOCK ||
3702 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3703 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3704 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3705 i);
3706 break;
3707 }
3708 udelay(1); /* should be 0.5us */
3709 }
3710 if (i == 4) {
3711 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3712 continue;
3713 }
3714
3715 /* Train 2 */
3716 reg = FDI_TX_CTL(pipe);
3717 temp = I915_READ(reg);
3718 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3719 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3720 I915_WRITE(reg, temp);
3721
3722 reg = FDI_RX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3725 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 I915_WRITE(reg, temp);
3727
3728 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003730
Jesse Barnes139ccd32013-08-19 11:04:55 -07003731 for (i = 0; i < 4; i++) {
3732 reg = FDI_RX_IIR(pipe);
3733 temp = I915_READ(reg);
3734 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003735
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (temp & FDI_RX_SYMBOL_LOCK ||
3737 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3738 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3739 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3740 i);
3741 goto train_done;
3742 }
3743 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003744 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003745 if (i == 4)
3746 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003748
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 DRM_DEBUG_KMS("FDI train done.\n");
3751}
3752
Daniel Vetter88cefb62012-08-12 19:27:14 +02003753static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003755 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759
Jesse Barnesc64e3112010-09-10 11:27:03 -07003760
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 reg = FDI_RX_CTL(pipe);
3763 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003764 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003765 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003766 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
3772 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp | FDI_PCDCLK);
3775
3776 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 udelay(200);
3778
Paulo Zanoni20749732012-11-23 15:30:38 -02003779 /* Enable CPU FDI TX PLL, always on for Ironlake */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3783 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003784
Paulo Zanoni20749732012-11-23 15:30:38 -02003785 POSTING_READ(reg);
3786 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003787 }
3788}
3789
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3791{
3792 struct drm_device *dev = intel_crtc->base.dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 int pipe = intel_crtc->pipe;
3795 u32 reg, temp;
3796
3797 /* Switch from PCDclk to Rawclk */
3798 reg = FDI_RX_CTL(pipe);
3799 temp = I915_READ(reg);
3800 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3801
3802 /* Disable CPU FDI TX PLL */
3803 reg = FDI_TX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3806
3807 POSTING_READ(reg);
3808 udelay(100);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3813
3814 /* Wait for the clocks to turn off. */
3815 POSTING_READ(reg);
3816 udelay(100);
3817}
3818
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003819static void ironlake_fdi_disable(struct drm_crtc *crtc)
3820{
3821 struct drm_device *dev = crtc->dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
3823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3824 int pipe = intel_crtc->pipe;
3825 u32 reg, temp;
3826
3827 /* disable CPU FDI tx and PCH FDI rx */
3828 reg = FDI_TX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3831 POSTING_READ(reg);
3832
3833 reg = FDI_RX_CTL(pipe);
3834 temp = I915_READ(reg);
3835 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003836 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003837 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3838
3839 POSTING_READ(reg);
3840 udelay(100);
3841
3842 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003843 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003844 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003845
3846 /* still set train pattern 1 */
3847 reg = FDI_TX_CTL(pipe);
3848 temp = I915_READ(reg);
3849 temp &= ~FDI_LINK_TRAIN_NONE;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1;
3851 I915_WRITE(reg, temp);
3852
3853 reg = FDI_RX_CTL(pipe);
3854 temp = I915_READ(reg);
3855 if (HAS_PCH_CPT(dev)) {
3856 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3857 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3858 } else {
3859 temp &= ~FDI_LINK_TRAIN_NONE;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1;
3861 }
3862 /* BPC in FDI rx is consistent with that in PIPECONF */
3863 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003864 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003865 I915_WRITE(reg, temp);
3866
3867 POSTING_READ(reg);
3868 udelay(100);
3869}
3870
Chris Wilson5dce5b932014-01-20 10:17:36 +00003871bool intel_has_pending_fb_unpin(struct drm_device *dev)
3872{
3873 struct intel_crtc *crtc;
3874
3875 /* Note that we don't need to be called with mode_config.lock here
3876 * as our list of CRTC objects is static for the lifetime of the
3877 * device and so cannot disappear as we iterate. Similarly, we can
3878 * happily treat the predicates as racy, atomic checks as userspace
3879 * cannot claim and pin a new fb without at least acquring the
3880 * struct_mutex and so serialising with us.
3881 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003882 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003883 if (atomic_read(&crtc->unpin_work_count) == 0)
3884 continue;
3885
3886 if (crtc->unpin_work)
3887 intel_wait_for_vblank(dev, crtc->pipe);
3888
3889 return true;
3890 }
3891
3892 return false;
3893}
3894
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003895static void page_flip_completed(struct intel_crtc *intel_crtc)
3896{
3897 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3898 struct intel_unpin_work *work = intel_crtc->unpin_work;
3899
3900 /* ensure that the unpin work is consistent wrt ->pending. */
3901 smp_rmb();
3902 intel_crtc->unpin_work = NULL;
3903
3904 if (work->event)
3905 drm_send_vblank_event(intel_crtc->base.dev,
3906 intel_crtc->pipe,
3907 work->event);
3908
3909 drm_crtc_vblank_put(&intel_crtc->base);
3910
3911 wake_up_all(&dev_priv->pending_flip_queue);
3912 queue_work(dev_priv->wq, &work->work);
3913
3914 trace_i915_flip_complete(intel_crtc->plane,
3915 work->pending_flip_obj);
3916}
3917
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003918void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003919{
Chris Wilson0f911282012-04-17 10:05:38 +01003920 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003921 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922
Daniel Vetter2c10d572012-12-20 21:24:07 +01003923 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003924 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3925 !intel_crtc_has_pending_flip(crtc),
3926 60*HZ) == 0)) {
3927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003928
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003929 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003934 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003935 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003936
Chris Wilson975d5682014-08-20 13:13:34 +01003937 if (crtc->primary->fb) {
3938 mutex_lock(&dev->struct_mutex);
3939 intel_finish_fb(crtc->primary->fb);
3940 mutex_unlock(&dev->struct_mutex);
3941 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003942}
3943
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944/* Program iCLKIP clock to the desired frequency */
3945static void lpt_program_iclkip(struct drm_crtc *crtc)
3946{
3947 struct drm_device *dev = crtc->dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003949 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003950 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3951 u32 temp;
3952
Ville Syrjäläa5805162015-05-26 20:42:30 +03003953 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955 /* It is necessary to ungate the pixclk gate prior to programming
3956 * the divisors, and gate it back when it is done.
3957 */
3958 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3959
3960 /* Disable SSCCTL */
3961 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003962 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3963 SBI_SSCCTL_DISABLE,
3964 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003982 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003998 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
4004 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004005 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4007 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4008 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4010 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4011 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013
4014 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4017 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019
4020 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024
4025 /* Wait for initialization time */
4026 udelay(24);
4027
4028 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004029
Ville Syrjäläa5805162015-05-26 20:42:30 +03004030 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004031}
4032
Daniel Vetter275f01b22013-05-03 11:49:47 +02004033static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4034 enum pipe pch_transcoder)
4035{
4036 struct drm_device *dev = crtc->base.dev;
4037 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004039
4040 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4041 I915_READ(HTOTAL(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4043 I915_READ(HBLANK(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4045 I915_READ(HSYNC(cpu_transcoder)));
4046
4047 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4048 I915_READ(VTOTAL(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4050 I915_READ(VBLANK(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4052 I915_READ(VSYNC(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4054 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4055}
4056
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004057static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004058{
4059 struct drm_i915_private *dev_priv = dev->dev_private;
4060 uint32_t temp;
4061
4062 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004063 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004064 return;
4065
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4067 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4068
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004069 temp &= ~FDI_BC_BIFURCATION_SELECT;
4070 if (enable)
4071 temp |= FDI_BC_BIFURCATION_SELECT;
4072
4073 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074 I915_WRITE(SOUTH_CHICKEN1, temp);
4075 POSTING_READ(SOUTH_CHICKEN1);
4076}
4077
4078static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4079{
4080 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081
4082 switch (intel_crtc->pipe) {
4083 case PIPE_A:
4084 break;
4085 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004086 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004087 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090
4091 break;
4092 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004093 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094
4095 break;
4096 default:
4097 BUG();
4098 }
4099}
4100
Jesse Barnesf67a5592011-01-05 10:31:48 -08004101/*
4102 * Enable PCH resources required for PCH ports:
4103 * - PCH PLLs
4104 * - FDI training & RX/TX
4105 * - update transcoder timings
4106 * - DP transcoding bits
4107 * - transcoder
4108 */
4109static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004110{
4111 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004112 struct drm_i915_private *dev_priv = dev->dev_private;
4113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4114 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004115 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004116
Daniel Vetterab9412b2013-05-03 11:49:46 +02004117 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004118
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004119 if (IS_IVYBRIDGE(dev))
4120 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4121
Daniel Vettercd986ab2012-10-26 10:58:12 +02004122 /* Write the TU size bits before fdi link training, so that error
4123 * detection works. */
4124 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4125 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4126
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004127 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004128 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004129
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004130 /* We need to program the right clock selection before writing the pixel
4131 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004132 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004133 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004134
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004136 temp |= TRANS_DPLL_ENABLE(pipe);
4137 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004139 temp |= sel;
4140 else
4141 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004143 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004145 /* XXX: pch pll's can be enabled any time before we enable the PCH
4146 * transcoder, and we actually should do this to not upset any PCH
4147 * transcoder that already use the clock when we share it.
4148 *
4149 * Note that enable_shared_dpll tries to do the right thing, but
4150 * get_shared_dpll unconditionally resets the pll - we need that to have
4151 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004152 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004153
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004154 /* set transcoder timing, panel must allow it */
4155 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004156 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004158 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004159
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004161 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004162 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 reg = TRANS_DP_CTL(pipe);
4164 temp = I915_READ(reg);
4165 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004166 TRANS_DP_SYNC_MASK |
4167 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004168 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004169 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170
4171 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004175
4176 switch (intel_trans_dp_port_sel(crtc)) {
4177 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 break;
4180 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 break;
4183 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004184 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185 break;
4186 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004187 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004188 }
4189
Chris Wilson5eddb702010-09-11 13:48:45 +01004190 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191 }
4192
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004193 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004194}
4195
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004196static void lpt_pch_enable(struct drm_crtc *crtc)
4197{
4198 struct drm_device *dev = crtc->dev;
4199 struct drm_i915_private *dev_priv = dev->dev_private;
4200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004201 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Daniel Vetterab9412b2013-05-03 11:49:46 +02004203 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004204
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004205 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004206
Paulo Zanoni0540e482012-10-31 18:12:40 -02004207 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004208 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Paulo Zanoni937bb612012-10-31 18:12:47 -02004210 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004211}
4212
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004213struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4214 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004215{
Daniel Vettere2b78262013-06-07 23:10:03 +02004216 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004217 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004218 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004219 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004220
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004221 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4222
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004223 if (HAS_PCH_IBX(dev_priv->dev)) {
4224 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004225 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004226 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004227
Daniel Vetter46edb022013-06-05 13:34:12 +02004228 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4229 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004230
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004231 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004232
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004233 goto found;
4234 }
4235
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304236 if (IS_BROXTON(dev_priv->dev)) {
4237 /* PLL is attached to port in bxt */
4238 struct intel_encoder *encoder;
4239 struct intel_digital_port *intel_dig_port;
4240
4241 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4242 if (WARN_ON(!encoder))
4243 return NULL;
4244
4245 intel_dig_port = enc_to_dig_port(&encoder->base);
4246 /* 1:1 mapping between ports and PLLs */
4247 i = (enum intel_dpll_id)intel_dig_port->port;
4248 pll = &dev_priv->shared_dplls[i];
4249 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4250 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004251 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304252
4253 goto found;
4254 }
4255
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004256 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4257 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004258
4259 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261 continue;
4262
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004263 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 &shared_dpll[i].hw_state,
4265 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004266 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004267 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004269 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004270 goto found;
4271 }
4272 }
4273
4274 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004275 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4276 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004278 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4279 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004280 goto found;
4281 }
4282 }
4283
4284 return NULL;
4285
4286found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004287 if (shared_dpll[i].crtc_mask == 0)
4288 shared_dpll[i].hw_state =
4289 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004292 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4293 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004294
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004296
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004297 return pll;
4298}
4299
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004300static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004301{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004302 struct drm_i915_private *dev_priv = to_i915(state->dev);
4303 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004304 struct intel_shared_dpll *pll;
4305 enum intel_dpll_id i;
4306
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004307 if (!to_intel_atomic_state(state)->dpll_set)
4308 return;
4309
4310 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004311 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4312 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004314 }
4315}
4316
Daniel Vettera1520312013-05-03 11:49:50 +02004317static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004318{
4319 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004320 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004321 u32 temp;
4322
4323 temp = I915_READ(dslreg);
4324 udelay(500);
4325 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004326 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004327 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004328 }
4329}
4330
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331static int
4332skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4333 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4334 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004335{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004336 struct intel_crtc_scaler_state *scaler_state =
4337 &crtc_state->scaler_state;
4338 struct intel_crtc *intel_crtc =
4339 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004340 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004341
4342 need_scaling = intel_rotation_90_or_270(rotation) ?
4343 (src_h != dst_w || src_w != dst_h):
4344 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004345
4346 /*
4347 * if plane is being disabled or scaler is no more required or force detach
4348 * - free scaler binded to this plane/crtc
4349 * - in order to do this, update crtc->scaler_usage
4350 *
4351 * Here scaler state in crtc_state is set free so that
4352 * scaler can be assigned to other user. Actual register
4353 * update to free the scaler is done in plane/panel-fit programming.
4354 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4355 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004356 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004358 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359 scaler_state->scalers[*scaler_id].in_use = 0;
4360
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004361 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4362 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4363 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004364 scaler_state->scaler_users);
4365 *scaler_id = -1;
4366 }
4367 return 0;
4368 }
4369
4370 /* range checks */
4371 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4372 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4373
4374 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4375 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004376 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004378 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004379 return -EINVAL;
4380 }
4381
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 /* mark this plane as a scaler user in crtc_state */
4383 scaler_state->scaler_users |= (1 << scaler_user);
4384 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4385 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4386 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4387 scaler_state->scaler_users);
4388
4389 return 0;
4390}
4391
4392/**
4393 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4394 *
4395 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004396 *
4397 * Return
4398 * 0 - scaler_usage updated successfully
4399 * error - requested scaling cannot be supported or other error condition
4400 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004401int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402{
4403 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4404 struct drm_display_mode *adjusted_mode =
4405 &state->base.adjusted_mode;
4406
4407 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4408 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4409
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004410 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4412 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004413 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414}
4415
4416/**
4417 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4418 *
4419 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004420 * @plane_state: atomic plane state to update
4421 *
4422 * Return
4423 * 0 - scaler_usage updated successfully
4424 * error - requested scaling cannot be supported or other error condition
4425 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004426static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4427 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428{
4429
4430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004431 struct intel_plane *intel_plane =
4432 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433 struct drm_framebuffer *fb = plane_state->base.fb;
4434 int ret;
4435
4436 bool force_detach = !fb || !plane_state->visible;
4437
4438 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4439 intel_plane->base.base.id, intel_crtc->pipe,
4440 drm_plane_index(&intel_plane->base));
4441
4442 ret = skl_update_scaler(crtc_state, force_detach,
4443 drm_plane_index(&intel_plane->base),
4444 &plane_state->scaler_id,
4445 plane_state->base.rotation,
4446 drm_rect_width(&plane_state->src) >> 16,
4447 drm_rect_height(&plane_state->src) >> 16,
4448 drm_rect_width(&plane_state->dst),
4449 drm_rect_height(&plane_state->dst));
4450
4451 if (ret || plane_state->scaler_id < 0)
4452 return ret;
4453
Chandra Kondurua1b22782015-04-07 15:28:45 -07004454 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004455 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004456 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004457 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 return -EINVAL;
4459 }
4460
4461 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004462 switch (fb->pixel_format) {
4463 case DRM_FORMAT_RGB565:
4464 case DRM_FORMAT_XBGR8888:
4465 case DRM_FORMAT_XRGB8888:
4466 case DRM_FORMAT_ABGR8888:
4467 case DRM_FORMAT_ARGB8888:
4468 case DRM_FORMAT_XRGB2101010:
4469 case DRM_FORMAT_XBGR2101010:
4470 case DRM_FORMAT_YUYV:
4471 case DRM_FORMAT_YVYU:
4472 case DRM_FORMAT_UYVY:
4473 case DRM_FORMAT_VYUY:
4474 break;
4475 default:
4476 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4477 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4478 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004479 }
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 return 0;
4482}
4483
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004484static void skylake_scaler_disable(struct intel_crtc *crtc)
4485{
4486 int i;
4487
4488 for (i = 0; i < crtc->num_scalers; i++)
4489 skl_detach_scaler(crtc, i);
4490}
4491
4492static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004493{
4494 struct drm_device *dev = crtc->base.dev;
4495 struct drm_i915_private *dev_priv = dev->dev_private;
4496 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004497 struct intel_crtc_scaler_state *scaler_state =
4498 &crtc->config->scaler_state;
4499
4500 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004502 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004503 int id;
4504
4505 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4506 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4507 return;
4508 }
4509
4510 id = scaler_state->scaler_id;
4511 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4512 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4513 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4514 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4515
4516 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004517 }
4518}
4519
Jesse Barnesb074cec2013-04-25 12:55:02 -07004520static void ironlake_pfit_enable(struct intel_crtc *crtc)
4521{
4522 struct drm_device *dev = crtc->base.dev;
4523 struct drm_i915_private *dev_priv = dev->dev_private;
4524 int pipe = crtc->pipe;
4525
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004527 /* Force use of hard-coded filter coefficients
4528 * as some pre-programmed values are broken,
4529 * e.g. x201.
4530 */
4531 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4532 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4533 PF_PIPE_SEL_IVB(pipe));
4534 else
4535 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004536 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4537 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004538 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004539}
4540
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004541void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004542{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004543 struct drm_device *dev = crtc->base.dev;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004546 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547 return;
4548
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004549 /* We can only enable IPS after we enable a plane and wait for a vblank */
4550 intel_wait_for_vblank(dev, crtc->pipe);
4551
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004553 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004554 mutex_lock(&dev_priv->rps.hw_lock);
4555 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4556 mutex_unlock(&dev_priv->rps.hw_lock);
4557 /* Quoting Art Runyan: "its not safe to expect any particular
4558 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004559 * mailbox." Moreover, the mailbox may return a bogus state,
4560 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004561 */
4562 } else {
4563 I915_WRITE(IPS_CTL, IPS_ENABLE);
4564 /* The bit only becomes 1 in the next vblank, so this wait here
4565 * is essentially intel_wait_for_vblank. If we don't have this
4566 * and don't wait for vblanks until the end of crtc_enable, then
4567 * the HW state readout code will complain that the expected
4568 * IPS_CTL value is not the one we read. */
4569 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4570 DRM_ERROR("Timed out waiting for IPS enable\n");
4571 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572}
4573
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004574void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575{
4576 struct drm_device *dev = crtc->base.dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004579 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004580 return;
4581
4582 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004583 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004587 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4588 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4589 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004590 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004591 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004592 POSTING_READ(IPS_CTL);
4593 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004594
4595 /* We need to wait for a vblank before we can disable the plane. */
4596 intel_wait_for_vblank(dev, crtc->pipe);
4597}
4598
4599/** Loads the palette/gamma unit for the CRTC with the prepared values */
4600static void intel_crtc_load_lut(struct drm_crtc *crtc)
4601{
4602 struct drm_device *dev = crtc->dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4605 enum pipe pipe = intel_crtc->pipe;
4606 int palreg = PALETTE(pipe);
4607 int i;
4608 bool reenable_ips = false;
4609
4610 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004611 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004612 return;
4613
Imre Deak50360402015-01-16 00:55:16 -08004614 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004615 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004616 assert_dsi_pll_enabled(dev_priv);
4617 else
4618 assert_pll_enabled(dev_priv, pipe);
4619 }
4620
4621 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304622 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004623 palreg = LGC_PALETTE(pipe);
4624
4625 /* Workaround : Do not read or write the pipe palette/gamma data while
4626 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4627 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004628 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004629 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4630 GAMMA_MODE_MODE_SPLIT)) {
4631 hsw_disable_ips(intel_crtc);
4632 reenable_ips = true;
4633 }
4634
4635 for (i = 0; i < 256; i++) {
4636 I915_WRITE(palreg + 4 * i,
4637 (intel_crtc->lut_r[i] << 16) |
4638 (intel_crtc->lut_g[i] << 8) |
4639 intel_crtc->lut_b[i]);
4640 }
4641
4642 if (reenable_ips)
4643 hsw_enable_ips(intel_crtc);
4644}
4645
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004646static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004647{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004648 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004649 struct drm_device *dev = intel_crtc->base.dev;
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 mutex_lock(&dev->struct_mutex);
4653 dev_priv->mm.interruptible = false;
4654 (void) intel_overlay_switch_off(intel_crtc->overlay);
4655 dev_priv->mm.interruptible = true;
4656 mutex_unlock(&dev->struct_mutex);
4657 }
4658
4659 /* Let userspace switch the overlay on again. In most cases userspace
4660 * has to recompute where to put it anyway.
4661 */
4662}
4663
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004664/**
4665 * intel_post_enable_primary - Perform operations after enabling primary plane
4666 * @crtc: the CRTC whose primary plane was just enabled
4667 *
4668 * Performs potentially sleeping operations that must be done after the primary
4669 * plane is enabled, such as updating FBC and IPS. Note that this may be
4670 * called due to an explicit primary plane update, or due to an implicit
4671 * re-enable that is caused when a sprite plane is updated to no longer
4672 * completely hide the primary plane.
4673 */
4674static void
4675intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004676{
4677 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004678 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4680 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004681
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 /*
4683 * BDW signals flip done immediately if the plane
4684 * is disabled, even if the plane enable is already
4685 * armed to occur at the next vblank :(
4686 */
4687 if (IS_BROADWELL(dev))
4688 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004689
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 /*
4691 * FIXME IPS should be fine as long as one plane is
4692 * enabled, but in practice it seems to have problems
4693 * when going from primary only to sprite only and vice
4694 * versa.
4695 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004696 hsw_enable_ips(intel_crtc);
4697
Daniel Vetterf99d7062014-06-19 16:01:59 +02004698 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004699 * Gen2 reports pipe underruns whenever all planes are disabled.
4700 * So don't enable underrun reporting before at least some planes
4701 * are enabled.
4702 * FIXME: Need to fix the logic to work when we turn off all planes
4703 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004704 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 if (IS_GEN2(dev))
4706 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4707
4708 /* Underruns don't raise interrupts, so check manually. */
4709 if (HAS_GMCH_DISPLAY(dev))
4710 i9xx_check_fifo_underruns(dev_priv);
4711}
4712
4713/**
4714 * intel_pre_disable_primary - Perform operations before disabling primary plane
4715 * @crtc: the CRTC whose primary plane is to be disabled
4716 *
4717 * Performs potentially sleeping operations that must be done before the
4718 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4719 * be called due to an explicit primary plane update, or due to an implicit
4720 * disable that is caused when a sprite plane completely hides the primary
4721 * plane.
4722 */
4723static void
4724intel_pre_disable_primary(struct drm_crtc *crtc)
4725{
4726 struct drm_device *dev = crtc->dev;
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4729 int pipe = intel_crtc->pipe;
4730
4731 /*
4732 * Gen2 reports pipe underruns whenever all planes are disabled.
4733 * So diasble underrun reporting before all the planes get disabled.
4734 * FIXME: Need to fix the logic to work when we turn off all planes
4735 * but leave the pipe running.
4736 */
4737 if (IS_GEN2(dev))
4738 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4739
4740 /*
4741 * Vblank time updates from the shadow to live plane control register
4742 * are blocked if the memory self-refresh mode is active at that
4743 * moment. So to make sure the plane gets truly disabled, disable
4744 * first the self-refresh mode. The self-refresh enable bit in turn
4745 * will be checked/applied by the HW only at the next frame start
4746 * event which is after the vblank start event, so we need to have a
4747 * wait-for-vblank between disabling the plane and the pipe.
4748 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004749 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004750 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004751 dev_priv->wm.vlv.cxsr = false;
4752 intel_wait_for_vblank(dev, pipe);
4753 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004755 /*
4756 * FIXME IPS should be fine as long as one plane is
4757 * enabled, but in practice it seems to have problems
4758 * when going from primary only to sprite only and vice
4759 * versa.
4760 */
4761 hsw_disable_ips(intel_crtc);
4762}
4763
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004764static void intel_post_plane_update(struct intel_crtc *crtc)
4765{
4766 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4767 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004768 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004769 struct drm_plane *plane;
4770
4771 if (atomic->wait_vblank)
4772 intel_wait_for_vblank(dev, crtc->pipe);
4773
4774 intel_frontbuffer_flip(dev, atomic->fb_bits);
4775
Ville Syrjälä852eb002015-06-24 22:00:07 +03004776 if (atomic->disable_cxsr)
4777 crtc->wm.cxsr_allowed = true;
4778
Ville Syrjäläf015c552015-06-24 22:00:02 +03004779 if (crtc->atomic.update_wm_post)
4780 intel_update_watermarks(&crtc->base);
4781
Paulo Zanonic80ac852015-07-02 19:25:13 -03004782 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004783 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004784
4785 if (atomic->post_enable_primary)
4786 intel_post_enable_primary(&crtc->base);
4787
4788 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4789 intel_update_sprite_watermarks(plane, &crtc->base,
4790 0, 0, 0, false, false);
4791
4792 memset(atomic, 0, sizeof(*atomic));
4793}
4794
4795static void intel_pre_plane_update(struct intel_crtc *crtc)
4796{
4797 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004798 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004799 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4800 struct drm_plane *p;
4801
4802 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004803 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4804 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805
4806 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004807 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4808 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004809 mutex_unlock(&dev->struct_mutex);
4810 }
4811
4812 if (atomic->wait_for_flips)
4813 intel_crtc_wait_for_pending_flips(&crtc->base);
4814
Paulo Zanonic80ac852015-07-02 19:25:13 -03004815 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004816 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004818 if (crtc->atomic.disable_ips)
4819 hsw_disable_ips(crtc);
4820
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 if (atomic->pre_disable_primary)
4822 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004823
4824 if (atomic->disable_cxsr) {
4825 crtc->wm.cxsr_allowed = false;
4826 intel_set_memory_cxsr(dev_priv, false);
4827 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004828}
4829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004831{
4832 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004834 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004835 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004837 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004838
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004839 drm_for_each_plane_mask(p, dev, plane_mask)
4840 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004841
Daniel Vetterf99d7062014-06-19 16:01:59 +02004842 /*
4843 * FIXME: Once we grow proper nuclear flip support out of this we need
4844 * to compute the mask of flip planes precisely. For the time being
4845 * consider this a flip to a NULL plane.
4846 */
4847 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004848}
4849
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850static void ironlake_crtc_enable(struct drm_crtc *crtc)
4851{
4852 struct drm_device *dev = crtc->dev;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004855 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004858 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859 return;
4860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004862 intel_prepare_shared_dpll(intel_crtc);
4863
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304865 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004866
4867 intel_set_pipe_timings(intel_crtc);
4868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004870 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004871 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004872 }
4873
4874 ironlake_set_pipeconf(crtc);
4875
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004877
Daniel Vettera72e4c92014-09-30 10:56:47 +02004878 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4879 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004880
Daniel Vetterf6736a12013-06-05 13:34:30 +02004881 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004882 if (encoder->pre_enable)
4883 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004885 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004886 /* Note: FDI PLL enabling _must_ be done before we enable the
4887 * cpu pipes, hence this is separate from all the other fdi/pch
4888 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004889 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004890 } else {
4891 assert_fdi_tx_disabled(dev_priv, pipe);
4892 assert_fdi_rx_disabled(dev_priv, pipe);
4893 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004894
Jesse Barnesb074cec2013-04-25 12:55:02 -07004895 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004897 /*
4898 * On ILK+ LUT must be loaded before the pipe is running but with
4899 * clocks enabled
4900 */
4901 intel_crtc_load_lut(crtc);
4902
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004903 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004904 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004906 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004909 assert_vblank_disabled(crtc);
4910 drm_crtc_vblank_on(crtc);
4911
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004912 for_each_encoder_on_crtc(dev, crtc, encoder)
4913 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004914
4915 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004916 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004917}
4918
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004919/* IPS only exists on ULT machines and is tied to pipe A. */
4920static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4921{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004922 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004923}
4924
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925static void haswell_crtc_enable(struct drm_crtc *crtc)
4926{
4927 struct drm_device *dev = crtc->dev;
4928 struct drm_i915_private *dev_priv = dev->dev_private;
4929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4930 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004931 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4932 struct intel_crtc_state *pipe_config =
4933 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004934
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004935 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004936 return;
4937
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004938 if (intel_crtc_to_shared_dpll(intel_crtc))
4939 intel_enable_shared_dpll(intel_crtc);
4940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004941 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304942 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004943
4944 intel_set_pipe_timings(intel_crtc);
4945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4947 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4948 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004949 }
4950
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004951 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004952 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004953 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004954 }
4955
4956 haswell_set_pipeconf(crtc);
4957
4958 intel_set_pipe_csc(crtc);
4959
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004961
Daniel Vettera72e4c92014-09-30 10:56:47 +02004962 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963 for_each_encoder_on_crtc(dev, crtc, encoder)
4964 if (encoder->pre_enable)
4965 encoder->pre_enable(encoder);
4966
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004967 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004968 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4969 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004970 dev_priv->display.fdi_link_train(crtc);
4971 }
4972
Paulo Zanoni1f544382012-10-24 11:32:00 -02004973 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004974
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004975 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004976 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004977 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004978 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004979 else
4980 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004981
4982 /*
4983 * On ILK+ LUT must be loaded before the pipe is running but with
4984 * clocks enabled
4985 */
4986 intel_crtc_load_lut(crtc);
4987
Paulo Zanoni1f544382012-10-24 11:32:00 -02004988 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004989 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004991 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004992 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004993
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004994 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004995 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004997 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 intel_ddi_set_vc_payload_alloc(crtc, true);
4999
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005000 assert_vblank_disabled(crtc);
5001 drm_crtc_vblank_on(crtc);
5002
Jani Nikula8807e552013-08-30 19:40:32 +03005003 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005005 intel_opregion_notify_encoder(encoder, true);
5006 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005007
Paulo Zanonie4916942013-09-20 16:21:19 -03005008 /* If we change the relative order between pipe/planes enabling, we need
5009 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005010 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5011 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5012 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5013 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5014 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005015}
5016
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005017static void ironlake_pfit_disable(struct intel_crtc *crtc)
5018{
5019 struct drm_device *dev = crtc->base.dev;
5020 struct drm_i915_private *dev_priv = dev->dev_private;
5021 int pipe = crtc->pipe;
5022
5023 /* To avoid upsetting the power well on haswell only disable the pfit if
5024 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005025 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005026 I915_WRITE(PF_CTL(pipe), 0);
5027 I915_WRITE(PF_WIN_POS(pipe), 0);
5028 I915_WRITE(PF_WIN_SZ(pipe), 0);
5029 }
5030}
5031
Jesse Barnes6be4a602010-09-10 10:26:01 -07005032static void ironlake_crtc_disable(struct drm_crtc *crtc)
5033{
5034 struct drm_device *dev = crtc->dev;
5035 struct drm_i915_private *dev_priv = dev->dev_private;
5036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005037 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005038 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005039 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Daniel Vetterea9d7582012-07-10 10:42:52 +02005041 for_each_encoder_on_crtc(dev, crtc, encoder)
5042 encoder->disable(encoder);
5043
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005044 drm_crtc_vblank_off(crtc);
5045 assert_vblank_disabled(crtc);
5046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005047 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005048 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005049
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005050 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005052 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005054 if (intel_crtc->config->has_pch_encoder)
5055 ironlake_fdi_disable(crtc);
5056
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005057 for_each_encoder_on_crtc(dev, crtc, encoder)
5058 if (encoder->post_disable)
5059 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005061 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005062 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063
Daniel Vetterd925c592013-06-05 13:34:04 +02005064 if (HAS_PCH_CPT(dev)) {
5065 /* disable TRANS_DP_CTL */
5066 reg = TRANS_DP_CTL(pipe);
5067 temp = I915_READ(reg);
5068 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5069 TRANS_DP_PORT_SEL_MASK);
5070 temp |= TRANS_DP_PORT_SEL_NONE;
5071 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072
Daniel Vetterd925c592013-06-05 13:34:04 +02005073 /* disable DPLL_SEL */
5074 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005075 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005076 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005077 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005078
Daniel Vetterd925c592013-06-05 13:34:04 +02005079 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005080 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005081
5082 intel_crtc->active = false;
5083 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005084}
5085
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086static void haswell_crtc_disable(struct drm_crtc *crtc)
5087{
5088 struct drm_device *dev = crtc->dev;
5089 struct drm_i915_private *dev_priv = dev->dev_private;
5090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5091 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005092 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Jani Nikula8807e552013-08-30 19:40:32 +03005094 for_each_encoder_on_crtc(dev, crtc, encoder) {
5095 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005096 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005097 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005099 drm_crtc_vblank_off(crtc);
5100 assert_vblank_disabled(crtc);
5101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005103 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5104 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005105 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005107 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005108 intel_ddi_set_vc_payload_alloc(crtc, false);
5109
Paulo Zanoniad80a812012-10-24 16:06:19 -02005110 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005111
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005112 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005113 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005114 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005115 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005116 else
5117 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005118
Paulo Zanoni1f544382012-10-24 11:32:00 -02005119 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005121 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005122 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005123 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005124 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125
Imre Deak97b040a2014-06-25 22:01:50 +03005126 for_each_encoder_on_crtc(dev, crtc, encoder)
5127 if (encoder->post_disable)
5128 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005129
5130 intel_crtc->active = false;
5131 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005132}
5133
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134static void i9xx_pfit_enable(struct intel_crtc *crtc)
5135{
5136 struct drm_device *dev = crtc->base.dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005138 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005139
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005140 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005141 return;
5142
Daniel Vetterc0b03412013-05-28 12:05:54 +02005143 /*
5144 * The panel fitter should only be adjusted whilst the pipe is disabled,
5145 * according to register description and PRM.
5146 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005147 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5148 assert_pipe_disabled(dev_priv, crtc->pipe);
5149
Jesse Barnesb074cec2013-04-25 12:55:02 -07005150 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5151 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005152
5153 /* Border color in case we don't scale up to the full screen. Black by
5154 * default, change to something else for debugging. */
5155 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005156}
5157
Dave Airlied05410f2014-06-05 13:22:59 +10005158static enum intel_display_power_domain port_to_power_domain(enum port port)
5159{
5160 switch (port) {
5161 case PORT_A:
5162 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5163 case PORT_B:
5164 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5165 case PORT_C:
5166 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5167 case PORT_D:
5168 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005169 case PORT_E:
5170 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005171 default:
5172 WARN_ON_ONCE(1);
5173 return POWER_DOMAIN_PORT_OTHER;
5174 }
5175}
5176
Imre Deak77d22dc2014-03-05 16:20:52 +02005177#define for_each_power_domain(domain, mask) \
5178 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5179 if ((1 << (domain)) & (mask))
5180
Imre Deak319be8a2014-03-04 19:22:57 +02005181enum intel_display_power_domain
5182intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005183{
Imre Deak319be8a2014-03-04 19:22:57 +02005184 struct drm_device *dev = intel_encoder->base.dev;
5185 struct intel_digital_port *intel_dig_port;
5186
5187 switch (intel_encoder->type) {
5188 case INTEL_OUTPUT_UNKNOWN:
5189 /* Only DDI platforms should ever use this output type */
5190 WARN_ON_ONCE(!HAS_DDI(dev));
5191 case INTEL_OUTPUT_DISPLAYPORT:
5192 case INTEL_OUTPUT_HDMI:
5193 case INTEL_OUTPUT_EDP:
5194 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005195 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005196 case INTEL_OUTPUT_DP_MST:
5197 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5198 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005199 case INTEL_OUTPUT_ANALOG:
5200 return POWER_DOMAIN_PORT_CRT;
5201 case INTEL_OUTPUT_DSI:
5202 return POWER_DOMAIN_PORT_DSI;
5203 default:
5204 return POWER_DOMAIN_PORT_OTHER;
5205 }
5206}
5207
5208static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5209{
5210 struct drm_device *dev = crtc->dev;
5211 struct intel_encoder *intel_encoder;
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5213 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005214 unsigned long mask;
5215 enum transcoder transcoder;
5216
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005217 if (!crtc->state->active)
5218 return 0;
5219
Imre Deak77d22dc2014-03-05 16:20:52 +02005220 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5221
5222 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5223 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005224 if (intel_crtc->config->pch_pfit.enabled ||
5225 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005226 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5227
Imre Deak319be8a2014-03-04 19:22:57 +02005228 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5229 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5230
Imre Deak77d22dc2014-03-05 16:20:52 +02005231 return mask;
5232}
5233
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005234static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5235{
5236 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5238 enum intel_display_power_domain domain;
5239 unsigned long domains, new_domains, old_domains;
5240
5241 old_domains = intel_crtc->enabled_power_domains;
5242 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5243
5244 domains = new_domains & ~old_domains;
5245
5246 for_each_power_domain(domain, domains)
5247 intel_display_power_get(dev_priv, domain);
5248
5249 return old_domains & ~new_domains;
5250}
5251
5252static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5253 unsigned long domains)
5254{
5255 enum intel_display_power_domain domain;
5256
5257 for_each_power_domain(domain, domains)
5258 intel_display_power_put(dev_priv, domain);
5259}
5260
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005261static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005262{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005263 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005264 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005265 unsigned long put_domains[I915_MAX_PIPES] = {};
5266 struct drm_crtc_state *crtc_state;
5267 struct drm_crtc *crtc;
5268 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005269
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005270 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5271 if (needs_modeset(crtc->state))
5272 put_domains[to_intel_crtc(crtc)->pipe] =
5273 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005274 }
5275
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005276 if (dev_priv->display.modeset_commit_cdclk) {
5277 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5278
5279 if (cdclk != dev_priv->cdclk_freq &&
5280 !WARN_ON(!state->allow_modeset))
5281 dev_priv->display.modeset_commit_cdclk(state);
5282 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005283
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005284 for (i = 0; i < I915_MAX_PIPES; i++)
5285 if (put_domains[i])
5286 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005287}
5288
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005289static void intel_update_max_cdclk(struct drm_device *dev)
5290{
5291 struct drm_i915_private *dev_priv = dev->dev_private;
5292
5293 if (IS_SKYLAKE(dev)) {
5294 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5295
5296 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5297 dev_priv->max_cdclk_freq = 675000;
5298 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5299 dev_priv->max_cdclk_freq = 540000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5301 dev_priv->max_cdclk_freq = 450000;
5302 else
5303 dev_priv->max_cdclk_freq = 337500;
5304 } else if (IS_BROADWELL(dev)) {
5305 /*
5306 * FIXME with extra cooling we can allow
5307 * 540 MHz for ULX and 675 Mhz for ULT.
5308 * How can we know if extra cooling is
5309 * available? PCI ID, VTB, something else?
5310 */
5311 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5312 dev_priv->max_cdclk_freq = 450000;
5313 else if (IS_BDW_ULX(dev))
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULT(dev))
5316 dev_priv->max_cdclk_freq = 540000;
5317 else
5318 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005319 } else if (IS_CHERRYVIEW(dev)) {
5320 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005321 } else if (IS_VALLEYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 400000;
5323 } else {
5324 /* otherwise assume cdclk is fixed */
5325 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5326 }
5327
5328 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5329 dev_priv->max_cdclk_freq);
5330}
5331
5332static void intel_update_cdclk(struct drm_device *dev)
5333{
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335
5336 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5337 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5338 dev_priv->cdclk_freq);
5339
5340 /*
5341 * Program the gmbus_freq based on the cdclk frequency.
5342 * BSpec erroneously claims we should aim for 4MHz, but
5343 * in fact 1MHz is the correct frequency.
5344 */
5345 if (IS_VALLEYVIEW(dev)) {
5346 /*
5347 * Program the gmbus_freq based on the cdclk frequency.
5348 * BSpec erroneously claims we should aim for 4MHz, but
5349 * in fact 1MHz is the correct frequency.
5350 */
5351 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5352 }
5353
5354 if (dev_priv->max_cdclk_freq == 0)
5355 intel_update_max_cdclk(dev);
5356}
5357
Damien Lespiau70d0c572015-06-04 18:21:29 +01005358static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 uint32_t divider;
5362 uint32_t ratio;
5363 uint32_t current_freq;
5364 int ret;
5365
5366 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5367 switch (frequency) {
5368 case 144000:
5369 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5370 ratio = BXT_DE_PLL_RATIO(60);
5371 break;
5372 case 288000:
5373 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5374 ratio = BXT_DE_PLL_RATIO(60);
5375 break;
5376 case 384000:
5377 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5378 ratio = BXT_DE_PLL_RATIO(60);
5379 break;
5380 case 576000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 624000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5386 ratio = BXT_DE_PLL_RATIO(65);
5387 break;
5388 case 19200:
5389 /*
5390 * Bypass frequency with DE PLL disabled. Init ratio, divider
5391 * to suppress GCC warning.
5392 */
5393 ratio = 0;
5394 divider = 0;
5395 break;
5396 default:
5397 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5398
5399 return;
5400 }
5401
5402 mutex_lock(&dev_priv->rps.hw_lock);
5403 /* Inform power controller of upcoming frequency change */
5404 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5405 0x80000000);
5406 mutex_unlock(&dev_priv->rps.hw_lock);
5407
5408 if (ret) {
5409 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5410 ret, frequency);
5411 return;
5412 }
5413
5414 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5415 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5416 current_freq = current_freq * 500 + 1000;
5417
5418 /*
5419 * DE PLL has to be disabled when
5420 * - setting to 19.2MHz (bypass, PLL isn't used)
5421 * - before setting to 624MHz (PLL needs toggling)
5422 * - before setting to any frequency from 624MHz (PLL needs toggling)
5423 */
5424 if (frequency == 19200 || frequency == 624000 ||
5425 current_freq == 624000) {
5426 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5427 /* Timeout 200us */
5428 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5429 1))
5430 DRM_ERROR("timout waiting for DE PLL unlock\n");
5431 }
5432
5433 if (frequency != 19200) {
5434 uint32_t val;
5435
5436 val = I915_READ(BXT_DE_PLL_CTL);
5437 val &= ~BXT_DE_PLL_RATIO_MASK;
5438 val |= ratio;
5439 I915_WRITE(BXT_DE_PLL_CTL, val);
5440
5441 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5442 /* Timeout 200us */
5443 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5444 DRM_ERROR("timeout waiting for DE PLL lock\n");
5445
5446 val = I915_READ(CDCLK_CTL);
5447 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5448 val |= divider;
5449 /*
5450 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5451 * enable otherwise.
5452 */
5453 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5454 if (frequency >= 500000)
5455 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5456
5457 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5458 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5459 val |= (frequency - 1000) / 500;
5460 I915_WRITE(CDCLK_CTL, val);
5461 }
5462
5463 mutex_lock(&dev_priv->rps.hw_lock);
5464 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5465 DIV_ROUND_UP(frequency, 25000));
5466 mutex_unlock(&dev_priv->rps.hw_lock);
5467
5468 if (ret) {
5469 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5470 ret, frequency);
5471 return;
5472 }
5473
Damien Lespiaua47871b2015-06-04 18:21:34 +01005474 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475}
5476
5477void broxton_init_cdclk(struct drm_device *dev)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 uint32_t val;
5481
5482 /*
5483 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5484 * or else the reset will hang because there is no PCH to respond.
5485 * Move the handshake programming to initialization sequence.
5486 * Previously was left up to BIOS.
5487 */
5488 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5489 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5490 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5491
5492 /* Enable PG1 for cdclk */
5493 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5494
5495 /* check if cd clock is enabled */
5496 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5497 DRM_DEBUG_KMS("Display already initialized\n");
5498 return;
5499 }
5500
5501 /*
5502 * FIXME:
5503 * - The initial CDCLK needs to be read from VBT.
5504 * Need to make this change after VBT has changes for BXT.
5505 * - check if setting the max (or any) cdclk freq is really necessary
5506 * here, it belongs to modeset time
5507 */
5508 broxton_set_cdclk(dev, 624000);
5509
5510 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005511 POSTING_READ(DBUF_CTL);
5512
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 udelay(10);
5514
5515 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5516 DRM_ERROR("DBuf power enable timeout!\n");
5517}
5518
5519void broxton_uninit_cdclk(struct drm_device *dev)
5520{
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522
5523 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005524 POSTING_READ(DBUF_CTL);
5525
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305526 udelay(10);
5527
5528 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5529 DRM_ERROR("DBuf power disable timeout!\n");
5530
5531 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5532 broxton_set_cdclk(dev, 19200);
5533
5534 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5535}
5536
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005537static const struct skl_cdclk_entry {
5538 unsigned int freq;
5539 unsigned int vco;
5540} skl_cdclk_frequencies[] = {
5541 { .freq = 308570, .vco = 8640 },
5542 { .freq = 337500, .vco = 8100 },
5543 { .freq = 432000, .vco = 8640 },
5544 { .freq = 450000, .vco = 8100 },
5545 { .freq = 540000, .vco = 8100 },
5546 { .freq = 617140, .vco = 8640 },
5547 { .freq = 675000, .vco = 8100 },
5548};
5549
5550static unsigned int skl_cdclk_decimal(unsigned int freq)
5551{
5552 return (freq - 1000) / 500;
5553}
5554
5555static unsigned int skl_cdclk_get_vco(unsigned int freq)
5556{
5557 unsigned int i;
5558
5559 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5560 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5561
5562 if (e->freq == freq)
5563 return e->vco;
5564 }
5565
5566 return 8100;
5567}
5568
5569static void
5570skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5571{
5572 unsigned int min_freq;
5573 u32 val;
5574
5575 /* select the minimum CDCLK before enabling DPLL 0 */
5576 val = I915_READ(CDCLK_CTL);
5577 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5578 val |= CDCLK_FREQ_337_308;
5579
5580 if (required_vco == 8640)
5581 min_freq = 308570;
5582 else
5583 min_freq = 337500;
5584
5585 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5586
5587 I915_WRITE(CDCLK_CTL, val);
5588 POSTING_READ(CDCLK_CTL);
5589
5590 /*
5591 * We always enable DPLL0 with the lowest link rate possible, but still
5592 * taking into account the VCO required to operate the eDP panel at the
5593 * desired frequency. The usual DP link rates operate with a VCO of
5594 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5595 * The modeset code is responsible for the selection of the exact link
5596 * rate later on, with the constraint of choosing a frequency that
5597 * works with required_vco.
5598 */
5599 val = I915_READ(DPLL_CTRL1);
5600
5601 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5602 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5603 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5604 if (required_vco == 8640)
5605 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5606 SKL_DPLL0);
5607 else
5608 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5609 SKL_DPLL0);
5610
5611 I915_WRITE(DPLL_CTRL1, val);
5612 POSTING_READ(DPLL_CTRL1);
5613
5614 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5615
5616 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5617 DRM_ERROR("DPLL0 not locked\n");
5618}
5619
5620static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5621{
5622 int ret;
5623 u32 val;
5624
5625 /* inform PCU we want to change CDCLK */
5626 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5627 mutex_lock(&dev_priv->rps.hw_lock);
5628 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5629 mutex_unlock(&dev_priv->rps.hw_lock);
5630
5631 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5632}
5633
5634static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5635{
5636 unsigned int i;
5637
5638 for (i = 0; i < 15; i++) {
5639 if (skl_cdclk_pcu_ready(dev_priv))
5640 return true;
5641 udelay(10);
5642 }
5643
5644 return false;
5645}
5646
5647static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5648{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005649 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005650 u32 freq_select, pcu_ack;
5651
5652 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5653
5654 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5655 DRM_ERROR("failed to inform PCU about cdclk change\n");
5656 return;
5657 }
5658
5659 /* set CDCLK_CTL */
5660 switch(freq) {
5661 case 450000:
5662 case 432000:
5663 freq_select = CDCLK_FREQ_450_432;
5664 pcu_ack = 1;
5665 break;
5666 case 540000:
5667 freq_select = CDCLK_FREQ_540;
5668 pcu_ack = 2;
5669 break;
5670 case 308570:
5671 case 337500:
5672 default:
5673 freq_select = CDCLK_FREQ_337_308;
5674 pcu_ack = 0;
5675 break;
5676 case 617140:
5677 case 675000:
5678 freq_select = CDCLK_FREQ_675_617;
5679 pcu_ack = 3;
5680 break;
5681 }
5682
5683 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5684 POSTING_READ(CDCLK_CTL);
5685
5686 /* inform PCU of the change */
5687 mutex_lock(&dev_priv->rps.hw_lock);
5688 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5689 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005690
5691 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005692}
5693
5694void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5695{
5696 /* disable DBUF power */
5697 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5698 POSTING_READ(DBUF_CTL);
5699
5700 udelay(10);
5701
5702 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5703 DRM_ERROR("DBuf power disable timeout\n");
5704
5705 /* disable DPLL0 */
5706 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5707 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5708 DRM_ERROR("Couldn't disable DPLL0\n");
5709
5710 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5711}
5712
5713void skl_init_cdclk(struct drm_i915_private *dev_priv)
5714{
5715 u32 val;
5716 unsigned int required_vco;
5717
5718 /* enable PCH reset handshake */
5719 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5720 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5721
5722 /* enable PG1 and Misc I/O */
5723 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5724
Gary Wang39d9b852015-08-28 16:40:34 +08005725 /* DPLL0 not enabled (happens on early BIOS versions) */
5726 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5727 /* enable DPLL0 */
5728 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5729 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005730 }
5731
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005732 /* set CDCLK to the frequency the BIOS chose */
5733 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5734
5735 /* enable DBUF power */
5736 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5737 POSTING_READ(DBUF_CTL);
5738
5739 udelay(10);
5740
5741 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5742 DRM_ERROR("DBuf power enable timeout\n");
5743}
5744
Ville Syrjälädfcab172014-06-13 13:37:47 +03005745/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005746static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005748 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749
Jesse Barnes586f49d2013-11-04 16:06:59 -08005750 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005751 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005752 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5753 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005754 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755
Ville Syrjälädfcab172014-06-13 13:37:47 +03005756 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757}
5758
5759/* Adjust CDclk dividers to allow high res or save power if possible */
5760static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5761{
5762 struct drm_i915_private *dev_priv = dev->dev_private;
5763 u32 val, cmd;
5764
Vandana Kannan164dfd22014-11-24 13:37:41 +05305765 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5766 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005767
Ville Syrjälädfcab172014-06-13 13:37:47 +03005768 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005770 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771 cmd = 1;
5772 else
5773 cmd = 0;
5774
5775 mutex_lock(&dev_priv->rps.hw_lock);
5776 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5777 val &= ~DSPFREQGUAR_MASK;
5778 val |= (cmd << DSPFREQGUAR_SHIFT);
5779 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5780 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5781 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5782 50)) {
5783 DRM_ERROR("timed out waiting for CDclk change\n");
5784 }
5785 mutex_unlock(&dev_priv->rps.hw_lock);
5786
Ville Syrjälä54433e92015-05-26 20:42:31 +03005787 mutex_lock(&dev_priv->sb_lock);
5788
Ville Syrjälädfcab172014-06-13 13:37:47 +03005789 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005790 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005791
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005792 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005793
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794 /* adjust cdclk divider */
5795 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005796 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797 val |= divider;
5798 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005799
5800 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5801 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5802 50))
5803 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804 }
5805
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806 /* adjust self-refresh exit latency value */
5807 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5808 val &= ~0x7f;
5809
5810 /*
5811 * For high bandwidth configs, we set a higher latency in the bunit
5812 * so that the core display fetch happens in time to avoid underruns.
5813 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005814 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005815 val |= 4500 / 250; /* 4.5 usec */
5816 else
5817 val |= 3000 / 250; /* 3.0 usec */
5818 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005819
Ville Syrjäläa5805162015-05-26 20:42:30 +03005820 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821
Ville Syrjäläb6283052015-06-03 15:45:07 +03005822 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823}
5824
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005825static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5826{
5827 struct drm_i915_private *dev_priv = dev->dev_private;
5828 u32 val, cmd;
5829
Vandana Kannan164dfd22014-11-24 13:37:41 +05305830 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5831 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005832
5833 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005834 case 333333:
5835 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005836 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005837 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005838 break;
5839 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005840 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 return;
5842 }
5843
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005844 /*
5845 * Specs are full of misinformation, but testing on actual
5846 * hardware has shown that we just need to write the desired
5847 * CCK divider into the Punit register.
5848 */
5849 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5850
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005851 mutex_lock(&dev_priv->rps.hw_lock);
5852 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5853 val &= ~DSPFREQGUAR_MASK_CHV;
5854 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5855 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5856 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5857 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5858 50)) {
5859 DRM_ERROR("timed out waiting for CDclk change\n");
5860 }
5861 mutex_unlock(&dev_priv->rps.hw_lock);
5862
Ville Syrjäläb6283052015-06-03 15:45:07 +03005863 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005864}
5865
Jesse Barnes30a970c2013-11-04 13:48:12 -08005866static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5867 int max_pixclk)
5868{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005869 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005870 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005871
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872 /*
5873 * Really only a few cases to deal with, as only 4 CDclks are supported:
5874 * 200MHz
5875 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005876 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005877 * 400MHz (VLV only)
5878 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5879 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005880 *
5881 * We seem to get an unstable or solid color picture at 200MHz.
5882 * Not sure what's wrong. For now use 200MHz only when all pipes
5883 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005885 if (!IS_CHERRYVIEW(dev_priv) &&
5886 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005887 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005888 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005889 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005890 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005891 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005892 else
5893 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894}
5895
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305896static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5897 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305899 /*
5900 * FIXME:
5901 * - remove the guardband, it's not needed on BXT
5902 * - set 19.2MHz bypass frequency if there are no active pipes
5903 */
5904 if (max_pixclk > 576000*9/10)
5905 return 624000;
5906 else if (max_pixclk > 384000*9/10)
5907 return 576000;
5908 else if (max_pixclk > 288000*9/10)
5909 return 384000;
5910 else if (max_pixclk > 144000*9/10)
5911 return 288000;
5912 else
5913 return 144000;
5914}
5915
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005916/* Compute the max pixel clock for new configuration. Uses atomic state if
5917 * that's non-NULL, look at current state otherwise. */
5918static int intel_mode_max_pixclk(struct drm_device *dev,
5919 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005922 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923 int max_pixclk = 0;
5924
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005925 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005926 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005927 if (IS_ERR(crtc_state))
5928 return PTR_ERR(crtc_state);
5929
5930 if (!crtc_state->base.enable)
5931 continue;
5932
5933 max_pixclk = max(max_pixclk,
5934 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935 }
5936
5937 return max_pixclk;
5938}
5939
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005940static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 struct drm_device *dev = state->dev;
5943 struct drm_i915_private *dev_priv = dev->dev_private;
5944 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005946 if (max_pixclk < 0)
5947 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005949 to_intel_atomic_state(state)->cdclk =
5950 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005952 return 0;
5953}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005955static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5956{
5957 struct drm_device *dev = state->dev;
5958 struct drm_i915_private *dev_priv = dev->dev_private;
5959 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 if (max_pixclk < 0)
5962 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005963
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005964 to_intel_atomic_state(state)->cdclk =
5965 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005966
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005967 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968}
5969
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005970static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5971{
5972 unsigned int credits, default_credits;
5973
5974 if (IS_CHERRYVIEW(dev_priv))
5975 default_credits = PFI_CREDIT(12);
5976 else
5977 default_credits = PFI_CREDIT(8);
5978
Vandana Kannan164dfd22014-11-24 13:37:41 +05305979 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005980 /* CHV suggested value is 31 or 63 */
5981 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005982 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005983 else
5984 credits = PFI_CREDIT(15);
5985 } else {
5986 credits = default_credits;
5987 }
5988
5989 /*
5990 * WA - write default credits before re-programming
5991 * FIXME: should we also set the resend bit here?
5992 */
5993 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5994 default_credits);
5995
5996 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5997 credits | PFI_CREDIT_RESEND);
5998
5999 /*
6000 * FIXME is this guaranteed to clear
6001 * immediately or should we poll for it?
6002 */
6003 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6004}
6005
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006006static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006008 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006009 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006012 /*
6013 * FIXME: We can end up here with all power domains off, yet
6014 * with a CDCLK frequency other than the minimum. To account
6015 * for this take the PIPE-A power domain, which covers the HW
6016 * blocks needed for the following programming. This can be
6017 * removed once it's guaranteed that we get here either with
6018 * the minimum CDCLK set, or the required power domains
6019 * enabled.
6020 */
6021 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006022
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006023 if (IS_CHERRYVIEW(dev))
6024 cherryview_set_cdclk(dev, req_cdclk);
6025 else
6026 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006029
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006030 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031}
6032
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033static void valleyview_crtc_enable(struct drm_crtc *crtc)
6034{
6035 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006036 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6038 struct intel_encoder *encoder;
6039 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006040 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006041
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006042 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006043 return;
6044
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006045 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306046
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006047 if (!is_dsi) {
6048 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006049 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006050 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006051 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006052 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006054 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306055 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056
6057 intel_set_pipe_timings(intel_crtc);
6058
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006059 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061
6062 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6063 I915_WRITE(CHV_CANVAS(pipe), 0);
6064 }
6065
Daniel Vetter5b18e572014-04-24 23:55:06 +02006066 i9xx_set_pipeconf(intel_crtc);
6067
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006069
Daniel Vettera72e4c92014-09-30 10:56:47 +02006070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006071
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072 for_each_encoder_on_crtc(dev, crtc, encoder)
6073 if (encoder->pre_pll_enable)
6074 encoder->pre_pll_enable(encoder);
6075
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006076 if (!is_dsi) {
6077 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006078 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006079 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006080 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006081 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006082
6083 for_each_encoder_on_crtc(dev, crtc, encoder)
6084 if (encoder->pre_enable)
6085 encoder->pre_enable(encoder);
6086
Jesse Barnes2dd24552013-04-25 12:55:01 -07006087 i9xx_pfit_enable(intel_crtc);
6088
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006089 intel_crtc_load_lut(crtc);
6090
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006091 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006092
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006093 assert_vblank_disabled(crtc);
6094 drm_crtc_vblank_on(crtc);
6095
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006096 for_each_encoder_on_crtc(dev, crtc, encoder)
6097 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098}
6099
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006100static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6101{
6102 struct drm_device *dev = crtc->base.dev;
6103 struct drm_i915_private *dev_priv = dev->dev_private;
6104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006105 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6106 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006107}
6108
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006109static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006110{
6111 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006112 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006114 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006115 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006116
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006117 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006118 return;
6119
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006120 i9xx_set_pll_dividers(intel_crtc);
6121
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006122 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306123 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006124
6125 intel_set_pipe_timings(intel_crtc);
6126
Daniel Vetter5b18e572014-04-24 23:55:06 +02006127 i9xx_set_pipeconf(intel_crtc);
6128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006129 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006130
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006131 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006133
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006134 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006135 if (encoder->pre_enable)
6136 encoder->pre_enable(encoder);
6137
Daniel Vetterf6736a12013-06-05 13:34:30 +02006138 i9xx_enable_pll(intel_crtc);
6139
Jesse Barnes2dd24552013-04-25 12:55:01 -07006140 i9xx_pfit_enable(intel_crtc);
6141
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006142 intel_crtc_load_lut(crtc);
6143
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006144 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006145 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006146
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006147 assert_vblank_disabled(crtc);
6148 drm_crtc_vblank_on(crtc);
6149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006150 for_each_encoder_on_crtc(dev, crtc, encoder)
6151 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006152}
6153
Daniel Vetter87476d62013-04-11 16:29:06 +02006154static void i9xx_pfit_disable(struct intel_crtc *crtc)
6155{
6156 struct drm_device *dev = crtc->base.dev;
6157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006159 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006160 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006161
6162 assert_pipe_disabled(dev_priv, crtc->pipe);
6163
Daniel Vetter328d8e82013-05-08 10:36:31 +02006164 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6165 I915_READ(PFIT_CONTROL));
6166 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006167}
6168
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006169static void i9xx_crtc_disable(struct drm_crtc *crtc)
6170{
6171 struct drm_device *dev = crtc->dev;
6172 struct drm_i915_private *dev_priv = dev->dev_private;
6173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006174 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006175 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006176
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177 /*
6178 * On gen2 planes are double buffered but the pipe isn't, so we must
6179 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006180 * We also need to wait on all gmch platforms because of the
6181 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006182 */
Imre Deak564ed192014-06-13 14:54:21 +03006183 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006184
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->disable(encoder);
6187
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006188 drm_crtc_vblank_off(crtc);
6189 assert_vblank_disabled(crtc);
6190
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006191 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006192
Daniel Vetter87476d62013-04-11 16:29:06 +02006193 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006194
Jesse Barnes89b667f2013-04-18 14:51:36 -07006195 for_each_encoder_on_crtc(dev, crtc, encoder)
6196 if (encoder->post_disable)
6197 encoder->post_disable(encoder);
6198
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006199 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006200 if (IS_CHERRYVIEW(dev))
6201 chv_disable_pll(dev_priv, pipe);
6202 else if (IS_VALLEYVIEW(dev))
6203 vlv_disable_pll(dev_priv, pipe);
6204 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006205 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006206 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006207
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006208 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006209 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006210
6211 intel_crtc->active = false;
6212 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006213}
6214
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006215static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006216{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006218 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006219 enum intel_display_power_domain domain;
6220 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006221
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006222 if (!intel_crtc->active)
6223 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006224
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006225 if (to_intel_plane_state(crtc->primary->state)->visible) {
6226 intel_crtc_wait_for_pending_flips(crtc);
6227 intel_pre_disable_primary(crtc);
6228 }
6229
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006230 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006231 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006232 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006233
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006234 domains = intel_crtc->enabled_power_domains;
6235 for_each_power_domain(domain, domains)
6236 intel_display_power_put(dev_priv, domain);
6237 intel_crtc->enabled_power_domains = 0;
6238}
6239
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006240/*
6241 * turn all crtc's off, but do not adjust state
6242 * This has to be paired with a call to intel_modeset_setup_hw_state.
6243 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006244int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006245{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006246 struct drm_mode_config *config = &dev->mode_config;
6247 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6248 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006249 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006250 unsigned crtc_mask = 0;
6251 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006252
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006253 if (WARN_ON(!ctx))
6254 return 0;
6255
6256 lockdep_assert_held(&ctx->ww_ctx);
6257 state = drm_atomic_state_alloc(dev);
6258 if (WARN_ON(!state))
6259 return -ENOMEM;
6260
6261 state->acquire_ctx = ctx;
6262 state->allow_modeset = true;
6263
6264 for_each_crtc(dev, crtc) {
6265 struct drm_crtc_state *crtc_state =
6266 drm_atomic_get_crtc_state(state, crtc);
6267
6268 ret = PTR_ERR_OR_ZERO(crtc_state);
6269 if (ret)
6270 goto free;
6271
6272 if (!crtc_state->active)
6273 continue;
6274
6275 crtc_state->active = false;
6276 crtc_mask |= 1 << drm_crtc_index(crtc);
6277 }
6278
6279 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006280 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006281
6282 if (!ret) {
6283 for_each_crtc(dev, crtc)
6284 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6285 crtc->state->active = true;
6286
6287 return ret;
6288 }
6289 }
6290
6291free:
6292 if (ret)
6293 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6294 drm_atomic_state_free(state);
6295 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006296}
6297
Chris Wilsonea5b2132010-08-04 13:50:23 +01006298void intel_encoder_destroy(struct drm_encoder *encoder)
6299{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006300 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006301
Chris Wilsonea5b2132010-08-04 13:50:23 +01006302 drm_encoder_cleanup(encoder);
6303 kfree(intel_encoder);
6304}
6305
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006306/* Cross check the actual hw state with our own modeset state tracking (and it's
6307 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006308static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006309{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006310 struct drm_crtc *crtc = connector->base.state->crtc;
6311
6312 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6313 connector->base.base.id,
6314 connector->base.name);
6315
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006316 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006317 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006318 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006320 I915_STATE_WARN(!crtc,
6321 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006324 return;
6325
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 I915_STATE_WARN(!crtc->state->active,
6327 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006329 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006330 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006332 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 "attached encoder crtc differs from connector crtc\n");
6337 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006338 I915_STATE_WARN(crtc && crtc->state->active,
6339 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006340 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6341 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006342 }
6343}
6344
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006345int intel_connector_init(struct intel_connector *connector)
6346{
6347 struct drm_connector_state *connector_state;
6348
6349 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6350 if (!connector_state)
6351 return -ENOMEM;
6352
6353 connector->base.state = connector_state;
6354 return 0;
6355}
6356
6357struct intel_connector *intel_connector_alloc(void)
6358{
6359 struct intel_connector *connector;
6360
6361 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6362 if (!connector)
6363 return NULL;
6364
6365 if (intel_connector_init(connector) < 0) {
6366 kfree(connector);
6367 return NULL;
6368 }
6369
6370 return connector;
6371}
6372
Daniel Vetterf0947c32012-07-02 13:10:34 +02006373/* Simple connector->get_hw_state implementation for encoders that support only
6374 * one connector and no cloning and hence the encoder state determines the state
6375 * of the connector. */
6376bool intel_connector_get_hw_state(struct intel_connector *connector)
6377{
Daniel Vetter24929352012-07-02 20:28:59 +02006378 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006379 struct intel_encoder *encoder = connector->encoder;
6380
6381 return encoder->get_hw_state(encoder, &pipe);
6382}
6383
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006384static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006385{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6387 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006388
6389 return 0;
6390}
6391
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006392static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006393 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006394{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 struct drm_atomic_state *state = pipe_config->base.state;
6396 struct intel_crtc *other_crtc;
6397 struct intel_crtc_state *other_crtc_state;
6398
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6400 pipe_name(pipe), pipe_config->fdi_lanes);
6401 if (pipe_config->fdi_lanes > 4) {
6402 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6403 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 }
6406
Paulo Zanonibafb6552013-11-02 21:07:44 -07006407 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006408 if (pipe_config->fdi_lanes > 2) {
6409 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6410 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006414 }
6415 }
6416
6417 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419
6420 /* Ivybridge 3 pipe is really complicated */
6421 switch (pipe) {
6422 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006424 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 if (pipe_config->fdi_lanes <= 2)
6426 return 0;
6427
6428 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6429 other_crtc_state =
6430 intel_atomic_get_crtc_state(state, other_crtc);
6431 if (IS_ERR(other_crtc_state))
6432 return PTR_ERR(other_crtc_state);
6433
6434 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006441 if (pipe_config->fdi_lanes > 2) {
6442 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6443 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006445 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446
6447 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6448 other_crtc_state =
6449 intel_atomic_get_crtc_state(state, other_crtc);
6450 if (IS_ERR(other_crtc_state))
6451 return PTR_ERR(other_crtc_state);
6452
6453 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006454 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 default:
6459 BUG();
6460 }
6461}
6462
Daniel Vettere29c22c2013-02-21 00:00:16 +01006463#define RETRY 1
6464static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006465 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006466{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006468 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 int lane, link_bw, fdi_dotclock, ret;
6470 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006471
Daniel Vettere29c22c2013-02-21 00:00:16 +01006472retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473 /* FDI is a binary signal running at ~2.7GHz, encoding
6474 * each output octet as 10 bits. The actual frequency
6475 * is stored as a divider into a 100MHz clock, and the
6476 * mode pixel clock is stored in units of 1KHz.
6477 * Hence the bw of each lane in terms of the mode signal
6478 * is:
6479 */
6480 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6481
Damien Lespiau241bfc32013-09-25 16:45:37 +01006482 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006483
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006484 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006485 pipe_config->pipe_bpp);
6486
6487 pipe_config->fdi_lanes = lane;
6488
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006489 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6493 intel_crtc->pipe, pipe_config);
6494 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006495 pipe_config->pipe_bpp -= 2*3;
6496 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6497 pipe_config->pipe_bpp);
6498 needs_recompute = true;
6499 pipe_config->bw_constrained = true;
6500
6501 goto retry;
6502 }
6503
6504 if (needs_recompute)
6505 return RETRY;
6506
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006508}
6509
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006510static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6511 struct intel_crtc_state *pipe_config)
6512{
6513 if (pipe_config->pipe_bpp > 24)
6514 return false;
6515
6516 /* HSW can handle pixel rate up to cdclk? */
6517 if (IS_HASWELL(dev_priv->dev))
6518 return true;
6519
6520 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006521 * We compare against max which means we must take
6522 * the increased cdclk requirement into account when
6523 * calculating the new cdclk.
6524 *
6525 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006526 */
6527 return ilk_pipe_pixel_rate(pipe_config) <=
6528 dev_priv->max_cdclk_freq * 95 / 100;
6529}
6530
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006531static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006532 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006534 struct drm_device *dev = crtc->base.dev;
6535 struct drm_i915_private *dev_priv = dev->dev_private;
6536
Jani Nikulad330a952014-01-21 11:24:25 +02006537 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006538 hsw_crtc_supports_ips(crtc) &&
6539 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006540}
6541
Daniel Vettera43f6e02013-06-07 23:10:32 +02006542static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006543 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006544{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006545 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006546 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006548
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006549 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006550 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006551 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006552
6553 /*
6554 * Enable pixel doubling when the dot clock
6555 * is > 90% of the (display) core speed.
6556 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006557 * GDG double wide on either pipe,
6558 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006559 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006560 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006561 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006562 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006563 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006564 }
6565
Damien Lespiau241bfc32013-09-25 16:45:37 +01006566 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006567 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006568 }
Chris Wilson89749352010-09-12 18:25:19 +01006569
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006570 /*
6571 * Pipe horizontal size must be even in:
6572 * - DVO ganged mode
6573 * - LVDS dual channel mode
6574 * - Double wide pipe
6575 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006576 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006577 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6578 pipe_config->pipe_src_w &= ~1;
6579
Damien Lespiau8693a822013-05-03 18:48:11 +01006580 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6581 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006582 */
6583 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6584 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006585 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006586
Damien Lespiauf5adf942013-06-24 18:29:34 +01006587 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006588 hsw_compute_ips_config(crtc, pipe_config);
6589
Daniel Vetter877d48d2013-04-19 11:24:43 +02006590 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006591 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006593 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006594}
6595
Ville Syrjälä1652d192015-03-31 14:12:01 +03006596static int skylake_get_display_clock_speed(struct drm_device *dev)
6597{
6598 struct drm_i915_private *dev_priv = to_i915(dev);
6599 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6600 uint32_t cdctl = I915_READ(CDCLK_CTL);
6601 uint32_t linkrate;
6602
Damien Lespiau414355a2015-06-04 18:21:31 +01006603 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006604 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006605
6606 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6607 return 540000;
6608
6609 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006610 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006611
Damien Lespiau71cd8422015-04-30 16:39:17 +01006612 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6613 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614 /* vco 8640 */
6615 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6616 case CDCLK_FREQ_450_432:
6617 return 432000;
6618 case CDCLK_FREQ_337_308:
6619 return 308570;
6620 case CDCLK_FREQ_675_617:
6621 return 617140;
6622 default:
6623 WARN(1, "Unknown cd freq selection\n");
6624 }
6625 } else {
6626 /* vco 8100 */
6627 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6628 case CDCLK_FREQ_450_432:
6629 return 450000;
6630 case CDCLK_FREQ_337_308:
6631 return 337500;
6632 case CDCLK_FREQ_675_617:
6633 return 675000;
6634 default:
6635 WARN(1, "Unknown cd freq selection\n");
6636 }
6637 }
6638
6639 /* error case, do as if DPLL0 isn't enabled */
6640 return 24000;
6641}
6642
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006643static int broxton_get_display_clock_speed(struct drm_device *dev)
6644{
6645 struct drm_i915_private *dev_priv = to_i915(dev);
6646 uint32_t cdctl = I915_READ(CDCLK_CTL);
6647 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6648 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6649 int cdclk;
6650
6651 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6652 return 19200;
6653
6654 cdclk = 19200 * pll_ratio / 2;
6655
6656 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6657 case BXT_CDCLK_CD2X_DIV_SEL_1:
6658 return cdclk; /* 576MHz or 624MHz */
6659 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6660 return cdclk * 2 / 3; /* 384MHz */
6661 case BXT_CDCLK_CD2X_DIV_SEL_2:
6662 return cdclk / 2; /* 288MHz */
6663 case BXT_CDCLK_CD2X_DIV_SEL_4:
6664 return cdclk / 4; /* 144MHz */
6665 }
6666
6667 /* error case, do as if DE PLL isn't enabled */
6668 return 19200;
6669}
6670
Ville Syrjälä1652d192015-03-31 14:12:01 +03006671static int broadwell_get_display_clock_speed(struct drm_device *dev)
6672{
6673 struct drm_i915_private *dev_priv = dev->dev_private;
6674 uint32_t lcpll = I915_READ(LCPLL_CTL);
6675 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6676
6677 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6678 return 800000;
6679 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6680 return 450000;
6681 else if (freq == LCPLL_CLK_FREQ_450)
6682 return 450000;
6683 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6684 return 540000;
6685 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6686 return 337500;
6687 else
6688 return 675000;
6689}
6690
6691static int haswell_get_display_clock_speed(struct drm_device *dev)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t lcpll = I915_READ(LCPLL_CTL);
6695 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6696
6697 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6698 return 800000;
6699 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_450)
6702 return 450000;
6703 else if (IS_HSW_ULT(dev))
6704 return 337500;
6705 else
6706 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006707}
6708
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006709static int valleyview_get_display_clock_speed(struct drm_device *dev)
6710{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006711 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006712 u32 val;
6713 int divider;
6714
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006715 if (dev_priv->hpll_freq == 0)
6716 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6717
Ville Syrjäläa5805162015-05-26 20:42:30 +03006718 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006719 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006720 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006721
6722 divider = val & DISPLAY_FREQUENCY_VALUES;
6723
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006724 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6725 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6726 "cdclk change in progress\n");
6727
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006728 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006729}
6730
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006731static int ilk_get_display_clock_speed(struct drm_device *dev)
6732{
6733 return 450000;
6734}
6735
Jesse Barnese70236a2009-09-21 10:42:27 -07006736static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006737{
Jesse Barnese70236a2009-09-21 10:42:27 -07006738 return 400000;
6739}
Jesse Barnes79e53942008-11-07 14:24:08 -08006740
Jesse Barnese70236a2009-09-21 10:42:27 -07006741static int i915_get_display_clock_speed(struct drm_device *dev)
6742{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006743 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006744}
Jesse Barnes79e53942008-11-07 14:24:08 -08006745
Jesse Barnese70236a2009-09-21 10:42:27 -07006746static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6747{
6748 return 200000;
6749}
Jesse Barnes79e53942008-11-07 14:24:08 -08006750
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751static int pnv_get_display_clock_speed(struct drm_device *dev)
6752{
6753 u16 gcfgc = 0;
6754
6755 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6756
6757 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6758 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006759 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006760 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6765 return 200000;
6766 default:
6767 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6768 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006769 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006770 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 }
6773}
6774
Jesse Barnese70236a2009-09-21 10:42:27 -07006775static int i915gm_get_display_clock_speed(struct drm_device *dev)
6776{
6777 u16 gcfgc = 0;
6778
6779 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6780
6781 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006782 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006783 else {
6784 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6785 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006787 default:
6788 case GC_DISPLAY_CLOCK_190_200_MHZ:
6789 return 190000;
6790 }
6791 }
6792}
Jesse Barnes79e53942008-11-07 14:24:08 -08006793
Jesse Barnese70236a2009-09-21 10:42:27 -07006794static int i865_get_display_clock_speed(struct drm_device *dev)
6795{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006797}
6798
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006799static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006800{
6801 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006802
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006803 /*
6804 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6805 * encoding is different :(
6806 * FIXME is this the right way to detect 852GM/852GMV?
6807 */
6808 if (dev->pdev->revision == 0x1)
6809 return 133333;
6810
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006811 pci_bus_read_config_word(dev->pdev->bus,
6812 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814 /* Assume that the hardware is in the high speed state. This
6815 * should be the default.
6816 */
6817 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6818 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006819 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006820 case GC_CLOCK_100_200:
6821 return 200000;
6822 case GC_CLOCK_166_250:
6823 return 250000;
6824 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006825 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006826 case GC_CLOCK_133_266:
6827 case GC_CLOCK_133_266_2:
6828 case GC_CLOCK_166_266:
6829 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006830 }
6831
6832 /* Shouldn't happen */
6833 return 0;
6834}
6835
6836static int i830_get_display_clock_speed(struct drm_device *dev)
6837{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839}
6840
Ville Syrjälä34edce22015-05-22 11:22:33 +03006841static unsigned int intel_hpll_vco(struct drm_device *dev)
6842{
6843 struct drm_i915_private *dev_priv = dev->dev_private;
6844 static const unsigned int blb_vco[8] = {
6845 [0] = 3200000,
6846 [1] = 4000000,
6847 [2] = 5333333,
6848 [3] = 4800000,
6849 [4] = 6400000,
6850 };
6851 static const unsigned int pnv_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 4800000,
6856 [4] = 2666667,
6857 };
6858 static const unsigned int cl_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 6400000,
6863 [4] = 3333333,
6864 [5] = 3566667,
6865 [6] = 4266667,
6866 };
6867 static const unsigned int elk_vco[8] = {
6868 [0] = 3200000,
6869 [1] = 4000000,
6870 [2] = 5333333,
6871 [3] = 4800000,
6872 };
6873 static const unsigned int ctg_vco[8] = {
6874 [0] = 3200000,
6875 [1] = 4000000,
6876 [2] = 5333333,
6877 [3] = 6400000,
6878 [4] = 2666667,
6879 [5] = 4266667,
6880 };
6881 const unsigned int *vco_table;
6882 unsigned int vco;
6883 uint8_t tmp = 0;
6884
6885 /* FIXME other chipsets? */
6886 if (IS_GM45(dev))
6887 vco_table = ctg_vco;
6888 else if (IS_G4X(dev))
6889 vco_table = elk_vco;
6890 else if (IS_CRESTLINE(dev))
6891 vco_table = cl_vco;
6892 else if (IS_PINEVIEW(dev))
6893 vco_table = pnv_vco;
6894 else if (IS_G33(dev))
6895 vco_table = blb_vco;
6896 else
6897 return 0;
6898
6899 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6900
6901 vco = vco_table[tmp & 0x7];
6902 if (vco == 0)
6903 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6904 else
6905 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6906
6907 return vco;
6908}
6909
6910static int gm45_get_display_clock_speed(struct drm_device *dev)
6911{
6912 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6913 uint16_t tmp = 0;
6914
6915 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6916
6917 cdclk_sel = (tmp >> 12) & 0x1;
6918
6919 switch (vco) {
6920 case 2666667:
6921 case 4000000:
6922 case 5333333:
6923 return cdclk_sel ? 333333 : 222222;
6924 case 3200000:
6925 return cdclk_sel ? 320000 : 228571;
6926 default:
6927 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6928 return 222222;
6929 }
6930}
6931
6932static int i965gm_get_display_clock_speed(struct drm_device *dev)
6933{
6934 static const uint8_t div_3200[] = { 16, 10, 8 };
6935 static const uint8_t div_4000[] = { 20, 12, 10 };
6936 static const uint8_t div_5333[] = { 24, 16, 14 };
6937 const uint8_t *div_table;
6938 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6939 uint16_t tmp = 0;
6940
6941 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6942
6943 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6944
6945 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6946 goto fail;
6947
6948 switch (vco) {
6949 case 3200000:
6950 div_table = div_3200;
6951 break;
6952 case 4000000:
6953 div_table = div_4000;
6954 break;
6955 case 5333333:
6956 div_table = div_5333;
6957 break;
6958 default:
6959 goto fail;
6960 }
6961
6962 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6963
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006964fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006965 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6966 return 200000;
6967}
6968
6969static int g33_get_display_clock_speed(struct drm_device *dev)
6970{
6971 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6972 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6973 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6974 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6975 const uint8_t *div_table;
6976 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6977 uint16_t tmp = 0;
6978
6979 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6980
6981 cdclk_sel = (tmp >> 4) & 0x7;
6982
6983 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6984 goto fail;
6985
6986 switch (vco) {
6987 case 3200000:
6988 div_table = div_3200;
6989 break;
6990 case 4000000:
6991 div_table = div_4000;
6992 break;
6993 case 4800000:
6994 div_table = div_4800;
6995 break;
6996 case 5333333:
6997 div_table = div_5333;
6998 break;
6999 default:
7000 goto fail;
7001 }
7002
7003 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7004
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007005fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007006 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7007 return 190476;
7008}
7009
Zhenyu Wang2c072452009-06-05 15:38:42 +08007010static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007011intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007013 while (*num > DATA_LINK_M_N_MASK ||
7014 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007015 *num >>= 1;
7016 *den >>= 1;
7017 }
7018}
7019
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007020static void compute_m_n(unsigned int m, unsigned int n,
7021 uint32_t *ret_m, uint32_t *ret_n)
7022{
7023 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7024 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7025 intel_reduce_m_n_ratio(ret_m, ret_n);
7026}
7027
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007028void
7029intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7030 int pixel_clock, int link_clock,
7031 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007032{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007033 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007034
7035 compute_m_n(bits_per_pixel * pixel_clock,
7036 link_clock * nlanes * 8,
7037 &m_n->gmch_m, &m_n->gmch_n);
7038
7039 compute_m_n(pixel_clock, link_clock,
7040 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007041}
7042
Chris Wilsona7615032011-01-12 17:04:08 +00007043static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7044{
Jani Nikulad330a952014-01-21 11:24:25 +02007045 if (i915.panel_use_ssc >= 0)
7046 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007047 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007048 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007049}
7050
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007051static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7052 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007053{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007054 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007055 struct drm_i915_private *dev_priv = dev->dev_private;
7056 int refclk;
7057
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007058 WARN_ON(!crtc_state->base.state);
7059
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007060 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007061 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007062 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007063 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007064 refclk = dev_priv->vbt.lvds_ssc_freq;
7065 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007066 } else if (!IS_GEN2(dev)) {
7067 refclk = 96000;
7068 } else {
7069 refclk = 48000;
7070 }
7071
7072 return refclk;
7073}
7074
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007075static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007076{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007077 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007078}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7081{
7082 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007083}
7084
Daniel Vetterf47709a2013-03-28 10:42:02 +01007085static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007086 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 intel_clock_t *reduced_clock)
7088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007089 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007090 u32 fp, fp2 = 0;
7091
7092 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007095 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007099 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 }
7101
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007102 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007103
Daniel Vetterf47709a2013-03-28 10:42:02 +01007104 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007105 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007106 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007107 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007108 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007109 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007110 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 }
7112}
7113
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007114static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7115 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116{
7117 u32 reg_val;
7118
7119 /*
7120 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7121 * and set it to a reasonable value instead.
7122 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007123 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007124 reg_val &= 0xffffff00;
7125 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129 reg_val &= 0x8cffffff;
7130 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007131 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007132
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138 reg_val &= 0x00ffffff;
7139 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141}
7142
Daniel Vetterb5518422013-05-03 11:49:48 +02007143static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7144 struct intel_link_m_n *m_n)
7145{
7146 struct drm_device *dev = crtc->base.dev;
7147 struct drm_i915_private *dev_priv = dev->dev_private;
7148 int pipe = crtc->pipe;
7149
Daniel Vettere3b95f12013-05-03 11:49:49 +02007150 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7151 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7152 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7153 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007154}
7155
7156static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007157 struct intel_link_m_n *m_n,
7158 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007163 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007164
7165 if (INTEL_INFO(dev)->gen >= 5) {
7166 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7167 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7168 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7169 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007170 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7171 * for gen < 8) and if DRRS is supported (to make sure the
7172 * registers are not unnecessarily accessed).
7173 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307174 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007175 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007176 I915_WRITE(PIPE_DATA_M2(transcoder),
7177 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7178 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7179 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7180 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7181 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007182 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007183 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7184 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7185 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7186 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007187 }
7188}
7189
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307190void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007191{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307192 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7193
7194 if (m_n == M1_N1) {
7195 dp_m_n = &crtc->config->dp_m_n;
7196 dp_m2_n2 = &crtc->config->dp_m2_n2;
7197 } else if (m_n == M2_N2) {
7198
7199 /*
7200 * M2_N2 registers are not supported. Hence m2_n2 divider value
7201 * needs to be programmed into M1_N1.
7202 */
7203 dp_m_n = &crtc->config->dp_m2_n2;
7204 } else {
7205 DRM_ERROR("Unsupported divider value\n");
7206 return;
7207 }
7208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007209 if (crtc->config->has_pch_encoder)
7210 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007211 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307212 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007213}
7214
Daniel Vetter251ac862015-06-18 10:30:24 +02007215static void vlv_compute_dpll(struct intel_crtc *crtc,
7216 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007217{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007218 u32 dpll, dpll_md;
7219
7220 /*
7221 * Enable DPIO clock input. We should never disable the reference
7222 * clock for pipe B, since VGA hotplug / manual detection depends
7223 * on it.
7224 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007225 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7226 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227 /* We should never disable this, set it here for state tracking */
7228 if (crtc->pipe == PIPE_B)
7229 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7230 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007231 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007232
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007235 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236}
7237
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007239 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007241 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007243 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007244 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007245 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247
Ville Syrjäläa5805162015-05-26 20:42:30 +03007248 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007249
Ville Syrjäläd288f652014-10-28 13:20:22 +02007250 bestn = pipe_config->dpll.n;
7251 bestm1 = pipe_config->dpll.m1;
7252 bestm2 = pipe_config->dpll.m2;
7253 bestp1 = pipe_config->dpll.p1;
7254 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007255
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256 /* See eDP HDMI DPIO driver vbios notes doc */
7257
7258 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007260 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
7262 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264
7265 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269
7270 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007271 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272
7273 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007274 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7275 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7276 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007277 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007278
7279 /*
7280 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7281 * but we don't support that).
7282 * Note: don't use the DAC post divider as it seems unstable.
7283 */
7284 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007291 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007292 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7293 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007295 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007300 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007302 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x0df40000);
7305 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 0x0df70000);
7308 } else { /* HDMI or VGA */
7309 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007310 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 0x0df70000);
7313 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 0x0df40000);
7316 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007320 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7321 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007326 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007327}
7328
Daniel Vetter251ac862015-06-18 10:30:24 +02007329static void chv_compute_dpll(struct intel_crtc *crtc,
7330 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007331{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007332 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7333 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007334 DPLL_VCO_ENABLE;
7335 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 pipe_config->dpll_hw_state.dpll_md =
7339 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007340}
7341
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007343 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007344{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345 struct drm_device *dev = crtc->base.dev;
7346 struct drm_i915_private *dev_priv = dev->dev_private;
7347 int pipe = crtc->pipe;
7348 int dpll_reg = DPLL(crtc->pipe);
7349 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307350 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007351 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307352 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307353 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354
Ville Syrjäläd288f652014-10-28 13:20:22 +02007355 bestn = pipe_config->dpll.n;
7356 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7357 bestm1 = pipe_config->dpll.m1;
7358 bestm2 = pipe_config->dpll.m2 >> 22;
7359 bestp1 = pipe_config->dpll.p1;
7360 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307361 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307362 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307363 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007364
7365 /*
7366 * Enable Refclk and SSC
7367 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007368 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007369 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007370
Ville Syrjäläa5805162015-05-26 20:42:30 +03007371 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007373 /* p1 and p2 divider */
7374 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7375 5 << DPIO_CHV_S1_DIV_SHIFT |
7376 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7377 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7378 1 << DPIO_CHV_K_DIV_SHIFT);
7379
7380 /* Feedback post-divider - m2 */
7381 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7382
7383 /* Feedback refclk divider - n and m1 */
7384 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7385 DPIO_CHV_M1_DIV_BY_2 |
7386 1 << DPIO_CHV_N_DIV_SHIFT);
7387
7388 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307389 if (bestm2_frac)
7390 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007391
7392 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307393 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7394 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7395 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7396 if (bestm2_frac)
7397 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007399
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307400 /* Program digital lock detect threshold */
7401 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7402 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7403 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7404 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7405 if (!bestm2_frac)
7406 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7407 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7408
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307410 if (vco == 5400000) {
7411 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7412 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7413 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7414 tribuf_calcntr = 0x9;
7415 } else if (vco <= 6200000) {
7416 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7417 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7418 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7419 tribuf_calcntr = 0x9;
7420 } else if (vco <= 6480000) {
7421 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7422 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7423 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7424 tribuf_calcntr = 0x8;
7425 } else {
7426 /* Not supported. Apply the same limits as in the max case */
7427 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0;
7431 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7433
Ville Syrjälä968040b2015-03-11 22:52:08 +02007434 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307435 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7436 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7437 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7438
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007439 /* AFC Recal */
7440 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7441 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7442 DPIO_AFC_RECAL);
7443
Ville Syrjäläa5805162015-05-26 20:42:30 +03007444 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445}
7446
Ville Syrjäläd288f652014-10-28 13:20:22 +02007447/**
7448 * vlv_force_pll_on - forcibly enable just the PLL
7449 * @dev_priv: i915 private structure
7450 * @pipe: pipe PLL to enable
7451 * @dpll: PLL configuration
7452 *
7453 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7454 * in cases where we need the PLL enabled even when @pipe is not going to
7455 * be enabled.
7456 */
7457void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7458 const struct dpll *dpll)
7459{
7460 struct intel_crtc *crtc =
7461 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007462 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007463 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464 .pixel_multiplier = 1,
7465 .dpll = *dpll,
7466 };
7467
7468 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007469 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007470 chv_prepare_pll(crtc, &pipe_config);
7471 chv_enable_pll(crtc, &pipe_config);
7472 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007473 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007474 vlv_prepare_pll(crtc, &pipe_config);
7475 vlv_enable_pll(crtc, &pipe_config);
7476 }
7477}
7478
7479/**
7480 * vlv_force_pll_off - forcibly disable just the PLL
7481 * @dev_priv: i915 private structure
7482 * @pipe: pipe PLL to disable
7483 *
7484 * Disable the PLL for @pipe. To be used in cases where we need
7485 * the PLL enabled even when @pipe is not going to be enabled.
7486 */
7487void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7488{
7489 if (IS_CHERRYVIEW(dev))
7490 chv_disable_pll(to_i915(dev), pipe);
7491 else
7492 vlv_disable_pll(to_i915(dev), pipe);
7493}
7494
Daniel Vetter251ac862015-06-18 10:30:24 +02007495static void i9xx_compute_dpll(struct intel_crtc *crtc,
7496 struct intel_crtc_state *crtc_state,
7497 intel_clock_t *reduced_clock,
7498 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007499{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007500 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 u32 dpll;
7503 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007504 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307507
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007508 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510
7511 dpll = DPLL_VGA_MODE_DIS;
7512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007513 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 dpll |= DPLLB_MODE_LVDS;
7515 else
7516 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007517
Daniel Vetteref1b4602013-06-01 17:17:04 +02007518 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007519 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007520 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007522
7523 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007524 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007525
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007526 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007527 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007528
7529 /* compute bitmask from p1 value */
7530 if (IS_PINEVIEW(dev))
7531 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7532 else {
7533 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7534 if (IS_G4X(dev) && reduced_clock)
7535 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7536 }
7537 switch (clock->p2) {
7538 case 5:
7539 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7540 break;
7541 case 7:
7542 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7543 break;
7544 case 10:
7545 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7546 break;
7547 case 14:
7548 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7549 break;
7550 }
7551 if (INTEL_INFO(dev)->gen >= 4)
7552 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7553
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007556 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7558 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7559 else
7560 dpll |= PLL_REF_INPUT_DREFCLK;
7561
7562 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007563 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007564
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007567 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 }
7570}
7571
Daniel Vetter251ac862015-06-18 10:30:24 +02007572static void i8xx_compute_dpll(struct intel_crtc *crtc,
7573 struct intel_crtc_state *crtc_state,
7574 intel_clock_t *reduced_clock,
7575 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007577 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007580 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307583
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 dpll = DPLL_VGA_MODE_DIS;
7585
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007586 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7588 } else {
7589 if (clock->p1 == 2)
7590 dpll |= PLL_P1_DIVIDE_BY_TWO;
7591 else
7592 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7593 if (clock->p2 == 4)
7594 dpll |= PLL_P2_DIVIDE_BY_4;
7595 }
7596
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007597 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007598 dpll |= DPLL_DVO_2X_MODE;
7599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007600 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7602 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7603 else
7604 dpll |= PLL_REF_INPUT_DREFCLK;
7605
7606 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608}
7609
Daniel Vetter8a654f32013-06-01 17:16:22 +02007610static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007611{
7612 struct drm_device *dev = intel_crtc->base.dev;
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007615 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007616 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007617 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007618 uint32_t crtc_vtotal, crtc_vblank_end;
7619 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007620
7621 /* We need to be careful not to changed the adjusted mode, for otherwise
7622 * the hw state checker will get angry at the mismatch. */
7623 crtc_vtotal = adjusted_mode->crtc_vtotal;
7624 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007626 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007628 crtc_vtotal -= 1;
7629 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007630
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007631 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007632 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7633 else
7634 vsyncshift = adjusted_mode->crtc_hsync_start -
7635 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007636 if (vsyncshift < 0)
7637 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 }
7639
7640 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007641 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007642
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_hdisplay - 1) |
7645 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_hblank_start - 1) |
7648 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_hsync_start - 1) |
7651 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007655 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007658 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_vsync_start - 1) |
7661 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7662
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007663 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7664 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7665 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7666 * bits. */
7667 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7668 (pipe == PIPE_B || pipe == PIPE_C))
7669 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7670
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007671 /* pipesrc controls the size that is scaled from, which should
7672 * always be the user's requested size.
7673 */
7674 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007675 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7676 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007677}
7678
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007679static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007680 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681{
7682 struct drm_device *dev = crtc->base.dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696
7697 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706
7707 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7709 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7710 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 }
7712
7713 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007714 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7715 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7716
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7718 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007719}
7720
Daniel Vetterf6a83282014-02-11 15:28:57 -08007721void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007722 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007723{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7725 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7726 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7727 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7730 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7731 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7732 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007735 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007736
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007737 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7738 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007739
7740 mode->hsync = drm_mode_hsync(mode);
7741 mode->vrefresh = drm_mode_vrefresh(mode);
7742 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007743}
7744
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7746{
7747 struct drm_device *dev = intel_crtc->base.dev;
7748 struct drm_i915_private *dev_priv = dev->dev_private;
7749 uint32_t pipeconf;
7750
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007751 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007752
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007753 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7754 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7755 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007758 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007759
Daniel Vetterff9ce462013-04-24 14:57:17 +02007760 /* only g4x and later have fancy bpc/dither controls */
7761 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007763 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 pipeconf |= PIPECONF_DITHER_EN |
7765 PIPECONF_DITHER_TYPE_SP;
7766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 case 18:
7769 pipeconf |= PIPECONF_6BPC;
7770 break;
7771 case 24:
7772 pipeconf |= PIPECONF_8BPC;
7773 break;
7774 case 30:
7775 pipeconf |= PIPECONF_10BPC;
7776 break;
7777 default:
7778 /* Case prevented by intel_choose_pipe_bpp_dither. */
7779 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007780 }
7781 }
7782
7783 if (HAS_PIPE_CXSR(dev)) {
7784 if (intel_crtc->lowfreq_avail) {
7785 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7786 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7787 } else {
7788 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 }
7790 }
7791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007792 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007793 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007794 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007795 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7796 else
7797 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7798 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 pipeconf |= PIPECONF_PROGRESSIVE;
7800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007801 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007802 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007803
Daniel Vetter84b046f2013-02-19 18:48:54 +01007804 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7805 POSTING_READ(PIPECONF(intel_crtc->pipe));
7806}
7807
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007808static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7809 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007810{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007811 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007813 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007814 intel_clock_t clock;
7815 bool ok;
7816 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007817 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007818 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007819 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007820 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007821 struct drm_connector_state *connector_state;
7822 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007824 memset(&crtc_state->dpll_hw_state, 0,
7825 sizeof(crtc_state->dpll_hw_state));
7826
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007827 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007828 if (connector_state->crtc != &crtc->base)
7829 continue;
7830
7831 encoder = to_intel_encoder(connector_state->best_encoder);
7832
Chris Wilson5eddb702010-09-11 13:48:45 +01007833 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007834 case INTEL_OUTPUT_DSI:
7835 is_dsi = true;
7836 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007837 default:
7838 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007839 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007840
Eric Anholtc751ce42010-03-25 11:48:48 -07007841 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007842 }
7843
Jani Nikulaf2335332013-09-13 11:03:09 +03007844 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007845 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007847 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007848 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007849
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007850 /*
7851 * Returns a set of divisors for the desired target clock with
7852 * the given refclk, or FALSE. The returned values represent
7853 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7854 * 2) / p1 / p2.
7855 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007856 limit = intel_limit(crtc_state, refclk);
7857 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007858 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007859 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007860 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007861 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7862 return -EINVAL;
7863 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007864
Jani Nikulaf2335332013-09-13 11:03:09 +03007865 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007866 crtc_state->dpll.n = clock.n;
7867 crtc_state->dpll.m1 = clock.m1;
7868 crtc_state->dpll.m2 = clock.m2;
7869 crtc_state->dpll.p1 = clock.p1;
7870 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007871 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007872
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007874 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007875 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007876 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007877 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007878 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007880 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007881 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007882 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007883 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007884
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007885 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007886}
7887
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007889 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007890{
7891 struct drm_device *dev = crtc->base.dev;
7892 struct drm_i915_private *dev_priv = dev->dev_private;
7893 uint32_t tmp;
7894
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007895 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7896 return;
7897
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007899 if (!(tmp & PFIT_ENABLE))
7900 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007901
Daniel Vetter06922822013-07-11 13:35:40 +02007902 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903 if (INTEL_INFO(dev)->gen < 4) {
7904 if (crtc->pipe != PIPE_B)
7905 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007906 } else {
7907 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7908 return;
7909 }
7910
Daniel Vetter06922822013-07-11 13:35:40 +02007911 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7913 if (INTEL_INFO(dev)->gen < 5)
7914 pipe_config->gmch_pfit.lvds_border_bits =
7915 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7916}
7917
Jesse Barnesacbec812013-09-20 11:29:32 -07007918static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007919 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007920{
7921 struct drm_device *dev = crtc->base.dev;
7922 struct drm_i915_private *dev_priv = dev->dev_private;
7923 int pipe = pipe_config->cpu_transcoder;
7924 intel_clock_t clock;
7925 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007926 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007927
Shobhit Kumarf573de52014-07-30 20:32:37 +05307928 /* In case of MIPI DPLL will not even be used */
7929 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7930 return;
7931
Ville Syrjäläa5805162015-05-26 20:42:30 +03007932 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007933 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007934 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007935
7936 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7937 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7938 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7939 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7940 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7941
Imre Deakdccbea32015-06-22 23:35:51 +03007942 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007943}
7944
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007945static void
7946i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7947 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007948{
7949 struct drm_device *dev = crtc->base.dev;
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 u32 val, base, offset;
7952 int pipe = crtc->pipe, plane = crtc->plane;
7953 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007954 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007955 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007956 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007957
Damien Lespiau42a7b082015-02-05 19:35:13 +00007958 val = I915_READ(DSPCNTR(plane));
7959 if (!(val & DISPLAY_PLANE_ENABLE))
7960 return;
7961
Damien Lespiaud9806c92015-01-21 14:07:19 +00007962 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007963 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007964 DRM_DEBUG_KMS("failed to alloc fb\n");
7965 return;
7966 }
7967
Damien Lespiau1b842c82015-01-21 13:50:54 +00007968 fb = &intel_fb->base;
7969
Daniel Vetter18c52472015-02-10 17:16:09 +00007970 if (INTEL_INFO(dev)->gen >= 4) {
7971 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007972 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007973 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7974 }
7975 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976
7977 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007978 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007979 fb->pixel_format = fourcc;
7980 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007981
7982 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007983 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007984 offset = I915_READ(DSPTILEOFF(plane));
7985 else
7986 offset = I915_READ(DSPLINOFF(plane));
7987 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7988 } else {
7989 base = I915_READ(DSPADDR(plane));
7990 }
7991 plane_config->base = base;
7992
7993 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007994 fb->width = ((val >> 16) & 0xfff) + 1;
7995 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
7997 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007998 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008001 fb->pixel_format,
8002 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008004 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Damien Lespiau2844a922015-01-20 12:51:48 +00008006 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8007 pipe_name(pipe), plane, fb->width, fb->height,
8008 fb->bits_per_pixel, base, fb->pitches[0],
8009 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008010
Damien Lespiau2d140302015-02-05 17:22:18 +00008011 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008012}
8013
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008014static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008015 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 int pipe = pipe_config->cpu_transcoder;
8020 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8021 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008022 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023 int refclk = 100000;
8024
Ville Syrjäläa5805162015-05-26 20:42:30 +03008025 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8027 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8028 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8029 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008030 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032
8033 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008034 clock.m2 = (pll_dw0 & 0xff) << 22;
8035 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8036 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008037 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8038 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8039 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8040
Imre Deakdccbea32015-06-22 23:35:51 +03008041 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008042}
8043
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008044static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008045 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008046{
8047 struct drm_device *dev = crtc->base.dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 uint32_t tmp;
8050
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008051 if (!intel_display_power_is_enabled(dev_priv,
8052 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008053 return false;
8054
Daniel Vettere143a212013-07-04 12:01:15 +02008055 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008056 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008058 tmp = I915_READ(PIPECONF(crtc->pipe));
8059 if (!(tmp & PIPECONF_ENABLE))
8060 return false;
8061
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008062 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8063 switch (tmp & PIPECONF_BPC_MASK) {
8064 case PIPECONF_6BPC:
8065 pipe_config->pipe_bpp = 18;
8066 break;
8067 case PIPECONF_8BPC:
8068 pipe_config->pipe_bpp = 24;
8069 break;
8070 case PIPECONF_10BPC:
8071 pipe_config->pipe_bpp = 30;
8072 break;
8073 default:
8074 break;
8075 }
8076 }
8077
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008078 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8079 pipe_config->limited_color_range = true;
8080
Ville Syrjälä282740f2013-09-04 18:30:03 +03008081 if (INTEL_INFO(dev)->gen < 4)
8082 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8083
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008084 intel_get_pipe_timings(crtc, pipe_config);
8085
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008086 i9xx_get_pfit_config(crtc, pipe_config);
8087
Daniel Vetter6c49f242013-06-06 12:45:25 +02008088 if (INTEL_INFO(dev)->gen >= 4) {
8089 tmp = I915_READ(DPLL_MD(crtc->pipe));
8090 pipe_config->pixel_multiplier =
8091 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8092 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008093 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008094 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8095 tmp = I915_READ(DPLL(crtc->pipe));
8096 pipe_config->pixel_multiplier =
8097 ((tmp & SDVO_MULTIPLIER_MASK)
8098 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8099 } else {
8100 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8101 * port and will be fixed up in the encoder->get_config
8102 * function. */
8103 pipe_config->pixel_multiplier = 1;
8104 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008105 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8106 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008107 /*
8108 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8109 * on 830. Filter it out here so that we don't
8110 * report errors due to that.
8111 */
8112 if (IS_I830(dev))
8113 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8114
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008115 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8116 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008117 } else {
8118 /* Mask out read-only status bits. */
8119 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8120 DPLL_PORTC_READY_MASK |
8121 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008122 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008123
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008124 if (IS_CHERRYVIEW(dev))
8125 chv_crtc_clock_get(crtc, pipe_config);
8126 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008127 vlv_crtc_clock_get(crtc, pipe_config);
8128 else
8129 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008130
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008131 return true;
8132}
8133
Paulo Zanonidde86e22012-12-01 12:04:25 -02008134static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008135{
8136 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008137 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008138 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008139 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008140 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008141 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008142 bool has_ck505 = false;
8143 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008144
8145 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008146 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008147 switch (encoder->type) {
8148 case INTEL_OUTPUT_LVDS:
8149 has_panel = true;
8150 has_lvds = true;
8151 break;
8152 case INTEL_OUTPUT_EDP:
8153 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008154 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008155 has_cpu_edp = true;
8156 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008157 default:
8158 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008159 }
8160 }
8161
Keith Packard99eb6a02011-09-26 14:29:12 -07008162 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008163 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008164 can_ssc = has_ck505;
8165 } else {
8166 has_ck505 = false;
8167 can_ssc = true;
8168 }
8169
Imre Deak2de69052013-05-08 13:14:04 +03008170 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8171 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008172
8173 /* Ironlake: try to setup display ref clock before DPLL
8174 * enabling. This is only under driver's control after
8175 * PCH B stepping, previous chipset stepping should be
8176 * ignoring this setting.
8177 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008178 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008179
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 /* As we must carefully and slowly disable/enable each source in turn,
8181 * compute the final state we want first and check if we need to
8182 * make any changes at all.
8183 */
8184 final = val;
8185 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008186 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008187 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008188 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008189 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8190
8191 final &= ~DREF_SSC_SOURCE_MASK;
8192 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8193 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008194
Keith Packard199e5d72011-09-22 12:01:57 -07008195 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008196 final |= DREF_SSC_SOURCE_ENABLE;
8197
8198 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8199 final |= DREF_SSC1_ENABLE;
8200
8201 if (has_cpu_edp) {
8202 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8203 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8204 else
8205 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8206 } else
8207 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8208 } else {
8209 final |= DREF_SSC_SOURCE_DISABLE;
8210 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8211 }
8212
8213 if (final == val)
8214 return;
8215
8216 /* Always enable nonspread source */
8217 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8218
8219 if (has_ck505)
8220 val |= DREF_NONSPREAD_CK505_ENABLE;
8221 else
8222 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8223
8224 if (has_panel) {
8225 val &= ~DREF_SSC_SOURCE_MASK;
8226 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008227
Keith Packard199e5d72011-09-22 12:01:57 -07008228 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008229 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008230 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008232 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008233 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008234
8235 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008236 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008237 POSTING_READ(PCH_DREF_CONTROL);
8238 udelay(200);
8239
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008241
8242 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008243 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008244 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008245 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008247 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008249 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008253 POSTING_READ(PCH_DREF_CONTROL);
8254 udelay(200);
8255 } else {
8256 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8257
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008259
8260 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008262
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008264 POSTING_READ(PCH_DREF_CONTROL);
8265 udelay(200);
8266
8267 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 val &= ~DREF_SSC_SOURCE_MASK;
8269 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008270
8271 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008273
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275 POSTING_READ(PCH_DREF_CONTROL);
8276 udelay(200);
8277 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278
8279 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280}
8281
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008282static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008284 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008285
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008286 tmp = I915_READ(SOUTH_CHICKEN2);
8287 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8288 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008289
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008290 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8291 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8292 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008293
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008294 tmp = I915_READ(SOUTH_CHICKEN2);
8295 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8296 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008298 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8299 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8300 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008301}
8302
8303/* WaMPhyProgramming:hsw */
8304static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8305{
8306 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008307
8308 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8309 tmp &= ~(0xFF << 24);
8310 tmp |= (0x12 << 24);
8311 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8312
Paulo Zanonidde86e22012-12-01 12:04:25 -02008313 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8314 tmp |= (1 << 11);
8315 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8316
8317 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8318 tmp |= (1 << 11);
8319 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8320
Paulo Zanonidde86e22012-12-01 12:04:25 -02008321 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8322 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8323 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8324
8325 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8326 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8327 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8328
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008329 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8330 tmp &= ~(7 << 13);
8331 tmp |= (5 << 13);
8332 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008334 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8335 tmp &= ~(7 << 13);
8336 tmp |= (5 << 13);
8337 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008338
8339 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8340 tmp &= ~0xFF;
8341 tmp |= 0x1C;
8342 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8343
8344 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8345 tmp &= ~0xFF;
8346 tmp |= 0x1C;
8347 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8348
8349 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8350 tmp &= ~(0xFF << 16);
8351 tmp |= (0x1C << 16);
8352 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8353
8354 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8355 tmp &= ~(0xFF << 16);
8356 tmp |= (0x1C << 16);
8357 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8358
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008359 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8360 tmp |= (1 << 27);
8361 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8364 tmp |= (1 << 27);
8365 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8368 tmp &= ~(0xF << 28);
8369 tmp |= (4 << 28);
8370 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008371
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008372 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8373 tmp &= ~(0xF << 28);
8374 tmp |= (4 << 28);
8375 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008376}
8377
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008378/* Implements 3 different sequences from BSpec chapter "Display iCLK
8379 * Programming" based on the parameters passed:
8380 * - Sequence to enable CLKOUT_DP
8381 * - Sequence to enable CLKOUT_DP without spread
8382 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8383 */
8384static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8385 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008386{
8387 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008388 uint32_t reg, tmp;
8389
8390 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8391 with_spread = true;
8392 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8393 with_fdi, "LP PCH doesn't have FDI\n"))
8394 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008395
Ville Syrjäläa5805162015-05-26 20:42:30 +03008396 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008397
8398 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8399 tmp &= ~SBI_SSCCTL_DISABLE;
8400 tmp |= SBI_SSCCTL_PATHALT;
8401 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8402
8403 udelay(24);
8404
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008405 if (with_spread) {
8406 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8407 tmp &= ~SBI_SSCCTL_PATHALT;
8408 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008409
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008410 if (with_fdi) {
8411 lpt_reset_fdi_mphy(dev_priv);
8412 lpt_program_fdi_mphy(dev_priv);
8413 }
8414 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008415
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008416 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8417 SBI_GEN0 : SBI_DBUFF0;
8418 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8419 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8420 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008421
Ville Syrjäläa5805162015-05-26 20:42:30 +03008422 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008423}
8424
Paulo Zanoni47701c32013-07-23 11:19:25 -03008425/* Sequence to disable CLKOUT_DP */
8426static void lpt_disable_clkout_dp(struct drm_device *dev)
8427{
8428 struct drm_i915_private *dev_priv = dev->dev_private;
8429 uint32_t reg, tmp;
8430
Ville Syrjäläa5805162015-05-26 20:42:30 +03008431 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008432
8433 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8434 SBI_GEN0 : SBI_DBUFF0;
8435 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8436 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8437 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8438
8439 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8440 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8441 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8442 tmp |= SBI_SSCCTL_PATHALT;
8443 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8444 udelay(32);
8445 }
8446 tmp |= SBI_SSCCTL_DISABLE;
8447 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8448 }
8449
Ville Syrjäläa5805162015-05-26 20:42:30 +03008450 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008451}
8452
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008453static void lpt_init_pch_refclk(struct drm_device *dev)
8454{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008455 struct intel_encoder *encoder;
8456 bool has_vga = false;
8457
Damien Lespiaub2784e12014-08-05 11:29:37 +01008458 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008459 switch (encoder->type) {
8460 case INTEL_OUTPUT_ANALOG:
8461 has_vga = true;
8462 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008463 default:
8464 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008465 }
8466 }
8467
Paulo Zanoni47701c32013-07-23 11:19:25 -03008468 if (has_vga)
8469 lpt_enable_clkout_dp(dev, true, true);
8470 else
8471 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008472}
8473
Paulo Zanonidde86e22012-12-01 12:04:25 -02008474/*
8475 * Initialize reference clocks when the driver loads
8476 */
8477void intel_init_pch_refclk(struct drm_device *dev)
8478{
8479 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8480 ironlake_init_pch_refclk(dev);
8481 else if (HAS_PCH_LPT(dev))
8482 lpt_init_pch_refclk(dev);
8483}
8484
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008485static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008486{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008487 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008488 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008489 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008490 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008491 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008492 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008493 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008494 bool is_lvds = false;
8495
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008496 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008497 if (connector_state->crtc != crtc_state->base.crtc)
8498 continue;
8499
8500 encoder = to_intel_encoder(connector_state->best_encoder);
8501
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008502 switch (encoder->type) {
8503 case INTEL_OUTPUT_LVDS:
8504 is_lvds = true;
8505 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008506 default:
8507 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008508 }
8509 num_connectors++;
8510 }
8511
8512 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008513 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008514 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008515 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008516 }
8517
8518 return 120000;
8519}
8520
Daniel Vetter6ff93602013-04-19 11:24:36 +02008521static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008522{
8523 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8525 int pipe = intel_crtc->pipe;
8526 uint32_t val;
8527
Daniel Vetter78114072013-06-13 00:54:57 +02008528 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008530 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008531 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008532 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008533 break;
8534 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008535 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 break;
8537 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008538 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008539 break;
8540 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008541 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 break;
8543 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008544 /* Case prevented by intel_choose_pipe_bpp_dither. */
8545 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008546 }
8547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008548 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008549 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008551 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008552 val |= PIPECONF_INTERLACED_ILK;
8553 else
8554 val |= PIPECONF_PROGRESSIVE;
8555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008556 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008557 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008558
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 I915_WRITE(PIPECONF(pipe), val);
8560 POSTING_READ(PIPECONF(pipe));
8561}
8562
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008563/*
8564 * Set up the pipe CSC unit.
8565 *
8566 * Currently only full range RGB to limited range RGB conversion
8567 * is supported, but eventually this should handle various
8568 * RGB<->YCbCr scenarios as well.
8569 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008570static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008571{
8572 struct drm_device *dev = crtc->dev;
8573 struct drm_i915_private *dev_priv = dev->dev_private;
8574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8575 int pipe = intel_crtc->pipe;
8576 uint16_t coeff = 0x7800; /* 1.0 */
8577
8578 /*
8579 * TODO: Check what kind of values actually come out of the pipe
8580 * with these coeff/postoff values and adjust to get the best
8581 * accuracy. Perhaps we even need to take the bpc value into
8582 * consideration.
8583 */
8584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008585 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008586 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8587
8588 /*
8589 * GY/GU and RY/RU should be the other way around according
8590 * to BSpec, but reality doesn't agree. Just set them up in
8591 * a way that results in the correct picture.
8592 */
8593 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8594 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8595
8596 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8597 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8598
8599 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8600 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8601
8602 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8603 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8604 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8605
8606 if (INTEL_INFO(dev)->gen > 6) {
8607 uint16_t postoff = 0;
8608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008609 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008610 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008611
8612 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8613 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8614 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8615
8616 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8617 } else {
8618 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8619
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008620 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008621 mode |= CSC_BLACK_SCREEN_OFFSET;
8622
8623 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8624 }
8625}
8626
Daniel Vetter6ff93602013-04-19 11:24:36 +02008627static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008629 struct drm_device *dev = crtc->dev;
8630 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008632 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008633 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008634 uint32_t val;
8635
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008636 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008637
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008638 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008639 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8640
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008641 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008642 val |= PIPECONF_INTERLACED_ILK;
8643 else
8644 val |= PIPECONF_PROGRESSIVE;
8645
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008646 I915_WRITE(PIPECONF(cpu_transcoder), val);
8647 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008648
8649 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8650 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008651
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308652 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008653 val = 0;
8654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008655 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008656 case 18:
8657 val |= PIPEMISC_DITHER_6_BPC;
8658 break;
8659 case 24:
8660 val |= PIPEMISC_DITHER_8_BPC;
8661 break;
8662 case 30:
8663 val |= PIPEMISC_DITHER_10_BPC;
8664 break;
8665 case 36:
8666 val |= PIPEMISC_DITHER_12_BPC;
8667 break;
8668 default:
8669 /* Case prevented by pipe_config_set_bpp. */
8670 BUG();
8671 }
8672
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008673 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008674 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8675
8676 I915_WRITE(PIPEMISC(pipe), val);
8677 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008678}
8679
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008680static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008681 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682 intel_clock_t *clock,
8683 bool *has_reduced_clock,
8684 intel_clock_t *reduced_clock)
8685{
8686 struct drm_device *dev = crtc->dev;
8687 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008688 int refclk;
8689 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008690 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008691
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008692 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008693
8694 /*
8695 * Returns a set of divisors for the desired target clock with the given
8696 * refclk, or FALSE. The returned values represent the clock equation:
8697 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8698 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008699 limit = intel_limit(crtc_state, refclk);
8700 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008701 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008702 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008703 if (!ret)
8704 return false;
8705
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008706 return true;
8707}
8708
Paulo Zanonid4b19312012-11-29 11:29:32 -02008709int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8710{
8711 /*
8712 * Account for spread spectrum to avoid
8713 * oversubscribing the link. Max center spread
8714 * is 2.5%; use 5% for safety's sake.
8715 */
8716 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008717 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008718}
8719
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008720static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008721{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008722 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008723}
8724
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008725static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008726 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008727 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008728 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729{
8730 struct drm_crtc *crtc = &intel_crtc->base;
8731 struct drm_device *dev = crtc->dev;
8732 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008733 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008734 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008735 struct drm_connector_state *connector_state;
8736 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008737 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008738 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008739 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008741 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008742 if (connector_state->crtc != crtc_state->base.crtc)
8743 continue;
8744
8745 encoder = to_intel_encoder(connector_state->best_encoder);
8746
8747 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 case INTEL_OUTPUT_LVDS:
8749 is_lvds = true;
8750 break;
8751 case INTEL_OUTPUT_SDVO:
8752 case INTEL_OUTPUT_HDMI:
8753 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008754 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008755 default:
8756 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757 }
8758
8759 num_connectors++;
8760 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008761
Chris Wilsonc1858122010-12-03 21:35:48 +00008762 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008763 factor = 21;
8764 if (is_lvds) {
8765 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008766 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008767 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008768 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008769 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008770 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008771
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008772 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008773 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008774
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008775 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8776 *fp2 |= FP_CB_TUNE;
8777
Chris Wilson5eddb702010-09-11 13:48:45 +01008778 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008779
Eric Anholta07d6782011-03-30 13:01:08 -07008780 if (is_lvds)
8781 dpll |= DPLLB_MODE_LVDS;
8782 else
8783 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008784
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008786 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008787
8788 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008789 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008791 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008792
Eric Anholta07d6782011-03-30 13:01:08 -07008793 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008794 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008795 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008796 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008797
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008798 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008799 case 5:
8800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8801 break;
8802 case 7:
8803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8804 break;
8805 case 10:
8806 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8807 break;
8808 case 14:
8809 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8810 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 }
8812
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008813 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008814 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 else
8816 dpll |= PLL_REF_INPUT_DREFCLK;
8817
Daniel Vetter959e16d2013-06-05 13:34:21 +02008818 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008819}
8820
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008821static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8822 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008823{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008824 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008826 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008827 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008828 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008829 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008830
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008831 memset(&crtc_state->dpll_hw_state, 0,
8832 sizeof(crtc_state->dpll_hw_state));
8833
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008834 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008835
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008836 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8837 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8838
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008839 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008840 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008841 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8843 return -EINVAL;
8844 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008845 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 if (!crtc_state->clock_set) {
8847 crtc_state->dpll.n = clock.n;
8848 crtc_state->dpll.m1 = clock.m1;
8849 crtc_state->dpll.m2 = clock.m2;
8850 crtc_state->dpll.p1 = clock.p1;
8851 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008853
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008854 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 if (crtc_state->has_pch_encoder) {
8856 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008857 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008858 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008861 &fp, &reduced_clock,
8862 has_reduced_clock ? &fp2 : NULL);
8863
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 crtc_state->dpll_hw_state.dpll = dpll;
8865 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008866 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008868 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008870
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008872 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008873 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008874 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008875 return -EINVAL;
8876 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008877 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008878
Rodrigo Viviab585de2015-03-24 12:40:09 -07008879 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008880 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008881 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008882 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008883
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008884 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885}
8886
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008887static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8888 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008889{
8890 struct drm_device *dev = crtc->base.dev;
8891 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008892 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008893
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008894 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8895 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8896 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8897 & ~TU_SIZE_MASK;
8898 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8899 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8900 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8901}
8902
8903static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8904 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008905 struct intel_link_m_n *m_n,
8906 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008907{
8908 struct drm_device *dev = crtc->base.dev;
8909 struct drm_i915_private *dev_priv = dev->dev_private;
8910 enum pipe pipe = crtc->pipe;
8911
8912 if (INTEL_INFO(dev)->gen >= 5) {
8913 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8914 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8915 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8916 & ~TU_SIZE_MASK;
8917 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8918 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8919 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008920 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8921 * gen < 8) and if DRRS is supported (to make sure the
8922 * registers are not unnecessarily read).
8923 */
8924 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008925 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008926 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8927 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8928 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8929 & ~TU_SIZE_MASK;
8930 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8931 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8932 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8933 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008934 } else {
8935 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8936 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8937 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8938 & ~TU_SIZE_MASK;
8939 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8940 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8941 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8942 }
8943}
8944
8945void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008946 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008947{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008948 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8950 else
8951 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008952 &pipe_config->dp_m_n,
8953 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008954}
8955
Daniel Vetter72419202013-04-04 13:28:53 +02008956static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008957 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008958{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008959 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008960 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008961}
8962
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008963static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008964 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008965{
8966 struct drm_device *dev = crtc->base.dev;
8967 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008968 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8969 uint32_t ps_ctrl = 0;
8970 int id = -1;
8971 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008972
Chandra Kondurua1b22782015-04-07 15:28:45 -07008973 /* find scaler attached to this pipe */
8974 for (i = 0; i < crtc->num_scalers; i++) {
8975 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8976 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8977 id = i;
8978 pipe_config->pch_pfit.enabled = true;
8979 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8980 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8981 break;
8982 }
8983 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008984
Chandra Kondurua1b22782015-04-07 15:28:45 -07008985 scaler_state->scaler_id = id;
8986 if (id >= 0) {
8987 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8988 } else {
8989 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008990 }
8991}
8992
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008993static void
8994skylake_get_initial_plane_config(struct intel_crtc *crtc,
8995 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008996{
8997 struct drm_device *dev = crtc->base.dev;
8998 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008999 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009000 int pipe = crtc->pipe;
9001 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009002 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009003 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009004 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005
Damien Lespiaud9806c92015-01-21 14:07:19 +00009006 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009007 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008 DRM_DEBUG_KMS("failed to alloc fb\n");
9009 return;
9010 }
9011
Damien Lespiau1b842c82015-01-21 13:50:54 +00009012 fb = &intel_fb->base;
9013
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009014 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009015 if (!(val & PLANE_CTL_ENABLE))
9016 goto error;
9017
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009018 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9019 fourcc = skl_format_to_fourcc(pixel_format,
9020 val & PLANE_CTL_ORDER_RGBX,
9021 val & PLANE_CTL_ALPHA_MASK);
9022 fb->pixel_format = fourcc;
9023 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9024
Damien Lespiau40f46282015-02-27 11:15:21 +00009025 tiling = val & PLANE_CTL_TILED_MASK;
9026 switch (tiling) {
9027 case PLANE_CTL_TILED_LINEAR:
9028 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9029 break;
9030 case PLANE_CTL_TILED_X:
9031 plane_config->tiling = I915_TILING_X;
9032 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9033 break;
9034 case PLANE_CTL_TILED_Y:
9035 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9036 break;
9037 case PLANE_CTL_TILED_YF:
9038 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9039 break;
9040 default:
9041 MISSING_CASE(tiling);
9042 goto error;
9043 }
9044
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009045 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9046 plane_config->base = base;
9047
9048 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9049
9050 val = I915_READ(PLANE_SIZE(pipe, 0));
9051 fb->height = ((val >> 16) & 0xfff) + 1;
9052 fb->width = ((val >> 0) & 0x1fff) + 1;
9053
9054 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009055 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9056 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009057 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9058
9059 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009060 fb->pixel_format,
9061 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009063 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009064
9065 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9066 pipe_name(pipe), fb->width, fb->height,
9067 fb->bits_per_pixel, base, fb->pitches[0],
9068 plane_config->size);
9069
Damien Lespiau2d140302015-02-05 17:22:18 +00009070 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071 return;
9072
9073error:
9074 kfree(fb);
9075}
9076
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009077static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009078 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
9082 uint32_t tmp;
9083
9084 tmp = I915_READ(PF_CTL(crtc->pipe));
9085
9086 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009087 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9089 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009090
9091 /* We currently do not free assignements of panel fitters on
9092 * ivb/hsw (since we don't use the higher upscaling modes which
9093 * differentiates them) so just WARN about this case for now. */
9094 if (IS_GEN7(dev)) {
9095 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9096 PF_PIPE_SEL_IVB(crtc->pipe));
9097 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009098 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009099}
9100
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009101static void
9102ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9103 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009104{
9105 struct drm_device *dev = crtc->base.dev;
9106 struct drm_i915_private *dev_priv = dev->dev_private;
9107 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009108 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009109 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009110 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009111 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009112 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009113
Damien Lespiau42a7b082015-02-05 19:35:13 +00009114 val = I915_READ(DSPCNTR(pipe));
9115 if (!(val & DISPLAY_PLANE_ENABLE))
9116 return;
9117
Damien Lespiaud9806c92015-01-21 14:07:19 +00009118 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009119 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009120 DRM_DEBUG_KMS("failed to alloc fb\n");
9121 return;
9122 }
9123
Damien Lespiau1b842c82015-01-21 13:50:54 +00009124 fb = &intel_fb->base;
9125
Daniel Vetter18c52472015-02-10 17:16:09 +00009126 if (INTEL_INFO(dev)->gen >= 4) {
9127 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009128 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009129 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9130 }
9131 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132
9133 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009134 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009135 fb->pixel_format = fourcc;
9136 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009138 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009139 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009140 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009141 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009142 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009143 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009145 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146 }
9147 plane_config->base = base;
9148
9149 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009150 fb->width = ((val >> 16) & 0xfff) + 1;
9151 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
9153 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009154 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009156 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009157 fb->pixel_format,
9158 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009160 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161
Damien Lespiau2844a922015-01-20 12:51:48 +00009162 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9163 pipe_name(pipe), fb->width, fb->height,
9164 fb->bits_per_pixel, base, fb->pitches[0],
9165 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009166
Damien Lespiau2d140302015-02-05 17:22:18 +00009167 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009168}
9169
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009170static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009171 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009172{
9173 struct drm_device *dev = crtc->base.dev;
9174 struct drm_i915_private *dev_priv = dev->dev_private;
9175 uint32_t tmp;
9176
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009177 if (!intel_display_power_is_enabled(dev_priv,
9178 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009179 return false;
9180
Daniel Vettere143a212013-07-04 12:01:15 +02009181 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009182 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009184 tmp = I915_READ(PIPECONF(crtc->pipe));
9185 if (!(tmp & PIPECONF_ENABLE))
9186 return false;
9187
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009188 switch (tmp & PIPECONF_BPC_MASK) {
9189 case PIPECONF_6BPC:
9190 pipe_config->pipe_bpp = 18;
9191 break;
9192 case PIPECONF_8BPC:
9193 pipe_config->pipe_bpp = 24;
9194 break;
9195 case PIPECONF_10BPC:
9196 pipe_config->pipe_bpp = 30;
9197 break;
9198 case PIPECONF_12BPC:
9199 pipe_config->pipe_bpp = 36;
9200 break;
9201 default:
9202 break;
9203 }
9204
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009205 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9206 pipe_config->limited_color_range = true;
9207
Daniel Vetterab9412b2013-05-03 11:49:46 +02009208 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009209 struct intel_shared_dpll *pll;
9210
Daniel Vetter88adfff2013-03-28 10:42:01 +01009211 pipe_config->has_pch_encoder = true;
9212
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009213 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9214 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9215 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009216
9217 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009218
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009219 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009220 pipe_config->shared_dpll =
9221 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009222 } else {
9223 tmp = I915_READ(PCH_DPLL_SEL);
9224 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9225 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9226 else
9227 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9228 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009229
9230 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9231
9232 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9233 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009234
9235 tmp = pipe_config->dpll_hw_state.dpll;
9236 pipe_config->pixel_multiplier =
9237 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9238 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009239
9240 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009241 } else {
9242 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009243 }
9244
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009245 intel_get_pipe_timings(crtc, pipe_config);
9246
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009247 ironlake_get_pfit_config(crtc, pipe_config);
9248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249 return true;
9250}
9251
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009252static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9253{
9254 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009255 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009256
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009257 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009258 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259 pipe_name(crtc->pipe));
9260
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9262 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9263 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9264 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9265 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9266 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009268 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009269 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009270 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009271 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009273 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009277 /*
9278 * In theory we can still leave IRQs enabled, as long as only the HPD
9279 * interrupts remain enabled. We used to check for that, but since it's
9280 * gen-specific and since we only disable LCPLL after we fully disable
9281 * the interrupts, the check below should be enough.
9282 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009283 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009284}
9285
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009286static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9287{
9288 struct drm_device *dev = dev_priv->dev;
9289
9290 if (IS_HASWELL(dev))
9291 return I915_READ(D_COMP_HSW);
9292 else
9293 return I915_READ(D_COMP_BDW);
9294}
9295
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009296static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9297{
9298 struct drm_device *dev = dev_priv->dev;
9299
9300 if (IS_HASWELL(dev)) {
9301 mutex_lock(&dev_priv->rps.hw_lock);
9302 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9303 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009304 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009305 mutex_unlock(&dev_priv->rps.hw_lock);
9306 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009307 I915_WRITE(D_COMP_BDW, val);
9308 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009309 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009310}
9311
9312/*
9313 * This function implements pieces of two sequences from BSpec:
9314 * - Sequence for display software to disable LCPLL
9315 * - Sequence for display software to allow package C8+
9316 * The steps implemented here are just the steps that actually touch the LCPLL
9317 * register. Callers should take care of disabling all the display engine
9318 * functions, doing the mode unset, fixing interrupts, etc.
9319 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009320static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9321 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009322{
9323 uint32_t val;
9324
9325 assert_can_disable_lcpll(dev_priv);
9326
9327 val = I915_READ(LCPLL_CTL);
9328
9329 if (switch_to_fclk) {
9330 val |= LCPLL_CD_SOURCE_FCLK;
9331 I915_WRITE(LCPLL_CTL, val);
9332
9333 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9334 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9335 DRM_ERROR("Switching to FCLK failed\n");
9336
9337 val = I915_READ(LCPLL_CTL);
9338 }
9339
9340 val |= LCPLL_PLL_DISABLE;
9341 I915_WRITE(LCPLL_CTL, val);
9342 POSTING_READ(LCPLL_CTL);
9343
9344 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9345 DRM_ERROR("LCPLL still locked\n");
9346
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009347 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009349 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009350 ndelay(100);
9351
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009352 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9353 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009354 DRM_ERROR("D_COMP RCOMP still in progress\n");
9355
9356 if (allow_power_down) {
9357 val = I915_READ(LCPLL_CTL);
9358 val |= LCPLL_POWER_DOWN_ALLOW;
9359 I915_WRITE(LCPLL_CTL, val);
9360 POSTING_READ(LCPLL_CTL);
9361 }
9362}
9363
9364/*
9365 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9366 * source.
9367 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009368static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369{
9370 uint32_t val;
9371
9372 val = I915_READ(LCPLL_CTL);
9373
9374 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9375 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9376 return;
9377
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009378 /*
9379 * Make sure we're not on PC8 state before disabling PC8, otherwise
9380 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009381 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009382 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009383
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384 if (val & LCPLL_POWER_DOWN_ALLOW) {
9385 val &= ~LCPLL_POWER_DOWN_ALLOW;
9386 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009387 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388 }
9389
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009390 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391 val |= D_COMP_COMP_FORCE;
9392 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009393 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394
9395 val = I915_READ(LCPLL_CTL);
9396 val &= ~LCPLL_PLL_DISABLE;
9397 I915_WRITE(LCPLL_CTL, val);
9398
9399 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9400 DRM_ERROR("LCPLL not locked yet\n");
9401
9402 if (val & LCPLL_CD_SOURCE_FCLK) {
9403 val = I915_READ(LCPLL_CTL);
9404 val &= ~LCPLL_CD_SOURCE_FCLK;
9405 I915_WRITE(LCPLL_CTL, val);
9406
9407 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9408 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9409 DRM_ERROR("Switching back to LCPLL failed\n");
9410 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009411
Mika Kuoppala59bad942015-01-16 11:34:40 +02009412 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009413 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009414}
9415
Paulo Zanoni765dab672014-03-07 20:08:18 -03009416/*
9417 * Package states C8 and deeper are really deep PC states that can only be
9418 * reached when all the devices on the system allow it, so even if the graphics
9419 * device allows PC8+, it doesn't mean the system will actually get to these
9420 * states. Our driver only allows PC8+ when going into runtime PM.
9421 *
9422 * The requirements for PC8+ are that all the outputs are disabled, the power
9423 * well is disabled and most interrupts are disabled, and these are also
9424 * requirements for runtime PM. When these conditions are met, we manually do
9425 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9426 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9427 * hang the machine.
9428 *
9429 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9430 * the state of some registers, so when we come back from PC8+ we need to
9431 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9432 * need to take care of the registers kept by RC6. Notice that this happens even
9433 * if we don't put the device in PCI D3 state (which is what currently happens
9434 * because of the runtime PM support).
9435 *
9436 * For more, read "Display Sequences for Package C8" on the hardware
9437 * documentation.
9438 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009439void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009440{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009441 struct drm_device *dev = dev_priv->dev;
9442 uint32_t val;
9443
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 DRM_DEBUG_KMS("Enabling package C8+\n");
9445
Paulo Zanonic67a4702013-08-19 13:18:09 -03009446 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9447 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9448 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9449 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9450 }
9451
9452 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 hsw_disable_lcpll(dev_priv, true, true);
9454}
9455
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009456void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457{
9458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
Paulo Zanonic67a4702013-08-19 13:18:09 -03009461 DRM_DEBUG_KMS("Disabling package C8+\n");
9462
9463 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 lpt_init_pch_refclk(dev);
9465
9466 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9467 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9468 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9469 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9470 }
9471
9472 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009473}
9474
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009475static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309476{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009477 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309479
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009480 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309481}
9482
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009483/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009484static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009485{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009486 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009487 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009489
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490 for_each_intel_crtc(state->dev, intel_crtc) {
9491 int pixel_rate;
9492
9493 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9494 if (IS_ERR(crtc_state))
9495 return PTR_ERR(crtc_state);
9496
9497 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009498 continue;
9499
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009500 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009501
9502 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009503 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009504 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9505
9506 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9507 }
9508
9509 return max_pixel_rate;
9510}
9511
9512static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9513{
9514 struct drm_i915_private *dev_priv = dev->dev_private;
9515 uint32_t val, data;
9516 int ret;
9517
9518 if (WARN((I915_READ(LCPLL_CTL) &
9519 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9520 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9521 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9522 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9523 "trying to change cdclk frequency with cdclk not enabled\n"))
9524 return;
9525
9526 mutex_lock(&dev_priv->rps.hw_lock);
9527 ret = sandybridge_pcode_write(dev_priv,
9528 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9529 mutex_unlock(&dev_priv->rps.hw_lock);
9530 if (ret) {
9531 DRM_ERROR("failed to inform pcode about cdclk change\n");
9532 return;
9533 }
9534
9535 val = I915_READ(LCPLL_CTL);
9536 val |= LCPLL_CD_SOURCE_FCLK;
9537 I915_WRITE(LCPLL_CTL, val);
9538
9539 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9540 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9541 DRM_ERROR("Switching to FCLK failed\n");
9542
9543 val = I915_READ(LCPLL_CTL);
9544 val &= ~LCPLL_CLK_FREQ_MASK;
9545
9546 switch (cdclk) {
9547 case 450000:
9548 val |= LCPLL_CLK_FREQ_450;
9549 data = 0;
9550 break;
9551 case 540000:
9552 val |= LCPLL_CLK_FREQ_54O_BDW;
9553 data = 1;
9554 break;
9555 case 337500:
9556 val |= LCPLL_CLK_FREQ_337_5_BDW;
9557 data = 2;
9558 break;
9559 case 675000:
9560 val |= LCPLL_CLK_FREQ_675_BDW;
9561 data = 3;
9562 break;
9563 default:
9564 WARN(1, "invalid cdclk frequency\n");
9565 return;
9566 }
9567
9568 I915_WRITE(LCPLL_CTL, val);
9569
9570 val = I915_READ(LCPLL_CTL);
9571 val &= ~LCPLL_CD_SOURCE_FCLK;
9572 I915_WRITE(LCPLL_CTL, val);
9573
9574 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9575 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9576 DRM_ERROR("Switching back to LCPLL failed\n");
9577
9578 mutex_lock(&dev_priv->rps.hw_lock);
9579 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9580 mutex_unlock(&dev_priv->rps.hw_lock);
9581
9582 intel_update_cdclk(dev);
9583
9584 WARN(cdclk != dev_priv->cdclk_freq,
9585 "cdclk requested %d kHz but got %d kHz\n",
9586 cdclk, dev_priv->cdclk_freq);
9587}
9588
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009589static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009590{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 struct drm_i915_private *dev_priv = to_i915(state->dev);
9592 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 int cdclk;
9594
9595 /*
9596 * FIXME should also account for plane ratio
9597 * once 64bpp pixel formats are supported.
9598 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009599 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009600 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009601 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009602 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009603 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 cdclk = 450000;
9605 else
9606 cdclk = 337500;
9607
9608 /*
9609 * FIXME move the cdclk caclulation to
9610 * compute_config() so we can fail gracegully.
9611 */
9612 if (cdclk > dev_priv->max_cdclk_freq) {
9613 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9614 cdclk, dev_priv->max_cdclk_freq);
9615 cdclk = dev_priv->max_cdclk_freq;
9616 }
9617
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619
9620 return 0;
9621}
9622
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009623static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009624{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009625 struct drm_device *dev = old_state->dev;
9626 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009627
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009628 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009629}
9630
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009631static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9632 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009633{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009634 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009635 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009636
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009637 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009638
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009639 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009640}
9641
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309642static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9643 enum port port,
9644 struct intel_crtc_state *pipe_config)
9645{
9646 switch (port) {
9647 case PORT_A:
9648 pipe_config->ddi_pll_sel = SKL_DPLL0;
9649 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9650 break;
9651 case PORT_B:
9652 pipe_config->ddi_pll_sel = SKL_DPLL1;
9653 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9654 break;
9655 case PORT_C:
9656 pipe_config->ddi_pll_sel = SKL_DPLL2;
9657 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9658 break;
9659 default:
9660 DRM_ERROR("Incorrect port type\n");
9661 }
9662}
9663
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009664static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9665 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009666 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009667{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009668 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009669
9670 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9671 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9672
9673 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009674 case SKL_DPLL0:
9675 /*
9676 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9677 * of the shared DPLL framework and thus needs to be read out
9678 * separately
9679 */
9680 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9681 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9682 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009683 case SKL_DPLL1:
9684 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9685 break;
9686 case SKL_DPLL2:
9687 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9688 break;
9689 case SKL_DPLL3:
9690 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9691 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009692 }
9693}
9694
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009695static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9696 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009697 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009698{
9699 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9700
9701 switch (pipe_config->ddi_pll_sel) {
9702 case PORT_CLK_SEL_WRPLL1:
9703 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9704 break;
9705 case PORT_CLK_SEL_WRPLL2:
9706 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9707 break;
9708 }
9709}
9710
Daniel Vetter26804af2014-06-25 22:01:55 +03009711static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009712 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009713{
9714 struct drm_device *dev = crtc->base.dev;
9715 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009716 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009717 enum port port;
9718 uint32_t tmp;
9719
9720 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9721
9722 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9723
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009724 if (IS_SKYLAKE(dev))
9725 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309726 else if (IS_BROXTON(dev))
9727 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009728 else
9729 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009730
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009731 if (pipe_config->shared_dpll >= 0) {
9732 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9733
9734 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9735 &pipe_config->dpll_hw_state));
9736 }
9737
Daniel Vetter26804af2014-06-25 22:01:55 +03009738 /*
9739 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9740 * DDI E. So just check whether this pipe is wired to DDI E and whether
9741 * the PCH transcoder is on.
9742 */
Damien Lespiauca370452013-12-03 13:56:24 +00009743 if (INTEL_INFO(dev)->gen < 9 &&
9744 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009745 pipe_config->has_pch_encoder = true;
9746
9747 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9748 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9749 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9750
9751 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9752 }
9753}
9754
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009755static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009756 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009757{
9758 struct drm_device *dev = crtc->base.dev;
9759 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009760 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009761 uint32_t tmp;
9762
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009763 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009764 POWER_DOMAIN_PIPE(crtc->pipe)))
9765 return false;
9766
Daniel Vettere143a212013-07-04 12:01:15 +02009767 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009768 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9769
Daniel Vettereccb1402013-05-22 00:50:22 +02009770 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9771 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9772 enum pipe trans_edp_pipe;
9773 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9774 default:
9775 WARN(1, "unknown pipe linked to edp transcoder\n");
9776 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9777 case TRANS_DDI_EDP_INPUT_A_ON:
9778 trans_edp_pipe = PIPE_A;
9779 break;
9780 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9781 trans_edp_pipe = PIPE_B;
9782 break;
9783 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9784 trans_edp_pipe = PIPE_C;
9785 break;
9786 }
9787
9788 if (trans_edp_pipe == crtc->pipe)
9789 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9790 }
9791
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009792 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009793 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009794 return false;
9795
Daniel Vettereccb1402013-05-22 00:50:22 +02009796 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009797 if (!(tmp & PIPECONF_ENABLE))
9798 return false;
9799
Daniel Vetter26804af2014-06-25 22:01:55 +03009800 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009801
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009802 intel_get_pipe_timings(crtc, pipe_config);
9803
Chandra Kondurua1b22782015-04-07 15:28:45 -07009804 if (INTEL_INFO(dev)->gen >= 9) {
9805 skl_init_scalers(dev, crtc, pipe_config);
9806 }
9807
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009808 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009809
9810 if (INTEL_INFO(dev)->gen >= 9) {
9811 pipe_config->scaler_state.scaler_id = -1;
9812 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9813 }
9814
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009815 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009816 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009817 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009818 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009819 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009820 else
9821 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009822 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009823
Jesse Barnese59150d2014-01-07 13:30:45 -08009824 if (IS_HASWELL(dev))
9825 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9826 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009827
Clint Taylorebb69c92014-09-30 10:30:22 -07009828 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9829 pipe_config->pixel_multiplier =
9830 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9831 } else {
9832 pipe_config->pixel_multiplier = 1;
9833 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009834
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009835 return true;
9836}
9837
Chris Wilson560b85b2010-08-07 11:01:38 +01009838static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9839{
9840 struct drm_device *dev = crtc->dev;
9841 struct drm_i915_private *dev_priv = dev->dev_private;
9842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009843 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009844
Ville Syrjälädc41c152014-08-13 11:57:05 +03009845 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009846 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9847 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009848 unsigned int stride = roundup_pow_of_two(width) * 4;
9849
9850 switch (stride) {
9851 default:
9852 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9853 width, stride);
9854 stride = 256;
9855 /* fallthrough */
9856 case 256:
9857 case 512:
9858 case 1024:
9859 case 2048:
9860 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009861 }
9862
Ville Syrjälädc41c152014-08-13 11:57:05 +03009863 cntl |= CURSOR_ENABLE |
9864 CURSOR_GAMMA_ENABLE |
9865 CURSOR_FORMAT_ARGB |
9866 CURSOR_STRIDE(stride);
9867
9868 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009869 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009870
Ville Syrjälädc41c152014-08-13 11:57:05 +03009871 if (intel_crtc->cursor_cntl != 0 &&
9872 (intel_crtc->cursor_base != base ||
9873 intel_crtc->cursor_size != size ||
9874 intel_crtc->cursor_cntl != cntl)) {
9875 /* On these chipsets we can only modify the base/size/stride
9876 * whilst the cursor is disabled.
9877 */
9878 I915_WRITE(_CURACNTR, 0);
9879 POSTING_READ(_CURACNTR);
9880 intel_crtc->cursor_cntl = 0;
9881 }
9882
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009883 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009884 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009885 intel_crtc->cursor_base = base;
9886 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009887
9888 if (intel_crtc->cursor_size != size) {
9889 I915_WRITE(CURSIZE, size);
9890 intel_crtc->cursor_size = size;
9891 }
9892
Chris Wilson4b0e3332014-05-30 16:35:26 +03009893 if (intel_crtc->cursor_cntl != cntl) {
9894 I915_WRITE(_CURACNTR, cntl);
9895 POSTING_READ(_CURACNTR);
9896 intel_crtc->cursor_cntl = cntl;
9897 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009898}
9899
9900static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9901{
9902 struct drm_device *dev = crtc->dev;
9903 struct drm_i915_private *dev_priv = dev->dev_private;
9904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9905 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009906 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009907
Chris Wilson4b0e3332014-05-30 16:35:26 +03009908 cntl = 0;
9909 if (base) {
9910 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009911 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309912 case 64:
9913 cntl |= CURSOR_MODE_64_ARGB_AX;
9914 break;
9915 case 128:
9916 cntl |= CURSOR_MODE_128_ARGB_AX;
9917 break;
9918 case 256:
9919 cntl |= CURSOR_MODE_256_ARGB_AX;
9920 break;
9921 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009922 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309923 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009924 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009925 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009926
9927 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9928 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009929 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009930
Matt Roper8e7d6882015-01-21 16:35:41 -08009931 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009932 cntl |= CURSOR_ROTATE_180;
9933
Chris Wilson4b0e3332014-05-30 16:35:26 +03009934 if (intel_crtc->cursor_cntl != cntl) {
9935 I915_WRITE(CURCNTR(pipe), cntl);
9936 POSTING_READ(CURCNTR(pipe));
9937 intel_crtc->cursor_cntl = cntl;
9938 }
9939
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009940 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009941 I915_WRITE(CURBASE(pipe), base);
9942 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009943
9944 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009945}
9946
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009947/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009948static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9949 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950{
9951 struct drm_device *dev = crtc->dev;
9952 struct drm_i915_private *dev_priv = dev->dev_private;
9953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9954 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009955 int x = crtc->cursor_x;
9956 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009957 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009958
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009959 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009962 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009963 base = 0;
9964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009965 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009966 base = 0;
9967
9968 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009969 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = 0;
9971
9972 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9973 x = -x;
9974 }
9975 pos |= x << CURSOR_X_SHIFT;
9976
9977 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009978 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009979 base = 0;
9980
9981 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9982 y = -y;
9983 }
9984 pos |= y << CURSOR_Y_SHIFT;
9985
Chris Wilson4b0e3332014-05-30 16:35:26 +03009986 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009987 return;
9988
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009989 I915_WRITE(CURPOS(pipe), pos);
9990
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009991 /* ILK+ do this automagically */
9992 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009993 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009994 base += (intel_crtc->base.cursor->state->crtc_h *
9995 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009996 }
9997
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009998 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009999 i845_update_cursor(crtc, base);
10000 else
10001 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010002}
10003
Ville Syrjälädc41c152014-08-13 11:57:05 +030010004static bool cursor_size_ok(struct drm_device *dev,
10005 uint32_t width, uint32_t height)
10006{
10007 if (width == 0 || height == 0)
10008 return false;
10009
10010 /*
10011 * 845g/865g are special in that they are only limited by
10012 * the width of their cursors, the height is arbitrary up to
10013 * the precision of the register. Everything else requires
10014 * square cursors, limited to a few power-of-two sizes.
10015 */
10016 if (IS_845G(dev) || IS_I865G(dev)) {
10017 if ((width & 63) != 0)
10018 return false;
10019
10020 if (width > (IS_845G(dev) ? 64 : 512))
10021 return false;
10022
10023 if (height > 1023)
10024 return false;
10025 } else {
10026 switch (width | height) {
10027 case 256:
10028 case 128:
10029 if (IS_GEN2(dev))
10030 return false;
10031 case 64:
10032 break;
10033 default:
10034 return false;
10035 }
10036 }
10037
10038 return true;
10039}
10040
Jesse Barnes79e53942008-11-07 14:24:08 -080010041static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010042 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010043{
James Simmons72034252010-08-03 01:33:19 +010010044 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010046
James Simmons72034252010-08-03 01:33:19 +010010047 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010048 intel_crtc->lut_r[i] = red[i] >> 8;
10049 intel_crtc->lut_g[i] = green[i] >> 8;
10050 intel_crtc->lut_b[i] = blue[i] >> 8;
10051 }
10052
10053 intel_crtc_load_lut(crtc);
10054}
10055
Jesse Barnes79e53942008-11-07 14:24:08 -080010056/* VESA 640x480x72Hz mode to set on the pipe */
10057static struct drm_display_mode load_detect_mode = {
10058 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10059 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10060};
10061
Daniel Vettera8bb6812014-02-10 18:00:39 +010010062struct drm_framebuffer *
10063__intel_framebuffer_create(struct drm_device *dev,
10064 struct drm_mode_fb_cmd2 *mode_cmd,
10065 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010066{
10067 struct intel_framebuffer *intel_fb;
10068 int ret;
10069
10070 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10071 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010072 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010073 return ERR_PTR(-ENOMEM);
10074 }
10075
10076 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010077 if (ret)
10078 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010079
10080 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010081err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010082 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010083 kfree(intel_fb);
10084
10085 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010086}
10087
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010088static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010089intel_framebuffer_create(struct drm_device *dev,
10090 struct drm_mode_fb_cmd2 *mode_cmd,
10091 struct drm_i915_gem_object *obj)
10092{
10093 struct drm_framebuffer *fb;
10094 int ret;
10095
10096 ret = i915_mutex_lock_interruptible(dev);
10097 if (ret)
10098 return ERR_PTR(ret);
10099 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10100 mutex_unlock(&dev->struct_mutex);
10101
10102 return fb;
10103}
10104
Chris Wilsond2dff872011-04-19 08:36:26 +010010105static u32
10106intel_framebuffer_pitch_for_width(int width, int bpp)
10107{
10108 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10109 return ALIGN(pitch, 64);
10110}
10111
10112static u32
10113intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10114{
10115 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010116 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010117}
10118
10119static struct drm_framebuffer *
10120intel_framebuffer_create_for_mode(struct drm_device *dev,
10121 struct drm_display_mode *mode,
10122 int depth, int bpp)
10123{
10124 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010125 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010126
10127 obj = i915_gem_alloc_object(dev,
10128 intel_framebuffer_size_for_mode(mode, bpp));
10129 if (obj == NULL)
10130 return ERR_PTR(-ENOMEM);
10131
10132 mode_cmd.width = mode->hdisplay;
10133 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010134 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10135 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010136 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010137
10138 return intel_framebuffer_create(dev, &mode_cmd, obj);
10139}
10140
10141static struct drm_framebuffer *
10142mode_fits_in_fbdev(struct drm_device *dev,
10143 struct drm_display_mode *mode)
10144{
Daniel Vetter06957262015-08-10 13:34:08 +020010145#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010146 struct drm_i915_private *dev_priv = dev->dev_private;
10147 struct drm_i915_gem_object *obj;
10148 struct drm_framebuffer *fb;
10149
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010150 if (!dev_priv->fbdev)
10151 return NULL;
10152
10153 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 return NULL;
10155
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010156 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010157 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010158
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010159 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010160 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10161 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010162 return NULL;
10163
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010164 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010165 return NULL;
10166
10167 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010168#else
10169 return NULL;
10170#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010171}
10172
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010173static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10174 struct drm_crtc *crtc,
10175 struct drm_display_mode *mode,
10176 struct drm_framebuffer *fb,
10177 int x, int y)
10178{
10179 struct drm_plane_state *plane_state;
10180 int hdisplay, vdisplay;
10181 int ret;
10182
10183 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10184 if (IS_ERR(plane_state))
10185 return PTR_ERR(plane_state);
10186
10187 if (mode)
10188 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10189 else
10190 hdisplay = vdisplay = 0;
10191
10192 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10193 if (ret)
10194 return ret;
10195 drm_atomic_set_fb_for_plane(plane_state, fb);
10196 plane_state->crtc_x = 0;
10197 plane_state->crtc_y = 0;
10198 plane_state->crtc_w = hdisplay;
10199 plane_state->crtc_h = vdisplay;
10200 plane_state->src_x = x << 16;
10201 plane_state->src_y = y << 16;
10202 plane_state->src_w = hdisplay << 16;
10203 plane_state->src_h = vdisplay << 16;
10204
10205 return 0;
10206}
10207
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010208bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010209 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010210 struct intel_load_detect_pipe *old,
10211 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010212{
10213 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010214 struct intel_encoder *intel_encoder =
10215 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010216 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010217 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 struct drm_crtc *crtc = NULL;
10219 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010220 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010221 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010222 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010223 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010224 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010225 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010226
Chris Wilsond2dff872011-04-19 08:36:26 +010010227 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010228 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010229 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010230
Rob Clark51fd3712013-11-19 12:10:12 -050010231retry:
10232 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10233 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010234 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010235
Jesse Barnes79e53942008-11-07 14:24:08 -080010236 /*
10237 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010238 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010239 * - if the connector already has an assigned crtc, use it (but make
10240 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010241 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010242 * - try to find the first unused crtc that can drive this connector,
10243 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010244 */
10245
10246 /* See if we already have a CRTC for this connector */
10247 if (encoder->crtc) {
10248 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010249
Rob Clark51fd3712013-11-19 12:10:12 -050010250 ret = drm_modeset_lock(&crtc->mutex, ctx);
10251 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010252 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010253 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10254 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010255 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010256
Daniel Vetter24218aa2012-08-12 19:27:11 +020010257 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010258 old->load_detect_temp = false;
10259
10260 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010261 if (connector->dpms != DRM_MODE_DPMS_ON)
10262 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010263
Chris Wilson71731882011-04-19 23:10:58 +010010264 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010265 }
10266
10267 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010268 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010269 i++;
10270 if (!(encoder->possible_crtcs & (1 << i)))
10271 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010272 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010273 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010274
10275 crtc = possible_crtc;
10276 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010277 }
10278
10279 /*
10280 * If we didn't find an unused CRTC, don't use any.
10281 */
10282 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010283 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010284 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 }
10286
Rob Clark51fd3712013-11-19 12:10:12 -050010287 ret = drm_modeset_lock(&crtc->mutex, ctx);
10288 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010289 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010290 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10291 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010292 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293
10294 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010295 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010296 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010297 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010299 state = drm_atomic_state_alloc(dev);
10300 if (!state)
10301 return false;
10302
10303 state->acquire_ctx = ctx;
10304
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010305 connector_state = drm_atomic_get_connector_state(state, connector);
10306 if (IS_ERR(connector_state)) {
10307 ret = PTR_ERR(connector_state);
10308 goto fail;
10309 }
10310
10311 connector_state->crtc = crtc;
10312 connector_state->best_encoder = &intel_encoder->base;
10313
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010314 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10315 if (IS_ERR(crtc_state)) {
10316 ret = PTR_ERR(crtc_state);
10317 goto fail;
10318 }
10319
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010320 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010321
Chris Wilson64927112011-04-20 07:25:26 +010010322 if (!mode)
10323 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010324
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 /* We need a framebuffer large enough to accommodate all accesses
10326 * that the plane may generate whilst we perform load detection.
10327 * We can not rely on the fbcon either being present (we get called
10328 * during its initialisation to detect all boot displays, or it may
10329 * not even exist) or that it is large enough to satisfy the
10330 * requested mode.
10331 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010332 fb = mode_fits_in_fbdev(dev, mode);
10333 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010335 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10336 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 } else
10338 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010339 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010340 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010341 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010343
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010344 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10345 if (ret)
10346 goto fail;
10347
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010348 drm_mode_copy(&crtc_state->base.mode, mode);
10349
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010350 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010351 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010352 if (old->release_fb)
10353 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010354 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010355 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010356 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010357
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010359 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010360 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010361
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010362fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010363 drm_atomic_state_free(state);
10364 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010365
Rob Clark51fd3712013-11-19 12:10:12 -050010366 if (ret == -EDEADLK) {
10367 drm_modeset_backoff(ctx);
10368 goto retry;
10369 }
10370
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010371 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010372}
10373
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010374void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010375 struct intel_load_detect_pipe *old,
10376 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010377{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010378 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010379 struct intel_encoder *intel_encoder =
10380 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010381 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010382 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010384 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010385 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010386 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010387 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388
Chris Wilsond2dff872011-04-19 08:36:26 +010010389 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010390 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010391 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010392
Chris Wilson8261b192011-04-19 23:18:09 +010010393 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010395 if (!state)
10396 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010397
10398 state->acquire_ctx = ctx;
10399
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010400 connector_state = drm_atomic_get_connector_state(state, connector);
10401 if (IS_ERR(connector_state))
10402 goto fail;
10403
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010404 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10405 if (IS_ERR(crtc_state))
10406 goto fail;
10407
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010408 connector_state->best_encoder = NULL;
10409 connector_state->crtc = NULL;
10410
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010411 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010412
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010413 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10414 0, 0);
10415 if (ret)
10416 goto fail;
10417
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010418 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010419 if (ret)
10420 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010421
Daniel Vetter36206362012-12-10 20:42:17 +010010422 if (old->release_fb) {
10423 drm_framebuffer_unregister_private(old->release_fb);
10424 drm_framebuffer_unreference(old->release_fb);
10425 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010426
Chris Wilson0622a532011-04-21 09:32:11 +010010427 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 }
10429
Eric Anholtc751ce42010-03-25 11:48:48 -070010430 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010431 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10432 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010433
10434 return;
10435fail:
10436 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10437 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010438}
10439
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010440static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010441 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010442{
10443 struct drm_i915_private *dev_priv = dev->dev_private;
10444 u32 dpll = pipe_config->dpll_hw_state.dpll;
10445
10446 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010447 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010448 else if (HAS_PCH_SPLIT(dev))
10449 return 120000;
10450 else if (!IS_GEN2(dev))
10451 return 96000;
10452 else
10453 return 48000;
10454}
10455
Jesse Barnes79e53942008-11-07 14:24:08 -080010456/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010457static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010458 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010459{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010460 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010462 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010463 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 u32 fp;
10465 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010466 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010467 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010468
10469 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010470 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010472 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473
10474 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010475 if (IS_PINEVIEW(dev)) {
10476 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10477 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010478 } else {
10479 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10480 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10481 }
10482
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010483 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010484 if (IS_PINEVIEW(dev))
10485 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10486 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010487 else
10488 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 DPLL_FPA01_P1_POST_DIV_SHIFT);
10490
10491 switch (dpll & DPLL_MODE_MASK) {
10492 case DPLLB_MODE_DAC_SERIAL:
10493 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10494 5 : 10;
10495 break;
10496 case DPLLB_MODE_LVDS:
10497 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10498 7 : 14;
10499 break;
10500 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010501 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010503 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010504 }
10505
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010506 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010507 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010508 else
Imre Deakdccbea32015-06-22 23:35:51 +030010509 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010511 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010512 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010513
10514 if (is_lvds) {
10515 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10516 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010517
10518 if (lvds & LVDS_CLKB_POWER_UP)
10519 clock.p2 = 7;
10520 else
10521 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522 } else {
10523 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10524 clock.p1 = 2;
10525 else {
10526 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10527 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10528 }
10529 if (dpll & PLL_P2_DIVIDE_BY_4)
10530 clock.p2 = 4;
10531 else
10532 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010534
Imre Deakdccbea32015-06-22 23:35:51 +030010535 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
10537
Ville Syrjälä18442d02013-09-13 16:00:08 +030010538 /*
10539 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010540 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010541 * encoder's get_config() function.
10542 */
Imre Deakdccbea32015-06-22 23:35:51 +030010543 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544}
10545
Ville Syrjälä6878da02013-09-13 15:59:11 +030010546int intel_dotclock_calculate(int link_freq,
10547 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010548{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010549 /*
10550 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010551 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010553 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554 *
10555 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010556 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 */
10558
Ville Syrjälä6878da02013-09-13 15:59:11 +030010559 if (!m_n->link_n)
10560 return 0;
10561
10562 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10563}
10564
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010566 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010567{
10568 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569
10570 /* read out port_clock from the DPLL */
10571 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010572
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010574 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010575 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010576 * agree once we know their relationship in the encoder's
10577 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010579 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10581 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010582}
10583
10584/** Returns the currently programmed mode of the given pipe. */
10585struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10586 struct drm_crtc *crtc)
10587{
Jesse Barnes548f2452011-02-17 10:40:53 -080010588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010590 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010591 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010592 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010593 int htot = I915_READ(HTOTAL(cpu_transcoder));
10594 int hsync = I915_READ(HSYNC(cpu_transcoder));
10595 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10596 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010597 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010598
10599 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10600 if (!mode)
10601 return NULL;
10602
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010603 /*
10604 * Construct a pipe_config sufficient for getting the clock info
10605 * back out of crtc_clock_get.
10606 *
10607 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10608 * to use a real value here instead.
10609 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010610 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010611 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010612 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10613 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10614 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10616
Ville Syrjälä773ae032013-09-23 17:48:20 +030010617 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 mode->hdisplay = (htot & 0xffff) + 1;
10619 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10620 mode->hsync_start = (hsync & 0xffff) + 1;
10621 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10622 mode->vdisplay = (vtot & 0xffff) + 1;
10623 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10624 mode->vsync_start = (vsync & 0xffff) + 1;
10625 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10626
10627 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010628
10629 return mode;
10630}
10631
Chris Wilsonf047e392012-07-21 12:31:41 +010010632void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010633{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010634 struct drm_i915_private *dev_priv = dev->dev_private;
10635
Chris Wilsonf62a0072014-02-21 17:55:39 +000010636 if (dev_priv->mm.busy)
10637 return;
10638
Paulo Zanoni43694d62014-03-07 20:08:08 -030010639 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010640 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010641 if (INTEL_INFO(dev)->gen >= 6)
10642 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010643 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010644}
10645
10646void intel_mark_idle(struct drm_device *dev)
10647{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010649
Chris Wilsonf62a0072014-02-21 17:55:39 +000010650 if (!dev_priv->mm.busy)
10651 return;
10652
10653 dev_priv->mm.busy = false;
10654
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010655 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010656 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010657
Paulo Zanoni43694d62014-03-07 20:08:08 -030010658 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010659}
10660
Jesse Barnes79e53942008-11-07 14:24:08 -080010661static void intel_crtc_destroy(struct drm_crtc *crtc)
10662{
10663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010664 struct drm_device *dev = crtc->dev;
10665 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010666
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010667 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668 work = intel_crtc->unpin_work;
10669 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010670 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010671
10672 if (work) {
10673 cancel_work_sync(&work->work);
10674 kfree(work);
10675 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
10677 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010678
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 kfree(intel_crtc);
10680}
10681
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010682static void intel_unpin_work_fn(struct work_struct *__work)
10683{
10684 struct intel_unpin_work *work =
10685 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010686 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10687 struct drm_device *dev = crtc->base.dev;
10688 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010689
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010690 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010691 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010692 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010693
John Harrisonf06cc1b2014-11-24 18:49:37 +000010694 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010695 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010696 mutex_unlock(&dev->struct_mutex);
10697
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010698 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010699 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010700
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010701 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10702 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010703
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010704 kfree(work);
10705}
10706
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010707static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010708 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010709{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10711 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010712 unsigned long flags;
10713
10714 /* Ignore early vblank irqs */
10715 if (intel_crtc == NULL)
10716 return;
10717
Daniel Vetterf3260382014-09-15 14:55:23 +020010718 /*
10719 * This is called both by irq handlers and the reset code (to complete
10720 * lost pageflips) so needs the full irqsave spinlocks.
10721 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010722 spin_lock_irqsave(&dev->event_lock, flags);
10723 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010724
10725 /* Ensure we don't miss a work->pending update ... */
10726 smp_rmb();
10727
10728 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010729 spin_unlock_irqrestore(&dev->event_lock, flags);
10730 return;
10731 }
10732
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010733 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010734
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010735 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010736}
10737
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010738void intel_finish_page_flip(struct drm_device *dev, int pipe)
10739{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010741 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10742
Mario Kleiner49b14a52010-12-09 07:00:07 +010010743 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010744}
10745
10746void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10747{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010749 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10750
Mario Kleiner49b14a52010-12-09 07:00:07 +010010751 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010752}
10753
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010754/* Is 'a' after or equal to 'b'? */
10755static bool g4x_flip_count_after_eq(u32 a, u32 b)
10756{
10757 return !((a - b) & 0x80000000);
10758}
10759
10760static bool page_flip_finished(struct intel_crtc *crtc)
10761{
10762 struct drm_device *dev = crtc->base.dev;
10763 struct drm_i915_private *dev_priv = dev->dev_private;
10764
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010765 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10766 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10767 return true;
10768
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010769 /*
10770 * The relevant registers doen't exist on pre-ctg.
10771 * As the flip done interrupt doesn't trigger for mmio
10772 * flips on gmch platforms, a flip count check isn't
10773 * really needed there. But since ctg has the registers,
10774 * include it in the check anyway.
10775 */
10776 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10777 return true;
10778
10779 /*
10780 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10781 * used the same base address. In that case the mmio flip might
10782 * have completed, but the CS hasn't even executed the flip yet.
10783 *
10784 * A flip count check isn't enough as the CS might have updated
10785 * the base address just after start of vblank, but before we
10786 * managed to process the interrupt. This means we'd complete the
10787 * CS flip too soon.
10788 *
10789 * Combining both checks should get us a good enough result. It may
10790 * still happen that the CS flip has been executed, but has not
10791 * yet actually completed. But in case the base address is the same
10792 * anyway, we don't really care.
10793 */
10794 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10795 crtc->unpin_work->gtt_offset &&
10796 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10797 crtc->unpin_work->flip_count);
10798}
10799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010800void intel_prepare_page_flip(struct drm_device *dev, int plane)
10801{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010802 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010803 struct intel_crtc *intel_crtc =
10804 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10805 unsigned long flags;
10806
Daniel Vetterf3260382014-09-15 14:55:23 +020010807
10808 /*
10809 * This is called both by irq handlers and the reset code (to complete
10810 * lost pageflips) so needs the full irqsave spinlocks.
10811 *
10812 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010813 * generate a page-flip completion irq, i.e. every modeset
10814 * is also accompanied by a spurious intel_prepare_page_flip().
10815 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010817 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010818 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010819 spin_unlock_irqrestore(&dev->event_lock, flags);
10820}
10821
Robin Schroereba905b2014-05-18 02:24:50 +020010822static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010823{
10824 /* Ensure that the work item is consistent when activating it ... */
10825 smp_wmb();
10826 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10827 /* and that it is marked active as soon as the irq could fire. */
10828 smp_wmb();
10829}
10830
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010831static int intel_gen2_queue_flip(struct drm_device *dev,
10832 struct drm_crtc *crtc,
10833 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010834 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010835 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010836 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010837{
John Harrison6258fbe2015-05-29 17:43:48 +010010838 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010840 u32 flip_mask;
10841 int ret;
10842
John Harrison5fb9de12015-05-29 17:44:07 +010010843 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010844 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010845 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010846
10847 /* Can't queue multiple flips, so wait for the previous
10848 * one to finish before executing the next.
10849 */
10850 if (intel_crtc->plane)
10851 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10852 else
10853 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010854 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10855 intel_ring_emit(ring, MI_NOOP);
10856 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10857 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10858 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010859 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010860 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010861
10862 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010863 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864}
10865
10866static int intel_gen3_queue_flip(struct drm_device *dev,
10867 struct drm_crtc *crtc,
10868 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010869 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010870 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010871 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010872{
John Harrison6258fbe2015-05-29 17:43:48 +010010873 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010875 u32 flip_mask;
10876 int ret;
10877
John Harrison5fb9de12015-05-29 17:44:07 +010010878 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010879 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010880 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010881
10882 if (intel_crtc->plane)
10883 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10884 else
10885 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010886 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10887 intel_ring_emit(ring, MI_NOOP);
10888 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10889 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10890 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010891 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010892 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010893
Chris Wilsone7d841c2012-12-03 11:36:30 +000010894 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010895 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010896}
10897
10898static int intel_gen4_queue_flip(struct drm_device *dev,
10899 struct drm_crtc *crtc,
10900 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010901 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010902 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010903 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904{
John Harrison6258fbe2015-05-29 17:43:48 +010010905 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010906 struct drm_i915_private *dev_priv = dev->dev_private;
10907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10908 uint32_t pf, pipesrc;
10909 int ret;
10910
John Harrison5fb9de12015-05-29 17:44:07 +010010911 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010913 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914
10915 /* i965+ uses the linear or tiled offsets from the
10916 * Display Registers (which do not change across a page-flip)
10917 * so we need only reprogram the base address.
10918 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010919 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10920 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10921 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010922 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010923 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010924
10925 /* XXX Enabling the panel-fitter across page-flip is so far
10926 * untested on non-native modes, so ignore it for now.
10927 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10928 */
10929 pf = 0;
10930 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010931 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010932
10933 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010934 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935}
10936
10937static int intel_gen6_queue_flip(struct drm_device *dev,
10938 struct drm_crtc *crtc,
10939 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010940 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010941 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010942 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943{
John Harrison6258fbe2015-05-29 17:43:48 +010010944 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945 struct drm_i915_private *dev_priv = dev->dev_private;
10946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10947 uint32_t pf, pipesrc;
10948 int ret;
10949
John Harrison5fb9de12015-05-29 17:44:07 +010010950 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010952 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953
Daniel Vetter6d90c952012-04-26 23:28:05 +020010954 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10955 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10956 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010957 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958
Chris Wilson99d9acd2012-04-17 20:37:00 +010010959 /* Contrary to the suggestions in the documentation,
10960 * "Enable Panel Fitter" does not seem to be required when page
10961 * flipping with a non-native mode, and worse causes a normal
10962 * modeset to fail.
10963 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10964 */
10965 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010966 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010967 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010968
10969 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010970 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010971}
10972
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010973static int intel_gen7_queue_flip(struct drm_device *dev,
10974 struct drm_crtc *crtc,
10975 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010976 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010977 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010978 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010979{
John Harrison6258fbe2015-05-29 17:43:48 +010010980 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010982 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010983 int len, ret;
10984
Robin Schroereba905b2014-05-18 02:24:50 +020010985 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010986 case PLANE_A:
10987 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10988 break;
10989 case PLANE_B:
10990 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10991 break;
10992 case PLANE_C:
10993 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10994 break;
10995 default:
10996 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010997 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010998 }
10999
Chris Wilsonffe74d72013-08-26 20:58:12 +010011000 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011001 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011002 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011003 /*
11004 * On Gen 8, SRM is now taking an extra dword to accommodate
11005 * 48bits addresses, and we need a NOOP for the batch size to
11006 * stay even.
11007 */
11008 if (IS_GEN8(dev))
11009 len += 2;
11010 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011011
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011012 /*
11013 * BSpec MI_DISPLAY_FLIP for IVB:
11014 * "The full packet must be contained within the same cache line."
11015 *
11016 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11017 * cacheline, if we ever start emitting more commands before
11018 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11019 * then do the cacheline alignment, and finally emit the
11020 * MI_DISPLAY_FLIP.
11021 */
John Harrisonbba09b12015-05-29 17:44:06 +010011022 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011023 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011024 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011025
John Harrison5fb9de12015-05-29 17:44:07 +010011026 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011027 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011028 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011029
Chris Wilsonffe74d72013-08-26 20:58:12 +010011030 /* Unmask the flip-done completion message. Note that the bspec says that
11031 * we should do this for both the BCS and RCS, and that we must not unmask
11032 * more than one flip event at any time (or ensure that one flip message
11033 * can be sent by waiting for flip-done prior to queueing new flips).
11034 * Experimentation says that BCS works despite DERRMR masking all
11035 * flip-done completion events and that unmasking all planes at once
11036 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11037 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11038 */
11039 if (ring->id == RCS) {
11040 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11041 intel_ring_emit(ring, DERRMR);
11042 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11043 DERRMR_PIPEB_PRI_FLIP_DONE |
11044 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011045 if (IS_GEN8(dev))
11046 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11047 MI_SRM_LRM_GLOBAL_GTT);
11048 else
11049 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11050 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011051 intel_ring_emit(ring, DERRMR);
11052 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011053 if (IS_GEN8(dev)) {
11054 intel_ring_emit(ring, 0);
11055 intel_ring_emit(ring, MI_NOOP);
11056 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011057 }
11058
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011059 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011060 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011061 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011062 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011063
11064 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011065 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011066}
11067
Sourab Gupta84c33a62014-06-02 16:47:17 +053011068static bool use_mmio_flip(struct intel_engine_cs *ring,
11069 struct drm_i915_gem_object *obj)
11070{
11071 /*
11072 * This is not being used for older platforms, because
11073 * non-availability of flip done interrupt forces us to use
11074 * CS flips. Older platforms derive flip done using some clever
11075 * tricks involving the flip_pending status bits and vblank irqs.
11076 * So using MMIO flips there would disrupt this mechanism.
11077 */
11078
Chris Wilson8e09bf82014-07-08 10:40:30 +010011079 if (ring == NULL)
11080 return true;
11081
Sourab Gupta84c33a62014-06-02 16:47:17 +053011082 if (INTEL_INFO(ring->dev)->gen < 5)
11083 return false;
11084
11085 if (i915.use_mmio_flip < 0)
11086 return false;
11087 else if (i915.use_mmio_flip > 0)
11088 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011089 else if (i915.enable_execlists)
11090 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011091 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011092 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011093}
11094
Damien Lespiauff944562014-11-20 14:58:16 +000011095static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11096{
11097 struct drm_device *dev = intel_crtc->base.dev;
11098 struct drm_i915_private *dev_priv = dev->dev_private;
11099 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011100 const enum pipe pipe = intel_crtc->pipe;
11101 u32 ctl, stride;
11102
11103 ctl = I915_READ(PLANE_CTL(pipe, 0));
11104 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011105 switch (fb->modifier[0]) {
11106 case DRM_FORMAT_MOD_NONE:
11107 break;
11108 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011109 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011110 break;
11111 case I915_FORMAT_MOD_Y_TILED:
11112 ctl |= PLANE_CTL_TILED_Y;
11113 break;
11114 case I915_FORMAT_MOD_Yf_TILED:
11115 ctl |= PLANE_CTL_TILED_YF;
11116 break;
11117 default:
11118 MISSING_CASE(fb->modifier[0]);
11119 }
Damien Lespiauff944562014-11-20 14:58:16 +000011120
11121 /*
11122 * The stride is either expressed as a multiple of 64 bytes chunks for
11123 * linear buffers or in number of tiles for tiled buffers.
11124 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011125 stride = fb->pitches[0] /
11126 intel_fb_stride_alignment(dev, fb->modifier[0],
11127 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011128
11129 /*
11130 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11131 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11132 */
11133 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11135
11136 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11137 POSTING_READ(PLANE_SURF(pipe, 0));
11138}
11139
11140static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011141{
11142 struct drm_device *dev = intel_crtc->base.dev;
11143 struct drm_i915_private *dev_priv = dev->dev_private;
11144 struct intel_framebuffer *intel_fb =
11145 to_intel_framebuffer(intel_crtc->base.primary->fb);
11146 struct drm_i915_gem_object *obj = intel_fb->obj;
11147 u32 dspcntr;
11148 u32 reg;
11149
Sourab Gupta84c33a62014-06-02 16:47:17 +053011150 reg = DSPCNTR(intel_crtc->plane);
11151 dspcntr = I915_READ(reg);
11152
Damien Lespiauc5d97472014-10-25 00:11:11 +010011153 if (obj->tiling_mode != I915_TILING_NONE)
11154 dspcntr |= DISPPLANE_TILED;
11155 else
11156 dspcntr &= ~DISPPLANE_TILED;
11157
Sourab Gupta84c33a62014-06-02 16:47:17 +053011158 I915_WRITE(reg, dspcntr);
11159
11160 I915_WRITE(DSPSURF(intel_crtc->plane),
11161 intel_crtc->unpin_work->gtt_offset);
11162 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011163
Damien Lespiauff944562014-11-20 14:58:16 +000011164}
11165
11166/*
11167 * XXX: This is the temporary way to update the plane registers until we get
11168 * around to using the usual plane update functions for MMIO flips
11169 */
11170static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11171{
11172 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011173 u32 start_vbl_count;
11174
11175 intel_mark_page_flip_active(intel_crtc);
11176
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011177 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011178
11179 if (INTEL_INFO(dev)->gen >= 9)
11180 skl_do_mmio_flip(intel_crtc);
11181 else
11182 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11183 ilk_do_mmio_flip(intel_crtc);
11184
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011185 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011186}
11187
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011188static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011189{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011190 struct intel_mmio_flip *mmio_flip =
11191 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011192
Daniel Vettereed29a52015-05-21 14:21:25 +020011193 if (mmio_flip->req)
11194 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011195 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011196 false, NULL,
11197 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011198
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011199 intel_do_mmio_flip(mmio_flip->crtc);
11200
Daniel Vettereed29a52015-05-21 14:21:25 +020011201 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011202 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011203}
11204
11205static int intel_queue_mmio_flip(struct drm_device *dev,
11206 struct drm_crtc *crtc,
11207 struct drm_framebuffer *fb,
11208 struct drm_i915_gem_object *obj,
11209 struct intel_engine_cs *ring,
11210 uint32_t flags)
11211{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011212 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011214 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11215 if (mmio_flip == NULL)
11216 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011217
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011218 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011219 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011220 mmio_flip->crtc = to_intel_crtc(crtc);
11221
11222 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11223 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011224
Sourab Gupta84c33a62014-06-02 16:47:17 +053011225 return 0;
11226}
11227
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011228static int intel_default_queue_flip(struct drm_device *dev,
11229 struct drm_crtc *crtc,
11230 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011231 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011232 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011233 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011234{
11235 return -ENODEV;
11236}
11237
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011238static bool __intel_pageflip_stall_check(struct drm_device *dev,
11239 struct drm_crtc *crtc)
11240{
11241 struct drm_i915_private *dev_priv = dev->dev_private;
11242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11243 struct intel_unpin_work *work = intel_crtc->unpin_work;
11244 u32 addr;
11245
11246 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11247 return true;
11248
11249 if (!work->enable_stall_check)
11250 return false;
11251
11252 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011253 if (work->flip_queued_req &&
11254 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011255 return false;
11256
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011257 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011258 }
11259
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011260 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011261 return false;
11262
11263 /* Potential stall - if we see that the flip has happened,
11264 * assume a missed interrupt. */
11265 if (INTEL_INFO(dev)->gen >= 4)
11266 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11267 else
11268 addr = I915_READ(DSPADDR(intel_crtc->plane));
11269
11270 /* There is a potential issue here with a false positive after a flip
11271 * to the same address. We could address this by checking for a
11272 * non-incrementing frame counter.
11273 */
11274 return addr == work->gtt_offset;
11275}
11276
11277void intel_check_page_flip(struct drm_device *dev, int pipe)
11278{
11279 struct drm_i915_private *dev_priv = dev->dev_private;
11280 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011282 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011283
Dave Gordon6c51d462015-03-06 15:34:26 +000011284 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011285
11286 if (crtc == NULL)
11287 return;
11288
Daniel Vetterf3260382014-09-15 14:55:23 +020011289 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011290 work = intel_crtc->unpin_work;
11291 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011293 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011295 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011296 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011297 if (work != NULL &&
11298 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11299 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011300 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011301}
11302
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011303static int intel_crtc_page_flip(struct drm_crtc *crtc,
11304 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011305 struct drm_pending_vblank_event *event,
11306 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011307{
11308 struct drm_device *dev = crtc->dev;
11309 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011310 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011311 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011313 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011314 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011315 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011316 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011317 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011318 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011319 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011320
Matt Roper2ff8fde2014-07-08 07:50:07 -070011321 /*
11322 * drm_mode_page_flip_ioctl() should already catch this, but double
11323 * check to be safe. In the future we may enable pageflipping from
11324 * a disabled primary plane.
11325 */
11326 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11327 return -EBUSY;
11328
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011329 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011330 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011331 return -EINVAL;
11332
11333 /*
11334 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11335 * Note that pitch changes could also affect these register.
11336 */
11337 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011338 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11339 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011340 return -EINVAL;
11341
Chris Wilsonf900db42014-02-20 09:26:13 +000011342 if (i915_terminally_wedged(&dev_priv->gpu_error))
11343 goto out_hang;
11344
Daniel Vetterb14c5672013-09-19 12:18:32 +020011345 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011346 if (work == NULL)
11347 return -ENOMEM;
11348
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011349 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011350 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011351 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011352 INIT_WORK(&work->work, intel_unpin_work_fn);
11353
Daniel Vetter87b6b102014-05-15 15:33:46 +020011354 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011355 if (ret)
11356 goto free_work;
11357
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011358 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011359 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011360 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011361 /* Before declaring the flip queue wedged, check if
11362 * the hardware completed the operation behind our backs.
11363 */
11364 if (__intel_pageflip_stall_check(dev, crtc)) {
11365 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11366 page_flip_completed(intel_crtc);
11367 } else {
11368 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011369 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011370
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011371 drm_crtc_vblank_put(crtc);
11372 kfree(work);
11373 return -EBUSY;
11374 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011375 }
11376 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011377 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011378
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011379 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11380 flush_workqueue(dev_priv->wq);
11381
Jesse Barnes75dfca82010-02-10 15:09:44 -080011382 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011383 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011384 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011385
Matt Roperf4510a22014-04-01 15:22:40 -070011386 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011387 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011388
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011389 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011390
Chris Wilson89ed88b2015-02-16 14:31:49 +000011391 ret = i915_mutex_lock_interruptible(dev);
11392 if (ret)
11393 goto cleanup;
11394
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011395 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011396 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011397
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011398 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011399 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011400
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011401 if (IS_VALLEYVIEW(dev)) {
11402 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011403 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011404 /* vlv: DISPLAY_FLIP fails to change tiling */
11405 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011406 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011407 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011408 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011409 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011410 if (ring == NULL || ring->id != RCS)
11411 ring = &dev_priv->ring[BCS];
11412 } else {
11413 ring = &dev_priv->ring[RCS];
11414 }
11415
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011416 mmio_flip = use_mmio_flip(ring, obj);
11417
11418 /* When using CS flips, we want to emit semaphores between rings.
11419 * However, when using mmio flips we will create a task to do the
11420 * synchronisation, so all we want here is to pin the framebuffer
11421 * into the display plane and skip any waits.
11422 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011423 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011424 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011425 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011426 if (ret)
11427 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011428
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011429 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11430 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011431
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011432 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011433 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11434 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011435 if (ret)
11436 goto cleanup_unpin;
11437
John Harrisonf06cc1b2014-11-24 18:49:37 +000011438 i915_gem_request_assign(&work->flip_queued_req,
11439 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011440 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011441 if (!request) {
11442 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11443 if (ret)
11444 goto cleanup_unpin;
11445 }
11446
11447 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 page_flip_flags);
11449 if (ret)
11450 goto cleanup_unpin;
11451
John Harrison6258fbe2015-05-29 17:43:48 +010011452 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453 }
11454
John Harrison91af1272015-06-18 13:14:56 +010011455 if (request)
John Harrison75289872015-05-29 17:43:49 +010011456 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011457
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011458 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011460
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011461 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011462 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011463 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011464
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011465 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011466 intel_frontbuffer_flip_prepare(dev,
11467 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011468
Jesse Barnese5510fa2010-07-01 16:48:37 -070011469 trace_i915_flip_request(intel_crtc->plane, obj);
11470
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011472
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011473cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011474 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011475cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011476 if (request)
11477 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011478 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011479 mutex_unlock(&dev->struct_mutex);
11480cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011481 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011482 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011483
Chris Wilson89ed88b2015-02-16 14:31:49 +000011484 drm_gem_object_unreference_unlocked(&obj->base);
11485 drm_framebuffer_unreference(work->old_fb);
11486
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011487 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011488 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011489 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011490
Daniel Vetter87b6b102014-05-15 15:33:46 +020011491 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011492free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011493 kfree(work);
11494
Chris Wilsonf900db42014-02-20 09:26:13 +000011495 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011496 struct drm_atomic_state *state;
11497 struct drm_plane_state *plane_state;
11498
Chris Wilsonf900db42014-02-20 09:26:13 +000011499out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011500 state = drm_atomic_state_alloc(dev);
11501 if (!state)
11502 return -ENOMEM;
11503 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11504
11505retry:
11506 plane_state = drm_atomic_get_plane_state(state, primary);
11507 ret = PTR_ERR_OR_ZERO(plane_state);
11508 if (!ret) {
11509 drm_atomic_set_fb_for_plane(plane_state, fb);
11510
11511 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11512 if (!ret)
11513 ret = drm_atomic_commit(state);
11514 }
11515
11516 if (ret == -EDEADLK) {
11517 drm_modeset_backoff(state->acquire_ctx);
11518 drm_atomic_state_clear(state);
11519 goto retry;
11520 }
11521
11522 if (ret)
11523 drm_atomic_state_free(state);
11524
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011525 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011526 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011527 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011528 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011529 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011530 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011531 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011532}
11533
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011534
11535/**
11536 * intel_wm_need_update - Check whether watermarks need updating
11537 * @plane: drm plane
11538 * @state: new plane state
11539 *
11540 * Check current plane state versus the new one to determine whether
11541 * watermarks need to be recalculated.
11542 *
11543 * Returns true or false.
11544 */
11545static bool intel_wm_need_update(struct drm_plane *plane,
11546 struct drm_plane_state *state)
11547{
11548 /* Update watermarks on tiling changes. */
11549 if (!plane->state->fb || !state->fb ||
11550 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11551 plane->state->rotation != state->rotation)
11552 return true;
11553
11554 if (plane->state->crtc_w != state->crtc_w)
11555 return true;
11556
11557 return false;
11558}
11559
11560int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11561 struct drm_plane_state *plane_state)
11562{
11563 struct drm_crtc *crtc = crtc_state->crtc;
11564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11565 struct drm_plane *plane = plane_state->plane;
11566 struct drm_device *dev = crtc->dev;
11567 struct drm_i915_private *dev_priv = dev->dev_private;
11568 struct intel_plane_state *old_plane_state =
11569 to_intel_plane_state(plane->state);
11570 int idx = intel_crtc->base.base.id, ret;
11571 int i = drm_plane_index(plane);
11572 bool mode_changed = needs_modeset(crtc_state);
11573 bool was_crtc_enabled = crtc->state->active;
11574 bool is_crtc_enabled = crtc_state->active;
11575
11576 bool turn_off, turn_on, visible, was_visible;
11577 struct drm_framebuffer *fb = plane_state->fb;
11578
11579 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11580 plane->type != DRM_PLANE_TYPE_CURSOR) {
11581 ret = skl_update_scaler_plane(
11582 to_intel_crtc_state(crtc_state),
11583 to_intel_plane_state(plane_state));
11584 if (ret)
11585 return ret;
11586 }
11587
11588 /*
11589 * Disabling a plane is always okay; we just need to update
11590 * fb tracking in a special way since cleanup_fb() won't
11591 * get called by the plane helpers.
11592 */
11593 if (old_plane_state->base.fb && !fb)
11594 intel_crtc->atomic.disabled_planes |= 1 << i;
11595
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011596 was_visible = old_plane_state->visible;
11597 visible = to_intel_plane_state(plane_state)->visible;
11598
11599 if (!was_crtc_enabled && WARN_ON(was_visible))
11600 was_visible = false;
11601
11602 if (!is_crtc_enabled && WARN_ON(visible))
11603 visible = false;
11604
11605 if (!was_visible && !visible)
11606 return 0;
11607
11608 turn_off = was_visible && (!visible || mode_changed);
11609 turn_on = visible && (!was_visible || mode_changed);
11610
11611 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11612 plane->base.id, fb ? fb->base.id : -1);
11613
11614 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11615 plane->base.id, was_visible, visible,
11616 turn_off, turn_on, mode_changed);
11617
Ville Syrjälä852eb002015-06-24 22:00:07 +030011618 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011619 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011620 /* must disable cxsr around plane enable/disable */
11621 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11622 intel_crtc->atomic.disable_cxsr = true;
11623 /* to potentially re-enable cxsr */
11624 intel_crtc->atomic.wait_vblank = true;
11625 intel_crtc->atomic.update_wm_post = true;
11626 }
11627 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011628 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011629 /* must disable cxsr around plane enable/disable */
11630 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11631 if (is_crtc_enabled)
11632 intel_crtc->atomic.wait_vblank = true;
11633 intel_crtc->atomic.disable_cxsr = true;
11634 }
11635 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011636 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011637 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011638
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011639 if (visible)
11640 intel_crtc->atomic.fb_bits |=
11641 to_intel_plane(plane)->frontbuffer_bit;
11642
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011643 switch (plane->type) {
11644 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011645 intel_crtc->atomic.wait_for_flips = true;
11646 intel_crtc->atomic.pre_disable_primary = turn_off;
11647 intel_crtc->atomic.post_enable_primary = turn_on;
11648
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011649 if (turn_off) {
11650 /*
11651 * FIXME: Actually if we will still have any other
11652 * plane enabled on the pipe we could let IPS enabled
11653 * still, but for now lets consider that when we make
11654 * primary invisible by setting DSPCNTR to 0 on
11655 * update_primary_plane function IPS needs to be
11656 * disable.
11657 */
11658 intel_crtc->atomic.disable_ips = true;
11659
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011660 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011661 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011662
11663 /*
11664 * FBC does not work on some platforms for rotated
11665 * planes, so disable it when rotation is not 0 and
11666 * update it when rotation is set back to 0.
11667 *
11668 * FIXME: This is redundant with the fbc update done in
11669 * the primary plane enable function except that that
11670 * one is done too late. We eventually need to unify
11671 * this.
11672 */
11673
11674 if (visible &&
11675 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11676 dev_priv->fbc.crtc == intel_crtc &&
11677 plane_state->rotation != BIT(DRM_ROTATE_0))
11678 intel_crtc->atomic.disable_fbc = true;
11679
11680 /*
11681 * BDW signals flip done immediately if the plane
11682 * is disabled, even if the plane enable is already
11683 * armed to occur at the next vblank :(
11684 */
11685 if (turn_on && IS_BROADWELL(dev))
11686 intel_crtc->atomic.wait_vblank = true;
11687
11688 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11689 break;
11690 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011691 break;
11692 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011693 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011694 intel_crtc->atomic.wait_vblank = true;
11695 intel_crtc->atomic.update_sprite_watermarks |=
11696 1 << i;
11697 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011698 }
11699 return 0;
11700}
11701
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011702static bool encoders_cloneable(const struct intel_encoder *a,
11703 const struct intel_encoder *b)
11704{
11705 /* masks could be asymmetric, so check both ways */
11706 return a == b || (a->cloneable & (1 << b->type) &&
11707 b->cloneable & (1 << a->type));
11708}
11709
11710static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11711 struct intel_crtc *crtc,
11712 struct intel_encoder *encoder)
11713{
11714 struct intel_encoder *source_encoder;
11715 struct drm_connector *connector;
11716 struct drm_connector_state *connector_state;
11717 int i;
11718
11719 for_each_connector_in_state(state, connector, connector_state, i) {
11720 if (connector_state->crtc != &crtc->base)
11721 continue;
11722
11723 source_encoder =
11724 to_intel_encoder(connector_state->best_encoder);
11725 if (!encoders_cloneable(encoder, source_encoder))
11726 return false;
11727 }
11728
11729 return true;
11730}
11731
11732static bool check_encoder_cloning(struct drm_atomic_state *state,
11733 struct intel_crtc *crtc)
11734{
11735 struct intel_encoder *encoder;
11736 struct drm_connector *connector;
11737 struct drm_connector_state *connector_state;
11738 int i;
11739
11740 for_each_connector_in_state(state, connector, connector_state, i) {
11741 if (connector_state->crtc != &crtc->base)
11742 continue;
11743
11744 encoder = to_intel_encoder(connector_state->best_encoder);
11745 if (!check_single_encoder_cloning(state, crtc, encoder))
11746 return false;
11747 }
11748
11749 return true;
11750}
11751
11752static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11753 struct drm_crtc_state *crtc_state)
11754{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011755 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011756 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011758 struct intel_crtc_state *pipe_config =
11759 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011760 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011761 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011762 bool mode_changed = needs_modeset(crtc_state);
11763
11764 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11765 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11766 return -EINVAL;
11767 }
11768
Ville Syrjälä852eb002015-06-24 22:00:07 +030011769 if (mode_changed && !crtc_state->active)
11770 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011771
Maarten Lankhorstad421372015-06-15 12:33:42 +020011772 if (mode_changed && crtc_state->enable &&
11773 dev_priv->display.crtc_compute_clock &&
11774 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11775 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11776 pipe_config);
11777 if (ret)
11778 return ret;
11779 }
11780
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011781 ret = 0;
11782 if (INTEL_INFO(dev)->gen >= 9) {
11783 if (mode_changed)
11784 ret = skl_update_scaler_crtc(pipe_config);
11785
11786 if (!ret)
11787 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11788 pipe_config);
11789 }
11790
11791 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011792}
11793
Jani Nikula65b38e02015-04-13 11:26:56 +030011794static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011795 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11796 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011797 .atomic_begin = intel_begin_crtc_commit,
11798 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011799 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011800};
11801
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011802static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11803{
11804 struct intel_connector *connector;
11805
11806 for_each_intel_connector(dev, connector) {
11807 if (connector->base.encoder) {
11808 connector->base.state->best_encoder =
11809 connector->base.encoder;
11810 connector->base.state->crtc =
11811 connector->base.encoder->crtc;
11812 } else {
11813 connector->base.state->best_encoder = NULL;
11814 connector->base.state->crtc = NULL;
11815 }
11816 }
11817}
11818
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011819static void
Robin Schroereba905b2014-05-18 02:24:50 +020011820connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011821 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011822{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011823 int bpp = pipe_config->pipe_bpp;
11824
11825 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11826 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011827 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011828
11829 /* Don't use an invalid EDID bpc value */
11830 if (connector->base.display_info.bpc &&
11831 connector->base.display_info.bpc * 3 < bpp) {
11832 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11833 bpp, connector->base.display_info.bpc*3);
11834 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11835 }
11836
11837 /* Clamp bpp to 8 on screens without EDID 1.4 */
11838 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11839 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11840 bpp);
11841 pipe_config->pipe_bpp = 24;
11842 }
11843}
11844
11845static int
11846compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011847 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011848{
11849 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011850 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011851 struct drm_connector *connector;
11852 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011853 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011854
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011855 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011856 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011857 else if (INTEL_INFO(dev)->gen >= 5)
11858 bpp = 12*3;
11859 else
11860 bpp = 8*3;
11861
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011862
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011863 pipe_config->pipe_bpp = bpp;
11864
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011865 state = pipe_config->base.state;
11866
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011867 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011868 for_each_connector_in_state(state, connector, connector_state, i) {
11869 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011870 continue;
11871
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011872 connected_sink_compute_bpp(to_intel_connector(connector),
11873 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011874 }
11875
11876 return bpp;
11877}
11878
Daniel Vetter644db712013-09-19 14:53:58 +020011879static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11880{
11881 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11882 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011883 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011884 mode->crtc_hdisplay, mode->crtc_hsync_start,
11885 mode->crtc_hsync_end, mode->crtc_htotal,
11886 mode->crtc_vdisplay, mode->crtc_vsync_start,
11887 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11888}
11889
Daniel Vetterc0b03412013-05-28 12:05:54 +020011890static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011891 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011892 const char *context)
11893{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011894 struct drm_device *dev = crtc->base.dev;
11895 struct drm_plane *plane;
11896 struct intel_plane *intel_plane;
11897 struct intel_plane_state *state;
11898 struct drm_framebuffer *fb;
11899
11900 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11901 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011902
11903 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11904 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11905 pipe_config->pipe_bpp, pipe_config->dither);
11906 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11907 pipe_config->has_pch_encoder,
11908 pipe_config->fdi_lanes,
11909 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11910 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11911 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011912 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11913 pipe_config->has_dp_encoder,
11914 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11915 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11916 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011917
11918 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11919 pipe_config->has_dp_encoder,
11920 pipe_config->dp_m2_n2.gmch_m,
11921 pipe_config->dp_m2_n2.gmch_n,
11922 pipe_config->dp_m2_n2.link_m,
11923 pipe_config->dp_m2_n2.link_n,
11924 pipe_config->dp_m2_n2.tu);
11925
Daniel Vetter55072d12014-11-20 16:10:28 +010011926 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11927 pipe_config->has_audio,
11928 pipe_config->has_infoframe);
11929
Daniel Vetterc0b03412013-05-28 12:05:54 +020011930 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011931 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011932 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011933 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11934 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011935 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011936 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11937 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011938 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11939 crtc->num_scalers,
11940 pipe_config->scaler_state.scaler_users,
11941 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011942 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11943 pipe_config->gmch_pfit.control,
11944 pipe_config->gmch_pfit.pgm_ratios,
11945 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011946 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011947 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011948 pipe_config->pch_pfit.size,
11949 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011950 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011951 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011952
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011953 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011954 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011955 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011956 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011957 pipe_config->ddi_pll_sel,
11958 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011959 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011960 pipe_config->dpll_hw_state.pll0,
11961 pipe_config->dpll_hw_state.pll1,
11962 pipe_config->dpll_hw_state.pll2,
11963 pipe_config->dpll_hw_state.pll3,
11964 pipe_config->dpll_hw_state.pll6,
11965 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011966 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011967 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011968 pipe_config->dpll_hw_state.pcsdw12);
11969 } else if (IS_SKYLAKE(dev)) {
11970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11971 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11972 pipe_config->ddi_pll_sel,
11973 pipe_config->dpll_hw_state.ctrl1,
11974 pipe_config->dpll_hw_state.cfgcr1,
11975 pipe_config->dpll_hw_state.cfgcr2);
11976 } else if (HAS_DDI(dev)) {
11977 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11978 pipe_config->ddi_pll_sel,
11979 pipe_config->dpll_hw_state.wrpll);
11980 } else {
11981 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11982 "fp0: 0x%x, fp1: 0x%x\n",
11983 pipe_config->dpll_hw_state.dpll,
11984 pipe_config->dpll_hw_state.dpll_md,
11985 pipe_config->dpll_hw_state.fp0,
11986 pipe_config->dpll_hw_state.fp1);
11987 }
11988
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011989 DRM_DEBUG_KMS("planes on this crtc\n");
11990 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11991 intel_plane = to_intel_plane(plane);
11992 if (intel_plane->pipe != crtc->pipe)
11993 continue;
11994
11995 state = to_intel_plane_state(plane->state);
11996 fb = state->base.fb;
11997 if (!fb) {
11998 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11999 "disabled, scaler_id = %d\n",
12000 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12001 plane->base.id, intel_plane->pipe,
12002 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12003 drm_plane_index(plane), state->scaler_id);
12004 continue;
12005 }
12006
12007 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12008 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12009 plane->base.id, intel_plane->pipe,
12010 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12011 drm_plane_index(plane));
12012 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12013 fb->base.id, fb->width, fb->height, fb->pixel_format);
12014 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12015 state->scaler_id,
12016 state->src.x1 >> 16, state->src.y1 >> 16,
12017 drm_rect_width(&state->src) >> 16,
12018 drm_rect_height(&state->src) >> 16,
12019 state->dst.x1, state->dst.y1,
12020 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12021 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012022}
12023
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012024static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012025{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012026 struct drm_device *dev = state->dev;
12027 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012028 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012029 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012030 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012031 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012032
12033 /*
12034 * Walk the connector list instead of the encoder
12035 * list to detect the problem on ddi platforms
12036 * where there's just one encoder per digital port.
12037 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012038 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012039 if (!connector_state->best_encoder)
12040 continue;
12041
12042 encoder = to_intel_encoder(connector_state->best_encoder);
12043
12044 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012045
12046 switch (encoder->type) {
12047 unsigned int port_mask;
12048 case INTEL_OUTPUT_UNKNOWN:
12049 if (WARN_ON(!HAS_DDI(dev)))
12050 break;
12051 case INTEL_OUTPUT_DISPLAYPORT:
12052 case INTEL_OUTPUT_HDMI:
12053 case INTEL_OUTPUT_EDP:
12054 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12055
12056 /* the same port mustn't appear more than once */
12057 if (used_ports & port_mask)
12058 return false;
12059
12060 used_ports |= port_mask;
12061 default:
12062 break;
12063 }
12064 }
12065
12066 return true;
12067}
12068
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012069static void
12070clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12071{
12072 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012073 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012074 struct intel_dpll_hw_state dpll_hw_state;
12075 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012076 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012077 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012078
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012079 /* FIXME: before the switch to atomic started, a new pipe_config was
12080 * kzalloc'd. Code that depends on any field being zero should be
12081 * fixed, so that the crtc_state can be safely duplicated. For now,
12082 * only fields that are know to not cause problems are preserved. */
12083
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012084 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012085 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012086 shared_dpll = crtc_state->shared_dpll;
12087 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012088 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012089 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012090
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012091 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012092
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012093 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012094 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012095 crtc_state->shared_dpll = shared_dpll;
12096 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012097 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012098 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012099}
12100
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012101static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012102intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012103 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012104{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012105 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012106 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012107 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012108 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012109 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012110 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012111 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012112
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012113 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012114
Daniel Vettere143a212013-07-04 12:01:15 +020012115 pipe_config->cpu_transcoder =
12116 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012117
Imre Deak2960bc92013-07-30 13:36:32 +030012118 /*
12119 * Sanitize sync polarity flags based on requested ones. If neither
12120 * positive or negative polarity is requested, treat this as meaning
12121 * negative polarity.
12122 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012123 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012124 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012125 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012126
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012127 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012128 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012129 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012130
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012131 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12132 * plane pixel format and any sink constraints into account. Returns the
12133 * source plane bpp so that dithering can be selected on mismatches
12134 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012135 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12136 pipe_config);
12137 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012138 goto fail;
12139
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012140 /*
12141 * Determine the real pipe dimensions. Note that stereo modes can
12142 * increase the actual pipe size due to the frame doubling and
12143 * insertion of additional space for blanks between the frame. This
12144 * is stored in the crtc timings. We use the requested mode to do this
12145 * computation to clearly distinguish it from the adjusted mode, which
12146 * can be changed by the connectors in the below retry loop.
12147 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012148 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012149 &pipe_config->pipe_src_w,
12150 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012151
Daniel Vettere29c22c2013-02-21 00:00:16 +010012152encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012153 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012154 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012155 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012156
Daniel Vetter135c81b2013-07-21 21:37:09 +020012157 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012158 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12159 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012160
Daniel Vetter7758a112012-07-08 19:40:39 +020012161 /* Pass our mode to the connectors and the CRTC to give them a chance to
12162 * adjust it according to limitations or connector properties, and also
12163 * a chance to reject the mode entirely.
12164 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012165 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012166 if (connector_state->crtc != crtc)
12167 continue;
12168
12169 encoder = to_intel_encoder(connector_state->best_encoder);
12170
Daniel Vetterefea6e82013-07-21 21:36:59 +020012171 if (!(encoder->compute_config(encoder, pipe_config))) {
12172 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012173 goto fail;
12174 }
12175 }
12176
Daniel Vetterff9a6752013-06-01 17:16:21 +020012177 /* Set default port clock if not overwritten by the encoder. Needs to be
12178 * done afterwards in case the encoder adjusts the mode. */
12179 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012180 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012181 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012182
Daniel Vettera43f6e02013-06-07 23:10:32 +020012183 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012184 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012185 DRM_DEBUG_KMS("CRTC fixup failed\n");
12186 goto fail;
12187 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012188
12189 if (ret == RETRY) {
12190 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12191 ret = -EINVAL;
12192 goto fail;
12193 }
12194
12195 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12196 retry = false;
12197 goto encoder_retry;
12198 }
12199
Daniel Vettere8fa4272015-08-12 11:43:34 +020012200 /* Dithering seems to not pass-through bits correctly when it should, so
12201 * only enable it on 6bpc panels. */
12202 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012203 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012204 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012205
Daniel Vetter7758a112012-07-08 19:40:39 +020012206fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012207 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012208}
12209
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012210static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012211intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012212{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012213 struct drm_crtc *crtc;
12214 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012215 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012216
Ville Syrjälä76688512014-01-10 11:28:06 +020012217 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012218 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012219 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012220
12221 /* Update hwmode for vblank functions */
12222 if (crtc->state->active)
12223 crtc->hwmode = crtc->state->adjusted_mode;
12224 else
12225 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012226 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012227}
12228
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012229static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012230{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012231 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012232
12233 if (clock1 == clock2)
12234 return true;
12235
12236 if (!clock1 || !clock2)
12237 return false;
12238
12239 diff = abs(clock1 - clock2);
12240
12241 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12242 return true;
12243
12244 return false;
12245}
12246
Daniel Vetter25c5b262012-07-08 22:08:04 +020012247#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12248 list_for_each_entry((intel_crtc), \
12249 &(dev)->mode_config.crtc_list, \
12250 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012251 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012252
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012253
12254static bool
12255intel_compare_m_n(unsigned int m, unsigned int n,
12256 unsigned int m2, unsigned int n2,
12257 bool exact)
12258{
12259 if (m == m2 && n == n2)
12260 return true;
12261
12262 if (exact || !m || !n || !m2 || !n2)
12263 return false;
12264
12265 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12266
12267 if (m > m2) {
12268 while (m > m2) {
12269 m2 <<= 1;
12270 n2 <<= 1;
12271 }
12272 } else if (m < m2) {
12273 while (m < m2) {
12274 m <<= 1;
12275 n <<= 1;
12276 }
12277 }
12278
12279 return m == m2 && n == n2;
12280}
12281
12282static bool
12283intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12284 struct intel_link_m_n *m2_n2,
12285 bool adjust)
12286{
12287 if (m_n->tu == m2_n2->tu &&
12288 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12289 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12290 intel_compare_m_n(m_n->link_m, m_n->link_n,
12291 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12292 if (adjust)
12293 *m2_n2 = *m_n;
12294
12295 return true;
12296 }
12297
12298 return false;
12299}
12300
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012301static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012302intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012303 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012304 struct intel_crtc_state *pipe_config,
12305 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012306{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012307 bool ret = true;
12308
12309#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12310 do { \
12311 if (!adjust) \
12312 DRM_ERROR(fmt, ##__VA_ARGS__); \
12313 else \
12314 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12315 } while (0)
12316
Daniel Vetter66e985c2013-06-05 13:34:20 +020012317#define PIPE_CONF_CHECK_X(name) \
12318 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012319 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012320 "(expected 0x%08x, found 0x%08x)\n", \
12321 current_config->name, \
12322 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012324 }
12325
Daniel Vetter08a24032013-04-19 11:25:34 +020012326#define PIPE_CONF_CHECK_I(name) \
12327 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012328 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012329 "(expected %i, found %i)\n", \
12330 current_config->name, \
12331 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012332 ret = false; \
12333 }
12334
12335#define PIPE_CONF_CHECK_M_N(name) \
12336 if (!intel_compare_link_m_n(&current_config->name, \
12337 &pipe_config->name,\
12338 adjust)) { \
12339 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12340 "(expected tu %i gmch %i/%i link %i/%i, " \
12341 "found tu %i, gmch %i/%i link %i/%i)\n", \
12342 current_config->name.tu, \
12343 current_config->name.gmch_m, \
12344 current_config->name.gmch_n, \
12345 current_config->name.link_m, \
12346 current_config->name.link_n, \
12347 pipe_config->name.tu, \
12348 pipe_config->name.gmch_m, \
12349 pipe_config->name.gmch_n, \
12350 pipe_config->name.link_m, \
12351 pipe_config->name.link_n); \
12352 ret = false; \
12353 }
12354
12355#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12356 if (!intel_compare_link_m_n(&current_config->name, \
12357 &pipe_config->name, adjust) && \
12358 !intel_compare_link_m_n(&current_config->alt_name, \
12359 &pipe_config->name, adjust)) { \
12360 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12361 "(expected tu %i gmch %i/%i link %i/%i, " \
12362 "or tu %i gmch %i/%i link %i/%i, " \
12363 "found tu %i, gmch %i/%i link %i/%i)\n", \
12364 current_config->name.tu, \
12365 current_config->name.gmch_m, \
12366 current_config->name.gmch_n, \
12367 current_config->name.link_m, \
12368 current_config->name.link_n, \
12369 current_config->alt_name.tu, \
12370 current_config->alt_name.gmch_m, \
12371 current_config->alt_name.gmch_n, \
12372 current_config->alt_name.link_m, \
12373 current_config->alt_name.link_n, \
12374 pipe_config->name.tu, \
12375 pipe_config->name.gmch_m, \
12376 pipe_config->name.gmch_n, \
12377 pipe_config->name.link_m, \
12378 pipe_config->name.link_n); \
12379 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012380 }
12381
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012382/* This is required for BDW+ where there is only one set of registers for
12383 * switching between high and low RR.
12384 * This macro can be used whenever a comparison has to be made between one
12385 * hw state and multiple sw state variables.
12386 */
12387#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12388 if ((current_config->name != pipe_config->name) && \
12389 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012390 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012391 "(expected %i or %i, found %i)\n", \
12392 current_config->name, \
12393 current_config->alt_name, \
12394 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012396 }
12397
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012398#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12399 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012400 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012401 "(expected %i, found %i)\n", \
12402 current_config->name & (mask), \
12403 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012405 }
12406
Ville Syrjälä5e550652013-09-06 23:29:07 +030012407#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12408 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012409 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012410 "(expected %i, found %i)\n", \
12411 current_config->name, \
12412 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012413 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012414 }
12415
Daniel Vetterbb760062013-06-06 14:55:52 +020012416#define PIPE_CONF_QUIRK(quirk) \
12417 ((current_config->quirks | pipe_config->quirks) & (quirk))
12418
Daniel Vettereccb1402013-05-22 00:50:22 +020012419 PIPE_CONF_CHECK_I(cpu_transcoder);
12420
Daniel Vetter08a24032013-04-19 11:25:34 +020012421 PIPE_CONF_CHECK_I(has_pch_encoder);
12422 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012423 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012424
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012425 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012426
12427 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012428 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012429
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012430 PIPE_CONF_CHECK_I(has_drrs);
12431 if (current_config->has_drrs)
12432 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12433 } else
12434 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012435
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012436 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012442
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012443 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12444 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12445 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12446 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12447 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012449
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012450 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012451 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012452 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12453 IS_VALLEYVIEW(dev))
12454 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012455 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012456
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012457 PIPE_CONF_CHECK_I(has_audio);
12458
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012459 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012460 DRM_MODE_FLAG_INTERLACE);
12461
Daniel Vetterbb760062013-06-06 14:55:52 +020012462 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012463 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012464 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012465 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012466 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012467 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012468 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012469 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012470 DRM_MODE_FLAG_NVSYNC);
12471 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012472
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012473 PIPE_CONF_CHECK_I(pipe_src_w);
12474 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012475
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012476 PIPE_CONF_CHECK_I(gmch_pfit.control);
12477 /* pfit ratios are autocomputed by the hw on gen4+ */
12478 if (INTEL_INFO(dev)->gen < 4)
12479 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12480 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012481
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012482 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12483 if (current_config->pch_pfit.enabled) {
12484 PIPE_CONF_CHECK_I(pch_pfit.pos);
12485 PIPE_CONF_CHECK_I(pch_pfit.size);
12486 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012487
Chandra Kondurua1b22782015-04-07 15:28:45 -070012488 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12489
Jesse Barnese59150d2014-01-07 13:30:45 -080012490 /* BDW+ don't expose a synchronous way to read the state */
12491 if (IS_HASWELL(dev))
12492 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012493
Ville Syrjälä282740f2013-09-04 18:30:03 +030012494 PIPE_CONF_CHECK_I(double_wide);
12495
Daniel Vetter26804af2014-06-25 22:01:55 +030012496 PIPE_CONF_CHECK_X(ddi_pll_sel);
12497
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012498 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012499 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012500 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012501 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12502 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012503 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012504 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12505 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12506 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012507
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012508 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12509 PIPE_CONF_CHECK_I(pipe_bpp);
12510
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012511 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012512 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012513
Daniel Vetter66e985c2013-06-05 13:34:20 +020012514#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012515#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012516#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012517#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012518#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012519#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012520#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012521
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012522 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012523}
12524
Damien Lespiau08db6652014-11-04 17:06:52 +000012525static void check_wm_state(struct drm_device *dev)
12526{
12527 struct drm_i915_private *dev_priv = dev->dev_private;
12528 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12529 struct intel_crtc *intel_crtc;
12530 int plane;
12531
12532 if (INTEL_INFO(dev)->gen < 9)
12533 return;
12534
12535 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12536 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12537
12538 for_each_intel_crtc(dev, intel_crtc) {
12539 struct skl_ddb_entry *hw_entry, *sw_entry;
12540 const enum pipe pipe = intel_crtc->pipe;
12541
12542 if (!intel_crtc->active)
12543 continue;
12544
12545 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012546 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012547 hw_entry = &hw_ddb.plane[pipe][plane];
12548 sw_entry = &sw_ddb->plane[pipe][plane];
12549
12550 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12551 continue;
12552
12553 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12554 "(expected (%u,%u), found (%u,%u))\n",
12555 pipe_name(pipe), plane + 1,
12556 sw_entry->start, sw_entry->end,
12557 hw_entry->start, hw_entry->end);
12558 }
12559
12560 /* cursor */
12561 hw_entry = &hw_ddb.cursor[pipe];
12562 sw_entry = &sw_ddb->cursor[pipe];
12563
12564 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12565 continue;
12566
12567 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12568 "(expected (%u,%u), found (%u,%u))\n",
12569 pipe_name(pipe),
12570 sw_entry->start, sw_entry->end,
12571 hw_entry->start, hw_entry->end);
12572 }
12573}
12574
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012575static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012576check_connector_state(struct drm_device *dev,
12577 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012578{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012579 struct drm_connector_state *old_conn_state;
12580 struct drm_connector *connector;
12581 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012582
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012583 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12584 struct drm_encoder *encoder = connector->encoder;
12585 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012586
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012587 /* This also checks the encoder/connector hw state with the
12588 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012589 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012590
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012591 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012592 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012593 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012594}
12595
12596static void
12597check_encoder_state(struct drm_device *dev)
12598{
12599 struct intel_encoder *encoder;
12600 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012601
Damien Lespiaub2784e12014-08-05 11:29:37 +010012602 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012603 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012604 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605
12606 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12607 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012608 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012609
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012610 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012611 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612 continue;
12613 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012614
12615 I915_STATE_WARN(connector->base.state->crtc !=
12616 encoder->base.crtc,
12617 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012618 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012619
Rob Clarke2c719b2014-12-15 13:56:32 -050012620 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012621 "encoder's enabled state mismatch "
12622 "(expected %i, found %i)\n",
12623 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012624
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012625 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012626 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012627
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012628 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012629 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012630 "encoder detached but still enabled on pipe %c.\n",
12631 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012632 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012634}
12635
12636static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012637check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012638{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012639 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012640 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012641 struct drm_crtc_state *old_crtc_state;
12642 struct drm_crtc *crtc;
12643 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012644
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012645 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12647 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012648 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012649
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012650 if (!needs_modeset(crtc->state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012651 continue;
12652
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012653 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12654 pipe_config = to_intel_crtc_state(old_crtc_state);
12655 memset(pipe_config, 0, sizeof(*pipe_config));
12656 pipe_config->base.crtc = crtc;
12657 pipe_config->base.state = old_state;
12658
12659 DRM_DEBUG_KMS("[CRTC:%d]\n",
12660 crtc->base.id);
12661
12662 active = dev_priv->display.get_pipe_config(intel_crtc,
12663 pipe_config);
12664
12665 /* hw state is inconsistent with the pipe quirk */
12666 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12667 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12668 active = crtc->state->active;
12669
12670 I915_STATE_WARN(crtc->state->active != active,
12671 "crtc active state doesn't match with hw state "
12672 "(expected %i, found %i)\n", crtc->state->active, active);
12673
12674 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12675 "transitional active state does not match atomic hw state "
12676 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12677
12678 for_each_encoder_on_crtc(dev, crtc, encoder) {
12679 enum pipe pipe;
12680
12681 active = encoder->get_hw_state(encoder, &pipe);
12682 I915_STATE_WARN(active != crtc->state->active,
12683 "[ENCODER:%i] active %i with crtc active %i\n",
12684 encoder->base.base.id, active, crtc->state->active);
12685
12686 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12687 "Encoder connected to wrong pipe %c\n",
12688 pipe_name(pipe));
12689
12690 if (active)
12691 encoder->get_config(encoder, pipe_config);
12692 }
12693
12694 if (!crtc->state->active)
12695 continue;
12696
12697 sw_config = to_intel_crtc_state(crtc->state);
12698 if (!intel_pipe_config_compare(dev, sw_config,
12699 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012700 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012701 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012702 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012703 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012704 "[sw state]");
12705 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012706 }
12707}
12708
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012709static void
12710check_shared_dpll_state(struct drm_device *dev)
12711{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012713 struct intel_crtc *crtc;
12714 struct intel_dpll_hw_state dpll_hw_state;
12715 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012716
12717 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12718 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12719 int enabled_crtcs = 0, active_crtcs = 0;
12720 bool active;
12721
12722 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12723
12724 DRM_DEBUG_KMS("%s\n", pll->name);
12725
12726 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12727
Rob Clarke2c719b2014-12-15 13:56:32 -050012728 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012729 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012730 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012731 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012732 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012733 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012734 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012735 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012736 "pll on state mismatch (expected %i, found %i)\n",
12737 pll->on, active);
12738
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012739 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012740 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012741 enabled_crtcs++;
12742 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12743 active_crtcs++;
12744 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012745 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012746 "pll active crtcs mismatch (expected %i, found %i)\n",
12747 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012749 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012750 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012751
Rob Clarke2c719b2014-12-15 13:56:32 -050012752 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012753 sizeof(dpll_hw_state)),
12754 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012755 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012756}
12757
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012758static void
12759intel_modeset_check_state(struct drm_device *dev,
12760 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012761{
Damien Lespiau08db6652014-11-04 17:06:52 +000012762 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012763 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012764 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012765 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012766 check_shared_dpll_state(dev);
12767}
12768
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012769void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012770 int dotclock)
12771{
12772 /*
12773 * FDI already provided one idea for the dotclock.
12774 * Yell if the encoder disagrees.
12775 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012776 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012777 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012778 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012779}
12780
Ville Syrjälä80715b22014-05-15 20:23:23 +030012781static void update_scanline_offset(struct intel_crtc *crtc)
12782{
12783 struct drm_device *dev = crtc->base.dev;
12784
12785 /*
12786 * The scanline counter increments at the leading edge of hsync.
12787 *
12788 * On most platforms it starts counting from vtotal-1 on the
12789 * first active line. That means the scanline counter value is
12790 * always one less than what we would expect. Ie. just after
12791 * start of vblank, which also occurs at start of hsync (on the
12792 * last active line), the scanline counter will read vblank_start-1.
12793 *
12794 * On gen2 the scanline counter starts counting from 1 instead
12795 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12796 * to keep the value positive), instead of adding one.
12797 *
12798 * On HSW+ the behaviour of the scanline counter depends on the output
12799 * type. For DP ports it behaves like most other platforms, but on HDMI
12800 * there's an extra 1 line difference. So we need to add two instead of
12801 * one to the value.
12802 */
12803 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012804 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012805 int vtotal;
12806
12807 vtotal = mode->crtc_vtotal;
12808 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12809 vtotal /= 2;
12810
12811 crtc->scanline_offset = vtotal - 1;
12812 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012813 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012814 crtc->scanline_offset = 2;
12815 } else
12816 crtc->scanline_offset = 1;
12817}
12818
Maarten Lankhorstad421372015-06-15 12:33:42 +020012819static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012820{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012821 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012822 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012823 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012824 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012825 struct intel_crtc_state *intel_crtc_state;
12826 struct drm_crtc *crtc;
12827 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012828 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012829
12830 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012831 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012832
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012833 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012834 int dpll;
12835
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012836 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012837 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012838 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012839
Maarten Lankhorstad421372015-06-15 12:33:42 +020012840 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012841 continue;
12842
Maarten Lankhorstad421372015-06-15 12:33:42 +020012843 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012844
Maarten Lankhorstad421372015-06-15 12:33:42 +020012845 if (!shared_dpll)
12846 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12847
12848 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012849 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012850}
12851
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012852/*
12853 * This implements the workaround described in the "notes" section of the mode
12854 * set sequence documentation. When going from no pipes or single pipe to
12855 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12856 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12857 */
12858static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12859{
12860 struct drm_crtc_state *crtc_state;
12861 struct intel_crtc *intel_crtc;
12862 struct drm_crtc *crtc;
12863 struct intel_crtc_state *first_crtc_state = NULL;
12864 struct intel_crtc_state *other_crtc_state = NULL;
12865 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12866 int i;
12867
12868 /* look at all crtc's that are going to be enabled in during modeset */
12869 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12870 intel_crtc = to_intel_crtc(crtc);
12871
12872 if (!crtc_state->active || !needs_modeset(crtc_state))
12873 continue;
12874
12875 if (first_crtc_state) {
12876 other_crtc_state = to_intel_crtc_state(crtc_state);
12877 break;
12878 } else {
12879 first_crtc_state = to_intel_crtc_state(crtc_state);
12880 first_pipe = intel_crtc->pipe;
12881 }
12882 }
12883
12884 /* No workaround needed? */
12885 if (!first_crtc_state)
12886 return 0;
12887
12888 /* w/a possibly needed, check how many crtc's are already enabled. */
12889 for_each_intel_crtc(state->dev, intel_crtc) {
12890 struct intel_crtc_state *pipe_config;
12891
12892 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12893 if (IS_ERR(pipe_config))
12894 return PTR_ERR(pipe_config);
12895
12896 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12897
12898 if (!pipe_config->base.active ||
12899 needs_modeset(&pipe_config->base))
12900 continue;
12901
12902 /* 2 or more enabled crtcs means no need for w/a */
12903 if (enabled_pipe != INVALID_PIPE)
12904 return 0;
12905
12906 enabled_pipe = intel_crtc->pipe;
12907 }
12908
12909 if (enabled_pipe != INVALID_PIPE)
12910 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12911 else if (other_crtc_state)
12912 other_crtc_state->hsw_workaround_pipe = first_pipe;
12913
12914 return 0;
12915}
12916
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012917static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12918{
12919 struct drm_crtc *crtc;
12920 struct drm_crtc_state *crtc_state;
12921 int ret = 0;
12922
12923 /* add all active pipes to the state */
12924 for_each_crtc(state->dev, crtc) {
12925 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12926 if (IS_ERR(crtc_state))
12927 return PTR_ERR(crtc_state);
12928
12929 if (!crtc_state->active || needs_modeset(crtc_state))
12930 continue;
12931
12932 crtc_state->mode_changed = true;
12933
12934 ret = drm_atomic_add_affected_connectors(state, crtc);
12935 if (ret)
12936 break;
12937
12938 ret = drm_atomic_add_affected_planes(state, crtc);
12939 if (ret)
12940 break;
12941 }
12942
12943 return ret;
12944}
12945
12946
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012947static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012948{
12949 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012950 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012951 int ret;
12952
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012953 if (!check_digital_port_conflicts(state)) {
12954 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12955 return -EINVAL;
12956 }
12957
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012958 /*
12959 * See if the config requires any additional preparation, e.g.
12960 * to adjust global state with pipes off. We need to do this
12961 * here so we can get the modeset_pipe updated config for the new
12962 * mode set on this crtc. For other crtcs we need to use the
12963 * adjusted_mode bits in the crtc directly.
12964 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012965 if (dev_priv->display.modeset_calc_cdclk) {
12966 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012968 ret = dev_priv->display.modeset_calc_cdclk(state);
12969
12970 cdclk = to_intel_atomic_state(state)->cdclk;
12971 if (!ret && cdclk != dev_priv->cdclk_freq)
12972 ret = intel_modeset_all_pipes(state);
12973
12974 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012975 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012976 } else
12977 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012978
Maarten Lankhorstad421372015-06-15 12:33:42 +020012979 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012980
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012981 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012982 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012983
Maarten Lankhorstad421372015-06-15 12:33:42 +020012984 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012985}
12986
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012987/**
12988 * intel_atomic_check - validate state object
12989 * @dev: drm device
12990 * @state: state to validate
12991 */
12992static int intel_atomic_check(struct drm_device *dev,
12993 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012994{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012995 struct drm_crtc *crtc;
12996 struct drm_crtc_state *crtc_state;
12997 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012998 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012999
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013000 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013001 if (ret)
13002 return ret;
13003
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013004 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013005 struct intel_crtc_state *pipe_config =
13006 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013007
13008 /* Catch I915_MODE_FLAG_INHERITED */
13009 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13010 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013011
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013012 if (!crtc_state->enable) {
13013 if (needs_modeset(crtc_state))
13014 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013015 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013016 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013017
Daniel Vetter26495482015-07-15 14:15:52 +020013018 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013019 continue;
13020
Daniel Vetter26495482015-07-15 14:15:52 +020013021 /* FIXME: For only active_changed we shouldn't need to do any
13022 * state recomputation at all. */
13023
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013024 ret = drm_atomic_add_affected_connectors(state, crtc);
13025 if (ret)
13026 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013027
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013028 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013029 if (ret)
13030 return ret;
13031
Daniel Vetter26495482015-07-15 14:15:52 +020013032 if (i915.fastboot &&
13033 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013034 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013035 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013036 crtc_state->mode_changed = false;
13037 }
13038
13039 if (needs_modeset(crtc_state)) {
13040 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013041
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013042 ret = drm_atomic_add_affected_planes(state, crtc);
13043 if (ret)
13044 return ret;
13045 }
13046
Daniel Vetter26495482015-07-15 14:15:52 +020013047 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13048 needs_modeset(crtc_state) ?
13049 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013050 }
13051
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013052 if (any_ms) {
13053 ret = intel_modeset_checks(state);
13054
13055 if (ret)
13056 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013057 } else
13058 to_intel_atomic_state(state)->cdclk =
13059 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013060
13061 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013062}
13063
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013064/**
13065 * intel_atomic_commit - commit validated state object
13066 * @dev: DRM device
13067 * @state: the top-level driver state object
13068 * @async: asynchronous commit
13069 *
13070 * This function commits a top-level state object that has been validated
13071 * with drm_atomic_helper_check().
13072 *
13073 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13074 * we can only handle plane-related operations and do not yet support
13075 * asynchronous commit.
13076 *
13077 * RETURNS
13078 * Zero for success or -errno.
13079 */
13080static int intel_atomic_commit(struct drm_device *dev,
13081 struct drm_atomic_state *state,
13082 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013083{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013084 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013085 struct drm_crtc *crtc;
13086 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013087 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013089 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013090
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013091 if (async) {
13092 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13093 return -EINVAL;
13094 }
13095
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013096 ret = drm_atomic_helper_prepare_planes(dev, state);
13097 if (ret)
13098 return ret;
13099
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013100 drm_atomic_helper_swap_state(dev, state);
13101
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013102 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13104
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013105 if (!needs_modeset(crtc->state))
13106 continue;
13107
13108 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013109 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013110
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013111 if (crtc_state->active) {
13112 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13113 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013114 intel_crtc->active = false;
13115 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013116 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013117 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013118
Daniel Vetterea9d7582012-07-10 10:42:52 +020013119 /* Only after disabling all output pipelines that will be changed can we
13120 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013121 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013122
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013123 if (any_ms) {
13124 intel_shared_dpll_commit(state);
13125
13126 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013127 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013128 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013129
Daniel Vettera6778b32012-07-02 09:56:42 +020013130 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013131 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13133 bool modeset = needs_modeset(crtc->state);
13134
13135 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013136 update_scanline_offset(to_intel_crtc(crtc));
13137 dev_priv->display.crtc_enable(crtc);
13138 }
13139
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013140 if (!modeset)
13141 intel_pre_plane_update(intel_crtc);
13142
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013143 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013144 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013145 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013146
Daniel Vettera6778b32012-07-02 09:56:42 +020013147 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013148
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013149 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013150 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013151
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013152 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013153 intel_modeset_check_state(dev, state);
13154
13155 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013156
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013157 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013158}
13159
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013160void intel_crtc_restore_mode(struct drm_crtc *crtc)
13161{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013162 struct drm_device *dev = crtc->dev;
13163 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013164 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013165 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166
13167 state = drm_atomic_state_alloc(dev);
13168 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013169 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013170 crtc->base.id);
13171 return;
13172 }
13173
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013174 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013175
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013176retry:
13177 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13178 ret = PTR_ERR_OR_ZERO(crtc_state);
13179 if (!ret) {
13180 if (!crtc_state->active)
13181 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013182
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013183 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013184 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013185 }
13186
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013187 if (ret == -EDEADLK) {
13188 drm_atomic_state_clear(state);
13189 drm_modeset_backoff(state->acquire_ctx);
13190 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013191 }
13192
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013193 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013194out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013195 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013196}
13197
Daniel Vetter25c5b262012-07-08 22:08:04 +020013198#undef for_each_intel_crtc_masked
13199
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013200static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013201 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013203 .destroy = intel_crtc_destroy,
13204 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013205 .atomic_duplicate_state = intel_crtc_duplicate_state,
13206 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013207};
13208
Daniel Vetter53589012013-06-05 13:34:16 +020013209static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13210 struct intel_shared_dpll *pll,
13211 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013212{
Daniel Vetter53589012013-06-05 13:34:16 +020013213 uint32_t val;
13214
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013215 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013216 return false;
13217
Daniel Vetter53589012013-06-05 13:34:16 +020013218 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013219 hw_state->dpll = val;
13220 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13221 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013222
13223 return val & DPLL_VCO_ENABLE;
13224}
13225
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013226static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13227 struct intel_shared_dpll *pll)
13228{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013229 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13230 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013231}
13232
Daniel Vettere7b903d2013-06-05 13:34:14 +020013233static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13234 struct intel_shared_dpll *pll)
13235{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013236 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013237 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013238
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013239 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013240
13241 /* Wait for the clocks to stabilize. */
13242 POSTING_READ(PCH_DPLL(pll->id));
13243 udelay(150);
13244
13245 /* The pixel multiplier can only be updated once the
13246 * DPLL is enabled and the clocks are stable.
13247 *
13248 * So write it again.
13249 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013250 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013251 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013252 udelay(200);
13253}
13254
13255static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13256 struct intel_shared_dpll *pll)
13257{
13258 struct drm_device *dev = dev_priv->dev;
13259 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013260
13261 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013262 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013263 if (intel_crtc_to_shared_dpll(crtc) == pll)
13264 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13265 }
13266
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013267 I915_WRITE(PCH_DPLL(pll->id), 0);
13268 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013269 udelay(200);
13270}
13271
Daniel Vetter46edb022013-06-05 13:34:12 +020013272static char *ibx_pch_dpll_names[] = {
13273 "PCH DPLL A",
13274 "PCH DPLL B",
13275};
13276
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013277static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013278{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013279 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013280 int i;
13281
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013282 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013283
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013284 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013285 dev_priv->shared_dplls[i].id = i;
13286 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013287 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013288 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13289 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013290 dev_priv->shared_dplls[i].get_hw_state =
13291 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013292 }
13293}
13294
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013295static void intel_shared_dpll_init(struct drm_device *dev)
13296{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013298
Ville Syrjäläb6283052015-06-03 15:45:07 +030013299 intel_update_cdclk(dev);
13300
Daniel Vetter9cd86932014-06-25 22:01:57 +030013301 if (HAS_DDI(dev))
13302 intel_ddi_pll_init(dev);
13303 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013304 ibx_pch_dpll_init(dev);
13305 else
13306 dev_priv->num_shared_dpll = 0;
13307
13308 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013309}
13310
Matt Roper6beb8c232014-12-01 15:40:14 -080013311/**
13312 * intel_prepare_plane_fb - Prepare fb for usage on plane
13313 * @plane: drm plane to prepare for
13314 * @fb: framebuffer to prepare for presentation
13315 *
13316 * Prepares a framebuffer for usage on a display plane. Generally this
13317 * involves pinning the underlying object and updating the frontbuffer tracking
13318 * bits. Some older platforms need special physical address handling for
13319 * cursor planes.
13320 *
13321 * Returns 0 on success, negative error code on failure.
13322 */
13323int
13324intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013325 struct drm_framebuffer *fb,
13326 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013327{
13328 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013329 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013330 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13331 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013332 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013333
Matt Roperea2c67b2014-12-23 10:41:52 -080013334 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013335 return 0;
13336
Matt Roper4c345742014-07-09 16:22:10 -070013337 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013338
Matt Roper6beb8c232014-12-01 15:40:14 -080013339 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13340 INTEL_INFO(dev)->cursor_needs_physical) {
13341 int align = IS_I830(dev) ? 16 * 1024 : 256;
13342 ret = i915_gem_object_attach_phys(obj, align);
13343 if (ret)
13344 DRM_DEBUG_KMS("failed to attach phys object\n");
13345 } else {
John Harrison91af1272015-06-18 13:14:56 +010013346 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013347 }
13348
13349 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013350 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013351
13352 mutex_unlock(&dev->struct_mutex);
13353
13354 return ret;
13355}
13356
Matt Roper38f3ce32014-12-02 07:45:25 -080013357/**
13358 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13359 * @plane: drm plane to clean up for
13360 * @fb: old framebuffer that was on plane
13361 *
13362 * Cleans up a framebuffer that has just been removed from a plane.
13363 */
13364void
13365intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013366 struct drm_framebuffer *fb,
13367 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013368{
13369 struct drm_device *dev = plane->dev;
13370 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13371
13372 if (WARN_ON(!obj))
13373 return;
13374
13375 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13376 !INTEL_INFO(dev)->cursor_needs_physical) {
13377 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013378 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013379 mutex_unlock(&dev->struct_mutex);
13380 }
Matt Roper465c1202014-05-29 08:06:54 -070013381}
13382
Chandra Konduru6156a452015-04-27 13:48:39 -070013383int
13384skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13385{
13386 int max_scale;
13387 struct drm_device *dev;
13388 struct drm_i915_private *dev_priv;
13389 int crtc_clock, cdclk;
13390
13391 if (!intel_crtc || !crtc_state)
13392 return DRM_PLANE_HELPER_NO_SCALING;
13393
13394 dev = intel_crtc->base.dev;
13395 dev_priv = dev->dev_private;
13396 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013397 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013398
13399 if (!crtc_clock || !cdclk)
13400 return DRM_PLANE_HELPER_NO_SCALING;
13401
13402 /*
13403 * skl max scale is lower of:
13404 * close to 3 but not 3, -1 is for that purpose
13405 * or
13406 * cdclk/crtc_clock
13407 */
13408 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13409
13410 return max_scale;
13411}
13412
Matt Roper465c1202014-05-29 08:06:54 -070013413static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013414intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013415 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013416 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013417{
Matt Roper2b875c22014-12-01 15:40:13 -080013418 struct drm_crtc *crtc = state->base.crtc;
13419 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013420 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013421 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13422 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013423
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013424 /* use scaler when colorkey is not required */
13425 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013426 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013427 min_scale = 1;
13428 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013429 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013430 }
Sonika Jindald8106362015-04-10 14:37:28 +053013431
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013432 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13433 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013434 min_scale, max_scale,
13435 can_position, true,
13436 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013437}
13438
Gustavo Padovan14af2932014-10-24 14:51:31 +010013439static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013440intel_commit_primary_plane(struct drm_plane *plane,
13441 struct intel_plane_state *state)
13442{
Matt Roper2b875c22014-12-01 15:40:13 -080013443 struct drm_crtc *crtc = state->base.crtc;
13444 struct drm_framebuffer *fb = state->base.fb;
13445 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013446 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013447 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013449
Matt Roperea2c67b2014-12-23 10:41:52 -080013450 crtc = crtc ? crtc : plane->crtc;
13451 intel_crtc = to_intel_crtc(crtc);
13452
Matt Ropercf4c7c12014-12-04 10:27:42 -080013453 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013454 crtc->x = src->x1 >> 16;
13455 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013456
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013457 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013458 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013459
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013460 if (state->visible)
13461 /* FIXME: kill this fastboot hack */
13462 intel_update_pipe_size(intel_crtc);
13463
13464 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013465}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013466
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013467static void
13468intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013469 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013470{
13471 struct drm_device *dev = plane->dev;
13472 struct drm_i915_private *dev_priv = dev->dev_private;
13473
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013474 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13475}
13476
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013477static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13478 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013479{
13480 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013482
Ville Syrjäläf015c552015-06-24 22:00:02 +030013483 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013484 intel_update_watermarks(crtc);
13485
Matt Roperc34c9ee2014-12-23 10:41:50 -080013486 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013487 if (crtc->state->active)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013488 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013489
13490 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13491 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013492}
13493
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013494static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13495 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013496{
Matt Roper32b7eee2014-12-24 07:59:06 -080013497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013498
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013499 if (crtc->state->active)
13500 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013501}
13502
Matt Ropercf4c7c12014-12-04 10:27:42 -080013503/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013504 * intel_plane_destroy - destroy a plane
13505 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013506 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013507 * Common destruction function for all types of planes (primary, cursor,
13508 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013509 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013510void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013511{
13512 struct intel_plane *intel_plane = to_intel_plane(plane);
13513 drm_plane_cleanup(plane);
13514 kfree(intel_plane);
13515}
13516
Matt Roper65a3fea2015-01-21 16:35:42 -080013517const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013518 .update_plane = drm_atomic_helper_update_plane,
13519 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013520 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013521 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013522 .atomic_get_property = intel_plane_atomic_get_property,
13523 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013524 .atomic_duplicate_state = intel_plane_duplicate_state,
13525 .atomic_destroy_state = intel_plane_destroy_state,
13526
Matt Roper465c1202014-05-29 08:06:54 -070013527};
13528
13529static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13530 int pipe)
13531{
13532 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013533 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013534 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013535 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013536
13537 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13538 if (primary == NULL)
13539 return NULL;
13540
Matt Roper8e7d6882015-01-21 16:35:41 -080013541 state = intel_create_plane_state(&primary->base);
13542 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013543 kfree(primary);
13544 return NULL;
13545 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013546 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013547
Matt Roper465c1202014-05-29 08:06:54 -070013548 primary->can_scale = false;
13549 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013550 if (INTEL_INFO(dev)->gen >= 9) {
13551 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013552 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013553 }
Matt Roper465c1202014-05-29 08:06:54 -070013554 primary->pipe = pipe;
13555 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013556 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013557 primary->check_plane = intel_check_primary_plane;
13558 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013559 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013560 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13561 primary->plane = !pipe;
13562
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013563 if (INTEL_INFO(dev)->gen >= 9) {
13564 intel_primary_formats = skl_primary_formats;
13565 num_formats = ARRAY_SIZE(skl_primary_formats);
13566 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013567 intel_primary_formats = i965_primary_formats;
13568 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013569 } else {
13570 intel_primary_formats = i8xx_primary_formats;
13571 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013572 }
13573
13574 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013575 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013576 intel_primary_formats, num_formats,
13577 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013578
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013579 if (INTEL_INFO(dev)->gen >= 4)
13580 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013581
Matt Roperea2c67b2014-12-23 10:41:52 -080013582 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13583
Matt Roper465c1202014-05-29 08:06:54 -070013584 return &primary->base;
13585}
13586
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013587void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13588{
13589 if (!dev->mode_config.rotation_property) {
13590 unsigned long flags = BIT(DRM_ROTATE_0) |
13591 BIT(DRM_ROTATE_180);
13592
13593 if (INTEL_INFO(dev)->gen >= 9)
13594 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13595
13596 dev->mode_config.rotation_property =
13597 drm_mode_create_rotation_property(dev, flags);
13598 }
13599 if (dev->mode_config.rotation_property)
13600 drm_object_attach_property(&plane->base.base,
13601 dev->mode_config.rotation_property,
13602 plane->base.state->rotation);
13603}
13604
Matt Roper3d7d6512014-06-10 08:28:13 -070013605static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013606intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013607 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013608 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013609{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013610 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013611 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013612 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013613 unsigned stride;
13614 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013615
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013616 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13617 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013618 DRM_PLANE_HELPER_NO_SCALING,
13619 DRM_PLANE_HELPER_NO_SCALING,
13620 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013621 if (ret)
13622 return ret;
13623
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013624 /* if we want to turn off the cursor ignore width and height */
13625 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013626 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013627
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013628 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013629 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013630 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13631 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013632 return -EINVAL;
13633 }
13634
Matt Roperea2c67b2014-12-23 10:41:52 -080013635 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13636 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013637 DRM_DEBUG_KMS("buffer is too small\n");
13638 return -ENOMEM;
13639 }
13640
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013641 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013642 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013643 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013644 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013645
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013646 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013647}
13648
Matt Roperf4a2cf22014-12-01 15:40:12 -080013649static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013650intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013651 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013652{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013653 intel_crtc_update_cursor(crtc, false);
13654}
13655
13656static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013657intel_commit_cursor_plane(struct drm_plane *plane,
13658 struct intel_plane_state *state)
13659{
Matt Roper2b875c22014-12-01 15:40:13 -080013660 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013661 struct drm_device *dev = plane->dev;
13662 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013663 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013664 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013665
Matt Roperea2c67b2014-12-23 10:41:52 -080013666 crtc = crtc ? crtc : plane->crtc;
13667 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013668
Matt Roperea2c67b2014-12-23 10:41:52 -080013669 plane->fb = state->base.fb;
13670 crtc->cursor_x = state->base.crtc_x;
13671 crtc->cursor_y = state->base.crtc_y;
13672
Gustavo Padovana912f122014-12-01 15:40:10 -080013673 if (intel_crtc->cursor_bo == obj)
13674 goto update;
13675
Matt Roperf4a2cf22014-12-01 15:40:12 -080013676 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013677 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013678 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013679 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013680 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013681 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013682
Gustavo Padovana912f122014-12-01 15:40:10 -080013683 intel_crtc->cursor_addr = addr;
13684 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013685
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013686update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013687 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013688 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013689}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013690
Matt Roper3d7d6512014-06-10 08:28:13 -070013691static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13692 int pipe)
13693{
13694 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013695 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013696
13697 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13698 if (cursor == NULL)
13699 return NULL;
13700
Matt Roper8e7d6882015-01-21 16:35:41 -080013701 state = intel_create_plane_state(&cursor->base);
13702 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013703 kfree(cursor);
13704 return NULL;
13705 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013706 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013707
Matt Roper3d7d6512014-06-10 08:28:13 -070013708 cursor->can_scale = false;
13709 cursor->max_downscale = 1;
13710 cursor->pipe = pipe;
13711 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013712 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013713 cursor->check_plane = intel_check_cursor_plane;
13714 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013715 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013716
13717 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013718 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013719 intel_cursor_formats,
13720 ARRAY_SIZE(intel_cursor_formats),
13721 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013722
13723 if (INTEL_INFO(dev)->gen >= 4) {
13724 if (!dev->mode_config.rotation_property)
13725 dev->mode_config.rotation_property =
13726 drm_mode_create_rotation_property(dev,
13727 BIT(DRM_ROTATE_0) |
13728 BIT(DRM_ROTATE_180));
13729 if (dev->mode_config.rotation_property)
13730 drm_object_attach_property(&cursor->base.base,
13731 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013732 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013733 }
13734
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013735 if (INTEL_INFO(dev)->gen >=9)
13736 state->scaler_id = -1;
13737
Matt Roperea2c67b2014-12-23 10:41:52 -080013738 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13739
Matt Roper3d7d6512014-06-10 08:28:13 -070013740 return &cursor->base;
13741}
13742
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013743static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13744 struct intel_crtc_state *crtc_state)
13745{
13746 int i;
13747 struct intel_scaler *intel_scaler;
13748 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13749
13750 for (i = 0; i < intel_crtc->num_scalers; i++) {
13751 intel_scaler = &scaler_state->scalers[i];
13752 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013753 intel_scaler->mode = PS_SCALER_MODE_DYN;
13754 }
13755
13756 scaler_state->scaler_id = -1;
13757}
13758
Hannes Ederb358d0a2008-12-18 21:18:47 +010013759static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013760{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013761 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013762 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013763 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013764 struct drm_plane *primary = NULL;
13765 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013766 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013767
Daniel Vetter955382f2013-09-19 14:05:45 +020013768 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013769 if (intel_crtc == NULL)
13770 return;
13771
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013772 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13773 if (!crtc_state)
13774 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013775 intel_crtc->config = crtc_state;
13776 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013777 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013778
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013779 /* initialize shared scalers */
13780 if (INTEL_INFO(dev)->gen >= 9) {
13781 if (pipe == PIPE_C)
13782 intel_crtc->num_scalers = 1;
13783 else
13784 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13785
13786 skl_init_scalers(dev, intel_crtc, crtc_state);
13787 }
13788
Matt Roper465c1202014-05-29 08:06:54 -070013789 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013790 if (!primary)
13791 goto fail;
13792
13793 cursor = intel_cursor_plane_create(dev, pipe);
13794 if (!cursor)
13795 goto fail;
13796
Matt Roper465c1202014-05-29 08:06:54 -070013797 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013798 cursor, &intel_crtc_funcs);
13799 if (ret)
13800 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013801
13802 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013803 for (i = 0; i < 256; i++) {
13804 intel_crtc->lut_r[i] = i;
13805 intel_crtc->lut_g[i] = i;
13806 intel_crtc->lut_b[i] = i;
13807 }
13808
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013809 /*
13810 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013811 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013812 */
Jesse Barnes80824002009-09-10 15:28:06 -070013813 intel_crtc->pipe = pipe;
13814 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013815 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013816 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013817 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013818 }
13819
Chris Wilson4b0e3332014-05-30 16:35:26 +030013820 intel_crtc->cursor_base = ~0;
13821 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013822 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013823
Ville Syrjälä852eb002015-06-24 22:00:07 +030013824 intel_crtc->wm.cxsr_allowed = true;
13825
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013826 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13827 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13828 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13829 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13830
Jesse Barnes79e53942008-11-07 14:24:08 -080013831 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013832
13833 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013834 return;
13835
13836fail:
13837 if (primary)
13838 drm_plane_cleanup(primary);
13839 if (cursor)
13840 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013841 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013842 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013843}
13844
Jesse Barnes752aa882013-10-31 18:55:49 +020013845enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13846{
13847 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013848 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013849
Rob Clark51fd3712013-11-19 12:10:12 -050013850 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013851
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013852 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013853 return INVALID_PIPE;
13854
13855 return to_intel_crtc(encoder->crtc)->pipe;
13856}
13857
Carl Worth08d7b3d2009-04-29 14:43:54 -070013858int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013859 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013860{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013861 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013862 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013863 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013864
Rob Clark7707e652014-07-17 23:30:04 -040013865 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013866
Rob Clark7707e652014-07-17 23:30:04 -040013867 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013868 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013869 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013870 }
13871
Rob Clark7707e652014-07-17 23:30:04 -040013872 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013873 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013874
Daniel Vetterc05422d2009-08-11 16:05:30 +020013875 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013876}
13877
Daniel Vetter66a92782012-07-12 20:08:18 +020013878static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013879{
Daniel Vetter66a92782012-07-12 20:08:18 +020013880 struct drm_device *dev = encoder->base.dev;
13881 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013882 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013883 int entry = 0;
13884
Damien Lespiaub2784e12014-08-05 11:29:37 +010013885 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013886 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013887 index_mask |= (1 << entry);
13888
Jesse Barnes79e53942008-11-07 14:24:08 -080013889 entry++;
13890 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013891
Jesse Barnes79e53942008-11-07 14:24:08 -080013892 return index_mask;
13893}
13894
Chris Wilson4d302442010-12-14 19:21:29 +000013895static bool has_edp_a(struct drm_device *dev)
13896{
13897 struct drm_i915_private *dev_priv = dev->dev_private;
13898
13899 if (!IS_MOBILE(dev))
13900 return false;
13901
13902 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13903 return false;
13904
Damien Lespiaue3589902014-02-07 19:12:50 +000013905 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013906 return false;
13907
13908 return true;
13909}
13910
Jesse Barnes84b4e042014-06-25 08:24:29 -070013911static bool intel_crt_present(struct drm_device *dev)
13912{
13913 struct drm_i915_private *dev_priv = dev->dev_private;
13914
Damien Lespiau884497e2013-12-03 13:56:23 +000013915 if (INTEL_INFO(dev)->gen >= 9)
13916 return false;
13917
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013918 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013919 return false;
13920
13921 if (IS_CHERRYVIEW(dev))
13922 return false;
13923
13924 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13925 return false;
13926
13927 return true;
13928}
13929
Jesse Barnes79e53942008-11-07 14:24:08 -080013930static void intel_setup_outputs(struct drm_device *dev)
13931{
Eric Anholt725e30a2009-01-22 13:01:02 -080013932 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013933 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013934 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013935
Daniel Vetterc9093352013-06-06 22:22:47 +020013936 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013937
Jesse Barnes84b4e042014-06-25 08:24:29 -070013938 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013939 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013940
Vandana Kannanc776eb22014-08-19 12:05:01 +053013941 if (IS_BROXTON(dev)) {
13942 /*
13943 * FIXME: Broxton doesn't support port detection via the
13944 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13945 * detect the ports.
13946 */
13947 intel_ddi_init(dev, PORT_A);
13948 intel_ddi_init(dev, PORT_B);
13949 intel_ddi_init(dev, PORT_C);
13950 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013951 int found;
13952
Jesse Barnesde31fac2015-03-06 15:53:32 -080013953 /*
13954 * Haswell uses DDI functions to detect digital outputs.
13955 * On SKL pre-D0 the strap isn't connected, so we assume
13956 * it's there.
13957 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013958 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013959 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013960 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013961 intel_ddi_init(dev, PORT_A);
13962
13963 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13964 * register */
13965 found = I915_READ(SFUSE_STRAP);
13966
13967 if (found & SFUSE_STRAP_DDIB_DETECTED)
13968 intel_ddi_init(dev, PORT_B);
13969 if (found & SFUSE_STRAP_DDIC_DETECTED)
13970 intel_ddi_init(dev, PORT_C);
13971 if (found & SFUSE_STRAP_DDID_DETECTED)
13972 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013973 /*
13974 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13975 */
13976 if (IS_SKYLAKE(dev) &&
13977 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13978 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13979 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13980 intel_ddi_init(dev, PORT_E);
13981
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013982 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013983 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013984 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013985
13986 if (has_edp_a(dev))
13987 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013988
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013989 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013990 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013991 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013992 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013993 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013994 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013995 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013996 }
13997
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013998 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013999 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014000
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014001 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014002 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014003
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014004 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014005 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014006
Daniel Vetter270b3042012-10-27 15:52:05 +020014007 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014008 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014009 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014010 /*
14011 * The DP_DETECTED bit is the latched state of the DDC
14012 * SDA pin at boot. However since eDP doesn't require DDC
14013 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14014 * eDP ports may have been muxed to an alternate function.
14015 * Thus we can't rely on the DP_DETECTED bit alone to detect
14016 * eDP ports. Consult the VBT as well as DP_DETECTED to
14017 * detect eDP ports.
14018 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014019 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14020 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014021 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14022 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014023 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14024 intel_dp_is_edp(dev, PORT_B))
14025 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014026
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014027 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14028 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014029 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14030 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014031 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14032 intel_dp_is_edp(dev, PORT_C))
14033 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014034
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014035 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014036 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014037 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14038 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014039 /* eDP not supported on port D, so don't check VBT */
14040 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14041 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014042 }
14043
Jani Nikula3cfca972013-08-27 15:12:26 +030014044 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014045 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014046 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014047
Paulo Zanonie2debe92013-02-18 19:00:27 -030014048 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014049 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014050 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014051 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014052 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014053 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014054 }
Ma Ling27185ae2009-08-24 13:50:23 +080014055
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014056 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014057 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014058 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014059
14060 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014061
Paulo Zanonie2debe92013-02-18 19:00:27 -030014062 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014064 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014065 }
Ma Ling27185ae2009-08-24 13:50:23 +080014066
Paulo Zanonie2debe92013-02-18 19:00:27 -030014067 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014068
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014069 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014070 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014071 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014072 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014073 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014074 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014075 }
Ma Ling27185ae2009-08-24 13:50:23 +080014076
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014077 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014078 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014079 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014080 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014081 intel_dvo_init(dev);
14082
Zhenyu Wang103a1962009-11-27 11:44:36 +080014083 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014084 intel_tv_init(dev);
14085
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014086 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014087
Damien Lespiaub2784e12014-08-05 11:29:37 +010014088 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014089 encoder->base.possible_crtcs = encoder->crtc_mask;
14090 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014091 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014092 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014093
Paulo Zanonidde86e22012-12-01 12:04:25 -020014094 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014095
14096 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014097}
14098
14099static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14100{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014101 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014102 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014103
Daniel Vetteref2d6332014-02-10 18:00:38 +010014104 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014105 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014106 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014107 drm_gem_object_unreference(&intel_fb->obj->base);
14108 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014109 kfree(intel_fb);
14110}
14111
14112static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014113 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014114 unsigned int *handle)
14115{
14116 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014117 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014118
Chris Wilson05394f32010-11-08 19:18:58 +000014119 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014120}
14121
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014122static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14123 struct drm_file *file,
14124 unsigned flags, unsigned color,
14125 struct drm_clip_rect *clips,
14126 unsigned num_clips)
14127{
14128 struct drm_device *dev = fb->dev;
14129 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14130 struct drm_i915_gem_object *obj = intel_fb->obj;
14131
14132 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014133 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014134 mutex_unlock(&dev->struct_mutex);
14135
14136 return 0;
14137}
14138
Jesse Barnes79e53942008-11-07 14:24:08 -080014139static const struct drm_framebuffer_funcs intel_fb_funcs = {
14140 .destroy = intel_user_framebuffer_destroy,
14141 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014142 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014143};
14144
Damien Lespiaub3218032015-02-27 11:15:18 +000014145static
14146u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14147 uint32_t pixel_format)
14148{
14149 u32 gen = INTEL_INFO(dev)->gen;
14150
14151 if (gen >= 9) {
14152 /* "The stride in bytes must not exceed the of the size of 8K
14153 * pixels and 32K bytes."
14154 */
14155 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14156 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14157 return 32*1024;
14158 } else if (gen >= 4) {
14159 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14160 return 16*1024;
14161 else
14162 return 32*1024;
14163 } else if (gen >= 3) {
14164 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14165 return 8*1024;
14166 else
14167 return 16*1024;
14168 } else {
14169 /* XXX DSPC is limited to 4k tiled */
14170 return 8*1024;
14171 }
14172}
14173
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014174static int intel_framebuffer_init(struct drm_device *dev,
14175 struct intel_framebuffer *intel_fb,
14176 struct drm_mode_fb_cmd2 *mode_cmd,
14177 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014178{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014179 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014180 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014181 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014182
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014183 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14184
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014185 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14186 /* Enforce that fb modifier and tiling mode match, but only for
14187 * X-tiled. This is needed for FBC. */
14188 if (!!(obj->tiling_mode == I915_TILING_X) !=
14189 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14190 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14191 return -EINVAL;
14192 }
14193 } else {
14194 if (obj->tiling_mode == I915_TILING_X)
14195 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14196 else if (obj->tiling_mode == I915_TILING_Y) {
14197 DRM_DEBUG("No Y tiling for legacy addfb\n");
14198 return -EINVAL;
14199 }
14200 }
14201
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014202 /* Passed in modifier sanity checking. */
14203 switch (mode_cmd->modifier[0]) {
14204 case I915_FORMAT_MOD_Y_TILED:
14205 case I915_FORMAT_MOD_Yf_TILED:
14206 if (INTEL_INFO(dev)->gen < 9) {
14207 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14208 mode_cmd->modifier[0]);
14209 return -EINVAL;
14210 }
14211 case DRM_FORMAT_MOD_NONE:
14212 case I915_FORMAT_MOD_X_TILED:
14213 break;
14214 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014215 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14216 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014217 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014218 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014219
Damien Lespiaub3218032015-02-27 11:15:18 +000014220 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14221 mode_cmd->pixel_format);
14222 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14223 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14224 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014225 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014226 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014227
Damien Lespiaub3218032015-02-27 11:15:18 +000014228 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14229 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014230 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014231 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14232 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014233 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014234 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014235 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014236 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014237
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014238 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014239 mode_cmd->pitches[0] != obj->stride) {
14240 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14241 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014242 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014243 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014244
Ville Syrjälä57779d02012-10-31 17:50:14 +020014245 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014246 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014247 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014248 case DRM_FORMAT_RGB565:
14249 case DRM_FORMAT_XRGB8888:
14250 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014251 break;
14252 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014253 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014254 DRM_DEBUG("unsupported pixel format: %s\n",
14255 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014256 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014257 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014258 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014259 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014260 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14261 DRM_DEBUG("unsupported pixel format: %s\n",
14262 drm_get_format_name(mode_cmd->pixel_format));
14263 return -EINVAL;
14264 }
14265 break;
14266 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014267 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014268 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014269 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014270 DRM_DEBUG("unsupported pixel format: %s\n",
14271 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014272 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014273 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014274 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014275 case DRM_FORMAT_ABGR2101010:
14276 if (!IS_VALLEYVIEW(dev)) {
14277 DRM_DEBUG("unsupported pixel format: %s\n",
14278 drm_get_format_name(mode_cmd->pixel_format));
14279 return -EINVAL;
14280 }
14281 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014282 case DRM_FORMAT_YUYV:
14283 case DRM_FORMAT_UYVY:
14284 case DRM_FORMAT_YVYU:
14285 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014286 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014287 DRM_DEBUG("unsupported pixel format: %s\n",
14288 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014289 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014290 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014291 break;
14292 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014293 DRM_DEBUG("unsupported pixel format: %s\n",
14294 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014295 return -EINVAL;
14296 }
14297
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014298 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14299 if (mode_cmd->offsets[0] != 0)
14300 return -EINVAL;
14301
Damien Lespiauec2c9812015-01-20 12:51:45 +000014302 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014303 mode_cmd->pixel_format,
14304 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014305 /* FIXME drm helper for size checks (especially planar formats)? */
14306 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14307 return -EINVAL;
14308
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014309 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14310 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014311 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014312
Jesse Barnes79e53942008-11-07 14:24:08 -080014313 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14314 if (ret) {
14315 DRM_ERROR("framebuffer init failed %d\n", ret);
14316 return ret;
14317 }
14318
Jesse Barnes79e53942008-11-07 14:24:08 -080014319 return 0;
14320}
14321
Jesse Barnes79e53942008-11-07 14:24:08 -080014322static struct drm_framebuffer *
14323intel_user_framebuffer_create(struct drm_device *dev,
14324 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014325 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014326{
Chris Wilson05394f32010-11-08 19:18:58 +000014327 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014328
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014329 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14330 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014331 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014332 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014333
Chris Wilsond2dff872011-04-19 08:36:26 +010014334 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014335}
14336
Daniel Vetter06957262015-08-10 13:34:08 +020014337#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014338static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014339{
14340}
14341#endif
14342
Jesse Barnes79e53942008-11-07 14:24:08 -080014343static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014344 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014345 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014346 .atomic_check = intel_atomic_check,
14347 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014348 .atomic_state_alloc = intel_atomic_state_alloc,
14349 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014350};
14351
Jesse Barnese70236a2009-09-21 10:42:27 -070014352/* Set up chip specific display functions */
14353static void intel_init_display(struct drm_device *dev)
14354{
14355 struct drm_i915_private *dev_priv = dev->dev_private;
14356
Daniel Vetteree9300b2013-06-03 22:40:22 +020014357 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14358 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014359 else if (IS_CHERRYVIEW(dev))
14360 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014361 else if (IS_VALLEYVIEW(dev))
14362 dev_priv->display.find_dpll = vlv_find_best_dpll;
14363 else if (IS_PINEVIEW(dev))
14364 dev_priv->display.find_dpll = pnv_find_best_dpll;
14365 else
14366 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14367
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014368 if (INTEL_INFO(dev)->gen >= 9) {
14369 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014370 dev_priv->display.get_initial_plane_config =
14371 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014372 dev_priv->display.crtc_compute_clock =
14373 haswell_crtc_compute_clock;
14374 dev_priv->display.crtc_enable = haswell_crtc_enable;
14375 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014376 dev_priv->display.update_primary_plane =
14377 skylake_update_primary_plane;
14378 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014379 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014380 dev_priv->display.get_initial_plane_config =
14381 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014382 dev_priv->display.crtc_compute_clock =
14383 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014384 dev_priv->display.crtc_enable = haswell_crtc_enable;
14385 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014386 dev_priv->display.update_primary_plane =
14387 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014388 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014389 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014390 dev_priv->display.get_initial_plane_config =
14391 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014392 dev_priv->display.crtc_compute_clock =
14393 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014394 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14395 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014396 dev_priv->display.update_primary_plane =
14397 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014398 } else if (IS_VALLEYVIEW(dev)) {
14399 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014400 dev_priv->display.get_initial_plane_config =
14401 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014402 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014403 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14404 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014405 dev_priv->display.update_primary_plane =
14406 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014407 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014408 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014409 dev_priv->display.get_initial_plane_config =
14410 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014411 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014412 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14413 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014414 dev_priv->display.update_primary_plane =
14415 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014416 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014417
Jesse Barnese70236a2009-09-21 10:42:27 -070014418 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014419 if (IS_SKYLAKE(dev))
14420 dev_priv->display.get_display_clock_speed =
14421 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014422 else if (IS_BROXTON(dev))
14423 dev_priv->display.get_display_clock_speed =
14424 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014425 else if (IS_BROADWELL(dev))
14426 dev_priv->display.get_display_clock_speed =
14427 broadwell_get_display_clock_speed;
14428 else if (IS_HASWELL(dev))
14429 dev_priv->display.get_display_clock_speed =
14430 haswell_get_display_clock_speed;
14431 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014432 dev_priv->display.get_display_clock_speed =
14433 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014434 else if (IS_GEN5(dev))
14435 dev_priv->display.get_display_clock_speed =
14436 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014437 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014438 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014439 dev_priv->display.get_display_clock_speed =
14440 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014441 else if (IS_GM45(dev))
14442 dev_priv->display.get_display_clock_speed =
14443 gm45_get_display_clock_speed;
14444 else if (IS_CRESTLINE(dev))
14445 dev_priv->display.get_display_clock_speed =
14446 i965gm_get_display_clock_speed;
14447 else if (IS_PINEVIEW(dev))
14448 dev_priv->display.get_display_clock_speed =
14449 pnv_get_display_clock_speed;
14450 else if (IS_G33(dev) || IS_G4X(dev))
14451 dev_priv->display.get_display_clock_speed =
14452 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014453 else if (IS_I915G(dev))
14454 dev_priv->display.get_display_clock_speed =
14455 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014456 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014457 dev_priv->display.get_display_clock_speed =
14458 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014459 else if (IS_PINEVIEW(dev))
14460 dev_priv->display.get_display_clock_speed =
14461 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014462 else if (IS_I915GM(dev))
14463 dev_priv->display.get_display_clock_speed =
14464 i915gm_get_display_clock_speed;
14465 else if (IS_I865G(dev))
14466 dev_priv->display.get_display_clock_speed =
14467 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014468 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014469 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014470 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014471 else { /* 830 */
14472 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014473 dev_priv->display.get_display_clock_speed =
14474 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014475 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014476
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014477 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014478 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014479 } else if (IS_GEN6(dev)) {
14480 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014481 } else if (IS_IVYBRIDGE(dev)) {
14482 /* FIXME: detect B0+ stepping and use auto training */
14483 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014484 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014485 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014486 if (IS_BROADWELL(dev)) {
14487 dev_priv->display.modeset_commit_cdclk =
14488 broadwell_modeset_commit_cdclk;
14489 dev_priv->display.modeset_calc_cdclk =
14490 broadwell_modeset_calc_cdclk;
14491 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014492 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014493 dev_priv->display.modeset_commit_cdclk =
14494 valleyview_modeset_commit_cdclk;
14495 dev_priv->display.modeset_calc_cdclk =
14496 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014497 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014498 dev_priv->display.modeset_commit_cdclk =
14499 broxton_modeset_commit_cdclk;
14500 dev_priv->display.modeset_calc_cdclk =
14501 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014502 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014503
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014504 switch (INTEL_INFO(dev)->gen) {
14505 case 2:
14506 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14507 break;
14508
14509 case 3:
14510 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14511 break;
14512
14513 case 4:
14514 case 5:
14515 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14516 break;
14517
14518 case 6:
14519 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14520 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014521 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014522 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014523 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14524 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014525 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014526 /* Drop through - unsupported since execlist only. */
14527 default:
14528 /* Default just returns -ENODEV to indicate unsupported */
14529 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014530 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014531
14532 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014533
14534 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014535}
14536
Jesse Barnesb690e962010-07-19 13:53:12 -070014537/*
14538 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14539 * resume, or other times. This quirk makes sure that's the case for
14540 * affected systems.
14541 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014542static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014543{
14544 struct drm_i915_private *dev_priv = dev->dev_private;
14545
14546 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014547 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014548}
14549
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014550static void quirk_pipeb_force(struct drm_device *dev)
14551{
14552 struct drm_i915_private *dev_priv = dev->dev_private;
14553
14554 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14555 DRM_INFO("applying pipe b force quirk\n");
14556}
14557
Keith Packard435793d2011-07-12 14:56:22 -070014558/*
14559 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14560 */
14561static void quirk_ssc_force_disable(struct drm_device *dev)
14562{
14563 struct drm_i915_private *dev_priv = dev->dev_private;
14564 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014565 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014566}
14567
Carsten Emde4dca20e2012-03-15 15:56:26 +010014568/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014569 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14570 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014571 */
14572static void quirk_invert_brightness(struct drm_device *dev)
14573{
14574 struct drm_i915_private *dev_priv = dev->dev_private;
14575 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014576 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014577}
14578
Scot Doyle9c72cc62014-07-03 23:27:50 +000014579/* Some VBT's incorrectly indicate no backlight is present */
14580static void quirk_backlight_present(struct drm_device *dev)
14581{
14582 struct drm_i915_private *dev_priv = dev->dev_private;
14583 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14584 DRM_INFO("applying backlight present quirk\n");
14585}
14586
Jesse Barnesb690e962010-07-19 13:53:12 -070014587struct intel_quirk {
14588 int device;
14589 int subsystem_vendor;
14590 int subsystem_device;
14591 void (*hook)(struct drm_device *dev);
14592};
14593
Egbert Eich5f85f172012-10-14 15:46:38 +020014594/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14595struct intel_dmi_quirk {
14596 void (*hook)(struct drm_device *dev);
14597 const struct dmi_system_id (*dmi_id_list)[];
14598};
14599
14600static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14601{
14602 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14603 return 1;
14604}
14605
14606static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14607 {
14608 .dmi_id_list = &(const struct dmi_system_id[]) {
14609 {
14610 .callback = intel_dmi_reverse_brightness,
14611 .ident = "NCR Corporation",
14612 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14613 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14614 },
14615 },
14616 { } /* terminating entry */
14617 },
14618 .hook = quirk_invert_brightness,
14619 },
14620};
14621
Ben Widawskyc43b5632012-04-16 14:07:40 -070014622static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014623 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14624 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14625
Jesse Barnesb690e962010-07-19 13:53:12 -070014626 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14627 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14628
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014629 /* 830 needs to leave pipe A & dpll A up */
14630 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14631
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014632 /* 830 needs to leave pipe B & dpll B up */
14633 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14634
Keith Packard435793d2011-07-12 14:56:22 -070014635 /* Lenovo U160 cannot use SSC on LVDS */
14636 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014637
14638 /* Sony Vaio Y cannot use SSC on LVDS */
14639 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014640
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014641 /* Acer Aspire 5734Z must invert backlight brightness */
14642 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14643
14644 /* Acer/eMachines G725 */
14645 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14646
14647 /* Acer/eMachines e725 */
14648 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14649
14650 /* Acer/Packard Bell NCL20 */
14651 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14652
14653 /* Acer Aspire 4736Z */
14654 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014655
14656 /* Acer Aspire 5336 */
14657 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014658
14659 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14660 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014661
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014662 /* Acer C720 Chromebook (Core i3 4005U) */
14663 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14664
jens steinb2a96012014-10-28 20:25:53 +010014665 /* Apple Macbook 2,1 (Core 2 T7400) */
14666 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14667
Scot Doyled4967d82014-07-03 23:27:52 +000014668 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14669 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014670
14671 /* HP Chromebook 14 (Celeron 2955U) */
14672 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014673
14674 /* Dell Chromebook 11 */
14675 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014676};
14677
14678static void intel_init_quirks(struct drm_device *dev)
14679{
14680 struct pci_dev *d = dev->pdev;
14681 int i;
14682
14683 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14684 struct intel_quirk *q = &intel_quirks[i];
14685
14686 if (d->device == q->device &&
14687 (d->subsystem_vendor == q->subsystem_vendor ||
14688 q->subsystem_vendor == PCI_ANY_ID) &&
14689 (d->subsystem_device == q->subsystem_device ||
14690 q->subsystem_device == PCI_ANY_ID))
14691 q->hook(dev);
14692 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014693 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14694 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14695 intel_dmi_quirks[i].hook(dev);
14696 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014697}
14698
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014699/* Disable the VGA plane that we never use */
14700static void i915_disable_vga(struct drm_device *dev)
14701{
14702 struct drm_i915_private *dev_priv = dev->dev_private;
14703 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014704 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014705
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014706 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014707 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014708 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014709 sr1 = inb(VGA_SR_DATA);
14710 outb(sr1 | 1<<5, VGA_SR_DATA);
14711 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14712 udelay(300);
14713
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014714 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014715 POSTING_READ(vga_reg);
14716}
14717
Daniel Vetterf8175862012-04-10 15:50:11 +020014718void intel_modeset_init_hw(struct drm_device *dev)
14719{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014720 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014721 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014722 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014723 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014724}
14725
Jesse Barnes79e53942008-11-07 14:24:08 -080014726void intel_modeset_init(struct drm_device *dev)
14727{
Jesse Barnes652c3932009-08-17 13:31:43 -070014728 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014729 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014730 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014731 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014732
14733 drm_mode_config_init(dev);
14734
14735 dev->mode_config.min_width = 0;
14736 dev->mode_config.min_height = 0;
14737
Dave Airlie019d96c2011-09-29 16:20:42 +010014738 dev->mode_config.preferred_depth = 24;
14739 dev->mode_config.prefer_shadow = 1;
14740
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014741 dev->mode_config.allow_fb_modifiers = true;
14742
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014743 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014744
Jesse Barnesb690e962010-07-19 13:53:12 -070014745 intel_init_quirks(dev);
14746
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014747 intel_init_pm(dev);
14748
Ben Widawskye3c74752013-04-05 13:12:39 -070014749 if (INTEL_INFO(dev)->num_pipes == 0)
14750 return;
14751
Lukas Wunner69f92f62015-07-15 13:57:35 +020014752 /*
14753 * There may be no VBT; and if the BIOS enabled SSC we can
14754 * just keep using it to avoid unnecessary flicker. Whereas if the
14755 * BIOS isn't using it, don't assume it will work even if the VBT
14756 * indicates as much.
14757 */
14758 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14759 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14760 DREF_SSC1_ENABLE);
14761
14762 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14763 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14764 bios_lvds_use_ssc ? "en" : "dis",
14765 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14766 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14767 }
14768 }
14769
Jesse Barnese70236a2009-09-21 10:42:27 -070014770 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014771 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014772
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014773 if (IS_GEN2(dev)) {
14774 dev->mode_config.max_width = 2048;
14775 dev->mode_config.max_height = 2048;
14776 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014777 dev->mode_config.max_width = 4096;
14778 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014779 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014780 dev->mode_config.max_width = 8192;
14781 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014782 }
Damien Lespiau068be562014-03-28 14:17:49 +000014783
Ville Syrjälädc41c152014-08-13 11:57:05 +030014784 if (IS_845G(dev) || IS_I865G(dev)) {
14785 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14786 dev->mode_config.cursor_height = 1023;
14787 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014788 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14789 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14790 } else {
14791 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14792 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14793 }
14794
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014795 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014796
Zhao Yakui28c97732009-10-09 11:39:41 +080014797 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014798 INTEL_INFO(dev)->num_pipes,
14799 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014800
Damien Lespiau055e3932014-08-18 13:49:10 +010014801 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014802 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014803 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014804 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014805 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014806 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014807 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014808 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014809 }
14810
Jesse Barnesf42bb702013-12-16 16:34:23 -080014811 intel_init_dpio(dev);
14812
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014813 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014814
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014815 /* Just disable it once at startup */
14816 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014817 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014818
14819 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014820 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014821
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014822 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014823 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014824 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014825
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014826 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014827 struct intel_initial_plane_config plane_config = {};
14828
Jesse Barnes46f297f2014-03-07 08:57:48 -080014829 if (!crtc->active)
14830 continue;
14831
Jesse Barnes46f297f2014-03-07 08:57:48 -080014832 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014833 * Note that reserving the BIOS fb up front prevents us
14834 * from stuffing other stolen allocations like the ring
14835 * on top. This prevents some ugliness at boot time, and
14836 * can even allow for smooth boot transitions if the BIOS
14837 * fb is large enough for the active pipe configuration.
14838 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014839 dev_priv->display.get_initial_plane_config(crtc,
14840 &plane_config);
14841
14842 /*
14843 * If the fb is shared between multiple heads, we'll
14844 * just get the first one.
14845 */
14846 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014847 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014848}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014849
Daniel Vetter7fad7982012-07-04 17:51:47 +020014850static void intel_enable_pipe_a(struct drm_device *dev)
14851{
14852 struct intel_connector *connector;
14853 struct drm_connector *crt = NULL;
14854 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014855 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014856
14857 /* We can't just switch on the pipe A, we need to set things up with a
14858 * proper mode and output configuration. As a gross hack, enable pipe A
14859 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014860 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014861 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14862 crt = &connector->base;
14863 break;
14864 }
14865 }
14866
14867 if (!crt)
14868 return;
14869
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014870 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014871 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014872}
14873
Daniel Vetterfa555832012-10-10 23:14:00 +020014874static bool
14875intel_check_plane_mapping(struct intel_crtc *crtc)
14876{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014877 struct drm_device *dev = crtc->base.dev;
14878 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014879 u32 reg, val;
14880
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014881 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014882 return true;
14883
14884 reg = DSPCNTR(!crtc->plane);
14885 val = I915_READ(reg);
14886
14887 if ((val & DISPLAY_PLANE_ENABLE) &&
14888 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14889 return false;
14890
14891 return true;
14892}
14893
Daniel Vetter24929352012-07-02 20:28:59 +020014894static void intel_sanitize_crtc(struct intel_crtc *crtc)
14895{
14896 struct drm_device *dev = crtc->base.dev;
14897 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014898 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020014899 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014900 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020014901
Daniel Vetter24929352012-07-02 20:28:59 +020014902 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014903 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014904 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14905
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014906 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014907 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014908 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020014909 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014910 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014911 drm_crtc_vblank_on(&crtc->base);
14912 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014913
Daniel Vetter24929352012-07-02 20:28:59 +020014914 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014915 * disable the crtc (and hence change the state) if it is wrong. Note
14916 * that gen4+ has a fixed plane -> pipe mapping. */
14917 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014918 bool plane;
14919
Daniel Vetter24929352012-07-02 20:28:59 +020014920 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14921 crtc->base.base.id);
14922
14923 /* Pipe has the wrong plane attached and the plane is active.
14924 * Temporarily change the plane mapping and disable everything
14925 * ... */
14926 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014927 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014928 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014929 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014930 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014931 }
Daniel Vetter24929352012-07-02 20:28:59 +020014932
Daniel Vetter7fad7982012-07-04 17:51:47 +020014933 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14934 crtc->pipe == PIPE_A && !crtc->active) {
14935 /* BIOS forgot to enable pipe A, this mostly happens after
14936 * resume. Force-enable the pipe to fix this, the update_dpms
14937 * call below we restore the pipe to the right state, but leave
14938 * the required bits on. */
14939 intel_enable_pipe_a(dev);
14940 }
14941
Daniel Vetter24929352012-07-02 20:28:59 +020014942 /* Adjust the state of the output pipe according to whether we
14943 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014944 enable = false;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014945 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14946 enable = true;
14947 break;
14948 }
Daniel Vetter24929352012-07-02 20:28:59 +020014949
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014950 if (!enable)
14951 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014952
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014953 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020014954
14955 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014956 * functions or because of calls to intel_crtc_disable_noatomic,
14957 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014958 * pipe A quirk. */
14959 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14960 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014961 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014962 crtc->active ? "enabled" : "disabled");
14963
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014964 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014965 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014966 crtc->base.enabled = crtc->active;
14967
14968 /* Because we only establish the connector -> encoder ->
14969 * crtc links if something is active, this means the
14970 * crtc is now deactivated. Break the links. connector
14971 * -> encoder links are only establish when things are
14972 * actually up, hence no need to break them. */
14973 WARN_ON(crtc->active);
14974
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014975 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014976 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014977 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014978
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014979 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014980 /*
14981 * We start out with underrun reporting disabled to avoid races.
14982 * For correct bookkeeping mark this on active crtcs.
14983 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014984 * Also on gmch platforms we dont have any hardware bits to
14985 * disable the underrun reporting. Which means we need to start
14986 * out with underrun reporting disabled also on inactive pipes,
14987 * since otherwise we'll complain about the garbage we read when
14988 * e.g. coming up after runtime pm.
14989 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014990 * No protection against concurrent access is required - at
14991 * worst a fifo underrun happens which also sets this to false.
14992 */
14993 crtc->cpu_fifo_underrun_disabled = true;
14994 crtc->pch_fifo_underrun_disabled = true;
14995 }
Daniel Vetter24929352012-07-02 20:28:59 +020014996}
14997
14998static void intel_sanitize_encoder(struct intel_encoder *encoder)
14999{
15000 struct intel_connector *connector;
15001 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015002 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015003
15004 /* We need to check both for a crtc link (meaning that the
15005 * encoder is active and trying to read from a pipe) and the
15006 * pipe itself being active. */
15007 bool has_active_crtc = encoder->base.crtc &&
15008 to_intel_crtc(encoder->base.crtc)->active;
15009
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015010 for_each_intel_connector(dev, connector) {
15011 if (connector->base.encoder != &encoder->base)
15012 continue;
15013
15014 active = true;
15015 break;
15016 }
15017
15018 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015019 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15020 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015021 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015022
15023 /* Connector is active, but has no active pipe. This is
15024 * fallout from our resume register restoring. Disable
15025 * the encoder manually again. */
15026 if (encoder->base.crtc) {
15027 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15028 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015029 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015030 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015031 if (encoder->post_disable)
15032 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015033 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015034 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015035
15036 /* Inconsistent output/port/pipe state happens presumably due to
15037 * a bug in one of the get_hw_state functions. Or someplace else
15038 * in our code, like the register restore mess on resume. Clamp
15039 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015040 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015041 if (connector->encoder != encoder)
15042 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015043 connector->base.dpms = DRM_MODE_DPMS_OFF;
15044 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015045 }
15046 }
15047 /* Enabled encoders without active connectors will be fixed in
15048 * the crtc fixup. */
15049}
15050
Imre Deak04098752014-02-18 00:02:16 +020015051void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015052{
15053 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015054 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015055
Imre Deak04098752014-02-18 00:02:16 +020015056 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15057 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15058 i915_disable_vga(dev);
15059 }
15060}
15061
15062void i915_redisable_vga(struct drm_device *dev)
15063{
15064 struct drm_i915_private *dev_priv = dev->dev_private;
15065
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015066 /* This function can be called both from intel_modeset_setup_hw_state or
15067 * at a very early point in our resume sequence, where the power well
15068 * structures are not yet restored. Since this function is at a very
15069 * paranoid "someone might have enabled VGA while we were not looking"
15070 * level, just check if the power well is enabled instead of trying to
15071 * follow the "don't touch the power well if we don't need it" policy
15072 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015073 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015074 return;
15075
Imre Deak04098752014-02-18 00:02:16 +020015076 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015077}
15078
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015079static bool primary_get_hw_state(struct intel_crtc *crtc)
15080{
15081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15082
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015083 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15084}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015085
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015086static void readout_plane_state(struct intel_crtc *crtc,
15087 struct intel_crtc_state *crtc_state)
15088{
15089 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015090 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015091 bool active = crtc_state->base.active;
15092
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015093 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015094 if (crtc->pipe != p->pipe)
15095 continue;
15096
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015097 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015098
Maarten Lankhorst721a09f2015-09-15 14:28:54 +020015099 if (p->base.type == DRM_PLANE_TYPE_PRIMARY) {
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015100 plane_state->visible = primary_get_hw_state(crtc);
Maarten Lankhorst721a09f2015-09-15 14:28:54 +020015101 if (plane_state->visible)
15102 crtc->base.state->plane_mask |=
15103 1 << drm_plane_index(&p->base);
15104 } else {
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015105 if (active)
15106 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015107
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015108 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015109 }
15110 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015111}
15112
Daniel Vetter30e984d2013-06-05 13:34:17 +020015113static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015114{
15115 struct drm_i915_private *dev_priv = dev->dev_private;
15116 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015117 struct intel_crtc *crtc;
15118 struct intel_encoder *encoder;
15119 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015120 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015121
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015122 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015123 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015124 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015125 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015126
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015127 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015128 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015129
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015130 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015131 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015132
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015133 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15134 if (crtc->base.state->active) {
15135 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15136 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15137 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15138
15139 /*
15140 * The initial mode needs to be set in order to keep
15141 * the atomic core happy. It wants a valid mode if the
15142 * crtc's enabled, so we do the above call.
15143 *
15144 * At this point some state updated by the connectors
15145 * in their ->detect() callback has not run yet, so
15146 * no recalculation can be done yet.
15147 *
15148 * Even if we could do a recalculation and modeset
15149 * right now it would cause a double modeset if
15150 * fbdev or userspace chooses a different initial mode.
15151 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015152 * If that happens, someone indicated they wanted a
15153 * mode change, which means it's safe to do a full
15154 * recalculation.
15155 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015156 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015157 }
15158
15159 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015160 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015161
15162 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15163 crtc->base.base.id,
15164 crtc->active ? "enabled" : "disabled");
15165 }
15166
Daniel Vetter53589012013-06-05 13:34:16 +020015167 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15168 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15169
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015170 pll->on = pll->get_hw_state(dev_priv, pll,
15171 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015172 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015173 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015174 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015175 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015176 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015177 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015178 }
Daniel Vetter53589012013-06-05 13:34:16 +020015179 }
Daniel Vetter53589012013-06-05 13:34:16 +020015180
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015181 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015182 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015183
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015184 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015185 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015186 }
15187
Damien Lespiaub2784e12014-08-05 11:29:37 +010015188 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015189 pipe = 0;
15190
15191 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015192 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15193 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015194 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015195 } else {
15196 encoder->base.crtc = NULL;
15197 }
15198
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015199 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015200 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015201 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015202 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015203 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015204 }
15205
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015206 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015207 if (connector->get_hw_state(connector)) {
15208 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015209 connector->base.encoder = &connector->encoder->base;
15210 } else {
15211 connector->base.dpms = DRM_MODE_DPMS_OFF;
15212 connector->base.encoder = NULL;
15213 }
15214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15215 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015216 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015217 connector->base.encoder ? "enabled" : "disabled");
15218 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015219}
15220
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015221/* Scan out the current hw modeset state,
15222 * and sanitizes it to the current state
15223 */
15224static void
15225intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015226{
15227 struct drm_i915_private *dev_priv = dev->dev_private;
15228 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015229 struct intel_crtc *crtc;
15230 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015231 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015232
15233 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015234
15235 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015236 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015237 intel_sanitize_encoder(encoder);
15238 }
15239
Damien Lespiau055e3932014-08-18 13:49:10 +010015240 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015241 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15242 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015243 intel_dump_pipe_config(crtc, crtc->config,
15244 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015245 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015246
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015247 intel_modeset_update_connector_atomic_state(dev);
15248
Daniel Vetter35c95372013-07-17 06:55:04 +020015249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15250 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15251
15252 if (!pll->on || pll->active)
15253 continue;
15254
15255 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15256
15257 pll->disable(dev_priv, pll);
15258 pll->on = false;
15259 }
15260
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015261 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015262 vlv_wm_get_hw_state(dev);
15263 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015264 skl_wm_get_hw_state(dev);
15265 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015266 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015267
15268 for_each_intel_crtc(dev, crtc) {
15269 unsigned long put_domains;
15270
15271 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15272 if (WARN_ON(put_domains))
15273 modeset_put_power_domains(dev_priv, put_domains);
15274 }
15275 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015276}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015277
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015278void intel_display_resume(struct drm_device *dev)
15279{
15280 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15281 struct intel_connector *conn;
15282 struct intel_plane *plane;
15283 struct drm_crtc *crtc;
15284 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015285
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015286 if (!state)
15287 return;
15288
15289 state->acquire_ctx = dev->mode_config.acquire_ctx;
15290
15291 /* preserve complete old state, including dpll */
15292 intel_atomic_get_shared_dpll_state(state);
15293
15294 for_each_crtc(dev, crtc) {
15295 struct drm_crtc_state *crtc_state =
15296 drm_atomic_get_crtc_state(state, crtc);
15297
15298 ret = PTR_ERR_OR_ZERO(crtc_state);
15299 if (ret)
15300 goto err;
15301
15302 /* force a restore */
15303 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015304 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015305
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015306 for_each_intel_plane(dev, plane) {
15307 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15308 if (ret)
15309 goto err;
15310 }
15311
15312 for_each_intel_connector(dev, conn) {
15313 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15314 if (ret)
15315 goto err;
15316 }
15317
15318 intel_modeset_setup_hw_state(dev);
15319
15320 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015321 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015322 if (!ret)
15323 return;
15324
15325err:
15326 DRM_ERROR("Restoring old state failed with %i\n", ret);
15327 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015328}
15329
15330void intel_modeset_gem_init(struct drm_device *dev)
15331{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015332 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015333 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015334 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015335
Imre Deakae484342014-03-31 15:10:44 +030015336 mutex_lock(&dev->struct_mutex);
15337 intel_init_gt_powersave(dev);
15338 mutex_unlock(&dev->struct_mutex);
15339
Chris Wilson1833b132012-05-09 11:56:28 +010015340 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015341
15342 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015343
15344 /*
15345 * Make sure any fbs we allocated at startup are properly
15346 * pinned & fenced. When we do the allocation it's too early
15347 * for this.
15348 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015349 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015350 obj = intel_fb_obj(c->primary->fb);
15351 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015352 continue;
15353
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015354 mutex_lock(&dev->struct_mutex);
15355 ret = intel_pin_and_fence_fb_obj(c->primary,
15356 c->primary->fb,
15357 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015358 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015359 mutex_unlock(&dev->struct_mutex);
15360 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015361 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15362 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015363 drm_framebuffer_unreference(c->primary->fb);
15364 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015365 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015366 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015367 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015368 }
15369 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015370
15371 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015372}
15373
Imre Deak4932e2c2014-02-11 17:12:48 +020015374void intel_connector_unregister(struct intel_connector *intel_connector)
15375{
15376 struct drm_connector *connector = &intel_connector->base;
15377
15378 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015379 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015380}
15381
Jesse Barnes79e53942008-11-07 14:24:08 -080015382void intel_modeset_cleanup(struct drm_device *dev)
15383{
Jesse Barnes652c3932009-08-17 13:31:43 -070015384 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015385 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015386
Imre Deak2eb52522014-11-19 15:30:05 +020015387 intel_disable_gt_powersave(dev);
15388
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015389 intel_backlight_unregister(dev);
15390
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015391 /*
15392 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015393 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015394 * experience fancy races otherwise.
15395 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015396 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015397
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015398 /*
15399 * Due to the hpd irq storm handling the hotplug work can re-arm the
15400 * poll handlers. Hence disable polling after hpd handling is shut down.
15401 */
Keith Packardf87ea762010-10-03 19:36:26 -070015402 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015403
Jesse Barnes723bfd72010-10-07 16:01:13 -070015404 intel_unregister_dsm_handler();
15405
Paulo Zanoni7733b492015-07-07 15:26:04 -030015406 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015407
Chris Wilson1630fe72011-07-08 12:22:42 +010015408 /* flush any delayed tasks or pending work */
15409 flush_scheduled_work();
15410
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015411 /* destroy the backlight and sysfs files before encoders/connectors */
15412 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015413 struct intel_connector *intel_connector;
15414
15415 intel_connector = to_intel_connector(connector);
15416 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015417 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015418
Jesse Barnes79e53942008-11-07 14:24:08 -080015419 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015420
15421 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015422
15423 mutex_lock(&dev->struct_mutex);
15424 intel_cleanup_gt_powersave(dev);
15425 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015426}
15427
Dave Airlie28d52042009-09-21 14:33:58 +100015428/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015429 * Return which encoder is currently attached for connector.
15430 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015431struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015432{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015433 return &intel_attached_encoder(connector)->base;
15434}
Jesse Barnes79e53942008-11-07 14:24:08 -080015435
Chris Wilsondf0e9242010-09-09 16:20:55 +010015436void intel_connector_attach_encoder(struct intel_connector *connector,
15437 struct intel_encoder *encoder)
15438{
15439 connector->encoder = encoder;
15440 drm_mode_connector_attach_encoder(&connector->base,
15441 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015442}
Dave Airlie28d52042009-09-21 14:33:58 +100015443
15444/*
15445 * set vga decode state - true == enable VGA decode
15446 */
15447int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15448{
15449 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015450 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015451 u16 gmch_ctrl;
15452
Chris Wilson75fa0412014-02-07 18:37:02 -020015453 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15454 DRM_ERROR("failed to read control word\n");
15455 return -EIO;
15456 }
15457
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015458 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15459 return 0;
15460
Dave Airlie28d52042009-09-21 14:33:58 +100015461 if (state)
15462 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15463 else
15464 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015465
15466 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15467 DRM_ERROR("failed to write control word\n");
15468 return -EIO;
15469 }
15470
Dave Airlie28d52042009-09-21 14:33:58 +100015471 return 0;
15472}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015473
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015474struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015475
15476 u32 power_well_driver;
15477
Chris Wilson63b66e52013-08-08 15:12:06 +020015478 int num_transcoders;
15479
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015480 struct intel_cursor_error_state {
15481 u32 control;
15482 u32 position;
15483 u32 base;
15484 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015485 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015486
15487 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015488 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015489 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015490 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015491 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015492
15493 struct intel_plane_error_state {
15494 u32 control;
15495 u32 stride;
15496 u32 size;
15497 u32 pos;
15498 u32 addr;
15499 u32 surface;
15500 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015501 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015502
15503 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015504 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015505 enum transcoder cpu_transcoder;
15506
15507 u32 conf;
15508
15509 u32 htotal;
15510 u32 hblank;
15511 u32 hsync;
15512 u32 vtotal;
15513 u32 vblank;
15514 u32 vsync;
15515 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516};
15517
15518struct intel_display_error_state *
15519intel_display_capture_error_state(struct drm_device *dev)
15520{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015521 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015522 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015523 int transcoders[] = {
15524 TRANSCODER_A,
15525 TRANSCODER_B,
15526 TRANSCODER_C,
15527 TRANSCODER_EDP,
15528 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015529 int i;
15530
Chris Wilson63b66e52013-08-08 15:12:06 +020015531 if (INTEL_INFO(dev)->num_pipes == 0)
15532 return NULL;
15533
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015534 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015535 if (error == NULL)
15536 return NULL;
15537
Imre Deak190be112013-11-25 17:15:31 +020015538 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015539 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15540
Damien Lespiau055e3932014-08-18 13:49:10 +010015541 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015542 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015543 __intel_display_power_is_enabled(dev_priv,
15544 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015545 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015546 continue;
15547
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015548 error->cursor[i].control = I915_READ(CURCNTR(i));
15549 error->cursor[i].position = I915_READ(CURPOS(i));
15550 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015551
15552 error->plane[i].control = I915_READ(DSPCNTR(i));
15553 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015554 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015555 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015556 error->plane[i].pos = I915_READ(DSPPOS(i));
15557 }
Paulo Zanonica291362013-03-06 20:03:14 -030015558 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15559 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015560 if (INTEL_INFO(dev)->gen >= 4) {
15561 error->plane[i].surface = I915_READ(DSPSURF(i));
15562 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15563 }
15564
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015565 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015566
Sonika Jindal3abfce72014-07-21 15:23:43 +053015567 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015568 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015569 }
15570
15571 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15572 if (HAS_DDI(dev_priv->dev))
15573 error->num_transcoders++; /* Account for eDP. */
15574
15575 for (i = 0; i < error->num_transcoders; i++) {
15576 enum transcoder cpu_transcoder = transcoders[i];
15577
Imre Deakddf9c532013-11-27 22:02:02 +020015578 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015579 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015580 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015581 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015582 continue;
15583
Chris Wilson63b66e52013-08-08 15:12:06 +020015584 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15585
15586 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15587 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15588 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15589 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15590 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15591 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15592 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593 }
15594
15595 return error;
15596}
15597
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015598#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15599
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015600void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015601intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015602 struct drm_device *dev,
15603 struct intel_display_error_state *error)
15604{
Damien Lespiau055e3932014-08-18 13:49:10 +010015605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015606 int i;
15607
Chris Wilson63b66e52013-08-08 15:12:06 +020015608 if (!error)
15609 return;
15610
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015611 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015612 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015613 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015614 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015615 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015616 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015617 err_printf(m, " Power: %s\n",
15618 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015619 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015620 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015621
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015622 err_printf(m, "Plane [%d]:\n", i);
15623 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15624 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015625 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015626 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15627 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015628 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015629 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015630 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015631 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015632 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15633 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015634 }
15635
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015636 err_printf(m, "Cursor [%d]:\n", i);
15637 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15638 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15639 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015640 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015641
15642 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015643 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015644 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015645 err_printf(m, " Power: %s\n",
15646 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015647 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15648 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15649 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15650 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15651 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15652 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15653 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15654 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015655}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015656
15657void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15658{
15659 struct intel_crtc *crtc;
15660
15661 for_each_intel_crtc(dev, crtc) {
15662 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015663
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015664 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015665
15666 work = crtc->unpin_work;
15667
15668 if (work && work->event &&
15669 work->event->base.file_priv == file) {
15670 kfree(work->event);
15671 work->event = NULL;
15672 }
15673
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015674 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015675 }
15676}