blob: 7fadbf987b23d74cf1b8cc6a6645a28ca9262f1b [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Vladimir Oltean5bded822021-10-07 19:47:11 +030015#include <linux/dsa/mv88e6xxx.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070016#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020017#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070018#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020019#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000022#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000023#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020024#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000025#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040026#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020027#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020028#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020029#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000030#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010031#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070032#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000033#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040034
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040035#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020036#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010039#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020040#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010041#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010042#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020043#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040044#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000045
Vivien Didelotfad09c72016-06-21 12:28:20 -040046static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047{
Vivien Didelotfad09c72016-06-21 12:28:20 -040048 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
49 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040050 dump_stack();
51 }
52}
53
Vivien Didelotec561272016-09-02 14:45:33 -040054int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040055{
56 int err;
57
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059
Vivien Didelotfad09c72016-06-21 12:28:20 -040060 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040061 if (err)
62 return err;
63
Vivien Didelotfad09c72016-06-21 12:28:20 -040064 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040065 addr, reg, *val);
66
67 return 0;
68}
69
Vivien Didelotec561272016-09-02 14:45:33 -040070int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040071{
72 int err;
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075
Vivien Didelotfad09c72016-06-21 12:28:20 -040076 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040077 if (err)
78 return err;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 addr, reg, val);
82
83 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000084}
85
Vivien Didelot683f2242019-08-09 18:47:54 -040086int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
87 u16 mask, u16 val)
88{
89 u16 data;
90 int err;
91 int i;
92
93 /* There's no bus specific operation to wait for a mask */
94 for (i = 0; i < 16; i++) {
95 err = mv88e6xxx_read(chip, addr, reg, &data);
96 if (err)
97 return err;
98
99 if ((data & mask) == val)
100 return 0;
101
102 usleep_range(1000, 2000);
103 }
104
105 dev_err(chip->dev, "Timeout while waiting for switch\n");
106 return -ETIMEDOUT;
107}
108
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400109int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
110 int bit, int val)
111{
112 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
113 val ? BIT(bit) : 0x0000);
114}
115
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200116struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100117{
118 struct mv88e6xxx_mdio_bus *mdio_bus;
119
120 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
121 list);
122 if (!mdio_bus)
123 return NULL;
124
125 return mdio_bus->bus;
126}
127
Andrew Lunndc30c352016-10-16 19:56:49 +0200128static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
129{
130 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
131 unsigned int n = d->hwirq;
132
133 chip->g1_irq.masked |= (1 << n);
134}
135
136static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
137{
138 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
139 unsigned int n = d->hwirq;
140
141 chip->g1_irq.masked &= ~(1 << n);
142}
143
Andrew Lunn294d7112018-02-22 22:58:32 +0100144static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200145{
Andrew Lunndc30c352016-10-16 19:56:49 +0200146 unsigned int nhandled = 0;
147 unsigned int sub_irq;
148 unsigned int n;
149 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500150 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200151 int err;
152
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000153 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400154 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000155 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200156
157 if (err)
158 goto out;
159
John David Anglin7c0db242019-02-11 13:40:21 -0500160 do {
161 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
162 if (reg & (1 << n)) {
163 sub_irq = irq_find_mapping(chip->g1_irq.domain,
164 n);
165 handle_nested_irq(sub_irq);
166 ++nhandled;
167 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200168 }
John David Anglin7c0db242019-02-11 13:40:21 -0500169
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000170 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500171 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
172 if (err)
173 goto unlock;
174 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
175unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000176 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500177 if (err)
178 goto out;
179 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
180 } while (reg & ctl1);
181
Andrew Lunndc30c352016-10-16 19:56:49 +0200182out:
183 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
184}
185
Andrew Lunn294d7112018-02-22 22:58:32 +0100186static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
187{
188 struct mv88e6xxx_chip *chip = dev_id;
189
190 return mv88e6xxx_g1_irq_thread_work(chip);
191}
192
Andrew Lunndc30c352016-10-16 19:56:49 +0200193static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
194{
195 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000197 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200198}
199
200static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
201{
202 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
203 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
204 u16 reg;
205 int err;
206
Vivien Didelotd77f4322017-06-15 12:14:03 -0400207 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200208 if (err)
209 goto out;
210
211 reg &= ~mask;
212 reg |= (~chip->g1_irq.masked & mask);
213
Vivien Didelotd77f4322017-06-15 12:14:03 -0400214 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200215 if (err)
216 goto out;
217
218out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000219 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200220}
221
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530222static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200223 .name = "mv88e6xxx-g1",
224 .irq_mask = mv88e6xxx_g1_irq_mask,
225 .irq_unmask = mv88e6xxx_g1_irq_unmask,
226 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
227 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
228};
229
230static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
231 unsigned int irq,
232 irq_hw_number_t hwirq)
233{
234 struct mv88e6xxx_chip *chip = d->host_data;
235
236 irq_set_chip_data(irq, d->host_data);
237 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
238 irq_set_noprobe(irq);
239
240 return 0;
241}
242
243static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
244 .map = mv88e6xxx_g1_irq_domain_map,
245 .xlate = irq_domain_xlate_twocell,
246};
247
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200248/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100249static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200250{
251 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100252 u16 mask;
253
Vivien Didelotd77f4322017-06-15 12:14:03 -0400254 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100255 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400256 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100257
Andreas Färber5edef2f2016-11-27 23:26:28 +0100258 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100259 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200260 irq_dispose_mapping(virq);
261 }
262
Andrew Lunna3db3d32016-11-20 20:14:14 +0100263 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200264}
265
Andrew Lunn294d7112018-02-22 22:58:32 +0100266static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
267{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200268 /*
269 * free_irq must be called without reg_lock taken because the irq
270 * handler takes this lock, too.
271 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100272 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200273
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000274 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200275 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000276 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100277}
278
279static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200280{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100281 int err, irq, virq;
282 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200283
284 chip->g1_irq.nirqs = chip->info->g1_irqs;
285 chip->g1_irq.domain = irq_domain_add_simple(
286 NULL, chip->g1_irq.nirqs, 0,
287 &mv88e6xxx_g1_irq_domain_ops, chip);
288 if (!chip->g1_irq.domain)
289 return -ENOMEM;
290
291 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
292 irq_create_mapping(chip->g1_irq.domain, irq);
293
294 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
295 chip->g1_irq.masked = ~0;
296
Vivien Didelotd77f4322017-06-15 12:14:03 -0400297 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200298 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100299 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200300
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100301 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200302
Vivien Didelotd77f4322017-06-15 12:14:03 -0400303 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200304 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100305 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200306
307 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400308 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200309 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100310 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200311
Andrew Lunndc30c352016-10-16 19:56:49 +0200312 return 0;
313
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100314out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100315 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400316 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100317
318out_mapping:
319 for (irq = 0; irq < 16; irq++) {
320 virq = irq_find_mapping(chip->g1_irq.domain, irq);
321 irq_dispose_mapping(virq);
322 }
323
324 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200325
326 return err;
327}
328
Andrew Lunn294d7112018-02-22 22:58:32 +0100329static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
330{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100331 static struct lock_class_key lock_key;
332 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100333 int err;
334
335 err = mv88e6xxx_g1_irq_setup_common(chip);
336 if (err)
337 return err;
338
Andrew Lunnf6d97582019-02-23 17:43:56 +0100339 /* These lock classes tells lockdep that global 1 irqs are in
340 * a different category than their parent GPIO, so it won't
341 * report false recursion.
342 */
343 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
344
Andrew Lunn30953832020-01-06 17:13:48 +0100345 snprintf(chip->irq_name, sizeof(chip->irq_name),
346 "mv88e6xxx-%s", dev_name(chip->dev));
347
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000348 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100349 err = request_threaded_irq(chip->irq, NULL,
350 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200351 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100352 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000353 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100354 if (err)
355 mv88e6xxx_g1_irq_free_common(chip);
356
357 return err;
358}
359
360static void mv88e6xxx_irq_poll(struct kthread_work *work)
361{
362 struct mv88e6xxx_chip *chip = container_of(work,
363 struct mv88e6xxx_chip,
364 irq_poll_work.work);
365 mv88e6xxx_g1_irq_thread_work(chip);
366
367 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
368 msecs_to_jiffies(100));
369}
370
371static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
372{
373 int err;
374
375 err = mv88e6xxx_g1_irq_setup_common(chip);
376 if (err)
377 return err;
378
379 kthread_init_delayed_work(&chip->irq_poll_work,
380 mv88e6xxx_irq_poll);
381
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800382 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100383 if (IS_ERR(chip->kworker))
384 return PTR_ERR(chip->kworker);
385
386 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
387 msecs_to_jiffies(100));
388
389 return 0;
390}
391
392static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
393{
394 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
395 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200396
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000397 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200398 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000399 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100400}
401
Russell King64d47d52020-03-14 10:15:38 +0000402static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
403 int port, phy_interface_t interface)
404{
405 int err;
406
407 if (chip->info->ops->port_set_rgmii_delay) {
408 err = chip->info->ops->port_set_rgmii_delay(chip, port,
409 interface);
410 if (err && err != -EOPNOTSUPP)
411 return err;
412 }
413
414 if (chip->info->ops->port_set_cmode) {
415 err = chip->info->ops->port_set_cmode(chip, port,
416 interface);
417 if (err && err != -EOPNOTSUPP)
418 return err;
419 }
420
421 return 0;
422}
423
Russell Kinga5a68582020-03-14 10:15:43 +0000424static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
425 int link, int speed, int duplex, int pause,
426 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100427{
428 int err;
429
430 if (!chip->info->ops->port_set_link)
431 return 0;
432
433 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200434 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100435 if (err)
436 return err;
437
Russell Kingf365c6f2020-03-14 10:15:53 +0000438 if (chip->info->ops->port_set_speed_duplex) {
439 err = chip->info->ops->port_set_speed_duplex(chip, port,
440 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100441 if (err && err != -EOPNOTSUPP)
442 goto restore_link;
443 }
444
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100445 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
446 mode = chip->info->ops->port_max_speed_mode(port);
447
Andrew Lunn54186b92018-08-09 15:38:37 +0200448 if (chip->info->ops->port_set_pause) {
449 err = chip->info->ops->port_set_pause(chip, port, pause);
450 if (err)
451 goto restore_link;
452 }
453
Russell King64d47d52020-03-14 10:15:38 +0000454 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100455restore_link:
456 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400457 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100458
459 return err;
460}
461
Marek Vasutd700ec42018-09-12 00:15:24 +0200462static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
463{
464 struct mv88e6xxx_chip *chip = ds->priv;
465
466 return port < chip->info->num_internal_phys;
467}
468
Russell King5d5b2312020-03-14 10:16:03 +0000469static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
470{
471 u16 reg;
472 int err;
473
474 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
475 if (err) {
476 dev_err(chip->dev,
477 "p%d: %s: failed to read port status\n",
478 port, __func__);
479 return err;
480 }
481
482 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
483}
484
Russell Kinga5a68582020-03-14 10:15:43 +0000485static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
486 struct phylink_link_state *state)
487{
488 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100489 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000490 int err;
491
492 mv88e6xxx_reg_lock(chip);
493 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100494 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000495 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
496 state);
497 else
498 err = -EOPNOTSUPP;
499 mv88e6xxx_reg_unlock(chip);
500
501 return err;
502}
503
504static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
505 unsigned int mode,
506 phy_interface_t interface,
507 const unsigned long *advertise)
508{
509 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100510 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000511
512 if (ops->serdes_pcs_config) {
513 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100514 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000515 return ops->serdes_pcs_config(chip, port, lane, mode,
516 interface, advertise);
517 }
518
519 return 0;
520}
521
522static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
523{
524 struct mv88e6xxx_chip *chip = ds->priv;
525 const struct mv88e6xxx_ops *ops;
526 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100527 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000528
529 ops = chip->info->ops;
530
531 if (ops->serdes_pcs_an_restart) {
532 mv88e6xxx_reg_lock(chip);
533 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100534 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000535 err = ops->serdes_pcs_an_restart(chip, port, lane);
536 mv88e6xxx_reg_unlock(chip);
537
538 if (err)
539 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
540 }
541}
542
543static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
544 unsigned int mode,
545 int speed, int duplex)
546{
547 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100548 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000549
550 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
551 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100552 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000553 return ops->serdes_pcs_link_up(chip, port, lane,
554 speed, duplex);
555 }
556
557 return 0;
558}
559
Russell King6c422e32018-08-09 15:38:39 +0200560static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
561 unsigned long *mask,
562 struct phylink_link_state *state)
563{
564 if (!phy_interface_mode_is_8023z(state->interface)) {
565 /* 10M and 100M are only supported in non-802.3z mode */
566 phylink_set(mask, 10baseT_Half);
567 phylink_set(mask, 10baseT_Full);
568 phylink_set(mask, 100baseT_Half);
569 phylink_set(mask, 100baseT_Full);
570 }
571}
572
573static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
574 unsigned long *mask,
575 struct phylink_link_state *state)
576{
577 /* FIXME: if the port is in 1000Base-X mode, then it only supports
578 * 1000M FD speeds. In this case, CMODE will indicate 5.
579 */
580 phylink_set(mask, 1000baseT_Full);
581 phylink_set(mask, 1000baseX_Full);
582
583 mv88e6065_phylink_validate(chip, port, mask, state);
584}
585
Marek Behúne3af71a2019-02-25 12:39:55 +0100586static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
587 unsigned long *mask,
588 struct phylink_link_state *state)
589{
590 if (port >= 5)
591 phylink_set(mask, 2500baseX_Full);
592
593 /* No ethtool bits for 200Mbps */
594 phylink_set(mask, 1000baseT_Full);
595 phylink_set(mask, 1000baseX_Full);
596
597 mv88e6065_phylink_validate(chip, port, mask, state);
598}
599
Russell King6c422e32018-08-09 15:38:39 +0200600static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
601 unsigned long *mask,
602 struct phylink_link_state *state)
603{
604 /* No ethtool bits for 200Mbps */
605 phylink_set(mask, 1000baseT_Full);
606 phylink_set(mask, 1000baseX_Full);
607
608 mv88e6065_phylink_validate(chip, port, mask, state);
609}
610
611static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
612 unsigned long *mask,
613 struct phylink_link_state *state)
614{
Andrew Lunnec260162019-02-08 22:25:44 +0100615 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200616 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100617 phylink_set(mask, 2500baseT_Full);
618 }
Russell King6c422e32018-08-09 15:38:39 +0200619
620 /* No ethtool bits for 200Mbps */
621 phylink_set(mask, 1000baseT_Full);
622 phylink_set(mask, 1000baseX_Full);
623
624 mv88e6065_phylink_validate(chip, port, mask, state);
625}
626
627static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
628 unsigned long *mask,
629 struct phylink_link_state *state)
630{
631 if (port >= 9) {
632 phylink_set(mask, 10000baseT_Full);
633 phylink_set(mask, 10000baseKR_Full);
634 }
635
636 mv88e6390_phylink_validate(chip, port, mask, state);
637}
638
Pavana Sharmade776d02021-03-17 14:46:42 +0100639static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
640 unsigned long *mask,
641 struct phylink_link_state *state)
642{
Marek Behúndc2fc9f2021-11-04 18:17:47 +0100643 bool is_6191x =
644 chip->info->prod_num == MV88E6XXX_PORT_SWITCH_ID_PROD_6191X;
645
646 if (((port == 0 || port == 9) && !is_6191x) || port == 10) {
Pavana Sharmade776d02021-03-17 14:46:42 +0100647 phylink_set(mask, 10000baseT_Full);
648 phylink_set(mask, 10000baseKR_Full);
649 phylink_set(mask, 10000baseCR_Full);
650 phylink_set(mask, 10000baseSR_Full);
651 phylink_set(mask, 10000baseLR_Full);
652 phylink_set(mask, 10000baseLRM_Full);
653 phylink_set(mask, 10000baseER_Full);
654 phylink_set(mask, 5000baseT_Full);
655 phylink_set(mask, 2500baseX_Full);
656 phylink_set(mask, 2500baseT_Full);
657 }
658
659 phylink_set(mask, 1000baseT_Full);
660 phylink_set(mask, 1000baseX_Full);
661
662 mv88e6065_phylink_validate(chip, port, mask, state);
663}
664
Russell Kingc9a23562018-05-10 13:17:35 -0700665static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
666 unsigned long *supported,
667 struct phylink_link_state *state)
668{
Russell King6c422e32018-08-09 15:38:39 +0200669 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
670 struct mv88e6xxx_chip *chip = ds->priv;
671
672 /* Allow all the expected bits */
673 phylink_set(mask, Autoneg);
674 phylink_set(mask, Pause);
675 phylink_set_port_modes(mask);
676
677 if (chip->info->ops->phylink_validate)
678 chip->info->ops->phylink_validate(chip, port, mask, state);
679
Sean Anderson49730562021-10-22 18:41:04 -0400680 linkmode_and(supported, supported, mask);
681 linkmode_and(state->advertising, state->advertising, mask);
Russell King6c422e32018-08-09 15:38:39 +0200682
683 /* We can only operate at 2500BaseX or 1000BaseX. If requested
684 * to advertise both, only report advertising at 2500BaseX.
685 */
686 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700687}
688
Russell Kingc9a23562018-05-10 13:17:35 -0700689static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
690 unsigned int mode,
691 const struct phylink_link_state *state)
692{
693 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100694 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000695 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700696
Russell Kingfad58192020-07-19 12:00:35 +0100697 p = &chip->ports[port];
698
Russell King64d47d52020-03-14 10:15:38 +0000699 /* FIXME: is this the correct test? If we're in fixed mode on an
700 * internal port, why should we process this any different from
701 * PHY mode? On the other hand, the port may be automedia between
702 * an internal PHY and the serdes...
703 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200704 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700705 return;
706
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000707 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100708 /* In inband mode, the link may come up at any time while the link
709 * is not forced down. Force the link down while we reconfigure the
710 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000711 */
Russell Kingfad58192020-07-19 12:00:35 +0100712 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
713 chip->info->ops->port_set_link)
714 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
715
Russell King64d47d52020-03-14 10:15:38 +0000716 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000717 if (err && err != -EOPNOTSUPP)
718 goto err_unlock;
719
720 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
721 state->advertising);
722 /* FIXME: we should restart negotiation if something changed - which
723 * is something we get if we convert to using phylinks PCS operations.
724 */
725 if (err > 0)
726 err = 0;
727
Russell Kingfad58192020-07-19 12:00:35 +0100728 /* Undo the forced down state above after completing configuration
729 * irrespective of its state on entry, which allows the link to come up.
730 */
731 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
732 chip->info->ops->port_set_link)
733 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
734
735 p->interface = state->interface;
736
Russell Kinga5a68582020-03-14 10:15:43 +0000737err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000738 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700739
740 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000741 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700742}
743
Russell Kingc9a23562018-05-10 13:17:35 -0700744static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
745 unsigned int mode,
746 phy_interface_t interface)
747{
Russell King30c4a5b2020-02-26 10:23:51 +0000748 struct mv88e6xxx_chip *chip = ds->priv;
749 const struct mv88e6xxx_ops *ops;
750 int err = 0;
751
752 ops = chip->info->ops;
753
Russell King5d5b2312020-03-14 10:16:03 +0000754 mv88e6xxx_reg_lock(chip);
Maarten Zanders4a3e0ae2021-10-11 16:27:20 +0200755 /* Internal PHYs propagate their configuration directly to the MAC.
756 * External PHYs depend on whether the PPU is enabled for this port.
757 */
758 if (((!mv88e6xxx_phy_is_internal(ds, port) &&
759 !mv88e6xxx_port_ppu_updates(chip, port)) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300760 mode == MLO_AN_FIXED) && ops->port_sync_link)
761 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000762 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000763
Russell King5d5b2312020-03-14 10:16:03 +0000764 if (err)
765 dev_err(chip->dev,
766 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700767}
768
769static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
770 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000771 struct phy_device *phydev,
772 int speed, int duplex,
773 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700774{
Russell King30c4a5b2020-02-26 10:23:51 +0000775 struct mv88e6xxx_chip *chip = ds->priv;
776 const struct mv88e6xxx_ops *ops;
777 int err = 0;
778
779 ops = chip->info->ops;
780
Russell King5d5b2312020-03-14 10:16:03 +0000781 mv88e6xxx_reg_lock(chip);
Maarten Zanders4a3e0ae2021-10-11 16:27:20 +0200782 /* Internal PHYs propagate their configuration directly to the MAC.
783 * External PHYs depend on whether the PPU is enabled for this port.
784 */
785 if ((!mv88e6xxx_phy_is_internal(ds, port) &&
786 !mv88e6xxx_port_ppu_updates(chip, port)) ||
787 mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000788 /* FIXME: for an automedia port, should we force the link
789 * down here - what if the link comes up due to "other" media
790 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000791 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000792 * shared between internal PHY and Serdes.
793 */
Russell Kinga5a68582020-03-14 10:15:43 +0000794 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
795 duplex);
796 if (err)
797 goto error;
798
Russell Kingf365c6f2020-03-14 10:15:53 +0000799 if (ops->port_set_speed_duplex) {
800 err = ops->port_set_speed_duplex(chip, port,
801 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000802 if (err && err != -EOPNOTSUPP)
803 goto error;
804 }
805
Chris Packham4efe76622020-11-24 17:34:37 +1300806 if (ops->port_sync_link)
807 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000808 }
Russell King5d5b2312020-03-14 10:16:03 +0000809error:
810 mv88e6xxx_reg_unlock(chip);
811
812 if (err && err != -EOPNOTSUPP)
813 dev_err(ds->dev,
814 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700815}
816
Andrew Lunna605a0f2016-11-21 23:26:58 +0100817static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000818{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100819 if (!chip->info->ops->stats_snapshot)
820 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000821
Andrew Lunna605a0f2016-11-21 23:26:58 +0100822 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000823}
824
Andrew Lunne413e7e2015-04-02 04:06:38 +0200825static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100826 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
827 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
828 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
829 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
830 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
831 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
832 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
833 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
834 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
835 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
836 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
837 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
838 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
839 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
840 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
841 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
842 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
843 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
844 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
845 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
846 { "single", 4, 0x14, STATS_TYPE_BANK0, },
847 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
848 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
849 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
850 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
851 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
852 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
853 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
854 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
855 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
856 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
857 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
858 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
859 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
860 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
861 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
862 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
863 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
864 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
865 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
866 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
867 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
868 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
869 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
870 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
871 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
872 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
873 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
874 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
875 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
876 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
877 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
878 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
879 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
880 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
881 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
882 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
883 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
884 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200885};
886
Vivien Didelotfad09c72016-06-21 12:28:20 -0400887static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100888 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100889 int port, u16 bank1_select,
890 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200891{
Andrew Lunn80c46272015-06-20 18:42:30 +0200892 u32 low;
893 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200895 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200896 u64 value;
897
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100898 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100899 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200900 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
901 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800902 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200903
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200904 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100905 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200906 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
907 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800908 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000909 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200910 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100911 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100912 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100913 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500914 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100915 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100916 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100917 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100918 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100919 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500920 break;
921 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800922 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200923 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100924 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200925 return value;
926}
927
Andrew Lunn436fe172018-03-01 02:02:29 +0100928static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
929 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930{
931 struct mv88e6xxx_hw_stat *stat;
932 int i, j;
933
934 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
935 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100936 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100937 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
938 ETH_GSTRING_LEN);
939 j++;
940 }
941 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100942
943 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100944}
945
Andrew Lunn436fe172018-03-01 02:02:29 +0100946static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
947 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100948{
Andrew Lunn436fe172018-03-01 02:02:29 +0100949 return mv88e6xxx_stats_get_strings(chip, data,
950 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100951}
952
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000953static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
954 uint8_t *data)
955{
956 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
957}
958
Andrew Lunn436fe172018-03-01 02:02:29 +0100959static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
960 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100961{
Andrew Lunn436fe172018-03-01 02:02:29 +0100962 return mv88e6xxx_stats_get_strings(chip, data,
963 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100964}
965
Andrew Lunn65f60e42018-03-28 23:50:28 +0200966static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
967 "atu_member_violation",
968 "atu_miss_violation",
969 "atu_full_violation",
970 "vtu_member_violation",
971 "vtu_miss_violation",
972};
973
974static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
975{
976 unsigned int i;
977
978 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
979 strlcpy(data + i * ETH_GSTRING_LEN,
980 mv88e6xxx_atu_vtu_stats_strings[i],
981 ETH_GSTRING_LEN);
982}
983
Andrew Lunndfafe442016-11-21 23:27:02 +0100984static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700985 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100986{
Vivien Didelot04bed142016-08-31 18:06:13 -0400987 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100988 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100989
Florian Fainelli89f09042018-04-25 12:12:50 -0700990 if (stringset != ETH_SS_STATS)
991 return;
992
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000993 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100994
Andrew Lunndfafe442016-11-21 23:27:02 +0100995 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100996 count = chip->info->ops->stats_get_strings(chip, data);
997
998 if (chip->info->ops->serdes_get_strings) {
999 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001000 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001001 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +01001002
Andrew Lunn65f60e42018-03-28 23:50:28 +02001003 data += count * ETH_GSTRING_LEN;
1004 mv88e6xxx_atu_vtu_get_strings(data);
1005
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001006 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001007}
1008
1009static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
1010 int types)
1011{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001012 struct mv88e6xxx_hw_stat *stat;
1013 int i, j;
1014
1015 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1016 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001017 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001018 j++;
1019 }
1020 return j;
1021}
1022
Andrew Lunndfafe442016-11-21 23:27:02 +01001023static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1024{
1025 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1026 STATS_TYPE_PORT);
1027}
1028
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001029static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1030{
1031 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1032}
1033
Andrew Lunndfafe442016-11-21 23:27:02 +01001034static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1035{
1036 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1037 STATS_TYPE_BANK1);
1038}
1039
Florian Fainelli89f09042018-04-25 12:12:50 -07001040static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001041{
1042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001043 int serdes_count = 0;
1044 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001045
Florian Fainelli89f09042018-04-25 12:12:50 -07001046 if (sset != ETH_SS_STATS)
1047 return 0;
1048
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001049 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001050 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001051 count = chip->info->ops->stats_get_sset_count(chip);
1052 if (count < 0)
1053 goto out;
1054
1055 if (chip->info->ops->serdes_get_sset_count)
1056 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1057 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001058 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001059 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001060 goto out;
1061 }
1062 count += serdes_count;
1063 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1064
Andrew Lunn436fe172018-03-01 02:02:29 +01001065out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001066 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001067
Andrew Lunn436fe172018-03-01 02:02:29 +01001068 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001069}
1070
Andrew Lunn436fe172018-03-01 02:02:29 +01001071static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1072 uint64_t *data, int types,
1073 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001074{
1075 struct mv88e6xxx_hw_stat *stat;
1076 int i, j;
1077
1078 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1079 stat = &mv88e6xxx_hw_stats[i];
1080 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001081 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001082 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1083 bank1_select,
1084 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001085 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001086
Andrew Lunn052f9472016-11-21 23:27:03 +01001087 j++;
1088 }
1089 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001090 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001091}
1092
Andrew Lunn436fe172018-03-01 02:02:29 +01001093static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1094 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001095{
1096 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001097 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001098 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001099}
1100
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001101static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1102 uint64_t *data)
1103{
1104 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1105 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1106}
1107
Andrew Lunn436fe172018-03-01 02:02:29 +01001108static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1109 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001110{
1111 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001112 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001113 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1114 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001115}
1116
Andrew Lunn436fe172018-03-01 02:02:29 +01001117static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1118 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001119{
1120 return mv88e6xxx_stats_get_stats(chip, port, data,
1121 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001122 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1123 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001124}
1125
Andrew Lunn65f60e42018-03-28 23:50:28 +02001126static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1127 uint64_t *data)
1128{
1129 *data++ = chip->ports[port].atu_member_violation;
1130 *data++ = chip->ports[port].atu_miss_violation;
1131 *data++ = chip->ports[port].atu_full_violation;
1132 *data++ = chip->ports[port].vtu_member_violation;
1133 *data++ = chip->ports[port].vtu_miss_violation;
1134}
1135
Andrew Lunn052f9472016-11-21 23:27:03 +01001136static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1137 uint64_t *data)
1138{
Andrew Lunn436fe172018-03-01 02:02:29 +01001139 int count = 0;
1140
Andrew Lunn052f9472016-11-21 23:27:03 +01001141 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001142 count = chip->info->ops->stats_get_stats(chip, port, data);
1143
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001144 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001145 if (chip->info->ops->serdes_get_stats) {
1146 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001147 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001148 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001149 data += count;
1150 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001152}
1153
Vivien Didelotf81ec902016-05-09 13:22:58 -04001154static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1155 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001156{
Vivien Didelot04bed142016-08-31 18:06:13 -04001157 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001159
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001160 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001161
Andrew Lunna605a0f2016-11-21 23:26:58 +01001162 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001163 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001164
1165 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001166 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001167
1168 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001169
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001170}
Ben Hutchings98e67302011-11-25 14:36:19 +00001171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001173{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001174 struct mv88e6xxx_chip *chip = ds->priv;
1175 int len;
1176
1177 len = 32 * sizeof(u16);
1178 if (chip->info->ops->serdes_get_regs_len)
1179 len += chip->info->ops->serdes_get_regs_len(chip, port);
1180
1181 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182}
1183
Vivien Didelotf81ec902016-05-09 13:22:58 -04001184static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1185 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001186{
Vivien Didelot04bed142016-08-31 18:06:13 -04001187 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001188 int err;
1189 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001190 u16 *p = _p;
1191 int i;
1192
Vivien Didelota5f39322018-12-17 16:05:21 -05001193 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001194
1195 memset(p, 0xff, 32 * sizeof(u16));
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001198
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001199 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001200
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001201 err = mv88e6xxx_port_read(chip, port, i, &reg);
1202 if (!err)
1203 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001204 }
Vivien Didelot23062512016-05-09 13:22:45 -04001205
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001206 if (chip->info->ops->serdes_get_regs)
1207 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1208
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001209 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001210}
1211
Vivien Didelot08f50062017-08-01 16:32:41 -04001212static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1213 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001214{
Vivien Didelot5480db62017-08-01 16:32:40 -04001215 /* Nothing to do on the port's MAC */
1216 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001217}
1218
Vivien Didelot08f50062017-08-01 16:32:41 -04001219static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1220 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001221{
Vivien Didelot5480db62017-08-01 16:32:40 -04001222 /* Nothing to do on the port's MAC */
1223 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001224}
1225
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001226/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001227static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001228{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001229 struct dsa_switch *ds = chip->ds;
1230 struct dsa_switch_tree *dst = ds->dst;
Vladimir Oltean65144062021-12-06 18:57:51 +02001231 struct dsa_port *dp, *other_dp;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001234
Vladimir Olteance5df682021-07-22 18:55:41 +03001235 /* dev is a physical switch */
1236 if (dev <= dst->last_switch) {
1237 list_for_each_entry(dp, &dst->ports, list) {
1238 if (dp->ds->index == dev && dp->index == port) {
1239 /* dp might be a DSA link or a user port, so it
Vladimir Oltean65144062021-12-06 18:57:51 +02001240 * might or might not have a bridge.
1241 * Use the "found" variable for both cases.
Vladimir Olteance5df682021-07-22 18:55:41 +03001242 */
Vladimir Olteance5df682021-07-22 18:55:41 +03001243 found = true;
1244 break;
1245 }
1246 }
1247 /* dev is a virtual bridge */
1248 } else {
1249 list_for_each_entry(dp, &dst->ports, list) {
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001250 unsigned int bridge_num = dsa_port_bridge_num_get(dp);
1251
1252 if (!bridge_num)
Vladimir Olteance5df682021-07-22 18:55:41 +03001253 continue;
1254
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001255 if (bridge_num + dst->last_switch != dev)
Vladimir Olteance5df682021-07-22 18:55:41 +03001256 continue;
1257
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001258 found = true;
1259 break;
1260 }
1261 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001262
Vladimir Olteance5df682021-07-22 18:55:41 +03001263 /* Prevent frames from unknown switch or virtual bridge */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001264 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001265 return 0;
1266
1267 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001268 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001269 return mv88e6xxx_port_mask(chip);
1270
Vivien Didelote5887a22017-03-30 17:37:11 -04001271 pvlan = 0;
1272
1273 /* Frames from user ports can egress any local DSA links and CPU ports,
1274 * as well as any local member of their bridge group.
1275 */
Vladimir Oltean65144062021-12-06 18:57:51 +02001276 dsa_switch_for_each_port(other_dp, ds)
1277 if (other_dp->type == DSA_PORT_TYPE_CPU ||
1278 other_dp->type == DSA_PORT_TYPE_DSA ||
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001279 dsa_port_bridge_same(dp, other_dp))
Vladimir Oltean65144062021-12-06 18:57:51 +02001280 pvlan |= BIT(other_dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001281
1282 return pvlan;
1283}
1284
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001285static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001286{
1287 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001288
1289 /* prevent frames from going back out of the port they came in on */
1290 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001291
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001292 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001293}
1294
Vivien Didelotf81ec902016-05-09 13:22:58 -04001295static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1296 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001297{
Vivien Didelot04bed142016-08-31 18:06:13 -04001298 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001299 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001300
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001301 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001302 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001303 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001304
1305 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001306 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001307}
1308
Vivien Didelot93e18d62018-05-11 17:16:35 -04001309static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1310{
1311 int err;
1312
1313 if (chip->info->ops->ieee_pri_map) {
1314 err = chip->info->ops->ieee_pri_map(chip);
1315 if (err)
1316 return err;
1317 }
1318
1319 if (chip->info->ops->ip_pri_map) {
1320 err = chip->info->ops->ip_pri_map(chip);
1321 if (err)
1322 return err;
1323 }
1324
1325 return 0;
1326}
1327
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001328static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1329{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001330 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001331 int target, port;
1332 int err;
1333
1334 if (!chip->info->global2_addr)
1335 return 0;
1336
1337 /* Initialize the routing port to the 32 possible target devices */
1338 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001339 port = dsa_routing_port(ds, target);
1340 if (port == ds->num_ports)
1341 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001342
1343 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1344 if (err)
1345 return err;
1346 }
1347
Vivien Didelot02317e62018-05-09 11:38:49 -04001348 if (chip->info->ops->set_cascade_port) {
1349 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1350 err = chip->info->ops->set_cascade_port(chip, port);
1351 if (err)
1352 return err;
1353 }
1354
Vivien Didelot23c98912018-05-09 11:38:50 -04001355 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1356 if (err)
1357 return err;
1358
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001359 return 0;
1360}
1361
Vivien Didelotb28f8722018-04-26 21:56:44 -04001362static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1363{
1364 /* Clear all trunk masks and mapping */
1365 if (chip->info->global2_addr)
1366 return mv88e6xxx_g2_trunk_clear(chip);
1367
1368 return 0;
1369}
1370
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001371static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1372{
1373 if (chip->info->ops->rmu_disable)
1374 return chip->info->ops->rmu_disable(chip);
1375
1376 return 0;
1377}
1378
Vivien Didelot9e907d72017-07-17 13:03:43 -04001379static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1380{
1381 if (chip->info->ops->pot_clear)
1382 return chip->info->ops->pot_clear(chip);
1383
1384 return 0;
1385}
1386
Vivien Didelot51c901a2017-07-17 13:03:41 -04001387static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1388{
1389 if (chip->info->ops->mgmt_rsvd2cpu)
1390 return chip->info->ops->mgmt_rsvd2cpu(chip);
1391
1392 return 0;
1393}
1394
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001395static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1396{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001397 int err;
1398
Vivien Didelotdaefc942017-03-11 16:12:54 -05001399 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1400 if (err)
1401 return err;
1402
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001403 /* The chips that have a "learn2all" bit in Global1, ATU
1404 * Control are precisely those whose port registers have a
1405 * Message Port bit in Port Control 1 and hence implement
1406 * ->port_setup_message_port.
1407 */
1408 if (chip->info->ops->port_setup_message_port) {
1409 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1410 if (err)
1411 return err;
1412 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001413
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001414 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1415}
1416
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001417static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1418{
1419 int port;
1420 int err;
1421
1422 if (!chip->info->ops->irl_init_all)
1423 return 0;
1424
1425 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1426 /* Disable ingress rate limiting by resetting all per port
1427 * ingress rate limit resources to their initial state.
1428 */
1429 err = chip->info->ops->irl_init_all(chip, port);
1430 if (err)
1431 return err;
1432 }
1433
1434 return 0;
1435}
1436
Vivien Didelot04a69a12017-10-13 14:18:05 -04001437static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1438{
1439 if (chip->info->ops->set_switch_mac) {
1440 u8 addr[ETH_ALEN];
1441
1442 eth_random_addr(addr);
1443
1444 return chip->info->ops->set_switch_mac(chip, addr);
1445 }
1446
1447 return 0;
1448}
1449
Vivien Didelot17a15942017-03-30 17:37:09 -04001450static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1451{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001452 struct dsa_switch_tree *dst = chip->ds->dst;
1453 struct dsa_switch *ds;
1454 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001455 u16 pvlan = 0;
1456
1457 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001458 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001459
1460 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001461 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001462 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001463
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001464 ds = dsa_switch_find(dst->index, dev);
1465 dp = ds ? dsa_to_port(ds, port) : NULL;
1466 if (dp && dp->lag_dev) {
1467 /* As the PVT is used to limit flooding of
1468 * FORWARD frames, which use the LAG ID as the
1469 * source port, we must translate dev/port to
1470 * the special "LAG device" in the PVT, using
1471 * the LAG ID as the port number.
1472 */
Tobias Waldekranz78e70db2021-04-21 14:04:52 +02001473 dev = MV88E6XXX_G2_PVT_ADDR_DEV_TRUNK;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001474 port = dsa_lag_id(dst, dp->lag_dev);
1475 }
1476 }
1477
Vivien Didelot17a15942017-03-30 17:37:09 -04001478 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1479}
1480
Vivien Didelot81228992017-03-30 17:37:08 -04001481static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1482{
Vivien Didelot17a15942017-03-30 17:37:09 -04001483 int dev, port;
1484 int err;
1485
Vivien Didelot81228992017-03-30 17:37:08 -04001486 if (!mv88e6xxx_has_pvt(chip))
1487 return 0;
1488
1489 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1490 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1491 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001492 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1493 if (err)
1494 return err;
1495
1496 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1497 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1498 err = mv88e6xxx_pvt_map(chip, dev, port);
1499 if (err)
1500 return err;
1501 }
1502 }
1503
1504 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001505}
1506
Vivien Didelot749efcb2016-09-22 16:49:24 -04001507static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1508{
1509 struct mv88e6xxx_chip *chip = ds->priv;
1510 int err;
1511
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001512 if (dsa_to_port(ds, port)->lag_dev)
1513 /* Hardware is incapable of fast-aging a LAG through a
1514 * regular ATU move operation. Until we have something
1515 * more fancy in place this is a no-op.
1516 */
1517 return;
1518
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001519 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001520 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001521 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001522
1523 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001524 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001525}
1526
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001527static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1528{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001529 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001530 return 0;
1531
1532 return mv88e6xxx_g1_vtu_flush(chip);
1533}
1534
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001535static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1536 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotf1394b782017-05-01 14:05:22 -04001537{
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001538 int err;
1539
Vivien Didelotf1394b782017-05-01 14:05:22 -04001540 if (!chip->info->ops->vtu_getnext)
1541 return -EOPNOTSUPP;
1542
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001543 entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
1544 entry->valid = false;
1545
1546 err = chip->info->ops->vtu_getnext(chip, entry);
1547
1548 if (entry->vid != vid)
1549 entry->valid = false;
1550
1551 return err;
Vivien Didelotf1394b782017-05-01 14:05:22 -04001552}
1553
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001554static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1555 int (*cb)(struct mv88e6xxx_chip *chip,
1556 const struct mv88e6xxx_vtu_entry *entry,
1557 void *priv),
1558 void *priv)
1559{
1560 struct mv88e6xxx_vtu_entry entry = {
1561 .vid = mv88e6xxx_max_vid(chip),
1562 .valid = false,
1563 };
1564 int err;
1565
1566 if (!chip->info->ops->vtu_getnext)
1567 return -EOPNOTSUPP;
1568
1569 do {
1570 err = chip->info->ops->vtu_getnext(chip, &entry);
1571 if (err)
1572 return err;
1573
1574 if (!entry.valid)
1575 break;
1576
1577 err = cb(chip, &entry, priv);
1578 if (err)
1579 return err;
1580 } while (entry.vid < mv88e6xxx_max_vid(chip));
1581
1582 return 0;
1583}
1584
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001585static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1586 struct mv88e6xxx_vtu_entry *entry)
1587{
1588 if (!chip->info->ops->vtu_loadpurge)
1589 return -EOPNOTSUPP;
1590
1591 return chip->info->ops->vtu_loadpurge(chip, entry);
1592}
1593
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001594static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1595 const struct mv88e6xxx_vtu_entry *entry,
1596 void *_fid_bitmap)
1597{
1598 unsigned long *fid_bitmap = _fid_bitmap;
1599
1600 set_bit(entry->fid, fid_bitmap);
1601 return 0;
1602}
1603
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001604int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001605{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001606 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001607 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001608
1609 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1610
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001611 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001612 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001613 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001614 if (err)
1615 return err;
1616
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001617 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001618 }
1619
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001620 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001621 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001622}
1623
1624static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1625{
1626 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1627 int err;
1628
1629 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1630 if (err)
1631 return err;
1632
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001633 /* The reset value 0x000 is used to indicate that multiple address
1634 * databases are not needed. Return the next positive available.
1635 */
1636 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001637 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001638 return -ENOSPC;
1639
1640 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001641 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001642}
1643
Vivien Didelotda9c3592016-02-12 12:09:40 -05001644static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001645 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001646{
Vladimir Oltean0493fa72021-12-06 18:57:50 +02001647 struct dsa_port *dp = dsa_to_port(ds, port), *other_dp;
Vivien Didelot04bed142016-08-31 18:06:13 -04001648 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001649 struct mv88e6xxx_vtu_entry vlan;
Vladimir Oltean0493fa72021-12-06 18:57:50 +02001650 int err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001651
Andrew Lunndb06ae412017-09-25 23:32:20 +02001652 /* DSA and CPU ports have to be members of multiple vlans */
Vladimir Oltean0493fa72021-12-06 18:57:50 +02001653 if (dsa_port_is_dsa(dp) || dsa_port_is_cpu(dp))
Andrew Lunndb06ae412017-09-25 23:32:20 +02001654 return 0;
1655
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001656 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001657 if (err)
1658 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001659
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001660 if (!vlan.valid)
1661 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001662
Vladimir Oltean0493fa72021-12-06 18:57:50 +02001663 dsa_switch_for_each_user_port(other_dp, ds) {
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001664 struct net_device *other_br;
1665
Vladimir Oltean0493fa72021-12-06 18:57:50 +02001666 if (vlan.member[other_dp->index] ==
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001667 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1668 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001669
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001670 if (dsa_port_bridge_same(dp, other_dp))
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001671 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001672
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001673 other_br = dsa_port_bridge_dev_get(other_dp);
1674 if (!other_br)
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001675 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001676
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001677 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001678 port, vlan.vid, other_dp->index, netdev_name(other_br));
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001679 return -EOPNOTSUPP;
1680 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001681
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001682 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001683}
1684
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001685static int mv88e6xxx_port_commit_pvid(struct mv88e6xxx_chip *chip, int port)
1686{
1687 struct dsa_port *dp = dsa_to_port(chip->ds, port);
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001688 struct net_device *br = dsa_port_bridge_dev_get(dp);
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001689 struct mv88e6xxx_port *p = &chip->ports[port];
Vladimir Oltean5bded822021-10-07 19:47:11 +03001690 u16 pvid = MV88E6XXX_VID_STANDALONE;
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001691 bool drop_untagged = false;
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001692 int err;
1693
Vladimir Oltean41fb0cf2021-12-06 18:57:53 +02001694 if (br) {
1695 if (br_vlan_enabled(br)) {
Vladimir Oltean5bded822021-10-07 19:47:11 +03001696 pvid = p->bridge_pvid.vid;
1697 drop_untagged = !p->bridge_pvid.valid;
1698 } else {
1699 pvid = MV88E6XXX_VID_BRIDGED;
1700 }
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001701 }
1702
1703 err = mv88e6xxx_port_set_pvid(chip, port, pvid);
1704 if (err)
1705 return err;
1706
1707 return mv88e6xxx_port_drop_untagged(chip, port, drop_untagged);
1708}
1709
Vivien Didelotf81ec902016-05-09 13:22:58 -04001710static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001711 bool vlan_filtering,
1712 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001713{
Vivien Didelot04bed142016-08-31 18:06:13 -04001714 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001715 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1716 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001717 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001718
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001719 if (!mv88e6xxx_max_vid(chip))
1720 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001721
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001722 mv88e6xxx_reg_lock(chip);
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001723
Vivien Didelot385a0992016-11-04 03:23:31 +01001724 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03001725 if (err)
1726 goto unlock;
1727
1728 err = mv88e6xxx_port_commit_pvid(chip, port);
1729 if (err)
1730 goto unlock;
1731
1732unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001733 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001734
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001735 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001736}
1737
Vivien Didelot57d32312016-06-20 13:13:58 -04001738static int
1739mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001740 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001741{
Vivien Didelot04bed142016-08-31 18:06:13 -04001742 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001743 int err;
1744
Tobias Waldekranze545f862020-11-10 19:57:20 +01001745 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001746 return -EOPNOTSUPP;
1747
Vivien Didelotda9c3592016-02-12 12:09:40 -05001748 /* If the requested port doesn't belong to the same bridge as the VLAN
1749 * members, do not support it (yet) and fallback to software VLAN.
1750 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001751 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001752 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001753 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001754
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001755 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001756}
1757
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001758static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1759 const unsigned char *addr, u16 vid,
1760 u8 state)
1761{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001762 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001763 struct mv88e6xxx_vtu_entry vlan;
1764 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001765 int err;
1766
Vladimir Oltean5bded822021-10-07 19:47:11 +03001767 /* Ports have two private address databases: one for when the port is
1768 * standalone and one for when the port is under a bridge and the
1769 * 802.1Q mode is disabled. When the port is standalone, DSA wants its
1770 * address database to remain 100% empty, so we never load an ATU entry
1771 * into a standalone port's database. Therefore, translate the null
1772 * VLAN ID into the port's database used for VLAN-unaware bridging.
1773 */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001774 if (vid == 0) {
Vladimir Oltean5bded822021-10-07 19:47:11 +03001775 fid = MV88E6XXX_FID_BRIDGED;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001776 } else {
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001777 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001778 if (err)
1779 return err;
1780
1781 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001782 if (!vlan.valid)
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001783 return -EOPNOTSUPP;
1784
1785 fid = vlan.fid;
1786 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001787
Vivien Didelotd8291a92019-09-07 16:00:47 -04001788 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001789 ether_addr_copy(entry.mac, addr);
1790 eth_addr_dec(entry.mac);
1791
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001792 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001793 if (err)
1794 return err;
1795
1796 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001797 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001798 memset(&entry, 0, sizeof(entry));
1799 ether_addr_copy(entry.mac, addr);
1800 }
1801
1802 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001803 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001804 entry.portvec &= ~BIT(port);
1805 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001806 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001807 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001808 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1809 entry.portvec = BIT(port);
1810 else
1811 entry.portvec |= BIT(port);
1812
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001813 entry.state = state;
1814 }
1815
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001816 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001817}
1818
Vivien Didelotda7dc872019-09-07 16:00:49 -04001819static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1820 const struct mv88e6xxx_policy *policy)
1821{
1822 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1823 enum mv88e6xxx_policy_action action = policy->action;
1824 const u8 *addr = policy->addr;
1825 u16 vid = policy->vid;
1826 u8 state;
1827 int err;
1828 int id;
1829
1830 if (!chip->info->ops->port_set_policy)
1831 return -EOPNOTSUPP;
1832
1833 switch (mapping) {
1834 case MV88E6XXX_POLICY_MAPPING_DA:
1835 case MV88E6XXX_POLICY_MAPPING_SA:
1836 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1837 state = 0; /* Dissociate the port and address */
1838 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1839 is_multicast_ether_addr(addr))
1840 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1841 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1842 is_unicast_ether_addr(addr))
1843 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1844 else
1845 return -EOPNOTSUPP;
1846
1847 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1848 state);
1849 if (err)
1850 return err;
1851 break;
1852 default:
1853 return -EOPNOTSUPP;
1854 }
1855
1856 /* Skip the port's policy clearing if the mapping is still in use */
1857 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1858 idr_for_each_entry(&chip->policies, policy, id)
1859 if (policy->port == port &&
1860 policy->mapping == mapping &&
1861 policy->action != action)
1862 return 0;
1863
1864 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1865}
1866
1867static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1868 struct ethtool_rx_flow_spec *fs)
1869{
1870 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1871 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1872 enum mv88e6xxx_policy_mapping mapping;
1873 enum mv88e6xxx_policy_action action;
1874 struct mv88e6xxx_policy *policy;
1875 u16 vid = 0;
1876 u8 *addr;
1877 int err;
1878 int id;
1879
1880 if (fs->location != RX_CLS_LOC_ANY)
1881 return -EINVAL;
1882
1883 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1884 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1885 else
1886 return -EOPNOTSUPP;
1887
1888 switch (fs->flow_type & ~FLOW_EXT) {
1889 case ETHER_FLOW:
1890 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1891 is_zero_ether_addr(mac_mask->h_source)) {
1892 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1893 addr = mac_entry->h_dest;
1894 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1895 !is_zero_ether_addr(mac_mask->h_source)) {
1896 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1897 addr = mac_entry->h_source;
1898 } else {
1899 /* Cannot support DA and SA mapping in the same rule */
1900 return -EOPNOTSUPP;
1901 }
1902 break;
1903 default:
1904 return -EOPNOTSUPP;
1905 }
1906
1907 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001908 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001909 return -EOPNOTSUPP;
1910 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1911 }
1912
1913 idr_for_each_entry(&chip->policies, policy, id) {
1914 if (policy->port == port && policy->mapping == mapping &&
1915 policy->action == action && policy->vid == vid &&
1916 ether_addr_equal(policy->addr, addr))
1917 return -EEXIST;
1918 }
1919
1920 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1921 if (!policy)
1922 return -ENOMEM;
1923
1924 fs->location = 0;
1925 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1926 GFP_KERNEL);
1927 if (err) {
1928 devm_kfree(chip->dev, policy);
1929 return err;
1930 }
1931
1932 memcpy(&policy->fs, fs, sizeof(*fs));
1933 ether_addr_copy(policy->addr, addr);
1934 policy->mapping = mapping;
1935 policy->action = action;
1936 policy->port = port;
1937 policy->vid = vid;
1938
1939 err = mv88e6xxx_policy_apply(chip, port, policy);
1940 if (err) {
1941 idr_remove(&chip->policies, fs->location);
1942 devm_kfree(chip->dev, policy);
1943 return err;
1944 }
1945
1946 return 0;
1947}
1948
1949static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1950 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1951{
1952 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1953 struct mv88e6xxx_chip *chip = ds->priv;
1954 struct mv88e6xxx_policy *policy;
1955 int err;
1956 int id;
1957
1958 mv88e6xxx_reg_lock(chip);
1959
1960 switch (rxnfc->cmd) {
1961 case ETHTOOL_GRXCLSRLCNT:
1962 rxnfc->data = 0;
1963 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1964 rxnfc->rule_cnt = 0;
1965 idr_for_each_entry(&chip->policies, policy, id)
1966 if (policy->port == port)
1967 rxnfc->rule_cnt++;
1968 err = 0;
1969 break;
1970 case ETHTOOL_GRXCLSRULE:
1971 err = -ENOENT;
1972 policy = idr_find(&chip->policies, fs->location);
1973 if (policy) {
1974 memcpy(fs, &policy->fs, sizeof(*fs));
1975 err = 0;
1976 }
1977 break;
1978 case ETHTOOL_GRXCLSRLALL:
1979 rxnfc->data = 0;
1980 rxnfc->rule_cnt = 0;
1981 idr_for_each_entry(&chip->policies, policy, id)
1982 if (policy->port == port)
1983 rule_locs[rxnfc->rule_cnt++] = id;
1984 err = 0;
1985 break;
1986 default:
1987 err = -EOPNOTSUPP;
1988 break;
1989 }
1990
1991 mv88e6xxx_reg_unlock(chip);
1992
1993 return err;
1994}
1995
1996static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1997 struct ethtool_rxnfc *rxnfc)
1998{
1999 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
2000 struct mv88e6xxx_chip *chip = ds->priv;
2001 struct mv88e6xxx_policy *policy;
2002 int err;
2003
2004 mv88e6xxx_reg_lock(chip);
2005
2006 switch (rxnfc->cmd) {
2007 case ETHTOOL_SRXCLSRLINS:
2008 err = mv88e6xxx_policy_insert(chip, port, fs);
2009 break;
2010 case ETHTOOL_SRXCLSRLDEL:
2011 err = -ENOENT;
2012 policy = idr_remove(&chip->policies, fs->location);
2013 if (policy) {
2014 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
2015 err = mv88e6xxx_policy_apply(chip, port, policy);
2016 devm_kfree(chip->dev, policy);
2017 }
2018 break;
2019 default:
2020 err = -EOPNOTSUPP;
2021 break;
2022 }
2023
2024 mv88e6xxx_reg_unlock(chip);
2025
2026 return err;
2027}
2028
Andrew Lunn87fa8862017-11-09 22:29:56 +01002029static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
2030 u16 vid)
2031{
Andrew Lunn87fa8862017-11-09 22:29:56 +01002032 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
Tobias Waldekranz0806dd462021-03-18 20:25:37 +01002033 u8 broadcast[ETH_ALEN];
2034
2035 eth_broadcast_addr(broadcast);
Andrew Lunn87fa8862017-11-09 22:29:56 +01002036
2037 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
2038}
2039
2040static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
2041{
2042 int port;
2043 int err;
2044
2045 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01002046 struct dsa_port *dp = dsa_to_port(chip->ds, port);
2047 struct net_device *brport;
2048
2049 if (dsa_is_unused_port(chip->ds, port))
2050 continue;
2051
2052 brport = dsa_port_to_bridge_port(dp);
2053 if (brport && !br_port_flag_is_set(brport, BR_BCAST_FLOOD))
2054 /* Skip bridged user ports where broadcast
2055 * flooding is disabled.
2056 */
2057 continue;
2058
Andrew Lunn87fa8862017-11-09 22:29:56 +01002059 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
2060 if (err)
2061 return err;
2062 }
2063
2064 return 0;
2065}
2066
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01002067struct mv88e6xxx_port_broadcast_sync_ctx {
2068 int port;
2069 bool flood;
2070};
2071
2072static int
2073mv88e6xxx_port_broadcast_sync_vlan(struct mv88e6xxx_chip *chip,
2074 const struct mv88e6xxx_vtu_entry *vlan,
2075 void *_ctx)
2076{
2077 struct mv88e6xxx_port_broadcast_sync_ctx *ctx = _ctx;
2078 u8 broadcast[ETH_ALEN];
2079 u8 state;
2080
2081 if (ctx->flood)
2082 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
2083 else
2084 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_UNUSED;
2085
2086 eth_broadcast_addr(broadcast);
2087
2088 return mv88e6xxx_port_db_load_purge(chip, ctx->port, broadcast,
2089 vlan->vid, state);
2090}
2091
2092static int mv88e6xxx_port_broadcast_sync(struct mv88e6xxx_chip *chip, int port,
2093 bool flood)
2094{
2095 struct mv88e6xxx_port_broadcast_sync_ctx ctx = {
2096 .port = port,
2097 .flood = flood,
2098 };
2099 struct mv88e6xxx_vtu_entry vid0 = {
2100 .vid = 0,
2101 };
2102 int err;
2103
2104 /* Update the port's private database... */
2105 err = mv88e6xxx_port_broadcast_sync_vlan(chip, &vid0, &ctx);
2106 if (err)
2107 return err;
2108
2109 /* ...and the database for all VLANs. */
2110 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_broadcast_sync_vlan,
2111 &ctx);
2112}
2113
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002114static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00002115 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002116{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002117 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002118 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002119 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002120
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002121 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002122 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002123 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002124
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002125 if (!vlan.valid) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002126 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002127
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002128 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2129 if (err)
2130 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002131
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002132 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2133 if (i == port)
2134 vlan.member[i] = member;
2135 else
2136 vlan.member[i] = non_member;
2137
2138 vlan.vid = vid;
2139 vlan.valid = true;
2140
2141 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2142 if (err)
2143 return err;
2144
2145 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2146 if (err)
2147 return err;
2148 } else if (vlan.member[port] != member) {
2149 vlan.member[port] = member;
2150
2151 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2152 if (err)
2153 return err;
Russell King933b4422020-02-26 17:14:26 +00002154 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002155 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2156 port, vid);
2157 }
2158
2159 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002160}
2161
Vladimir Oltean1958d582021-01-09 02:01:53 +02002162static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002163 const struct switchdev_obj_port_vlan *vlan,
2164 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002165{
Vivien Didelot04bed142016-08-31 18:06:13 -04002166 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002167 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2168 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002169 struct mv88e6xxx_port *p = &chip->ports[port];
Russell King933b4422020-02-26 17:14:26 +00002170 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002171 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002172 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002173
Eldar Gasanovb8b79c42021-06-21 11:54:38 +03002174 if (!vlan->vid)
2175 return 0;
2176
Vladimir Oltean1958d582021-01-09 02:01:53 +02002177 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2178 if (err)
2179 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002180
Vivien Didelotc91498e2017-06-07 18:12:13 -04002181 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002182 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002183 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002184 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002185 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002186 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002187
Russell King933b4422020-02-26 17:14:26 +00002188 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2189 * and then the CPU port. Do not warn for duplicates for the CPU port.
2190 */
2191 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2192
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002193 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002194
Vladimir Oltean1958d582021-01-09 02:01:53 +02002195 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2196 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002197 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2198 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002199 goto out;
2200 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002201
Vladimir Oltean1958d582021-01-09 02:01:53 +02002202 if (pvid) {
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002203 p->bridge_pvid.vid = vlan->vid;
2204 p->bridge_pvid.valid = true;
2205
2206 err = mv88e6xxx_port_commit_pvid(chip, port);
2207 if (err)
Vladimir Oltean1958d582021-01-09 02:01:53 +02002208 goto out;
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002209 } else if (vlan->vid && p->bridge_pvid.vid == vlan->vid) {
2210 /* The old pvid was reinstalled as a non-pvid VLAN */
2211 p->bridge_pvid.valid = false;
2212
2213 err = mv88e6xxx_port_commit_pvid(chip, port);
2214 if (err)
2215 goto out;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002216 }
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002217
Vladimir Oltean1958d582021-01-09 02:01:53 +02002218out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002219 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002220
2221 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002222}
2223
Vivien Didelot521098922019-08-01 14:36:36 -04002224static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2225 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002226{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002227 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002228 int i, err;
2229
Vivien Didelot521098922019-08-01 14:36:36 -04002230 if (!vid)
Vladimir Olteanc92c7412021-07-22 16:05:51 +03002231 return 0;
Vivien Didelot521098922019-08-01 14:36:36 -04002232
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002233 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002234 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002235 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002236
Vivien Didelot521098922019-08-01 14:36:36 -04002237 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2238 * tell switchdev that this VLAN is likely handled in software.
2239 */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002240 if (!vlan.valid ||
Vivien Didelot521098922019-08-01 14:36:36 -04002241 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002242 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002243
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002244 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002245
2246 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002247 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002248 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002249 if (vlan.member[i] !=
2250 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002251 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002252 break;
2253 }
2254 }
2255
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002256 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002257 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002258 return err;
2259
Vivien Didelote606ca32017-03-11 16:12:55 -05002260 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002261}
2262
Vivien Didelotf81ec902016-05-09 13:22:58 -04002263static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2264 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002265{
Vivien Didelot04bed142016-08-31 18:06:13 -04002266 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002267 struct mv88e6xxx_port *p = &chip->ports[port];
Vivien Didelot76e398a2015-11-01 12:33:55 -05002268 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002269 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002270
Tobias Waldekranze545f862020-11-10 19:57:20 +01002271 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002272 return -EOPNOTSUPP;
2273
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002274 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002275
Vivien Didelot77064f32016-11-04 03:23:30 +01002276 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002277 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002278 goto unlock;
2279
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002280 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2281 if (err)
2282 goto unlock;
2283
2284 if (vlan->vid == pvid) {
Vladimir Oltean8b6836d2021-10-07 19:47:10 +03002285 p->bridge_pvid.valid = false;
2286
2287 err = mv88e6xxx_port_commit_pvid(chip, port);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002288 if (err)
2289 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002290 }
2291
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002292unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002293 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002294
2295 return err;
2296}
2297
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002298static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2299 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002300{
Vivien Didelot04bed142016-08-31 18:06:13 -04002301 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002302 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002303
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002304 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002305 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2306 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002307 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002308
2309 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002310}
2311
Vivien Didelotf81ec902016-05-09 13:22:58 -04002312static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002313 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002314{
Vivien Didelot04bed142016-08-31 18:06:13 -04002315 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002316 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002317
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002318 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002319 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002320 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002321
Vivien Didelot83dabd12016-08-31 11:50:04 -04002322 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002323}
2324
Vivien Didelot83dabd12016-08-31 11:50:04 -04002325static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2326 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002327 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002328{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002329 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002330 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002331 int err;
2332
Vivien Didelotd8291a92019-09-07 16:00:47 -04002333 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002334 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002335
2336 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002337 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002338 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002339 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002340
Vivien Didelotd8291a92019-09-07 16:00:47 -04002341 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002342 break;
2343
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002344 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002345 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002346
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002347 if (!is_unicast_ether_addr(addr.mac))
2348 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002349
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002350 is_static = (addr.state ==
2351 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2352 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002353 if (err)
2354 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002355 } while (!is_broadcast_ether_addr(addr.mac));
2356
2357 return err;
2358}
2359
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002360struct mv88e6xxx_port_db_dump_vlan_ctx {
2361 int port;
2362 dsa_fdb_dump_cb_t *cb;
2363 void *data;
2364};
2365
2366static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2367 const struct mv88e6xxx_vtu_entry *entry,
2368 void *_data)
2369{
2370 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2371
2372 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2373 ctx->port, ctx->cb, ctx->data);
2374}
2375
Vivien Didelot83dabd12016-08-31 11:50:04 -04002376static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002377 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002378{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002379 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2380 .port = port,
2381 .cb = cb,
2382 .data = data,
2383 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002384 u16 fid;
2385 int err;
2386
2387 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002388 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002389 if (err)
2390 return err;
2391
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002392 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002393 if (err)
2394 return err;
2395
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002396 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002397}
2398
Vivien Didelotf81ec902016-05-09 13:22:58 -04002399static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002400 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002401{
Vivien Didelot04bed142016-08-31 18:06:13 -04002402 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002403 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002404
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002405 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002406 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002407 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002408
2409 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002410}
2411
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002412static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002413 struct dsa_bridge bridge)
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002414{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002415 struct dsa_switch *ds = chip->ds;
2416 struct dsa_switch_tree *dst = ds->dst;
2417 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002418 int err;
2419
Vivien Didelotef2025e2019-10-21 16:51:27 -04002420 list_for_each_entry(dp, &dst->ports, list) {
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002421 if (dsa_port_offloads_bridge(dp, &bridge)) {
Vivien Didelotef2025e2019-10-21 16:51:27 -04002422 if (dp->ds == ds) {
2423 /* This is a local bridge group member,
2424 * remap its Port VLAN Map.
2425 */
2426 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2427 if (err)
2428 return err;
2429 } else {
2430 /* This is an external bridge group member,
2431 * remap its cross-chip Port VLAN Table entry.
2432 */
2433 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2434 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002435 if (err)
2436 return err;
2437 }
2438 }
2439 }
2440
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002441 return 0;
2442}
2443
Vladimir Oltean857fdd72021-12-06 18:57:58 +02002444/* Treat the software bridge as a virtual single-port switch behind the
2445 * CPU and map in the PVT. First dst->last_switch elements are taken by
2446 * physical switches, so start from beyond that range.
2447 */
2448static int mv88e6xxx_map_virtual_bridge_to_pvt(struct dsa_switch *ds,
2449 unsigned int bridge_num)
2450{
2451 u8 dev = bridge_num + ds->dst->last_switch;
2452 struct mv88e6xxx_chip *chip = ds->priv;
2453
2454 return mv88e6xxx_pvt_map(chip, dev, 0);
2455}
2456
Vivien Didelotf81ec902016-05-09 13:22:58 -04002457static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vladimir Olteanb0799222021-12-06 18:57:57 +02002458 struct dsa_bridge bridge,
2459 bool *tx_fwd_offload)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002460{
Vivien Didelot04bed142016-08-31 18:06:13 -04002461 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002462 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002463
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002464 mv88e6xxx_reg_lock(chip);
Vladimir Oltean5bded822021-10-07 19:47:11 +03002465
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002466 err = mv88e6xxx_bridge_map(chip, bridge);
Vladimir Oltean5bded822021-10-07 19:47:11 +03002467 if (err)
2468 goto unlock;
2469
2470 err = mv88e6xxx_port_commit_pvid(chip, port);
2471 if (err)
2472 goto unlock;
2473
Vladimir Oltean857fdd72021-12-06 18:57:58 +02002474 if (mv88e6xxx_has_pvt(chip)) {
2475 err = mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num);
2476 if (err)
2477 goto unlock;
2478
2479 *tx_fwd_offload = true;
2480 }
2481
Vladimir Oltean5bded822021-10-07 19:47:11 +03002482unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002483 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002484
Vivien Didelot466dfa02016-02-26 13:16:05 -05002485 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002486}
2487
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002488static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002489 struct dsa_bridge bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002490{
Vivien Didelot04bed142016-08-31 18:06:13 -04002491 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Oltean5bded822021-10-07 19:47:11 +03002492 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002493
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002494 mv88e6xxx_reg_lock(chip);
Vladimir Oltean5bded822021-10-07 19:47:11 +03002495
Vladimir Oltean857fdd72021-12-06 18:57:58 +02002496 if (bridge.tx_fwd_offload &&
2497 mv88e6xxx_map_virtual_bridge_to_pvt(ds, bridge.num))
2498 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2499
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002500 if (mv88e6xxx_bridge_map(chip, bridge) ||
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002501 mv88e6xxx_port_vlan_map(chip, port))
2502 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vladimir Oltean5bded822021-10-07 19:47:11 +03002503
2504 err = mv88e6xxx_port_commit_pvid(chip, port);
2505 if (err)
2506 dev_err(ds->dev,
2507 "port %d failed to restore standalone pvid: %pe\n",
2508 port, ERR_PTR(err));
2509
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002510 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002511}
2512
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002513static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2514 int tree_index, int sw_index,
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002515 int port, struct dsa_bridge bridge)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002516{
2517 struct mv88e6xxx_chip *chip = ds->priv;
2518 int err;
2519
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002520 if (tree_index != ds->dst->index)
2521 return 0;
2522
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002523 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002524 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002525 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002526
2527 return err;
2528}
2529
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002530static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2531 int tree_index, int sw_index,
Vladimir Olteand3eed0e2021-12-06 18:57:56 +02002532 int port, struct dsa_bridge bridge)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002533{
2534 struct mv88e6xxx_chip *chip = ds->priv;
2535
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002536 if (tree_index != ds->dst->index)
2537 return;
2538
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002539 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002540 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002541 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002542 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002543}
2544
Vivien Didelot17e708b2016-12-05 17:30:27 -05002545static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2546{
2547 if (chip->info->ops->reset)
2548 return chip->info->ops->reset(chip);
2549
2550 return 0;
2551}
2552
Vivien Didelot309eca62016-12-05 17:30:26 -05002553static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2554{
2555 struct gpio_desc *gpiod = chip->reset;
2556
2557 /* If there is a GPIO connected to the reset pin, toggle it */
2558 if (gpiod) {
2559 gpiod_set_value_cansleep(gpiod, 1);
2560 usleep_range(10000, 20000);
2561 gpiod_set_value_cansleep(gpiod, 0);
2562 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002563
2564 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002565 }
2566}
2567
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002568static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2569{
2570 int i, err;
2571
2572 /* Set all ports to the Disabled state */
2573 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002574 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002575 if (err)
2576 return err;
2577 }
2578
2579 /* Wait for transmit queues to drain,
2580 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2581 */
2582 usleep_range(2000, 4000);
2583
2584 return 0;
2585}
2586
Vivien Didelotfad09c72016-06-21 12:28:20 -04002587static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002588{
Vivien Didelota935c052016-09-29 12:21:53 -04002589 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002590
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002591 err = mv88e6xxx_disable_ports(chip);
2592 if (err)
2593 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002594
Vivien Didelot309eca62016-12-05 17:30:26 -05002595 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002596
Vivien Didelot17e708b2016-12-05 17:30:27 -05002597 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002598}
2599
Vivien Didelot43145572017-03-11 16:12:59 -05002600static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002601 enum mv88e6xxx_frame_mode frame,
2602 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002603{
2604 int err;
2605
Vivien Didelot43145572017-03-11 16:12:59 -05002606 if (!chip->info->ops->port_set_frame_mode)
2607 return -EOPNOTSUPP;
2608
2609 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002610 if (err)
2611 return err;
2612
Vivien Didelot43145572017-03-11 16:12:59 -05002613 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2614 if (err)
2615 return err;
2616
2617 if (chip->info->ops->port_set_ether_type)
2618 return chip->info->ops->port_set_ether_type(chip, port, etype);
2619
2620 return 0;
2621}
2622
2623static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2624{
2625 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002626 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002627 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002628}
2629
2630static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2631{
2632 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002633 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002634 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002635}
2636
2637static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2638{
2639 return mv88e6xxx_set_port_mode(chip, port,
2640 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002641 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2642 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002643}
2644
2645static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2646{
2647 if (dsa_is_dsa_port(chip->ds, port))
2648 return mv88e6xxx_set_port_mode_dsa(chip, port);
2649
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002650 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002651 return mv88e6xxx_set_port_mode_normal(chip, port);
2652
2653 /* Setup CPU port mode depending on its supported tag format */
Tobias Waldekranz670bb802021-04-20 20:53:07 +02002654 if (chip->tag_protocol == DSA_TAG_PROTO_DSA)
Vivien Didelot43145572017-03-11 16:12:59 -05002655 return mv88e6xxx_set_port_mode_dsa(chip, port);
2656
Tobias Waldekranz670bb802021-04-20 20:53:07 +02002657 if (chip->tag_protocol == DSA_TAG_PROTO_EDSA)
Vivien Didelot43145572017-03-11 16:12:59 -05002658 return mv88e6xxx_set_port_mode_edsa(chip, port);
2659
2660 return -EINVAL;
2661}
2662
Vivien Didelotea698f42017-03-11 16:12:50 -05002663static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2664{
2665 bool message = dsa_is_dsa_port(chip->ds, port);
2666
2667 return mv88e6xxx_port_set_message_port(chip, port, message);
2668}
2669
Vivien Didelot601aeed2017-03-11 16:13:00 -05002670static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2671{
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002672 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002673
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002674 if (chip->info->ops->port_set_ucast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002675 err = chip->info->ops->port_set_ucast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002676 if (err)
2677 return err;
2678 }
2679 if (chip->info->ops->port_set_mcast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002680 err = chip->info->ops->port_set_mcast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002681 if (err)
2682 return err;
2683 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002684
David S. Miller407308f2019-06-15 13:35:29 -07002685 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002686}
2687
Vivien Didelot45de77f2019-08-31 16:18:36 -04002688static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2689{
2690 struct mv88e6xxx_port *mvp = dev_id;
2691 struct mv88e6xxx_chip *chip = mvp->chip;
2692 irqreturn_t ret = IRQ_NONE;
2693 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002694 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002695
2696 mv88e6xxx_reg_lock(chip);
2697 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002698 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002699 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2700 mv88e6xxx_reg_unlock(chip);
2701
2702 return ret;
2703}
2704
2705static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002706 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002707{
2708 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2709 unsigned int irq;
2710 int err;
2711
2712 /* Nothing to request if this SERDES port has no IRQ */
2713 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2714 if (!irq)
2715 return 0;
2716
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002717 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2718 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2719
Vivien Didelot45de77f2019-08-31 16:18:36 -04002720 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2721 mv88e6xxx_reg_unlock(chip);
2722 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002723 IRQF_ONESHOT, dev_id->serdes_irq_name,
2724 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002725 mv88e6xxx_reg_lock(chip);
2726 if (err)
2727 return err;
2728
2729 dev_id->serdes_irq = irq;
2730
2731 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2732}
2733
2734static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002735 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002736{
2737 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2738 unsigned int irq = dev_id->serdes_irq;
2739 int err;
2740
2741 /* Nothing to free if no IRQ has been requested */
2742 if (!irq)
2743 return 0;
2744
2745 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2746
2747 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2748 mv88e6xxx_reg_unlock(chip);
2749 free_irq(irq, dev_id);
2750 mv88e6xxx_reg_lock(chip);
2751
2752 dev_id->serdes_irq = 0;
2753
2754 return err;
2755}
2756
Andrew Lunn6d917822017-05-26 01:03:21 +02002757static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2758 bool on)
2759{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002760 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002761 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002762
Vivien Didelotdc272f62019-08-31 16:18:33 -04002763 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002764 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002765 return 0;
2766
2767 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002768 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002769 if (err)
2770 return err;
2771
Vivien Didelot45de77f2019-08-31 16:18:36 -04002772 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002773 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002774 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2775 if (err)
2776 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002777
Vivien Didelotdc272f62019-08-31 16:18:33 -04002778 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002779 }
2780
2781 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002782}
2783
Marek Behún2fda45f2021-03-17 14:46:41 +01002784static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2785 enum mv88e6xxx_egress_direction direction,
2786 int port)
2787{
2788 int err;
2789
2790 if (!chip->info->ops->set_egress_port)
2791 return -EOPNOTSUPP;
2792
2793 err = chip->info->ops->set_egress_port(chip, direction, port);
2794 if (err)
2795 return err;
2796
2797 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2798 chip->ingress_dest_port = port;
2799 else
2800 chip->egress_dest_port = port;
2801
2802 return 0;
2803}
2804
Vivien Didelotfa371c82017-12-05 15:34:10 -05002805static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2806{
2807 struct dsa_switch *ds = chip->ds;
2808 int upstream_port;
2809 int err;
2810
Vivien Didelot07073c72017-12-05 15:34:13 -05002811 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002812 if (chip->info->ops->port_set_upstream_port) {
2813 err = chip->info->ops->port_set_upstream_port(chip, port,
2814 upstream_port);
2815 if (err)
2816 return err;
2817 }
2818
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002819 if (port == upstream_port) {
2820 if (chip->info->ops->set_cpu_port) {
2821 err = chip->info->ops->set_cpu_port(chip,
2822 upstream_port);
2823 if (err)
2824 return err;
2825 }
2826
Marek Behún2fda45f2021-03-17 14:46:41 +01002827 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002828 MV88E6XXX_EGRESS_DIR_INGRESS,
2829 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002830 if (err && err != -EOPNOTSUPP)
2831 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002832
Marek Behún2fda45f2021-03-17 14:46:41 +01002833 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002834 MV88E6XXX_EGRESS_DIR_EGRESS,
2835 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002836 if (err && err != -EOPNOTSUPP)
2837 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002838 }
2839
Vivien Didelotfa371c82017-12-05 15:34:10 -05002840 return 0;
2841}
2842
Vivien Didelotfad09c72016-06-21 12:28:20 -04002843static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002844{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002845 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002846 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002847 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002848
Andrew Lunn7b898462018-08-09 15:38:47 +02002849 chip->ports[port].chip = chip;
2850 chip->ports[port].port = port;
2851
Vivien Didelotd78343d2016-11-04 03:23:36 +01002852 /* MAC Forcing register: don't force link, speed, duplex or flow control
2853 * state to any particular values on physical ports, but force the CPU
2854 * port and all DSA ports to their maximum bandwidth and full duplex.
2855 */
2856 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2857 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2858 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002859 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002860 PHY_INTERFACE_MODE_NA);
2861 else
2862 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2863 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002864 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002865 PHY_INTERFACE_MODE_NA);
2866 if (err)
2867 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002868
2869 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2870 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2871 * tunneling, determine priority by looking at 802.1p and IP
2872 * priority fields (IP prio has precedence), and set STP state
2873 * to Forwarding.
2874 *
2875 * If this is the CPU link, use DSA or EDSA tagging depending
2876 * on which tagging mode was configured.
2877 *
2878 * If this is a link to another switch, use DSA tagging mode.
2879 *
2880 * If this is the upstream port for this switch, enable
2881 * forwarding of unknown unicasts and multicasts.
2882 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002883 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2884 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2885 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2886 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002887 if (err)
2888 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002889
Vivien Didelot601aeed2017-03-11 16:13:00 -05002890 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002891 if (err)
2892 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002893
Vivien Didelot601aeed2017-03-11 16:13:00 -05002894 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002895 if (err)
2896 return err;
2897
Andrew Lunnb92ce2f2021-09-26 19:41:25 +02002898 /* Port Control 2: don't force a good FCS, set the MTU size to
2899 * 10222 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002900 * untagged frames on this port, do a destination address lookup on all
2901 * received packets as usual, disable ARP mirroring and don't send a
2902 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002903 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002904 err = mv88e6xxx_port_set_map_da(chip, port);
2905 if (err)
2906 return err;
2907
Vivien Didelotfa371c82017-12-05 15:34:10 -05002908 err = mv88e6xxx_setup_upstream_port(chip, port);
2909 if (err)
2910 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002911
Andrew Lunna23b2962017-02-04 20:15:28 +01002912 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002913 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002914 if (err)
2915 return err;
2916
Vladimir Oltean5bded822021-10-07 19:47:11 +03002917 /* Associate MV88E6XXX_VID_BRIDGED with MV88E6XXX_FID_BRIDGED in the
2918 * ATU by virtue of the fact that mv88e6xxx_atu_new() will pick it as
2919 * the first free FID after MV88E6XXX_FID_STANDALONE. This will be used
2920 * as the private PVID on ports under a VLAN-unaware bridge.
2921 * Shared (DSA and CPU) ports must also be members of it, to translate
2922 * the VID from the DSA tag into MV88E6XXX_FID_BRIDGED, instead of
2923 * relying on their port default FID.
2924 */
2925 err = mv88e6xxx_port_vlan_join(chip, port, MV88E6XXX_VID_BRIDGED,
2926 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED,
2927 false);
2928 if (err)
2929 return err;
2930
Vivien Didelotcd782652017-06-08 18:34:13 -04002931 if (chip->info->ops->port_set_jumbo_size) {
Andrew Lunnb92ce2f2021-09-26 19:41:25 +02002932 err = chip->info->ops->port_set_jumbo_size(chip, port, 10218);
Andrew Lunn5f436662016-12-03 04:45:17 +01002933 if (err)
2934 return err;
2935 }
2936
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002937 /* Port Association Vector: disable automatic address learning
2938 * on all user ports since they start out in standalone
2939 * mode. When joining a bridge, learning will be configured to
2940 * match the bridge port settings. Enable learning on all
2941 * DSA/CPU ports. NOTE: FROM_CPU frames always bypass the
2942 * learning process.
2943 *
2944 * Disable HoldAt1, IntOnAgeOut, LockedPort, IgnoreWrongData,
2945 * and RefreshLocked. I.e. setup standard automatic learning.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002946 */
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002947 if (dsa_is_user_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002948 reg = 0;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002949 else
2950 reg = 1 << port;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002951
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002952 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2953 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002954 if (err)
2955 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002956
2957 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002958 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2959 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002960 if (err)
2961 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002962
Vivien Didelot08984322017-06-08 18:34:12 -04002963 if (chip->info->ops->port_pause_limit) {
2964 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002965 if (err)
2966 return err;
2967 }
2968
Vivien Didelotc8c94892017-03-11 16:13:01 -05002969 if (chip->info->ops->port_disable_learn_limit) {
2970 err = chip->info->ops->port_disable_learn_limit(chip, port);
2971 if (err)
2972 return err;
2973 }
2974
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002975 if (chip->info->ops->port_disable_pri_override) {
2976 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002977 if (err)
2978 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002979 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002980
Andrew Lunnef0a7312016-12-03 04:35:16 +01002981 if (chip->info->ops->port_tag_remap) {
2982 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002983 if (err)
2984 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002985 }
2986
Andrew Lunnef70b112016-12-03 04:45:18 +01002987 if (chip->info->ops->port_egress_rate_limiting) {
2988 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002989 if (err)
2990 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002991 }
2992
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002993 if (chip->info->ops->port_setup_message_port) {
2994 err = chip->info->ops->port_setup_message_port(chip, port);
2995 if (err)
2996 return err;
2997 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002998
Vivien Didelot207afda2016-04-14 14:42:09 -04002999 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05003000 * database, and allow bidirectional communication between the
3001 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07003002 */
Vladimir Oltean5bded822021-10-07 19:47:11 +03003003 err = mv88e6xxx_port_set_fid(chip, port, MV88E6XXX_FID_STANDALONE);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02003004 if (err)
3005 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05003006
Vivien Didelot240ea3e2017-03-30 17:37:12 -04003007 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02003008 if (err)
3009 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07003010
3011 /* Default VLAN ID and priority: don't set a default VLAN
3012 * ID, and set the default packet priority to zero.
3013 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04003014 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02003015}
3016
Andrew Lunn2a550ae2020-07-11 22:32:05 +02003017static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
3018{
3019 struct mv88e6xxx_chip *chip = ds->priv;
3020
3021 if (chip->info->ops->port_set_jumbo_size)
Andrew Lunnb9c587f2021-09-26 19:41:26 +02003022 return 10240 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
Chris Packham1baf0fa2020-07-24 11:21:22 +12003023 else if (chip->info->ops->set_max_frame_size)
Andrew Lunnb9c587f2021-09-26 19:41:26 +02003024 return 1632 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
3025 return 1522 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02003026}
3027
3028static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
3029{
3030 struct mv88e6xxx_chip *chip = ds->priv;
3031 int ret = 0;
3032
Andrew Lunnb9c587f2021-09-26 19:41:26 +02003033 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
3034 new_mtu += EDSA_HLEN;
3035
Andrew Lunn2a550ae2020-07-11 22:32:05 +02003036 mv88e6xxx_reg_lock(chip);
3037 if (chip->info->ops->port_set_jumbo_size)
3038 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12003039 else if (chip->info->ops->set_max_frame_size)
3040 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02003041 else
3042 if (new_mtu > 1522)
3043 ret = -EINVAL;
3044 mv88e6xxx_reg_unlock(chip);
3045
3046 return ret;
3047}
3048
Andrew Lunn04aca992017-05-26 01:03:24 +02003049static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
3050 struct phy_device *phydev)
3051{
3052 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04003053 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02003054
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003055 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04003056 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003057 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02003058
3059 return err;
3060}
3061
Andrew Lunn75104db2019-02-24 20:44:43 +01003062static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02003063{
3064 struct mv88e6xxx_chip *chip = ds->priv;
3065
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003066 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04003067 if (mv88e6xxx_serdes_power(chip, port, false))
3068 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003069 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02003070}
3071
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003072static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
3073 unsigned int ageing_time)
3074{
Vivien Didelot04bed142016-08-31 18:06:13 -04003075 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003076 int err;
3077
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003078 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05003079 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003080 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003081
3082 return err;
3083}
3084
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003085static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04003086{
3087 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003088
Andrew Lunnde2273872016-11-21 23:27:01 +01003089 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003090 if (chip->info->ops->stats_set_histogram) {
3091 err = chip->info->ops->stats_set_histogram(chip);
3092 if (err)
3093 return err;
3094 }
Andrew Lunnde2273872016-11-21 23:27:01 +01003095
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003096 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04003097}
3098
Andrew Lunnea890982019-01-09 00:24:03 +01003099/* Check if the errata has already been applied. */
3100static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
3101{
3102 int port;
3103 int err;
3104 u16 val;
3105
3106 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02003107 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01003108 if (err) {
3109 dev_err(chip->dev,
3110 "Error reading hidden register: %d\n", err);
3111 return false;
3112 }
3113 if (val != 0x01c0)
3114 return false;
3115 }
3116
3117 return true;
3118}
3119
3120/* The 6390 copper ports have an errata which require poking magic
3121 * values into undocumented hidden registers and then performing a
3122 * software reset.
3123 */
3124static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
3125{
3126 int port;
3127 int err;
3128
3129 if (mv88e6390_setup_errata_applied(chip))
3130 return 0;
3131
3132 /* Set the ports into blocking mode */
3133 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
3134 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
3135 if (err)
3136 return err;
3137 }
3138
3139 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02003140 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01003141 if (err)
3142 return err;
3143 }
3144
3145 return mv88e6xxx_software_reset(chip);
3146}
3147
Andrew Lunn23e8b472019-10-25 01:03:52 +02003148static void mv88e6xxx_teardown(struct dsa_switch *ds)
3149{
3150 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003151 dsa_devlink_resources_unregister(ds);
Vladimir Olteanfd292c12021-09-17 17:29:16 +03003152 mv88e6xxx_teardown_devlink_regions_global(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02003153}
3154
Vivien Didelotf81ec902016-05-09 13:22:58 -04003155static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003156{
Vivien Didelot04bed142016-08-31 18:06:13 -04003157 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003158 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04003159 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003160 int i;
3161
Vivien Didelotfad09c72016-06-21 12:28:20 -04003162 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003163 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04003164
Vladimir Olteance5df682021-07-22 18:55:41 +03003165 /* Since virtual bridges are mapped in the PVT, the number we support
3166 * depends on the physical switch topology. We need to let DSA figure
3167 * that out and therefore we cannot set this at dsa_register_switch()
3168 * time.
3169 */
3170 if (mv88e6xxx_has_pvt(chip))
Vladimir Oltean947c8742021-12-06 18:57:48 +02003171 ds->max_num_bridges = MV88E6XXX_MAX_PVT_SWITCHES -
3172 ds->dst->last_switch - 1;
Vladimir Olteance5df682021-07-22 18:55:41 +03003173
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003174 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04003175
Andrew Lunnea890982019-01-09 00:24:03 +01003176 if (chip->info->ops->setup_errata) {
3177 err = chip->info->ops->setup_errata(chip);
3178 if (err)
3179 goto unlock;
3180 }
3181
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003182 /* Cache the cmode of each port. */
3183 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3184 if (chip->info->ops->port_get_cmode) {
3185 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
3186 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03003187 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003188
3189 chip->ports[i].cmode = cmode;
3190 }
3191 }
3192
Vladimir Oltean5bded822021-10-07 19:47:11 +03003193 err = mv88e6xxx_vtu_setup(chip);
3194 if (err)
3195 goto unlock;
3196
Vivien Didelot97299342016-07-18 20:45:30 -04003197 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003198 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04003199 if (dsa_is_unused_port(ds, i))
3200 continue;
3201
Hubert Feursteinc8574862019-07-31 10:23:48 +02003202 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04003203 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02003204 dev_err(chip->dev, "port %d is invalid\n", i);
3205 err = -EINVAL;
3206 goto unlock;
3207 }
3208
Vivien Didelot97299342016-07-18 20:45:30 -04003209 err = mv88e6xxx_setup_port(chip, i);
3210 if (err)
3211 goto unlock;
3212 }
3213
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003214 err = mv88e6xxx_irl_setup(chip);
3215 if (err)
3216 goto unlock;
3217
Vivien Didelot04a69a12017-10-13 14:18:05 -04003218 err = mv88e6xxx_mac_setup(chip);
3219 if (err)
3220 goto unlock;
3221
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003222 err = mv88e6xxx_phy_setup(chip);
3223 if (err)
3224 goto unlock;
3225
Vivien Didelot81228992017-03-30 17:37:08 -04003226 err = mv88e6xxx_pvt_setup(chip);
3227 if (err)
3228 goto unlock;
3229
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003230 err = mv88e6xxx_atu_setup(chip);
3231 if (err)
3232 goto unlock;
3233
Andrew Lunn87fa8862017-11-09 22:29:56 +01003234 err = mv88e6xxx_broadcast_setup(chip, 0);
3235 if (err)
3236 goto unlock;
3237
Vivien Didelot9e907d72017-07-17 13:03:43 -04003238 err = mv88e6xxx_pot_setup(chip);
3239 if (err)
3240 goto unlock;
3241
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003242 err = mv88e6xxx_rmu_setup(chip);
3243 if (err)
3244 goto unlock;
3245
Vivien Didelot51c901a2017-07-17 13:03:41 -04003246 err = mv88e6xxx_rsvd2cpu_setup(chip);
3247 if (err)
3248 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003249
Vivien Didelotb28f8722018-04-26 21:56:44 -04003250 err = mv88e6xxx_trunk_setup(chip);
3251 if (err)
3252 goto unlock;
3253
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003254 err = mv88e6xxx_devmap_setup(chip);
3255 if (err)
3256 goto unlock;
3257
Vivien Didelot93e18d62018-05-11 17:16:35 -04003258 err = mv88e6xxx_pri_setup(chip);
3259 if (err)
3260 goto unlock;
3261
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003262 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003263 if (chip->info->ptp_support) {
3264 err = mv88e6xxx_ptp_setup(chip);
3265 if (err)
3266 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003267
3268 err = mv88e6xxx_hwtstamp_setup(chip);
3269 if (err)
3270 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003271 }
3272
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003273 err = mv88e6xxx_stats_setup(chip);
3274 if (err)
3275 goto unlock;
3276
Vivien Didelot6b17e862015-08-13 12:52:18 -04003277unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003278 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003279
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003280 if (err)
3281 return err;
3282
3283 /* Have to be called without holding the register lock, since
3284 * they take the devlink lock, and we later take the locks in
3285 * the reverse order when getting/setting parameters or
3286 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003287 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003288 err = mv88e6xxx_setup_devlink_resources(ds);
3289 if (err)
3290 return err;
3291
3292 err = mv88e6xxx_setup_devlink_params(ds);
3293 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003294 goto out_resources;
3295
Vladimir Olteanfd292c12021-09-17 17:29:16 +03003296 err = mv88e6xxx_setup_devlink_regions_global(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02003297 if (err)
3298 goto out_params;
3299
3300 return 0;
3301
3302out_params:
3303 mv88e6xxx_teardown_devlink_params(ds);
3304out_resources:
3305 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003306
3307 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003308}
3309
Vladimir Olteanfd292c12021-09-17 17:29:16 +03003310static int mv88e6xxx_port_setup(struct dsa_switch *ds, int port)
3311{
3312 return mv88e6xxx_setup_devlink_regions_port(ds, port);
3313}
3314
3315static void mv88e6xxx_port_teardown(struct dsa_switch *ds, int port)
3316{
3317 mv88e6xxx_teardown_devlink_regions_port(ds, port);
3318}
3319
Pali Rohár1fe976d2021-04-12 18:57:39 +02003320/* prod_id for switch families which do not have a PHY model number */
3321static const u16 family_prod_id_table[] = {
3322 [MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3323 [MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Marek Behúnc5d015b2021-04-20 09:54:02 +02003324 [MV88E6XXX_FAMILY_6393] = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
Pali Rohár1fe976d2021-04-12 18:57:39 +02003325};
3326
Vivien Didelote57e5e72016-08-15 17:19:00 -04003327static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003328{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003329 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3330 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Pali Rohár1fe976d2021-04-12 18:57:39 +02003331 u16 prod_id;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003332 u16 val;
3333 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003334
Andrew Lunnee26a222017-01-24 14:53:48 +01003335 if (!chip->info->ops->phy_read)
3336 return -EOPNOTSUPP;
3337
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003338 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003339 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003340 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003341
Pali Rohár1fe976d2021-04-12 18:57:39 +02003342 /* Some internal PHYs don't have a model number. */
3343 if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
3344 chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
3345 prod_id = family_prod_id_table[chip->info->family];
3346 if (prod_id)
3347 val |= prod_id >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003348 }
3349
Vivien Didelote57e5e72016-08-15 17:19:00 -04003350 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003351}
3352
Vivien Didelote57e5e72016-08-15 17:19:00 -04003353static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003354{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003355 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3356 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003357 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003358
Andrew Lunnee26a222017-01-24 14:53:48 +01003359 if (!chip->info->ops->phy_write)
3360 return -EOPNOTSUPP;
3361
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003362 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003363 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003364 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003365
3366 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003367}
3368
Vivien Didelotfad09c72016-06-21 12:28:20 -04003369static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003370 struct device_node *np,
3371 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003372{
3373 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003374 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003375 struct mii_bus *bus;
3376 int err;
3377
Andrew Lunn2510bab2018-02-22 01:51:49 +01003378 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003379 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003380 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003381 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003382
3383 if (err)
3384 return err;
3385 }
3386
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003387 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003388 if (!bus)
3389 return -ENOMEM;
3390
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003391 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003392 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003393 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003394 INIT_LIST_HEAD(&mdio_bus->list);
3395 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003396
Andrew Lunnb516d452016-06-04 21:17:06 +02003397 if (np) {
3398 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003399 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003400 } else {
3401 bus->name = "mv88e6xxx SMI";
3402 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3403 }
3404
3405 bus->read = mv88e6xxx_mdio_read;
3406 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003407 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003408
Andrew Lunn6f882842018-03-17 20:32:05 +01003409 if (!external) {
3410 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3411 if (err)
3412 return err;
3413 }
3414
Florian Fainelli00e798c2018-05-15 16:56:19 -07003415 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003416 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003417 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003418 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003419 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003420 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003421
3422 if (external)
3423 list_add_tail(&mdio_bus->list, &chip->mdios);
3424 else
3425 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003426
3427 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003428}
3429
Andrew Lunn3126aee2017-12-07 01:05:57 +01003430static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3431
3432{
3433 struct mv88e6xxx_mdio_bus *mdio_bus;
3434 struct mii_bus *bus;
3435
3436 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3437 bus = mdio_bus->bus;
3438
Andrew Lunn6f882842018-03-17 20:32:05 +01003439 if (!mdio_bus->external)
3440 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3441
Andrew Lunn3126aee2017-12-07 01:05:57 +01003442 mdiobus_unregister(bus);
3443 }
3444}
3445
Andrew Lunna3c53be52017-01-24 14:53:50 +01003446static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3447 struct device_node *np)
3448{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003449 struct device_node *child;
3450 int err;
3451
3452 /* Always register one mdio bus for the internal/default mdio
3453 * bus. This maybe represented in the device tree, but is
3454 * optional.
3455 */
3456 child = of_get_child_by_name(np, "mdio");
3457 err = mv88e6xxx_mdio_register(chip, child, false);
3458 if (err)
3459 return err;
3460
3461 /* Walk the device tree, and see if there are any other nodes
3462 * which say they are compatible with the external mdio
3463 * bus.
3464 */
3465 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003466 if (of_device_is_compatible(
3467 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003468 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003469 if (err) {
3470 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303471 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003472 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003473 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003474 }
3475 }
3476
3477 return 0;
3478}
3479
Vivien Didelot855b1932016-07-20 18:18:35 -04003480static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3481{
Vivien Didelot04bed142016-08-31 18:06:13 -04003482 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003483
3484 return chip->eeprom_len;
3485}
3486
Vivien Didelot855b1932016-07-20 18:18:35 -04003487static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3488 struct ethtool_eeprom *eeprom, u8 *data)
3489{
Vivien Didelot04bed142016-08-31 18:06:13 -04003490 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003491 int err;
3492
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003493 if (!chip->info->ops->get_eeprom)
3494 return -EOPNOTSUPP;
3495
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003496 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003497 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003498 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003499
3500 if (err)
3501 return err;
3502
3503 eeprom->magic = 0xc3ec4951;
3504
3505 return 0;
3506}
3507
Vivien Didelot855b1932016-07-20 18:18:35 -04003508static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3509 struct ethtool_eeprom *eeprom, u8 *data)
3510{
Vivien Didelot04bed142016-08-31 18:06:13 -04003511 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003512 int err;
3513
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003514 if (!chip->info->ops->set_eeprom)
3515 return -EOPNOTSUPP;
3516
Vivien Didelot855b1932016-07-20 18:18:35 -04003517 if (eeprom->magic != 0xc3ec4951)
3518 return -EINVAL;
3519
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003520 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003521 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003522 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003523
3524 return err;
3525}
3526
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003527static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003528 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003529 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3530 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003531 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003532 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003533 .phy_read = mv88e6185_phy_ppu_read,
3534 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003535 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003536 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003537 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003538 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003539 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003540 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3541 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003542 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003543 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003544 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003545 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003546 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003547 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003548 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003549 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003550 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003551 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3552 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003553 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003554 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3555 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003556 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003557 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003558 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003559 .ppu_enable = mv88e6185_g1_ppu_enable,
3560 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003561 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003562 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003563 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003564 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003565 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003566 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003567};
3568
3569static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003570 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003571 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3572 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003573 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003574 .phy_read = mv88e6185_phy_ppu_read,
3575 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003576 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003577 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003578 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003579 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003580 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3581 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003582 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003583 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003584 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003585 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003586 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003587 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3588 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003589 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003590 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003591 .serdes_power = mv88e6185_serdes_power,
3592 .serdes_get_lane = mv88e6185_serdes_get_lane,
3593 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003594 .ppu_enable = mv88e6185_g1_ppu_enable,
3595 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003596 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003597 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003598 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003599 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003600 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003601};
3602
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003603static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003604 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003605 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3606 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003607 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003608 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3609 .phy_read = mv88e6xxx_g2_smi_phy_read,
3610 .phy_write = mv88e6xxx_g2_smi_phy_write,
3611 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003612 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003613 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003614 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003615 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003616 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3617 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003618 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003619 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003620 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003621 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003622 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003623 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003624 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003625 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003626 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003627 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3628 .stats_get_strings = mv88e6095_stats_get_strings,
3629 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003630 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3631 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003632 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003633 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003634 .serdes_power = mv88e6185_serdes_power,
3635 .serdes_get_lane = mv88e6185_serdes_get_lane,
3636 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003637 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3638 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3639 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003640 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003641 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003642 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003643 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003644 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003645 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003646 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003647};
3648
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003649static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003650 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003651 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3652 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003653 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003654 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003655 .phy_read = mv88e6xxx_g2_smi_phy_read,
3656 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003657 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003658 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003659 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003660 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003661 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3662 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003663 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003664 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003665 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003666 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003667 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003668 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003669 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3670 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003671 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003672 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3673 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003674 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003675 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003676 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003677 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003678 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3679 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003680 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003681 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003682 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003683 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003684};
3685
3686static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003687 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003688 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3689 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003690 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003691 .phy_read = mv88e6185_phy_ppu_read,
3692 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003693 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003694 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003695 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003696 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003697 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003698 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3699 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003700 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003701 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003702 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003703 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003704 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003705 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003706 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003707 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003708 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003709 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003710 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3711 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003712 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003713 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3714 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003715 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003716 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003717 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003718 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003719 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003720 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003721 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003722 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003723 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003724};
3725
Vivien Didelot990e27b2017-03-28 13:50:32 -04003726static const struct mv88e6xxx_ops mv88e6141_ops = {
3727 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003728 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3729 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003730 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003731 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3732 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3733 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3734 .phy_read = mv88e6xxx_g2_smi_phy_read,
3735 .phy_write = mv88e6xxx_g2_smi_phy_write,
3736 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003737 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003738 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003739 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003740 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003741 .port_tag_remap = mv88e6095_port_tag_remap,
Marek Behún7da467d2021-07-01 00:22:26 +02003742 .port_set_policy = mv88e6352_port_set_policy,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003743 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003744 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3745 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003746 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003747 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003748 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003749 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003750 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3751 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003752 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003753 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003754 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003755 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Marek Behún11527f32021-07-01 00:22:27 +02003756 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003757 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3758 .stats_get_strings = mv88e6320_stats_get_strings,
3759 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003760 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3761 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003762 .watchdog_ops = &mv88e6390_watchdog_ops,
3763 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003764 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003765 .reset = mv88e6352_g1_reset,
Marek Behún37094882021-07-01 00:22:28 +02003766 .rmu_disable = mv88e6390_g1_rmu_disable,
Marek Behúnc07fff32021-07-01 00:22:29 +02003767 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3768 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003769 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003770 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003771 .serdes_power = mv88e6390_serdes_power,
3772 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003773 /* Check status register pause & lpa register */
3774 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3775 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3776 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3777 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003778 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003779 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003780 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003781 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúna03b98d2021-07-01 00:22:30 +02003782 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
3783 .serdes_get_strings = mv88e6390_serdes_get_strings,
3784 .serdes_get_stats = mv88e6390_serdes_get_stats,
Marek Behún953b0dc2021-07-01 00:22:31 +02003785 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3786 .serdes_get_regs = mv88e6390_serdes_get_regs,
Marek Behúne3af71a2019-02-25 12:39:55 +01003787 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003788};
3789
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003790static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003791 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003792 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3793 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003794 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003795 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003796 .phy_read = mv88e6xxx_g2_smi_phy_read,
3797 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003798 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003799 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003800 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003801 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003802 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003803 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3804 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003805 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003806 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003807 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003808 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003809 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003810 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003811 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003812 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003813 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003814 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3815 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003816 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003817 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3818 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003819 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003820 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003821 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003822 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003823 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3824 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003825 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003826 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003827 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003828 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003829 .phylink_validate = mv88e6185_phylink_validate,
Andrew Lunnfe230362021-09-26 19:41:24 +02003830 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003831};
3832
3833static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003834 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003835 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3836 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003837 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003838 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003839 .phy_read = mv88e6165_phy_read,
3840 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003841 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003842 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003843 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003844 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003845 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003846 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003847 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003848 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003849 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003850 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3851 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003852 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003853 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3854 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003855 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003856 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003857 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003858 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003859 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3860 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003861 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003862 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003863 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003864 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003865 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003866};
3867
3868static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003869 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003870 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3871 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003872 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003873 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003874 .phy_read = mv88e6xxx_g2_smi_phy_read,
3875 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003876 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003877 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003878 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003879 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003880 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003881 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003882 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3883 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003884 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003885 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003886 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003887 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003888 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003889 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003890 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003891 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003892 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003893 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003894 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3895 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003896 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003897 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3898 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003899 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003900 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003901 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003902 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003903 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3904 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003905 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003906 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003907 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003908};
3909
3910static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003911 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003912 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3913 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003914 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003915 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3916 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003917 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003918 .phy_read = mv88e6xxx_g2_smi_phy_read,
3919 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003920 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003921 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003922 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003923 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003924 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003925 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003926 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003927 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3928 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003929 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003930 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003931 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003932 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003933 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003934 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003935 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003936 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003937 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003938 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003939 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3940 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003941 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003942 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3943 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003944 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003945 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003946 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003947 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003948 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003949 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3950 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003951 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003952 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003953 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003954 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3955 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3956 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3957 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003958 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003959 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3960 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003961 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003962 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003963};
3964
3965static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003966 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003967 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3968 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003969 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003970 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003971 .phy_read = mv88e6xxx_g2_smi_phy_read,
3972 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003973 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003974 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003975 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003976 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003977 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003978 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003979 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3980 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003981 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003982 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003983 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003984 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003985 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003986 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003987 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003988 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003989 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003990 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003991 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3992 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003993 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003994 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3995 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003996 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003997 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003998 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003999 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004000 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4001 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004002 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004003 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004004 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004005};
4006
4007static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004008 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004009 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4010 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004011 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004012 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4013 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004014 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004015 .phy_read = mv88e6xxx_g2_smi_phy_read,
4016 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004017 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004018 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004019 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004020 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004021 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004022 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004023 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004024 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4025 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004026 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004027 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004028 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004029 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004030 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004031 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004032 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004033 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004034 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004035 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004036 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4037 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004038 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004039 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4040 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004041 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004042 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004043 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004044 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004045 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004046 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4047 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004048 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004049 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004050 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004051 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4052 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4053 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4054 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004055 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004056 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004057 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004058 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004059 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4060 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004061 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004062 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004063};
4064
4065static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004066 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004067 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4068 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004069 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04004070 .phy_read = mv88e6185_phy_ppu_read,
4071 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004072 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004073 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004074 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004075 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004076 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
4077 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01004078 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01004079 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02004080 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004081 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004082 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004083 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004084 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004085 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4086 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004087 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004088 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4089 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004090 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004091 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13004092 .serdes_power = mv88e6185_serdes_power,
4093 .serdes_get_lane = mv88e6185_serdes_get_lane,
4094 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04004095 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05004096 .ppu_enable = mv88e6185_g1_ppu_enable,
4097 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004098 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004099 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004100 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004101 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12004102 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004103};
4104
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004105static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004106 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004107 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004108 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004109 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4110 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004111 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4112 .phy_read = mv88e6xxx_g2_smi_phy_read,
4113 .phy_write = mv88e6xxx_g2_smi_phy_write,
4114 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004115 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004116 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004117 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004118 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004119 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004120 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004121 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004122 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4123 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004124 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12004125 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04004126 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004127 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004128 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004129 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004130 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004131 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004132 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004133 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004134 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4135 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004136 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004137 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4138 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004139 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004140 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004141 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004142 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004143 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004144 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4145 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004146 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4147 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004148 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004149 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004150 /* Check status register pause & lpa register */
4151 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4152 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4153 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4154 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004155 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004156 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004157 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004158 .serdes_get_strings = mv88e6390_serdes_get_strings,
4159 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004160 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4161 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004162 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004163 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004164};
4165
4166static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004167 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004168 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004169 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004170 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4171 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004172 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4173 .phy_read = mv88e6xxx_g2_smi_phy_read,
4174 .phy_write = mv88e6xxx_g2_smi_phy_write,
4175 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004176 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004177 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004178 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004179 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004180 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004181 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004182 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004183 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4184 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004185 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12004186 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04004187 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004188 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004189 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004190 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004191 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004192 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004193 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004194 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004195 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4196 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004197 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004198 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4199 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004200 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004201 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004202 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004203 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004204 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004205 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4206 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004207 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4208 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004209 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004210 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004211 /* Check status register pause & lpa register */
4212 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4213 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4214 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4215 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004216 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004217 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004218 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004219 .serdes_get_strings = mv88e6390_serdes_get_strings,
4220 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004221 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4222 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004223 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004224 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004225};
4226
4227static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004228 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004229 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004230 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004231 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4232 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004233 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4234 .phy_read = mv88e6xxx_g2_smi_phy_read,
4235 .phy_write = mv88e6xxx_g2_smi_phy_write,
4236 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004237 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004238 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004239 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004240 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004241 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004242 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004243 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4244 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004245 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004246 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004247 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004248 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004249 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004250 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004251 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004252 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004253 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004254 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4255 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004256 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004257 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4258 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004259 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004260 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004261 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004262 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004263 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004264 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4265 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004266 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4267 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004268 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004269 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004270 /* Check status register pause & lpa register */
4271 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4272 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4273 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4274 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004275 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004276 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004277 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004278 .serdes_get_strings = mv88e6390_serdes_get_strings,
4279 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004280 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4281 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004282 .avb_ops = &mv88e6390_avb_ops,
4283 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004284 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004285};
4286
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004287static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004288 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004289 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4290 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004291 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004292 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4293 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004294 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004295 .phy_read = mv88e6xxx_g2_smi_phy_read,
4296 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004297 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004298 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004299 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004300 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004301 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004302 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004303 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004304 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4305 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004306 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004307 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004308 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004309 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004310 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004311 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004312 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004313 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004314 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004315 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004316 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4317 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004318 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004319 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4320 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004321 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004322 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004323 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004324 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004325 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004326 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4327 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004328 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004329 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004330 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004331 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4332 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4333 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4334 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004335 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004336 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004337 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004338 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004339 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4340 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004341 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004342 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004343 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004344 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004345};
4346
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004347static const struct mv88e6xxx_ops mv88e6250_ops = {
4348 /* MV88E6XXX_FAMILY_6250 */
4349 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4350 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4351 .irl_init_all = mv88e6352_g2_irl_init_all,
4352 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4353 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4354 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4355 .phy_read = mv88e6xxx_g2_smi_phy_read,
4356 .phy_write = mv88e6xxx_g2_smi_phy_write,
4357 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004358 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004359 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004360 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004361 .port_tag_remap = mv88e6095_port_tag_remap,
4362 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004363 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4364 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004365 .port_set_ether_type = mv88e6351_port_set_ether_type,
4366 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4367 .port_pause_limit = mv88e6097_port_pause_limit,
4368 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004369 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4370 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4371 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4372 .stats_get_strings = mv88e6250_stats_get_strings,
4373 .stats_get_stats = mv88e6250_stats_get_stats,
4374 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4375 .set_egress_port = mv88e6095_g1_set_egress_port,
4376 .watchdog_ops = &mv88e6250_watchdog_ops,
4377 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4378 .pot_clear = mv88e6xxx_g2_pot_clear,
4379 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004380 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004381 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004382 .avb_ops = &mv88e6352_avb_ops,
4383 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004384 .phylink_validate = mv88e6065_phylink_validate,
4385};
4386
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004387static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004388 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004389 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004390 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004391 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4392 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004393 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4394 .phy_read = mv88e6xxx_g2_smi_phy_read,
4395 .phy_write = mv88e6xxx_g2_smi_phy_write,
4396 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004397 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004398 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004399 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004400 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004401 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004402 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004403 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004404 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4405 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004406 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004407 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004408 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004409 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004410 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004411 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004412 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004413 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004414 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004415 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4416 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004417 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004418 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4419 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004420 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004421 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004422 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004423 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004424 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004425 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4426 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004427 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4428 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004429 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004430 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004431 /* Check status register pause & lpa register */
4432 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4433 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4434 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4435 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004436 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004437 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004438 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004439 .serdes_get_strings = mv88e6390_serdes_get_strings,
4440 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004441 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4442 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004443 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004444 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004445 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004446 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004447};
4448
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004449static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004450 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004451 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4452 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004453 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004454 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4455 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004456 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004457 .phy_read = mv88e6xxx_g2_smi_phy_read,
4458 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004459 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004460 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004461 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004462 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004463 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004464 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4465 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004466 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004467 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004468 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004469 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004470 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004471 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004472 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004473 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004474 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004475 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004476 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4477 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004478 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004479 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4480 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004481 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004482 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004483 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004484 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004485 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004486 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004487 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004488 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004489 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004490 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004491};
4492
4493static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004494 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004495 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4496 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004497 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004498 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4499 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004500 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004501 .phy_read = mv88e6xxx_g2_smi_phy_read,
4502 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004503 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004504 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004505 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004506 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004507 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004508 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4509 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004510 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004511 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004512 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004513 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004514 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004515 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004516 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004517 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004518 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004519 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004520 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4521 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004522 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004523 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4524 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004525 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004526 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004527 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004528 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004529 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004530 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004531 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004532 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004533};
4534
Vivien Didelot16e329a2017-03-28 13:50:33 -04004535static const struct mv88e6xxx_ops mv88e6341_ops = {
4536 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004537 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4538 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004539 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004540 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4541 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4542 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4543 .phy_read = mv88e6xxx_g2_smi_phy_read,
4544 .phy_write = mv88e6xxx_g2_smi_phy_write,
4545 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004546 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004547 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004548 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004549 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004550 .port_tag_remap = mv88e6095_port_tag_remap,
Marek Behún7da467d2021-07-01 00:22:26 +02004551 .port_set_policy = mv88e6352_port_set_policy,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004552 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004553 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4554 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004555 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004556 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004557 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004558 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004559 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4560 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004561 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004562 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004563 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004564 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Marek Behún11527f32021-07-01 00:22:27 +02004565 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004566 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4567 .stats_get_strings = mv88e6320_stats_get_strings,
4568 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004569 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4570 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004571 .watchdog_ops = &mv88e6390_watchdog_ops,
4572 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004573 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004574 .reset = mv88e6352_g1_reset,
Marek Behún37094882021-07-01 00:22:28 +02004575 .rmu_disable = mv88e6390_g1_rmu_disable,
Marek Behúnc07fff32021-07-01 00:22:29 +02004576 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4577 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004578 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004579 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004580 .serdes_power = mv88e6390_serdes_power,
4581 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004582 /* Check status register pause & lpa register */
4583 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4584 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4585 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4586 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004587 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004588 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004589 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004590 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004591 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004592 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúna03b98d2021-07-01 00:22:30 +02004593 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4594 .serdes_get_strings = mv88e6390_serdes_get_strings,
4595 .serdes_get_stats = mv88e6390_serdes_get_stats,
Marek Behún953b0dc2021-07-01 00:22:31 +02004596 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4597 .serdes_get_regs = mv88e6390_serdes_get_regs,
Marek Behúne3af71a2019-02-25 12:39:55 +01004598 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004599};
4600
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004601static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004602 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004603 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4604 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004605 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004606 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004607 .phy_read = mv88e6xxx_g2_smi_phy_read,
4608 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004609 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004610 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004611 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004612 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004613 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004614 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004615 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4616 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004617 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004618 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004619 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004620 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004621 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004622 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004623 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004624 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004625 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004626 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004627 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4628 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004629 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004630 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4631 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004632 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004633 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004634 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004635 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004636 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4637 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004638 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004639 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004640 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004641};
4642
4643static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004644 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004645 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4646 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004647 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004648 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004649 .phy_read = mv88e6xxx_g2_smi_phy_read,
4650 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004651 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004652 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004653 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004654 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004655 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004656 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004657 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4658 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004659 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004660 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004661 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004662 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004663 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004664 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004665 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004666 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004667 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004668 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004669 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4670 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004671 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004672 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4673 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004674 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004675 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004676 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004677 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004678 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4679 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004680 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004681 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004682 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004683 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004684 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004685};
4686
4687static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004688 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004689 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4690 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004691 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004692 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4693 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004694 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004695 .phy_read = mv88e6xxx_g2_smi_phy_read,
4696 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004697 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004698 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004699 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004700 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004701 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004702 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004703 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004704 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4705 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004706 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004707 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004708 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004709 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004710 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004711 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004712 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004713 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004714 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004715 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004716 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4717 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004718 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004719 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4720 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004721 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004722 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004723 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004724 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004725 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004726 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4727 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004728 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004729 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004730 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004731 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4732 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4733 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4734 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004735 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004736 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004737 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004738 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004739 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004740 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004741 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004742 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4743 .serdes_get_strings = mv88e6352_serdes_get_strings,
4744 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004745 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4746 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004747 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004748};
4749
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004750static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004751 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004752 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004753 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004754 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4755 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004756 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4757 .phy_read = mv88e6xxx_g2_smi_phy_read,
4758 .phy_write = mv88e6xxx_g2_smi_phy_write,
4759 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004760 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004761 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004762 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004763 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004764 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004765 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004766 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004767 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4768 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004769 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004770 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004771 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004772 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004773 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004774 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004775 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004776 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004777 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004778 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004779 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004780 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4781 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004782 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004783 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4784 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004785 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004786 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004787 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004788 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004789 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004790 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4791 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004792 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4793 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004794 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004795 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004796 /* Check status register pause & lpa register */
4797 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4798 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4799 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4800 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004801 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004802 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004803 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004804 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004805 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004806 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004807 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4808 .serdes_get_strings = mv88e6390_serdes_get_strings,
4809 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004810 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4811 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004812 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004813};
4814
4815static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004816 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004817 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004818 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004819 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4820 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004821 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4822 .phy_read = mv88e6xxx_g2_smi_phy_read,
4823 .phy_write = mv88e6xxx_g2_smi_phy_write,
4824 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004825 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004826 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004827 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004828 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004829 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004830 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004831 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004832 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4833 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004834 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004835 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004836 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004837 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004838 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004839 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004840 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004841 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004842 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004843 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004844 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004845 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4846 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004847 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004848 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4849 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004850 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004851 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004852 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004853 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004854 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004855 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4856 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004857 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4858 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004859 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004860 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004861 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4862 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4863 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4864 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004865 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004866 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004867 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004868 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4869 .serdes_get_strings = mv88e6390_serdes_get_strings,
4870 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004871 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4872 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004873 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004874 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004875 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004876 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004877};
4878
Pavana Sharmade776d02021-03-17 14:46:42 +01004879static const struct mv88e6xxx_ops mv88e6393x_ops = {
4880 /* MV88E6XXX_FAMILY_6393 */
4881 .setup_errata = mv88e6393x_serdes_setup_errata,
4882 .irl_init_all = mv88e6390_g2_irl_init_all,
4883 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4884 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4885 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4886 .phy_read = mv88e6xxx_g2_smi_phy_read,
4887 .phy_write = mv88e6xxx_g2_smi_phy_write,
4888 .port_set_link = mv88e6xxx_port_set_link,
4889 .port_sync_link = mv88e6xxx_port_sync_link,
4890 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4891 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4892 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4893 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004894 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004895 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4896 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4897 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4898 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4899 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4900 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4901 .port_pause_limit = mv88e6390_port_pause_limit,
4902 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4903 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4904 .port_get_cmode = mv88e6352_port_get_cmode,
4905 .port_set_cmode = mv88e6393x_port_set_cmode,
4906 .port_setup_message_port = mv88e6xxx_setup_message_port,
4907 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4908 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4909 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4910 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4911 .stats_get_strings = mv88e6320_stats_get_strings,
4912 .stats_get_stats = mv88e6390_stats_get_stats,
4913 /* .set_cpu_port is missing because this family does not support a global
4914 * CPU port, only per port CPU port which is set via
4915 * .port_set_upstream_port method.
4916 */
4917 .set_egress_port = mv88e6393x_set_egress_port,
4918 .watchdog_ops = &mv88e6390_watchdog_ops,
4919 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4920 .pot_clear = mv88e6xxx_g2_pot_clear,
4921 .reset = mv88e6352_g1_reset,
4922 .rmu_disable = mv88e6390_g1_rmu_disable,
4923 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4924 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4925 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4926 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4927 .serdes_power = mv88e6393x_serdes_power,
4928 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4929 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4930 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4931 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4932 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4933 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4934 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4935 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4936 /* TODO: serdes stats */
4937 .gpio_ops = &mv88e6352_gpio_ops,
4938 .avb_ops = &mv88e6390_avb_ops,
4939 .ptp_ops = &mv88e6352_ptp_ops,
4940 .phylink_validate = mv88e6393x_phylink_validate,
4941};
4942
Vivien Didelotf81ec902016-05-09 13:22:58 -04004943static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4944 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004945 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004946 .family = MV88E6XXX_FAMILY_6097,
4947 .name = "Marvell 88E6085",
4948 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004949 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004950 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004951 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004952 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004953 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004954 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004955 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004956 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004957 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004958 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004959 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004960 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004961 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004962 .multi_chip = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004963 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004964 },
4965
4966 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004967 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004968 .family = MV88E6XXX_FAMILY_6095,
4969 .name = "Marvell 88E6095/88E6095F",
4970 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004971 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004972 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004973 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004974 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004975 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004976 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004977 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004978 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004979 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004980 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004981 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004982 .multi_chip = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004983 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004984 },
4985
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004986 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004987 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004988 .family = MV88E6XXX_FAMILY_6097,
4989 .name = "Marvell 88E6097/88E6097F",
4990 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004991 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004992 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004993 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004994 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004995 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004996 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004997 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004998 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004999 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01005000 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005001 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005002 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005003 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005004 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005005 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01005006 .ops = &mv88e6097_ops,
5007 },
5008
Vivien Didelotf81ec902016-05-09 13:22:58 -04005009 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005010 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005011 .family = MV88E6XXX_FAMILY_6165,
5012 .name = "Marvell 88E6123",
5013 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005014 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005015 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01005016 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005017 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005018 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005019 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005020 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005021 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005022 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005023 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005024 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005025 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005026 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005027 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005028 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005029 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005030 },
5031
5032 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005033 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005034 .family = MV88E6XXX_FAMILY_6185,
5035 .name = "Marvell 88E6131",
5036 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005037 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005038 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005039 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005040 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005041 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005042 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005043 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005044 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005045 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005046 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05005047 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005048 .multi_chip = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005049 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005050 },
5051
Vivien Didelot990e27b2017-03-28 13:50:32 -04005052 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005053 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005054 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01005055 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04005056 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005057 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005058 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01005059 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005060 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005061 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005062 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005063 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005064 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005065 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005066 .age_time_coeff = 3750,
5067 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005068 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005069 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005070 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005071 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005072 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelot990e27b2017-03-28 13:50:32 -04005073 .ops = &mv88e6141_ops,
5074 },
5075
Vivien Didelotf81ec902016-05-09 13:22:58 -04005076 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005077 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005078 .family = MV88E6XXX_FAMILY_6165,
5079 .name = "Marvell 88E6161",
5080 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005081 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005082 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01005083 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005084 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005085 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005086 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005087 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005088 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005089 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005090 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005091 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005092 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005093 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005094 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005095 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Andrew Lunndfa54342018-07-18 22:38:22 +02005096 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005097 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005098 },
5099
5100 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005101 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005102 .family = MV88E6XXX_FAMILY_6165,
5103 .name = "Marvell 88E6165",
5104 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005105 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005106 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01005107 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005108 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005109 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005110 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005111 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005112 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005113 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005114 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005115 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005116 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005117 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005118 .multi_chip = true,
Andrew Lunndfa54342018-07-18 22:38:22 +02005119 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005120 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005121 },
5122
5123 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005124 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005125 .family = MV88E6XXX_FAMILY_6351,
5126 .name = "Marvell 88E6171",
5127 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005128 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005129 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005130 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005131 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005132 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005133 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005134 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005135 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005136 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005137 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005138 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005139 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005140 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005141 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005142 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005143 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005144 },
5145
5146 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005147 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005148 .family = MV88E6XXX_FAMILY_6352,
5149 .name = "Marvell 88E6172",
5150 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005151 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005152 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005153 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005154 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005155 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005156 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005157 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005158 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005159 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005160 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005161 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005162 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005163 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005164 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005165 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005166 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005167 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005168 },
5169
5170 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005171 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005172 .family = MV88E6XXX_FAMILY_6351,
5173 .name = "Marvell 88E6175",
5174 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005175 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005176 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005177 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005178 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005179 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005180 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005181 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005182 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005183 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005184 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005185 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005186 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005187 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005188 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005189 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005190 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005191 },
5192
5193 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005194 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005195 .family = MV88E6XXX_FAMILY_6352,
5196 .name = "Marvell 88E6176",
5197 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005198 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005199 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005200 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005201 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005202 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005203 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005204 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005205 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005206 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005207 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005208 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005209 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005210 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005211 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005212 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005213 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005214 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005215 },
5216
5217 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005218 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005219 .family = MV88E6XXX_FAMILY_6185,
5220 .name = "Marvell 88E6185",
5221 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005222 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005223 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01005224 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005225 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005226 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005227 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005228 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005229 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005230 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005231 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005232 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005233 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005234 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005235 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005236 },
5237
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005238 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005239 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005240 .family = MV88E6XXX_FAMILY_6390,
5241 .name = "Marvell 88E6190",
5242 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005243 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005244 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005245 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005246 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005247 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005248 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005249 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005250 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005251 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005252 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005253 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005254 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005255 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005256 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005257 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005258 .ops = &mv88e6190_ops,
5259 },
5260
5261 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005262 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005263 .family = MV88E6XXX_FAMILY_6390,
5264 .name = "Marvell 88E6190X",
5265 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005266 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005267 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005268 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005269 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005270 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005271 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005272 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005273 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005274 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005275 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005276 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005277 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005278 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005279 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005280 .multi_chip = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005281 .ops = &mv88e6190x_ops,
5282 },
5283
5284 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005285 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005286 .family = MV88E6XXX_FAMILY_6390,
5287 .name = "Marvell 88E6191",
5288 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005289 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005290 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005291 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005292 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005293 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005294 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005295 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005296 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005297 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005298 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005299 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005300 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005301 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005302 .multi_chip = true,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005303 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005304 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005305 },
5306
Pavana Sharmade776d02021-03-17 14:46:42 +01005307 [MV88E6191X] = {
5308 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5309 .family = MV88E6XXX_FAMILY_6393,
5310 .name = "Marvell 88E6191X",
5311 .num_databases = 4096,
5312 .num_ports = 11, /* 10 + Z80 */
5313 .num_internal_phys = 9,
5314 .max_vid = 8191,
5315 .port_base_addr = 0x0,
5316 .phy_base_addr = 0x0,
5317 .global1_addr = 0x1b,
5318 .global2_addr = 0x1c,
5319 .age_time_coeff = 3750,
5320 .g1_irqs = 10,
5321 .g2_irqs = 14,
5322 .atu_move_port_mask = 0x1f,
5323 .pvt = true,
5324 .multi_chip = true,
Pavana Sharmade776d02021-03-17 14:46:42 +01005325 .ptp_support = true,
5326 .ops = &mv88e6393x_ops,
5327 },
5328
5329 [MV88E6193X] = {
5330 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5331 .family = MV88E6XXX_FAMILY_6393,
5332 .name = "Marvell 88E6193X",
5333 .num_databases = 4096,
5334 .num_ports = 11, /* 10 + Z80 */
5335 .num_internal_phys = 9,
5336 .max_vid = 8191,
5337 .port_base_addr = 0x0,
5338 .phy_base_addr = 0x0,
5339 .global1_addr = 0x1b,
5340 .global2_addr = 0x1c,
5341 .age_time_coeff = 3750,
5342 .g1_irqs = 10,
5343 .g2_irqs = 14,
5344 .atu_move_port_mask = 0x1f,
5345 .pvt = true,
5346 .multi_chip = true,
Pavana Sharmade776d02021-03-17 14:46:42 +01005347 .ptp_support = true,
5348 .ops = &mv88e6393x_ops,
5349 },
5350
Hubert Feurstein49022642019-07-31 10:23:46 +02005351 [MV88E6220] = {
5352 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5353 .family = MV88E6XXX_FAMILY_6250,
5354 .name = "Marvell 88E6220",
5355 .num_databases = 64,
5356
5357 /* Ports 2-4 are not routed to pins
5358 * => usable ports 0, 1, 5, 6
5359 */
5360 .num_ports = 7,
5361 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005362 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005363 .max_vid = 4095,
5364 .port_base_addr = 0x08,
5365 .phy_base_addr = 0x00,
5366 .global1_addr = 0x0f,
5367 .global2_addr = 0x07,
5368 .age_time_coeff = 15000,
5369 .g1_irqs = 9,
5370 .g2_irqs = 10,
5371 .atu_move_port_mask = 0xf,
5372 .dual_chip = true,
Hubert Feurstein71509612019-07-31 10:23:51 +02005373 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005374 .ops = &mv88e6250_ops,
5375 },
5376
Vivien Didelotf81ec902016-05-09 13:22:58 -04005377 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005378 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005379 .family = MV88E6XXX_FAMILY_6352,
5380 .name = "Marvell 88E6240",
5381 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005382 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005383 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005384 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005385 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005386 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005387 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005388 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005389 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005390 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005391 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005392 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005393 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005394 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005395 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005396 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005397 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005398 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005399 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005400 },
5401
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005402 [MV88E6250] = {
5403 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5404 .family = MV88E6XXX_FAMILY_6250,
5405 .name = "Marvell 88E6250",
5406 .num_databases = 64,
5407 .num_ports = 7,
5408 .num_internal_phys = 5,
5409 .max_vid = 4095,
5410 .port_base_addr = 0x08,
5411 .phy_base_addr = 0x00,
5412 .global1_addr = 0x0f,
5413 .global2_addr = 0x07,
5414 .age_time_coeff = 15000,
5415 .g1_irqs = 9,
5416 .g2_irqs = 10,
5417 .atu_move_port_mask = 0xf,
5418 .dual_chip = true,
Hubert Feurstein71509612019-07-31 10:23:51 +02005419 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005420 .ops = &mv88e6250_ops,
5421 },
5422
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005423 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005424 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005425 .family = MV88E6XXX_FAMILY_6390,
5426 .name = "Marvell 88E6290",
5427 .num_databases = 4096,
5428 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005429 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005430 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005431 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005432 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005433 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005434 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005435 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005436 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005437 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005438 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005439 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005440 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005441 .multi_chip = true,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005442 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005443 .ops = &mv88e6290_ops,
5444 },
5445
Vivien Didelotf81ec902016-05-09 13:22:58 -04005446 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005447 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005448 .family = MV88E6XXX_FAMILY_6320,
5449 .name = "Marvell 88E6320",
5450 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005451 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005452 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005453 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005454 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005455 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005456 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005457 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005458 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005459 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005460 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005461 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005462 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005463 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005464 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005465 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005466 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005467 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005468 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005469 },
5470
5471 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005472 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005473 .family = MV88E6XXX_FAMILY_6320,
5474 .name = "Marvell 88E6321",
5475 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005476 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005477 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005478 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005479 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005480 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005481 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005482 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005483 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005484 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005485 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005486 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005487 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005488 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005489 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005490 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005491 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005492 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005493 },
5494
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005495 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005496 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005497 .family = MV88E6XXX_FAMILY_6341,
5498 .name = "Marvell 88E6341",
5499 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005500 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005501 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005502 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005503 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005504 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005505 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005506 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005507 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005508 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005509 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005510 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005511 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005512 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005513 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005514 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005515 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005516 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005517 .ops = &mv88e6341_ops,
5518 },
5519
Vivien Didelotf81ec902016-05-09 13:22:58 -04005520 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005521 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005522 .family = MV88E6XXX_FAMILY_6351,
5523 .name = "Marvell 88E6350",
5524 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005525 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005526 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005527 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005528 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005529 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005530 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005531 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005532 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005533 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005534 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005535 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005536 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005537 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005538 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005539 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005540 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005541 },
5542
5543 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005544 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005545 .family = MV88E6XXX_FAMILY_6351,
5546 .name = "Marvell 88E6351",
5547 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005548 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005549 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005550 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005551 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005552 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005553 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005554 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005555 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005556 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005557 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005558 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005559 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005560 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005561 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005562 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005563 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005564 },
5565
5566 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005567 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005568 .family = MV88E6XXX_FAMILY_6352,
5569 .name = "Marvell 88E6352",
5570 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005571 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005572 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005573 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005574 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005575 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005576 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005577 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005578 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005579 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005580 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005581 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005582 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005583 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005584 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005585 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005586 .edsa_support = MV88E6XXX_EDSA_SUPPORTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005587 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005588 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005589 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005590 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005591 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005592 .family = MV88E6XXX_FAMILY_6390,
5593 .name = "Marvell 88E6390",
5594 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005595 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005596 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005597 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005598 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005599 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005600 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005601 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005602 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005603 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005604 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005605 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005606 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005607 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005608 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005609 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005610 .edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005611 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005612 .ops = &mv88e6390_ops,
5613 },
5614 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005615 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005616 .family = MV88E6XXX_FAMILY_6390,
5617 .name = "Marvell 88E6390X",
5618 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005619 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005620 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005621 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005622 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005623 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005624 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005625 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005626 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005627 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005628 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005629 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005630 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005631 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005632 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005633 .multi_chip = true,
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005634 .edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005635 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005636 .ops = &mv88e6390x_ops,
5637 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005638
5639 [MV88E6393X] = {
5640 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5641 .family = MV88E6XXX_FAMILY_6393,
5642 .name = "Marvell 88E6393X",
5643 .num_databases = 4096,
5644 .num_ports = 11, /* 10 + Z80 */
5645 .num_internal_phys = 9,
5646 .max_vid = 8191,
5647 .port_base_addr = 0x0,
5648 .phy_base_addr = 0x0,
5649 .global1_addr = 0x1b,
5650 .global2_addr = 0x1c,
5651 .age_time_coeff = 3750,
5652 .g1_irqs = 10,
5653 .g2_irqs = 14,
5654 .atu_move_port_mask = 0x1f,
5655 .pvt = true,
5656 .multi_chip = true,
Pavana Sharmade776d02021-03-17 14:46:42 +01005657 .ptp_support = true,
5658 .ops = &mv88e6393x_ops,
5659 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005660};
5661
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005662static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005663{
Vivien Didelota439c062016-04-17 13:23:58 -04005664 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005665
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005666 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5667 if (mv88e6xxx_table[i].prod_num == prod_num)
5668 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005669
Vivien Didelotb9b37712015-10-30 19:39:48 -04005670 return NULL;
5671}
5672
Vivien Didelotfad09c72016-06-21 12:28:20 -04005673static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005674{
5675 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005676 unsigned int prod_num, rev;
5677 u16 id;
5678 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005679
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005680 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005681 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005682 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005683 if (err)
5684 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005685
Vivien Didelot107fcc12017-06-12 12:37:36 -04005686 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5687 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005688
5689 info = mv88e6xxx_lookup_info(prod_num);
5690 if (!info)
5691 return -ENODEV;
5692
Vivien Didelotcaac8542016-06-20 13:14:09 -04005693 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005694 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005695
Vivien Didelotfad09c72016-06-21 12:28:20 -04005696 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5697 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005698
5699 return 0;
5700}
5701
Vivien Didelotfad09c72016-06-21 12:28:20 -04005702static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005703{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005704 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005705
Vivien Didelotfad09c72016-06-21 12:28:20 -04005706 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5707 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005708 return NULL;
5709
Vivien Didelotfad09c72016-06-21 12:28:20 -04005710 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005711
Vivien Didelotfad09c72016-06-21 12:28:20 -04005712 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005713 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005714 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005715
Vivien Didelotfad09c72016-06-21 12:28:20 -04005716 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005717}
5718
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005719static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005720 int port,
5721 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005722{
Vivien Didelot04bed142016-08-31 18:06:13 -04005723 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005724
Tobias Waldekranz670bb802021-04-20 20:53:07 +02005725 return chip->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005726}
5727
Tobias Waldekranz9a99bef2021-04-20 20:53:08 +02005728static int mv88e6xxx_change_tag_protocol(struct dsa_switch *ds, int port,
5729 enum dsa_tag_protocol proto)
5730{
5731 struct mv88e6xxx_chip *chip = ds->priv;
5732 enum dsa_tag_protocol old_protocol;
5733 int err;
5734
5735 switch (proto) {
5736 case DSA_TAG_PROTO_EDSA:
5737 switch (chip->info->edsa_support) {
5738 case MV88E6XXX_EDSA_UNSUPPORTED:
5739 return -EPROTONOSUPPORT;
5740 case MV88E6XXX_EDSA_UNDOCUMENTED:
5741 dev_warn(chip->dev, "Relying on undocumented EDSA tagging behavior\n");
5742 fallthrough;
5743 case MV88E6XXX_EDSA_SUPPORTED:
5744 break;
5745 }
5746 break;
5747 case DSA_TAG_PROTO_DSA:
5748 break;
5749 default:
5750 return -EPROTONOSUPPORT;
5751 }
5752
5753 old_protocol = chip->tag_protocol;
5754 chip->tag_protocol = proto;
5755
5756 mv88e6xxx_reg_lock(chip);
5757 err = mv88e6xxx_setup_port_mode(chip, port);
5758 mv88e6xxx_reg_unlock(chip);
5759
5760 if (err)
5761 chip->tag_protocol = old_protocol;
5762
5763 return err;
5764}
5765
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005766static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5767 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005768{
Vivien Didelot04bed142016-08-31 18:06:13 -04005769 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005770 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005771
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005772 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005773 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5774 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005775 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005776
5777 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005778}
5779
5780static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5781 const struct switchdev_obj_port_mdb *mdb)
5782{
Vivien Didelot04bed142016-08-31 18:06:13 -04005783 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005784 int err;
5785
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005786 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005787 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005788 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005789
5790 return err;
5791}
5792
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005793static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5794 struct dsa_mall_mirror_tc_entry *mirror,
5795 bool ingress)
5796{
5797 enum mv88e6xxx_egress_direction direction = ingress ?
5798 MV88E6XXX_EGRESS_DIR_INGRESS :
5799 MV88E6XXX_EGRESS_DIR_EGRESS;
5800 struct mv88e6xxx_chip *chip = ds->priv;
5801 bool other_mirrors = false;
5802 int i;
5803 int err;
5804
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005805 mutex_lock(&chip->reg_lock);
5806 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5807 mirror->to_local_port) {
5808 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5809 other_mirrors |= ingress ?
5810 chip->ports[i].mirror_ingress :
5811 chip->ports[i].mirror_egress;
5812
5813 /* Can't change egress port when other mirror is active */
5814 if (other_mirrors) {
5815 err = -EBUSY;
5816 goto out;
5817 }
5818
Marek Behún2fda45f2021-03-17 14:46:41 +01005819 err = mv88e6xxx_set_egress_port(chip, direction,
5820 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005821 if (err)
5822 goto out;
5823 }
5824
5825 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5826out:
5827 mutex_unlock(&chip->reg_lock);
5828
5829 return err;
5830}
5831
5832static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5833 struct dsa_mall_mirror_tc_entry *mirror)
5834{
5835 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5836 MV88E6XXX_EGRESS_DIR_INGRESS :
5837 MV88E6XXX_EGRESS_DIR_EGRESS;
5838 struct mv88e6xxx_chip *chip = ds->priv;
5839 bool other_mirrors = false;
5840 int i;
5841
5842 mutex_lock(&chip->reg_lock);
5843 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5844 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5845
5846 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5847 other_mirrors |= mirror->ingress ?
5848 chip->ports[i].mirror_ingress :
5849 chip->ports[i].mirror_egress;
5850
5851 /* Reset egress port when no other mirror is active */
5852 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005853 if (mv88e6xxx_set_egress_port(chip, direction,
5854 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005855 dev_err(ds->dev, "failed to set egress port\n");
5856 }
5857
5858 mutex_unlock(&chip->reg_lock);
5859}
5860
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005861static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5862 struct switchdev_brport_flags flags,
5863 struct netlink_ext_ack *extack)
5864{
5865 struct mv88e6xxx_chip *chip = ds->priv;
5866 const struct mv88e6xxx_ops *ops;
5867
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01005868 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
5869 BR_BCAST_FLOOD))
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005870 return -EINVAL;
5871
5872 ops = chip->info->ops;
5873
5874 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5875 return -EINVAL;
5876
5877 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5878 return -EINVAL;
5879
5880 return 0;
5881}
5882
5883static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5884 struct switchdev_brport_flags flags,
5885 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005886{
5887 struct mv88e6xxx_chip *chip = ds->priv;
5888 int err = -EOPNOTSUPP;
5889
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005890 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005891
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005892 if (flags.mask & BR_LEARNING) {
5893 bool learning = !!(flags.val & BR_LEARNING);
5894 u16 pav = learning ? (1 << port) : 0;
5895
5896 err = mv88e6xxx_port_set_assoc_vector(chip, port, pav);
5897 if (err)
5898 goto out;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005899 }
5900
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005901 if (flags.mask & BR_FLOOD) {
5902 bool unicast = !!(flags.val & BR_FLOOD);
5903
5904 err = chip->info->ops->port_set_ucast_flood(chip, port,
5905 unicast);
5906 if (err)
5907 goto out;
5908 }
5909
5910 if (flags.mask & BR_MCAST_FLOOD) {
5911 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5912
5913 err = chip->info->ops->port_set_mcast_flood(chip, port,
5914 multicast);
5915 if (err)
5916 goto out;
5917 }
5918
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01005919 if (flags.mask & BR_BCAST_FLOOD) {
5920 bool broadcast = !!(flags.val & BR_BCAST_FLOOD);
5921
5922 err = mv88e6xxx_port_broadcast_sync(chip, port, broadcast);
5923 if (err)
5924 goto out;
5925 }
5926
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005927out:
5928 mv88e6xxx_reg_unlock(chip);
5929
5930 return err;
5931}
5932
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005933static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5934 struct net_device *lag,
5935 struct netdev_lag_upper_info *info)
5936{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005937 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005938 struct dsa_port *dp;
5939 int id, members = 0;
5940
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005941 if (!mv88e6xxx_has_lag(chip))
5942 return false;
5943
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005944 id = dsa_lag_id(ds->dst, lag);
5945 if (id < 0 || id >= ds->num_lag_ids)
5946 return false;
5947
5948 dsa_lag_foreach_port(dp, ds->dst, lag)
5949 /* Includes the port joining the LAG */
5950 members++;
5951
5952 if (members > 8)
5953 return false;
5954
5955 /* We could potentially relax this to include active
5956 * backup in the future.
5957 */
5958 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5959 return false;
5960
5961 /* Ideally we would also validate that the hash type matches
5962 * the hardware. Alas, this is always set to unknown on team
5963 * interfaces.
5964 */
5965 return true;
5966}
5967
5968static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5969{
5970 struct mv88e6xxx_chip *chip = ds->priv;
5971 struct dsa_port *dp;
5972 u16 map = 0;
5973 int id;
5974
5975 id = dsa_lag_id(ds->dst, lag);
5976
5977 /* Build the map of all ports to distribute flows destined for
5978 * this LAG. This can be either a local user port, or a DSA
5979 * port if the LAG port is on a remote chip.
5980 */
5981 dsa_lag_foreach_port(dp, ds->dst, lag)
5982 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5983
5984 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5985}
5986
5987static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5988 /* Row number corresponds to the number of active members in a
5989 * LAG. Each column states which of the eight hash buckets are
5990 * mapped to the column:th port in the LAG.
5991 *
5992 * Example: In a LAG with three active ports, the second port
5993 * ([2][1]) would be selected for traffic mapped to buckets
5994 * 3,4,5 (0x38).
5995 */
5996 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5997 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5998 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5999 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
6000 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
6001 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
6002 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
6003 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
6004};
6005
6006static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
6007 int num_tx, int nth)
6008{
6009 u8 active = 0;
6010 int i;
6011
6012 num_tx = num_tx <= 8 ? num_tx : 8;
6013 if (nth < num_tx)
6014 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
6015
6016 for (i = 0; i < 8; i++) {
6017 if (BIT(i) & active)
6018 mask[i] |= BIT(port);
6019 }
6020}
6021
6022static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
6023{
6024 struct mv88e6xxx_chip *chip = ds->priv;
6025 unsigned int id, num_tx;
6026 struct net_device *lag;
6027 struct dsa_port *dp;
6028 int i, err, nth;
6029 u16 mask[8];
6030 u16 ivec;
6031
6032 /* Assume no port is a member of any LAG. */
6033 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
6034
6035 /* Disable all masks for ports that _are_ members of a LAG. */
6036 list_for_each_entry(dp, &ds->dst->ports, list) {
6037 if (!dp->lag_dev || dp->ds != ds)
6038 continue;
6039
6040 ivec &= ~BIT(dp->index);
6041 }
6042
6043 for (i = 0; i < 8; i++)
6044 mask[i] = ivec;
6045
6046 /* Enable the correct subset of masks for all LAG ports that
6047 * are in the Tx set.
6048 */
6049 dsa_lags_foreach_id(id, ds->dst) {
6050 lag = dsa_lag_dev(ds->dst, id);
6051 if (!lag)
6052 continue;
6053
6054 num_tx = 0;
6055 dsa_lag_foreach_port(dp, ds->dst, lag) {
6056 if (dp->lag_tx_enabled)
6057 num_tx++;
6058 }
6059
6060 if (!num_tx)
6061 continue;
6062
6063 nth = 0;
6064 dsa_lag_foreach_port(dp, ds->dst, lag) {
6065 if (!dp->lag_tx_enabled)
6066 continue;
6067
6068 if (dp->ds == ds)
6069 mv88e6xxx_lag_set_port_mask(mask, dp->index,
6070 num_tx, nth);
6071
6072 nth++;
6073 }
6074 }
6075
6076 for (i = 0; i < 8; i++) {
6077 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
6078 if (err)
6079 return err;
6080 }
6081
6082 return 0;
6083}
6084
6085static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
6086 struct net_device *lag)
6087{
6088 int err;
6089
6090 err = mv88e6xxx_lag_sync_masks(ds);
6091
6092 if (!err)
6093 err = mv88e6xxx_lag_sync_map(ds, lag);
6094
6095 return err;
6096}
6097
6098static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
6099{
6100 struct mv88e6xxx_chip *chip = ds->priv;
6101 int err;
6102
6103 mv88e6xxx_reg_lock(chip);
6104 err = mv88e6xxx_lag_sync_masks(ds);
6105 mv88e6xxx_reg_unlock(chip);
6106 return err;
6107}
6108
6109static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
6110 struct net_device *lag,
6111 struct netdev_lag_upper_info *info)
6112{
6113 struct mv88e6xxx_chip *chip = ds->priv;
6114 int err, id;
6115
6116 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
6117 return -EOPNOTSUPP;
6118
6119 id = dsa_lag_id(ds->dst, lag);
6120
6121 mv88e6xxx_reg_lock(chip);
6122
6123 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
6124 if (err)
6125 goto err_unlock;
6126
6127 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
6128 if (err)
6129 goto err_clear_trunk;
6130
6131 mv88e6xxx_reg_unlock(chip);
6132 return 0;
6133
6134err_clear_trunk:
6135 mv88e6xxx_port_set_trunk(chip, port, false, 0);
6136err_unlock:
6137 mv88e6xxx_reg_unlock(chip);
6138 return err;
6139}
6140
6141static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
6142 struct net_device *lag)
6143{
6144 struct mv88e6xxx_chip *chip = ds->priv;
6145 int err_sync, err_trunk;
6146
6147 mv88e6xxx_reg_lock(chip);
6148 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
6149 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
6150 mv88e6xxx_reg_unlock(chip);
6151 return err_sync ? : err_trunk;
6152}
6153
6154static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
6155 int port)
6156{
6157 struct mv88e6xxx_chip *chip = ds->priv;
6158 int err;
6159
6160 mv88e6xxx_reg_lock(chip);
6161 err = mv88e6xxx_lag_sync_masks(ds);
6162 mv88e6xxx_reg_unlock(chip);
6163 return err;
6164}
6165
6166static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
6167 int port, struct net_device *lag,
6168 struct netdev_lag_upper_info *info)
6169{
6170 struct mv88e6xxx_chip *chip = ds->priv;
6171 int err;
6172
6173 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
6174 return -EOPNOTSUPP;
6175
6176 mv88e6xxx_reg_lock(chip);
6177
6178 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
6179 if (err)
6180 goto unlock;
6181
6182 err = mv88e6xxx_pvt_map(chip, sw_index, port);
6183
6184unlock:
6185 mv88e6xxx_reg_unlock(chip);
6186 return err;
6187}
6188
6189static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
6190 int port, struct net_device *lag)
6191{
6192 struct mv88e6xxx_chip *chip = ds->priv;
6193 int err_sync, err_pvt;
6194
6195 mv88e6xxx_reg_lock(chip);
6196 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
6197 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
6198 mv88e6xxx_reg_unlock(chip);
6199 return err_sync ? : err_pvt;
6200}
6201
Florian Fainellia82f67a2017-01-08 14:52:08 -08006202static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02006203 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Tobias Waldekranz9a99bef2021-04-20 20:53:08 +02006204 .change_tag_protocol = mv88e6xxx_change_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006205 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02006206 .teardown = mv88e6xxx_teardown,
Vladimir Olteanfd292c12021-09-17 17:29:16 +03006207 .port_setup = mv88e6xxx_port_setup,
6208 .port_teardown = mv88e6xxx_port_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07006209 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00006210 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07006211 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00006212 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07006213 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
6214 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006215 .get_strings = mv88e6xxx_get_strings,
6216 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
6217 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02006218 .port_enable = mv88e6xxx_port_enable,
6219 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02006220 .port_max_mtu = mv88e6xxx_get_max_mtu,
6221 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04006222 .get_mac_eee = mv88e6xxx_get_mac_eee,
6223 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006224 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006225 .get_eeprom = mv88e6xxx_get_eeprom,
6226 .set_eeprom = mv88e6xxx_set_eeprom,
6227 .get_regs_len = mv88e6xxx_get_regs_len,
6228 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04006229 .get_rxnfc = mv88e6xxx_get_rxnfc,
6230 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04006231 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006232 .port_bridge_join = mv88e6xxx_port_bridge_join,
6233 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02006234 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
6235 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006236 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04006237 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006238 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006239 .port_vlan_add = mv88e6xxx_port_vlan_add,
6240 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006241 .port_fdb_add = mv88e6xxx_port_fdb_add,
6242 .port_fdb_del = mv88e6xxx_port_fdb_del,
6243 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04006244 .port_mdb_add = mv88e6xxx_port_mdb_add,
6245 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01006246 .port_mirror_add = mv88e6xxx_port_mirror_add,
6247 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04006248 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
6249 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006250 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
6251 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
6252 .port_txtstamp = mv88e6xxx_port_txtstamp,
6253 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
6254 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02006255 .devlink_param_get = mv88e6xxx_devlink_param_get,
6256 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02006257 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006258 .port_lag_change = mv88e6xxx_port_lag_change,
6259 .port_lag_join = mv88e6xxx_port_lag_join,
6260 .port_lag_leave = mv88e6xxx_port_lag_leave,
6261 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
6262 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
6263 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006264};
6265
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006266static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006267{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006268 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006269 struct dsa_switch *ds;
6270
Vivien Didelot7e99e342019-10-21 16:51:30 -04006271 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006272 if (!ds)
6273 return -ENOMEM;
6274
Vivien Didelot7e99e342019-10-21 16:51:30 -04006275 ds->dev = dev;
6276 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006277 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006278 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006279 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006280 ds->ageing_time_min = chip->info->age_time_coeff;
6281 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006282
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006283 /* Some chips support up to 32, but that requires enabling the
6284 * 5-bit port mode, which we do not support. 640k^W16 ought to
6285 * be enough for anyone.
6286 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006287 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006288
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006289 dev_set_drvdata(dev, ds);
6290
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006291 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006292}
6293
Vivien Didelotfad09c72016-06-21 12:28:20 -04006294static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006295{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006296 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006297}
6298
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006299static const void *pdata_device_get_match_data(struct device *dev)
6300{
6301 const struct of_device_id *matches = dev->driver->of_match_table;
6302 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6303
6304 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6305 matches++) {
6306 if (!strcmp(pdata->compatible, matches->compatible))
6307 return matches->data;
6308 }
6309 return NULL;
6310}
6311
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006312/* There is no suspend to RAM support at DSA level yet, the switch configuration
6313 * would be lost after a power cycle so prevent it to be suspended.
6314 */
6315static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6316{
6317 return -EOPNOTSUPP;
6318}
6319
6320static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6321{
6322 return 0;
6323}
6324
6325static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6326
Vivien Didelot57d32312016-06-20 13:13:58 -04006327static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006328{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006329 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006330 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006331 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006332 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006333 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006334 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006335 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006336
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006337 if (!np && !pdata)
6338 return -EINVAL;
6339
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006340 if (np)
6341 compat_info = of_device_get_match_data(dev);
6342
6343 if (pdata) {
6344 compat_info = pdata_device_get_match_data(dev);
6345
6346 if (!pdata->netdev)
6347 return -EINVAL;
6348
6349 for (port = 0; port < DSA_MAX_PORTS; port++) {
6350 if (!(pdata->enabled_ports & (1 << port)))
6351 continue;
6352 if (strcmp(pdata->cd.port_names[port], "cpu"))
6353 continue;
6354 pdata->cd.netdev[port] = &pdata->netdev->dev;
6355 break;
6356 }
6357 }
6358
Vivien Didelotcaac8542016-06-20 13:14:09 -04006359 if (!compat_info)
6360 return -EINVAL;
6361
Vivien Didelotfad09c72016-06-21 12:28:20 -04006362 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006363 if (!chip) {
6364 err = -ENOMEM;
6365 goto out;
6366 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006367
Vivien Didelotfad09c72016-06-21 12:28:20 -04006368 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006369
Vivien Didelotfad09c72016-06-21 12:28:20 -04006370 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006371 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006372 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006373
Andrew Lunnb4308f02016-11-21 23:26:55 +01006374 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006375 if (IS_ERR(chip->reset)) {
6376 err = PTR_ERR(chip->reset);
6377 goto out;
6378 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006379 if (chip->reset)
6380 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006381
Vivien Didelotfad09c72016-06-21 12:28:20 -04006382 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006383 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006384 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006385
Tobias Waldekranz670bb802021-04-20 20:53:07 +02006386 if (chip->info->edsa_support == MV88E6XXX_EDSA_SUPPORTED)
6387 chip->tag_protocol = DSA_TAG_PROTO_EDSA;
6388 else
6389 chip->tag_protocol = DSA_TAG_PROTO_DSA;
6390
Vivien Didelote57e5e72016-08-15 17:19:00 -04006391 mv88e6xxx_phy_init(chip);
6392
Andrew Lunn00baabe2018-05-19 22:31:35 +02006393 if (chip->info->ops->get_eeprom) {
6394 if (np)
6395 of_property_read_u32(np, "eeprom-length",
6396 &chip->eeprom_len);
6397 else
6398 chip->eeprom_len = pdata->eeprom_len;
6399 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006400
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006401 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006402 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006403 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006404 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006405 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006406
Andrew Lunna27415d2019-05-01 00:10:50 +02006407 if (np) {
6408 chip->irq = of_irq_get(np, 0);
6409 if (chip->irq == -EPROBE_DEFER) {
6410 err = chip->irq;
6411 goto out;
6412 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006413 }
6414
Andrew Lunna27415d2019-05-01 00:10:50 +02006415 if (pdata)
6416 chip->irq = pdata->irq;
6417
Andrew Lunn294d7112018-02-22 22:58:32 +01006418 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006419 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006420 * controllers
6421 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006422 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006423 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006424 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006425 else
6426 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006427 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006428
Andrew Lunn294d7112018-02-22 22:58:32 +01006429 if (err)
6430 goto out;
6431
6432 if (chip->info->g2_irqs > 0) {
6433 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006434 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006435 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006436 }
6437
Andrew Lunn294d7112018-02-22 22:58:32 +01006438 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6439 if (err)
6440 goto out_g2_irq;
6441
6442 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6443 if (err)
6444 goto out_g1_atu_prob_irq;
6445
Andrew Lunna3c53be52017-01-24 14:53:50 +01006446 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006447 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006448 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006449
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006450 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006451 if (err)
6452 goto out_mdio;
6453
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006454 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006455
6456out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006457 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006458out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006459 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006460out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006461 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006462out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006463 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006464 mv88e6xxx_g2_irq_free(chip);
6465out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006466 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006467 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006468 else
6469 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006470out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006471 if (pdata)
6472 dev_put(pdata->netdev);
6473
Andrew Lunndc30c352016-10-16 19:56:49 +02006474 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006475}
6476
6477static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6478{
6479 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vladimir Oltean0650bf52021-09-17 16:34:33 +03006480 struct mv88e6xxx_chip *chip;
6481
6482 if (!ds)
6483 return;
6484
6485 chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006486
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006487 if (chip->info->ptp_support) {
6488 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006489 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006490 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006491
Andrew Lunn930188c2016-08-22 16:01:03 +02006492 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006493 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006494 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006495
Andrew Lunn76f38f12018-03-17 20:21:09 +01006496 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6497 mv88e6xxx_g1_atu_prob_irq_free(chip);
6498
6499 if (chip->info->g2_irqs > 0)
6500 mv88e6xxx_g2_irq_free(chip);
6501
Andrew Lunn76f38f12018-03-17 20:21:09 +01006502 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006503 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006504 else
6505 mv88e6xxx_irq_poll_free(chip);
Vladimir Oltean0650bf52021-09-17 16:34:33 +03006506
6507 dev_set_drvdata(&mdiodev->dev, NULL);
6508}
6509
6510static void mv88e6xxx_shutdown(struct mdio_device *mdiodev)
6511{
6512 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
6513
6514 if (!ds)
6515 return;
6516
6517 dsa_switch_shutdown(ds);
6518
6519 dev_set_drvdata(&mdiodev->dev, NULL);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006520}
6521
6522static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006523 {
6524 .compatible = "marvell,mv88e6085",
6525 .data = &mv88e6xxx_table[MV88E6085],
6526 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006527 {
6528 .compatible = "marvell,mv88e6190",
6529 .data = &mv88e6xxx_table[MV88E6190],
6530 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006531 {
6532 .compatible = "marvell,mv88e6250",
6533 .data = &mv88e6xxx_table[MV88E6250],
6534 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006535 { /* sentinel */ },
6536};
6537
6538MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6539
6540static struct mdio_driver mv88e6xxx_driver = {
6541 .probe = mv88e6xxx_probe,
6542 .remove = mv88e6xxx_remove,
Vladimir Oltean0650bf52021-09-17 16:34:33 +03006543 .shutdown = mv88e6xxx_shutdown,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006544 .mdiodrv.driver = {
6545 .name = "mv88e6085",
6546 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006547 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006548 },
6549};
6550
Andrew Lunn7324d502019-04-27 19:19:10 +02006551mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006552
6553MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6554MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6555MODULE_LICENSE("GPL");