blob: b2b6fe3ef4bf73f093de2bd351e336b0d84f77e2 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100416 u16 mask;
417
418 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
419 mask |= GENMASK(chip->g1_irq.nirqs, 0);
420 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
421
422 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200423
Andreas Färber5edef2f2016-11-27 23:26:28 +0100424 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100425 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200426 irq_dispose_mapping(virq);
427 }
428
Andrew Lunna3db3d32016-11-20 20:14:14 +0100429 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200430}
431
432static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
433{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100434 int err, irq, virq;
435 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200436
437 chip->g1_irq.nirqs = chip->info->g1_irqs;
438 chip->g1_irq.domain = irq_domain_add_simple(
439 NULL, chip->g1_irq.nirqs, 0,
440 &mv88e6xxx_g1_irq_domain_ops, chip);
441 if (!chip->g1_irq.domain)
442 return -ENOMEM;
443
444 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
445 irq_create_mapping(chip->g1_irq.domain, irq);
446
447 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
448 chip->g1_irq.masked = ~0;
449
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100450 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200451 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100452 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200453
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100454 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200455
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100456 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200457 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100458 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
460 /* Reading the interrupt status clears (most of) them */
461 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
462 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100463 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200464
465 err = request_threaded_irq(chip->irq, NULL,
466 mv88e6xxx_g1_irq_thread_fn,
467 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
468 dev_name(chip->dev), chip);
469 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200471
472 return 0;
473
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100474out_disable:
475 mask |= GENMASK(chip->g1_irq.nirqs, 0);
476 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
477
478out_mapping:
479 for (irq = 0; irq < 16; irq++) {
480 virq = irq_find_mapping(chip->g1_irq.domain, irq);
481 irq_dispose_mapping(virq);
482 }
483
484 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200485
486 return err;
487}
488
Vivien Didelotec561272016-09-02 14:45:33 -0400489int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400490{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200491 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492
Andrew Lunn6441e6692016-08-19 00:01:55 +0200493 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400494 u16 val;
495 int err;
496
497 err = mv88e6xxx_read(chip, addr, reg, &val);
498 if (err)
499 return err;
500
501 if (!(val & mask))
502 return 0;
503
504 usleep_range(1000, 2000);
505 }
506
Andrew Lunn30853552016-08-19 00:01:57 +0200507 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400508 return -ETIMEDOUT;
509}
510
Vivien Didelotf22ab642016-07-18 20:45:31 -0400511/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400512int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400513{
514 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200515 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400516
517 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200518 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
519 if (err)
520 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400521
522 /* Set the Update bit to trigger a write operation */
523 val = BIT(15) | update;
524
525 return mv88e6xxx_write(chip, addr, reg, val);
526}
527
Vivien Didelota935c052016-09-29 12:21:53 -0400528static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000529{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400530 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400531 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532
Vivien Didelota935c052016-09-29 12:21:53 -0400533 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400534 if (err)
535 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400536
Vivien Didelota935c052016-09-29 12:21:53 -0400537 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
538 val & ~GLOBAL_CONTROL_PPU_ENABLE);
539 if (err)
540 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000541
Andrew Lunn6441e6692016-08-19 00:01:55 +0200542 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400543 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
544 if (err)
545 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200546
Barry Grussling19b2f972013-01-08 16:05:54 +0000547 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400548 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000549 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000550 }
551
552 return -ETIMEDOUT;
553}
554
Vivien Didelotfad09c72016-06-21 12:28:20 -0400555static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000556{
Vivien Didelota935c052016-09-29 12:21:53 -0400557 u16 val;
558 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000559
Vivien Didelota935c052016-09-29 12:21:53 -0400560 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
561 if (err)
562 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200563
Vivien Didelota935c052016-09-29 12:21:53 -0400564 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
565 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200566 if (err)
567 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000568
Andrew Lunn6441e6692016-08-19 00:01:55 +0200569 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400570 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
571 if (err)
572 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200573
Barry Grussling19b2f972013-01-08 16:05:54 +0000574 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400575 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000576 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000577 }
578
579 return -ETIMEDOUT;
580}
581
582static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
583{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590 if (mutex_trylock(&chip->ppu_mutex)) {
591 if (mv88e6xxx_ppu_enable(chip) == 0)
592 chip->ppu_disabled = 0;
593 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000594 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200595
Vivien Didelotfad09c72016-06-21 12:28:20 -0400596 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000597}
598
599static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
600{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602
Vivien Didelotfad09c72016-06-21 12:28:20 -0400603 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000604}
605
Vivien Didelotfad09c72016-06-21 12:28:20 -0400606static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000607{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608 int ret;
609
Vivien Didelotfad09c72016-06-21 12:28:20 -0400610 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611
Barry Grussling3675c8d2013-01-08 16:05:53 +0000612 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000613 * we can access the PHY registers. If it was already
614 * disabled, cancel the timer that is going to re-enable
615 * it.
616 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400617 if (!chip->ppu_disabled) {
618 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000619 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400620 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000621 return ret;
622 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400625 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000626 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000627 }
628
629 return ret;
630}
631
Vivien Didelotfad09c72016-06-21 12:28:20 -0400632static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000633{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000634 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400635 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
636 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000637}
638
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400641 mutex_init(&chip->ppu_mutex);
642 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000643 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
644 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645}
646
Andrew Lunn930188c2016-08-22 16:01:03 +0200647static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
648{
649 del_timer_sync(&chip->ppu_timer);
650}
651
Vivien Didelote57e5e72016-08-15 17:19:00 -0400652static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
653 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000654{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400655 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000656
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657 err = mv88e6xxx_ppu_access_get(chip);
658 if (!err) {
659 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400660 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000661 }
662
Vivien Didelote57e5e72016-08-15 17:19:00 -0400663 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000664}
665
Vivien Didelote57e5e72016-08-15 17:19:00 -0400666static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
667 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400692 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700703}
704
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200706{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400707 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200708}
709
Vivien Didelotfad09c72016-06-21 12:28:20 -0400710static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200711{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400712 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200713}
714
Vivien Didelotd78343d2016-11-04 03:23:36 +0100715static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
716 int link, int speed, int duplex,
717 phy_interface_t mode)
718{
719 int err;
720
721 if (!chip->info->ops->port_set_link)
722 return 0;
723
724 /* Port's MAC control must not be changed unless the link is down */
725 err = chip->info->ops->port_set_link(chip, port, 0);
726 if (err)
727 return err;
728
729 if (chip->info->ops->port_set_speed) {
730 err = chip->info->ops->port_set_speed(chip, port, speed);
731 if (err && err != -EOPNOTSUPP)
732 goto restore_link;
733 }
734
735 if (chip->info->ops->port_set_duplex) {
736 err = chip->info->ops->port_set_duplex(chip, port, duplex);
737 if (err && err != -EOPNOTSUPP)
738 goto restore_link;
739 }
740
741 if (chip->info->ops->port_set_rgmii_delay) {
742 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
743 if (err && err != -EOPNOTSUPP)
744 goto restore_link;
745 }
746
747 err = 0;
748restore_link:
749 if (chip->info->ops->port_set_link(chip, port, link))
750 netdev_err(chip->ds->ports[port].netdev,
751 "failed to restore MAC's link\n");
752
753 return err;
754}
755
Andrew Lunndea87022015-08-31 15:56:47 +0200756/* We expect the switch to perform auto negotiation if there is a real
757 * phy. However, in the case of a fixed link phy, we force the port
758 * settings from the fixed link settings.
759 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400760static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
761 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200762{
Vivien Didelot04bed142016-08-31 18:06:13 -0400763 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200764 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200765
766 if (!phy_is_pseudo_fixed_link(phydev))
767 return;
768
Vivien Didelotfad09c72016-06-21 12:28:20 -0400769 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100770 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
771 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100773
774 if (err && err != -EOPNOTSUPP)
775 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200776}
777
Andrew Lunna605a0f2016-11-21 23:26:58 +0100778static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000779{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100780 if (!chip->info->ops->stats_snapshot)
781 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000782
Andrew Lunna605a0f2016-11-21 23:26:58 +0100783 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000784}
785
Andrew Lunne413e7e2015-04-02 04:06:38 +0200786static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100787 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
788 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
789 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
790 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
791 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
792 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
793 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
794 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
795 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
796 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
797 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
798 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
799 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
800 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
801 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
802 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
803 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
804 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
805 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
806 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
807 { "single", 4, 0x14, STATS_TYPE_BANK0, },
808 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
809 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
810 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
811 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
812 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
813 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
814 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
815 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
816 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
817 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
818 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
819 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
820 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
821 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
822 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
823 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
824 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
825 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
826 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
827 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
828 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
829 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
830 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
831 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
832 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
833 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
834 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
835 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
836 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
837 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
838 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
839 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
840 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
841 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
842 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
843 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
844 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
845 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200846};
847
Vivien Didelotfad09c72016-06-21 12:28:20 -0400848static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100849 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100850 int port, u16 bank1_select,
851 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200852{
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u32 low;
854 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100855 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200856 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u64 value;
858
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100859 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100860 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
862 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200863 return UINT64_MAX;
864
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200866 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200867 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
868 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200869 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200870 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200871 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100872 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100873 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100874 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100875 /* fall through */
876 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100878 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200879 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100880 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200881 }
882 value = (((u64)high) << 16) | low;
883 return value;
884}
885
Andrew Lunndfafe442016-11-21 23:27:02 +0100886static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
887 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100888{
889 struct mv88e6xxx_hw_stat *stat;
890 int i, j;
891
892 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
893 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
896 ETH_GSTRING_LEN);
897 j++;
898 }
899 }
900}
901
Andrew Lunndfafe442016-11-21 23:27:02 +0100902static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
903 uint8_t *data)
904{
905 mv88e6xxx_stats_get_strings(chip, data,
906 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
907}
908
909static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
910 uint8_t *data)
911{
912 mv88e6xxx_stats_get_strings(chip, data,
913 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
914}
915
916static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
917 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
Vivien Didelot04bed142016-08-31 18:06:13 -0400919 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100920
921 if (chip->info->ops->stats_get_strings)
922 chip->info->ops->stats_get_strings(chip, data);
923}
924
925static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
926 int types)
927{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100928 struct mv88e6xxx_hw_stat *stat;
929 int i, j;
930
931 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
932 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100933 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100934 j++;
935 }
936 return j;
937}
938
Andrew Lunndfafe442016-11-21 23:27:02 +0100939static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
940{
941 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
942 STATS_TYPE_PORT);
943}
944
945static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
946{
947 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
948 STATS_TYPE_BANK1);
949}
950
951static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
952{
953 struct mv88e6xxx_chip *chip = ds->priv;
954
955 if (chip->info->ops->stats_get_sset_count)
956 return chip->info->ops->stats_get_sset_count(chip);
957
958 return 0;
959}
960
Andrew Lunn052f9472016-11-21 23:27:03 +0100961static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100962 uint64_t *data, int types,
963 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100964{
965 struct mv88e6xxx_hw_stat *stat;
966 int i, j;
967
968 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
969 stat = &mv88e6xxx_hw_stats[i];
970 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100971 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
972 bank1_select,
973 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100974 j++;
975 }
976 }
977}
978
979static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
980 uint64_t *data)
981{
982 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100983 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
984 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100985}
986
987static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
988 uint64_t *data)
989{
990 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100991 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
992 GLOBAL_STATS_OP_BANK_1_BIT_9,
993 GLOBAL_STATS_OP_HIST_RX_TX);
994}
995
996static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
997 uint64_t *data)
998{
999 return mv88e6xxx_stats_get_stats(chip, port, data,
1000 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1001 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001002}
1003
1004static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1005 uint64_t *data)
1006{
1007 if (chip->info->ops->stats_get_stats)
1008 chip->info->ops->stats_get_stats(chip, port, data);
1009}
1010
Vivien Didelotf81ec902016-05-09 13:22:58 -04001011static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1012 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013{
Vivien Didelot04bed142016-08-31 18:06:13 -04001014 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001015 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018
Andrew Lunna605a0f2016-11-21 23:26:58 +01001019 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001020 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001021 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022 return;
1023 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001024
1025 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001026
Vivien Didelotfad09c72016-06-21 12:28:20 -04001027 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001028}
Ben Hutchings98e67302011-11-25 14:36:19 +00001029
Andrew Lunnde2273872016-11-21 23:27:01 +01001030static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1031{
1032 if (chip->info->ops->stats_set_histogram)
1033 return chip->info->ops->stats_set_histogram(chip);
1034
1035 return 0;
1036}
1037
Vivien Didelotf81ec902016-05-09 13:22:58 -04001038static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001039{
1040 return 32 * sizeof(u16);
1041}
1042
Vivien Didelotf81ec902016-05-09 13:22:58 -04001043static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1044 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045{
Vivien Didelot04bed142016-08-31 18:06:13 -04001046 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001047 int err;
1048 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001049 u16 *p = _p;
1050 int i;
1051
1052 regs->version = 0;
1053
1054 memset(p, 0xff, 32 * sizeof(u16));
1055
Vivien Didelotfad09c72016-06-21 12:28:20 -04001056 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001057
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001060 err = mv88e6xxx_port_read(chip, port, i, &reg);
1061 if (!err)
1062 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001063 }
Vivien Didelot23062512016-05-09 13:22:45 -04001064
Vivien Didelotfad09c72016-06-21 12:28:20 -04001065 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001066}
1067
Vivien Didelotfad09c72016-06-21 12:28:20 -04001068static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001069{
Vivien Didelota935c052016-09-29 12:21:53 -04001070 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001071}
1072
Vivien Didelotf81ec902016-05-09 13:22:58 -04001073static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1074 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075{
Vivien Didelot04bed142016-08-31 18:06:13 -04001076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 u16 reg;
1078 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001081 return -EOPNOTSUPP;
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1086 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001087 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001088
1089 e->eee_enabled = !!(reg & 0x0200);
1090 e->tx_lpi_enabled = !!(reg & 0x0100);
1091
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001092 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001093 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001094 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001095
Andrew Lunncca8b132015-04-02 04:06:39 +02001096 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001097out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001098 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001099
1100 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1104 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001107 u16 reg;
1108 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001109
Vivien Didelotfad09c72016-06-21 12:28:20 -04001110 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001111 return -EOPNOTSUPP;
1112
Vivien Didelotfad09c72016-06-21 12:28:20 -04001113 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001114
Vivien Didelot9c938292016-08-15 17:19:02 -04001115 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1116 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117 goto out;
1118
Vivien Didelot9c938292016-08-15 17:19:02 -04001119 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120 if (e->eee_enabled)
1121 reg |= 0x0200;
1122 if (e->tx_lpi_enabled)
1123 reg |= 0x0100;
1124
Vivien Didelot9c938292016-08-15 17:19:02 -04001125 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001126out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001127 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001128
Vivien Didelot9c938292016-08-15 17:19:02 -04001129 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001130}
1131
Vivien Didelotfad09c72016-06-21 12:28:20 -04001132static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001133{
Vivien Didelota935c052016-09-29 12:21:53 -04001134 u16 val;
1135 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001136
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001137 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001138 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1139 if (err)
1140 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001141 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001142 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001143 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1144 if (err)
1145 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001146
Vivien Didelota935c052016-09-29 12:21:53 -04001147 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1148 (val & 0xfff) | ((fid << 8) & 0xf000));
1149 if (err)
1150 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001151
1152 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1153 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001154 }
1155
Vivien Didelota935c052016-09-29 12:21:53 -04001156 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1157 if (err)
1158 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001159
Vivien Didelotfad09c72016-06-21 12:28:20 -04001160 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001161}
1162
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001164 struct mv88e6xxx_atu_entry *entry)
1165{
1166 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1167
1168 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1169 unsigned int mask, shift;
1170
1171 if (entry->trunk) {
1172 data |= GLOBAL_ATU_DATA_TRUNK;
1173 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1174 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1175 } else {
1176 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1177 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1178 }
1179
1180 data |= (entry->portv_trunkid << shift) & mask;
1181 }
1182
Vivien Didelota935c052016-09-29 12:21:53 -04001183 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001184}
1185
Vivien Didelotfad09c72016-06-21 12:28:20 -04001186static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001187 struct mv88e6xxx_atu_entry *entry,
1188 bool static_too)
1189{
1190 int op;
1191 int err;
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001194 if (err)
1195 return err;
1196
Vivien Didelotfad09c72016-06-21 12:28:20 -04001197 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001198 if (err)
1199 return err;
1200
1201 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001202 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1203 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1204 } else {
1205 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1206 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1207 }
1208
Vivien Didelotfad09c72016-06-21 12:28:20 -04001209 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001210}
1211
Vivien Didelotfad09c72016-06-21 12:28:20 -04001212static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001213 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001214{
1215 struct mv88e6xxx_atu_entry entry = {
1216 .fid = fid,
1217 .state = 0, /* EntryState bits must be 0 */
1218 };
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001221}
1222
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001224 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001225{
1226 struct mv88e6xxx_atu_entry entry = {
1227 .trunk = false,
1228 .fid = fid,
1229 };
1230
1231 /* EntryState bits must be 0xF */
1232 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1233
1234 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1235 entry.portv_trunkid = (to_port & 0x0f) << 4;
1236 entry.portv_trunkid |= from_port & 0x0f;
1237
Vivien Didelotfad09c72016-06-21 12:28:20 -04001238 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001239}
1240
Vivien Didelotfad09c72016-06-21 12:28:20 -04001241static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001242 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001243{
1244 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001245 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001246}
1247
Vivien Didelotfad09c72016-06-21 12:28:20 -04001248static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001249{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001250 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001251 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001252 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001253 int i;
1254
1255 /* allow CPU port or DSA link(s) to send frames to every port */
1256 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001257 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001259 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001260 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001261 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001262 output_ports |= BIT(i);
1263
1264 /* allow sending frames to CPU port and DSA link(s) */
1265 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1266 output_ports |= BIT(i);
1267 }
1268 }
1269
1270 /* prevent frames from going back out of the port they came in on */
1271 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001272
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001273 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001274}
1275
Vivien Didelotf81ec902016-05-09 13:22:58 -04001276static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1277 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001278{
Vivien Didelot04bed142016-08-31 18:06:13 -04001279 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001280 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001281 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001282
1283 switch (state) {
1284 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001285 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001286 break;
1287 case BR_STATE_BLOCKING:
1288 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001289 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001290 break;
1291 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001292 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001293 break;
1294 case BR_STATE_FORWARDING:
1295 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001296 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001297 break;
1298 }
1299
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001301 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001303
1304 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001305 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001306}
1307
Vivien Didelot749efcb2016-09-22 16:49:24 -04001308static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1309{
1310 struct mv88e6xxx_chip *chip = ds->priv;
1311 int err;
1312
1313 mutex_lock(&chip->reg_lock);
1314 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1315 mutex_unlock(&chip->reg_lock);
1316
1317 if (err)
1318 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1319}
1320
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001322{
Vivien Didelota935c052016-09-29 12:21:53 -04001323 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001324}
1325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001327{
Vivien Didelota935c052016-09-29 12:21:53 -04001328 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001329
Vivien Didelota935c052016-09-29 12:21:53 -04001330 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1331 if (err)
1332 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001335}
1336
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001338{
1339 int ret;
1340
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001342 if (ret < 0)
1343 return ret;
1344
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001346}
1347
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001349 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001350 unsigned int nibble_offset)
1351{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001352 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001353 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001354
1355 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001356 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001357
Vivien Didelota935c052016-09-29 12:21:53 -04001358 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1359 if (err)
1360 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001361 }
1362
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001363 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001364 unsigned int shift = (i % 4) * 4 + nibble_offset;
1365 u16 reg = regs[i / 4];
1366
1367 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1368 }
1369
1370 return 0;
1371}
1372
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001374 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001375{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001376 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001377}
1378
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001380 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001381{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001382 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001383}
1384
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001386 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001387 unsigned int nibble_offset)
1388{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001389 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001390 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001391
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001392 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001393 unsigned int shift = (i % 4) * 4 + nibble_offset;
1394 u8 data = entry->data[i];
1395
1396 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1397 }
1398
1399 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001400 u16 reg = regs[i];
1401
1402 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1403 if (err)
1404 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001405 }
1406
1407 return 0;
1408}
1409
Vivien Didelotfad09c72016-06-21 12:28:20 -04001410static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001411 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001412{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001414}
1415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001417 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001418{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001419 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001420}
1421
Vivien Didelotfad09c72016-06-21 12:28:20 -04001422static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001423{
Vivien Didelota935c052016-09-29 12:21:53 -04001424 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1425 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001426}
1427
Vivien Didelotfad09c72016-06-21 12:28:20 -04001428static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001429 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001430{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001431 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001432 u16 val;
1433 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001434
Vivien Didelota935c052016-09-29 12:21:53 -04001435 err = _mv88e6xxx_vtu_wait(chip);
1436 if (err)
1437 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001438
Vivien Didelota935c052016-09-29 12:21:53 -04001439 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1440 if (err)
1441 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001442
Vivien Didelota935c052016-09-29 12:21:53 -04001443 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1444 if (err)
1445 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001446
Vivien Didelota935c052016-09-29 12:21:53 -04001447 next.vid = val & GLOBAL_VTU_VID_MASK;
1448 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001449
1450 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001451 err = mv88e6xxx_vtu_data_read(chip, &next);
1452 if (err)
1453 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001454
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001455 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001456 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1457 if (err)
1458 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001459
Vivien Didelota935c052016-09-29 12:21:53 -04001460 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001461 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001462 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1463 * VTU DBNum[3:0] are located in VTU Operation 3:0
1464 */
Vivien Didelota935c052016-09-29 12:21:53 -04001465 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1466 if (err)
1467 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001468
Vivien Didelota935c052016-09-29 12:21:53 -04001469 next.fid = (val & 0xf00) >> 4;
1470 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001471 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001472
Vivien Didelotfad09c72016-06-21 12:28:20 -04001473 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001474 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1475 if (err)
1476 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001477
Vivien Didelota935c052016-09-29 12:21:53 -04001478 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001479 }
1480 }
1481
1482 *entry = next;
1483 return 0;
1484}
1485
Vivien Didelotf81ec902016-05-09 13:22:58 -04001486static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1487 struct switchdev_obj_port_vlan *vlan,
1488 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001489{
Vivien Didelot04bed142016-08-31 18:06:13 -04001490 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001491 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001492 u16 pvid;
1493 int err;
1494
Vivien Didelotfad09c72016-06-21 12:28:20 -04001495 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001496 return -EOPNOTSUPP;
1497
Vivien Didelotfad09c72016-06-21 12:28:20 -04001498 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001499
Vivien Didelot77064f32016-11-04 03:23:30 +01001500 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001501 if (err)
1502 goto unlock;
1503
Vivien Didelotfad09c72016-06-21 12:28:20 -04001504 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001505 if (err)
1506 goto unlock;
1507
1508 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001509 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001510 if (err)
1511 break;
1512
1513 if (!next.valid)
1514 break;
1515
1516 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1517 continue;
1518
1519 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001520 vlan->vid_begin = next.vid;
1521 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001522 vlan->flags = 0;
1523
1524 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1525 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1526
1527 if (next.vid == pvid)
1528 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1529
1530 err = cb(&vlan->obj);
1531 if (err)
1532 break;
1533 } while (next.vid < GLOBAL_VTU_VID_MASK);
1534
1535unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001536 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001537
1538 return err;
1539}
1540
Vivien Didelotfad09c72016-06-21 12:28:20 -04001541static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001542 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001543{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001544 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001545 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001546 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001547
Vivien Didelota935c052016-09-29 12:21:53 -04001548 err = _mv88e6xxx_vtu_wait(chip);
1549 if (err)
1550 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001551
1552 if (!entry->valid)
1553 goto loadpurge;
1554
1555 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001556 err = mv88e6xxx_vtu_data_write(chip, entry);
1557 if (err)
1558 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001561 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001562 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1563 if (err)
1564 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001565 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001566
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001567 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001568 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001569 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1570 if (err)
1571 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001572 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001573 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1574 * VTU DBNum[3:0] are located in VTU Operation 3:0
1575 */
1576 op |= (entry->fid & 0xf0) << 8;
1577 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001578 }
1579
1580 reg = GLOBAL_VTU_VID_VALID;
1581loadpurge:
1582 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001583 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1584 if (err)
1585 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001586
Vivien Didelotfad09c72016-06-21 12:28:20 -04001587 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001588}
1589
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001591 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001592{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001593 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001594 u16 val;
1595 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001596
Vivien Didelota935c052016-09-29 12:21:53 -04001597 err = _mv88e6xxx_vtu_wait(chip);
1598 if (err)
1599 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600
Vivien Didelota935c052016-09-29 12:21:53 -04001601 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1602 sid & GLOBAL_VTU_SID_MASK);
1603 if (err)
1604 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001605
Vivien Didelota935c052016-09-29 12:21:53 -04001606 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1607 if (err)
1608 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001609
Vivien Didelota935c052016-09-29 12:21:53 -04001610 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1611 if (err)
1612 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613
Vivien Didelota935c052016-09-29 12:21:53 -04001614 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001615
Vivien Didelota935c052016-09-29 12:21:53 -04001616 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1617 if (err)
1618 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001619
Vivien Didelota935c052016-09-29 12:21:53 -04001620 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001621
1622 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001623 err = mv88e6xxx_stu_data_read(chip, &next);
1624 if (err)
1625 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001626 }
1627
1628 *entry = next;
1629 return 0;
1630}
1631
Vivien Didelotfad09c72016-06-21 12:28:20 -04001632static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001633 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001634{
1635 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001636 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001637
Vivien Didelota935c052016-09-29 12:21:53 -04001638 err = _mv88e6xxx_vtu_wait(chip);
1639 if (err)
1640 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001641
1642 if (!entry->valid)
1643 goto loadpurge;
1644
1645 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001646 err = mv88e6xxx_stu_data_write(chip, entry);
1647 if (err)
1648 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001649
1650 reg = GLOBAL_VTU_VID_VALID;
1651loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001652 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1653 if (err)
1654 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001655
1656 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001657 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1658 if (err)
1659 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001660
Vivien Didelotfad09c72016-06-21 12:28:20 -04001661 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001662}
1663
Vivien Didelotfad09c72016-06-21 12:28:20 -04001664static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001665{
1666 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001667 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001668 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001669
1670 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1671
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001673 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001674 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001675 if (err)
1676 return err;
1677
1678 set_bit(*fid, fid_bitmap);
1679 }
1680
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001682 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001683 if (err)
1684 return err;
1685
1686 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001688 if (err)
1689 return err;
1690
1691 if (!vlan.valid)
1692 break;
1693
1694 set_bit(vlan.fid, fid_bitmap);
1695 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1696
1697 /* The reset value 0x000 is used to indicate that multiple address
1698 * databases are not needed. Return the next positive available.
1699 */
1700 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001701 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001702 return -ENOSPC;
1703
1704 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001705 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001706}
1707
Vivien Didelotfad09c72016-06-21 12:28:20 -04001708static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001709 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001710{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001711 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001712 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001713 .valid = true,
1714 .vid = vid,
1715 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001716 int i, err;
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001719 if (err)
1720 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001721
Vivien Didelot3d131f02015-11-03 10:52:52 -05001722 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001723 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001724 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1725 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1726 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1729 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001730 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001731
1732 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1733 * implemented, only one STU entry is needed to cover all VTU
1734 * entries. Thus, validate the SID 0.
1735 */
1736 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001737 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001738 if (err)
1739 return err;
1740
1741 if (vstp.sid != vlan.sid || !vstp.valid) {
1742 memset(&vstp, 0, sizeof(vstp));
1743 vstp.valid = true;
1744 vstp.sid = vlan.sid;
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001747 if (err)
1748 return err;
1749 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001750 }
1751
1752 *entry = vlan;
1753 return 0;
1754}
1755
Vivien Didelotfad09c72016-06-21 12:28:20 -04001756static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001757 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001758{
1759 int err;
1760
1761 if (!vid)
1762 return -EINVAL;
1763
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001765 if (err)
1766 return err;
1767
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001769 if (err)
1770 return err;
1771
1772 if (entry->vid != vid || !entry->valid) {
1773 if (!creat)
1774 return -EOPNOTSUPP;
1775 /* -ENOENT would've been more appropriate, but switchdev expects
1776 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1777 */
1778
Vivien Didelotfad09c72016-06-21 12:28:20 -04001779 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001780 }
1781
1782 return err;
1783}
1784
Vivien Didelotda9c3592016-02-12 12:09:40 -05001785static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1786 u16 vid_begin, u16 vid_end)
1787{
Vivien Didelot04bed142016-08-31 18:06:13 -04001788 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001789 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001790 int i, err;
1791
1792 if (!vid_begin)
1793 return -EOPNOTSUPP;
1794
Vivien Didelotfad09c72016-06-21 12:28:20 -04001795 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001796
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001798 if (err)
1799 goto unlock;
1800
1801 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001802 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001803 if (err)
1804 goto unlock;
1805
1806 if (!vlan.valid)
1807 break;
1808
1809 if (vlan.vid > vid_end)
1810 break;
1811
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001812 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001813 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1814 continue;
1815
1816 if (vlan.data[i] ==
1817 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1818 continue;
1819
Vivien Didelotfad09c72016-06-21 12:28:20 -04001820 if (chip->ports[i].bridge_dev ==
1821 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001822 break; /* same bridge, check next VLAN */
1823
Andrew Lunnc8b09802016-06-04 21:16:57 +02001824 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001825 "hardware VLAN %d already used by %s\n",
1826 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001827 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001828 err = -EOPNOTSUPP;
1829 goto unlock;
1830 }
1831 } while (vlan.vid < vid_end);
1832
1833unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001834 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001835
1836 return err;
1837}
1838
Vivien Didelotf81ec902016-05-09 13:22:58 -04001839static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1840 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001841{
Vivien Didelot04bed142016-08-31 18:06:13 -04001842 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001843 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001844 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001845 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001846
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001848 return -EOPNOTSUPP;
1849
Vivien Didelotfad09c72016-06-21 12:28:20 -04001850 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001851 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001852 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001853
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001854 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001855}
1856
Vivien Didelot57d32312016-06-20 13:13:58 -04001857static int
1858mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1859 const struct switchdev_obj_port_vlan *vlan,
1860 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001861{
Vivien Didelot04bed142016-08-31 18:06:13 -04001862 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001863 int err;
1864
Vivien Didelotfad09c72016-06-21 12:28:20 -04001865 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001866 return -EOPNOTSUPP;
1867
Vivien Didelotda9c3592016-02-12 12:09:40 -05001868 /* If the requested port doesn't belong to the same bridge as the VLAN
1869 * members, do not support it (yet) and fallback to software VLAN.
1870 */
1871 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1872 vlan->vid_end);
1873 if (err)
1874 return err;
1875
Vivien Didelot76e398a2015-11-01 12:33:55 -05001876 /* We don't need any dynamic resource from the kernel (yet),
1877 * so skip the prepare phase.
1878 */
1879 return 0;
1880}
1881
Vivien Didelotfad09c72016-06-21 12:28:20 -04001882static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001883 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001884{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001885 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001886 int err;
1887
Vivien Didelotfad09c72016-06-21 12:28:20 -04001888 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001889 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001890 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001891
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001892 vlan.data[port] = untagged ?
1893 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1894 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1895
Vivien Didelotfad09c72016-06-21 12:28:20 -04001896 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001897}
1898
Vivien Didelotf81ec902016-05-09 13:22:58 -04001899static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1900 const struct switchdev_obj_port_vlan *vlan,
1901 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001902{
Vivien Didelot04bed142016-08-31 18:06:13 -04001903 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001904 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1905 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1906 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001907
Vivien Didelotfad09c72016-06-21 12:28:20 -04001908 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001909 return;
1910
Vivien Didelotfad09c72016-06-21 12:28:20 -04001911 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001912
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001913 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001914 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001915 netdev_err(ds->ports[port].netdev,
1916 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001917 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001918
Vivien Didelot77064f32016-11-04 03:23:30 +01001919 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001920 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001921 vlan->vid_end);
1922
Vivien Didelotfad09c72016-06-21 12:28:20 -04001923 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001924}
1925
Vivien Didelotfad09c72016-06-21 12:28:20 -04001926static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001927 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001928{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001929 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001930 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001931 int i, err;
1932
Vivien Didelotfad09c72016-06-21 12:28:20 -04001933 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001934 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001935 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001936
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001937 /* Tell switchdev if this VLAN is handled in software */
1938 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001939 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001940
1941 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1942
1943 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001944 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001945 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001946 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001947 continue;
1948
1949 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001950 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001951 break;
1952 }
1953 }
1954
Vivien Didelotfad09c72016-06-21 12:28:20 -04001955 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001956 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001957 return err;
1958
Vivien Didelotfad09c72016-06-21 12:28:20 -04001959 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001960}
1961
Vivien Didelotf81ec902016-05-09 13:22:58 -04001962static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1963 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001964{
Vivien Didelot04bed142016-08-31 18:06:13 -04001965 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001966 u16 pvid, vid;
1967 int err = 0;
1968
Vivien Didelotfad09c72016-06-21 12:28:20 -04001969 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001970 return -EOPNOTSUPP;
1971
Vivien Didelotfad09c72016-06-21 12:28:20 -04001972 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001973
Vivien Didelot77064f32016-11-04 03:23:30 +01001974 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001975 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001976 goto unlock;
1977
Vivien Didelot76e398a2015-11-01 12:33:55 -05001978 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001979 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001980 if (err)
1981 goto unlock;
1982
1983 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001984 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001985 if (err)
1986 goto unlock;
1987 }
1988 }
1989
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001990unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001991 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001992
1993 return err;
1994}
1995
Vivien Didelotfad09c72016-06-21 12:28:20 -04001996static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001997 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001998{
Vivien Didelota935c052016-09-29 12:21:53 -04001999 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002000
2001 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002002 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
2003 (addr[i * 2] << 8) | addr[i * 2 + 1]);
2004 if (err)
2005 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002006 }
2007
2008 return 0;
2009}
2010
Vivien Didelotfad09c72016-06-21 12:28:20 -04002011static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002012 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002013{
Vivien Didelota935c052016-09-29 12:21:53 -04002014 u16 val;
2015 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002016
2017 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002018 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2019 if (err)
2020 return err;
2021
2022 addr[i * 2] = val >> 8;
2023 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002024 }
2025
2026 return 0;
2027}
2028
Vivien Didelotfad09c72016-06-21 12:28:20 -04002029static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002030 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002031{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002032 int ret;
2033
Vivien Didelotfad09c72016-06-21 12:28:20 -04002034 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002035 if (ret < 0)
2036 return ret;
2037
Vivien Didelotfad09c72016-06-21 12:28:20 -04002038 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002039 if (ret < 0)
2040 return ret;
2041
Vivien Didelotfad09c72016-06-21 12:28:20 -04002042 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002043 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002044 return ret;
2045
Vivien Didelotfad09c72016-06-21 12:28:20 -04002046 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002047}
David S. Millercdf09692015-08-11 12:00:37 -07002048
Vivien Didelot88472932016-09-19 19:56:11 -04002049static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2050 struct mv88e6xxx_atu_entry *entry);
2051
2052static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2053 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2054{
2055 struct mv88e6xxx_atu_entry next;
2056 int err;
2057
2058 eth_broadcast_addr(next.mac);
2059
2060 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2061 if (err)
2062 return err;
2063
2064 do {
2065 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2066 if (err)
2067 return err;
2068
2069 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2070 break;
2071
2072 if (ether_addr_equal(next.mac, addr)) {
2073 *entry = next;
2074 return 0;
2075 }
2076 } while (!is_broadcast_ether_addr(next.mac));
2077
2078 memset(entry, 0, sizeof(*entry));
2079 entry->fid = fid;
2080 ether_addr_copy(entry->mac, addr);
2081
2082 return 0;
2083}
2084
Vivien Didelot83dabd12016-08-31 11:50:04 -04002085static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2086 const unsigned char *addr, u16 vid,
2087 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002088{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002089 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002090 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002091 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002092
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002093 /* Null VLAN ID corresponds to the port private database */
2094 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002095 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002096 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002098 if (err)
2099 return err;
2100
Vivien Didelot88472932016-09-19 19:56:11 -04002101 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2102 if (err)
2103 return err;
2104
2105 /* Purge the ATU entry only if no port is using it anymore */
2106 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2107 entry.portv_trunkid &= ~BIT(port);
2108 if (!entry.portv_trunkid)
2109 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2110 } else {
2111 entry.portv_trunkid |= BIT(port);
2112 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002113 }
2114
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002116}
2117
Vivien Didelotf81ec902016-05-09 13:22:58 -04002118static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2119 const struct switchdev_obj_port_fdb *fdb,
2120 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002121{
2122 /* We don't need any dynamic resource from the kernel (yet),
2123 * so skip the prepare phase.
2124 */
2125 return 0;
2126}
2127
Vivien Didelotf81ec902016-05-09 13:22:58 -04002128static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2129 const struct switchdev_obj_port_fdb *fdb,
2130 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002131{
Vivien Didelot04bed142016-08-31 18:06:13 -04002132 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002133
Vivien Didelotfad09c72016-06-21 12:28:20 -04002134 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002135 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2136 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2137 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002138 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002139}
2140
Vivien Didelotf81ec902016-05-09 13:22:58 -04002141static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2142 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002143{
Vivien Didelot04bed142016-08-31 18:06:13 -04002144 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002145 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002146
Vivien Didelotfad09c72016-06-21 12:28:20 -04002147 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002148 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2149 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002150 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002151
Vivien Didelot83dabd12016-08-31 11:50:04 -04002152 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002153}
2154
Vivien Didelotfad09c72016-06-21 12:28:20 -04002155static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002156 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002157{
Vivien Didelot1d194042015-08-10 09:09:51 -04002158 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002159 u16 val;
2160 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002161
2162 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002163
Vivien Didelota935c052016-09-29 12:21:53 -04002164 err = _mv88e6xxx_atu_wait(chip);
2165 if (err)
2166 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002167
Vivien Didelota935c052016-09-29 12:21:53 -04002168 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2169 if (err)
2170 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002171
Vivien Didelota935c052016-09-29 12:21:53 -04002172 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2173 if (err)
2174 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002175
Vivien Didelota935c052016-09-29 12:21:53 -04002176 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2177 if (err)
2178 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002179
Vivien Didelota935c052016-09-29 12:21:53 -04002180 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002181 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2182 unsigned int mask, shift;
2183
Vivien Didelota935c052016-09-29 12:21:53 -04002184 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002185 next.trunk = true;
2186 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2187 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2188 } else {
2189 next.trunk = false;
2190 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2191 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2192 }
2193
Vivien Didelota935c052016-09-29 12:21:53 -04002194 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002195 }
2196
2197 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002198 return 0;
2199}
2200
Vivien Didelot83dabd12016-08-31 11:50:04 -04002201static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2202 u16 fid, u16 vid, int port,
2203 struct switchdev_obj *obj,
2204 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002205{
2206 struct mv88e6xxx_atu_entry addr = {
2207 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2208 };
2209 int err;
2210
Vivien Didelotfad09c72016-06-21 12:28:20 -04002211 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002212 if (err)
2213 return err;
2214
2215 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002216 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002217 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002218 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002219
2220 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2221 break;
2222
Vivien Didelot83dabd12016-08-31 11:50:04 -04002223 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2224 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002225
Vivien Didelot83dabd12016-08-31 11:50:04 -04002226 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2227 struct switchdev_obj_port_fdb *fdb;
2228
2229 if (!is_unicast_ether_addr(addr.mac))
2230 continue;
2231
2232 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002233 fdb->vid = vid;
2234 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002235 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2236 fdb->ndm_state = NUD_NOARP;
2237 else
2238 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002239 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2240 struct switchdev_obj_port_mdb *mdb;
2241
2242 if (!is_multicast_ether_addr(addr.mac))
2243 continue;
2244
2245 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2246 mdb->vid = vid;
2247 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002248 } else {
2249 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002250 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002251
2252 err = cb(obj);
2253 if (err)
2254 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002255 } while (!is_broadcast_ether_addr(addr.mac));
2256
2257 return err;
2258}
2259
Vivien Didelot83dabd12016-08-31 11:50:04 -04002260static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2261 struct switchdev_obj *obj,
2262 int (*cb)(struct switchdev_obj *obj))
2263{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002264 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002265 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2266 };
2267 u16 fid;
2268 int err;
2269
2270 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002271 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002272 if (err)
2273 return err;
2274
2275 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2276 if (err)
2277 return err;
2278
2279 /* Dump VLANs' Filtering Information Databases */
2280 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2281 if (err)
2282 return err;
2283
2284 do {
2285 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2286 if (err)
2287 return err;
2288
2289 if (!vlan.valid)
2290 break;
2291
2292 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2293 obj, cb);
2294 if (err)
2295 return err;
2296 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2297
2298 return err;
2299}
2300
Vivien Didelotf81ec902016-05-09 13:22:58 -04002301static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2302 struct switchdev_obj_port_fdb *fdb,
2303 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002304{
Vivien Didelot04bed142016-08-31 18:06:13 -04002305 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002306 int err;
2307
Vivien Didelotfad09c72016-06-21 12:28:20 -04002308 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002309 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002310 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002311
2312 return err;
2313}
2314
Vivien Didelotf81ec902016-05-09 13:22:58 -04002315static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2316 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002317{
Vivien Didelot04bed142016-08-31 18:06:13 -04002318 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002319 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002320
Vivien Didelotfad09c72016-06-21 12:28:20 -04002321 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002322
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002323 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002325
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002326 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002327 if (chip->ports[i].bridge_dev == bridge) {
2328 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002329 if (err)
2330 break;
2331 }
2332 }
2333
Vivien Didelotfad09c72016-06-21 12:28:20 -04002334 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002335
Vivien Didelot466dfa02016-02-26 13:16:05 -05002336 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002337}
2338
Vivien Didelotf81ec902016-05-09 13:22:58 -04002339static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002340{
Vivien Didelot04bed142016-08-31 18:06:13 -04002341 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002342 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002343 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002344
Vivien Didelotfad09c72016-06-21 12:28:20 -04002345 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002346
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002347 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002348 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002349
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002350 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002351 if (i == port || chip->ports[i].bridge_dev == bridge)
2352 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002353 netdev_warn(ds->ports[i].netdev,
2354 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002355
Vivien Didelotfad09c72016-06-21 12:28:20 -04002356 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002357}
2358
Vivien Didelotfad09c72016-06-21 12:28:20 -04002359static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002360{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002361 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002362 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002363 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002364 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002365 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002366 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002367 int i;
2368
2369 /* Set all ports to the disabled state. */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002370 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelote28def332016-11-04 03:23:27 +01002371 err = mv88e6xxx_port_set_state(chip, i,
2372 PORT_CONTROL_STATE_DISABLED);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002373 if (err)
2374 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002375 }
2376
2377 /* Wait for transmit queues to drain. */
2378 usleep_range(2000, 4000);
2379
2380 /* If there is a gpio connected to the reset pin, toggle it */
2381 if (gpiod) {
2382 gpiod_set_value_cansleep(gpiod, 1);
2383 usleep_range(10000, 20000);
2384 gpiod_set_value_cansleep(gpiod, 0);
2385 usleep_range(10000, 20000);
2386 }
2387
2388 /* Reset the switch. Keep the PPU active if requested. The PPU
2389 * needs to be active to support indirect phy register access
2390 * through global registers 0x18 and 0x19.
2391 */
2392 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002393 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002394 else
Vivien Didelota935c052016-09-29 12:21:53 -04002395 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002396 if (err)
2397 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002398
2399 /* Wait up to one second for reset to complete. */
2400 timeout = jiffies + 1 * HZ;
2401 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002402 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2403 if (err)
2404 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002405
Vivien Didelota935c052016-09-29 12:21:53 -04002406 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002407 break;
2408 usleep_range(1000, 2000);
2409 }
2410 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002411 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002412 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002413 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002414
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002415 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002416}
2417
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002418static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002419{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002420 u16 val;
2421 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002422
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002423 /* Clear Power Down bit */
2424 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2425 if (err)
2426 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002427
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002428 if (val & BMCR_PDOWN) {
2429 val &= ~BMCR_PDOWN;
2430 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002431 }
2432
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002433 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002434}
2435
Andrew Lunn56995cb2016-12-03 04:35:19 +01002436static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
2437 int upstream_port)
2438{
2439 int err;
2440
2441 err = chip->info->ops->port_set_frame_mode(
2442 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2443 if (err)
2444 return err;
2445
2446 return chip->info->ops->port_set_egress_unknowns(
2447 chip, port, port == upstream_port);
2448}
2449
2450static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
2451{
2452 int err;
2453
2454 switch (chip->info->tag_protocol) {
2455 case DSA_TAG_PROTO_EDSA:
2456 err = chip->info->ops->port_set_frame_mode(
2457 chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
2458 if (err)
2459 return err;
2460
2461 err = mv88e6xxx_port_set_egress_mode(
2462 chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
2463 if (err)
2464 return err;
2465
2466 if (chip->info->ops->port_set_ether_type)
2467 err = chip->info->ops->port_set_ether_type(
2468 chip, port, ETH_P_EDSA);
2469 break;
2470
2471 case DSA_TAG_PROTO_DSA:
2472 err = chip->info->ops->port_set_frame_mode(
2473 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2474 if (err)
2475 return err;
2476
2477 err = mv88e6xxx_port_set_egress_mode(
2478 chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
2479 break;
2480 default:
2481 err = -EINVAL;
2482 }
2483
2484 if (err)
2485 return err;
2486
2487 return chip->info->ops->port_set_egress_unknowns(chip, port, true);
2488}
2489
2490static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
2491{
2492 int err;
2493
2494 err = chip->info->ops->port_set_frame_mode(
2495 chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
2496 if (err)
2497 return err;
2498
2499 return chip->info->ops->port_set_egress_unknowns(chip, port, false);
2500}
2501
Vivien Didelotfad09c72016-06-21 12:28:20 -04002502static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002503{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002504 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002505 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002506 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002507
Vivien Didelotd78343d2016-11-04 03:23:36 +01002508 /* MAC Forcing register: don't force link, speed, duplex or flow control
2509 * state to any particular values on physical ports, but force the CPU
2510 * port and all DSA ports to their maximum bandwidth and full duplex.
2511 */
2512 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2513 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2514 SPEED_MAX, DUPLEX_FULL,
2515 PHY_INTERFACE_MODE_NA);
2516 else
2517 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2518 SPEED_UNFORCED, DUPLEX_UNFORCED,
2519 PHY_INTERFACE_MODE_NA);
2520 if (err)
2521 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002522
2523 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2524 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2525 * tunneling, determine priority by looking at 802.1p and IP
2526 * priority fields (IP prio has precedence), and set STP state
2527 * to Forwarding.
2528 *
2529 * If this is the CPU link, use DSA or EDSA tagging depending
2530 * on which tagging mode was configured.
2531 *
2532 * If this is a link to another switch, use DSA tagging mode.
2533 *
2534 * If this is the upstream port for this switch, enable
2535 * forwarding of unknown unicasts and multicasts.
2536 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002537 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002538 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2539 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002540 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2541 if (err)
2542 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002543
Andrew Lunn56995cb2016-12-03 04:35:19 +01002544 if (dsa_is_cpu_port(ds, port)) {
2545 err = mv88e6xxx_setup_port_cpu(chip, port);
2546 } else if (dsa_is_dsa_port(ds, port)) {
2547 err = mv88e6xxx_setup_port_dsa(chip, port,
2548 dsa_upstream_port(ds));
2549 } else {
2550 err = mv88e6xxx_setup_port_normal(chip, port);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002551 }
Andrew Lunn56995cb2016-12-03 04:35:19 +01002552 if (err)
2553 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002554
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002555 /* If this port is connected to a SerDes, make sure the SerDes is not
2556 * powered down.
2557 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002558 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002559 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2560 if (err)
2561 return err;
2562 reg &= PORT_STATUS_CMODE_MASK;
2563 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2564 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2565 (reg == PORT_STATUS_CMODE_SGMII)) {
2566 err = mv88e6xxx_serdes_power_on(chip);
2567 if (err < 0)
2568 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002569 }
2570 }
2571
Vivien Didelot8efdda42015-08-13 12:52:23 -04002572 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002573 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002574 * untagged frames on this port, do a destination address lookup on all
2575 * received packets as usual, disable ARP mirroring and don't send a
2576 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002577 */
2578 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002579 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2580 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2581 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2582 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002583 reg = PORT_CONTROL_2_MAP_DA;
2584
Vivien Didelotfad09c72016-06-21 12:28:20 -04002585 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2586 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002587 reg |= PORT_CONTROL_2_JUMBO_10240;
2588
Vivien Didelotfad09c72016-06-21 12:28:20 -04002589 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002590 /* Set the upstream port this port should use */
2591 reg |= dsa_upstream_port(ds);
2592 /* enable forwarding of unknown multicast addresses to
2593 * the upstream port
2594 */
2595 if (port == dsa_upstream_port(ds))
2596 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2597 }
2598
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002599 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002600
Andrew Lunn54d792f2015-05-06 01:09:47 +02002601 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002602 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2603 if (err)
2604 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002605 }
2606
2607 /* Port Association Vector: when learning source addresses
2608 * of packets, add the address to the address database using
2609 * a port bitmap that has only the bit for this port set and
2610 * the other bits clear.
2611 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002612 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002613 /* Disable learning for CPU port */
2614 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002615 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002616
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002617 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2618 if (err)
2619 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002620
2621 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002622 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2623 if (err)
2624 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002625
Vivien Didelotfad09c72016-06-21 12:28:20 -04002626 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2627 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2628 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002629 /* Do not limit the period of time that this port can
2630 * be paused for by the remote end or the period of
2631 * time that this port can pause the remote end.
2632 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002633 err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
2634 if (err)
2635 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002636
2637 /* Port ATU control: disable limiting the number of
2638 * address database entries that this port is allowed
2639 * to use.
2640 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002641 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2642 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002643 /* Priority Override: disable DA, SA and VTU priority
2644 * override.
2645 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002646 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2647 0x0000);
2648 if (err)
2649 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002650 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002651
Andrew Lunnef0a7312016-12-03 04:35:16 +01002652 if (chip->info->ops->port_tag_remap) {
2653 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002654 if (err)
2655 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002656 }
2657
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002658 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002659 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2660 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002661 mv88e6xxx_6320_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002662 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2663 0x0001);
2664 if (err)
2665 return err;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002666 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002667 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2668 0x0000);
2669 if (err)
2670 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002671 }
2672
Guenter Roeck366f0a02015-03-26 18:36:30 -07002673 /* Port Control 1: disable trunking, disable sending
2674 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002675 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002676 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2677 if (err)
2678 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002679
Vivien Didelot207afda2016-04-14 14:42:09 -04002680 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002681 * database, and allow bidirectional communication between the
2682 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002683 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002684 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002685 if (err)
2686 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002687
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002688 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2689 if (err)
2690 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002691
2692 /* Default VLAN ID and priority: don't set a default VLAN
2693 * ID, and set the default packet priority to zero.
2694 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002695 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002696}
2697
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002698static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002699{
2700 int err;
2701
Vivien Didelota935c052016-09-29 12:21:53 -04002702 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002703 if (err)
2704 return err;
2705
Vivien Didelota935c052016-09-29 12:21:53 -04002706 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002707 if (err)
2708 return err;
2709
Vivien Didelota935c052016-09-29 12:21:53 -04002710 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2711 if (err)
2712 return err;
2713
2714 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002715}
2716
Vivien Didelotacddbd22016-07-18 20:45:39 -04002717static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2718 unsigned int msecs)
2719{
2720 const unsigned int coeff = chip->info->age_time_coeff;
2721 const unsigned int min = 0x01 * coeff;
2722 const unsigned int max = 0xff * coeff;
2723 u8 age_time;
2724 u16 val;
2725 int err;
2726
2727 if (msecs < min || msecs > max)
2728 return -ERANGE;
2729
2730 /* Round to nearest multiple of coeff */
2731 age_time = (msecs + coeff / 2) / coeff;
2732
Vivien Didelota935c052016-09-29 12:21:53 -04002733 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002734 if (err)
2735 return err;
2736
2737 /* AgeTime is 11:4 bits */
2738 val &= ~0xff0;
2739 val |= age_time << 4;
2740
Vivien Didelota935c052016-09-29 12:21:53 -04002741 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002742}
2743
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002744static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2745 unsigned int ageing_time)
2746{
Vivien Didelot04bed142016-08-31 18:06:13 -04002747 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002748 int err;
2749
2750 mutex_lock(&chip->reg_lock);
2751 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2752 mutex_unlock(&chip->reg_lock);
2753
2754 return err;
2755}
2756
Vivien Didelot97299342016-07-18 20:45:30 -04002757static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002758{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002759 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002760 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002761 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002762 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002763
Vivien Didelot119477b2016-05-09 13:22:51 -04002764 /* Enable the PHY Polling Unit if present, don't discard any packets,
2765 * and mask all interrupt sources.
2766 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002767 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2768 if (err < 0)
2769 return err;
2770
2771 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002772 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2773 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002774 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2775
Vivien Didelota935c052016-09-29 12:21:53 -04002776 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002777 if (err)
2778 return err;
2779
Andrew Lunn33641992016-12-03 04:35:17 +01002780 if (chip->info->ops->g1_set_cpu_port) {
2781 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2782 if (err)
2783 return err;
2784 }
2785
2786 if (chip->info->ops->g1_set_egress_port) {
2787 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2788 if (err)
2789 return err;
2790 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002791
Vivien Didelot50484ff2016-05-09 13:22:54 -04002792 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002793 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2794 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2795 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002796 if (err)
2797 return err;
2798
Vivien Didelotacddbd22016-07-18 20:45:39 -04002799 /* Clear all the VTU and STU entries */
2800 err = _mv88e6xxx_vtu_stu_flush(chip);
2801 if (err < 0)
2802 return err;
2803
Vivien Didelot08a01262016-05-09 13:22:50 -04002804 /* Set the default address aging time to 5 minutes, and
2805 * enable address learn messages to be sent to all message
2806 * ports.
2807 */
Vivien Didelota935c052016-09-29 12:21:53 -04002808 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2809 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002810 if (err)
2811 return err;
2812
Vivien Didelotacddbd22016-07-18 20:45:39 -04002813 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2814 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002815 return err;
2816
2817 /* Clear all ATU entries */
2818 err = _mv88e6xxx_atu_flush(chip, 0, true);
2819 if (err)
2820 return err;
2821
Vivien Didelot08a01262016-05-09 13:22:50 -04002822 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002823 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002824 if (err)
2825 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002826 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002827 if (err)
2828 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002829 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002830 if (err)
2831 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002832 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002833 if (err)
2834 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002835 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002836 if (err)
2837 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002838 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002839 if (err)
2840 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002841 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002842 if (err)
2843 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002844 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002845 if (err)
2846 return err;
2847
2848 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002849 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002850 if (err)
2851 return err;
2852
Andrew Lunnde2273872016-11-21 23:27:01 +01002853 /* Initialize the statistics unit */
2854 err = mv88e6xxx_stats_set_histogram(chip);
2855 if (err)
2856 return err;
2857
Vivien Didelot97299342016-07-18 20:45:30 -04002858 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002859 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2860 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002861 if (err)
2862 return err;
2863
2864 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002865 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002866 if (err)
2867 return err;
2868
2869 return 0;
2870}
2871
Vivien Didelotf81ec902016-05-09 13:22:58 -04002872static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002873{
Vivien Didelot04bed142016-08-31 18:06:13 -04002874 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002875 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002876 int i;
2877
Vivien Didelotfad09c72016-06-21 12:28:20 -04002878 chip->ds = ds;
2879 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002880
Vivien Didelotfad09c72016-06-21 12:28:20 -04002881 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002882
Vivien Didelot97299342016-07-18 20:45:30 -04002883 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002884 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002885 err = mv88e6xxx_setup_port(chip, i);
2886 if (err)
2887 goto unlock;
2888 }
2889
2890 /* Setup Switch Global 1 Registers */
2891 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002892 if (err)
2893 goto unlock;
2894
Vivien Didelot97299342016-07-18 20:45:30 -04002895 /* Setup Switch Global 2 Registers */
2896 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2897 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002898 if (err)
2899 goto unlock;
2900 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002901
Andrew Lunn6e55f692016-12-03 04:45:16 +01002902 /* Some generations have the configuration of sending reserved
2903 * management frames to the CPU in global2, others in
2904 * global1. Hence it does not fit the two setup functions
2905 * above.
2906 */
2907 if (chip->info->ops->mgmt_rsvd2cpu) {
2908 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2909 if (err)
2910 goto unlock;
2911 }
2912
Vivien Didelot6b17e862015-08-13 12:52:18 -04002913unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002914 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002915
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002916 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002917}
2918
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002919static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2920{
Vivien Didelot04bed142016-08-31 18:06:13 -04002921 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002922 int err;
2923
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002924 if (!chip->info->ops->set_switch_mac)
2925 return -EOPNOTSUPP;
2926
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002927 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002928 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002929 mutex_unlock(&chip->reg_lock);
2930
2931 return err;
2932}
2933
Vivien Didelote57e5e72016-08-15 17:19:00 -04002934static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002935{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002936 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002937 u16 val;
2938 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002939
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002940 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002941 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002942
Vivien Didelotfad09c72016-06-21 12:28:20 -04002943 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002944 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002945 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002946
2947 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002948}
2949
Vivien Didelote57e5e72016-08-15 17:19:00 -04002950static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002951{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002952 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002953 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002954
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002955 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002956 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002957
Vivien Didelotfad09c72016-06-21 12:28:20 -04002958 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002959 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002960 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002961
2962 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002963}
2964
Vivien Didelotfad09c72016-06-21 12:28:20 -04002965static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02002966 struct device_node *np)
2967{
2968 static int index;
2969 struct mii_bus *bus;
2970 int err;
2971
Andrew Lunnb516d452016-06-04 21:17:06 +02002972 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002973 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02002974
Vivien Didelotfad09c72016-06-21 12:28:20 -04002975 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02002976 if (!bus)
2977 return -ENOMEM;
2978
Vivien Didelotfad09c72016-06-21 12:28:20 -04002979 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02002980 if (np) {
2981 bus->name = np->full_name;
2982 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2983 } else {
2984 bus->name = "mv88e6xxx SMI";
2985 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2986 }
2987
2988 bus->read = mv88e6xxx_mdio_read;
2989 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002990 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002991
Vivien Didelotfad09c72016-06-21 12:28:20 -04002992 if (chip->mdio_np)
2993 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002994 else
2995 err = mdiobus_register(bus);
2996 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002997 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02002998 goto out;
2999 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003000 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003001
3002 return 0;
3003
3004out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003005 if (chip->mdio_np)
3006 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003007
3008 return err;
3009}
3010
Vivien Didelotfad09c72016-06-21 12:28:20 -04003011static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003012
3013{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003014 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003015
3016 mdiobus_unregister(bus);
3017
Vivien Didelotfad09c72016-06-21 12:28:20 -04003018 if (chip->mdio_np)
3019 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003020}
3021
Guenter Roeckc22995c2015-07-25 09:42:28 -07003022#ifdef CONFIG_NET_DSA_HWMON
3023
3024static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3025{
Vivien Didelot04bed142016-08-31 18:06:13 -04003026 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04003027 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003028 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003029
3030 *temp = 0;
3031
Vivien Didelotfad09c72016-06-21 12:28:20 -04003032 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003033
Vivien Didelot9c938292016-08-15 17:19:02 -04003034 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003035 if (ret < 0)
3036 goto error;
3037
3038 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003039 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003040 if (ret < 0)
3041 goto error;
3042
Vivien Didelot9c938292016-08-15 17:19:02 -04003043 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003044 if (ret < 0)
3045 goto error;
3046
3047 /* Wait for temperature to stabilize */
3048 usleep_range(10000, 12000);
3049
Vivien Didelot9c938292016-08-15 17:19:02 -04003050 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3051 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003052 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003053
3054 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003055 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003056 if (ret < 0)
3057 goto error;
3058
3059 *temp = ((val & 0x1f) - 5) * 5;
3060
3061error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003062 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003063 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003064 return ret;
3065}
3066
3067static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3068{
Vivien Didelot04bed142016-08-31 18:06:13 -04003069 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003070 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003071 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003072 int ret;
3073
3074 *temp = 0;
3075
Vivien Didelot9c938292016-08-15 17:19:02 -04003076 mutex_lock(&chip->reg_lock);
3077 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3078 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003079 if (ret < 0)
3080 return ret;
3081
Vivien Didelot9c938292016-08-15 17:19:02 -04003082 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003083
3084 return 0;
3085}
3086
Vivien Didelotf81ec902016-05-09 13:22:58 -04003087static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003088{
Vivien Didelot04bed142016-08-31 18:06:13 -04003089 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003090
Vivien Didelotfad09c72016-06-21 12:28:20 -04003091 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003092 return -EOPNOTSUPP;
3093
Vivien Didelotfad09c72016-06-21 12:28:20 -04003094 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003095 return mv88e63xx_get_temp(ds, temp);
3096
3097 return mv88e61xx_get_temp(ds, temp);
3098}
3099
Vivien Didelotf81ec902016-05-09 13:22:58 -04003100static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003101{
Vivien Didelot04bed142016-08-31 18:06:13 -04003102 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003103 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003104 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003105 int ret;
3106
Vivien Didelotfad09c72016-06-21 12:28:20 -04003107 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003108 return -EOPNOTSUPP;
3109
3110 *temp = 0;
3111
Vivien Didelot9c938292016-08-15 17:19:02 -04003112 mutex_lock(&chip->reg_lock);
3113 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3114 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003115 if (ret < 0)
3116 return ret;
3117
Vivien Didelot9c938292016-08-15 17:19:02 -04003118 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003119
3120 return 0;
3121}
3122
Vivien Didelotf81ec902016-05-09 13:22:58 -04003123static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003124{
Vivien Didelot04bed142016-08-31 18:06:13 -04003125 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003126 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003127 u16 val;
3128 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003129
Vivien Didelotfad09c72016-06-21 12:28:20 -04003130 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003131 return -EOPNOTSUPP;
3132
Vivien Didelot9c938292016-08-15 17:19:02 -04003133 mutex_lock(&chip->reg_lock);
3134 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3135 if (err)
3136 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003137 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003138 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3139 (val & 0xe0ff) | (temp << 8));
3140unlock:
3141 mutex_unlock(&chip->reg_lock);
3142
3143 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003144}
3145
Vivien Didelotf81ec902016-05-09 13:22:58 -04003146static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003147{
Vivien Didelot04bed142016-08-31 18:06:13 -04003148 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003149 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003150 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003151 int ret;
3152
Vivien Didelotfad09c72016-06-21 12:28:20 -04003153 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003154 return -EOPNOTSUPP;
3155
3156 *alarm = false;
3157
Vivien Didelot9c938292016-08-15 17:19:02 -04003158 mutex_lock(&chip->reg_lock);
3159 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3160 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003161 if (ret < 0)
3162 return ret;
3163
Vivien Didelot9c938292016-08-15 17:19:02 -04003164 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003165
3166 return 0;
3167}
3168#endif /* CONFIG_NET_DSA_HWMON */
3169
Vivien Didelot855b1932016-07-20 18:18:35 -04003170static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3171{
Vivien Didelot04bed142016-08-31 18:06:13 -04003172 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003173
3174 return chip->eeprom_len;
3175}
3176
Vivien Didelot855b1932016-07-20 18:18:35 -04003177static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3178 struct ethtool_eeprom *eeprom, u8 *data)
3179{
Vivien Didelot04bed142016-08-31 18:06:13 -04003180 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003181 int err;
3182
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003183 if (!chip->info->ops->get_eeprom)
3184 return -EOPNOTSUPP;
3185
Vivien Didelot855b1932016-07-20 18:18:35 -04003186 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003187 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003188 mutex_unlock(&chip->reg_lock);
3189
3190 if (err)
3191 return err;
3192
3193 eeprom->magic = 0xc3ec4951;
3194
3195 return 0;
3196}
3197
Vivien Didelot855b1932016-07-20 18:18:35 -04003198static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3199 struct ethtool_eeprom *eeprom, u8 *data)
3200{
Vivien Didelot04bed142016-08-31 18:06:13 -04003201 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003202 int err;
3203
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003204 if (!chip->info->ops->set_eeprom)
3205 return -EOPNOTSUPP;
3206
Vivien Didelot855b1932016-07-20 18:18:35 -04003207 if (eeprom->magic != 0xc3ec4951)
3208 return -EINVAL;
3209
3210 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003211 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003212 mutex_unlock(&chip->reg_lock);
3213
3214 return err;
3215}
3216
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003217static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003218 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003219 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003220 .phy_read = mv88e6xxx_phy_ppu_read,
3221 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003222 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003223 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003224 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003225 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003226 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3227 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3228 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003229 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003230 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3231 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003232 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003233 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3234 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003235 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003236};
3237
3238static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003239 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003240 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003241 .phy_read = mv88e6xxx_phy_ppu_read,
3242 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003243 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003244 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003245 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003246 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3247 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003248 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003249 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3250 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003251 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003252 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003253};
3254
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003255static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003256 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003257 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3258 .phy_read = mv88e6xxx_g2_smi_phy_read,
3259 .phy_write = mv88e6xxx_g2_smi_phy_write,
3260 .port_set_link = mv88e6xxx_port_set_link,
3261 .port_set_duplex = mv88e6xxx_port_set_duplex,
3262 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003263 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003264 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3265 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3266 .port_set_ether_type = mv88e6351_port_set_ether_type,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003267 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3268 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3269 .stats_get_strings = mv88e6095_stats_get_strings,
3270 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003271 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3272 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003273 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003274};
3275
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003276static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003277 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003278 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003279 .phy_read = mv88e6xxx_read,
3280 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003281 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003282 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003283 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003284 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3285 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003286 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003287 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3288 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003289 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003290 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3291 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003292 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003293};
3294
3295static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003296 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003297 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003298 .phy_read = mv88e6xxx_phy_ppu_read,
3299 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003300 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003301 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003302 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003303 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003304 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3305 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3306 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003307 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003308 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3309 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003310 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003311 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3312 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003313 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003314};
3315
3316static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003317 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003318 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003319 .phy_read = mv88e6xxx_read,
3320 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003321 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003322 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003323 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003324 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003325 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3326 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3327 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003328 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003329 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3330 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003331 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003332 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3333 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003334 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003335};
3336
3337static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003338 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003339 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003340 .phy_read = mv88e6xxx_read,
3341 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003342 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003343 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003344 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003345 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003346 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3347 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003348 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003349 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3350 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003351 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003352};
3353
3354static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003355 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003356 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003357 .phy_read = mv88e6xxx_g2_smi_phy_read,
3358 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003359 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003360 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003361 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003362 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003363 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003364 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3365 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3366 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003367 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003368 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3369 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003370 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003371 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3372 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003373 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003374};
3375
3376static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003377 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003378 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3379 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003380 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003381 .phy_read = mv88e6xxx_g2_smi_phy_read,
3382 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003383 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003384 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003385 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003386 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003387 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003388 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3389 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3390 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003391 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003392 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3393 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003394 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003395 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3396 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003397 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398};
3399
3400static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003401 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003402 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003403 .phy_read = mv88e6xxx_g2_smi_phy_read,
3404 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003405 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003406 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003407 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003408 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003409 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003410 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3411 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3412 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003413 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003414 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3415 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003416 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003417 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3418 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003419 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003420};
3421
3422static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003423 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003424 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3425 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003426 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003427 .phy_read = mv88e6xxx_g2_smi_phy_read,
3428 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003429 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003430 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003431 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003432 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003433 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003434 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3435 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3436 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003437 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003438 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3439 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003440 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003441 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3442 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003443 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003444};
3445
3446static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003447 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003448 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003449 .phy_read = mv88e6xxx_phy_ppu_read,
3450 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003451 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003452 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003453 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003454 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3455 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003456 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003457 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3458 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003459 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003460 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3461 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003462 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003463};
3464
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003465static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003466 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003467 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3468 .phy_read = mv88e6xxx_g2_smi_phy_read,
3469 .phy_write = mv88e6xxx_g2_smi_phy_write,
3470 .port_set_link = mv88e6xxx_port_set_link,
3471 .port_set_duplex = mv88e6xxx_port_set_duplex,
3472 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3473 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003474 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003475 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3476 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3477 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003478 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003479 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003480 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3481 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003482 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003483 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3484 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003485 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003486};
3487
3488static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003489 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003490 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3491 .phy_read = mv88e6xxx_g2_smi_phy_read,
3492 .phy_write = mv88e6xxx_g2_smi_phy_write,
3493 .port_set_link = mv88e6xxx_port_set_link,
3494 .port_set_duplex = mv88e6xxx_port_set_duplex,
3495 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3496 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003497 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003498 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3499 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3500 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003501 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003502 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003503 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3504 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003505 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003506 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3507 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003508 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003509};
3510
3511static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003512 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003513 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3514 .phy_read = mv88e6xxx_g2_smi_phy_read,
3515 .phy_write = mv88e6xxx_g2_smi_phy_write,
3516 .port_set_link = mv88e6xxx_port_set_link,
3517 .port_set_duplex = mv88e6xxx_port_set_duplex,
3518 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3519 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003520 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003521 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3522 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3523 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003524 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003525 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003526 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3527 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003528 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003529 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3530 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003531 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003532};
3533
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003534static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003535 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003536 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3537 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003538 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003539 .phy_read = mv88e6xxx_g2_smi_phy_read,
3540 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003541 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003542 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003543 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003544 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003545 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003546 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3547 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3548 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003549 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003550 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3551 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003552 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003553 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3554 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003555 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003556};
3557
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003558static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003559 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003560 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3561 .phy_read = mv88e6xxx_g2_smi_phy_read,
3562 .phy_write = mv88e6xxx_g2_smi_phy_write,
3563 .port_set_link = mv88e6xxx_port_set_link,
3564 .port_set_duplex = mv88e6xxx_port_set_duplex,
3565 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3566 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003567 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003568 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3569 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3570 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003571 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003572 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003573 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3574 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003575 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003576 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3577 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003578 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003579};
3580
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003581static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003582 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003583 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3584 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003585 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003586 .phy_read = mv88e6xxx_g2_smi_phy_read,
3587 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003588 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003589 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003590 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003591 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003592 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3593 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3594 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003595 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003596 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3597 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003598 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003599 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3600 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003601 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003602};
3603
3604static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003605 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003606 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3607 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003608 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003609 .phy_read = mv88e6xxx_g2_smi_phy_read,
3610 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003611 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003612 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003613 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003614 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003615 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3616 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3617 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003618 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003619 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3620 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003621 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003622 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3623 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003624};
3625
3626static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003627 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003628 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003629 .phy_read = mv88e6xxx_g2_smi_phy_read,
3630 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003631 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003632 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003633 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003634 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003635 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003636 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3637 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3638 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003639 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003640 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3641 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003642 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003643 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3644 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003645 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646};
3647
3648static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003649 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003650 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003651 .phy_read = mv88e6xxx_g2_smi_phy_read,
3652 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003653 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003654 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003655 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003656 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003657 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003658 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3659 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3660 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003661 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003662 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3663 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003664 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003665 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3666 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003667 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003668};
3669
3670static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003671 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003672 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3673 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003674 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003675 .phy_read = mv88e6xxx_g2_smi_phy_read,
3676 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003677 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003678 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003679 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003680 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003681 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003682 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3683 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3684 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003685 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003686 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3687 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003688 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003689 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3690 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003691 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003692};
3693
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003694static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003695 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003696 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3697 .phy_read = mv88e6xxx_g2_smi_phy_read,
3698 .phy_write = mv88e6xxx_g2_smi_phy_write,
3699 .port_set_link = mv88e6xxx_port_set_link,
3700 .port_set_duplex = mv88e6xxx_port_set_duplex,
3701 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3702 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003703 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003704 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3705 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3706 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003707 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003708 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003709 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3710 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003711 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003712 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3713 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003714 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003715};
3716
3717static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003718 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003719 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3720 .phy_read = mv88e6xxx_g2_smi_phy_read,
3721 .phy_write = mv88e6xxx_g2_smi_phy_write,
3722 .port_set_link = mv88e6xxx_port_set_link,
3723 .port_set_duplex = mv88e6xxx_port_set_duplex,
3724 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3725 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003726 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003727 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3728 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3729 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003730 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003731 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003732 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3733 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003734 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003735 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3736 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003737 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003738};
3739
3740static const struct mv88e6xxx_ops mv88e6391_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003741 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003742 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3743 .phy_read = mv88e6xxx_g2_smi_phy_read,
3744 .phy_write = mv88e6xxx_g2_smi_phy_write,
3745 .port_set_link = mv88e6xxx_port_set_link,
3746 .port_set_duplex = mv88e6xxx_port_set_duplex,
3747 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3748 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003749 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003750 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3751 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3752 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn79523472016-11-21 23:27:00 +01003753 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003754 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003755 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3756 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003757 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003758 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3759 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003760 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003761};
3762
Andrew Lunn56995cb2016-12-03 04:35:19 +01003763static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
3764 const struct mv88e6xxx_ops *ops)
3765{
3766 if (!ops->port_set_frame_mode) {
3767 dev_err(chip->dev, "Missing port_set_frame_mode");
3768 return -EINVAL;
3769 }
3770
3771 if (!ops->port_set_egress_unknowns) {
3772 dev_err(chip->dev, "Missing port_set_egress_mode");
3773 return -EINVAL;
3774 }
3775
3776 return 0;
3777}
3778
Vivien Didelotf81ec902016-05-09 13:22:58 -04003779static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3780 [MV88E6085] = {
3781 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3782 .family = MV88E6XXX_FAMILY_6097,
3783 .name = "Marvell 88E6085",
3784 .num_databases = 4096,
3785 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003786 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003787 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003788 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003789 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003790 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003791 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003792 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003793 },
3794
3795 [MV88E6095] = {
3796 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3797 .family = MV88E6XXX_FAMILY_6095,
3798 .name = "Marvell 88E6095/88E6095F",
3799 .num_databases = 256,
3800 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003801 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003802 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003803 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003804 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003805 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003806 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003807 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003808 },
3809
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003810 [MV88E6097] = {
3811 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3812 .family = MV88E6XXX_FAMILY_6097,
3813 .name = "Marvell 88E6097/88E6097F",
3814 .num_databases = 4096,
3815 .num_ports = 11,
3816 .port_base_addr = 0x10,
3817 .global1_addr = 0x1b,
3818 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003819 .g1_irqs = 8,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003820 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3821 .ops = &mv88e6097_ops,
3822 },
3823
Vivien Didelotf81ec902016-05-09 13:22:58 -04003824 [MV88E6123] = {
3825 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3826 .family = MV88E6XXX_FAMILY_6165,
3827 .name = "Marvell 88E6123",
3828 .num_databases = 4096,
3829 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003830 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003831 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003832 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003833 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003834 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003836 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003837 },
3838
3839 [MV88E6131] = {
3840 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3841 .family = MV88E6XXX_FAMILY_6185,
3842 .name = "Marvell 88E6131",
3843 .num_databases = 256,
3844 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003845 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003846 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003847 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003848 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003849 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003850 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003851 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003852 },
3853
3854 [MV88E6161] = {
3855 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3856 .family = MV88E6XXX_FAMILY_6165,
3857 .name = "Marvell 88E6161",
3858 .num_databases = 4096,
3859 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003860 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003861 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003862 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003863 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003864 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003865 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003866 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003867 },
3868
3869 [MV88E6165] = {
3870 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3871 .family = MV88E6XXX_FAMILY_6165,
3872 .name = "Marvell 88E6165",
3873 .num_databases = 4096,
3874 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003875 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003876 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003877 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003878 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003879 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003880 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003881 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003882 },
3883
3884 [MV88E6171] = {
3885 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3886 .family = MV88E6XXX_FAMILY_6351,
3887 .name = "Marvell 88E6171",
3888 .num_databases = 4096,
3889 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003890 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003891 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003892 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003893 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003894 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003895 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003896 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003897 },
3898
3899 [MV88E6172] = {
3900 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3901 .family = MV88E6XXX_FAMILY_6352,
3902 .name = "Marvell 88E6172",
3903 .num_databases = 4096,
3904 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003905 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003906 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003907 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003908 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003909 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003910 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003911 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003912 },
3913
3914 [MV88E6175] = {
3915 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3916 .family = MV88E6XXX_FAMILY_6351,
3917 .name = "Marvell 88E6175",
3918 .num_databases = 4096,
3919 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003920 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003921 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003922 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003923 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003924 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003925 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003926 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003927 },
3928
3929 [MV88E6176] = {
3930 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3931 .family = MV88E6XXX_FAMILY_6352,
3932 .name = "Marvell 88E6176",
3933 .num_databases = 4096,
3934 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003935 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003936 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003937 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003938 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003939 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003940 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003941 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003942 },
3943
3944 [MV88E6185] = {
3945 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3946 .family = MV88E6XXX_FAMILY_6185,
3947 .name = "Marvell 88E6185",
3948 .num_databases = 256,
3949 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003950 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003951 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003952 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003953 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003954 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003955 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003956 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003957 },
3958
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003959 [MV88E6190] = {
3960 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3961 .family = MV88E6XXX_FAMILY_6390,
3962 .name = "Marvell 88E6190",
3963 .num_databases = 4096,
3964 .num_ports = 11, /* 10 + Z80 */
3965 .port_base_addr = 0x0,
3966 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003967 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003968 .age_time_coeff = 15000,
3969 .g1_irqs = 9,
3970 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3971 .ops = &mv88e6190_ops,
3972 },
3973
3974 [MV88E6190X] = {
3975 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3976 .family = MV88E6XXX_FAMILY_6390,
3977 .name = "Marvell 88E6190X",
3978 .num_databases = 4096,
3979 .num_ports = 11, /* 10 + Z80 */
3980 .port_base_addr = 0x0,
3981 .global1_addr = 0x1b,
3982 .age_time_coeff = 15000,
3983 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003984 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003985 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3986 .ops = &mv88e6190x_ops,
3987 },
3988
3989 [MV88E6191] = {
3990 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3991 .family = MV88E6XXX_FAMILY_6390,
3992 .name = "Marvell 88E6191",
3993 .num_databases = 4096,
3994 .num_ports = 11, /* 10 + Z80 */
3995 .port_base_addr = 0x0,
3996 .global1_addr = 0x1b,
3997 .age_time_coeff = 15000,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003998 .g1_irqs = 9,
3999 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004000 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4001 .ops = &mv88e6391_ops,
4002 },
4003
Vivien Didelotf81ec902016-05-09 13:22:58 -04004004 [MV88E6240] = {
4005 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
4006 .family = MV88E6XXX_FAMILY_6352,
4007 .name = "Marvell 88E6240",
4008 .num_databases = 4096,
4009 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004010 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004011 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004012 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004013 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004014 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004015 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004016 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004017 },
4018
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004019 [MV88E6290] = {
4020 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
4021 .family = MV88E6XXX_FAMILY_6390,
4022 .name = "Marvell 88E6290",
4023 .num_databases = 4096,
4024 .num_ports = 11, /* 10 + Z80 */
4025 .port_base_addr = 0x0,
4026 .global1_addr = 0x1b,
4027 .age_time_coeff = 15000,
4028 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004029 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004030 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4031 .ops = &mv88e6290_ops,
4032 },
4033
Vivien Didelotf81ec902016-05-09 13:22:58 -04004034 [MV88E6320] = {
4035 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
4036 .family = MV88E6XXX_FAMILY_6320,
4037 .name = "Marvell 88E6320",
4038 .num_databases = 4096,
4039 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004040 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004041 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004042 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004043 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004044 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004045 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004046 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004047 },
4048
4049 [MV88E6321] = {
4050 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4051 .family = MV88E6XXX_FAMILY_6320,
4052 .name = "Marvell 88E6321",
4053 .num_databases = 4096,
4054 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004055 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004056 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004057 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004058 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004059 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004060 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004061 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004062 },
4063
4064 [MV88E6350] = {
4065 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4066 .family = MV88E6XXX_FAMILY_6351,
4067 .name = "Marvell 88E6350",
4068 .num_databases = 4096,
4069 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004070 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004071 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004072 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004073 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004074 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004075 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004076 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004077 },
4078
4079 [MV88E6351] = {
4080 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4081 .family = MV88E6XXX_FAMILY_6351,
4082 .name = "Marvell 88E6351",
4083 .num_databases = 4096,
4084 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004085 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004086 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004087 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004088 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004089 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004090 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004091 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004092 },
4093
4094 [MV88E6352] = {
4095 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4096 .family = MV88E6XXX_FAMILY_6352,
4097 .name = "Marvell 88E6352",
4098 .num_databases = 4096,
4099 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004100 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004101 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004102 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004103 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004104 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004105 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004106 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004107 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004108 [MV88E6390] = {
4109 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4110 .family = MV88E6XXX_FAMILY_6390,
4111 .name = "Marvell 88E6390",
4112 .num_databases = 4096,
4113 .num_ports = 11, /* 10 + Z80 */
4114 .port_base_addr = 0x0,
4115 .global1_addr = 0x1b,
4116 .age_time_coeff = 15000,
4117 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004118 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004119 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4120 .ops = &mv88e6390_ops,
4121 },
4122 [MV88E6390X] = {
4123 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4124 .family = MV88E6XXX_FAMILY_6390,
4125 .name = "Marvell 88E6390X",
4126 .num_databases = 4096,
4127 .num_ports = 11, /* 10 + Z80 */
4128 .port_base_addr = 0x0,
4129 .global1_addr = 0x1b,
4130 .age_time_coeff = 15000,
4131 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004132 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004133 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4134 .ops = &mv88e6390x_ops,
4135 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004136};
4137
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004138static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004139{
Vivien Didelota439c062016-04-17 13:23:58 -04004140 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004141
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004142 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4143 if (mv88e6xxx_table[i].prod_num == prod_num)
4144 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004145
Vivien Didelotb9b37712015-10-30 19:39:48 -04004146 return NULL;
4147}
4148
Vivien Didelotfad09c72016-06-21 12:28:20 -04004149static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004150{
4151 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004152 unsigned int prod_num, rev;
4153 u16 id;
4154 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004155
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004156 mutex_lock(&chip->reg_lock);
4157 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4158 mutex_unlock(&chip->reg_lock);
4159 if (err)
4160 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004161
4162 prod_num = (id & 0xfff0) >> 4;
4163 rev = id & 0x000f;
4164
4165 info = mv88e6xxx_lookup_info(prod_num);
4166 if (!info)
4167 return -ENODEV;
4168
Vivien Didelotcaac8542016-06-20 13:14:09 -04004169 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004170 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004171
Vivien Didelotca070c12016-09-02 14:45:34 -04004172 err = mv88e6xxx_g2_require(chip);
4173 if (err)
4174 return err;
4175
Vivien Didelotfad09c72016-06-21 12:28:20 -04004176 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4177 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004178
4179 return 0;
4180}
4181
Vivien Didelotfad09c72016-06-21 12:28:20 -04004182static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004183{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004184 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004185
Vivien Didelotfad09c72016-06-21 12:28:20 -04004186 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4187 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004188 return NULL;
4189
Vivien Didelotfad09c72016-06-21 12:28:20 -04004190 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004191
Vivien Didelotfad09c72016-06-21 12:28:20 -04004192 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04004193
Vivien Didelotfad09c72016-06-21 12:28:20 -04004194 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004195}
4196
Vivien Didelote57e5e72016-08-15 17:19:00 -04004197static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4198{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004199 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04004200 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004201}
4202
Andrew Lunn930188c2016-08-22 16:01:03 +02004203static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4204{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004205 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02004206 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004207}
4208
Vivien Didelotfad09c72016-06-21 12:28:20 -04004209static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004210 struct mii_bus *bus, int sw_addr)
4211{
4212 /* ADDR[0] pin is unavailable externally and considered zero */
4213 if (sw_addr & 0x1)
4214 return -EINVAL;
4215
Vivien Didelot914b32f2016-06-20 13:14:11 -04004216 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004217 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004218 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004219 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004220 else
4221 return -EINVAL;
4222
Vivien Didelotfad09c72016-06-21 12:28:20 -04004223 chip->bus = bus;
4224 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004225
4226 return 0;
4227}
4228
Andrew Lunn7b314362016-08-22 16:01:01 +02004229static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4230{
Vivien Didelot04bed142016-08-31 18:06:13 -04004231 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004232
Andrew Lunn443d5a12016-12-03 04:35:18 +01004233 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004234}
4235
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004236static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4237 struct device *host_dev, int sw_addr,
4238 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004239{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004240 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004241 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004242 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004243
Vivien Didelota439c062016-04-17 13:23:58 -04004244 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004245 if (!bus)
4246 return NULL;
4247
Vivien Didelotfad09c72016-06-21 12:28:20 -04004248 chip = mv88e6xxx_alloc_chip(dsa_dev);
4249 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004250 return NULL;
4251
Vivien Didelotcaac8542016-06-20 13:14:09 -04004252 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004253 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004254
Vivien Didelotfad09c72016-06-21 12:28:20 -04004255 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004256 if (err)
4257 goto free;
4258
Vivien Didelotfad09c72016-06-21 12:28:20 -04004259 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004260 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004261 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004262
Andrew Lunndc30c352016-10-16 19:56:49 +02004263 mutex_lock(&chip->reg_lock);
4264 err = mv88e6xxx_switch_reset(chip);
4265 mutex_unlock(&chip->reg_lock);
4266 if (err)
4267 goto free;
4268
Vivien Didelote57e5e72016-08-15 17:19:00 -04004269 mv88e6xxx_phy_init(chip);
4270
Vivien Didelotfad09c72016-06-21 12:28:20 -04004271 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004272 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004273 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004274
Vivien Didelotfad09c72016-06-21 12:28:20 -04004275 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004276
Vivien Didelotfad09c72016-06-21 12:28:20 -04004277 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004278free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004279 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004280
4281 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004282}
4283
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004284static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4285 const struct switchdev_obj_port_mdb *mdb,
4286 struct switchdev_trans *trans)
4287{
4288 /* We don't need any dynamic resource from the kernel (yet),
4289 * so skip the prepare phase.
4290 */
4291
4292 return 0;
4293}
4294
4295static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4296 const struct switchdev_obj_port_mdb *mdb,
4297 struct switchdev_trans *trans)
4298{
Vivien Didelot04bed142016-08-31 18:06:13 -04004299 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004300
4301 mutex_lock(&chip->reg_lock);
4302 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4303 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4304 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4305 mutex_unlock(&chip->reg_lock);
4306}
4307
4308static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4309 const struct switchdev_obj_port_mdb *mdb)
4310{
Vivien Didelot04bed142016-08-31 18:06:13 -04004311 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004312 int err;
4313
4314 mutex_lock(&chip->reg_lock);
4315 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4316 GLOBAL_ATU_DATA_STATE_UNUSED);
4317 mutex_unlock(&chip->reg_lock);
4318
4319 return err;
4320}
4321
4322static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4323 struct switchdev_obj_port_mdb *mdb,
4324 int (*cb)(struct switchdev_obj *obj))
4325{
Vivien Didelot04bed142016-08-31 18:06:13 -04004326 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004327 int err;
4328
4329 mutex_lock(&chip->reg_lock);
4330 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4331 mutex_unlock(&chip->reg_lock);
4332
4333 return err;
4334}
4335
Vivien Didelot9d490b42016-08-23 12:38:56 -04004336static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004337 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004338 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004339 .setup = mv88e6xxx_setup,
4340 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004341 .adjust_link = mv88e6xxx_adjust_link,
4342 .get_strings = mv88e6xxx_get_strings,
4343 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4344 .get_sset_count = mv88e6xxx_get_sset_count,
4345 .set_eee = mv88e6xxx_set_eee,
4346 .get_eee = mv88e6xxx_get_eee,
4347#ifdef CONFIG_NET_DSA_HWMON
4348 .get_temp = mv88e6xxx_get_temp,
4349 .get_temp_limit = mv88e6xxx_get_temp_limit,
4350 .set_temp_limit = mv88e6xxx_set_temp_limit,
4351 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
4352#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004353 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004354 .get_eeprom = mv88e6xxx_get_eeprom,
4355 .set_eeprom = mv88e6xxx_set_eeprom,
4356 .get_regs_len = mv88e6xxx_get_regs_len,
4357 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004358 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004359 .port_bridge_join = mv88e6xxx_port_bridge_join,
4360 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4361 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004362 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004363 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4364 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4365 .port_vlan_add = mv88e6xxx_port_vlan_add,
4366 .port_vlan_del = mv88e6xxx_port_vlan_del,
4367 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4368 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4369 .port_fdb_add = mv88e6xxx_port_fdb_add,
4370 .port_fdb_del = mv88e6xxx_port_fdb_del,
4371 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004372 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4373 .port_mdb_add = mv88e6xxx_port_mdb_add,
4374 .port_mdb_del = mv88e6xxx_port_mdb_del,
4375 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004376};
4377
Vivien Didelotfad09c72016-06-21 12:28:20 -04004378static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004379 struct device_node *np)
4380{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004381 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004382 struct dsa_switch *ds;
4383
4384 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4385 if (!ds)
4386 return -ENOMEM;
4387
4388 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004389 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004390 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004391
4392 dev_set_drvdata(dev, ds);
4393
4394 return dsa_register_switch(ds, np);
4395}
4396
Vivien Didelotfad09c72016-06-21 12:28:20 -04004397static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004398{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004399 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004400}
4401
Vivien Didelot57d32312016-06-20 13:13:58 -04004402static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004403{
4404 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004405 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004406 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004407 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004408 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004409 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004410
Vivien Didelotcaac8542016-06-20 13:14:09 -04004411 compat_info = of_device_get_match_data(dev);
4412 if (!compat_info)
4413 return -EINVAL;
4414
Vivien Didelotfad09c72016-06-21 12:28:20 -04004415 chip = mv88e6xxx_alloc_chip(dev);
4416 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004417 return -ENOMEM;
4418
Vivien Didelotfad09c72016-06-21 12:28:20 -04004419 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004420
Andrew Lunn56995cb2016-12-03 04:35:19 +01004421 err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
4422 if (err)
4423 return err;
4424
Vivien Didelotfad09c72016-06-21 12:28:20 -04004425 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004426 if (err)
4427 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004428
Andrew Lunnb4308f02016-11-21 23:26:55 +01004429 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4430 if (IS_ERR(chip->reset))
4431 return PTR_ERR(chip->reset);
4432
Vivien Didelotfad09c72016-06-21 12:28:20 -04004433 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004434 if (err)
4435 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004436
Vivien Didelote57e5e72016-08-15 17:19:00 -04004437 mv88e6xxx_phy_init(chip);
4438
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004439 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004440 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004441 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004442
Andrew Lunndc30c352016-10-16 19:56:49 +02004443 mutex_lock(&chip->reg_lock);
4444 err = mv88e6xxx_switch_reset(chip);
4445 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004446 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004447 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004448
Andrew Lunndc30c352016-10-16 19:56:49 +02004449 chip->irq = of_irq_get(np, 0);
4450 if (chip->irq == -EPROBE_DEFER) {
4451 err = chip->irq;
4452 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004453 }
4454
Andrew Lunndc30c352016-10-16 19:56:49 +02004455 if (chip->irq > 0) {
4456 /* Has to be performed before the MDIO bus is created,
4457 * because the PHYs will link there interrupts to these
4458 * interrupt controllers
4459 */
4460 mutex_lock(&chip->reg_lock);
4461 err = mv88e6xxx_g1_irq_setup(chip);
4462 mutex_unlock(&chip->reg_lock);
4463
4464 if (err)
4465 goto out;
4466
4467 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4468 err = mv88e6xxx_g2_irq_setup(chip);
4469 if (err)
4470 goto out_g1_irq;
4471 }
4472 }
4473
4474 err = mv88e6xxx_mdio_register(chip, np);
4475 if (err)
4476 goto out_g2_irq;
4477
4478 err = mv88e6xxx_register_switch(chip, np);
4479 if (err)
4480 goto out_mdio;
4481
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004482 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004483
4484out_mdio:
4485 mv88e6xxx_mdio_unregister(chip);
4486out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004487 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004488 mv88e6xxx_g2_irq_free(chip);
4489out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004490 if (chip->irq > 0) {
4491 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004492 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004493 mutex_unlock(&chip->reg_lock);
4494 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004495out:
4496 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004497}
4498
4499static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4500{
4501 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004502 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004503
Andrew Lunn930188c2016-08-22 16:01:03 +02004504 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004505 mv88e6xxx_unregister_switch(chip);
4506 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004507
Andrew Lunn467126442016-11-20 20:14:15 +01004508 if (chip->irq > 0) {
4509 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4510 mv88e6xxx_g2_irq_free(chip);
4511 mv88e6xxx_g1_irq_free(chip);
4512 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004513}
4514
4515static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004516 {
4517 .compatible = "marvell,mv88e6085",
4518 .data = &mv88e6xxx_table[MV88E6085],
4519 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004520 {
4521 .compatible = "marvell,mv88e6190",
4522 .data = &mv88e6xxx_table[MV88E6190],
4523 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004524 { /* sentinel */ },
4525};
4526
4527MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4528
4529static struct mdio_driver mv88e6xxx_driver = {
4530 .probe = mv88e6xxx_probe,
4531 .remove = mv88e6xxx_remove,
4532 .mdiodrv.driver = {
4533 .name = "mv88e6085",
4534 .of_match_table = mv88e6xxx_of_match,
4535 },
4536};
4537
Ben Hutchings98e67302011-11-25 14:36:19 +00004538static int __init mv88e6xxx_init(void)
4539{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004540 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004541 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004542}
4543module_init(mv88e6xxx_init);
4544
4545static void __exit mv88e6xxx_cleanup(void)
4546{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004547 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004548 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004549}
4550module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004551
4552MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4553MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4554MODULE_LICENSE("GPL");