blob: c53d4dc88e9039ef87c200e3d281db2d0ba3f34c [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040035#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040036#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010037#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020038#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010039#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010040#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040042#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000043
Vivien Didelotfad09c72016-06-21 12:28:20 -040044static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040045{
Vivien Didelotfad09c72016-06-21 12:28:20 -040046 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
47 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040048 dump_stack();
49 }
50}
51
Vivien Didelotec561272016-09-02 14:45:33 -040052int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040053{
54 int err;
55
Vivien Didelotfad09c72016-06-21 12:28:20 -040056 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040057
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059 if (err)
60 return err;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 addr, reg, *val);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069{
70 int err;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 if (err)
76 return err;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 addr, reg, val);
80
81 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000082}
83
Vivien Didelot683f2242019-08-09 18:47:54 -040084int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
85 u16 mask, u16 val)
86{
87 u16 data;
88 int err;
89 int i;
90
91 /* There's no bus specific operation to wait for a mask */
92 for (i = 0; i < 16; i++) {
93 err = mv88e6xxx_read(chip, addr, reg, &data);
94 if (err)
95 return err;
96
97 if ((data & mask) == val)
98 return 0;
99
100 usleep_range(1000, 2000);
101 }
102
103 dev_err(chip->dev, "Timeout while waiting for switch\n");
104 return -ETIMEDOUT;
105}
106
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400107int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
108 int bit, int val)
109{
110 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
111 val ? BIT(bit) : 0x0000);
112}
113
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200114struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100115{
116 struct mv88e6xxx_mdio_bus *mdio_bus;
117
118 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
119 list);
120 if (!mdio_bus)
121 return NULL;
122
123 return mdio_bus->bus;
124}
125
Andrew Lunndc30c352016-10-16 19:56:49 +0200126static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
127{
128 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
129 unsigned int n = d->hwirq;
130
131 chip->g1_irq.masked |= (1 << n);
132}
133
134static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
135{
136 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
137 unsigned int n = d->hwirq;
138
139 chip->g1_irq.masked &= ~(1 << n);
140}
141
Andrew Lunn294d7112018-02-22 22:58:32 +0100142static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200143{
Andrew Lunndc30c352016-10-16 19:56:49 +0200144 unsigned int nhandled = 0;
145 unsigned int sub_irq;
146 unsigned int n;
147 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500148 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200149 int err;
150
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000151 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400152 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000153 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200154
155 if (err)
156 goto out;
157
John David Anglin7c0db242019-02-11 13:40:21 -0500158 do {
159 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
160 if (reg & (1 << n)) {
161 sub_irq = irq_find_mapping(chip->g1_irq.domain,
162 n);
163 handle_nested_irq(sub_irq);
164 ++nhandled;
165 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200166 }
John David Anglin7c0db242019-02-11 13:40:21 -0500167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000168 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500169 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
170 if (err)
171 goto unlock;
172 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
173unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000174 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500175 if (err)
176 goto out;
177 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
178 } while (reg & ctl1);
179
Andrew Lunndc30c352016-10-16 19:56:49 +0200180out:
181 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
182}
183
Andrew Lunn294d7112018-02-22 22:58:32 +0100184static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
185{
186 struct mv88e6xxx_chip *chip = dev_id;
187
188 return mv88e6xxx_g1_irq_thread_work(chip);
189}
190
Andrew Lunndc30c352016-10-16 19:56:49 +0200191static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
192{
193 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
194
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000195 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200196}
197
198static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
199{
200 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
201 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
202 u16 reg;
203 int err;
204
Vivien Didelotd77f4322017-06-15 12:14:03 -0400205 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200206 if (err)
207 goto out;
208
209 reg &= ~mask;
210 reg |= (~chip->g1_irq.masked & mask);
211
Vivien Didelotd77f4322017-06-15 12:14:03 -0400212 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200213 if (err)
214 goto out;
215
216out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000217 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200218}
219
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530220static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200221 .name = "mv88e6xxx-g1",
222 .irq_mask = mv88e6xxx_g1_irq_mask,
223 .irq_unmask = mv88e6xxx_g1_irq_unmask,
224 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
225 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
226};
227
228static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
229 unsigned int irq,
230 irq_hw_number_t hwirq)
231{
232 struct mv88e6xxx_chip *chip = d->host_data;
233
234 irq_set_chip_data(irq, d->host_data);
235 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
236 irq_set_noprobe(irq);
237
238 return 0;
239}
240
241static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
242 .map = mv88e6xxx_g1_irq_domain_map,
243 .xlate = irq_domain_xlate_twocell,
244};
245
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200246/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100247static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200248{
249 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100250 u16 mask;
251
Vivien Didelotd77f4322017-06-15 12:14:03 -0400252 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100253 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400254 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100255
Andreas Färber5edef2f2016-11-27 23:26:28 +0100256 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100257 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 irq_dispose_mapping(virq);
259 }
260
Andrew Lunna3db3d32016-11-20 20:14:14 +0100261 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200262}
263
Andrew Lunn294d7112018-02-22 22:58:32 +0100264static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
265{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200266 /*
267 * free_irq must be called without reg_lock taken because the irq
268 * handler takes this lock, too.
269 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100270 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200271
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000272 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200273 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000274 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100275}
276
277static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200278{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100279 int err, irq, virq;
280 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200281
282 chip->g1_irq.nirqs = chip->info->g1_irqs;
283 chip->g1_irq.domain = irq_domain_add_simple(
284 NULL, chip->g1_irq.nirqs, 0,
285 &mv88e6xxx_g1_irq_domain_ops, chip);
286 if (!chip->g1_irq.domain)
287 return -ENOMEM;
288
289 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
290 irq_create_mapping(chip->g1_irq.domain, irq);
291
292 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
293 chip->g1_irq.masked = ~0;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100297 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200298
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100299 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200300
Vivien Didelotd77f4322017-06-15 12:14:03 -0400301 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200302 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100303 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200304
305 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400306 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200307 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100308 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200309
Andrew Lunndc30c352016-10-16 19:56:49 +0200310 return 0;
311
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100312out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100313 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400314 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100315
316out_mapping:
317 for (irq = 0; irq < 16; irq++) {
318 virq = irq_find_mapping(chip->g1_irq.domain, irq);
319 irq_dispose_mapping(virq);
320 }
321
322 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200323
324 return err;
325}
326
Andrew Lunn294d7112018-02-22 22:58:32 +0100327static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
328{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100329 static struct lock_class_key lock_key;
330 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100331 int err;
332
333 err = mv88e6xxx_g1_irq_setup_common(chip);
334 if (err)
335 return err;
336
Andrew Lunnf6d97582019-02-23 17:43:56 +0100337 /* These lock classes tells lockdep that global 1 irqs are in
338 * a different category than their parent GPIO, so it won't
339 * report false recursion.
340 */
341 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000343 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100344 err = request_threaded_irq(chip->irq, NULL,
345 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200346 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn294d7112018-02-22 22:58:32 +0100347 dev_name(chip->dev), chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000348 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100349 if (err)
350 mv88e6xxx_g1_irq_free_common(chip);
351
352 return err;
353}
354
355static void mv88e6xxx_irq_poll(struct kthread_work *work)
356{
357 struct mv88e6xxx_chip *chip = container_of(work,
358 struct mv88e6xxx_chip,
359 irq_poll_work.work);
360 mv88e6xxx_g1_irq_thread_work(chip);
361
362 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
363 msecs_to_jiffies(100));
364}
365
366static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
367{
368 int err;
369
370 err = mv88e6xxx_g1_irq_setup_common(chip);
371 if (err)
372 return err;
373
374 kthread_init_delayed_work(&chip->irq_poll_work,
375 mv88e6xxx_irq_poll);
376
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800377 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100378 if (IS_ERR(chip->kworker))
379 return PTR_ERR(chip->kworker);
380
381 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
382 msecs_to_jiffies(100));
383
384 return 0;
385}
386
387static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
388{
389 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
390 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200391
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000392 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200393 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000394 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100395}
396
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +0100397int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
398 int speed, int duplex, int pause,
399 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100400{
Andrew Lunna26deec2019-04-18 03:11:39 +0200401 struct phylink_link_state state;
Vivien Didelotd78343d2016-11-04 03:23:36 +0100402 int err;
403
404 if (!chip->info->ops->port_set_link)
405 return 0;
406
Andrew Lunna26deec2019-04-18 03:11:39 +0200407 if (!chip->info->ops->port_link_state)
408 return 0;
409
410 err = chip->info->ops->port_link_state(chip, port, &state);
411 if (err)
412 return err;
413
414 /* Has anything actually changed? We don't expect the
415 * interface mode to change without one of the other
416 * parameters also changing
417 */
418 if (state.link == link &&
419 state.speed == speed &&
Marek Behún927441a2019-08-14 16:40:24 +0200420 state.duplex == duplex &&
421 (state.interface == mode ||
422 state.interface == PHY_INTERFACE_MODE_NA))
Andrew Lunna26deec2019-04-18 03:11:39 +0200423 return 0;
424
Vivien Didelotd78343d2016-11-04 03:23:36 +0100425 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200426 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100427 if (err)
428 return err;
429
430 if (chip->info->ops->port_set_speed) {
431 err = chip->info->ops->port_set_speed(chip, port, speed);
432 if (err && err != -EOPNOTSUPP)
433 goto restore_link;
434 }
435
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100436 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
437 mode = chip->info->ops->port_max_speed_mode(port);
438
Andrew Lunn54186b92018-08-09 15:38:37 +0200439 if (chip->info->ops->port_set_pause) {
440 err = chip->info->ops->port_set_pause(chip, port, pause);
441 if (err)
442 goto restore_link;
443 }
444
Vivien Didelotd78343d2016-11-04 03:23:36 +0100445 if (chip->info->ops->port_set_duplex) {
446 err = chip->info->ops->port_set_duplex(chip, port, duplex);
447 if (err && err != -EOPNOTSUPP)
448 goto restore_link;
449 }
450
451 if (chip->info->ops->port_set_rgmii_delay) {
452 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
453 if (err && err != -EOPNOTSUPP)
454 goto restore_link;
455 }
456
Andrew Lunnf39908d2017-02-04 20:02:50 +0100457 if (chip->info->ops->port_set_cmode) {
458 err = chip->info->ops->port_set_cmode(chip, port, mode);
459 if (err && err != -EOPNOTSUPP)
460 goto restore_link;
461 }
462
Vivien Didelotd78343d2016-11-04 03:23:36 +0100463 err = 0;
464restore_link:
465 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400466 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100467
468 return err;
469}
470
Marek Vasutd700ec42018-09-12 00:15:24 +0200471static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
472{
473 struct mv88e6xxx_chip *chip = ds->priv;
474
475 return port < chip->info->num_internal_phys;
476}
477
Russell King6c422e32018-08-09 15:38:39 +0200478static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
479 unsigned long *mask,
480 struct phylink_link_state *state)
481{
482 if (!phy_interface_mode_is_8023z(state->interface)) {
483 /* 10M and 100M are only supported in non-802.3z mode */
484 phylink_set(mask, 10baseT_Half);
485 phylink_set(mask, 10baseT_Full);
486 phylink_set(mask, 100baseT_Half);
487 phylink_set(mask, 100baseT_Full);
488 }
489}
490
491static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
492 unsigned long *mask,
493 struct phylink_link_state *state)
494{
495 /* FIXME: if the port is in 1000Base-X mode, then it only supports
496 * 1000M FD speeds. In this case, CMODE will indicate 5.
497 */
498 phylink_set(mask, 1000baseT_Full);
499 phylink_set(mask, 1000baseX_Full);
500
501 mv88e6065_phylink_validate(chip, port, mask, state);
502}
503
Marek Behúne3af71a2019-02-25 12:39:55 +0100504static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
505 unsigned long *mask,
506 struct phylink_link_state *state)
507{
508 if (port >= 5)
509 phylink_set(mask, 2500baseX_Full);
510
511 /* No ethtool bits for 200Mbps */
512 phylink_set(mask, 1000baseT_Full);
513 phylink_set(mask, 1000baseX_Full);
514
515 mv88e6065_phylink_validate(chip, port, mask, state);
516}
517
Russell King6c422e32018-08-09 15:38:39 +0200518static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
519 unsigned long *mask,
520 struct phylink_link_state *state)
521{
522 /* No ethtool bits for 200Mbps */
523 phylink_set(mask, 1000baseT_Full);
524 phylink_set(mask, 1000baseX_Full);
525
526 mv88e6065_phylink_validate(chip, port, mask, state);
527}
528
529static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
530 unsigned long *mask,
531 struct phylink_link_state *state)
532{
Andrew Lunnec260162019-02-08 22:25:44 +0100533 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200534 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100535 phylink_set(mask, 2500baseT_Full);
536 }
Russell King6c422e32018-08-09 15:38:39 +0200537
538 /* No ethtool bits for 200Mbps */
539 phylink_set(mask, 1000baseT_Full);
540 phylink_set(mask, 1000baseX_Full);
541
542 mv88e6065_phylink_validate(chip, port, mask, state);
543}
544
545static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
546 unsigned long *mask,
547 struct phylink_link_state *state)
548{
549 if (port >= 9) {
550 phylink_set(mask, 10000baseT_Full);
551 phylink_set(mask, 10000baseKR_Full);
552 }
553
554 mv88e6390_phylink_validate(chip, port, mask, state);
555}
556
Russell Kingc9a23562018-05-10 13:17:35 -0700557static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
558 unsigned long *supported,
559 struct phylink_link_state *state)
560{
Russell King6c422e32018-08-09 15:38:39 +0200561 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
562 struct mv88e6xxx_chip *chip = ds->priv;
563
564 /* Allow all the expected bits */
565 phylink_set(mask, Autoneg);
566 phylink_set(mask, Pause);
567 phylink_set_port_modes(mask);
568
569 if (chip->info->ops->phylink_validate)
570 chip->info->ops->phylink_validate(chip, port, mask, state);
571
572 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
573 bitmap_and(state->advertising, state->advertising, mask,
574 __ETHTOOL_LINK_MODE_MASK_NBITS);
575
576 /* We can only operate at 2500BaseX or 1000BaseX. If requested
577 * to advertise both, only report advertising at 2500BaseX.
578 */
579 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700580}
581
582static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
583 struct phylink_link_state *state)
584{
585 struct mv88e6xxx_chip *chip = ds->priv;
586 int err;
587
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000588 mv88e6xxx_reg_lock(chip);
Russell King6c422e32018-08-09 15:38:39 +0200589 if (chip->info->ops->port_link_state)
590 err = chip->info->ops->port_link_state(chip, port, state);
591 else
592 err = -EOPNOTSUPP;
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000593 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700594
595 return err;
596}
597
598static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
599 unsigned int mode,
600 const struct phylink_link_state *state)
601{
602 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn54186b92018-08-09 15:38:37 +0200603 int speed, duplex, link, pause, err;
Russell Kingc9a23562018-05-10 13:17:35 -0700604
Marek Vasutd700ec42018-09-12 00:15:24 +0200605 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700606 return;
607
608 if (mode == MLO_AN_FIXED) {
609 link = LINK_FORCED_UP;
610 speed = state->speed;
611 duplex = state->duplex;
Marek Vasutd700ec42018-09-12 00:15:24 +0200612 } else if (!mv88e6xxx_phy_is_internal(ds, port)) {
613 link = state->link;
614 speed = state->speed;
615 duplex = state->duplex;
Russell Kingc9a23562018-05-10 13:17:35 -0700616 } else {
617 speed = SPEED_UNFORCED;
618 duplex = DUPLEX_UNFORCED;
619 link = LINK_UNFORCED;
620 }
Andrew Lunn54186b92018-08-09 15:38:37 +0200621 pause = !!phylink_test(state->advertising, Pause);
Russell Kingc9a23562018-05-10 13:17:35 -0700622
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000623 mv88e6xxx_reg_lock(chip);
Andrew Lunn54186b92018-08-09 15:38:37 +0200624 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
Russell Kingc9a23562018-05-10 13:17:35 -0700625 state->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000626 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700627
628 if (err && err != -EOPNOTSUPP)
629 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
630}
631
632static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
633{
634 struct mv88e6xxx_chip *chip = ds->priv;
635 int err;
636
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000637 mv88e6xxx_reg_lock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700638 err = chip->info->ops->port_set_link(chip, port, link);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000639 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700640
641 if (err)
642 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
643}
644
645static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
646 unsigned int mode,
647 phy_interface_t interface)
648{
649 if (mode == MLO_AN_FIXED)
650 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
651}
652
653static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
654 unsigned int mode, phy_interface_t interface,
655 struct phy_device *phydev)
656{
657 if (mode == MLO_AN_FIXED)
658 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
659}
660
Andrew Lunna605a0f2016-11-21 23:26:58 +0100661static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000662{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100663 if (!chip->info->ops->stats_snapshot)
664 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000665
Andrew Lunna605a0f2016-11-21 23:26:58 +0100666 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667}
668
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100670 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
671 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
672 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
673 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
674 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
675 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
676 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
677 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
678 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
679 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
680 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
681 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
682 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
683 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
684 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
685 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
686 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
687 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
688 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
689 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
690 { "single", 4, 0x14, STATS_TYPE_BANK0, },
691 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
692 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
693 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
694 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
695 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
696 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
697 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
698 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
699 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
700 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
701 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
702 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
703 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
704 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
705 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
706 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
707 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
708 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
709 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
710 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
711 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
712 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
713 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
714 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
715 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
716 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
717 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
718 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
719 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
720 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
721 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
722 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
723 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
724 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
725 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
726 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
727 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
728 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200729};
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100732 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100733 int port, u16 bank1_select,
734 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200735{
Andrew Lunn80c46272015-06-20 18:42:30 +0200736 u32 low;
737 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100738 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200739 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200740 u64 value;
741
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100743 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200744 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
745 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800746 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200747
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200748 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100749 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200750 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
751 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800752 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000753 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200754 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100755 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100756 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100757 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 /* fall through */
759 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100760 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100761 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100762 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100763 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500764 break;
765 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800766 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100768 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200769 return value;
770}
771
Andrew Lunn436fe172018-03-01 02:02:29 +0100772static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
773 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774{
775 struct mv88e6xxx_hw_stat *stat;
776 int i, j;
777
778 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
779 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100780 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
782 ETH_GSTRING_LEN);
783 j++;
784 }
785 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100786
787 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100788}
789
Andrew Lunn436fe172018-03-01 02:02:29 +0100790static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
791 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100792{
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return mv88e6xxx_stats_get_strings(chip, data,
794 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100795}
796
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000797static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
798 uint8_t *data)
799{
800 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
801}
802
Andrew Lunn436fe172018-03-01 02:02:29 +0100803static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
804 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100805{
Andrew Lunn436fe172018-03-01 02:02:29 +0100806 return mv88e6xxx_stats_get_strings(chip, data,
807 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100808}
809
Andrew Lunn65f60e42018-03-28 23:50:28 +0200810static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
811 "atu_member_violation",
812 "atu_miss_violation",
813 "atu_full_violation",
814 "vtu_member_violation",
815 "vtu_miss_violation",
816};
817
818static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
819{
820 unsigned int i;
821
822 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
823 strlcpy(data + i * ETH_GSTRING_LEN,
824 mv88e6xxx_atu_vtu_stats_strings[i],
825 ETH_GSTRING_LEN);
826}
827
Andrew Lunndfafe442016-11-21 23:27:02 +0100828static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700829 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830{
Vivien Didelot04bed142016-08-31 18:06:13 -0400831 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100832 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100833
Florian Fainelli89f09042018-04-25 12:12:50 -0700834 if (stringset != ETH_SS_STATS)
835 return;
836
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000837 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100838
Andrew Lunndfafe442016-11-21 23:27:02 +0100839 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100840 count = chip->info->ops->stats_get_strings(chip, data);
841
842 if (chip->info->ops->serdes_get_strings) {
843 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200844 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100845 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100846
Andrew Lunn65f60e42018-03-28 23:50:28 +0200847 data += count * ETH_GSTRING_LEN;
848 mv88e6xxx_atu_vtu_get_strings(data);
849
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000850 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100851}
852
853static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
854 int types)
855{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 struct mv88e6xxx_hw_stat *stat;
857 int i, j;
858
859 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
860 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100861 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100862 j++;
863 }
864 return j;
865}
866
Andrew Lunndfafe442016-11-21 23:27:02 +0100867static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
868{
869 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
870 STATS_TYPE_PORT);
871}
872
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000873static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
874{
875 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
876}
877
Andrew Lunndfafe442016-11-21 23:27:02 +0100878static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
879{
880 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
881 STATS_TYPE_BANK1);
882}
883
Florian Fainelli89f09042018-04-25 12:12:50 -0700884static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100885{
886 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100887 int serdes_count = 0;
888 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100889
Florian Fainelli89f09042018-04-25 12:12:50 -0700890 if (sset != ETH_SS_STATS)
891 return 0;
892
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000893 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100895 count = chip->info->ops->stats_get_sset_count(chip);
896 if (count < 0)
897 goto out;
898
899 if (chip->info->ops->serdes_get_sset_count)
900 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
901 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200902 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100903 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200904 goto out;
905 }
906 count += serdes_count;
907 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
908
Andrew Lunn436fe172018-03-01 02:02:29 +0100909out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000910 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100911
Andrew Lunn436fe172018-03-01 02:02:29 +0100912 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100913}
914
Andrew Lunn436fe172018-03-01 02:02:29 +0100915static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
916 uint64_t *data, int types,
917 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
924 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000925 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100926 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
927 bank1_select,
928 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000929 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +0100930
Andrew Lunn052f9472016-11-21 23:27:03 +0100931 j++;
932 }
933 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100934 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100935}
936
Andrew Lunn436fe172018-03-01 02:02:29 +0100937static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
938 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100939{
940 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100941 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400942 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100943}
944
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000945static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
946 uint64_t *data)
947{
948 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
949 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
950}
951
Andrew Lunn436fe172018-03-01 02:02:29 +0100952static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
953 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100954{
955 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100956 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400957 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
958 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100959}
960
Andrew Lunn436fe172018-03-01 02:02:29 +0100961static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100963{
964 return mv88e6xxx_stats_get_stats(chip, port, data,
965 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400966 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
967 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100968}
969
Andrew Lunn65f60e42018-03-28 23:50:28 +0200970static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
971 uint64_t *data)
972{
973 *data++ = chip->ports[port].atu_member_violation;
974 *data++ = chip->ports[port].atu_miss_violation;
975 *data++ = chip->ports[port].atu_full_violation;
976 *data++ = chip->ports[port].vtu_member_violation;
977 *data++ = chip->ports[port].vtu_miss_violation;
978}
979
Andrew Lunn052f9472016-11-21 23:27:03 +0100980static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
981 uint64_t *data)
982{
Andrew Lunn436fe172018-03-01 02:02:29 +0100983 int count = 0;
984
Andrew Lunn052f9472016-11-21 23:27:03 +0100985 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100986 count = chip->info->ops->stats_get_stats(chip, port, data);
987
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000988 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 if (chip->info->ops->serdes_get_stats) {
990 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100992 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200993 data += count;
994 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000995 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +0100996}
997
Vivien Didelotf81ec902016-05-09 13:22:58 -0400998static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
999 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001000{
Vivien Didelot04bed142016-08-31 18:06:13 -04001001 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001002 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001004 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001005
Andrew Lunna605a0f2016-11-21 23:26:58 +01001006 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001007 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001008
1009 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001010 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001011
1012 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014}
Ben Hutchings98e67302011-11-25 14:36:19 +00001015
Vivien Didelotf81ec902016-05-09 13:22:58 -04001016static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001017{
1018 return 32 * sizeof(u16);
1019}
1020
Vivien Didelotf81ec902016-05-09 13:22:58 -04001021static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1022 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001023{
Vivien Didelot04bed142016-08-31 18:06:13 -04001024 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001025 int err;
1026 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027 u16 *p = _p;
1028 int i;
1029
Vivien Didelota5f39322018-12-17 16:05:21 -05001030 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031
1032 memset(p, 0xff, 32 * sizeof(u16));
1033
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001034 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001035
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001037
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001038 err = mv88e6xxx_port_read(chip, port, i, &reg);
1039 if (!err)
1040 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041 }
Vivien Didelot23062512016-05-09 13:22:45 -04001042
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001043 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044}
1045
Vivien Didelot08f50062017-08-01 16:32:41 -04001046static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1047 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001048{
Vivien Didelot5480db62017-08-01 16:32:40 -04001049 /* Nothing to do on the port's MAC */
1050 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001051}
1052
Vivien Didelot08f50062017-08-01 16:32:41 -04001053static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1054 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001055{
Vivien Didelot5480db62017-08-01 16:32:40 -04001056 /* Nothing to do on the port's MAC */
1057 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058}
1059
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001060/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001061static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001062{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001063 struct dsa_switch *ds = chip->ds;
1064 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001065 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001066 struct dsa_port *dp;
1067 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001068 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001069
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001070 list_for_each_entry(dp, &dst->ports, list) {
1071 if (dp->ds->index == dev && dp->index == port) {
1072 found = true;
1073 break;
1074 }
1075 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001076
Vivien Didelote5887a22017-03-30 17:37:11 -04001077 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001078 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001079 return 0;
1080
1081 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001082 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001083 return mv88e6xxx_port_mask(chip);
1084
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001085 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001086 pvlan = 0;
1087
1088 /* Frames from user ports can egress any local DSA links and CPU ports,
1089 * as well as any local member of their bridge group.
1090 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001091 list_for_each_entry(dp, &dst->ports, list)
1092 if (dp->ds == ds &&
1093 (dp->type == DSA_PORT_TYPE_CPU ||
1094 dp->type == DSA_PORT_TYPE_DSA ||
1095 (br && dp->bridge_dev == br)))
1096 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001097
1098 return pvlan;
1099}
1100
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001101static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001102{
1103 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001104
1105 /* prevent frames from going back out of the port they came in on */
1106 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001107
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001108 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001109}
1110
Vivien Didelotf81ec902016-05-09 13:22:58 -04001111static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1112 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001113{
Vivien Didelot04bed142016-08-31 18:06:13 -04001114 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001115 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001116
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001117 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001118 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001119 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001120
1121 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001122 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001123}
1124
Vivien Didelot93e18d62018-05-11 17:16:35 -04001125static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1126{
1127 int err;
1128
1129 if (chip->info->ops->ieee_pri_map) {
1130 err = chip->info->ops->ieee_pri_map(chip);
1131 if (err)
1132 return err;
1133 }
1134
1135 if (chip->info->ops->ip_pri_map) {
1136 err = chip->info->ops->ip_pri_map(chip);
1137 if (err)
1138 return err;
1139 }
1140
1141 return 0;
1142}
1143
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001144static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1145{
1146 int target, port;
1147 int err;
1148
1149 if (!chip->info->global2_addr)
1150 return 0;
1151
1152 /* Initialize the routing port to the 32 possible target devices */
1153 for (target = 0; target < 32; target++) {
1154 port = 0x1f;
1155 if (target < DSA_MAX_SWITCHES)
1156 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1157 port = chip->ds->rtable[target];
1158
1159 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1160 if (err)
1161 return err;
1162 }
1163
Vivien Didelot02317e62018-05-09 11:38:49 -04001164 if (chip->info->ops->set_cascade_port) {
1165 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1166 err = chip->info->ops->set_cascade_port(chip, port);
1167 if (err)
1168 return err;
1169 }
1170
Vivien Didelot23c98912018-05-09 11:38:50 -04001171 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1172 if (err)
1173 return err;
1174
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001175 return 0;
1176}
1177
Vivien Didelotb28f8722018-04-26 21:56:44 -04001178static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1179{
1180 /* Clear all trunk masks and mapping */
1181 if (chip->info->global2_addr)
1182 return mv88e6xxx_g2_trunk_clear(chip);
1183
1184 return 0;
1185}
1186
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001187static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1188{
1189 if (chip->info->ops->rmu_disable)
1190 return chip->info->ops->rmu_disable(chip);
1191
1192 return 0;
1193}
1194
Vivien Didelot9e907d72017-07-17 13:03:43 -04001195static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1196{
1197 if (chip->info->ops->pot_clear)
1198 return chip->info->ops->pot_clear(chip);
1199
1200 return 0;
1201}
1202
Vivien Didelot51c901a2017-07-17 13:03:41 -04001203static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1204{
1205 if (chip->info->ops->mgmt_rsvd2cpu)
1206 return chip->info->ops->mgmt_rsvd2cpu(chip);
1207
1208 return 0;
1209}
1210
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001211static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1212{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001213 int err;
1214
Vivien Didelotdaefc942017-03-11 16:12:54 -05001215 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1216 if (err)
1217 return err;
1218
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001219 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1220 if (err)
1221 return err;
1222
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001223 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1224}
1225
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001226static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1227{
1228 int port;
1229 int err;
1230
1231 if (!chip->info->ops->irl_init_all)
1232 return 0;
1233
1234 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1235 /* Disable ingress rate limiting by resetting all per port
1236 * ingress rate limit resources to their initial state.
1237 */
1238 err = chip->info->ops->irl_init_all(chip, port);
1239 if (err)
1240 return err;
1241 }
1242
1243 return 0;
1244}
1245
Vivien Didelot04a69a12017-10-13 14:18:05 -04001246static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1247{
1248 if (chip->info->ops->set_switch_mac) {
1249 u8 addr[ETH_ALEN];
1250
1251 eth_random_addr(addr);
1252
1253 return chip->info->ops->set_switch_mac(chip, addr);
1254 }
1255
1256 return 0;
1257}
1258
Vivien Didelot17a15942017-03-30 17:37:09 -04001259static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1260{
1261 u16 pvlan = 0;
1262
1263 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001264 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001265
1266 /* Skip the local source device, which uses in-chip port VLAN */
1267 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001268 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001269
1270 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1271}
1272
Vivien Didelot81228992017-03-30 17:37:08 -04001273static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1274{
Vivien Didelot17a15942017-03-30 17:37:09 -04001275 int dev, port;
1276 int err;
1277
Vivien Didelot81228992017-03-30 17:37:08 -04001278 if (!mv88e6xxx_has_pvt(chip))
1279 return 0;
1280
1281 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1282 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1283 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001284 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1285 if (err)
1286 return err;
1287
1288 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1289 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1290 err = mv88e6xxx_pvt_map(chip, dev, port);
1291 if (err)
1292 return err;
1293 }
1294 }
1295
1296 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001297}
1298
Vivien Didelot749efcb2016-09-22 16:49:24 -04001299static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1300{
1301 struct mv88e6xxx_chip *chip = ds->priv;
1302 int err;
1303
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001304 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001305 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001306 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001307
1308 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001309 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001310}
1311
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001312static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1313{
1314 if (!chip->info->max_vid)
1315 return 0;
1316
1317 return mv88e6xxx_g1_vtu_flush(chip);
1318}
1319
Vivien Didelotf1394b782017-05-01 14:05:22 -04001320static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1321 struct mv88e6xxx_vtu_entry *entry)
1322{
1323 if (!chip->info->ops->vtu_getnext)
1324 return -EOPNOTSUPP;
1325
1326 return chip->info->ops->vtu_getnext(chip, entry);
1327}
1328
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001329static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1330 struct mv88e6xxx_vtu_entry *entry)
1331{
1332 if (!chip->info->ops->vtu_loadpurge)
1333 return -EOPNOTSUPP;
1334
1335 return chip->info->ops->vtu_loadpurge(chip, entry);
1336}
1337
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001338static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001339{
1340 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001341 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001342 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001343
1344 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1345
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001346 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001347 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001348 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001349 if (err)
1350 return err;
1351
1352 set_bit(*fid, fid_bitmap);
1353 }
1354
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001355 /* Set every FID bit used by the VLAN entries */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001356 vlan.vid = chip->info->max_vid;
1357 vlan.valid = false;
1358
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001359 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001360 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001361 if (err)
1362 return err;
1363
1364 if (!vlan.valid)
1365 break;
1366
1367 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001368 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001369
1370 /* The reset value 0x000 is used to indicate that multiple address
1371 * databases are not needed. Return the next positive available.
1372 */
1373 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001374 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001375 return -ENOSPC;
1376
1377 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001378 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001379}
1380
Vivien Didelotda9c3592016-02-12 12:09:40 -05001381static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1382 u16 vid_begin, u16 vid_end)
1383{
Vivien Didelot04bed142016-08-31 18:06:13 -04001384 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001385 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001386 int i, err;
1387
Andrew Lunndb06ae412017-09-25 23:32:20 +02001388 /* DSA and CPU ports have to be members of multiple vlans */
1389 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1390 return 0;
1391
Vivien Didelotda9c3592016-02-12 12:09:40 -05001392 if (!vid_begin)
1393 return -EOPNOTSUPP;
1394
Vivien Didelot425d2d32019-08-01 14:36:34 -04001395 vlan.vid = vid_begin - 1;
1396 vlan.valid = false;
1397
Vivien Didelotda9c3592016-02-12 12:09:40 -05001398 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001399 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001400 if (err)
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001401 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001402
1403 if (!vlan.valid)
1404 break;
1405
1406 if (vlan.vid > vid_end)
1407 break;
1408
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001409 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001410 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1411 continue;
1412
Vivien Didelot68bb8ea2019-10-21 16:51:15 -04001413 if (!dsa_to_port(ds, i)->slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001414 continue;
1415
Vivien Didelotbd00e052017-05-01 14:05:11 -04001416 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001417 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001418 continue;
1419
Vivien Didelotc8652c82017-10-16 11:12:19 -04001420 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelot68bb8ea2019-10-21 16:51:15 -04001421 dsa_to_port(ds, port)->bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001422 break; /* same bridge, check next VLAN */
1423
Vivien Didelotc8652c82017-10-16 11:12:19 -04001424 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001425 continue;
1426
Andrew Lunn743fcc22017-11-09 22:29:54 +01001427 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1428 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001429 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001430 return -EOPNOTSUPP;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001431 }
1432 } while (vlan.vid < vid_end);
1433
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001434 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001435}
1436
Vivien Didelotf81ec902016-05-09 13:22:58 -04001437static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1438 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001439{
Vivien Didelot04bed142016-08-31 18:06:13 -04001440 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001441 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1442 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001443 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001444
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001445 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001446 return -EOPNOTSUPP;
1447
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001448 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001449 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001450 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001451
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001452 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001453}
1454
Vivien Didelot57d32312016-06-20 13:13:58 -04001455static int
1456mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001457 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001458{
Vivien Didelot04bed142016-08-31 18:06:13 -04001459 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001460 int err;
1461
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001462 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001463 return -EOPNOTSUPP;
1464
Vivien Didelotda9c3592016-02-12 12:09:40 -05001465 /* If the requested port doesn't belong to the same bridge as the VLAN
1466 * members, do not support it (yet) and fallback to software VLAN.
1467 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001468 mv88e6xxx_reg_lock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001469 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1470 vlan->vid_end);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001471 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001472
Vivien Didelot76e398a2015-11-01 12:33:55 -05001473 /* We don't need any dynamic resource from the kernel (yet),
1474 * so skip the prepare phase.
1475 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001476 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001477}
1478
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001479static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1480 const unsigned char *addr, u16 vid,
1481 u8 state)
1482{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001483 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001484 struct mv88e6xxx_vtu_entry vlan;
1485 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001486 int err;
1487
1488 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001489 if (vid == 0) {
1490 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1491 if (err)
1492 return err;
1493 } else {
1494 vlan.vid = vid - 1;
1495 vlan.valid = false;
1496
1497 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1498 if (err)
1499 return err;
1500
1501 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1502 if (vlan.vid != vid || !vlan.valid)
1503 return -EOPNOTSUPP;
1504
1505 fid = vlan.fid;
1506 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001507
Vivien Didelotd8291a92019-09-07 16:00:47 -04001508 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001509 ether_addr_copy(entry.mac, addr);
1510 eth_addr_dec(entry.mac);
1511
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001512 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001513 if (err)
1514 return err;
1515
1516 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001517 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001518 memset(&entry, 0, sizeof(entry));
1519 ether_addr_copy(entry.mac, addr);
1520 }
1521
1522 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001523 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001524 entry.portvec &= ~BIT(port);
1525 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001526 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001527 } else {
1528 entry.portvec |= BIT(port);
1529 entry.state = state;
1530 }
1531
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001532 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001533}
1534
Vivien Didelotda7dc872019-09-07 16:00:49 -04001535static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1536 const struct mv88e6xxx_policy *policy)
1537{
1538 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1539 enum mv88e6xxx_policy_action action = policy->action;
1540 const u8 *addr = policy->addr;
1541 u16 vid = policy->vid;
1542 u8 state;
1543 int err;
1544 int id;
1545
1546 if (!chip->info->ops->port_set_policy)
1547 return -EOPNOTSUPP;
1548
1549 switch (mapping) {
1550 case MV88E6XXX_POLICY_MAPPING_DA:
1551 case MV88E6XXX_POLICY_MAPPING_SA:
1552 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1553 state = 0; /* Dissociate the port and address */
1554 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1555 is_multicast_ether_addr(addr))
1556 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1557 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1558 is_unicast_ether_addr(addr))
1559 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1560 else
1561 return -EOPNOTSUPP;
1562
1563 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1564 state);
1565 if (err)
1566 return err;
1567 break;
1568 default:
1569 return -EOPNOTSUPP;
1570 }
1571
1572 /* Skip the port's policy clearing if the mapping is still in use */
1573 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1574 idr_for_each_entry(&chip->policies, policy, id)
1575 if (policy->port == port &&
1576 policy->mapping == mapping &&
1577 policy->action != action)
1578 return 0;
1579
1580 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1581}
1582
1583static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1584 struct ethtool_rx_flow_spec *fs)
1585{
1586 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1587 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1588 enum mv88e6xxx_policy_mapping mapping;
1589 enum mv88e6xxx_policy_action action;
1590 struct mv88e6xxx_policy *policy;
1591 u16 vid = 0;
1592 u8 *addr;
1593 int err;
1594 int id;
1595
1596 if (fs->location != RX_CLS_LOC_ANY)
1597 return -EINVAL;
1598
1599 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1600 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1601 else
1602 return -EOPNOTSUPP;
1603
1604 switch (fs->flow_type & ~FLOW_EXT) {
1605 case ETHER_FLOW:
1606 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1607 is_zero_ether_addr(mac_mask->h_source)) {
1608 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1609 addr = mac_entry->h_dest;
1610 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1611 !is_zero_ether_addr(mac_mask->h_source)) {
1612 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1613 addr = mac_entry->h_source;
1614 } else {
1615 /* Cannot support DA and SA mapping in the same rule */
1616 return -EOPNOTSUPP;
1617 }
1618 break;
1619 default:
1620 return -EOPNOTSUPP;
1621 }
1622
1623 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
1624 if (fs->m_ext.vlan_tci != 0xffff)
1625 return -EOPNOTSUPP;
1626 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1627 }
1628
1629 idr_for_each_entry(&chip->policies, policy, id) {
1630 if (policy->port == port && policy->mapping == mapping &&
1631 policy->action == action && policy->vid == vid &&
1632 ether_addr_equal(policy->addr, addr))
1633 return -EEXIST;
1634 }
1635
1636 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1637 if (!policy)
1638 return -ENOMEM;
1639
1640 fs->location = 0;
1641 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1642 GFP_KERNEL);
1643 if (err) {
1644 devm_kfree(chip->dev, policy);
1645 return err;
1646 }
1647
1648 memcpy(&policy->fs, fs, sizeof(*fs));
1649 ether_addr_copy(policy->addr, addr);
1650 policy->mapping = mapping;
1651 policy->action = action;
1652 policy->port = port;
1653 policy->vid = vid;
1654
1655 err = mv88e6xxx_policy_apply(chip, port, policy);
1656 if (err) {
1657 idr_remove(&chip->policies, fs->location);
1658 devm_kfree(chip->dev, policy);
1659 return err;
1660 }
1661
1662 return 0;
1663}
1664
1665static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1666 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1667{
1668 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1669 struct mv88e6xxx_chip *chip = ds->priv;
1670 struct mv88e6xxx_policy *policy;
1671 int err;
1672 int id;
1673
1674 mv88e6xxx_reg_lock(chip);
1675
1676 switch (rxnfc->cmd) {
1677 case ETHTOOL_GRXCLSRLCNT:
1678 rxnfc->data = 0;
1679 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1680 rxnfc->rule_cnt = 0;
1681 idr_for_each_entry(&chip->policies, policy, id)
1682 if (policy->port == port)
1683 rxnfc->rule_cnt++;
1684 err = 0;
1685 break;
1686 case ETHTOOL_GRXCLSRULE:
1687 err = -ENOENT;
1688 policy = idr_find(&chip->policies, fs->location);
1689 if (policy) {
1690 memcpy(fs, &policy->fs, sizeof(*fs));
1691 err = 0;
1692 }
1693 break;
1694 case ETHTOOL_GRXCLSRLALL:
1695 rxnfc->data = 0;
1696 rxnfc->rule_cnt = 0;
1697 idr_for_each_entry(&chip->policies, policy, id)
1698 if (policy->port == port)
1699 rule_locs[rxnfc->rule_cnt++] = id;
1700 err = 0;
1701 break;
1702 default:
1703 err = -EOPNOTSUPP;
1704 break;
1705 }
1706
1707 mv88e6xxx_reg_unlock(chip);
1708
1709 return err;
1710}
1711
1712static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1713 struct ethtool_rxnfc *rxnfc)
1714{
1715 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1716 struct mv88e6xxx_chip *chip = ds->priv;
1717 struct mv88e6xxx_policy *policy;
1718 int err;
1719
1720 mv88e6xxx_reg_lock(chip);
1721
1722 switch (rxnfc->cmd) {
1723 case ETHTOOL_SRXCLSRLINS:
1724 err = mv88e6xxx_policy_insert(chip, port, fs);
1725 break;
1726 case ETHTOOL_SRXCLSRLDEL:
1727 err = -ENOENT;
1728 policy = idr_remove(&chip->policies, fs->location);
1729 if (policy) {
1730 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1731 err = mv88e6xxx_policy_apply(chip, port, policy);
1732 devm_kfree(chip->dev, policy);
1733 }
1734 break;
1735 default:
1736 err = -EOPNOTSUPP;
1737 break;
1738 }
1739
1740 mv88e6xxx_reg_unlock(chip);
1741
1742 return err;
1743}
1744
Andrew Lunn87fa8862017-11-09 22:29:56 +01001745static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1746 u16 vid)
1747{
1748 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1749 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1750
1751 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1752}
1753
1754static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1755{
1756 int port;
1757 int err;
1758
1759 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1760 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1761 if (err)
1762 return err;
1763 }
1764
1765 return 0;
1766}
1767
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001768static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001769 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001770{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001771 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001772 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001773 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001774
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001775 if (!vid)
1776 return -EOPNOTSUPP;
1777
1778 vlan.vid = vid - 1;
1779 vlan.valid = false;
1780
1781 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001782 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001783 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001784
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001785 if (vlan.vid != vid || !vlan.valid) {
1786 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001787
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001788 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1789 if (err)
1790 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001791
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001792 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1793 if (i == port)
1794 vlan.member[i] = member;
1795 else
1796 vlan.member[i] = non_member;
1797
1798 vlan.vid = vid;
1799 vlan.valid = true;
1800
1801 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1802 if (err)
1803 return err;
1804
1805 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1806 if (err)
1807 return err;
1808 } else if (vlan.member[port] != member) {
1809 vlan.member[port] = member;
1810
1811 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1812 if (err)
1813 return err;
1814 } else {
1815 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1816 port, vid);
1817 }
1818
1819 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001820}
1821
Vivien Didelotf81ec902016-05-09 13:22:58 -04001822static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001823 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001824{
Vivien Didelot04bed142016-08-31 18:06:13 -04001825 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001826 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1827 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001828 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001829 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001830
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001831 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001832 return;
1833
Vivien Didelotc91498e2017-06-07 18:12:13 -04001834 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001835 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001836 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001837 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001838 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001839 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001840
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001841 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001842
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001843 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001844 if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001845 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1846 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001847
Vivien Didelot77064f32016-11-04 03:23:30 +01001848 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001849 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1850 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001851
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001852 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001853}
1854
Vivien Didelot521098922019-08-01 14:36:36 -04001855static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
1856 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001857{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001858 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001859 int i, err;
1860
Vivien Didelot521098922019-08-01 14:36:36 -04001861 if (!vid)
1862 return -EOPNOTSUPP;
1863
1864 vlan.vid = vid - 1;
1865 vlan.valid = false;
1866
1867 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001868 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001869 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001870
Vivien Didelot521098922019-08-01 14:36:36 -04001871 /* If the VLAN doesn't exist in hardware or the port isn't a member,
1872 * tell switchdev that this VLAN is likely handled in software.
1873 */
1874 if (vlan.vid != vid || !vlan.valid ||
1875 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001876 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001877
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001878 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001879
1880 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001881 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001882 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001883 if (vlan.member[i] !=
1884 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001885 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001886 break;
1887 }
1888 }
1889
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001890 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001891 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001892 return err;
1893
Vivien Didelote606ca32017-03-11 16:12:55 -05001894 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001895}
1896
Vivien Didelotf81ec902016-05-09 13:22:58 -04001897static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1898 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001899{
Vivien Didelot04bed142016-08-31 18:06:13 -04001900 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001901 u16 pvid, vid;
1902 int err = 0;
1903
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001904 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001905 return -EOPNOTSUPP;
1906
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001907 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001908
Vivien Didelot77064f32016-11-04 03:23:30 +01001909 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001910 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001911 goto unlock;
1912
Vivien Didelot76e398a2015-11-01 12:33:55 -05001913 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelot521098922019-08-01 14:36:36 -04001914 err = mv88e6xxx_port_vlan_leave(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001915 if (err)
1916 goto unlock;
1917
1918 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001919 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001920 if (err)
1921 goto unlock;
1922 }
1923 }
1924
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001925unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001926 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001927
1928 return err;
1929}
1930
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001931static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1932 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001933{
Vivien Didelot04bed142016-08-31 18:06:13 -04001934 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001935 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001936
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001937 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001938 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1939 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001940 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001941
1942 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001943}
1944
Vivien Didelotf81ec902016-05-09 13:22:58 -04001945static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001946 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001947{
Vivien Didelot04bed142016-08-31 18:06:13 -04001948 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001949 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001950
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001951 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04001952 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001953 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07001954
Vivien Didelot83dabd12016-08-31 11:50:04 -04001955 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001956}
1957
Vivien Didelot83dabd12016-08-31 11:50:04 -04001958static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1959 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001960 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001961{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001962 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001963 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001964 int err;
1965
Vivien Didelotd8291a92019-09-07 16:00:47 -04001966 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001967 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001968
1969 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001970 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001971 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001972 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001973
Vivien Didelotd8291a92019-09-07 16:00:47 -04001974 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001975 break;
1976
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001977 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001978 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001979
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001980 if (!is_unicast_ether_addr(addr.mac))
1981 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001982
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001983 is_static = (addr.state ==
1984 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1985 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001986 if (err)
1987 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001988 } while (!is_broadcast_ether_addr(addr.mac));
1989
1990 return err;
1991}
1992
Vivien Didelot83dabd12016-08-31 11:50:04 -04001993static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001994 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001995{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001996 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001997 u16 fid;
1998 int err;
1999
2000 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002001 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002002 if (err)
2003 return err;
2004
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002005 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002006 if (err)
2007 return err;
2008
2009 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot425d2d32019-08-01 14:36:34 -04002010 vlan.vid = chip->info->max_vid;
2011 vlan.valid = false;
2012
Vivien Didelot83dabd12016-08-31 11:50:04 -04002013 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002014 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002015 if (err)
2016 return err;
2017
2018 if (!vlan.valid)
2019 break;
2020
2021 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002022 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002023 if (err)
2024 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002025 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002026
2027 return err;
2028}
2029
Vivien Didelotf81ec902016-05-09 13:22:58 -04002030static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002031 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002032{
Vivien Didelot04bed142016-08-31 18:06:13 -04002033 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002034 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002035
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002036 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002037 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002038 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002039
2040 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002041}
2042
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002043static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2044 struct net_device *br)
2045{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002046 struct dsa_switch *ds = chip->ds;
2047 struct dsa_switch_tree *dst = ds->dst;
2048 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002049 int err;
2050
Vivien Didelotef2025e2019-10-21 16:51:27 -04002051 list_for_each_entry(dp, &dst->ports, list) {
2052 if (dp->bridge_dev == br) {
2053 if (dp->ds == ds) {
2054 /* This is a local bridge group member,
2055 * remap its Port VLAN Map.
2056 */
2057 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2058 if (err)
2059 return err;
2060 } else {
2061 /* This is an external bridge group member,
2062 * remap its cross-chip Port VLAN Table entry.
2063 */
2064 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2065 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002066 if (err)
2067 return err;
2068 }
2069 }
2070 }
2071
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002072 return 0;
2073}
2074
Vivien Didelotf81ec902016-05-09 13:22:58 -04002075static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002076 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002077{
Vivien Didelot04bed142016-08-31 18:06:13 -04002078 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002079 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002080
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002081 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002082 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002083 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002084
Vivien Didelot466dfa02016-02-26 13:16:05 -05002085 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002086}
2087
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002088static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2089 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002090{
Vivien Didelot04bed142016-08-31 18:06:13 -04002091 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002092
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002093 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002094 if (mv88e6xxx_bridge_map(chip, br) ||
2095 mv88e6xxx_port_vlan_map(chip, port))
2096 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002097 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002098}
2099
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002100static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2101 int port, struct net_device *br)
2102{
2103 struct mv88e6xxx_chip *chip = ds->priv;
2104 int err;
2105
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002106 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002107 err = mv88e6xxx_pvt_map(chip, dev, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002108 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002109
2110 return err;
2111}
2112
2113static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2114 int port, struct net_device *br)
2115{
2116 struct mv88e6xxx_chip *chip = ds->priv;
2117
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002118 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002119 if (mv88e6xxx_pvt_map(chip, dev, port))
2120 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002121 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002122}
2123
Vivien Didelot17e708b2016-12-05 17:30:27 -05002124static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2125{
2126 if (chip->info->ops->reset)
2127 return chip->info->ops->reset(chip);
2128
2129 return 0;
2130}
2131
Vivien Didelot309eca62016-12-05 17:30:26 -05002132static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2133{
2134 struct gpio_desc *gpiod = chip->reset;
2135
2136 /* If there is a GPIO connected to the reset pin, toggle it */
2137 if (gpiod) {
2138 gpiod_set_value_cansleep(gpiod, 1);
2139 usleep_range(10000, 20000);
2140 gpiod_set_value_cansleep(gpiod, 0);
2141 usleep_range(10000, 20000);
2142 }
2143}
2144
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002145static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2146{
2147 int i, err;
2148
2149 /* Set all ports to the Disabled state */
2150 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002151 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002152 if (err)
2153 return err;
2154 }
2155
2156 /* Wait for transmit queues to drain,
2157 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2158 */
2159 usleep_range(2000, 4000);
2160
2161 return 0;
2162}
2163
Vivien Didelotfad09c72016-06-21 12:28:20 -04002164static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002165{
Vivien Didelota935c052016-09-29 12:21:53 -04002166 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002167
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002168 err = mv88e6xxx_disable_ports(chip);
2169 if (err)
2170 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002171
Vivien Didelot309eca62016-12-05 17:30:26 -05002172 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002173
Vivien Didelot17e708b2016-12-05 17:30:27 -05002174 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002175}
2176
Vivien Didelot43145572017-03-11 16:12:59 -05002177static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002178 enum mv88e6xxx_frame_mode frame,
2179 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002180{
2181 int err;
2182
Vivien Didelot43145572017-03-11 16:12:59 -05002183 if (!chip->info->ops->port_set_frame_mode)
2184 return -EOPNOTSUPP;
2185
2186 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002187 if (err)
2188 return err;
2189
Vivien Didelot43145572017-03-11 16:12:59 -05002190 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2191 if (err)
2192 return err;
2193
2194 if (chip->info->ops->port_set_ether_type)
2195 return chip->info->ops->port_set_ether_type(chip, port, etype);
2196
2197 return 0;
2198}
2199
2200static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2201{
2202 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002203 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002204 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002205}
2206
2207static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2208{
2209 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002210 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002211 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002212}
2213
2214static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2215{
2216 return mv88e6xxx_set_port_mode(chip, port,
2217 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002218 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2219 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002220}
2221
2222static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2223{
2224 if (dsa_is_dsa_port(chip->ds, port))
2225 return mv88e6xxx_set_port_mode_dsa(chip, port);
2226
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002227 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002228 return mv88e6xxx_set_port_mode_normal(chip, port);
2229
2230 /* Setup CPU port mode depending on its supported tag format */
2231 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2232 return mv88e6xxx_set_port_mode_dsa(chip, port);
2233
2234 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2235 return mv88e6xxx_set_port_mode_edsa(chip, port);
2236
2237 return -EINVAL;
2238}
2239
Vivien Didelotea698f42017-03-11 16:12:50 -05002240static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2241{
2242 bool message = dsa_is_dsa_port(chip->ds, port);
2243
2244 return mv88e6xxx_port_set_message_port(chip, port, message);
2245}
2246
Vivien Didelot601aeed2017-03-11 16:13:00 -05002247static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2248{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002249 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002250 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002251
David S. Miller407308f2019-06-15 13:35:29 -07002252 /* Upstream ports flood frames with unknown unicast or multicast DA */
2253 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2254 if (chip->info->ops->port_set_egress_floods)
2255 return chip->info->ops->port_set_egress_floods(chip, port,
2256 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002257
David S. Miller407308f2019-06-15 13:35:29 -07002258 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002259}
2260
Vivien Didelot45de77f2019-08-31 16:18:36 -04002261static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2262{
2263 struct mv88e6xxx_port *mvp = dev_id;
2264 struct mv88e6xxx_chip *chip = mvp->chip;
2265 irqreturn_t ret = IRQ_NONE;
2266 int port = mvp->port;
2267 u8 lane;
2268
2269 mv88e6xxx_reg_lock(chip);
2270 lane = mv88e6xxx_serdes_get_lane(chip, port);
2271 if (lane)
2272 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2273 mv88e6xxx_reg_unlock(chip);
2274
2275 return ret;
2276}
2277
2278static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2279 u8 lane)
2280{
2281 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2282 unsigned int irq;
2283 int err;
2284
2285 /* Nothing to request if this SERDES port has no IRQ */
2286 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2287 if (!irq)
2288 return 0;
2289
2290 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2291 mv88e6xxx_reg_unlock(chip);
2292 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2293 IRQF_ONESHOT, "mv88e6xxx-serdes", dev_id);
2294 mv88e6xxx_reg_lock(chip);
2295 if (err)
2296 return err;
2297
2298 dev_id->serdes_irq = irq;
2299
2300 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2301}
2302
2303static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2304 u8 lane)
2305{
2306 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2307 unsigned int irq = dev_id->serdes_irq;
2308 int err;
2309
2310 /* Nothing to free if no IRQ has been requested */
2311 if (!irq)
2312 return 0;
2313
2314 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2315
2316 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2317 mv88e6xxx_reg_unlock(chip);
2318 free_irq(irq, dev_id);
2319 mv88e6xxx_reg_lock(chip);
2320
2321 dev_id->serdes_irq = 0;
2322
2323 return err;
2324}
2325
Andrew Lunn6d917822017-05-26 01:03:21 +02002326static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2327 bool on)
2328{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002329 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002330 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002331
Vivien Didelotdc272f62019-08-31 16:18:33 -04002332 lane = mv88e6xxx_serdes_get_lane(chip, port);
2333 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002334 return 0;
2335
2336 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002337 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002338 if (err)
2339 return err;
2340
Vivien Didelot45de77f2019-08-31 16:18:36 -04002341 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002342 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002343 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2344 if (err)
2345 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002346
Vivien Didelotdc272f62019-08-31 16:18:33 -04002347 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002348 }
2349
2350 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002351}
2352
Vivien Didelotfa371c82017-12-05 15:34:10 -05002353static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2354{
2355 struct dsa_switch *ds = chip->ds;
2356 int upstream_port;
2357 int err;
2358
Vivien Didelot07073c72017-12-05 15:34:13 -05002359 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002360 if (chip->info->ops->port_set_upstream_port) {
2361 err = chip->info->ops->port_set_upstream_port(chip, port,
2362 upstream_port);
2363 if (err)
2364 return err;
2365 }
2366
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002367 if (port == upstream_port) {
2368 if (chip->info->ops->set_cpu_port) {
2369 err = chip->info->ops->set_cpu_port(chip,
2370 upstream_port);
2371 if (err)
2372 return err;
2373 }
2374
2375 if (chip->info->ops->set_egress_port) {
2376 err = chip->info->ops->set_egress_port(chip,
2377 upstream_port);
2378 if (err)
2379 return err;
2380 }
2381 }
2382
Vivien Didelotfa371c82017-12-05 15:34:10 -05002383 return 0;
2384}
2385
Vivien Didelotfad09c72016-06-21 12:28:20 -04002386static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002387{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002388 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002389 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002390 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002391
Andrew Lunn7b898462018-08-09 15:38:47 +02002392 chip->ports[port].chip = chip;
2393 chip->ports[port].port = port;
2394
Vivien Didelotd78343d2016-11-04 03:23:36 +01002395 /* MAC Forcing register: don't force link, speed, duplex or flow control
2396 * state to any particular values on physical ports, but force the CPU
2397 * port and all DSA ports to their maximum bandwidth and full duplex.
2398 */
2399 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2400 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2401 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002402 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002403 PHY_INTERFACE_MODE_NA);
2404 else
2405 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2406 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002407 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002408 PHY_INTERFACE_MODE_NA);
2409 if (err)
2410 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002411
2412 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2413 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2414 * tunneling, determine priority by looking at 802.1p and IP
2415 * priority fields (IP prio has precedence), and set STP state
2416 * to Forwarding.
2417 *
2418 * If this is the CPU link, use DSA or EDSA tagging depending
2419 * on which tagging mode was configured.
2420 *
2421 * If this is a link to another switch, use DSA tagging mode.
2422 *
2423 * If this is the upstream port for this switch, enable
2424 * forwarding of unknown unicasts and multicasts.
2425 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002426 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2427 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2428 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2429 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002430 if (err)
2431 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002432
Vivien Didelot601aeed2017-03-11 16:13:00 -05002433 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002434 if (err)
2435 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002436
Vivien Didelot601aeed2017-03-11 16:13:00 -05002437 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002438 if (err)
2439 return err;
2440
Vivien Didelot8efdda42015-08-13 12:52:23 -04002441 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002442 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002443 * untagged frames on this port, do a destination address lookup on all
2444 * received packets as usual, disable ARP mirroring and don't send a
2445 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002446 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002447 err = mv88e6xxx_port_set_map_da(chip, port);
2448 if (err)
2449 return err;
2450
Vivien Didelotfa371c82017-12-05 15:34:10 -05002451 err = mv88e6xxx_setup_upstream_port(chip, port);
2452 if (err)
2453 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002454
Andrew Lunna23b2962017-02-04 20:15:28 +01002455 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002456 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002457 if (err)
2458 return err;
2459
Vivien Didelotcd782652017-06-08 18:34:13 -04002460 if (chip->info->ops->port_set_jumbo_size) {
2461 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002462 if (err)
2463 return err;
2464 }
2465
Andrew Lunn54d792f2015-05-06 01:09:47 +02002466 /* Port Association Vector: when learning source addresses
2467 * of packets, add the address to the address database using
2468 * a port bitmap that has only the bit for this port set and
2469 * the other bits clear.
2470 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002471 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002472 /* Disable learning for CPU port */
2473 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002474 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002475
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002476 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2477 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002478 if (err)
2479 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002480
2481 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002482 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2483 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002484 if (err)
2485 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002486
Vivien Didelot08984322017-06-08 18:34:12 -04002487 if (chip->info->ops->port_pause_limit) {
2488 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002489 if (err)
2490 return err;
2491 }
2492
Vivien Didelotc8c94892017-03-11 16:13:01 -05002493 if (chip->info->ops->port_disable_learn_limit) {
2494 err = chip->info->ops->port_disable_learn_limit(chip, port);
2495 if (err)
2496 return err;
2497 }
2498
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002499 if (chip->info->ops->port_disable_pri_override) {
2500 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002501 if (err)
2502 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002503 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002504
Andrew Lunnef0a7312016-12-03 04:35:16 +01002505 if (chip->info->ops->port_tag_remap) {
2506 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002507 if (err)
2508 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002509 }
2510
Andrew Lunnef70b112016-12-03 04:45:18 +01002511 if (chip->info->ops->port_egress_rate_limiting) {
2512 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002513 if (err)
2514 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002515 }
2516
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002517 if (chip->info->ops->port_setup_message_port) {
2518 err = chip->info->ops->port_setup_message_port(chip, port);
2519 if (err)
2520 return err;
2521 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002522
Vivien Didelot207afda2016-04-14 14:42:09 -04002523 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002524 * database, and allow bidirectional communication between the
2525 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002526 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002527 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002528 if (err)
2529 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002530
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002531 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002532 if (err)
2533 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002534
2535 /* Default VLAN ID and priority: don't set a default VLAN
2536 * ID, and set the default packet priority to zero.
2537 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002538 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002539}
2540
Andrew Lunn04aca992017-05-26 01:03:24 +02002541static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2542 struct phy_device *phydev)
2543{
2544 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002545 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002546
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002547 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002548 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002549 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002550
2551 return err;
2552}
2553
Andrew Lunn75104db2019-02-24 20:44:43 +01002554static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002555{
2556 struct mv88e6xxx_chip *chip = ds->priv;
2557
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002558 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002559 if (mv88e6xxx_serdes_power(chip, port, false))
2560 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002561 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002562}
2563
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002564static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2565 unsigned int ageing_time)
2566{
Vivien Didelot04bed142016-08-31 18:06:13 -04002567 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002568 int err;
2569
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002570 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002571 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002572 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002573
2574 return err;
2575}
2576
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002577static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002578{
2579 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002580
Andrew Lunnde2273872016-11-21 23:27:01 +01002581 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002582 if (chip->info->ops->stats_set_histogram) {
2583 err = chip->info->ops->stats_set_histogram(chip);
2584 if (err)
2585 return err;
2586 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002587
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002588 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002589}
2590
Andrew Lunnea890982019-01-09 00:24:03 +01002591/* Check if the errata has already been applied. */
2592static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2593{
2594 int port;
2595 int err;
2596 u16 val;
2597
2598 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002599 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002600 if (err) {
2601 dev_err(chip->dev,
2602 "Error reading hidden register: %d\n", err);
2603 return false;
2604 }
2605 if (val != 0x01c0)
2606 return false;
2607 }
2608
2609 return true;
2610}
2611
2612/* The 6390 copper ports have an errata which require poking magic
2613 * values into undocumented hidden registers and then performing a
2614 * software reset.
2615 */
2616static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2617{
2618 int port;
2619 int err;
2620
2621 if (mv88e6390_setup_errata_applied(chip))
2622 return 0;
2623
2624 /* Set the ports into blocking mode */
2625 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2626 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2627 if (err)
2628 return err;
2629 }
2630
2631 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002632 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002633 if (err)
2634 return err;
2635 }
2636
2637 return mv88e6xxx_software_reset(chip);
2638}
2639
Vivien Didelotf81ec902016-05-09 13:22:58 -04002640static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002641{
Vivien Didelot04bed142016-08-31 18:06:13 -04002642 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002643 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002644 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002645 int i;
2646
Vivien Didelotfad09c72016-06-21 12:28:20 -04002647 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002648 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002649
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002650 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002651
Andrew Lunnea890982019-01-09 00:24:03 +01002652 if (chip->info->ops->setup_errata) {
2653 err = chip->info->ops->setup_errata(chip);
2654 if (err)
2655 goto unlock;
2656 }
2657
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002658 /* Cache the cmode of each port. */
2659 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2660 if (chip->info->ops->port_get_cmode) {
2661 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2662 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002663 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002664
2665 chip->ports[i].cmode = cmode;
2666 }
2667 }
2668
Vivien Didelot97299342016-07-18 20:45:30 -04002669 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002670 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002671 if (dsa_is_unused_port(ds, i))
2672 continue;
2673
Hubert Feursteinc8574862019-07-31 10:23:48 +02002674 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002675 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002676 dev_err(chip->dev, "port %d is invalid\n", i);
2677 err = -EINVAL;
2678 goto unlock;
2679 }
2680
Vivien Didelot97299342016-07-18 20:45:30 -04002681 err = mv88e6xxx_setup_port(chip, i);
2682 if (err)
2683 goto unlock;
2684 }
2685
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002686 err = mv88e6xxx_irl_setup(chip);
2687 if (err)
2688 goto unlock;
2689
Vivien Didelot04a69a12017-10-13 14:18:05 -04002690 err = mv88e6xxx_mac_setup(chip);
2691 if (err)
2692 goto unlock;
2693
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002694 err = mv88e6xxx_phy_setup(chip);
2695 if (err)
2696 goto unlock;
2697
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002698 err = mv88e6xxx_vtu_setup(chip);
2699 if (err)
2700 goto unlock;
2701
Vivien Didelot81228992017-03-30 17:37:08 -04002702 err = mv88e6xxx_pvt_setup(chip);
2703 if (err)
2704 goto unlock;
2705
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002706 err = mv88e6xxx_atu_setup(chip);
2707 if (err)
2708 goto unlock;
2709
Andrew Lunn87fa8862017-11-09 22:29:56 +01002710 err = mv88e6xxx_broadcast_setup(chip, 0);
2711 if (err)
2712 goto unlock;
2713
Vivien Didelot9e907d72017-07-17 13:03:43 -04002714 err = mv88e6xxx_pot_setup(chip);
2715 if (err)
2716 goto unlock;
2717
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002718 err = mv88e6xxx_rmu_setup(chip);
2719 if (err)
2720 goto unlock;
2721
Vivien Didelot51c901a2017-07-17 13:03:41 -04002722 err = mv88e6xxx_rsvd2cpu_setup(chip);
2723 if (err)
2724 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002725
Vivien Didelotb28f8722018-04-26 21:56:44 -04002726 err = mv88e6xxx_trunk_setup(chip);
2727 if (err)
2728 goto unlock;
2729
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002730 err = mv88e6xxx_devmap_setup(chip);
2731 if (err)
2732 goto unlock;
2733
Vivien Didelot93e18d62018-05-11 17:16:35 -04002734 err = mv88e6xxx_pri_setup(chip);
2735 if (err)
2736 goto unlock;
2737
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002738 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002739 if (chip->info->ptp_support) {
2740 err = mv88e6xxx_ptp_setup(chip);
2741 if (err)
2742 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002743
2744 err = mv88e6xxx_hwtstamp_setup(chip);
2745 if (err)
2746 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002747 }
2748
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002749 err = mv88e6xxx_stats_setup(chip);
2750 if (err)
2751 goto unlock;
2752
Vivien Didelot6b17e862015-08-13 12:52:18 -04002753unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002754 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002755
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002756 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002757}
2758
Vivien Didelote57e5e72016-08-15 17:19:00 -04002759static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002760{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002761 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2762 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002763 u16 val;
2764 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002765
Andrew Lunnee26a222017-01-24 14:53:48 +01002766 if (!chip->info->ops->phy_read)
2767 return -EOPNOTSUPP;
2768
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002769 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002770 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002771 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002772
Andrew Lunnda9f3302017-02-01 03:40:05 +01002773 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01002774 /* Some internal PHYs don't have a model number. */
2775 if (chip->info->family != MV88E6XXX_FAMILY_6165)
2776 /* Then there is the 6165 family. It gets is
2777 * PHYs correct. But it can also have two
2778 * SERDES interfaces in the PHY address
2779 * space. And these don't have a model
2780 * number. But they are not PHYs, so we don't
2781 * want to give them something a PHY driver
2782 * will recognise.
2783 *
2784 * Use the mv88e6390 family model number
2785 * instead, for anything which really could be
2786 * a PHY,
2787 */
2788 if (!(val & 0x3f0))
2789 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002790 }
2791
Vivien Didelote57e5e72016-08-15 17:19:00 -04002792 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002793}
2794
Vivien Didelote57e5e72016-08-15 17:19:00 -04002795static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002796{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002797 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2798 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002799 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002800
Andrew Lunnee26a222017-01-24 14:53:48 +01002801 if (!chip->info->ops->phy_write)
2802 return -EOPNOTSUPP;
2803
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002804 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002805 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002806 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002807
2808 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002809}
2810
Vivien Didelotfad09c72016-06-21 12:28:20 -04002811static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002812 struct device_node *np,
2813 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002814{
2815 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002816 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002817 struct mii_bus *bus;
2818 int err;
2819
Andrew Lunn2510bab2018-02-22 01:51:49 +01002820 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002821 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002822 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002823 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002824
2825 if (err)
2826 return err;
2827 }
2828
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002829 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002830 if (!bus)
2831 return -ENOMEM;
2832
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002833 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002834 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002835 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002836 INIT_LIST_HEAD(&mdio_bus->list);
2837 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002838
Andrew Lunnb516d452016-06-04 21:17:06 +02002839 if (np) {
2840 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002841 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002842 } else {
2843 bus->name = "mv88e6xxx SMI";
2844 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2845 }
2846
2847 bus->read = mv88e6xxx_mdio_read;
2848 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002849 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002850
Andrew Lunn6f882842018-03-17 20:32:05 +01002851 if (!external) {
2852 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2853 if (err)
2854 return err;
2855 }
2856
Florian Fainelli00e798c2018-05-15 16:56:19 -07002857 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002858 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002859 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002860 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002861 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002862 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002863
2864 if (external)
2865 list_add_tail(&mdio_bus->list, &chip->mdios);
2866 else
2867 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002868
2869 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002870}
2871
Andrew Lunna3c53be52017-01-24 14:53:50 +01002872static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2873 { .compatible = "marvell,mv88e6xxx-mdio-external",
2874 .data = (void *)true },
2875 { },
2876};
2877
Andrew Lunn3126aee2017-12-07 01:05:57 +01002878static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2879
2880{
2881 struct mv88e6xxx_mdio_bus *mdio_bus;
2882 struct mii_bus *bus;
2883
2884 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2885 bus = mdio_bus->bus;
2886
Andrew Lunn6f882842018-03-17 20:32:05 +01002887 if (!mdio_bus->external)
2888 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2889
Andrew Lunn3126aee2017-12-07 01:05:57 +01002890 mdiobus_unregister(bus);
2891 }
2892}
2893
Andrew Lunna3c53be52017-01-24 14:53:50 +01002894static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2895 struct device_node *np)
2896{
2897 const struct of_device_id *match;
2898 struct device_node *child;
2899 int err;
2900
2901 /* Always register one mdio bus for the internal/default mdio
2902 * bus. This maybe represented in the device tree, but is
2903 * optional.
2904 */
2905 child = of_get_child_by_name(np, "mdio");
2906 err = mv88e6xxx_mdio_register(chip, child, false);
2907 if (err)
2908 return err;
2909
2910 /* Walk the device tree, and see if there are any other nodes
2911 * which say they are compatible with the external mdio
2912 * bus.
2913 */
2914 for_each_available_child_of_node(np, child) {
2915 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2916 if (match) {
2917 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002918 if (err) {
2919 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05302920 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002921 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002922 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002923 }
2924 }
2925
2926 return 0;
2927}
2928
Vivien Didelot855b1932016-07-20 18:18:35 -04002929static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2930{
Vivien Didelot04bed142016-08-31 18:06:13 -04002931 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002932
2933 return chip->eeprom_len;
2934}
2935
Vivien Didelot855b1932016-07-20 18:18:35 -04002936static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2937 struct ethtool_eeprom *eeprom, u8 *data)
2938{
Vivien Didelot04bed142016-08-31 18:06:13 -04002939 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002940 int err;
2941
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002942 if (!chip->info->ops->get_eeprom)
2943 return -EOPNOTSUPP;
2944
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002945 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002946 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002947 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002948
2949 if (err)
2950 return err;
2951
2952 eeprom->magic = 0xc3ec4951;
2953
2954 return 0;
2955}
2956
Vivien Didelot855b1932016-07-20 18:18:35 -04002957static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2958 struct ethtool_eeprom *eeprom, u8 *data)
2959{
Vivien Didelot04bed142016-08-31 18:06:13 -04002960 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002961 int err;
2962
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002963 if (!chip->info->ops->set_eeprom)
2964 return -EOPNOTSUPP;
2965
Vivien Didelot855b1932016-07-20 18:18:35 -04002966 if (eeprom->magic != 0xc3ec4951)
2967 return -EINVAL;
2968
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002969 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002970 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002971 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002972
2973 return err;
2974}
2975
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002976static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002977 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002978 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2979 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002980 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002981 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002982 .phy_read = mv88e6185_phy_ppu_read,
2983 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002984 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002985 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002986 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002987 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002988 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002989 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002990 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002991 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002992 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002993 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002994 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002995 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002996 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002997 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002998 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002999 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003000 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3001 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003002 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003003 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3004 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003005 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003006 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003007 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003008 .ppu_enable = mv88e6185_g1_ppu_enable,
3009 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003010 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003011 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003012 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003013 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003014 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003015};
3016
3017static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003018 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003019 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3020 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003021 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003022 .phy_read = mv88e6185_phy_ppu_read,
3023 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003024 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003025 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003026 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003027 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003028 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01003029 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Russell King6c422e32018-08-09 15:38:39 +02003030 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003031 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003032 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003033 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003034 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003035 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3036 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003037 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003038 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003039 .ppu_enable = mv88e6185_g1_ppu_enable,
3040 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003041 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003042 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003043 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003044 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003045};
3046
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003047static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003048 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003049 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3050 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003051 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003052 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3053 .phy_read = mv88e6xxx_g2_smi_phy_read,
3054 .phy_write = mv88e6xxx_g2_smi_phy_write,
3055 .port_set_link = mv88e6xxx_port_set_link,
3056 .port_set_duplex = mv88e6xxx_port_set_duplex,
3057 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003058 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003059 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003060 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003061 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003062 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003063 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003064 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003065 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003066 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003067 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003068 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003069 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003070 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003071 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003072 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3073 .stats_get_strings = mv88e6095_stats_get_strings,
3074 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003075 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3076 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003077 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003078 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003079 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003080 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003081 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003082 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003083 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003084 .phylink_validate = mv88e6185_phylink_validate,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003085};
3086
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003087static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003088 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003089 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3090 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003091 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003092 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003093 .phy_read = mv88e6xxx_g2_smi_phy_read,
3094 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003095 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003096 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003097 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003098 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003099 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003100 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003101 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003102 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003103 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003104 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003105 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003106 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003107 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3108 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003109 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003110 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3111 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003112 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003113 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003114 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003115 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003116 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003117 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003118 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003119};
3120
3121static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003122 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003123 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3124 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003125 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003126 .phy_read = mv88e6185_phy_ppu_read,
3127 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003128 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003129 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003130 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003131 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003132 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003133 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003134 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003135 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003136 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003137 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003138 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003139 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003140 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003141 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003142 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003143 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003144 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003145 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3146 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003147 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003148 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3149 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003150 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003151 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003152 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003153 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003154 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003155 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003156 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003157 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003158 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003159};
3160
Vivien Didelot990e27b2017-03-28 13:50:32 -04003161static const struct mv88e6xxx_ops mv88e6141_ops = {
3162 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003163 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3164 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003165 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003166 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3167 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3168 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3169 .phy_read = mv88e6xxx_g2_smi_phy_read,
3170 .phy_write = mv88e6xxx_g2_smi_phy_write,
3171 .port_set_link = mv88e6xxx_port_set_link,
3172 .port_set_duplex = mv88e6xxx_port_set_duplex,
3173 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003174 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003175 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003176 .port_tag_remap = mv88e6095_port_tag_remap,
3177 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3178 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3179 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003180 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003181 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003182 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003183 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3184 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003185 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003186 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003187 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003188 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003189 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003190 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003191 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3192 .stats_get_strings = mv88e6320_stats_get_strings,
3193 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003194 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3195 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003196 .watchdog_ops = &mv88e6390_watchdog_ops,
3197 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003198 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003199 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003200 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003201 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003202 .serdes_power = mv88e6390_serdes_power,
3203 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003204 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003205 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003206 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003207 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003208 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003209};
3210
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003211static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003212 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003213 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3214 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003215 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003216 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003217 .phy_read = mv88e6xxx_g2_smi_phy_read,
3218 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003219 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003220 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003221 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003222 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003223 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003224 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003225 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003226 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003227 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003228 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003229 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003230 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003231 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003232 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003233 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003234 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003235 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003236 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3237 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003238 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003239 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3240 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003241 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003242 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003243 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003244 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003245 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003246 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003247 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003248 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003249 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003250};
3251
3252static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003253 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003254 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3255 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003256 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003257 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003258 .phy_read = mv88e6165_phy_read,
3259 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003260 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003261 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003262 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003263 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003264 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003265 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003266 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003267 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003268 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003269 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003270 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3271 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003272 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003273 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3274 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003275 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003276 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003277 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003278 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003279 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003280 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003281 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003282 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003283 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003284};
3285
3286static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003287 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003288 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3289 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003290 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003291 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003292 .phy_read = mv88e6xxx_g2_smi_phy_read,
3293 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003294 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003295 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003296 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003297 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003298 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003299 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003300 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003301 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003302 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003303 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003304 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003305 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003306 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003307 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003308 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003309 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003310 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003311 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003312 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3313 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003314 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003315 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3316 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003317 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003318 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003319 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003320 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003321 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003322 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003323 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003324};
3325
3326static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003327 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003328 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3329 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003330 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003331 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3332 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003333 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003334 .phy_read = mv88e6xxx_g2_smi_phy_read,
3335 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003336 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003337 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003338 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003339 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003340 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003341 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003342 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003343 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003344 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003345 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003346 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003347 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003348 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003349 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003350 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003351 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003352 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003353 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003354 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003355 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3356 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003357 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003358 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3359 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003360 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003361 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003362 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003363 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003364 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003365 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003366 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003367 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003368 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003369 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003370 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003371};
3372
3373static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003374 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003375 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3376 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003377 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003378 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003379 .phy_read = mv88e6xxx_g2_smi_phy_read,
3380 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003381 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003382 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003383 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003384 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003385 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003386 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003387 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003388 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003389 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003390 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003391 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003392 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003393 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003394 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003395 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003396 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003397 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003398 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003399 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3400 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003401 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003402 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3403 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003404 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003405 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003406 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003407 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003408 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003409 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003410 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003411};
3412
3413static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003414 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003415 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3416 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003417 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003418 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3419 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003420 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003421 .phy_read = mv88e6xxx_g2_smi_phy_read,
3422 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003423 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003424 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003425 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003426 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003427 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003428 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003429 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003430 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003431 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003432 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003433 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003434 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003435 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003436 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003437 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003438 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003439 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003440 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003441 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003442 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3443 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003444 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003445 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3446 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003447 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003448 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003449 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003450 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003451 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003452 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003453 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003454 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003455 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003456 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003457 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003458 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003459 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003460 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003461};
3462
3463static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003464 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003465 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3466 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003467 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003468 .phy_read = mv88e6185_phy_ppu_read,
3469 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003470 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003471 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003472 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003473 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003474 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003475 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003476 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003477 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003478 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003479 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003480 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003481 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003482 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003483 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3484 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003485 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003486 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3487 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003488 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003489 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003490 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003491 .ppu_enable = mv88e6185_g1_ppu_enable,
3492 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003493 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003494 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003495 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003496 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003497};
3498
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003499static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003500 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003501 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003502 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003503 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3504 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003505 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3506 .phy_read = mv88e6xxx_g2_smi_phy_read,
3507 .phy_write = mv88e6xxx_g2_smi_phy_write,
3508 .port_set_link = mv88e6xxx_port_set_link,
3509 .port_set_duplex = mv88e6xxx_port_set_duplex,
3510 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3511 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003512 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003513 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003514 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003515 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003516 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003517 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003518 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003519 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003520 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003521 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003522 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003523 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003524 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003525 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003526 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003527 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3528 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003529 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003530 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3531 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003532 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003533 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003534 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003535 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003536 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003537 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3538 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003539 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003540 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003541 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003542 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003543 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003544 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003545 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003546};
3547
3548static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003549 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003550 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003551 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003552 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3553 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003554 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3555 .phy_read = mv88e6xxx_g2_smi_phy_read,
3556 .phy_write = mv88e6xxx_g2_smi_phy_write,
3557 .port_set_link = mv88e6xxx_port_set_link,
3558 .port_set_duplex = mv88e6xxx_port_set_duplex,
3559 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3560 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003561 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003562 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003563 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003564 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003565 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003566 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003567 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003568 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003569 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003570 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003571 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003572 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003573 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003574 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003575 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003576 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3577 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003578 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003579 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3580 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003581 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003582 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003583 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003584 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003585 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003586 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3587 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003588 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003589 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003590 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003591 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003592 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003593 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003594 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003595};
3596
3597static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003598 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003599 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003600 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003601 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3602 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003603 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3604 .phy_read = mv88e6xxx_g2_smi_phy_read,
3605 .phy_write = mv88e6xxx_g2_smi_phy_write,
3606 .port_set_link = mv88e6xxx_port_set_link,
3607 .port_set_duplex = mv88e6xxx_port_set_duplex,
3608 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3609 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003610 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003611 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003612 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003613 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003614 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003615 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003616 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003617 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003618 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003619 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003620 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003621 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003622 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003623 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003624 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3625 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003626 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003627 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3628 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003629 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003630 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003631 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003632 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003633 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003634 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3635 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003636 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003637 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003638 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003639 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003640 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003641 .avb_ops = &mv88e6390_avb_ops,
3642 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003643 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003644};
3645
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003647 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003648 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3649 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003650 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003651 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3652 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003653 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003654 .phy_read = mv88e6xxx_g2_smi_phy_read,
3655 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003656 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003657 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003658 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003659 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003660 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003661 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003662 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003663 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003664 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003665 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003666 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003667 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003668 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003669 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003670 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003671 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003672 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003673 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003674 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003675 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3676 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003677 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003678 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3679 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003680 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003681 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003682 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003683 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003684 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003685 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003686 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003687 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003688 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003689 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003690 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003691 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003692 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003693 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003694 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003695 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003696};
3697
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003698static const struct mv88e6xxx_ops mv88e6250_ops = {
3699 /* MV88E6XXX_FAMILY_6250 */
3700 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
3701 .ip_pri_map = mv88e6085_g1_ip_pri_map,
3702 .irl_init_all = mv88e6352_g2_irl_init_all,
3703 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3704 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
3705 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3706 .phy_read = mv88e6xxx_g2_smi_phy_read,
3707 .phy_write = mv88e6xxx_g2_smi_phy_write,
3708 .port_set_link = mv88e6xxx_port_set_link,
3709 .port_set_duplex = mv88e6xxx_port_set_duplex,
3710 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3711 .port_set_speed = mv88e6250_port_set_speed,
3712 .port_tag_remap = mv88e6095_port_tag_remap,
3713 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3714 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3715 .port_set_ether_type = mv88e6351_port_set_ether_type,
3716 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3717 .port_pause_limit = mv88e6097_port_pause_limit,
3718 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3719 .port_link_state = mv88e6250_port_link_state,
3720 .stats_snapshot = mv88e6320_g1_stats_snapshot,
3721 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3722 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
3723 .stats_get_strings = mv88e6250_stats_get_strings,
3724 .stats_get_stats = mv88e6250_stats_get_stats,
3725 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3726 .set_egress_port = mv88e6095_g1_set_egress_port,
3727 .watchdog_ops = &mv88e6250_watchdog_ops,
3728 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3729 .pot_clear = mv88e6xxx_g2_pot_clear,
3730 .reset = mv88e6250_g1_reset,
3731 .vtu_getnext = mv88e6250_g1_vtu_getnext,
3732 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02003733 .avb_ops = &mv88e6352_avb_ops,
3734 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003735 .phylink_validate = mv88e6065_phylink_validate,
3736};
3737
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003738static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003739 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003740 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003741 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003742 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3743 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003744 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3745 .phy_read = mv88e6xxx_g2_smi_phy_read,
3746 .phy_write = mv88e6xxx_g2_smi_phy_write,
3747 .port_set_link = mv88e6xxx_port_set_link,
3748 .port_set_duplex = mv88e6xxx_port_set_duplex,
3749 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3750 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003751 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003752 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003753 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003754 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003755 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003756 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003757 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003758 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003759 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003760 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003761 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003762 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003763 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003764 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003765 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003766 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3767 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003768 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003769 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3770 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003771 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003772 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003773 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003774 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003775 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003776 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3777 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003778 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003779 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003780 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003781 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003782 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003783 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003784 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003785 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003786 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003787};
3788
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003789static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003790 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003791 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3792 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003793 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003794 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3795 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003796 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003797 .phy_read = mv88e6xxx_g2_smi_phy_read,
3798 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003799 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003800 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003801 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003802 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003803 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003804 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003805 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003806 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003807 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003808 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003809 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003810 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003811 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003812 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003813 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003814 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003815 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003816 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3817 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003818 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003819 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3820 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003821 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003822 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003823 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003824 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003825 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003826 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003827 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003828 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003829 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003830 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003831};
3832
3833static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003834 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003835 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3836 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003837 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003838 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3839 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003840 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003841 .phy_read = mv88e6xxx_g2_smi_phy_read,
3842 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003843 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003844 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003845 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003846 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003847 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003848 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003849 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003850 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003851 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003852 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003853 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003854 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003855 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003856 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003857 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003858 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003859 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003860 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3861 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003862 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003863 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3864 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003865 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003866 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003867 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003868 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003869 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003870 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003871 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003872 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003873};
3874
Vivien Didelot16e329a2017-03-28 13:50:33 -04003875static const struct mv88e6xxx_ops mv88e6341_ops = {
3876 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003877 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3878 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003879 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003880 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3881 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3882 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3883 .phy_read = mv88e6xxx_g2_smi_phy_read,
3884 .phy_write = mv88e6xxx_g2_smi_phy_write,
3885 .port_set_link = mv88e6xxx_port_set_link,
3886 .port_set_duplex = mv88e6xxx_port_set_duplex,
3887 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003888 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003889 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003890 .port_tag_remap = mv88e6095_port_tag_remap,
3891 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3892 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3893 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003894 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003895 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003896 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003897 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3898 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003899 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003900 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003901 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003902 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003903 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003904 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003905 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3906 .stats_get_strings = mv88e6320_stats_get_strings,
3907 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003908 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3909 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003910 .watchdog_ops = &mv88e6390_watchdog_ops,
3911 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003912 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003913 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003914 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003915 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003916 .serdes_power = mv88e6390_serdes_power,
3917 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003918 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003919 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003920 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003921 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003922 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003923 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003924 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003925};
3926
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003927static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003928 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003929 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3930 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003931 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003932 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003933 .phy_read = mv88e6xxx_g2_smi_phy_read,
3934 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003935 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003936 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003937 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003938 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003939 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003940 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003941 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003942 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003943 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003944 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003945 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003946 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003947 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003948 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003949 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003950 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003951 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003952 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003953 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3954 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003955 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003956 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3957 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003958 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003959 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003960 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003961 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003962 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003963 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003964 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003965};
3966
3967static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003968 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003969 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3970 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003971 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003972 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003973 .phy_read = mv88e6xxx_g2_smi_phy_read,
3974 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003975 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003976 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003977 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003978 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003979 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003980 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003981 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003982 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003983 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003984 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003985 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003986 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003987 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003988 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003989 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003990 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003991 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003992 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003993 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3994 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003995 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003996 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3997 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003998 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003999 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004000 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004001 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004002 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004003 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004004 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004005 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004006 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004007};
4008
4009static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004010 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004011 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4012 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004013 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004014 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4015 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004016 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004017 .phy_read = mv88e6xxx_g2_smi_phy_read,
4018 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004019 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01004020 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004021 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01004022 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004023 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004024 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004025 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004026 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004027 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004028 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004029 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004030 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004031 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004032 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004033 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004034 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004035 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004036 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004037 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004038 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4039 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004040 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004041 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4042 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004043 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004044 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004045 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004046 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004047 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004048 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004049 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004050 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02004051 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004052 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004053 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004054 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004055 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004056 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004057 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004058 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4059 .serdes_get_strings = mv88e6352_serdes_get_strings,
4060 .serdes_get_stats = mv88e6352_serdes_get_stats,
Russell King6c422e32018-08-09 15:38:39 +02004061 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004062};
4063
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004064static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004065 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004066 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004067 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004068 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4069 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004070 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4071 .phy_read = mv88e6xxx_g2_smi_phy_read,
4072 .phy_write = mv88e6xxx_g2_smi_phy_write,
4073 .port_set_link = mv88e6xxx_port_set_link,
4074 .port_set_duplex = mv88e6xxx_port_set_duplex,
4075 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4076 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004077 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004078 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004079 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004080 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004081 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004082 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004083 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004084 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004085 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004086 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004087 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004088 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004089 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004090 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004091 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004092 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004093 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004094 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4095 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004096 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004097 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4098 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004099 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004100 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004101 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004102 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004103 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04004104 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4105 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004106 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004107 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004108 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004109 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004110 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004111 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004112 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004113 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004114 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004115};
4116
4117static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004118 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004119 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004120 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004121 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4122 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004123 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4124 .phy_read = mv88e6xxx_g2_smi_phy_read,
4125 .phy_write = mv88e6xxx_g2_smi_phy_write,
4126 .port_set_link = mv88e6xxx_port_set_link,
4127 .port_set_duplex = mv88e6xxx_port_set_duplex,
4128 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4129 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004130 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004131 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004132 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004133 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004134 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004135 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004136 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004137 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004138 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004139 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004140 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004141 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004142 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004143 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004144 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004145 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004146 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004147 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4148 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004149 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004150 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4151 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004152 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004153 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004154 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004155 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004156 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04004157 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4158 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004159 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004160 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004161 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004162 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004163 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004164 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004165 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004166 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004167 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004168};
4169
Vivien Didelotf81ec902016-05-09 13:22:58 -04004170static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4171 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004172 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004173 .family = MV88E6XXX_FAMILY_6097,
4174 .name = "Marvell 88E6085",
4175 .num_databases = 4096,
4176 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004177 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004178 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004179 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004180 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004181 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004182 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004183 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004184 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004185 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004186 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004187 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004188 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004189 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004190 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004191 },
4192
4193 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004194 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004195 .family = MV88E6XXX_FAMILY_6095,
4196 .name = "Marvell 88E6095/88E6095F",
4197 .num_databases = 256,
4198 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004199 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004200 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004201 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004202 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004203 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004204 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004205 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004206 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004207 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004208 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004209 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004210 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004211 },
4212
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004213 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004214 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004215 .family = MV88E6XXX_FAMILY_6097,
4216 .name = "Marvell 88E6097/88E6097F",
4217 .num_databases = 4096,
4218 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004219 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004220 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004221 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004222 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004223 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004224 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004225 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004226 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004227 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004228 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004229 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004230 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004231 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004232 .ops = &mv88e6097_ops,
4233 },
4234
Vivien Didelotf81ec902016-05-09 13:22:58 -04004235 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004236 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004237 .family = MV88E6XXX_FAMILY_6165,
4238 .name = "Marvell 88E6123",
4239 .num_databases = 4096,
4240 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004241 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004242 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004243 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004244 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004245 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004246 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004247 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004248 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004249 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004250 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004251 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004252 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004253 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004254 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004255 },
4256
4257 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004258 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004259 .family = MV88E6XXX_FAMILY_6185,
4260 .name = "Marvell 88E6131",
4261 .num_databases = 256,
4262 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004263 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004264 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004265 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004266 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004267 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004268 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004269 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004270 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004271 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004272 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004273 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004274 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004275 },
4276
Vivien Didelot990e27b2017-03-28 13:50:32 -04004277 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004278 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004279 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004280 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004281 .num_databases = 4096,
4282 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004283 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004284 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004285 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004286 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004287 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004288 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004289 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004290 .age_time_coeff = 3750,
4291 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004292 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004293 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004294 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004295 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004296 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004297 .ops = &mv88e6141_ops,
4298 },
4299
Vivien Didelotf81ec902016-05-09 13:22:58 -04004300 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004301 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004302 .family = MV88E6XXX_FAMILY_6165,
4303 .name = "Marvell 88E6161",
4304 .num_databases = 4096,
4305 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004306 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004307 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004308 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004309 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004310 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004311 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004312 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004313 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004314 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004315 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004316 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004317 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004318 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004319 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004320 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004321 },
4322
4323 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004324 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004325 .family = MV88E6XXX_FAMILY_6165,
4326 .name = "Marvell 88E6165",
4327 .num_databases = 4096,
4328 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004329 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004330 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004331 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004332 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004333 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004334 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004335 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004336 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004337 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004338 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004339 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004340 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004341 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004342 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004343 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004344 },
4345
4346 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004347 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004348 .family = MV88E6XXX_FAMILY_6351,
4349 .name = "Marvell 88E6171",
4350 .num_databases = 4096,
4351 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004352 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004353 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004354 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004355 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004356 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004357 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004358 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004359 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004360 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004361 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004362 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004363 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004364 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004365 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004366 },
4367
4368 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004369 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004370 .family = MV88E6XXX_FAMILY_6352,
4371 .name = "Marvell 88E6172",
4372 .num_databases = 4096,
4373 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004374 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004375 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004376 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004377 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004378 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004379 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004380 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004381 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004382 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004383 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004384 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004385 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004386 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004387 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004388 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004389 },
4390
4391 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004392 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004393 .family = MV88E6XXX_FAMILY_6351,
4394 .name = "Marvell 88E6175",
4395 .num_databases = 4096,
4396 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004397 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004398 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004399 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004400 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004401 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004402 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004403 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004404 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004405 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004406 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004407 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004408 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004409 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004410 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004411 },
4412
4413 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004414 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004415 .family = MV88E6XXX_FAMILY_6352,
4416 .name = "Marvell 88E6176",
4417 .num_databases = 4096,
4418 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004419 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004420 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004421 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004422 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004423 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004424 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004425 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004426 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004427 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004428 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004429 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004430 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004431 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004432 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004433 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004434 },
4435
4436 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004437 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004438 .family = MV88E6XXX_FAMILY_6185,
4439 .name = "Marvell 88E6185",
4440 .num_databases = 256,
4441 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004442 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004443 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004444 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004445 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004446 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004447 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004448 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004449 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004450 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004451 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004452 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004453 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004454 },
4455
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004456 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004457 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004458 .family = MV88E6XXX_FAMILY_6390,
4459 .name = "Marvell 88E6190",
4460 .num_databases = 4096,
4461 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004462 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004463 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004464 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004465 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004466 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004467 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004468 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004469 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004470 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004471 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004472 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004473 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004474 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004475 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004476 .ops = &mv88e6190_ops,
4477 },
4478
4479 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004480 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004481 .family = MV88E6XXX_FAMILY_6390,
4482 .name = "Marvell 88E6190X",
4483 .num_databases = 4096,
4484 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004485 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004486 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004487 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004488 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004489 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004490 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004491 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004492 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004493 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004494 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004495 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004496 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004497 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004498 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004499 .ops = &mv88e6190x_ops,
4500 },
4501
4502 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004503 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004504 .family = MV88E6XXX_FAMILY_6390,
4505 .name = "Marvell 88E6191",
4506 .num_databases = 4096,
4507 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004508 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004509 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004510 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004511 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004512 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004513 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004514 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004515 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004516 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004517 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004518 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004519 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004520 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004521 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004522 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004523 },
4524
Hubert Feurstein49022642019-07-31 10:23:46 +02004525 [MV88E6220] = {
4526 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4527 .family = MV88E6XXX_FAMILY_6250,
4528 .name = "Marvell 88E6220",
4529 .num_databases = 64,
4530
4531 /* Ports 2-4 are not routed to pins
4532 * => usable ports 0, 1, 5, 6
4533 */
4534 .num_ports = 7,
4535 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004536 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004537 .max_vid = 4095,
4538 .port_base_addr = 0x08,
4539 .phy_base_addr = 0x00,
4540 .global1_addr = 0x0f,
4541 .global2_addr = 0x07,
4542 .age_time_coeff = 15000,
4543 .g1_irqs = 9,
4544 .g2_irqs = 10,
4545 .atu_move_port_mask = 0xf,
4546 .dual_chip = true,
4547 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004548 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004549 .ops = &mv88e6250_ops,
4550 },
4551
Vivien Didelotf81ec902016-05-09 13:22:58 -04004552 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004553 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004554 .family = MV88E6XXX_FAMILY_6352,
4555 .name = "Marvell 88E6240",
4556 .num_databases = 4096,
4557 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004558 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004559 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004560 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004561 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004562 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004563 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004564 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004565 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004566 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004567 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004568 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004569 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004570 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004571 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004572 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004573 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004574 },
4575
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004576 [MV88E6250] = {
4577 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4578 .family = MV88E6XXX_FAMILY_6250,
4579 .name = "Marvell 88E6250",
4580 .num_databases = 64,
4581 .num_ports = 7,
4582 .num_internal_phys = 5,
4583 .max_vid = 4095,
4584 .port_base_addr = 0x08,
4585 .phy_base_addr = 0x00,
4586 .global1_addr = 0x0f,
4587 .global2_addr = 0x07,
4588 .age_time_coeff = 15000,
4589 .g1_irqs = 9,
4590 .g2_irqs = 10,
4591 .atu_move_port_mask = 0xf,
4592 .dual_chip = true,
4593 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004594 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004595 .ops = &mv88e6250_ops,
4596 },
4597
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004598 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004599 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004600 .family = MV88E6XXX_FAMILY_6390,
4601 .name = "Marvell 88E6290",
4602 .num_databases = 4096,
4603 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004604 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004605 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004606 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004607 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004608 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004609 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004610 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004611 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004612 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004613 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004614 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004615 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004616 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004617 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004618 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004619 .ops = &mv88e6290_ops,
4620 },
4621
Vivien Didelotf81ec902016-05-09 13:22:58 -04004622 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004623 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004624 .family = MV88E6XXX_FAMILY_6320,
4625 .name = "Marvell 88E6320",
4626 .num_databases = 4096,
4627 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004628 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004629 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004630 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004631 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004632 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004633 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004634 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004635 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004636 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004637 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004638 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004639 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004640 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004641 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004642 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004643 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004644 },
4645
4646 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004647 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004648 .family = MV88E6XXX_FAMILY_6320,
4649 .name = "Marvell 88E6321",
4650 .num_databases = 4096,
4651 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004652 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004653 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004654 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004655 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004656 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004657 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004658 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004659 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004660 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004661 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004662 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004663 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004664 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004665 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004666 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004667 },
4668
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004669 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004670 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004671 .family = MV88E6XXX_FAMILY_6341,
4672 .name = "Marvell 88E6341",
4673 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01004674 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004675 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004676 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004677 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004678 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004679 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004680 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004681 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004682 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004683 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004684 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004685 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004686 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004687 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004688 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004689 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004690 .ops = &mv88e6341_ops,
4691 },
4692
Vivien Didelotf81ec902016-05-09 13:22:58 -04004693 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004694 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004695 .family = MV88E6XXX_FAMILY_6351,
4696 .name = "Marvell 88E6350",
4697 .num_databases = 4096,
4698 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004699 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004700 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004701 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004702 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004703 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004704 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004705 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004706 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004707 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004708 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004709 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004710 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004711 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004712 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004713 },
4714
4715 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004716 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004717 .family = MV88E6XXX_FAMILY_6351,
4718 .name = "Marvell 88E6351",
4719 .num_databases = 4096,
4720 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004721 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004722 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004723 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004724 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004725 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004726 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004727 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004728 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004729 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004730 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004731 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004732 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004733 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004734 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004735 },
4736
4737 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004738 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004739 .family = MV88E6XXX_FAMILY_6352,
4740 .name = "Marvell 88E6352",
4741 .num_databases = 4096,
4742 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004743 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004744 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004745 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004746 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004747 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004748 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004749 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004750 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004751 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004752 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004753 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004754 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004755 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004756 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004757 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004758 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004759 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004760 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004761 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004762 .family = MV88E6XXX_FAMILY_6390,
4763 .name = "Marvell 88E6390",
4764 .num_databases = 4096,
4765 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004766 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004767 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004768 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004769 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004770 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004771 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004772 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004773 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004774 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004775 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004776 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004777 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004778 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004779 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004780 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004781 .ops = &mv88e6390_ops,
4782 },
4783 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004784 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004785 .family = MV88E6XXX_FAMILY_6390,
4786 .name = "Marvell 88E6390X",
4787 .num_databases = 4096,
4788 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004789 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004790 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004791 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004792 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004793 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004794 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004795 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004796 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004797 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004798 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004799 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004800 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004801 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004802 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004803 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004804 .ops = &mv88e6390x_ops,
4805 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004806};
4807
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004808static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004809{
Vivien Didelota439c062016-04-17 13:23:58 -04004810 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004811
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004812 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4813 if (mv88e6xxx_table[i].prod_num == prod_num)
4814 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004815
Vivien Didelotb9b37712015-10-30 19:39:48 -04004816 return NULL;
4817}
4818
Vivien Didelotfad09c72016-06-21 12:28:20 -04004819static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004820{
4821 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004822 unsigned int prod_num, rev;
4823 u16 id;
4824 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004825
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004826 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004827 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004828 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004829 if (err)
4830 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004831
Vivien Didelot107fcc12017-06-12 12:37:36 -04004832 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4833 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004834
4835 info = mv88e6xxx_lookup_info(prod_num);
4836 if (!info)
4837 return -ENODEV;
4838
Vivien Didelotcaac8542016-06-20 13:14:09 -04004839 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004840 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004841
Vivien Didelotca070c12016-09-02 14:45:34 -04004842 err = mv88e6xxx_g2_require(chip);
4843 if (err)
4844 return err;
4845
Vivien Didelotfad09c72016-06-21 12:28:20 -04004846 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4847 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004848
4849 return 0;
4850}
4851
Vivien Didelotfad09c72016-06-21 12:28:20 -04004852static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004853{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004854 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004855
Vivien Didelotfad09c72016-06-21 12:28:20 -04004856 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4857 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004858 return NULL;
4859
Vivien Didelotfad09c72016-06-21 12:28:20 -04004860 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004861
Vivien Didelotfad09c72016-06-21 12:28:20 -04004862 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004863 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04004864 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04004865
Vivien Didelotfad09c72016-06-21 12:28:20 -04004866 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004867}
4868
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004869static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4870 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004871{
Vivien Didelot04bed142016-08-31 18:06:13 -04004872 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004873
Andrew Lunn443d5a12016-12-03 04:35:18 +01004874 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004875}
4876
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004877static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004878 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004879{
4880 /* We don't need any dynamic resource from the kernel (yet),
4881 * so skip the prepare phase.
4882 */
4883
4884 return 0;
4885}
4886
4887static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004888 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004889{
Vivien Didelot04bed142016-08-31 18:06:13 -04004890 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004891
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004892 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004893 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004894 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004895 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4896 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004897 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004898}
4899
4900static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4901 const struct switchdev_obj_port_mdb *mdb)
4902{
Vivien Didelot04bed142016-08-31 18:06:13 -04004903 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004904 int err;
4905
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004906 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04004907 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004908 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004909
4910 return err;
4911}
4912
Russell King4f859012019-02-20 15:35:05 -08004913static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
4914 bool unicast, bool multicast)
4915{
4916 struct mv88e6xxx_chip *chip = ds->priv;
4917 int err = -EOPNOTSUPP;
4918
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004919 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08004920 if (chip->info->ops->port_set_egress_floods)
4921 err = chip->info->ops->port_set_egress_floods(chip, port,
4922 unicast,
4923 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004924 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08004925
4926 return err;
4927}
4928
Florian Fainellia82f67a2017-01-08 14:52:08 -08004929static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02004930 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004931 .setup = mv88e6xxx_setup,
Russell Kingc9a23562018-05-10 13:17:35 -07004932 .phylink_validate = mv88e6xxx_validate,
4933 .phylink_mac_link_state = mv88e6xxx_link_state,
4934 .phylink_mac_config = mv88e6xxx_mac_config,
4935 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4936 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004937 .get_strings = mv88e6xxx_get_strings,
4938 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4939 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004940 .port_enable = mv88e6xxx_port_enable,
4941 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004942 .get_mac_eee = mv88e6xxx_get_mac_eee,
4943 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004944 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004945 .get_eeprom = mv88e6xxx_get_eeprom,
4946 .set_eeprom = mv88e6xxx_set_eeprom,
4947 .get_regs_len = mv88e6xxx_get_regs_len,
4948 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04004949 .get_rxnfc = mv88e6xxx_get_rxnfc,
4950 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004951 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004952 .port_bridge_join = mv88e6xxx_port_bridge_join,
4953 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08004954 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004955 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004956 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004957 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4958 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4959 .port_vlan_add = mv88e6xxx_port_vlan_add,
4960 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004961 .port_fdb_add = mv88e6xxx_port_fdb_add,
4962 .port_fdb_del = mv88e6xxx_port_fdb_del,
4963 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004964 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4965 .port_mdb_add = mv88e6xxx_port_mdb_add,
4966 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004967 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4968 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004969 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4970 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4971 .port_txtstamp = mv88e6xxx_port_txtstamp,
4972 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4973 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004974};
4975
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004976static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004977{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004978 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004979 struct dsa_switch *ds;
4980
Vivien Didelot73b12042017-03-30 17:37:10 -04004981 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004982 if (!ds)
4983 return -ENOMEM;
4984
Vivien Didelotfad09c72016-06-21 12:28:20 -04004985 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004986 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004987 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004988 ds->ageing_time_min = chip->info->age_time_coeff;
4989 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004990
4991 dev_set_drvdata(dev, ds);
4992
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004993 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004994}
4995
Vivien Didelotfad09c72016-06-21 12:28:20 -04004996static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004997{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004998 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004999}
5000
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005001static const void *pdata_device_get_match_data(struct device *dev)
5002{
5003 const struct of_device_id *matches = dev->driver->of_match_table;
5004 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5005
5006 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5007 matches++) {
5008 if (!strcmp(pdata->compatible, matches->compatible))
5009 return matches->data;
5010 }
5011 return NULL;
5012}
5013
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005014/* There is no suspend to RAM support at DSA level yet, the switch configuration
5015 * would be lost after a power cycle so prevent it to be suspended.
5016 */
5017static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5018{
5019 return -EOPNOTSUPP;
5020}
5021
5022static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5023{
5024 return 0;
5025}
5026
5027static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5028
Vivien Didelot57d32312016-06-20 13:13:58 -04005029static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005030{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005031 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04005032 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005033 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005034 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04005035 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005036 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02005037 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005038
Andrew Lunn7bb8c992018-05-31 00:15:42 +02005039 if (!np && !pdata)
5040 return -EINVAL;
5041
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005042 if (np)
5043 compat_info = of_device_get_match_data(dev);
5044
5045 if (pdata) {
5046 compat_info = pdata_device_get_match_data(dev);
5047
5048 if (!pdata->netdev)
5049 return -EINVAL;
5050
5051 for (port = 0; port < DSA_MAX_PORTS; port++) {
5052 if (!(pdata->enabled_ports & (1 << port)))
5053 continue;
5054 if (strcmp(pdata->cd.port_names[port], "cpu"))
5055 continue;
5056 pdata->cd.netdev[port] = &pdata->netdev->dev;
5057 break;
5058 }
5059 }
5060
Vivien Didelotcaac8542016-06-20 13:14:09 -04005061 if (!compat_info)
5062 return -EINVAL;
5063
Vivien Didelotfad09c72016-06-21 12:28:20 -04005064 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005065 if (!chip) {
5066 err = -ENOMEM;
5067 goto out;
5068 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005069
Vivien Didelotfad09c72016-06-21 12:28:20 -04005070 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04005071
Vivien Didelotfad09c72016-06-21 12:28:20 -04005072 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04005073 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005074 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005075
Andrew Lunnb4308f02016-11-21 23:26:55 +01005076 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005077 if (IS_ERR(chip->reset)) {
5078 err = PTR_ERR(chip->reset);
5079 goto out;
5080 }
Baruch Siach7b75e492019-06-27 21:17:39 +03005081 if (chip->reset)
5082 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01005083
Vivien Didelotfad09c72016-06-21 12:28:20 -04005084 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005085 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005086 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005087
Vivien Didelote57e5e72016-08-15 17:19:00 -04005088 mv88e6xxx_phy_init(chip);
5089
Andrew Lunn00baabe2018-05-19 22:31:35 +02005090 if (chip->info->ops->get_eeprom) {
5091 if (np)
5092 of_property_read_u32(np, "eeprom-length",
5093 &chip->eeprom_len);
5094 else
5095 chip->eeprom_len = pdata->eeprom_len;
5096 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005097
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005098 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005099 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005100 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02005101 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02005102 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02005103
Andrew Lunna27415d2019-05-01 00:10:50 +02005104 if (np) {
5105 chip->irq = of_irq_get(np, 0);
5106 if (chip->irq == -EPROBE_DEFER) {
5107 err = chip->irq;
5108 goto out;
5109 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02005110 }
5111
Andrew Lunna27415d2019-05-01 00:10:50 +02005112 if (pdata)
5113 chip->irq = pdata->irq;
5114
Andrew Lunn294d7112018-02-22 22:58:32 +01005115 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01005116 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01005117 * controllers
5118 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005119 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005120 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005121 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005122 else
5123 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005124 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005125
Andrew Lunn294d7112018-02-22 22:58:32 +01005126 if (err)
5127 goto out;
5128
5129 if (chip->info->g2_irqs > 0) {
5130 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005131 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01005132 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005133 }
5134
Andrew Lunn294d7112018-02-22 22:58:32 +01005135 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5136 if (err)
5137 goto out_g2_irq;
5138
5139 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5140 if (err)
5141 goto out_g1_atu_prob_irq;
5142
Andrew Lunna3c53be52017-01-24 14:53:50 +01005143 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02005144 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01005145 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005146
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005147 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005148 if (err)
5149 goto out_mdio;
5150
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005151 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02005152
5153out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01005154 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01005155out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005156 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01005157out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005158 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005159out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005160 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005161 mv88e6xxx_g2_irq_free(chip);
5162out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005163 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005164 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005165 else
5166 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005167out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005168 if (pdata)
5169 dev_put(pdata->netdev);
5170
Andrew Lunndc30c352016-10-16 19:56:49 +02005171 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005172}
5173
5174static void mv88e6xxx_remove(struct mdio_device *mdiodev)
5175{
5176 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04005177 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005178
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005179 if (chip->info->ptp_support) {
5180 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005181 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005182 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005183
Andrew Lunn930188c2016-08-22 16:01:03 +02005184 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005185 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005186 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005187
Andrew Lunn76f38f12018-03-17 20:21:09 +01005188 mv88e6xxx_g1_vtu_prob_irq_free(chip);
5189 mv88e6xxx_g1_atu_prob_irq_free(chip);
5190
5191 if (chip->info->g2_irqs > 0)
5192 mv88e6xxx_g2_irq_free(chip);
5193
Andrew Lunn76f38f12018-03-17 20:21:09 +01005194 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005195 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01005196 else
5197 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005198}
5199
5200static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04005201 {
5202 .compatible = "marvell,mv88e6085",
5203 .data = &mv88e6xxx_table[MV88E6085],
5204 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005205 {
5206 .compatible = "marvell,mv88e6190",
5207 .data = &mv88e6xxx_table[MV88E6190],
5208 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005209 {
5210 .compatible = "marvell,mv88e6250",
5211 .data = &mv88e6xxx_table[MV88E6250],
5212 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005213 { /* sentinel */ },
5214};
5215
5216MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
5217
5218static struct mdio_driver mv88e6xxx_driver = {
5219 .probe = mv88e6xxx_probe,
5220 .remove = mv88e6xxx_remove,
5221 .mdiodrv.driver = {
5222 .name = "mv88e6085",
5223 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005224 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005225 },
5226};
5227
Andrew Lunn7324d502019-04-27 19:19:10 +02005228mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00005229
5230MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5231MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5232MODULE_LICENSE("GPL");