blob: 51c8b2ff976031186277407fbe7cbe912d3d8279 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotd78343d2016-11-04 03:23:36 +0100680static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
681 int link, int speed, int duplex,
682 phy_interface_t mode)
683{
684 int err;
685
686 if (!chip->info->ops->port_set_link)
687 return 0;
688
689 /* Port's MAC control must not be changed unless the link is down */
690 err = chip->info->ops->port_set_link(chip, port, 0);
691 if (err)
692 return err;
693
694 if (chip->info->ops->port_set_speed) {
695 err = chip->info->ops->port_set_speed(chip, port, speed);
696 if (err && err != -EOPNOTSUPP)
697 goto restore_link;
698 }
699
700 if (chip->info->ops->port_set_duplex) {
701 err = chip->info->ops->port_set_duplex(chip, port, duplex);
702 if (err && err != -EOPNOTSUPP)
703 goto restore_link;
704 }
705
706 if (chip->info->ops->port_set_rgmii_delay) {
707 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
708 if (err && err != -EOPNOTSUPP)
709 goto restore_link;
710 }
711
Andrew Lunnf39908d2017-02-04 20:02:50 +0100712 if (chip->info->ops->port_set_cmode) {
713 err = chip->info->ops->port_set_cmode(chip, port, mode);
714 if (err && err != -EOPNOTSUPP)
715 goto restore_link;
716 }
717
Vivien Didelotd78343d2016-11-04 03:23:36 +0100718 err = 0;
719restore_link:
720 if (chip->info->ops->port_set_link(chip, port, link))
721 netdev_err(chip->ds->ports[port].netdev,
722 "failed to restore MAC's link\n");
723
724 return err;
725}
726
Andrew Lunndea87022015-08-31 15:56:47 +0200727/* We expect the switch to perform auto negotiation if there is a real
728 * phy. However, in the case of a fixed link phy, we force the port
729 * settings from the fixed link settings.
730 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400731static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
732 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200733{
Vivien Didelot04bed142016-08-31 18:06:13 -0400734 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200735 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200736
737 if (!phy_is_pseudo_fixed_link(phydev))
738 return;
739
Vivien Didelotfad09c72016-06-21 12:28:20 -0400740 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100741 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
742 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400743 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100744
745 if (err && err != -EOPNOTSUPP)
746 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200747}
748
Andrew Lunna605a0f2016-11-21 23:26:58 +0100749static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000750{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100751 if (!chip->info->ops->stats_snapshot)
752 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000753
Andrew Lunna605a0f2016-11-21 23:26:58 +0100754 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000755}
756
Andrew Lunne413e7e2015-04-02 04:06:38 +0200757static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
759 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
760 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
761 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
762 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
763 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
764 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
765 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
766 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
767 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
768 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
769 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
770 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
771 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
772 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
773 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
774 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
775 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
776 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
777 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
778 { "single", 4, 0x14, STATS_TYPE_BANK0, },
779 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
780 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
781 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
782 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
783 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
784 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
785 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
786 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
787 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
788 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
789 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
790 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
791 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
792 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
793 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
794 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
795 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
796 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
797 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
798 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
799 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
800 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
801 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
802 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
803 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
804 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
805 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
806 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
807 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
808 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
809 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
810 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
811 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
812 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
813 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
814 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
815 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
816 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200817};
818
Vivien Didelotfad09c72016-06-21 12:28:20 -0400819static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100820 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100821 int port, u16 bank1_select,
822 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200823{
Andrew Lunn80c46272015-06-20 18:42:30 +0200824 u32 low;
825 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100826 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200827 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200828 u64 value;
829
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100831 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200832 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
833 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200834 return UINT64_MAX;
835
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200836 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200837 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200838 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
839 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200840 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200841 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200842 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100843 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100844 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100845 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100846 /* fall through */
847 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100848 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100849 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200850 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100851 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200852 }
853 value = (((u64)high) << 16) | low;
854 return value;
855}
856
Andrew Lunndfafe442016-11-21 23:27:02 +0100857static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
858 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100859{
860 struct mv88e6xxx_hw_stat *stat;
861 int i, j;
862
863 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
864 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100865 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100866 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
867 ETH_GSTRING_LEN);
868 j++;
869 }
870 }
871}
872
Andrew Lunndfafe442016-11-21 23:27:02 +0100873static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
874 uint8_t *data)
875{
876 mv88e6xxx_stats_get_strings(chip, data,
877 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
878}
879
880static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
881 uint8_t *data)
882{
883 mv88e6xxx_stats_get_strings(chip, data,
884 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
885}
886
887static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
888 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100889{
Vivien Didelot04bed142016-08-31 18:06:13 -0400890 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100891
892 if (chip->info->ops->stats_get_strings)
893 chip->info->ops->stats_get_strings(chip, data);
894}
895
896static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
897 int types)
898{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 struct mv88e6xxx_hw_stat *stat;
900 int i, j;
901
902 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
903 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100904 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100905 j++;
906 }
907 return j;
908}
909
Andrew Lunndfafe442016-11-21 23:27:02 +0100910static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
911{
912 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
913 STATS_TYPE_PORT);
914}
915
916static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
917{
918 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
919 STATS_TYPE_BANK1);
920}
921
922static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
923{
924 struct mv88e6xxx_chip *chip = ds->priv;
925
926 if (chip->info->ops->stats_get_sset_count)
927 return chip->info->ops->stats_get_sset_count(chip);
928
929 return 0;
930}
931
Andrew Lunn052f9472016-11-21 23:27:03 +0100932static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100933 uint64_t *data, int types,
934 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100935{
936 struct mv88e6xxx_hw_stat *stat;
937 int i, j;
938
939 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
940 stat = &mv88e6xxx_hw_stats[i];
941 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100942 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
943 bank1_select,
944 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100945 j++;
946 }
947 }
948}
949
950static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
951 uint64_t *data)
952{
953 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100954 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
955 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100956}
957
958static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
959 uint64_t *data)
960{
961 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100962 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
963 GLOBAL_STATS_OP_BANK_1_BIT_9,
964 GLOBAL_STATS_OP_HIST_RX_TX);
965}
966
967static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
968 uint64_t *data)
969{
970 return mv88e6xxx_stats_get_stats(chip, port, data,
971 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
972 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100973}
974
975static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 if (chip->info->ops->stats_get_stats)
979 chip->info->ops->stats_get_stats(chip, port, data);
980}
981
Vivien Didelotf81ec902016-05-09 13:22:58 -0400982static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
983 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000984{
Vivien Didelot04bed142016-08-31 18:06:13 -0400985 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000986 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000987
Vivien Didelotfad09c72016-06-21 12:28:20 -0400988 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000989
Andrew Lunna605a0f2016-11-21 23:26:58 +0100990 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000991 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000993 return;
994 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100995
996 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000997
Vivien Didelotfad09c72016-06-21 12:28:20 -0400998 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000999}
Ben Hutchings98e67302011-11-25 14:36:19 +00001000
Andrew Lunnde2273872016-11-21 23:27:01 +01001001static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1002{
1003 if (chip->info->ops->stats_set_histogram)
1004 return chip->info->ops->stats_set_histogram(chip);
1005
1006 return 0;
1007}
1008
Vivien Didelotf81ec902016-05-09 13:22:58 -04001009static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001010{
1011 return 32 * sizeof(u16);
1012}
1013
Vivien Didelotf81ec902016-05-09 13:22:58 -04001014static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1015 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001016{
Vivien Didelot04bed142016-08-31 18:06:13 -04001017 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001018 int err;
1019 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001020 u16 *p = _p;
1021 int i;
1022
1023 regs->version = 0;
1024
1025 memset(p, 0xff, 32 * sizeof(u16));
1026
Vivien Didelotfad09c72016-06-21 12:28:20 -04001027 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001028
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001029 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001030
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001031 err = mv88e6xxx_port_read(chip, port, i, &reg);
1032 if (!err)
1033 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001034 }
Vivien Didelot23062512016-05-09 13:22:45 -04001035
Vivien Didelotfad09c72016-06-21 12:28:20 -04001036 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1040 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001043 u16 reg;
1044 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001045
Vivien Didelotfad09c72016-06-21 12:28:20 -04001046 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001047 return -EOPNOTSUPP;
1048
Vivien Didelotfad09c72016-06-21 12:28:20 -04001049 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001050
Vivien Didelot9c938292016-08-15 17:19:02 -04001051 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1052 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001053 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001054
1055 e->eee_enabled = !!(reg & 0x0200);
1056 e->tx_lpi_enabled = !!(reg & 0x0100);
1057
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001058 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001059 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001060 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001061
Andrew Lunncca8b132015-04-02 04:06:39 +02001062 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001063out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001064 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001065
1066 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001067}
1068
Vivien Didelotf81ec902016-05-09 13:22:58 -04001069static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1070 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001071{
Vivien Didelot04bed142016-08-31 18:06:13 -04001072 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001073 u16 reg;
1074 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075
Vivien Didelotfad09c72016-06-21 12:28:20 -04001076 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001077 return -EOPNOTSUPP;
1078
Vivien Didelotfad09c72016-06-21 12:28:20 -04001079 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001080
Vivien Didelot9c938292016-08-15 17:19:02 -04001081 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1082 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001083 goto out;
1084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001086 if (e->eee_enabled)
1087 reg |= 0x0200;
1088 if (e->tx_lpi_enabled)
1089 reg |= 0x0100;
1090
Vivien Didelot9c938292016-08-15 17:19:02 -04001091 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001092out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001093 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001094
Vivien Didelot9c938292016-08-15 17:19:02 -04001095 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096}
1097
Vivien Didelote5887a22017-03-30 17:37:11 -04001098static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001099{
Vivien Didelote5887a22017-03-30 17:37:11 -04001100 struct dsa_switch *ds = NULL;
1101 struct net_device *br;
1102 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001103 int i;
1104
Vivien Didelote5887a22017-03-30 17:37:11 -04001105 if (dev < DSA_MAX_SWITCHES)
1106 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001107
Vivien Didelote5887a22017-03-30 17:37:11 -04001108 /* Prevent frames from unknown switch or port */
1109 if (!ds || port >= ds->num_ports)
1110 return 0;
1111
1112 /* Frames from DSA links and CPU ports can egress any local port */
1113 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1114 return mv88e6xxx_port_mask(chip);
1115
1116 br = ds->ports[port].bridge_dev;
1117 pvlan = 0;
1118
1119 /* Frames from user ports can egress any local DSA links and CPU ports,
1120 * as well as any local member of their bridge group.
1121 */
1122 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1123 if (dsa_is_cpu_port(chip->ds, i) ||
1124 dsa_is_dsa_port(chip->ds, i) ||
1125 (br && chip->ds->ports[i].bridge_dev == br))
1126 pvlan |= BIT(i);
1127
1128 return pvlan;
1129}
1130
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001131static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001132{
1133 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001134
1135 /* prevent frames from going back out of the port they came in on */
1136 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001137
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001138 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001139}
1140
Vivien Didelotf81ec902016-05-09 13:22:58 -04001141static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1142 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001143{
Vivien Didelot04bed142016-08-31 18:06:13 -04001144 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001145 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001146 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001147
1148 switch (state) {
1149 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001150 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001151 break;
1152 case BR_STATE_BLOCKING:
1153 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001154 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001155 break;
1156 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001157 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001158 break;
1159 case BR_STATE_FORWARDING:
1160 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001161 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162 break;
1163 }
1164
Vivien Didelotfad09c72016-06-21 12:28:20 -04001165 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001166 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001167 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001168
1169 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001170 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001171}
1172
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001173static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1174{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001175 int err;
1176
Vivien Didelotdaefc942017-03-11 16:12:54 -05001177 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1178 if (err)
1179 return err;
1180
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001181 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1182 if (err)
1183 return err;
1184
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001185 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1186}
1187
Vivien Didelot17a15942017-03-30 17:37:09 -04001188static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1189{
1190 u16 pvlan = 0;
1191
1192 if (!mv88e6xxx_has_pvt(chip))
1193 return -EOPNOTSUPP;
1194
1195 /* Skip the local source device, which uses in-chip port VLAN */
1196 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001197 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001198
1199 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1200}
1201
Vivien Didelot81228992017-03-30 17:37:08 -04001202static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1203{
Vivien Didelot17a15942017-03-30 17:37:09 -04001204 int dev, port;
1205 int err;
1206
Vivien Didelot81228992017-03-30 17:37:08 -04001207 if (!mv88e6xxx_has_pvt(chip))
1208 return 0;
1209
1210 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1211 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1212 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001213 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1214 if (err)
1215 return err;
1216
1217 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1218 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1219 err = mv88e6xxx_pvt_map(chip, dev, port);
1220 if (err)
1221 return err;
1222 }
1223 }
1224
1225 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001226}
1227
Vivien Didelot749efcb2016-09-22 16:49:24 -04001228static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1229{
1230 struct mv88e6xxx_chip *chip = ds->priv;
1231 int err;
1232
1233 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001234 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001235 mutex_unlock(&chip->reg_lock);
1236
1237 if (err)
1238 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1239}
1240
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001241static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1242{
1243 if (!chip->info->max_vid)
1244 return 0;
1245
1246 return mv88e6xxx_g1_vtu_flush(chip);
1247}
1248
Vivien Didelotf1394b782017-05-01 14:05:22 -04001249static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1250 struct mv88e6xxx_vtu_entry *entry)
1251{
1252 if (!chip->info->ops->vtu_getnext)
1253 return -EOPNOTSUPP;
1254
1255 return chip->info->ops->vtu_getnext(chip, entry);
1256}
1257
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001258static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1259 struct mv88e6xxx_vtu_entry *entry)
1260{
1261 if (!chip->info->ops->vtu_loadpurge)
1262 return -EOPNOTSUPP;
1263
1264 return chip->info->ops->vtu_loadpurge(chip, entry);
1265}
1266
Vivien Didelotf81ec902016-05-09 13:22:58 -04001267static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1268 struct switchdev_obj_port_vlan *vlan,
1269 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001270{
Vivien Didelot04bed142016-08-31 18:06:13 -04001271 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001272 struct mv88e6xxx_vtu_entry next = {
1273 .vid = chip->info->max_vid,
1274 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001275 u16 pvid;
1276 int err;
1277
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001278 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001279 return -EOPNOTSUPP;
1280
Vivien Didelotfad09c72016-06-21 12:28:20 -04001281 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001282
Vivien Didelot77064f32016-11-04 03:23:30 +01001283 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001284 if (err)
1285 goto unlock;
1286
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001287 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001288 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001289 if (err)
1290 break;
1291
1292 if (!next.valid)
1293 break;
1294
Vivien Didelotbd00e052017-05-01 14:05:11 -04001295 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001296 continue;
1297
1298 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001299 vlan->vid_begin = next.vid;
1300 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001301 vlan->flags = 0;
1302
Vivien Didelotbd00e052017-05-01 14:05:11 -04001303 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001304 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1305
1306 if (next.vid == pvid)
1307 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1308
1309 err = cb(&vlan->obj);
1310 if (err)
1311 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001312 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001313
1314unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001315 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001316
1317 return err;
1318}
1319
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001320static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001321{
1322 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001323 struct mv88e6xxx_vtu_entry vlan = {
1324 .vid = chip->info->max_vid,
1325 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001326 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001327
1328 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1329
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001330 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001331 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001332 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001333 if (err)
1334 return err;
1335
1336 set_bit(*fid, fid_bitmap);
1337 }
1338
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001339 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001340 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001341 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001342 if (err)
1343 return err;
1344
1345 if (!vlan.valid)
1346 break;
1347
1348 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001349 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001350
1351 /* The reset value 0x000 is used to indicate that multiple address
1352 * databases are not needed. Return the next positive available.
1353 */
1354 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001355 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001356 return -ENOSPC;
1357
1358 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001359 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001360}
1361
Vivien Didelotfad09c72016-06-21 12:28:20 -04001362static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001363 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001364{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001365 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001366 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001367 .valid = true,
1368 .vid = vid,
1369 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001370 int i, err;
1371
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001372 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001373 if (err)
1374 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001375
Vivien Didelot3d131f02015-11-03 10:52:52 -05001376 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001377 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001378 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1379 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001380 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1381 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001382
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001383 *entry = vlan;
1384 return 0;
1385}
1386
Vivien Didelotfad09c72016-06-21 12:28:20 -04001387static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001388 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001389{
1390 int err;
1391
1392 if (!vid)
1393 return -EINVAL;
1394
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001395 entry->vid = vid - 1;
1396 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001397
Vivien Didelotf1394b782017-05-01 14:05:22 -04001398 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001399 if (err)
1400 return err;
1401
1402 if (entry->vid != vid || !entry->valid) {
1403 if (!creat)
1404 return -EOPNOTSUPP;
1405 /* -ENOENT would've been more appropriate, but switchdev expects
1406 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1407 */
1408
Vivien Didelotfad09c72016-06-21 12:28:20 -04001409 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001410 }
1411
1412 return err;
1413}
1414
Vivien Didelotda9c3592016-02-12 12:09:40 -05001415static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1416 u16 vid_begin, u16 vid_end)
1417{
Vivien Didelot04bed142016-08-31 18:06:13 -04001418 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001419 struct mv88e6xxx_vtu_entry vlan = {
1420 .vid = vid_begin - 1,
1421 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001422 int i, err;
1423
1424 if (!vid_begin)
1425 return -EOPNOTSUPP;
1426
Vivien Didelotfad09c72016-06-21 12:28:20 -04001427 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001428
Vivien Didelotda9c3592016-02-12 12:09:40 -05001429 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001430 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001431 if (err)
1432 goto unlock;
1433
1434 if (!vlan.valid)
1435 break;
1436
1437 if (vlan.vid > vid_end)
1438 break;
1439
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001440 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001441 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1442 continue;
1443
Andrew Lunn66e28092016-12-11 21:07:19 +01001444 if (!ds->ports[port].netdev)
1445 continue;
1446
Vivien Didelotbd00e052017-05-01 14:05:11 -04001447 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001448 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1449 continue;
1450
Vivien Didelotfae8a252017-01-27 15:29:42 -05001451 if (ds->ports[i].bridge_dev ==
1452 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001453 break; /* same bridge, check next VLAN */
1454
Vivien Didelotfae8a252017-01-27 15:29:42 -05001455 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001456 continue;
1457
Andrew Lunnc8b09802016-06-04 21:16:57 +02001458 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001459 "hardware VLAN %d already used by %s\n",
1460 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001461 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001462 err = -EOPNOTSUPP;
1463 goto unlock;
1464 }
1465 } while (vlan.vid < vid_end);
1466
1467unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001468 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001469
1470 return err;
1471}
1472
Vivien Didelotf81ec902016-05-09 13:22:58 -04001473static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1474 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001475{
Vivien Didelot04bed142016-08-31 18:06:13 -04001476 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001477 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001478 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001479 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001480
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001481 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001482 return -EOPNOTSUPP;
1483
Vivien Didelotfad09c72016-06-21 12:28:20 -04001484 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001485 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001486 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001487
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001488 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001489}
1490
Vivien Didelot57d32312016-06-20 13:13:58 -04001491static int
1492mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1493 const struct switchdev_obj_port_vlan *vlan,
1494 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001495{
Vivien Didelot04bed142016-08-31 18:06:13 -04001496 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001497 int err;
1498
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001499 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001500 return -EOPNOTSUPP;
1501
Vivien Didelotda9c3592016-02-12 12:09:40 -05001502 /* If the requested port doesn't belong to the same bridge as the VLAN
1503 * members, do not support it (yet) and fallback to software VLAN.
1504 */
1505 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1506 vlan->vid_end);
1507 if (err)
1508 return err;
1509
Vivien Didelot76e398a2015-11-01 12:33:55 -05001510 /* We don't need any dynamic resource from the kernel (yet),
1511 * so skip the prepare phase.
1512 */
1513 return 0;
1514}
1515
Vivien Didelotfad09c72016-06-21 12:28:20 -04001516static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001517 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001518{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001519 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001520 int err;
1521
Vivien Didelotfad09c72016-06-21 12:28:20 -04001522 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001523 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001524 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001525
Vivien Didelotbd00e052017-05-01 14:05:11 -04001526 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001527 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1528 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1529
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001530 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001531}
1532
Vivien Didelotf81ec902016-05-09 13:22:58 -04001533static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1534 const struct switchdev_obj_port_vlan *vlan,
1535 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001536{
Vivien Didelot04bed142016-08-31 18:06:13 -04001537 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001538 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1539 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1540 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001541
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001542 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001543 return;
1544
Vivien Didelotfad09c72016-06-21 12:28:20 -04001545 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001546
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001547 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001548 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001549 netdev_err(ds->ports[port].netdev,
1550 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001551 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001552
Vivien Didelot77064f32016-11-04 03:23:30 +01001553 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001554 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001555 vlan->vid_end);
1556
Vivien Didelotfad09c72016-06-21 12:28:20 -04001557 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001558}
1559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001561 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001562{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001563 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001564 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001565 int i, err;
1566
Vivien Didelotfad09c72016-06-21 12:28:20 -04001567 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001568 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001569 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001570
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001571 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001572 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001573 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001574
Vivien Didelotbd00e052017-05-01 14:05:11 -04001575 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001576
1577 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001578 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001579 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001580 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001581 continue;
1582
Vivien Didelotbd00e052017-05-01 14:05:11 -04001583 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001584 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001585 break;
1586 }
1587 }
1588
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001589 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001590 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001591 return err;
1592
Vivien Didelote606ca32017-03-11 16:12:55 -05001593 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001594}
1595
Vivien Didelotf81ec902016-05-09 13:22:58 -04001596static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1597 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001598{
Vivien Didelot04bed142016-08-31 18:06:13 -04001599 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001600 u16 pvid, vid;
1601 int err = 0;
1602
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001603 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001604 return -EOPNOTSUPP;
1605
Vivien Didelotfad09c72016-06-21 12:28:20 -04001606 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001607
Vivien Didelot77064f32016-11-04 03:23:30 +01001608 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001609 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001610 goto unlock;
1611
Vivien Didelot76e398a2015-11-01 12:33:55 -05001612 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001613 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001614 if (err)
1615 goto unlock;
1616
1617 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001618 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001619 if (err)
1620 goto unlock;
1621 }
1622 }
1623
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001624unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001625 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001626
1627 return err;
1628}
1629
Vivien Didelot83dabd12016-08-31 11:50:04 -04001630static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1631 const unsigned char *addr, u16 vid,
1632 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001633{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001634 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001635 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001636 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001637
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001638 /* Null VLAN ID corresponds to the port private database */
1639 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001640 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001641 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001642 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001643 if (err)
1644 return err;
1645
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001646 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1647 ether_addr_copy(entry.mac, addr);
1648 eth_addr_dec(entry.mac);
1649
1650 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001651 if (err)
1652 return err;
1653
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001654 /* Initialize a fresh ATU entry if it isn't found */
1655 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1656 !ether_addr_equal(entry.mac, addr)) {
1657 memset(&entry, 0, sizeof(entry));
1658 ether_addr_copy(entry.mac, addr);
1659 }
1660
Vivien Didelot88472932016-09-19 19:56:11 -04001661 /* Purge the ATU entry only if no port is using it anymore */
1662 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001663 entry.portvec &= ~BIT(port);
1664 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001665 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1666 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001667 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001668 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001669 }
1670
Vivien Didelot9c13c022017-03-11 16:12:52 -05001671 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001672}
1673
Vivien Didelotf81ec902016-05-09 13:22:58 -04001674static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1675 const struct switchdev_obj_port_fdb *fdb,
1676 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001677{
1678 /* We don't need any dynamic resource from the kernel (yet),
1679 * so skip the prepare phase.
1680 */
1681 return 0;
1682}
1683
Vivien Didelotf81ec902016-05-09 13:22:58 -04001684static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1685 const struct switchdev_obj_port_fdb *fdb,
1686 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001687{
Vivien Didelot04bed142016-08-31 18:06:13 -04001688 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001689
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001691 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1692 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1693 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001694 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001695}
1696
Vivien Didelotf81ec902016-05-09 13:22:58 -04001697static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1698 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001699{
Vivien Didelot04bed142016-08-31 18:06:13 -04001700 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001701 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001702
Vivien Didelotfad09c72016-06-21 12:28:20 -04001703 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001704 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1705 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001706 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001707
Vivien Didelot83dabd12016-08-31 11:50:04 -04001708 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001709}
1710
Vivien Didelot83dabd12016-08-31 11:50:04 -04001711static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1712 u16 fid, u16 vid, int port,
1713 struct switchdev_obj *obj,
1714 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001715{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001716 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001717 int err;
1718
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001719 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1720 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001721
1722 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001723 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001724 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001725 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001726
1727 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1728 break;
1729
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001730 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001731 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001732
Vivien Didelot83dabd12016-08-31 11:50:04 -04001733 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1734 struct switchdev_obj_port_fdb *fdb;
1735
1736 if (!is_unicast_ether_addr(addr.mac))
1737 continue;
1738
1739 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001740 fdb->vid = vid;
1741 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001742 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1743 fdb->ndm_state = NUD_NOARP;
1744 else
1745 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001746 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1747 struct switchdev_obj_port_mdb *mdb;
1748
1749 if (!is_multicast_ether_addr(addr.mac))
1750 continue;
1751
1752 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1753 mdb->vid = vid;
1754 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001755 } else {
1756 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001757 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001758
1759 err = cb(obj);
1760 if (err)
1761 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001762 } while (!is_broadcast_ether_addr(addr.mac));
1763
1764 return err;
1765}
1766
Vivien Didelot83dabd12016-08-31 11:50:04 -04001767static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1768 struct switchdev_obj *obj,
1769 int (*cb)(struct switchdev_obj *obj))
1770{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001771 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001772 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001773 };
1774 u16 fid;
1775 int err;
1776
1777 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001778 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001779 if (err)
1780 return err;
1781
1782 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1783 if (err)
1784 return err;
1785
1786 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001787 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001788 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001789 if (err)
1790 return err;
1791
1792 if (!vlan.valid)
1793 break;
1794
1795 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1796 obj, cb);
1797 if (err)
1798 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001799 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001800
1801 return err;
1802}
1803
Vivien Didelotf81ec902016-05-09 13:22:58 -04001804static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1805 struct switchdev_obj_port_fdb *fdb,
1806 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04001807{
Vivien Didelot04bed142016-08-31 18:06:13 -04001808 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001809 int err;
1810
Vivien Didelotfad09c72016-06-21 12:28:20 -04001811 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001812 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001813 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001814
1815 return err;
1816}
1817
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001818static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1819 struct net_device *br)
1820{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001821 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001822 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001823 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001824 int err;
1825
1826 /* Remap the Port VLAN of each local bridge group member */
1827 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1828 if (chip->ds->ports[port].bridge_dev == br) {
1829 err = mv88e6xxx_port_vlan_map(chip, port);
1830 if (err)
1831 return err;
1832 }
1833 }
1834
Vivien Didelote96a6e02017-03-30 17:37:13 -04001835 if (!mv88e6xxx_has_pvt(chip))
1836 return 0;
1837
1838 /* Remap the Port VLAN of each cross-chip bridge group member */
1839 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1840 ds = chip->ds->dst->ds[dev];
1841 if (!ds)
1842 break;
1843
1844 for (port = 0; port < ds->num_ports; ++port) {
1845 if (ds->ports[port].bridge_dev == br) {
1846 err = mv88e6xxx_pvt_map(chip, dev, port);
1847 if (err)
1848 return err;
1849 }
1850 }
1851 }
1852
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001853 return 0;
1854}
1855
Vivien Didelotf81ec902016-05-09 13:22:58 -04001856static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001857 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001858{
Vivien Didelot04bed142016-08-31 18:06:13 -04001859 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001860 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001861
Vivien Didelotfad09c72016-06-21 12:28:20 -04001862 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001863 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001864 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001865
Vivien Didelot466dfa02016-02-26 13:16:05 -05001866 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001867}
1868
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001869static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1870 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001871{
Vivien Didelot04bed142016-08-31 18:06:13 -04001872 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001873
Vivien Didelotfad09c72016-06-21 12:28:20 -04001874 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001875 if (mv88e6xxx_bridge_map(chip, br) ||
1876 mv88e6xxx_port_vlan_map(chip, port))
1877 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001878 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001879}
1880
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001881static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1882 int port, struct net_device *br)
1883{
1884 struct mv88e6xxx_chip *chip = ds->priv;
1885 int err;
1886
1887 if (!mv88e6xxx_has_pvt(chip))
1888 return 0;
1889
1890 mutex_lock(&chip->reg_lock);
1891 err = mv88e6xxx_pvt_map(chip, dev, port);
1892 mutex_unlock(&chip->reg_lock);
1893
1894 return err;
1895}
1896
1897static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1898 int port, struct net_device *br)
1899{
1900 struct mv88e6xxx_chip *chip = ds->priv;
1901
1902 if (!mv88e6xxx_has_pvt(chip))
1903 return;
1904
1905 mutex_lock(&chip->reg_lock);
1906 if (mv88e6xxx_pvt_map(chip, dev, port))
1907 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1908 mutex_unlock(&chip->reg_lock);
1909}
1910
Vivien Didelot17e708b2016-12-05 17:30:27 -05001911static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1912{
1913 if (chip->info->ops->reset)
1914 return chip->info->ops->reset(chip);
1915
1916 return 0;
1917}
1918
Vivien Didelot309eca62016-12-05 17:30:26 -05001919static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1920{
1921 struct gpio_desc *gpiod = chip->reset;
1922
1923 /* If there is a GPIO connected to the reset pin, toggle it */
1924 if (gpiod) {
1925 gpiod_set_value_cansleep(gpiod, 1);
1926 usleep_range(10000, 20000);
1927 gpiod_set_value_cansleep(gpiod, 0);
1928 usleep_range(10000, 20000);
1929 }
1930}
1931
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001932static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1933{
1934 int i, err;
1935
1936 /* Set all ports to the Disabled state */
1937 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1938 err = mv88e6xxx_port_set_state(chip, i,
1939 PORT_CONTROL_STATE_DISABLED);
1940 if (err)
1941 return err;
1942 }
1943
1944 /* Wait for transmit queues to drain,
1945 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1946 */
1947 usleep_range(2000, 4000);
1948
1949 return 0;
1950}
1951
Vivien Didelotfad09c72016-06-21 12:28:20 -04001952static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001953{
Vivien Didelota935c052016-09-29 12:21:53 -04001954 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001955
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001956 err = mv88e6xxx_disable_ports(chip);
1957 if (err)
1958 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001959
Vivien Didelot309eca62016-12-05 17:30:26 -05001960 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001961
Vivien Didelot17e708b2016-12-05 17:30:27 -05001962 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001963}
1964
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001965static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001966{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001967 u16 val;
1968 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001969
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001970 /* Clear Power Down bit */
1971 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
1972 if (err)
1973 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001974
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001975 if (val & BMCR_PDOWN) {
1976 val &= ~BMCR_PDOWN;
1977 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001978 }
1979
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001980 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001981}
1982
Vivien Didelot43145572017-03-11 16:12:59 -05001983static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1984 enum mv88e6xxx_frame_mode frame, u16 egress,
1985 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001986{
1987 int err;
1988
Vivien Didelot43145572017-03-11 16:12:59 -05001989 if (!chip->info->ops->port_set_frame_mode)
1990 return -EOPNOTSUPP;
1991
1992 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001993 if (err)
1994 return err;
1995
Vivien Didelot43145572017-03-11 16:12:59 -05001996 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1997 if (err)
1998 return err;
1999
2000 if (chip->info->ops->port_set_ether_type)
2001 return chip->info->ops->port_set_ether_type(chip, port, etype);
2002
2003 return 0;
2004}
2005
2006static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2007{
2008 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2009 PORT_CONTROL_EGRESS_UNMODIFIED,
2010 PORT_ETH_TYPE_DEFAULT);
2011}
2012
2013static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2014{
2015 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2016 PORT_CONTROL_EGRESS_UNMODIFIED,
2017 PORT_ETH_TYPE_DEFAULT);
2018}
2019
2020static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2021{
2022 return mv88e6xxx_set_port_mode(chip, port,
2023 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2024 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2025}
2026
2027static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2028{
2029 if (dsa_is_dsa_port(chip->ds, port))
2030 return mv88e6xxx_set_port_mode_dsa(chip, port);
2031
2032 if (dsa_is_normal_port(chip->ds, port))
2033 return mv88e6xxx_set_port_mode_normal(chip, port);
2034
2035 /* Setup CPU port mode depending on its supported tag format */
2036 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2037 return mv88e6xxx_set_port_mode_dsa(chip, port);
2038
2039 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2040 return mv88e6xxx_set_port_mode_edsa(chip, port);
2041
2042 return -EINVAL;
2043}
2044
Vivien Didelotea698f42017-03-11 16:12:50 -05002045static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2046{
2047 bool message = dsa_is_dsa_port(chip->ds, port);
2048
2049 return mv88e6xxx_port_set_message_port(chip, port, message);
2050}
2051
Vivien Didelot601aeed2017-03-11 16:13:00 -05002052static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2053{
2054 bool flood = port == dsa_upstream_port(chip->ds);
2055
2056 /* Upstream ports flood frames with unknown unicast or multicast DA */
2057 if (chip->info->ops->port_set_egress_floods)
2058 return chip->info->ops->port_set_egress_floods(chip, port,
2059 flood, flood);
2060
2061 return 0;
2062}
2063
Vivien Didelotfad09c72016-06-21 12:28:20 -04002064static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002065{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002066 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002067 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002068 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002069
Vivien Didelotd78343d2016-11-04 03:23:36 +01002070 /* MAC Forcing register: don't force link, speed, duplex or flow control
2071 * state to any particular values on physical ports, but force the CPU
2072 * port and all DSA ports to their maximum bandwidth and full duplex.
2073 */
2074 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2075 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2076 SPEED_MAX, DUPLEX_FULL,
2077 PHY_INTERFACE_MODE_NA);
2078 else
2079 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2080 SPEED_UNFORCED, DUPLEX_UNFORCED,
2081 PHY_INTERFACE_MODE_NA);
2082 if (err)
2083 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002084
2085 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2086 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2087 * tunneling, determine priority by looking at 802.1p and IP
2088 * priority fields (IP prio has precedence), and set STP state
2089 * to Forwarding.
2090 *
2091 * If this is the CPU link, use DSA or EDSA tagging depending
2092 * on which tagging mode was configured.
2093 *
2094 * If this is a link to another switch, use DSA tagging mode.
2095 *
2096 * If this is the upstream port for this switch, enable
2097 * forwarding of unknown unicasts and multicasts.
2098 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002099 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002100 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2101 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002102 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2103 if (err)
2104 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002105
Vivien Didelot601aeed2017-03-11 16:13:00 -05002106 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002107 if (err)
2108 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002109
Vivien Didelot601aeed2017-03-11 16:13:00 -05002110 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002111 if (err)
2112 return err;
2113
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002114 /* If this port is connected to a SerDes, make sure the SerDes is not
2115 * powered down.
2116 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002117 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002118 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2119 if (err)
2120 return err;
2121 reg &= PORT_STATUS_CMODE_MASK;
2122 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2123 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2124 (reg == PORT_STATUS_CMODE_SGMII)) {
2125 err = mv88e6xxx_serdes_power_on(chip);
2126 if (err < 0)
2127 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002128 }
2129 }
2130
Vivien Didelot8efdda42015-08-13 12:52:23 -04002131 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002132 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002133 * untagged frames on this port, do a destination address lookup on all
2134 * received packets as usual, disable ARP mirroring and don't send a
2135 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002136 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002137 err = mv88e6xxx_port_set_map_da(chip, port);
2138 if (err)
2139 return err;
2140
Andrew Lunn54d792f2015-05-06 01:09:47 +02002141 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002142 if (chip->info->ops->port_set_upstream_port) {
2143 err = chip->info->ops->port_set_upstream_port(
2144 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002145 if (err)
2146 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002147 }
2148
Andrew Lunna23b2962017-02-04 20:15:28 +01002149 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2150 PORT_CONTROL_2_8021Q_DISABLED);
2151 if (err)
2152 return err;
2153
Andrew Lunn5f436662016-12-03 04:45:17 +01002154 if (chip->info->ops->port_jumbo_config) {
2155 err = chip->info->ops->port_jumbo_config(chip, port);
2156 if (err)
2157 return err;
2158 }
2159
Andrew Lunn54d792f2015-05-06 01:09:47 +02002160 /* Port Association Vector: when learning source addresses
2161 * of packets, add the address to the address database using
2162 * a port bitmap that has only the bit for this port set and
2163 * the other bits clear.
2164 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002165 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002166 /* Disable learning for CPU port */
2167 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002168 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002169
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002170 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2171 if (err)
2172 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002173
2174 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002175 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2176 if (err)
2177 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002178
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002179 if (chip->info->ops->port_pause_config) {
2180 err = chip->info->ops->port_pause_config(chip, port);
2181 if (err)
2182 return err;
2183 }
2184
Vivien Didelotc8c94892017-03-11 16:13:01 -05002185 if (chip->info->ops->port_disable_learn_limit) {
2186 err = chip->info->ops->port_disable_learn_limit(chip, port);
2187 if (err)
2188 return err;
2189 }
2190
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002191 if (chip->info->ops->port_disable_pri_override) {
2192 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002193 if (err)
2194 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002195 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002196
Andrew Lunnef0a7312016-12-03 04:35:16 +01002197 if (chip->info->ops->port_tag_remap) {
2198 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002199 if (err)
2200 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002201 }
2202
Andrew Lunnef70b112016-12-03 04:45:18 +01002203 if (chip->info->ops->port_egress_rate_limiting) {
2204 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002205 if (err)
2206 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002207 }
2208
Vivien Didelotea698f42017-03-11 16:12:50 -05002209 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002210 if (err)
2211 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002212
Vivien Didelot207afda2016-04-14 14:42:09 -04002213 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002214 * database, and allow bidirectional communication between the
2215 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002216 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002217 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002218 if (err)
2219 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002220
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002221 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002222 if (err)
2223 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002224
2225 /* Default VLAN ID and priority: don't set a default VLAN
2226 * ID, and set the default packet priority to zero.
2227 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002228 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002229}
2230
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002231static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002232{
2233 int err;
2234
Vivien Didelota935c052016-09-29 12:21:53 -04002235 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002236 if (err)
2237 return err;
2238
Vivien Didelota935c052016-09-29 12:21:53 -04002239 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002240 if (err)
2241 return err;
2242
Vivien Didelota935c052016-09-29 12:21:53 -04002243 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2244 if (err)
2245 return err;
2246
2247 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002248}
2249
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002250static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2251 unsigned int ageing_time)
2252{
Vivien Didelot04bed142016-08-31 18:06:13 -04002253 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002254 int err;
2255
2256 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002257 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002258 mutex_unlock(&chip->reg_lock);
2259
2260 return err;
2261}
2262
Vivien Didelot97299342016-07-18 20:45:30 -04002263static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002264{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002265 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002266 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002267 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002268
Vivien Didelot119477b2016-05-09 13:22:51 -04002269 /* Enable the PHY Polling Unit if present, don't discard any packets,
2270 * and mask all interrupt sources.
2271 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002272 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002273 if (err)
2274 return err;
2275
Andrew Lunn33641992016-12-03 04:35:17 +01002276 if (chip->info->ops->g1_set_cpu_port) {
2277 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2278 if (err)
2279 return err;
2280 }
2281
2282 if (chip->info->ops->g1_set_egress_port) {
2283 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2284 if (err)
2285 return err;
2286 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002287
Vivien Didelot50484ff2016-05-09 13:22:54 -04002288 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002289 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2290 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2291 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002292 if (err)
2293 return err;
2294
Vivien Didelot08a01262016-05-09 13:22:50 -04002295 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002296 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002297 if (err)
2298 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002299 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002300 if (err)
2301 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002302 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002303 if (err)
2304 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002305 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002306 if (err)
2307 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002308 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002309 if (err)
2310 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002311 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002312 if (err)
2313 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002314 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002315 if (err)
2316 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002317 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002318 if (err)
2319 return err;
2320
2321 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002322 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002323 if (err)
2324 return err;
2325
Andrew Lunnde2273872016-11-21 23:27:01 +01002326 /* Initialize the statistics unit */
2327 err = mv88e6xxx_stats_set_histogram(chip);
2328 if (err)
2329 return err;
2330
Vivien Didelot97299342016-07-18 20:45:30 -04002331 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002332 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2333 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002334 if (err)
2335 return err;
2336
2337 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002338 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002339 if (err)
2340 return err;
2341
2342 return 0;
2343}
2344
Vivien Didelotf81ec902016-05-09 13:22:58 -04002345static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002346{
Vivien Didelot04bed142016-08-31 18:06:13 -04002347 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002348 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002349 int i;
2350
Vivien Didelotfad09c72016-06-21 12:28:20 -04002351 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002352 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002353
Vivien Didelotfad09c72016-06-21 12:28:20 -04002354 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002355
Vivien Didelot97299342016-07-18 20:45:30 -04002356 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002357 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002358 err = mv88e6xxx_setup_port(chip, i);
2359 if (err)
2360 goto unlock;
2361 }
2362
2363 /* Setup Switch Global 1 Registers */
2364 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002365 if (err)
2366 goto unlock;
2367
Vivien Didelot97299342016-07-18 20:45:30 -04002368 /* Setup Switch Global 2 Registers */
2369 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2370 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002371 if (err)
2372 goto unlock;
2373 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002374
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002375 err = mv88e6xxx_vtu_setup(chip);
2376 if (err)
2377 goto unlock;
2378
Vivien Didelot81228992017-03-30 17:37:08 -04002379 err = mv88e6xxx_pvt_setup(chip);
2380 if (err)
2381 goto unlock;
2382
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002383 err = mv88e6xxx_atu_setup(chip);
2384 if (err)
2385 goto unlock;
2386
Andrew Lunn6e55f692016-12-03 04:45:16 +01002387 /* Some generations have the configuration of sending reserved
2388 * management frames to the CPU in global2, others in
2389 * global1. Hence it does not fit the two setup functions
2390 * above.
2391 */
2392 if (chip->info->ops->mgmt_rsvd2cpu) {
2393 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2394 if (err)
2395 goto unlock;
2396 }
2397
Vivien Didelot6b17e862015-08-13 12:52:18 -04002398unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002399 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002400
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002401 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002402}
2403
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002404static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2405{
Vivien Didelot04bed142016-08-31 18:06:13 -04002406 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002407 int err;
2408
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002409 if (!chip->info->ops->set_switch_mac)
2410 return -EOPNOTSUPP;
2411
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002412 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002413 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002414 mutex_unlock(&chip->reg_lock);
2415
2416 return err;
2417}
2418
Vivien Didelote57e5e72016-08-15 17:19:00 -04002419static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002420{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002421 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2422 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002423 u16 val;
2424 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002425
Andrew Lunnee26a222017-01-24 14:53:48 +01002426 if (!chip->info->ops->phy_read)
2427 return -EOPNOTSUPP;
2428
Vivien Didelotfad09c72016-06-21 12:28:20 -04002429 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002430 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002431 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002432
Andrew Lunnda9f3302017-02-01 03:40:05 +01002433 if (reg == MII_PHYSID2) {
2434 /* Some internal PHYS don't have a model number. Use
2435 * the mv88e6390 family model number instead.
2436 */
2437 if (!(val & 0x3f0))
2438 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2439 }
2440
Vivien Didelote57e5e72016-08-15 17:19:00 -04002441 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002442}
2443
Vivien Didelote57e5e72016-08-15 17:19:00 -04002444static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002445{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002446 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2447 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002448 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002449
Andrew Lunnee26a222017-01-24 14:53:48 +01002450 if (!chip->info->ops->phy_write)
2451 return -EOPNOTSUPP;
2452
Vivien Didelotfad09c72016-06-21 12:28:20 -04002453 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002454 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002455 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002456
2457 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002458}
2459
Vivien Didelotfad09c72016-06-21 12:28:20 -04002460static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002461 struct device_node *np,
2462 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002463{
2464 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002465 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002466 struct mii_bus *bus;
2467 int err;
2468
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002469 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002470 if (!bus)
2471 return -ENOMEM;
2472
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002473 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002474 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002475 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002476 INIT_LIST_HEAD(&mdio_bus->list);
2477 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002478
Andrew Lunnb516d452016-06-04 21:17:06 +02002479 if (np) {
2480 bus->name = np->full_name;
2481 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2482 } else {
2483 bus->name = "mv88e6xxx SMI";
2484 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2485 }
2486
2487 bus->read = mv88e6xxx_mdio_read;
2488 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002489 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002490
Andrew Lunna3c53be52017-01-24 14:53:50 +01002491 if (np)
2492 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002493 else
2494 err = mdiobus_register(bus);
2495 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002496 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002497 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002498 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002499
2500 if (external)
2501 list_add_tail(&mdio_bus->list, &chip->mdios);
2502 else
2503 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002504
2505 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002506}
2507
Andrew Lunna3c53be52017-01-24 14:53:50 +01002508static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2509 { .compatible = "marvell,mv88e6xxx-mdio-external",
2510 .data = (void *)true },
2511 { },
2512};
2513
2514static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2515 struct device_node *np)
2516{
2517 const struct of_device_id *match;
2518 struct device_node *child;
2519 int err;
2520
2521 /* Always register one mdio bus for the internal/default mdio
2522 * bus. This maybe represented in the device tree, but is
2523 * optional.
2524 */
2525 child = of_get_child_by_name(np, "mdio");
2526 err = mv88e6xxx_mdio_register(chip, child, false);
2527 if (err)
2528 return err;
2529
2530 /* Walk the device tree, and see if there are any other nodes
2531 * which say they are compatible with the external mdio
2532 * bus.
2533 */
2534 for_each_available_child_of_node(np, child) {
2535 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2536 if (match) {
2537 err = mv88e6xxx_mdio_register(chip, child, true);
2538 if (err)
2539 return err;
2540 }
2541 }
2542
2543 return 0;
2544}
2545
2546static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002547
2548{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002549 struct mv88e6xxx_mdio_bus *mdio_bus;
2550 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002551
Andrew Lunna3c53be52017-01-24 14:53:50 +01002552 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2553 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002554
Andrew Lunna3c53be52017-01-24 14:53:50 +01002555 mdiobus_unregister(bus);
2556 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002557}
2558
Vivien Didelot855b1932016-07-20 18:18:35 -04002559static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2560{
Vivien Didelot04bed142016-08-31 18:06:13 -04002561 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002562
2563 return chip->eeprom_len;
2564}
2565
Vivien Didelot855b1932016-07-20 18:18:35 -04002566static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2567 struct ethtool_eeprom *eeprom, u8 *data)
2568{
Vivien Didelot04bed142016-08-31 18:06:13 -04002569 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002570 int err;
2571
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002572 if (!chip->info->ops->get_eeprom)
2573 return -EOPNOTSUPP;
2574
Vivien Didelot855b1932016-07-20 18:18:35 -04002575 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002576 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002577 mutex_unlock(&chip->reg_lock);
2578
2579 if (err)
2580 return err;
2581
2582 eeprom->magic = 0xc3ec4951;
2583
2584 return 0;
2585}
2586
Vivien Didelot855b1932016-07-20 18:18:35 -04002587static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2588 struct ethtool_eeprom *eeprom, u8 *data)
2589{
Vivien Didelot04bed142016-08-31 18:06:13 -04002590 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002591 int err;
2592
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002593 if (!chip->info->ops->set_eeprom)
2594 return -EOPNOTSUPP;
2595
Vivien Didelot855b1932016-07-20 18:18:35 -04002596 if (eeprom->magic != 0xc3ec4951)
2597 return -EINVAL;
2598
2599 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002600 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002601 mutex_unlock(&chip->reg_lock);
2602
2603 return err;
2604}
2605
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002606static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002607 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002608 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002609 .phy_read = mv88e6xxx_phy_ppu_read,
2610 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002611 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002612 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002613 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002614 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002615 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002616 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002617 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002618 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002619 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002620 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002621 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002622 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002623 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2624 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002625 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002626 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2627 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002628 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002629 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002630 .ppu_enable = mv88e6185_g1_ppu_enable,
2631 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002632 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002633 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002634 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002635};
2636
2637static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002638 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002639 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002640 .phy_read = mv88e6xxx_phy_ppu_read,
2641 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002642 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002643 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002644 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002645 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002646 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002647 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002648 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002649 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2650 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002651 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002652 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002653 .ppu_enable = mv88e6185_g1_ppu_enable,
2654 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002655 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002656 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002657 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002658};
2659
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002660static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002661 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002662 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2663 .phy_read = mv88e6xxx_g2_smi_phy_read,
2664 .phy_write = mv88e6xxx_g2_smi_phy_write,
2665 .port_set_link = mv88e6xxx_port_set_link,
2666 .port_set_duplex = mv88e6xxx_port_set_duplex,
2667 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002668 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002669 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002670 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002671 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002672 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002673 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002674 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002675 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002676 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002677 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2678 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2679 .stats_get_strings = mv88e6095_stats_get_strings,
2680 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002681 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2682 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002683 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002684 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002685 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002686 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002687 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002688};
2689
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002690static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002691 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002692 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002693 .phy_read = mv88e6165_phy_read,
2694 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002695 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002696 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002697 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002698 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002699 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002700 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002701 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002702 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002703 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2704 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002705 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002706 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2707 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002708 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002709 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002710 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002711 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002712 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002713};
2714
2715static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002716 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002717 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002718 .phy_read = mv88e6xxx_phy_ppu_read,
2719 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002720 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002721 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002722 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002723 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002724 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002725 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002726 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002727 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002728 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002729 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002730 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002731 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002732 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2733 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002734 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002735 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2736 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002737 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002738 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002739 .ppu_enable = mv88e6185_g1_ppu_enable,
2740 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002741 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002742 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002743 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002744};
2745
Vivien Didelot990e27b2017-03-28 13:50:32 -04002746static const struct mv88e6xxx_ops mv88e6141_ops = {
2747 /* MV88E6XXX_FAMILY_6341 */
2748 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2749 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2750 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2751 .phy_read = mv88e6xxx_g2_smi_phy_read,
2752 .phy_write = mv88e6xxx_g2_smi_phy_write,
2753 .port_set_link = mv88e6xxx_port_set_link,
2754 .port_set_duplex = mv88e6xxx_port_set_duplex,
2755 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2756 .port_set_speed = mv88e6390_port_set_speed,
2757 .port_tag_remap = mv88e6095_port_tag_remap,
2758 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2759 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2760 .port_set_ether_type = mv88e6351_port_set_ether_type,
2761 .port_jumbo_config = mv88e6165_port_jumbo_config,
2762 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2763 .port_pause_config = mv88e6097_port_pause_config,
2764 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2765 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2766 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2767 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2768 .stats_get_strings = mv88e6320_stats_get_strings,
2769 .stats_get_stats = mv88e6390_stats_get_stats,
2770 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2771 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2772 .watchdog_ops = &mv88e6390_watchdog_ops,
2773 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2774 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002775 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002776 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002777};
2778
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002779static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002780 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002781 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002782 .phy_read = mv88e6165_phy_read,
2783 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002784 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002785 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002786 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002787 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002788 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002789 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002790 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002791 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002792 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002793 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002794 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002795 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002796 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002797 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2798 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002799 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002800 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2801 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002802 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002803 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002804 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002805 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002806 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002807};
2808
2809static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002810 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002811 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002812 .phy_read = mv88e6165_phy_read,
2813 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002814 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002815 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002816 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002817 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002818 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002819 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002820 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2821 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002822 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002823 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2824 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002825 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002826 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002827 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002828 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002829 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002830};
2831
2832static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002833 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002834 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002835 .phy_read = mv88e6xxx_g2_smi_phy_read,
2836 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002837 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002838 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002839 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002840 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002841 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002842 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002843 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002844 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002845 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002846 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002847 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002848 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002849 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002850 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002851 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2852 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002853 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002854 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2855 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002856 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002857 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002858 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002859 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002860 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002861};
2862
2863static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002864 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002865 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2866 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002867 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002868 .phy_read = mv88e6xxx_g2_smi_phy_read,
2869 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002870 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002871 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002872 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002873 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002874 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002875 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002876 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002877 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002878 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002879 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002880 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002881 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002882 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002883 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002884 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2885 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002886 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002887 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2888 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002889 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002890 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002891 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002892 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002893 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002894};
2895
2896static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002897 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002898 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002899 .phy_read = mv88e6xxx_g2_smi_phy_read,
2900 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002901 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002902 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002903 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002904 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002905 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002906 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002907 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002908 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002909 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002910 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002911 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002912 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002913 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002914 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002915 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2916 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002917 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002918 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2919 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002920 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002921 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002922 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002923 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002924 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002925};
2926
2927static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002928 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002929 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2930 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002931 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002932 .phy_read = mv88e6xxx_g2_smi_phy_read,
2933 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002934 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002935 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002936 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002937 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002938 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002939 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002940 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002941 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002942 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002943 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002944 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002945 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002946 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002947 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002948 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2949 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002950 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002951 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2952 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002953 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002954 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002955 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002956 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002957 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002958};
2959
2960static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002961 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002962 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002963 .phy_read = mv88e6xxx_phy_ppu_read,
2964 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002965 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002966 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002967 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002968 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002969 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002970 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002971 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002972 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002973 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2974 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002975 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002976 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2977 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002978 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002979 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002980 .ppu_enable = mv88e6185_g1_ppu_enable,
2981 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002982 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002983 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002984 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002985};
2986
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002987static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002988 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002989 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2990 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002991 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2992 .phy_read = mv88e6xxx_g2_smi_phy_read,
2993 .phy_write = mv88e6xxx_g2_smi_phy_write,
2994 .port_set_link = mv88e6xxx_port_set_link,
2995 .port_set_duplex = mv88e6xxx_port_set_duplex,
2996 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2997 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002998 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002999 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003000 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003001 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003002 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003003 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003004 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003005 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003006 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003007 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3008 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003009 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003010 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3011 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003012 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003013 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003014 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003015};
3016
3017static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003018 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003019 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3020 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003021 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3022 .phy_read = mv88e6xxx_g2_smi_phy_read,
3023 .phy_write = mv88e6xxx_g2_smi_phy_write,
3024 .port_set_link = mv88e6xxx_port_set_link,
3025 .port_set_duplex = mv88e6xxx_port_set_duplex,
3026 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3027 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003028 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003029 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003030 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003031 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003032 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003033 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003034 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003035 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003036 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003037 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3038 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003039 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003040 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3041 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003042 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003043 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003044 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003045};
3046
3047static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003048 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003049 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3050 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003051 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3052 .phy_read = mv88e6xxx_g2_smi_phy_read,
3053 .phy_write = mv88e6xxx_g2_smi_phy_write,
3054 .port_set_link = mv88e6xxx_port_set_link,
3055 .port_set_duplex = mv88e6xxx_port_set_duplex,
3056 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3057 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003058 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003059 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003060 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003061 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003062 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003063 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003064 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003065 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003066 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003067 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3068 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003069 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003070 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3071 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003072 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003073 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003074 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003075};
3076
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003077static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003078 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003079 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3080 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003081 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003082 .phy_read = mv88e6xxx_g2_smi_phy_read,
3083 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003084 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003085 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003086 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003087 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003088 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003089 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003090 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003091 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003092 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003093 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003094 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003095 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003096 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003097 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003098 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3099 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003100 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003101 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3102 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003103 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003104 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003105 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003106 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003107 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003108};
3109
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003110static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003111 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003112 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3113 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003114 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3115 .phy_read = mv88e6xxx_g2_smi_phy_read,
3116 .phy_write = mv88e6xxx_g2_smi_phy_write,
3117 .port_set_link = mv88e6xxx_port_set_link,
3118 .port_set_duplex = mv88e6xxx_port_set_duplex,
3119 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3120 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003121 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003122 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003123 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003124 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003125 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003126 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003127 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003128 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003129 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003130 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003131 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3132 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003133 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003134 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3135 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003136 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003137 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003138 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003139};
3140
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003141static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003142 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003143 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3144 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003145 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003146 .phy_read = mv88e6xxx_g2_smi_phy_read,
3147 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003148 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003149 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003150 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003151 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003152 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003153 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003154 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003155 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003156 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003157 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003158 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003159 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003160 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003161 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3162 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003163 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003164 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3165 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003166 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003167 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003168 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003169 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003170};
3171
3172static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003173 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003174 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3175 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003176 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003177 .phy_read = mv88e6xxx_g2_smi_phy_read,
3178 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003179 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003180 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003181 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003182 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003183 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003184 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003185 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003186 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003187 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003188 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003189 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003190 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003191 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003192 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3193 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003194 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003195 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3196 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003197 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003198 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003199 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003200};
3201
Vivien Didelot16e329a2017-03-28 13:50:33 -04003202static const struct mv88e6xxx_ops mv88e6341_ops = {
3203 /* MV88E6XXX_FAMILY_6341 */
3204 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3205 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3206 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3207 .phy_read = mv88e6xxx_g2_smi_phy_read,
3208 .phy_write = mv88e6xxx_g2_smi_phy_write,
3209 .port_set_link = mv88e6xxx_port_set_link,
3210 .port_set_duplex = mv88e6xxx_port_set_duplex,
3211 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3212 .port_set_speed = mv88e6390_port_set_speed,
3213 .port_tag_remap = mv88e6095_port_tag_remap,
3214 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3215 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3216 .port_set_ether_type = mv88e6351_port_set_ether_type,
3217 .port_jumbo_config = mv88e6165_port_jumbo_config,
3218 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3219 .port_pause_config = mv88e6097_port_pause_config,
3220 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3221 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3222 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3223 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3224 .stats_get_strings = mv88e6320_stats_get_strings,
3225 .stats_get_stats = mv88e6390_stats_get_stats,
3226 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3227 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3228 .watchdog_ops = &mv88e6390_watchdog_ops,
3229 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3230 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003231 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003232 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003233};
3234
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003235static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003236 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003237 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003238 .phy_read = mv88e6xxx_g2_smi_phy_read,
3239 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003240 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003241 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003242 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003243 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003244 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003245 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003246 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003247 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003248 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003249 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003250 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003251 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003252 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003253 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003254 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3255 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003256 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003257 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3258 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003259 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003260 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003261 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003262 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003263 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003264};
3265
3266static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003267 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003268 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003269 .phy_read = mv88e6xxx_g2_smi_phy_read,
3270 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003271 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003272 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003273 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003274 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003275 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003276 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003277 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003278 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003279 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003280 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003281 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003282 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003283 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003284 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003285 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3286 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003287 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003288 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3289 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003290 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003291 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003292 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003293 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003294 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003295};
3296
3297static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003298 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003299 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3300 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003301 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003302 .phy_read = mv88e6xxx_g2_smi_phy_read,
3303 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003304 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003305 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003306 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003307 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003308 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003309 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003310 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003311 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003312 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003313 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003314 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003315 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003316 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003317 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003318 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3319 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003320 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003321 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3322 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003323 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003324 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003325 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003326 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003327 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003328};
3329
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003330static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003331 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003332 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3333 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003334 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3335 .phy_read = mv88e6xxx_g2_smi_phy_read,
3336 .phy_write = mv88e6xxx_g2_smi_phy_write,
3337 .port_set_link = mv88e6xxx_port_set_link,
3338 .port_set_duplex = mv88e6xxx_port_set_duplex,
3339 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3340 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003341 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003342 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003343 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003344 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003345 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003346 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003347 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003348 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003349 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003350 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003351 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003352 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003353 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3354 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003355 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003356 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3357 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003358 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003359 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003360 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003361};
3362
3363static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003364 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003365 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3366 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003367 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3368 .phy_read = mv88e6xxx_g2_smi_phy_read,
3369 .phy_write = mv88e6xxx_g2_smi_phy_write,
3370 .port_set_link = mv88e6xxx_port_set_link,
3371 .port_set_duplex = mv88e6xxx_port_set_duplex,
3372 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3373 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003374 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003375 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003376 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003377 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003378 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003379 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003380 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003381 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003382 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003383 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003384 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003385 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3386 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003387 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003388 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3389 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003390 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003391 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003392 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003393};
3394
Vivien Didelotf81ec902016-05-09 13:22:58 -04003395static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3396 [MV88E6085] = {
3397 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3398 .family = MV88E6XXX_FAMILY_6097,
3399 .name = "Marvell 88E6085",
3400 .num_databases = 4096,
3401 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003402 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003403 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003404 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003405 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003406 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003407 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003408 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003409 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003410 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003411 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003412 },
3413
3414 [MV88E6095] = {
3415 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3416 .family = MV88E6XXX_FAMILY_6095,
3417 .name = "Marvell 88E6095/88E6095F",
3418 .num_databases = 256,
3419 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003420 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003421 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003422 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003423 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003424 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003425 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003426 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003427 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003428 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003429 },
3430
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003431 [MV88E6097] = {
3432 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3433 .family = MV88E6XXX_FAMILY_6097,
3434 .name = "Marvell 88E6097/88E6097F",
3435 .num_databases = 4096,
3436 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003437 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003438 .port_base_addr = 0x10,
3439 .global1_addr = 0x1b,
3440 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003441 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003442 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003443 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003444 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003445 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3446 .ops = &mv88e6097_ops,
3447 },
3448
Vivien Didelotf81ec902016-05-09 13:22:58 -04003449 [MV88E6123] = {
3450 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3451 .family = MV88E6XXX_FAMILY_6165,
3452 .name = "Marvell 88E6123",
3453 .num_databases = 4096,
3454 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003455 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003456 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003457 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003458 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003459 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003460 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003461 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003462 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003464 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003465 },
3466
3467 [MV88E6131] = {
3468 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3469 .family = MV88E6XXX_FAMILY_6185,
3470 .name = "Marvell 88E6131",
3471 .num_databases = 256,
3472 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003473 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003474 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003475 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003476 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003477 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003478 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003479 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003480 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003481 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003482 },
3483
Vivien Didelot990e27b2017-03-28 13:50:32 -04003484 [MV88E6141] = {
3485 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3486 .family = MV88E6XXX_FAMILY_6341,
3487 .name = "Marvell 88E6341",
3488 .num_databases = 4096,
3489 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003490 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003491 .port_base_addr = 0x10,
3492 .global1_addr = 0x1b,
3493 .age_time_coeff = 3750,
3494 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003495 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003496 .tag_protocol = DSA_TAG_PROTO_EDSA,
3497 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3498 .ops = &mv88e6141_ops,
3499 },
3500
Vivien Didelotf81ec902016-05-09 13:22:58 -04003501 [MV88E6161] = {
3502 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3503 .family = MV88E6XXX_FAMILY_6165,
3504 .name = "Marvell 88E6161",
3505 .num_databases = 4096,
3506 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003507 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003508 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003509 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003510 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003511 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003512 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003513 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003514 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003515 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003516 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003517 },
3518
3519 [MV88E6165] = {
3520 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3521 .family = MV88E6XXX_FAMILY_6165,
3522 .name = "Marvell 88E6165",
3523 .num_databases = 4096,
3524 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003525 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003526 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003527 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003528 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003529 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003530 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003531 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003532 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003533 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003534 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003535 },
3536
3537 [MV88E6171] = {
3538 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3539 .family = MV88E6XXX_FAMILY_6351,
3540 .name = "Marvell 88E6171",
3541 .num_databases = 4096,
3542 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003543 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003544 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003545 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003546 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003547 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003548 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003549 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003550 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003551 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003552 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003553 },
3554
3555 [MV88E6172] = {
3556 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3557 .family = MV88E6XXX_FAMILY_6352,
3558 .name = "Marvell 88E6172",
3559 .num_databases = 4096,
3560 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003561 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003562 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003563 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003564 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003565 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003566 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003567 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003568 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003569 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003570 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 },
3572
3573 [MV88E6175] = {
3574 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3575 .family = MV88E6XXX_FAMILY_6351,
3576 .name = "Marvell 88E6175",
3577 .num_databases = 4096,
3578 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003579 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003580 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003581 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003582 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003583 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003584 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003585 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003586 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003587 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003588 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 },
3590
3591 [MV88E6176] = {
3592 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3593 .family = MV88E6XXX_FAMILY_6352,
3594 .name = "Marvell 88E6176",
3595 .num_databases = 4096,
3596 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003597 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003598 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003599 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003600 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003601 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003602 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003603 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003604 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003605 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003606 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003607 },
3608
3609 [MV88E6185] = {
3610 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3611 .family = MV88E6XXX_FAMILY_6185,
3612 .name = "Marvell 88E6185",
3613 .num_databases = 256,
3614 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003615 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003616 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003617 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003618 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003619 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003620 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003621 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003622 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003623 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003624 },
3625
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003626 [MV88E6190] = {
3627 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3628 .family = MV88E6XXX_FAMILY_6390,
3629 .name = "Marvell 88E6190",
3630 .num_databases = 4096,
3631 .num_ports = 11, /* 10 + Z80 */
3632 .port_base_addr = 0x0,
3633 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003634 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003635 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003636 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003637 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003638 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003639 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3640 .ops = &mv88e6190_ops,
3641 },
3642
3643 [MV88E6190X] = {
3644 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3645 .family = MV88E6XXX_FAMILY_6390,
3646 .name = "Marvell 88E6190X",
3647 .num_databases = 4096,
3648 .num_ports = 11, /* 10 + Z80 */
3649 .port_base_addr = 0x0,
3650 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003651 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003652 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003653 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003654 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003655 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003656 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3657 .ops = &mv88e6190x_ops,
3658 },
3659
3660 [MV88E6191] = {
3661 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3662 .family = MV88E6XXX_FAMILY_6390,
3663 .name = "Marvell 88E6191",
3664 .num_databases = 4096,
3665 .num_ports = 11, /* 10 + Z80 */
3666 .port_base_addr = 0x0,
3667 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003668 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003669 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003670 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003671 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003672 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003673 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003674 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003675 },
3676
Vivien Didelotf81ec902016-05-09 13:22:58 -04003677 [MV88E6240] = {
3678 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3679 .family = MV88E6XXX_FAMILY_6352,
3680 .name = "Marvell 88E6240",
3681 .num_databases = 4096,
3682 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003683 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003684 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003685 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003686 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003687 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003688 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003689 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003690 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003691 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003692 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003693 },
3694
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003695 [MV88E6290] = {
3696 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3697 .family = MV88E6XXX_FAMILY_6390,
3698 .name = "Marvell 88E6290",
3699 .num_databases = 4096,
3700 .num_ports = 11, /* 10 + Z80 */
3701 .port_base_addr = 0x0,
3702 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003703 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003704 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003705 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003706 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003707 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003708 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3709 .ops = &mv88e6290_ops,
3710 },
3711
Vivien Didelotf81ec902016-05-09 13:22:58 -04003712 [MV88E6320] = {
3713 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3714 .family = MV88E6XXX_FAMILY_6320,
3715 .name = "Marvell 88E6320",
3716 .num_databases = 4096,
3717 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003718 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003719 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003720 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003721 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003722 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003723 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003724 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003725 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003726 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003727 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003728 },
3729
3730 [MV88E6321] = {
3731 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3732 .family = MV88E6XXX_FAMILY_6320,
3733 .name = "Marvell 88E6321",
3734 .num_databases = 4096,
3735 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003736 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003737 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003738 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003739 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003740 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003741 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003742 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003743 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003744 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003745 },
3746
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003747 [MV88E6341] = {
3748 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3749 .family = MV88E6XXX_FAMILY_6341,
3750 .name = "Marvell 88E6341",
3751 .num_databases = 4096,
3752 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003753 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003754 .port_base_addr = 0x10,
3755 .global1_addr = 0x1b,
3756 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003757 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003758 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003759 .tag_protocol = DSA_TAG_PROTO_EDSA,
3760 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3761 .ops = &mv88e6341_ops,
3762 },
3763
Vivien Didelotf81ec902016-05-09 13:22:58 -04003764 [MV88E6350] = {
3765 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3766 .family = MV88E6XXX_FAMILY_6351,
3767 .name = "Marvell 88E6350",
3768 .num_databases = 4096,
3769 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003770 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003771 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003772 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003773 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003774 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003775 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003776 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003777 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003778 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003779 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003780 },
3781
3782 [MV88E6351] = {
3783 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3784 .family = MV88E6XXX_FAMILY_6351,
3785 .name = "Marvell 88E6351",
3786 .num_databases = 4096,
3787 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003788 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003789 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003790 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003791 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003792 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003793 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003794 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003795 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003796 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003797 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003798 },
3799
3800 [MV88E6352] = {
3801 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3802 .family = MV88E6XXX_FAMILY_6352,
3803 .name = "Marvell 88E6352",
3804 .num_databases = 4096,
3805 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003806 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003807 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003808 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003809 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003810 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003811 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003812 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003813 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003814 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003815 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003816 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003817 [MV88E6390] = {
3818 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3819 .family = MV88E6XXX_FAMILY_6390,
3820 .name = "Marvell 88E6390",
3821 .num_databases = 4096,
3822 .num_ports = 11, /* 10 + Z80 */
3823 .port_base_addr = 0x0,
3824 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003825 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003826 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003827 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003828 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003829 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003830 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3831 .ops = &mv88e6390_ops,
3832 },
3833 [MV88E6390X] = {
3834 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3835 .family = MV88E6XXX_FAMILY_6390,
3836 .name = "Marvell 88E6390X",
3837 .num_databases = 4096,
3838 .num_ports = 11, /* 10 + Z80 */
3839 .port_base_addr = 0x0,
3840 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003841 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003842 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003843 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003844 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003845 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003846 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3847 .ops = &mv88e6390x_ops,
3848 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003849};
3850
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003851static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003852{
Vivien Didelota439c062016-04-17 13:23:58 -04003853 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003854
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003855 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3856 if (mv88e6xxx_table[i].prod_num == prod_num)
3857 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003858
Vivien Didelotb9b37712015-10-30 19:39:48 -04003859 return NULL;
3860}
3861
Vivien Didelotfad09c72016-06-21 12:28:20 -04003862static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003863{
3864 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003865 unsigned int prod_num, rev;
3866 u16 id;
3867 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003868
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003869 mutex_lock(&chip->reg_lock);
3870 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3871 mutex_unlock(&chip->reg_lock);
3872 if (err)
3873 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003874
3875 prod_num = (id & 0xfff0) >> 4;
3876 rev = id & 0x000f;
3877
3878 info = mv88e6xxx_lookup_info(prod_num);
3879 if (!info)
3880 return -ENODEV;
3881
Vivien Didelotcaac8542016-06-20 13:14:09 -04003882 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003883 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003884
Vivien Didelotca070c12016-09-02 14:45:34 -04003885 err = mv88e6xxx_g2_require(chip);
3886 if (err)
3887 return err;
3888
Vivien Didelotfad09c72016-06-21 12:28:20 -04003889 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3890 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003891
3892 return 0;
3893}
3894
Vivien Didelotfad09c72016-06-21 12:28:20 -04003895static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003896{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003897 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003898
Vivien Didelotfad09c72016-06-21 12:28:20 -04003899 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3900 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003901 return NULL;
3902
Vivien Didelotfad09c72016-06-21 12:28:20 -04003903 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003904
Vivien Didelotfad09c72016-06-21 12:28:20 -04003905 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003906 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003907
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003909}
3910
Vivien Didelote57e5e72016-08-15 17:19:00 -04003911static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3912{
Vivien Didelota199d8b2016-12-05 17:30:28 -05003913 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04003914 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003915}
3916
Andrew Lunn930188c2016-08-22 16:01:03 +02003917static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3918{
Vivien Didelota199d8b2016-12-05 17:30:28 -05003919 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02003920 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02003921}
3922
Vivien Didelotfad09c72016-06-21 12:28:20 -04003923static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003924 struct mii_bus *bus, int sw_addr)
3925{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003926 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003927 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003928 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003929 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003930 else
3931 return -EINVAL;
3932
Vivien Didelotfad09c72016-06-21 12:28:20 -04003933 chip->bus = bus;
3934 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003935
3936 return 0;
3937}
3938
Andrew Lunn7b314362016-08-22 16:01:01 +02003939static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3940{
Vivien Didelot04bed142016-08-31 18:06:13 -04003941 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003942
Andrew Lunn443d5a12016-12-03 04:35:18 +01003943 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003944}
3945
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003946static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3947 struct device *host_dev, int sw_addr,
3948 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003949{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003950 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003951 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003952 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003953
Vivien Didelota439c062016-04-17 13:23:58 -04003954 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003955 if (!bus)
3956 return NULL;
3957
Vivien Didelotfad09c72016-06-21 12:28:20 -04003958 chip = mv88e6xxx_alloc_chip(dsa_dev);
3959 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003960 return NULL;
3961
Vivien Didelotcaac8542016-06-20 13:14:09 -04003962 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003963 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003964
Vivien Didelotfad09c72016-06-21 12:28:20 -04003965 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003966 if (err)
3967 goto free;
3968
Vivien Didelotfad09c72016-06-21 12:28:20 -04003969 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003970 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003971 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003972
Andrew Lunndc30c352016-10-16 19:56:49 +02003973 mutex_lock(&chip->reg_lock);
3974 err = mv88e6xxx_switch_reset(chip);
3975 mutex_unlock(&chip->reg_lock);
3976 if (err)
3977 goto free;
3978
Vivien Didelote57e5e72016-08-15 17:19:00 -04003979 mv88e6xxx_phy_init(chip);
3980
Andrew Lunna3c53be52017-01-24 14:53:50 +01003981 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003982 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003983 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003984
Vivien Didelotfad09c72016-06-21 12:28:20 -04003985 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003986
Vivien Didelotfad09c72016-06-21 12:28:20 -04003987 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003988free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003989 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003990
3991 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003992}
3993
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003994static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3995 const struct switchdev_obj_port_mdb *mdb,
3996 struct switchdev_trans *trans)
3997{
3998 /* We don't need any dynamic resource from the kernel (yet),
3999 * so skip the prepare phase.
4000 */
4001
4002 return 0;
4003}
4004
4005static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4006 const struct switchdev_obj_port_mdb *mdb,
4007 struct switchdev_trans *trans)
4008{
Vivien Didelot04bed142016-08-31 18:06:13 -04004009 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004010
4011 mutex_lock(&chip->reg_lock);
4012 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4013 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4014 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4015 mutex_unlock(&chip->reg_lock);
4016}
4017
4018static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4019 const struct switchdev_obj_port_mdb *mdb)
4020{
Vivien Didelot04bed142016-08-31 18:06:13 -04004021 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004022 int err;
4023
4024 mutex_lock(&chip->reg_lock);
4025 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4026 GLOBAL_ATU_DATA_STATE_UNUSED);
4027 mutex_unlock(&chip->reg_lock);
4028
4029 return err;
4030}
4031
4032static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4033 struct switchdev_obj_port_mdb *mdb,
4034 int (*cb)(struct switchdev_obj *obj))
4035{
Vivien Didelot04bed142016-08-31 18:06:13 -04004036 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004037 int err;
4038
4039 mutex_lock(&chip->reg_lock);
4040 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4041 mutex_unlock(&chip->reg_lock);
4042
4043 return err;
4044}
4045
Florian Fainellia82f67a2017-01-08 14:52:08 -08004046static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004047 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004048 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004049 .setup = mv88e6xxx_setup,
4050 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004051 .adjust_link = mv88e6xxx_adjust_link,
4052 .get_strings = mv88e6xxx_get_strings,
4053 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4054 .get_sset_count = mv88e6xxx_get_sset_count,
4055 .set_eee = mv88e6xxx_set_eee,
4056 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004057 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004058 .get_eeprom = mv88e6xxx_get_eeprom,
4059 .set_eeprom = mv88e6xxx_set_eeprom,
4060 .get_regs_len = mv88e6xxx_get_regs_len,
4061 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004062 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004063 .port_bridge_join = mv88e6xxx_port_bridge_join,
4064 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4065 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004066 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004067 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4068 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4069 .port_vlan_add = mv88e6xxx_port_vlan_add,
4070 .port_vlan_del = mv88e6xxx_port_vlan_del,
4071 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4072 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4073 .port_fdb_add = mv88e6xxx_port_fdb_add,
4074 .port_fdb_del = mv88e6xxx_port_fdb_del,
4075 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004076 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4077 .port_mdb_add = mv88e6xxx_port_mdb_add,
4078 .port_mdb_del = mv88e6xxx_port_mdb_del,
4079 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004080 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4081 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004082};
4083
Florian Fainelliab3d4082017-01-08 14:52:07 -08004084static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4085 .ops = &mv88e6xxx_switch_ops,
4086};
4087
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004088static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004089{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004090 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004091 struct dsa_switch *ds;
4092
Vivien Didelot73b12042017-03-30 17:37:10 -04004093 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004094 if (!ds)
4095 return -ENOMEM;
4096
Vivien Didelotfad09c72016-06-21 12:28:20 -04004097 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004098 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004099 ds->ageing_time_min = chip->info->age_time_coeff;
4100 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004101
4102 dev_set_drvdata(dev, ds);
4103
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004104 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004105}
4106
Vivien Didelotfad09c72016-06-21 12:28:20 -04004107static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004108{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004109 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004110}
4111
Vivien Didelot57d32312016-06-20 13:13:58 -04004112static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004113{
4114 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004115 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004116 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004117 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004118 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004119 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004120
Vivien Didelotcaac8542016-06-20 13:14:09 -04004121 compat_info = of_device_get_match_data(dev);
4122 if (!compat_info)
4123 return -EINVAL;
4124
Vivien Didelotfad09c72016-06-21 12:28:20 -04004125 chip = mv88e6xxx_alloc_chip(dev);
4126 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004127 return -ENOMEM;
4128
Vivien Didelotfad09c72016-06-21 12:28:20 -04004129 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004130
Vivien Didelotfad09c72016-06-21 12:28:20 -04004131 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004132 if (err)
4133 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004134
Andrew Lunnb4308f02016-11-21 23:26:55 +01004135 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4136 if (IS_ERR(chip->reset))
4137 return PTR_ERR(chip->reset);
4138
Vivien Didelotfad09c72016-06-21 12:28:20 -04004139 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004140 if (err)
4141 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004142
Vivien Didelote57e5e72016-08-15 17:19:00 -04004143 mv88e6xxx_phy_init(chip);
4144
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004145 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004146 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004147 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004148
Andrew Lunndc30c352016-10-16 19:56:49 +02004149 mutex_lock(&chip->reg_lock);
4150 err = mv88e6xxx_switch_reset(chip);
4151 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004152 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004153 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004154
Andrew Lunndc30c352016-10-16 19:56:49 +02004155 chip->irq = of_irq_get(np, 0);
4156 if (chip->irq == -EPROBE_DEFER) {
4157 err = chip->irq;
4158 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004159 }
4160
Andrew Lunndc30c352016-10-16 19:56:49 +02004161 if (chip->irq > 0) {
4162 /* Has to be performed before the MDIO bus is created,
4163 * because the PHYs will link there interrupts to these
4164 * interrupt controllers
4165 */
4166 mutex_lock(&chip->reg_lock);
4167 err = mv88e6xxx_g1_irq_setup(chip);
4168 mutex_unlock(&chip->reg_lock);
4169
4170 if (err)
4171 goto out;
4172
4173 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4174 err = mv88e6xxx_g2_irq_setup(chip);
4175 if (err)
4176 goto out_g1_irq;
4177 }
4178 }
4179
Andrew Lunna3c53be52017-01-24 14:53:50 +01004180 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004181 if (err)
4182 goto out_g2_irq;
4183
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004184 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004185 if (err)
4186 goto out_mdio;
4187
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004188 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004189
4190out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004191 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004192out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004193 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004194 mv88e6xxx_g2_irq_free(chip);
4195out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004196 if (chip->irq > 0) {
4197 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004198 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004199 mutex_unlock(&chip->reg_lock);
4200 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004201out:
4202 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004203}
4204
4205static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4206{
4207 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004208 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004209
Andrew Lunn930188c2016-08-22 16:01:03 +02004210 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004211 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004212 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004213
Andrew Lunn467126442016-11-20 20:14:15 +01004214 if (chip->irq > 0) {
4215 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4216 mv88e6xxx_g2_irq_free(chip);
4217 mv88e6xxx_g1_irq_free(chip);
4218 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004219}
4220
4221static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004222 {
4223 .compatible = "marvell,mv88e6085",
4224 .data = &mv88e6xxx_table[MV88E6085],
4225 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004226 {
4227 .compatible = "marvell,mv88e6190",
4228 .data = &mv88e6xxx_table[MV88E6190],
4229 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004230 { /* sentinel */ },
4231};
4232
4233MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4234
4235static struct mdio_driver mv88e6xxx_driver = {
4236 .probe = mv88e6xxx_probe,
4237 .remove = mv88e6xxx_remove,
4238 .mdiodrv.driver = {
4239 .name = "mv88e6085",
4240 .of_match_table = mv88e6xxx_of_match,
4241 },
4242};
4243
Ben Hutchings98e67302011-11-25 14:36:19 +00004244static int __init mv88e6xxx_init(void)
4245{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004246 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004247 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004248}
4249module_init(mv88e6xxx_init);
4250
4251static void __exit mv88e6xxx_cleanup(void)
4252{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004253 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004254 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004255}
4256module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004257
4258MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4259MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4260MODULE_LICENSE("GPL");