blob: c825fa3477fa8e4e658f2142642fb321af2e3820 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Barry Grussling19b2f972013-01-08 16:05:54 +000013#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070014#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020015#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070016#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020017#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000020#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000021#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020022#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000023#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040024#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020025#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020026#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020027#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000028#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010029#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000030#include <linux/phy.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040035#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040036#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010037#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020038#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010039#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010040#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040042#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000043
Vivien Didelotfad09c72016-06-21 12:28:20 -040044static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040045{
Vivien Didelotfad09c72016-06-21 12:28:20 -040046 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
47 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040048 dump_stack();
49 }
50}
51
Vivien Didelotec561272016-09-02 14:45:33 -040052int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040053{
54 int err;
55
Vivien Didelotfad09c72016-06-21 12:28:20 -040056 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040057
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059 if (err)
60 return err;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 addr, reg, *val);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069{
70 int err;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 if (err)
76 return err;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 addr, reg, val);
80
81 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000082}
83
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020084struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +010085{
86 struct mv88e6xxx_mdio_bus *mdio_bus;
87
88 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
89 list);
90 if (!mdio_bus)
91 return NULL;
92
93 return mdio_bus->bus;
94}
95
Andrew Lunndc30c352016-10-16 19:56:49 +020096static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
97{
98 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
99 unsigned int n = d->hwirq;
100
101 chip->g1_irq.masked |= (1 << n);
102}
103
104static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
105{
106 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
107 unsigned int n = d->hwirq;
108
109 chip->g1_irq.masked &= ~(1 << n);
110}
111
Andrew Lunn294d7112018-02-22 22:58:32 +0100112static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200113{
Andrew Lunndc30c352016-10-16 19:56:49 +0200114 unsigned int nhandled = 0;
115 unsigned int sub_irq;
116 unsigned int n;
117 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500118 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200119 int err;
120
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000121 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400122 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000123 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200124
125 if (err)
126 goto out;
127
John David Anglin7c0db242019-02-11 13:40:21 -0500128 do {
129 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
130 if (reg & (1 << n)) {
131 sub_irq = irq_find_mapping(chip->g1_irq.domain,
132 n);
133 handle_nested_irq(sub_irq);
134 ++nhandled;
135 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200136 }
John David Anglin7c0db242019-02-11 13:40:21 -0500137
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000138 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500139 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
140 if (err)
141 goto unlock;
142 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
143unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000144 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500145 if (err)
146 goto out;
147 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
148 } while (reg & ctl1);
149
Andrew Lunndc30c352016-10-16 19:56:49 +0200150out:
151 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
152}
153
Andrew Lunn294d7112018-02-22 22:58:32 +0100154static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
155{
156 struct mv88e6xxx_chip *chip = dev_id;
157
158 return mv88e6xxx_g1_irq_thread_work(chip);
159}
160
Andrew Lunndc30c352016-10-16 19:56:49 +0200161static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
162{
163 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
164
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000165 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200166}
167
168static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
169{
170 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
171 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
172 u16 reg;
173 int err;
174
Vivien Didelotd77f4322017-06-15 12:14:03 -0400175 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200176 if (err)
177 goto out;
178
179 reg &= ~mask;
180 reg |= (~chip->g1_irq.masked & mask);
181
Vivien Didelotd77f4322017-06-15 12:14:03 -0400182 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200183 if (err)
184 goto out;
185
186out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000187 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200188}
189
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530190static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200191 .name = "mv88e6xxx-g1",
192 .irq_mask = mv88e6xxx_g1_irq_mask,
193 .irq_unmask = mv88e6xxx_g1_irq_unmask,
194 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
195 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
196};
197
198static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
199 unsigned int irq,
200 irq_hw_number_t hwirq)
201{
202 struct mv88e6xxx_chip *chip = d->host_data;
203
204 irq_set_chip_data(irq, d->host_data);
205 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
206 irq_set_noprobe(irq);
207
208 return 0;
209}
210
211static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
212 .map = mv88e6xxx_g1_irq_domain_map,
213 .xlate = irq_domain_xlate_twocell,
214};
215
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200216/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100217static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200218{
219 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100220 u16 mask;
221
Vivien Didelotd77f4322017-06-15 12:14:03 -0400222 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100223 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400224 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100225
Andreas Färber5edef2f2016-11-27 23:26:28 +0100226 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100227 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200228 irq_dispose_mapping(virq);
229 }
230
Andrew Lunna3db3d32016-11-20 20:14:14 +0100231 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200232}
233
Andrew Lunn294d7112018-02-22 22:58:32 +0100234static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
235{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200236 /*
237 * free_irq must be called without reg_lock taken because the irq
238 * handler takes this lock, too.
239 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100240 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200241
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000242 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200243 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000244 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100245}
246
247static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200248{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100249 int err, irq, virq;
250 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200251
252 chip->g1_irq.nirqs = chip->info->g1_irqs;
253 chip->g1_irq.domain = irq_domain_add_simple(
254 NULL, chip->g1_irq.nirqs, 0,
255 &mv88e6xxx_g1_irq_domain_ops, chip);
256 if (!chip->g1_irq.domain)
257 return -ENOMEM;
258
259 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
260 irq_create_mapping(chip->g1_irq.domain, irq);
261
262 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
263 chip->g1_irq.masked = ~0;
264
Vivien Didelotd77f4322017-06-15 12:14:03 -0400265 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200266 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100267 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200268
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100269 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200270
Vivien Didelotd77f4322017-06-15 12:14:03 -0400271 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200272 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100273 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200274
275 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400276 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200277 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100278 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200279
Andrew Lunndc30c352016-10-16 19:56:49 +0200280 return 0;
281
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100282out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100283 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400284 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100285
286out_mapping:
287 for (irq = 0; irq < 16; irq++) {
288 virq = irq_find_mapping(chip->g1_irq.domain, irq);
289 irq_dispose_mapping(virq);
290 }
291
292 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200293
294 return err;
295}
296
Andrew Lunn294d7112018-02-22 22:58:32 +0100297static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
298{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100299 static struct lock_class_key lock_key;
300 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100301 int err;
302
303 err = mv88e6xxx_g1_irq_setup_common(chip);
304 if (err)
305 return err;
306
Andrew Lunnf6d97582019-02-23 17:43:56 +0100307 /* These lock classes tells lockdep that global 1 irqs are in
308 * a different category than their parent GPIO, so it won't
309 * report false recursion.
310 */
311 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
312
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000313 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100314 err = request_threaded_irq(chip->irq, NULL,
315 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200316 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn294d7112018-02-22 22:58:32 +0100317 dev_name(chip->dev), chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000318 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100319 if (err)
320 mv88e6xxx_g1_irq_free_common(chip);
321
322 return err;
323}
324
325static void mv88e6xxx_irq_poll(struct kthread_work *work)
326{
327 struct mv88e6xxx_chip *chip = container_of(work,
328 struct mv88e6xxx_chip,
329 irq_poll_work.work);
330 mv88e6xxx_g1_irq_thread_work(chip);
331
332 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
333 msecs_to_jiffies(100));
334}
335
336static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
337{
338 int err;
339
340 err = mv88e6xxx_g1_irq_setup_common(chip);
341 if (err)
342 return err;
343
344 kthread_init_delayed_work(&chip->irq_poll_work,
345 mv88e6xxx_irq_poll);
346
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800347 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 if (IS_ERR(chip->kworker))
349 return PTR_ERR(chip->kworker);
350
351 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
352 msecs_to_jiffies(100));
353
354 return 0;
355}
356
357static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
358{
359 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
360 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200361
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000362 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200363 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000364 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100365}
366
Vivien Didelotec561272016-09-02 14:45:33 -0400367int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400368{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200369 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400370
Andrew Lunn6441e6692016-08-19 00:01:55 +0200371 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400372 u16 val;
373 int err;
374
375 err = mv88e6xxx_read(chip, addr, reg, &val);
376 if (err)
377 return err;
378
379 if (!(val & mask))
380 return 0;
381
382 usleep_range(1000, 2000);
383 }
384
Andrew Lunn30853552016-08-19 00:01:57 +0200385 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400386 return -ETIMEDOUT;
387}
388
Vivien Didelotf22ab642016-07-18 20:45:31 -0400389/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400390int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400391{
392 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200393 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400394
395 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200396 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
397 if (err)
398 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400399
400 /* Set the Update bit to trigger a write operation */
401 val = BIT(15) | update;
402
403 return mv88e6xxx_write(chip, addr, reg, val);
404}
405
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +0100406int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
407 int speed, int duplex, int pause,
408 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100409{
Andrew Lunna26deec2019-04-18 03:11:39 +0200410 struct phylink_link_state state;
Vivien Didelotd78343d2016-11-04 03:23:36 +0100411 int err;
412
413 if (!chip->info->ops->port_set_link)
414 return 0;
415
Andrew Lunna26deec2019-04-18 03:11:39 +0200416 if (!chip->info->ops->port_link_state)
417 return 0;
418
419 err = chip->info->ops->port_link_state(chip, port, &state);
420 if (err)
421 return err;
422
423 /* Has anything actually changed? We don't expect the
424 * interface mode to change without one of the other
425 * parameters also changing
426 */
427 if (state.link == link &&
428 state.speed == speed &&
429 state.duplex == duplex)
430 return 0;
431
Vivien Didelotd78343d2016-11-04 03:23:36 +0100432 /* Port's MAC control must not be changed unless the link is down */
433 err = chip->info->ops->port_set_link(chip, port, 0);
434 if (err)
435 return err;
436
437 if (chip->info->ops->port_set_speed) {
438 err = chip->info->ops->port_set_speed(chip, port, speed);
439 if (err && err != -EOPNOTSUPP)
440 goto restore_link;
441 }
442
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100443 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
444 mode = chip->info->ops->port_max_speed_mode(port);
445
Andrew Lunn54186b92018-08-09 15:38:37 +0200446 if (chip->info->ops->port_set_pause) {
447 err = chip->info->ops->port_set_pause(chip, port, pause);
448 if (err)
449 goto restore_link;
450 }
451
Vivien Didelotd78343d2016-11-04 03:23:36 +0100452 if (chip->info->ops->port_set_duplex) {
453 err = chip->info->ops->port_set_duplex(chip, port, duplex);
454 if (err && err != -EOPNOTSUPP)
455 goto restore_link;
456 }
457
458 if (chip->info->ops->port_set_rgmii_delay) {
459 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
460 if (err && err != -EOPNOTSUPP)
461 goto restore_link;
462 }
463
Andrew Lunnf39908d2017-02-04 20:02:50 +0100464 if (chip->info->ops->port_set_cmode) {
465 err = chip->info->ops->port_set_cmode(chip, port, mode);
466 if (err && err != -EOPNOTSUPP)
467 goto restore_link;
468 }
469
Vivien Didelotd78343d2016-11-04 03:23:36 +0100470 err = 0;
471restore_link:
472 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400473 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100474
475 return err;
476}
477
Marek Vasutd700ec42018-09-12 00:15:24 +0200478static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
479{
480 struct mv88e6xxx_chip *chip = ds->priv;
481
482 return port < chip->info->num_internal_phys;
483}
484
Andrew Lunndea87022015-08-31 15:56:47 +0200485/* We expect the switch to perform auto negotiation if there is a real
486 * phy. However, in the case of a fixed link phy, we force the port
487 * settings from the fixed link settings.
488 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400489static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
490 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200491{
Vivien Didelot04bed142016-08-31 18:06:13 -0400492 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200493 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200494
Marek Vasutd700ec42018-09-12 00:15:24 +0200495 if (!phy_is_pseudo_fixed_link(phydev) &&
496 mv88e6xxx_phy_is_internal(ds, port))
Andrew Lunndea87022015-08-31 15:56:47 +0200497 return;
498
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000499 mv88e6xxx_reg_lock(chip);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100500 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
Andrew Lunn54186b92018-08-09 15:38:37 +0200501 phydev->duplex, phydev->pause,
502 phydev->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000503 mv88e6xxx_reg_unlock(chip);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100504
505 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400506 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200507}
508
Russell King6c422e32018-08-09 15:38:39 +0200509static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
510 unsigned long *mask,
511 struct phylink_link_state *state)
512{
513 if (!phy_interface_mode_is_8023z(state->interface)) {
514 /* 10M and 100M are only supported in non-802.3z mode */
515 phylink_set(mask, 10baseT_Half);
516 phylink_set(mask, 10baseT_Full);
517 phylink_set(mask, 100baseT_Half);
518 phylink_set(mask, 100baseT_Full);
519 }
520}
521
522static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
523 unsigned long *mask,
524 struct phylink_link_state *state)
525{
526 /* FIXME: if the port is in 1000Base-X mode, then it only supports
527 * 1000M FD speeds. In this case, CMODE will indicate 5.
528 */
529 phylink_set(mask, 1000baseT_Full);
530 phylink_set(mask, 1000baseX_Full);
531
532 mv88e6065_phylink_validate(chip, port, mask, state);
533}
534
Marek Behúne3af71a2019-02-25 12:39:55 +0100535static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
536 unsigned long *mask,
537 struct phylink_link_state *state)
538{
539 if (port >= 5)
540 phylink_set(mask, 2500baseX_Full);
541
542 /* No ethtool bits for 200Mbps */
543 phylink_set(mask, 1000baseT_Full);
544 phylink_set(mask, 1000baseX_Full);
545
546 mv88e6065_phylink_validate(chip, port, mask, state);
547}
548
Russell King6c422e32018-08-09 15:38:39 +0200549static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
550 unsigned long *mask,
551 struct phylink_link_state *state)
552{
553 /* No ethtool bits for 200Mbps */
554 phylink_set(mask, 1000baseT_Full);
555 phylink_set(mask, 1000baseX_Full);
556
557 mv88e6065_phylink_validate(chip, port, mask, state);
558}
559
560static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
561 unsigned long *mask,
562 struct phylink_link_state *state)
563{
Andrew Lunnec260162019-02-08 22:25:44 +0100564 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200565 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100566 phylink_set(mask, 2500baseT_Full);
567 }
Russell King6c422e32018-08-09 15:38:39 +0200568
569 /* No ethtool bits for 200Mbps */
570 phylink_set(mask, 1000baseT_Full);
571 phylink_set(mask, 1000baseX_Full);
572
573 mv88e6065_phylink_validate(chip, port, mask, state);
574}
575
576static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
577 unsigned long *mask,
578 struct phylink_link_state *state)
579{
580 if (port >= 9) {
581 phylink_set(mask, 10000baseT_Full);
582 phylink_set(mask, 10000baseKR_Full);
583 }
584
585 mv88e6390_phylink_validate(chip, port, mask, state);
586}
587
Russell Kingc9a23562018-05-10 13:17:35 -0700588static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
589 unsigned long *supported,
590 struct phylink_link_state *state)
591{
Russell King6c422e32018-08-09 15:38:39 +0200592 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
593 struct mv88e6xxx_chip *chip = ds->priv;
594
595 /* Allow all the expected bits */
596 phylink_set(mask, Autoneg);
597 phylink_set(mask, Pause);
598 phylink_set_port_modes(mask);
599
600 if (chip->info->ops->phylink_validate)
601 chip->info->ops->phylink_validate(chip, port, mask, state);
602
603 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
604 bitmap_and(state->advertising, state->advertising, mask,
605 __ETHTOOL_LINK_MODE_MASK_NBITS);
606
607 /* We can only operate at 2500BaseX or 1000BaseX. If requested
608 * to advertise both, only report advertising at 2500BaseX.
609 */
610 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700611}
612
613static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
614 struct phylink_link_state *state)
615{
616 struct mv88e6xxx_chip *chip = ds->priv;
617 int err;
618
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000619 mv88e6xxx_reg_lock(chip);
Russell King6c422e32018-08-09 15:38:39 +0200620 if (chip->info->ops->port_link_state)
621 err = chip->info->ops->port_link_state(chip, port, state);
622 else
623 err = -EOPNOTSUPP;
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000624 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700625
626 return err;
627}
628
629static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
630 unsigned int mode,
631 const struct phylink_link_state *state)
632{
633 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn54186b92018-08-09 15:38:37 +0200634 int speed, duplex, link, pause, err;
Russell Kingc9a23562018-05-10 13:17:35 -0700635
Marek Vasutd700ec42018-09-12 00:15:24 +0200636 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700637 return;
638
639 if (mode == MLO_AN_FIXED) {
640 link = LINK_FORCED_UP;
641 speed = state->speed;
642 duplex = state->duplex;
Marek Vasutd700ec42018-09-12 00:15:24 +0200643 } else if (!mv88e6xxx_phy_is_internal(ds, port)) {
644 link = state->link;
645 speed = state->speed;
646 duplex = state->duplex;
Russell Kingc9a23562018-05-10 13:17:35 -0700647 } else {
648 speed = SPEED_UNFORCED;
649 duplex = DUPLEX_UNFORCED;
650 link = LINK_UNFORCED;
651 }
Andrew Lunn54186b92018-08-09 15:38:37 +0200652 pause = !!phylink_test(state->advertising, Pause);
Russell Kingc9a23562018-05-10 13:17:35 -0700653
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000654 mv88e6xxx_reg_lock(chip);
Andrew Lunn54186b92018-08-09 15:38:37 +0200655 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
Russell Kingc9a23562018-05-10 13:17:35 -0700656 state->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000657 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700658
659 if (err && err != -EOPNOTSUPP)
660 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
661}
662
663static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
664{
665 struct mv88e6xxx_chip *chip = ds->priv;
666 int err;
667
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000668 mv88e6xxx_reg_lock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700669 err = chip->info->ops->port_set_link(chip, port, link);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000670 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700671
672 if (err)
673 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
674}
675
676static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
677 unsigned int mode,
678 phy_interface_t interface)
679{
680 if (mode == MLO_AN_FIXED)
681 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
682}
683
684static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
685 unsigned int mode, phy_interface_t interface,
686 struct phy_device *phydev)
687{
688 if (mode == MLO_AN_FIXED)
689 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
690}
691
Andrew Lunna605a0f2016-11-21 23:26:58 +0100692static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000693{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100694 if (!chip->info->ops->stats_snapshot)
695 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000696
Andrew Lunna605a0f2016-11-21 23:26:58 +0100697 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000698}
699
Andrew Lunne413e7e2015-04-02 04:06:38 +0200700static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100701 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
702 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
703 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
704 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
705 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
706 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
707 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
708 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
709 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
710 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
711 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
712 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
713 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
714 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
715 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
716 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
717 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
718 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
719 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
720 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
721 { "single", 4, 0x14, STATS_TYPE_BANK0, },
722 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
723 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
724 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
725 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
726 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
727 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
728 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
729 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
730 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
731 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
732 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
733 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
734 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
735 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
736 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
737 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
738 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
739 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
740 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
741 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
742 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
743 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
744 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
745 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
746 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
747 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
748 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
749 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
750 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
751 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
752 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
753 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
754 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
755 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
756 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
757 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
758 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
759 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200760};
761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100763 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100764 int port, u16 bank1_select,
765 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200766{
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 u32 low;
768 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100769 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200770 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200771 u64 value;
772
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100773 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100774 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200775 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
776 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800777 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200778
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200779 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100780 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200781 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
782 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800783 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000784 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200785 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100786 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100787 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100788 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100789 /* fall through */
790 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100791 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100792 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100793 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100794 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500795 break;
796 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800797 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200798 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100799 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200800 return value;
801}
802
Andrew Lunn436fe172018-03-01 02:02:29 +0100803static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
804 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100805{
806 struct mv88e6xxx_hw_stat *stat;
807 int i, j;
808
809 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
810 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100811 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100812 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
813 ETH_GSTRING_LEN);
814 j++;
815 }
816 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100817
818 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100819}
820
Andrew Lunn436fe172018-03-01 02:02:29 +0100821static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
822 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100823{
Andrew Lunn436fe172018-03-01 02:02:29 +0100824 return mv88e6xxx_stats_get_strings(chip, data,
825 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100826}
827
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000828static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
829 uint8_t *data)
830{
831 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
832}
833
Andrew Lunn436fe172018-03-01 02:02:29 +0100834static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
835 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100836{
Andrew Lunn436fe172018-03-01 02:02:29 +0100837 return mv88e6xxx_stats_get_strings(chip, data,
838 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100839}
840
Andrew Lunn65f60e42018-03-28 23:50:28 +0200841static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
842 "atu_member_violation",
843 "atu_miss_violation",
844 "atu_full_violation",
845 "vtu_member_violation",
846 "vtu_miss_violation",
847};
848
849static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
850{
851 unsigned int i;
852
853 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
854 strlcpy(data + i * ETH_GSTRING_LEN,
855 mv88e6xxx_atu_vtu_stats_strings[i],
856 ETH_GSTRING_LEN);
857}
858
Andrew Lunndfafe442016-11-21 23:27:02 +0100859static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700860 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100861{
Vivien Didelot04bed142016-08-31 18:06:13 -0400862 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100863 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100864
Florian Fainelli89f09042018-04-25 12:12:50 -0700865 if (stringset != ETH_SS_STATS)
866 return;
867
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000868 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100869
Andrew Lunndfafe442016-11-21 23:27:02 +0100870 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100871 count = chip->info->ops->stats_get_strings(chip, data);
872
873 if (chip->info->ops->serdes_get_strings) {
874 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200875 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100876 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100877
Andrew Lunn65f60e42018-03-28 23:50:28 +0200878 data += count * ETH_GSTRING_LEN;
879 mv88e6xxx_atu_vtu_get_strings(data);
880
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000881 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100882}
883
884static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
885 int types)
886{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100887 struct mv88e6xxx_hw_stat *stat;
888 int i, j;
889
890 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
891 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100892 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100893 j++;
894 }
895 return j;
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
899{
900 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
901 STATS_TYPE_PORT);
902}
903
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000904static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
905{
906 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
907}
908
Andrew Lunndfafe442016-11-21 23:27:02 +0100909static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
910{
911 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
912 STATS_TYPE_BANK1);
913}
914
Florian Fainelli89f09042018-04-25 12:12:50 -0700915static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100916{
917 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100918 int serdes_count = 0;
919 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100920
Florian Fainelli89f09042018-04-25 12:12:50 -0700921 if (sset != ETH_SS_STATS)
922 return 0;
923
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000924 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100925 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100926 count = chip->info->ops->stats_get_sset_count(chip);
927 if (count < 0)
928 goto out;
929
930 if (chip->info->ops->serdes_get_sset_count)
931 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
932 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200933 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100934 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200935 goto out;
936 }
937 count += serdes_count;
938 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
939
Andrew Lunn436fe172018-03-01 02:02:29 +0100940out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000941 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100942
Andrew Lunn436fe172018-03-01 02:02:29 +0100943 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100944}
945
Andrew Lunn436fe172018-03-01 02:02:29 +0100946static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
947 uint64_t *data, int types,
948 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100949{
950 struct mv88e6xxx_hw_stat *stat;
951 int i, j;
952
953 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
954 stat = &mv88e6xxx_hw_stats[i];
955 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000956 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100957 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
958 bank1_select,
959 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000960 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +0100961
Andrew Lunn052f9472016-11-21 23:27:03 +0100962 j++;
963 }
964 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100965 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100966}
967
Andrew Lunn436fe172018-03-01 02:02:29 +0100968static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
969 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100970{
971 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100972 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400973 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100974}
975
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000976static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
977 uint64_t *data)
978{
979 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
980 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
981}
982
Andrew Lunn436fe172018-03-01 02:02:29 +0100983static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400988 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
989 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100990}
991
Andrew Lunn436fe172018-03-01 02:02:29 +0100992static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400997 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
998 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100999}
1000
Andrew Lunn65f60e42018-03-28 23:50:28 +02001001static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1002 uint64_t *data)
1003{
1004 *data++ = chip->ports[port].atu_member_violation;
1005 *data++ = chip->ports[port].atu_miss_violation;
1006 *data++ = chip->ports[port].atu_full_violation;
1007 *data++ = chip->ports[port].vtu_member_violation;
1008 *data++ = chip->ports[port].vtu_miss_violation;
1009}
1010
Andrew Lunn052f9472016-11-21 23:27:03 +01001011static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1012 uint64_t *data)
1013{
Andrew Lunn436fe172018-03-01 02:02:29 +01001014 int count = 0;
1015
Andrew Lunn052f9472016-11-21 23:27:03 +01001016 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001017 count = chip->info->ops->stats_get_stats(chip, port, data);
1018
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001019 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001020 if (chip->info->ops->serdes_get_stats) {
1021 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001022 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001023 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001024 data += count;
1025 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001026 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001027}
1028
Vivien Didelotf81ec902016-05-09 13:22:58 -04001029static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1030 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001031{
Vivien Didelot04bed142016-08-31 18:06:13 -04001032 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001033 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001034
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001035 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001036
Andrew Lunna605a0f2016-11-21 23:26:58 +01001037 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001038 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001039
1040 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001041 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001042
1043 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001044
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001045}
Ben Hutchings98e67302011-11-25 14:36:19 +00001046
Vivien Didelotf81ec902016-05-09 13:22:58 -04001047static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001048{
1049 return 32 * sizeof(u16);
1050}
1051
Vivien Didelotf81ec902016-05-09 13:22:58 -04001052static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1053 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054{
Vivien Didelot04bed142016-08-31 18:06:13 -04001055 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 int err;
1057 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058 u16 *p = _p;
1059 int i;
1060
Vivien Didelota5f39322018-12-17 16:05:21 -05001061 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062
1063 memset(p, 0xff, 32 * sizeof(u16));
1064
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001065 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001066
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001067 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001068
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001069 err = mv88e6xxx_port_read(chip, port, i, &reg);
1070 if (!err)
1071 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001072 }
Vivien Didelot23062512016-05-09 13:22:45 -04001073
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001074 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001075}
1076
Vivien Didelot08f50062017-08-01 16:32:41 -04001077static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1078 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079{
Vivien Didelot5480db62017-08-01 16:32:40 -04001080 /* Nothing to do on the port's MAC */
1081 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001082}
1083
Vivien Didelot08f50062017-08-01 16:32:41 -04001084static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1085 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086{
Vivien Didelot5480db62017-08-01 16:32:40 -04001087 /* Nothing to do on the port's MAC */
1088 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001089}
1090
Vivien Didelote5887a22017-03-30 17:37:11 -04001091static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001092{
Vivien Didelote5887a22017-03-30 17:37:11 -04001093 struct dsa_switch *ds = NULL;
1094 struct net_device *br;
1095 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001096 int i;
1097
Vivien Didelote5887a22017-03-30 17:37:11 -04001098 if (dev < DSA_MAX_SWITCHES)
1099 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001100
Vivien Didelote5887a22017-03-30 17:37:11 -04001101 /* Prevent frames from unknown switch or port */
1102 if (!ds || port >= ds->num_ports)
1103 return 0;
1104
1105 /* Frames from DSA links and CPU ports can egress any local port */
1106 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1107 return mv88e6xxx_port_mask(chip);
1108
1109 br = ds->ports[port].bridge_dev;
1110 pvlan = 0;
1111
1112 /* Frames from user ports can egress any local DSA links and CPU ports,
1113 * as well as any local member of their bridge group.
1114 */
1115 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1116 if (dsa_is_cpu_port(chip->ds, i) ||
1117 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -04001118 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001119 pvlan |= BIT(i);
1120
1121 return pvlan;
1122}
1123
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001124static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001125{
1126 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001127
1128 /* prevent frames from going back out of the port they came in on */
1129 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001130
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001131 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001132}
1133
Vivien Didelotf81ec902016-05-09 13:22:58 -04001134static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1135 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001136{
Vivien Didelot04bed142016-08-31 18:06:13 -04001137 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001138 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001139
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001140 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001141 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001142 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001143
1144 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001145 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001146}
1147
Vivien Didelot93e18d62018-05-11 17:16:35 -04001148static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1149{
1150 int err;
1151
1152 if (chip->info->ops->ieee_pri_map) {
1153 err = chip->info->ops->ieee_pri_map(chip);
1154 if (err)
1155 return err;
1156 }
1157
1158 if (chip->info->ops->ip_pri_map) {
1159 err = chip->info->ops->ip_pri_map(chip);
1160 if (err)
1161 return err;
1162 }
1163
1164 return 0;
1165}
1166
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001167static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1168{
1169 int target, port;
1170 int err;
1171
1172 if (!chip->info->global2_addr)
1173 return 0;
1174
1175 /* Initialize the routing port to the 32 possible target devices */
1176 for (target = 0; target < 32; target++) {
1177 port = 0x1f;
1178 if (target < DSA_MAX_SWITCHES)
1179 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1180 port = chip->ds->rtable[target];
1181
1182 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1183 if (err)
1184 return err;
1185 }
1186
Vivien Didelot02317e62018-05-09 11:38:49 -04001187 if (chip->info->ops->set_cascade_port) {
1188 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1189 err = chip->info->ops->set_cascade_port(chip, port);
1190 if (err)
1191 return err;
1192 }
1193
Vivien Didelot23c98912018-05-09 11:38:50 -04001194 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1195 if (err)
1196 return err;
1197
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001198 return 0;
1199}
1200
Vivien Didelotb28f8722018-04-26 21:56:44 -04001201static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1202{
1203 /* Clear all trunk masks and mapping */
1204 if (chip->info->global2_addr)
1205 return mv88e6xxx_g2_trunk_clear(chip);
1206
1207 return 0;
1208}
1209
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001210static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1211{
1212 if (chip->info->ops->rmu_disable)
1213 return chip->info->ops->rmu_disable(chip);
1214
1215 return 0;
1216}
1217
Vivien Didelot9e907d72017-07-17 13:03:43 -04001218static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1219{
1220 if (chip->info->ops->pot_clear)
1221 return chip->info->ops->pot_clear(chip);
1222
1223 return 0;
1224}
1225
Vivien Didelot51c901a2017-07-17 13:03:41 -04001226static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1227{
1228 if (chip->info->ops->mgmt_rsvd2cpu)
1229 return chip->info->ops->mgmt_rsvd2cpu(chip);
1230
1231 return 0;
1232}
1233
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001234static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1235{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001236 int err;
1237
Vivien Didelotdaefc942017-03-11 16:12:54 -05001238 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1239 if (err)
1240 return err;
1241
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001242 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1243 if (err)
1244 return err;
1245
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001246 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1247}
1248
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001249static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1250{
1251 int port;
1252 int err;
1253
1254 if (!chip->info->ops->irl_init_all)
1255 return 0;
1256
1257 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1258 /* Disable ingress rate limiting by resetting all per port
1259 * ingress rate limit resources to their initial state.
1260 */
1261 err = chip->info->ops->irl_init_all(chip, port);
1262 if (err)
1263 return err;
1264 }
1265
1266 return 0;
1267}
1268
Vivien Didelot04a69a12017-10-13 14:18:05 -04001269static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1270{
1271 if (chip->info->ops->set_switch_mac) {
1272 u8 addr[ETH_ALEN];
1273
1274 eth_random_addr(addr);
1275
1276 return chip->info->ops->set_switch_mac(chip, addr);
1277 }
1278
1279 return 0;
1280}
1281
Vivien Didelot17a15942017-03-30 17:37:09 -04001282static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1283{
1284 u16 pvlan = 0;
1285
1286 if (!mv88e6xxx_has_pvt(chip))
1287 return -EOPNOTSUPP;
1288
1289 /* Skip the local source device, which uses in-chip port VLAN */
1290 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001291 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001292
1293 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1294}
1295
Vivien Didelot81228992017-03-30 17:37:08 -04001296static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1297{
Vivien Didelot17a15942017-03-30 17:37:09 -04001298 int dev, port;
1299 int err;
1300
Vivien Didelot81228992017-03-30 17:37:08 -04001301 if (!mv88e6xxx_has_pvt(chip))
1302 return 0;
1303
1304 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1305 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1306 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001307 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1308 if (err)
1309 return err;
1310
1311 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1312 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1313 err = mv88e6xxx_pvt_map(chip, dev, port);
1314 if (err)
1315 return err;
1316 }
1317 }
1318
1319 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001320}
1321
Vivien Didelot749efcb2016-09-22 16:49:24 -04001322static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1323{
1324 struct mv88e6xxx_chip *chip = ds->priv;
1325 int err;
1326
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001327 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001328 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001329 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001330
1331 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001332 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001333}
1334
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001335static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1336{
1337 if (!chip->info->max_vid)
1338 return 0;
1339
1340 return mv88e6xxx_g1_vtu_flush(chip);
1341}
1342
Vivien Didelotf1394b782017-05-01 14:05:22 -04001343static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1344 struct mv88e6xxx_vtu_entry *entry)
1345{
1346 if (!chip->info->ops->vtu_getnext)
1347 return -EOPNOTSUPP;
1348
1349 return chip->info->ops->vtu_getnext(chip, entry);
1350}
1351
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001352static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1353 struct mv88e6xxx_vtu_entry *entry)
1354{
1355 if (!chip->info->ops->vtu_loadpurge)
1356 return -EOPNOTSUPP;
1357
1358 return chip->info->ops->vtu_loadpurge(chip, entry);
1359}
1360
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001361static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001362{
1363 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001364 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001365 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001366
1367 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1368
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001369 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001370 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001371 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001372 if (err)
1373 return err;
1374
1375 set_bit(*fid, fid_bitmap);
1376 }
1377
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001378 /* Set every FID bit used by the VLAN entries */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001379 vlan.vid = chip->info->max_vid;
1380 vlan.valid = false;
1381
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001382 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001383 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001384 if (err)
1385 return err;
1386
1387 if (!vlan.valid)
1388 break;
1389
1390 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001391 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001392
1393 /* The reset value 0x000 is used to indicate that multiple address
1394 * databases are not needed. Return the next positive available.
1395 */
1396 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001397 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001398 return -ENOSPC;
1399
1400 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001401 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001402}
1403
Vivien Didelot567aa592017-05-01 14:05:25 -04001404static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1405 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001406{
1407 int err;
1408
1409 if (!vid)
Nikita Yushchenko62394702019-05-31 10:35:14 +03001410 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001411
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001412 entry->vid = vid - 1;
1413 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001414
Vivien Didelotf1394b782017-05-01 14:05:22 -04001415 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001416 if (err)
1417 return err;
1418
Vivien Didelot567aa592017-05-01 14:05:25 -04001419 if (entry->vid == vid && entry->valid)
1420 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001421
Vivien Didelot567aa592017-05-01 14:05:25 -04001422 if (new) {
1423 int i;
1424
1425 /* Initialize a fresh VLAN entry */
1426 memset(entry, 0, sizeof(*entry));
Vivien Didelot567aa592017-05-01 14:05:25 -04001427 entry->vid = vid;
1428
Vivien Didelot553a7682017-06-07 18:12:16 -04001429 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001430 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001431 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001432 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001433
1434 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001435 }
1436
Vivien Didelot567aa592017-05-01 14:05:25 -04001437 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1438 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001439}
1440
Vivien Didelotda9c3592016-02-12 12:09:40 -05001441static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1442 u16 vid_begin, u16 vid_end)
1443{
Vivien Didelot04bed142016-08-31 18:06:13 -04001444 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001445 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001446 int i, err;
1447
Andrew Lunndb06ae412017-09-25 23:32:20 +02001448 /* DSA and CPU ports have to be members of multiple vlans */
1449 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1450 return 0;
1451
Vivien Didelotda9c3592016-02-12 12:09:40 -05001452 if (!vid_begin)
1453 return -EOPNOTSUPP;
1454
Vivien Didelot425d2d32019-08-01 14:36:34 -04001455 vlan.vid = vid_begin - 1;
1456 vlan.valid = false;
1457
Vivien Didelotda9c3592016-02-12 12:09:40 -05001458 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001459 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001460 if (err)
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001461 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001462
1463 if (!vlan.valid)
1464 break;
1465
1466 if (vlan.vid > vid_end)
1467 break;
1468
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001469 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001470 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1471 continue;
1472
Andrew Lunncd886462017-11-09 22:29:53 +01001473 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001474 continue;
1475
Vivien Didelotbd00e052017-05-01 14:05:11 -04001476 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001477 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001478 continue;
1479
Vivien Didelotc8652c82017-10-16 11:12:19 -04001480 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001481 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001482 break; /* same bridge, check next VLAN */
1483
Vivien Didelotc8652c82017-10-16 11:12:19 -04001484 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001485 continue;
1486
Andrew Lunn743fcc22017-11-09 22:29:54 +01001487 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1488 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001489 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001490 return -EOPNOTSUPP;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001491 }
1492 } while (vlan.vid < vid_end);
1493
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001494 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001495}
1496
Vivien Didelotf81ec902016-05-09 13:22:58 -04001497static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1498 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001499{
Vivien Didelot04bed142016-08-31 18:06:13 -04001500 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001501 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1502 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001503 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001504
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001505 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001506 return -EOPNOTSUPP;
1507
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001508 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001509 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001510 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001511
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001512 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001513}
1514
Vivien Didelot57d32312016-06-20 13:13:58 -04001515static int
1516mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001517 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001518{
Vivien Didelot04bed142016-08-31 18:06:13 -04001519 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001520 int err;
1521
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001522 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001523 return -EOPNOTSUPP;
1524
Vivien Didelotda9c3592016-02-12 12:09:40 -05001525 /* If the requested port doesn't belong to the same bridge as the VLAN
1526 * members, do not support it (yet) and fallback to software VLAN.
1527 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001528 mv88e6xxx_reg_lock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001529 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1530 vlan->vid_end);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001531 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001532
Vivien Didelot76e398a2015-11-01 12:33:55 -05001533 /* We don't need any dynamic resource from the kernel (yet),
1534 * so skip the prepare phase.
1535 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001536 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001537}
1538
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001539static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1540 const unsigned char *addr, u16 vid,
1541 u8 state)
1542{
1543 struct mv88e6xxx_vtu_entry vlan;
1544 struct mv88e6xxx_atu_entry entry;
1545 int err;
1546
1547 /* Null VLAN ID corresponds to the port private database */
1548 if (vid == 0)
1549 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1550 else
1551 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1552 if (err)
1553 return err;
1554
1555 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1556 ether_addr_copy(entry.mac, addr);
1557 eth_addr_dec(entry.mac);
1558
1559 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1560 if (err)
1561 return err;
1562
1563 /* Initialize a fresh ATU entry if it isn't found */
1564 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1565 !ether_addr_equal(entry.mac, addr)) {
1566 memset(&entry, 0, sizeof(entry));
1567 ether_addr_copy(entry.mac, addr);
1568 }
1569
1570 /* Purge the ATU entry only if no port is using it anymore */
1571 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1572 entry.portvec &= ~BIT(port);
1573 if (!entry.portvec)
1574 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1575 } else {
1576 entry.portvec |= BIT(port);
1577 entry.state = state;
1578 }
1579
1580 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1581}
1582
Andrew Lunn87fa8862017-11-09 22:29:56 +01001583static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1584 u16 vid)
1585{
1586 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1587 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1588
1589 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1590}
1591
1592static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1593{
1594 int port;
1595 int err;
1596
1597 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1598 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1599 if (err)
1600 return err;
1601 }
1602
1603 return 0;
1604}
1605
Vivien Didelotfad09c72016-06-21 12:28:20 -04001606static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001607 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001608{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001609 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001610 int err;
1611
Vivien Didelot567aa592017-05-01 14:05:25 -04001612 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001613 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001614 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001615
Rasmus Villemoes1cb9dfc2019-07-22 23:37:26 +00001616 if (vlan.valid && vlan.member[port] == member)
1617 return 0;
1618 vlan.valid = true;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001619 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001620
Andrew Lunn87fa8862017-11-09 22:29:56 +01001621 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1622 if (err)
1623 return err;
1624
1625 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001626}
1627
Vivien Didelotf81ec902016-05-09 13:22:58 -04001628static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001629 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001630{
Vivien Didelot04bed142016-08-31 18:06:13 -04001631 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001632 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1633 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001634 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001635 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001636
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001637 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001638 return;
1639
Vivien Didelotc91498e2017-06-07 18:12:13 -04001640 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001641 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001642 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001643 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001644 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001645 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001646
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001647 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001648
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001649 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001650 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001651 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1652 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001653
Vivien Didelot77064f32016-11-04 03:23:30 +01001654 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001655 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1656 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001657
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001658 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001659}
1660
Vivien Didelotfad09c72016-06-21 12:28:20 -04001661static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001662 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001663{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001664 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001665 int i, err;
1666
Vivien Didelot567aa592017-05-01 14:05:25 -04001667 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001668 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001669 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001670
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001671 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001672 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001673 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001674
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001675 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001676
1677 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001678 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001679 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001680 if (vlan.member[i] !=
1681 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001682 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001683 break;
1684 }
1685 }
1686
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001687 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001688 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001689 return err;
1690
Vivien Didelote606ca32017-03-11 16:12:55 -05001691 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001692}
1693
Vivien Didelotf81ec902016-05-09 13:22:58 -04001694static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1695 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001696{
Vivien Didelot04bed142016-08-31 18:06:13 -04001697 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001698 u16 pvid, vid;
1699 int err = 0;
1700
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001701 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001702 return -EOPNOTSUPP;
1703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001704 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001705
Vivien Didelot77064f32016-11-04 03:23:30 +01001706 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001707 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001708 goto unlock;
1709
Vivien Didelot76e398a2015-11-01 12:33:55 -05001710 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001711 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001712 if (err)
1713 goto unlock;
1714
1715 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001716 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001717 if (err)
1718 goto unlock;
1719 }
1720 }
1721
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001722unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001723 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001724
1725 return err;
1726}
1727
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001728static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1729 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001730{
Vivien Didelot04bed142016-08-31 18:06:13 -04001731 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001732 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001733
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001734 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001735 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1736 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001737 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001738
1739 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001740}
1741
Vivien Didelotf81ec902016-05-09 13:22:58 -04001742static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001743 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001744{
Vivien Didelot04bed142016-08-31 18:06:13 -04001745 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001746 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001747
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001748 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001749 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001750 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001751 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07001752
Vivien Didelot83dabd12016-08-31 11:50:04 -04001753 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001754}
1755
Vivien Didelot83dabd12016-08-31 11:50:04 -04001756static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1757 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001758 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001759{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001760 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001761 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001762 int err;
1763
Vivien Didelot27c0e602017-06-15 12:14:01 -04001764 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001765 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001766
1767 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001768 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001769 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001770 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001771
Vivien Didelot27c0e602017-06-15 12:14:01 -04001772 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001773 break;
1774
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001775 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001776 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001777
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001778 if (!is_unicast_ether_addr(addr.mac))
1779 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001780
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001781 is_static = (addr.state ==
1782 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1783 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001784 if (err)
1785 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001786 } while (!is_broadcast_ether_addr(addr.mac));
1787
1788 return err;
1789}
1790
Vivien Didelot83dabd12016-08-31 11:50:04 -04001791static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001792 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001793{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001794 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001795 u16 fid;
1796 int err;
1797
1798 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001799 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001800 if (err)
1801 return err;
1802
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001803 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001804 if (err)
1805 return err;
1806
1807 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001808 vlan.vid = chip->info->max_vid;
1809 vlan.valid = false;
1810
Vivien Didelot83dabd12016-08-31 11:50:04 -04001811 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001812 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001813 if (err)
1814 return err;
1815
1816 if (!vlan.valid)
1817 break;
1818
1819 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001820 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001821 if (err)
1822 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001823 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001824
1825 return err;
1826}
1827
Vivien Didelotf81ec902016-05-09 13:22:58 -04001828static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001829 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001830{
Vivien Didelot04bed142016-08-31 18:06:13 -04001831 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04001832 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001833
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001834 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001835 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001836 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001837
1838 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001839}
1840
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001841static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1842 struct net_device *br)
1843{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001844 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001845 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001846 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001847 int err;
1848
1849 /* Remap the Port VLAN of each local bridge group member */
1850 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1851 if (chip->ds->ports[port].bridge_dev == br) {
1852 err = mv88e6xxx_port_vlan_map(chip, port);
1853 if (err)
1854 return err;
1855 }
1856 }
1857
Vivien Didelote96a6e02017-03-30 17:37:13 -04001858 if (!mv88e6xxx_has_pvt(chip))
1859 return 0;
1860
1861 /* Remap the Port VLAN of each cross-chip bridge group member */
1862 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1863 ds = chip->ds->dst->ds[dev];
1864 if (!ds)
1865 break;
1866
1867 for (port = 0; port < ds->num_ports; ++port) {
1868 if (ds->ports[port].bridge_dev == br) {
1869 err = mv88e6xxx_pvt_map(chip, dev, port);
1870 if (err)
1871 return err;
1872 }
1873 }
1874 }
1875
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001876 return 0;
1877}
1878
Vivien Didelotf81ec902016-05-09 13:22:58 -04001879static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001880 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001881{
Vivien Didelot04bed142016-08-31 18:06:13 -04001882 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001883 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001884
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001885 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001886 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001887 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05001888
Vivien Didelot466dfa02016-02-26 13:16:05 -05001889 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001890}
1891
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001892static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1893 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001894{
Vivien Didelot04bed142016-08-31 18:06:13 -04001895 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001896
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001897 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001898 if (mv88e6xxx_bridge_map(chip, br) ||
1899 mv88e6xxx_port_vlan_map(chip, port))
1900 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001901 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001902}
1903
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001904static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1905 int port, struct net_device *br)
1906{
1907 struct mv88e6xxx_chip *chip = ds->priv;
1908 int err;
1909
1910 if (!mv88e6xxx_has_pvt(chip))
1911 return 0;
1912
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001913 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001914 err = mv88e6xxx_pvt_map(chip, dev, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001915 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001916
1917 return err;
1918}
1919
1920static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1921 int port, struct net_device *br)
1922{
1923 struct mv88e6xxx_chip *chip = ds->priv;
1924
1925 if (!mv88e6xxx_has_pvt(chip))
1926 return;
1927
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001928 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001929 if (mv88e6xxx_pvt_map(chip, dev, port))
1930 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001931 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001932}
1933
Vivien Didelot17e708b2016-12-05 17:30:27 -05001934static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1935{
1936 if (chip->info->ops->reset)
1937 return chip->info->ops->reset(chip);
1938
1939 return 0;
1940}
1941
Vivien Didelot309eca62016-12-05 17:30:26 -05001942static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1943{
1944 struct gpio_desc *gpiod = chip->reset;
1945
1946 /* If there is a GPIO connected to the reset pin, toggle it */
1947 if (gpiod) {
1948 gpiod_set_value_cansleep(gpiod, 1);
1949 usleep_range(10000, 20000);
1950 gpiod_set_value_cansleep(gpiod, 0);
1951 usleep_range(10000, 20000);
1952 }
1953}
1954
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001955static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1956{
1957 int i, err;
1958
1959 /* Set all ports to the Disabled state */
1960 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001961 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001962 if (err)
1963 return err;
1964 }
1965
1966 /* Wait for transmit queues to drain,
1967 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1968 */
1969 usleep_range(2000, 4000);
1970
1971 return 0;
1972}
1973
Vivien Didelotfad09c72016-06-21 12:28:20 -04001974static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001975{
Vivien Didelota935c052016-09-29 12:21:53 -04001976 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001977
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001978 err = mv88e6xxx_disable_ports(chip);
1979 if (err)
1980 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001981
Vivien Didelot309eca62016-12-05 17:30:26 -05001982 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001983
Vivien Didelot17e708b2016-12-05 17:30:27 -05001984 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001985}
1986
Vivien Didelot43145572017-03-11 16:12:59 -05001987static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001988 enum mv88e6xxx_frame_mode frame,
1989 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001990{
1991 int err;
1992
Vivien Didelot43145572017-03-11 16:12:59 -05001993 if (!chip->info->ops->port_set_frame_mode)
1994 return -EOPNOTSUPP;
1995
1996 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001997 if (err)
1998 return err;
1999
Vivien Didelot43145572017-03-11 16:12:59 -05002000 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2001 if (err)
2002 return err;
2003
2004 if (chip->info->ops->port_set_ether_type)
2005 return chip->info->ops->port_set_ether_type(chip, port, etype);
2006
2007 return 0;
2008}
2009
2010static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2011{
2012 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002013 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002014 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002015}
2016
2017static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2018{
2019 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002020 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002021 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002022}
2023
2024static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2025{
2026 return mv88e6xxx_set_port_mode(chip, port,
2027 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002028 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2029 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002030}
2031
2032static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2033{
2034 if (dsa_is_dsa_port(chip->ds, port))
2035 return mv88e6xxx_set_port_mode_dsa(chip, port);
2036
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002037 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002038 return mv88e6xxx_set_port_mode_normal(chip, port);
2039
2040 /* Setup CPU port mode depending on its supported tag format */
2041 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2042 return mv88e6xxx_set_port_mode_dsa(chip, port);
2043
2044 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2045 return mv88e6xxx_set_port_mode_edsa(chip, port);
2046
2047 return -EINVAL;
2048}
2049
Vivien Didelotea698f42017-03-11 16:12:50 -05002050static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2051{
2052 bool message = dsa_is_dsa_port(chip->ds, port);
2053
2054 return mv88e6xxx_port_set_message_port(chip, port, message);
2055}
2056
Vivien Didelot601aeed2017-03-11 16:13:00 -05002057static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2058{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002059 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002060 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002061
David S. Miller407308f2019-06-15 13:35:29 -07002062 /* Upstream ports flood frames with unknown unicast or multicast DA */
2063 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2064 if (chip->info->ops->port_set_egress_floods)
2065 return chip->info->ops->port_set_egress_floods(chip, port,
2066 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002067
David S. Miller407308f2019-06-15 13:35:29 -07002068 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002069}
2070
Andrew Lunn6d917822017-05-26 01:03:21 +02002071static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2072 bool on)
2073{
Vivien Didelot523a8902017-05-26 18:02:42 -04002074 if (chip->info->ops->serdes_power)
2075 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02002076
Vivien Didelot523a8902017-05-26 18:02:42 -04002077 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02002078}
2079
Vivien Didelotfa371c82017-12-05 15:34:10 -05002080static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2081{
2082 struct dsa_switch *ds = chip->ds;
2083 int upstream_port;
2084 int err;
2085
Vivien Didelot07073c72017-12-05 15:34:13 -05002086 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002087 if (chip->info->ops->port_set_upstream_port) {
2088 err = chip->info->ops->port_set_upstream_port(chip, port,
2089 upstream_port);
2090 if (err)
2091 return err;
2092 }
2093
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002094 if (port == upstream_port) {
2095 if (chip->info->ops->set_cpu_port) {
2096 err = chip->info->ops->set_cpu_port(chip,
2097 upstream_port);
2098 if (err)
2099 return err;
2100 }
2101
2102 if (chip->info->ops->set_egress_port) {
2103 err = chip->info->ops->set_egress_port(chip,
2104 upstream_port);
2105 if (err)
2106 return err;
2107 }
2108 }
2109
Vivien Didelotfa371c82017-12-05 15:34:10 -05002110 return 0;
2111}
2112
Vivien Didelotfad09c72016-06-21 12:28:20 -04002113static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002114{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002116 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002117 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002118
Andrew Lunn7b898462018-08-09 15:38:47 +02002119 chip->ports[port].chip = chip;
2120 chip->ports[port].port = port;
2121
Vivien Didelotd78343d2016-11-04 03:23:36 +01002122 /* MAC Forcing register: don't force link, speed, duplex or flow control
2123 * state to any particular values on physical ports, but force the CPU
2124 * port and all DSA ports to their maximum bandwidth and full duplex.
2125 */
2126 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2127 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2128 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002129 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002130 PHY_INTERFACE_MODE_NA);
2131 else
2132 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2133 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002134 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002135 PHY_INTERFACE_MODE_NA);
2136 if (err)
2137 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002138
2139 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2140 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2141 * tunneling, determine priority by looking at 802.1p and IP
2142 * priority fields (IP prio has precedence), and set STP state
2143 * to Forwarding.
2144 *
2145 * If this is the CPU link, use DSA or EDSA tagging depending
2146 * on which tagging mode was configured.
2147 *
2148 * If this is a link to another switch, use DSA tagging mode.
2149 *
2150 * If this is the upstream port for this switch, enable
2151 * forwarding of unknown unicasts and multicasts.
2152 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002153 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2154 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2155 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2156 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002157 if (err)
2158 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002159
Vivien Didelot601aeed2017-03-11 16:13:00 -05002160 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002161 if (err)
2162 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002163
Vivien Didelot601aeed2017-03-11 16:13:00 -05002164 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002165 if (err)
2166 return err;
2167
Andrew Lunn04aca992017-05-26 01:03:24 +02002168 /* Enable the SERDES interface for DSA and CPU ports. Normal
2169 * ports SERDES are enabled when the port is enabled, thus
2170 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002171 */
Andrew Lunn04aca992017-05-26 01:03:24 +02002172 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
2173 err = mv88e6xxx_serdes_power(chip, port, true);
2174 if (err)
2175 return err;
2176 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002177
Vivien Didelot8efdda42015-08-13 12:52:23 -04002178 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002179 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002180 * untagged frames on this port, do a destination address lookup on all
2181 * received packets as usual, disable ARP mirroring and don't send a
2182 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002183 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002184 err = mv88e6xxx_port_set_map_da(chip, port);
2185 if (err)
2186 return err;
2187
Vivien Didelotfa371c82017-12-05 15:34:10 -05002188 err = mv88e6xxx_setup_upstream_port(chip, port);
2189 if (err)
2190 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002191
Andrew Lunna23b2962017-02-04 20:15:28 +01002192 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002193 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002194 if (err)
2195 return err;
2196
Vivien Didelotcd782652017-06-08 18:34:13 -04002197 if (chip->info->ops->port_set_jumbo_size) {
2198 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002199 if (err)
2200 return err;
2201 }
2202
Andrew Lunn54d792f2015-05-06 01:09:47 +02002203 /* Port Association Vector: when learning source addresses
2204 * of packets, add the address to the address database using
2205 * a port bitmap that has only the bit for this port set and
2206 * the other bits clear.
2207 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002208 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002209 /* Disable learning for CPU port */
2210 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002211 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002212
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002213 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2214 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002215 if (err)
2216 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002217
2218 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002219 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2220 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002221 if (err)
2222 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002223
Vivien Didelot08984322017-06-08 18:34:12 -04002224 if (chip->info->ops->port_pause_limit) {
2225 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002226 if (err)
2227 return err;
2228 }
2229
Vivien Didelotc8c94892017-03-11 16:13:01 -05002230 if (chip->info->ops->port_disable_learn_limit) {
2231 err = chip->info->ops->port_disable_learn_limit(chip, port);
2232 if (err)
2233 return err;
2234 }
2235
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002236 if (chip->info->ops->port_disable_pri_override) {
2237 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002238 if (err)
2239 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002240 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002241
Andrew Lunnef0a7312016-12-03 04:35:16 +01002242 if (chip->info->ops->port_tag_remap) {
2243 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002244 if (err)
2245 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002246 }
2247
Andrew Lunnef70b112016-12-03 04:45:18 +01002248 if (chip->info->ops->port_egress_rate_limiting) {
2249 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002250 if (err)
2251 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002252 }
2253
Vivien Didelotea698f42017-03-11 16:12:50 -05002254 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002255 if (err)
2256 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002257
Vivien Didelot207afda2016-04-14 14:42:09 -04002258 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002259 * database, and allow bidirectional communication between the
2260 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002261 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002262 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002263 if (err)
2264 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002265
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002266 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002267 if (err)
2268 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002269
2270 /* Default VLAN ID and priority: don't set a default VLAN
2271 * ID, and set the default packet priority to zero.
2272 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002273 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002274}
2275
Andrew Lunn04aca992017-05-26 01:03:24 +02002276static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2277 struct phy_device *phydev)
2278{
2279 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002280 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002281
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002282 mv88e6xxx_reg_lock(chip);
Andrew Lunnefd1ba62018-08-09 15:38:48 +02002283
Vivien Didelot523a8902017-05-26 18:02:42 -04002284 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunnefd1ba62018-08-09 15:38:48 +02002285
2286 if (!err && chip->info->ops->serdes_irq_setup)
2287 err = chip->info->ops->serdes_irq_setup(chip, port);
2288
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002289 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002290
2291 return err;
2292}
2293
Andrew Lunn75104db2019-02-24 20:44:43 +01002294static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002295{
2296 struct mv88e6xxx_chip *chip = ds->priv;
2297
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002298 mv88e6xxx_reg_lock(chip);
Andrew Lunnefd1ba62018-08-09 15:38:48 +02002299
Andrew Lunn4a0eb732019-05-01 00:08:30 +02002300 if (mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED))
2301 dev_err(chip->dev, "failed to disable port\n");
2302
Andrew Lunnefd1ba62018-08-09 15:38:48 +02002303 if (chip->info->ops->serdes_irq_free)
2304 chip->info->ops->serdes_irq_free(chip, port);
2305
Vivien Didelot523a8902017-05-26 18:02:42 -04002306 if (mv88e6xxx_serdes_power(chip, port, false))
2307 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunnefd1ba62018-08-09 15:38:48 +02002308
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002309 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002310}
2311
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002312static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2313 unsigned int ageing_time)
2314{
Vivien Didelot04bed142016-08-31 18:06:13 -04002315 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002316 int err;
2317
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002318 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002319 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002320 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002321
2322 return err;
2323}
2324
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002325static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002326{
2327 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002328
Andrew Lunnde2273872016-11-21 23:27:01 +01002329 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002330 if (chip->info->ops->stats_set_histogram) {
2331 err = chip->info->ops->stats_set_histogram(chip);
2332 if (err)
2333 return err;
2334 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002335
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002336 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002337}
2338
Andrew Lunnea890982019-01-09 00:24:03 +01002339/* The mv88e6390 has some hidden registers used for debug and
2340 * development. The errata also makes use of them.
2341 */
2342static int mv88e6390_hidden_write(struct mv88e6xxx_chip *chip, int port,
2343 int reg, u16 val)
2344{
2345 u16 ctrl;
2346 int err;
2347
2348 err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_DATA_PORT,
2349 PORT_RESERVED_1A, val);
2350 if (err)
2351 return err;
2352
2353 ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_WRITE |
2354 PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
2355 reg;
2356
2357 return mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
2358 PORT_RESERVED_1A, ctrl);
2359}
2360
2361static int mv88e6390_hidden_wait(struct mv88e6xxx_chip *chip)
2362{
2363 return mv88e6xxx_wait(chip, PORT_RESERVED_1A_CTRL_PORT,
2364 PORT_RESERVED_1A, PORT_RESERVED_1A_BUSY);
2365}
2366
2367
2368static int mv88e6390_hidden_read(struct mv88e6xxx_chip *chip, int port,
2369 int reg, u16 *val)
2370{
2371 u16 ctrl;
2372 int err;
2373
2374 ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_READ |
2375 PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
2376 reg;
2377
2378 err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
2379 PORT_RESERVED_1A, ctrl);
2380 if (err)
2381 return err;
2382
2383 err = mv88e6390_hidden_wait(chip);
2384 if (err)
2385 return err;
2386
2387 return mv88e6xxx_port_read(chip, PORT_RESERVED_1A_DATA_PORT,
2388 PORT_RESERVED_1A, val);
2389}
2390
2391/* Check if the errata has already been applied. */
2392static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2393{
2394 int port;
2395 int err;
2396 u16 val;
2397
2398 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2399 err = mv88e6390_hidden_read(chip, port, 0, &val);
2400 if (err) {
2401 dev_err(chip->dev,
2402 "Error reading hidden register: %d\n", err);
2403 return false;
2404 }
2405 if (val != 0x01c0)
2406 return false;
2407 }
2408
2409 return true;
2410}
2411
2412/* The 6390 copper ports have an errata which require poking magic
2413 * values into undocumented hidden registers and then performing a
2414 * software reset.
2415 */
2416static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2417{
2418 int port;
2419 int err;
2420
2421 if (mv88e6390_setup_errata_applied(chip))
2422 return 0;
2423
2424 /* Set the ports into blocking mode */
2425 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2426 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2427 if (err)
2428 return err;
2429 }
2430
2431 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2432 err = mv88e6390_hidden_write(chip, port, 0, 0x01c0);
2433 if (err)
2434 return err;
2435 }
2436
2437 return mv88e6xxx_software_reset(chip);
2438}
2439
Vivien Didelotf81ec902016-05-09 13:22:58 -04002440static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002441{
Vivien Didelot04bed142016-08-31 18:06:13 -04002442 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002443 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002444 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002445 int i;
2446
Vivien Didelotfad09c72016-06-21 12:28:20 -04002447 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002448 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002449
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002450 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002451
Andrew Lunnea890982019-01-09 00:24:03 +01002452 if (chip->info->ops->setup_errata) {
2453 err = chip->info->ops->setup_errata(chip);
2454 if (err)
2455 goto unlock;
2456 }
2457
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002458 /* Cache the cmode of each port. */
2459 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2460 if (chip->info->ops->port_get_cmode) {
2461 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2462 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002463 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002464
2465 chip->ports[i].cmode = cmode;
2466 }
2467 }
2468
Vivien Didelot97299342016-07-18 20:45:30 -04002469 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002470 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Andrew Lunn100a9b92019-05-01 00:08:31 +02002471 if (dsa_is_unused_port(ds, i)) {
2472 err = mv88e6xxx_port_set_state(chip, i,
2473 BR_STATE_DISABLED);
2474 if (err)
2475 goto unlock;
2476
2477 err = mv88e6xxx_serdes_power(chip, i, false);
2478 if (err)
2479 goto unlock;
2480
Vivien Didelot91dee142017-10-26 11:22:52 -04002481 continue;
Andrew Lunn100a9b92019-05-01 00:08:31 +02002482 }
Vivien Didelot91dee142017-10-26 11:22:52 -04002483
Vivien Didelot97299342016-07-18 20:45:30 -04002484 err = mv88e6xxx_setup_port(chip, i);
2485 if (err)
2486 goto unlock;
2487 }
2488
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002489 err = mv88e6xxx_irl_setup(chip);
2490 if (err)
2491 goto unlock;
2492
Vivien Didelot04a69a12017-10-13 14:18:05 -04002493 err = mv88e6xxx_mac_setup(chip);
2494 if (err)
2495 goto unlock;
2496
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002497 err = mv88e6xxx_phy_setup(chip);
2498 if (err)
2499 goto unlock;
2500
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002501 err = mv88e6xxx_vtu_setup(chip);
2502 if (err)
2503 goto unlock;
2504
Vivien Didelot81228992017-03-30 17:37:08 -04002505 err = mv88e6xxx_pvt_setup(chip);
2506 if (err)
2507 goto unlock;
2508
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002509 err = mv88e6xxx_atu_setup(chip);
2510 if (err)
2511 goto unlock;
2512
Andrew Lunn87fa8862017-11-09 22:29:56 +01002513 err = mv88e6xxx_broadcast_setup(chip, 0);
2514 if (err)
2515 goto unlock;
2516
Vivien Didelot9e907d72017-07-17 13:03:43 -04002517 err = mv88e6xxx_pot_setup(chip);
2518 if (err)
2519 goto unlock;
2520
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002521 err = mv88e6xxx_rmu_setup(chip);
2522 if (err)
2523 goto unlock;
2524
Vivien Didelot51c901a2017-07-17 13:03:41 -04002525 err = mv88e6xxx_rsvd2cpu_setup(chip);
2526 if (err)
2527 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002528
Vivien Didelotb28f8722018-04-26 21:56:44 -04002529 err = mv88e6xxx_trunk_setup(chip);
2530 if (err)
2531 goto unlock;
2532
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002533 err = mv88e6xxx_devmap_setup(chip);
2534 if (err)
2535 goto unlock;
2536
Vivien Didelot93e18d62018-05-11 17:16:35 -04002537 err = mv88e6xxx_pri_setup(chip);
2538 if (err)
2539 goto unlock;
2540
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002541 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002542 if (chip->info->ptp_support) {
2543 err = mv88e6xxx_ptp_setup(chip);
2544 if (err)
2545 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002546
2547 err = mv88e6xxx_hwtstamp_setup(chip);
2548 if (err)
2549 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002550 }
2551
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002552 err = mv88e6xxx_stats_setup(chip);
2553 if (err)
2554 goto unlock;
2555
Vivien Didelot6b17e862015-08-13 12:52:18 -04002556unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002557 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002558
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002559 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002560}
2561
Vivien Didelote57e5e72016-08-15 17:19:00 -04002562static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002563{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002564 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2565 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002566 u16 val;
2567 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002568
Andrew Lunnee26a222017-01-24 14:53:48 +01002569 if (!chip->info->ops->phy_read)
2570 return -EOPNOTSUPP;
2571
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002572 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002573 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002574 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002575
Andrew Lunnda9f3302017-02-01 03:40:05 +01002576 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01002577 /* Some internal PHYs don't have a model number. */
2578 if (chip->info->family != MV88E6XXX_FAMILY_6165)
2579 /* Then there is the 6165 family. It gets is
2580 * PHYs correct. But it can also have two
2581 * SERDES interfaces in the PHY address
2582 * space. And these don't have a model
2583 * number. But they are not PHYs, so we don't
2584 * want to give them something a PHY driver
2585 * will recognise.
2586 *
2587 * Use the mv88e6390 family model number
2588 * instead, for anything which really could be
2589 * a PHY,
2590 */
2591 if (!(val & 0x3f0))
2592 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002593 }
2594
Vivien Didelote57e5e72016-08-15 17:19:00 -04002595 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002596}
2597
Vivien Didelote57e5e72016-08-15 17:19:00 -04002598static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002599{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002600 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2601 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002602 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002603
Andrew Lunnee26a222017-01-24 14:53:48 +01002604 if (!chip->info->ops->phy_write)
2605 return -EOPNOTSUPP;
2606
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002607 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002608 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002609 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002610
2611 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002612}
2613
Vivien Didelotfad09c72016-06-21 12:28:20 -04002614static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002615 struct device_node *np,
2616 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002617{
2618 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002619 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002620 struct mii_bus *bus;
2621 int err;
2622
Andrew Lunn2510bab2018-02-22 01:51:49 +01002623 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002624 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002625 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002626 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002627
2628 if (err)
2629 return err;
2630 }
2631
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002632 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002633 if (!bus)
2634 return -ENOMEM;
2635
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002636 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002637 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002638 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002639 INIT_LIST_HEAD(&mdio_bus->list);
2640 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002641
Andrew Lunnb516d452016-06-04 21:17:06 +02002642 if (np) {
2643 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002644 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002645 } else {
2646 bus->name = "mv88e6xxx SMI";
2647 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2648 }
2649
2650 bus->read = mv88e6xxx_mdio_read;
2651 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002652 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002653
Andrew Lunn6f882842018-03-17 20:32:05 +01002654 if (!external) {
2655 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2656 if (err)
2657 return err;
2658 }
2659
Florian Fainelli00e798c2018-05-15 16:56:19 -07002660 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002661 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002662 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002663 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002664 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002665 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002666
2667 if (external)
2668 list_add_tail(&mdio_bus->list, &chip->mdios);
2669 else
2670 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002671
2672 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002673}
2674
Andrew Lunna3c53be52017-01-24 14:53:50 +01002675static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2676 { .compatible = "marvell,mv88e6xxx-mdio-external",
2677 .data = (void *)true },
2678 { },
2679};
2680
Andrew Lunn3126aee2017-12-07 01:05:57 +01002681static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2682
2683{
2684 struct mv88e6xxx_mdio_bus *mdio_bus;
2685 struct mii_bus *bus;
2686
2687 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2688 bus = mdio_bus->bus;
2689
Andrew Lunn6f882842018-03-17 20:32:05 +01002690 if (!mdio_bus->external)
2691 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2692
Andrew Lunn3126aee2017-12-07 01:05:57 +01002693 mdiobus_unregister(bus);
2694 }
2695}
2696
Andrew Lunna3c53be52017-01-24 14:53:50 +01002697static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2698 struct device_node *np)
2699{
2700 const struct of_device_id *match;
2701 struct device_node *child;
2702 int err;
2703
2704 /* Always register one mdio bus for the internal/default mdio
2705 * bus. This maybe represented in the device tree, but is
2706 * optional.
2707 */
2708 child = of_get_child_by_name(np, "mdio");
2709 err = mv88e6xxx_mdio_register(chip, child, false);
2710 if (err)
2711 return err;
2712
2713 /* Walk the device tree, and see if there are any other nodes
2714 * which say they are compatible with the external mdio
2715 * bus.
2716 */
2717 for_each_available_child_of_node(np, child) {
2718 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2719 if (match) {
2720 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002721 if (err) {
2722 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002723 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002724 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002725 }
2726 }
2727
2728 return 0;
2729}
2730
Vivien Didelot855b1932016-07-20 18:18:35 -04002731static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2732{
Vivien Didelot04bed142016-08-31 18:06:13 -04002733 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002734
2735 return chip->eeprom_len;
2736}
2737
Vivien Didelot855b1932016-07-20 18:18:35 -04002738static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2739 struct ethtool_eeprom *eeprom, u8 *data)
2740{
Vivien Didelot04bed142016-08-31 18:06:13 -04002741 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002742 int err;
2743
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002744 if (!chip->info->ops->get_eeprom)
2745 return -EOPNOTSUPP;
2746
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002747 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002748 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002749 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002750
2751 if (err)
2752 return err;
2753
2754 eeprom->magic = 0xc3ec4951;
2755
2756 return 0;
2757}
2758
Vivien Didelot855b1932016-07-20 18:18:35 -04002759static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2760 struct ethtool_eeprom *eeprom, u8 *data)
2761{
Vivien Didelot04bed142016-08-31 18:06:13 -04002762 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002763 int err;
2764
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002765 if (!chip->info->ops->set_eeprom)
2766 return -EOPNOTSUPP;
2767
Vivien Didelot855b1932016-07-20 18:18:35 -04002768 if (eeprom->magic != 0xc3ec4951)
2769 return -EINVAL;
2770
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002771 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002772 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002773 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002774
2775 return err;
2776}
2777
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002778static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002779 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002780 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2781 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002782 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002783 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002784 .phy_read = mv88e6185_phy_ppu_read,
2785 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002786 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002787 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002788 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002789 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002790 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002791 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002792 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002793 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002794 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002795 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002796 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002797 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002798 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002799 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002800 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002801 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2802 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002803 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002804 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2805 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002806 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002807 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002808 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002809 .ppu_enable = mv88e6185_g1_ppu_enable,
2810 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002811 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002812 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002813 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002814 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002815 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002816};
2817
2818static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002819 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002820 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2821 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002822 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002823 .phy_read = mv88e6185_phy_ppu_read,
2824 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002825 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002826 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002827 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002828 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002829 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002830 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Russell King6c422e32018-08-09 15:38:39 +02002831 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002832 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002833 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002834 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002835 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2836 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002837 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002838 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002839 .ppu_enable = mv88e6185_g1_ppu_enable,
2840 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002841 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002842 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002843 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002844 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002845};
2846
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002847static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002848 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002849 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2850 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002851 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002852 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2853 .phy_read = mv88e6xxx_g2_smi_phy_read,
2854 .phy_write = mv88e6xxx_g2_smi_phy_write,
2855 .port_set_link = mv88e6xxx_port_set_link,
2856 .port_set_duplex = mv88e6xxx_port_set_duplex,
2857 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002858 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002859 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002860 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002861 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002862 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002863 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002864 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002865 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002866 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002867 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002868 .port_get_cmode = mv88e6185_port_get_cmode,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002869 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002870 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002871 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2872 .stats_get_strings = mv88e6095_stats_get_strings,
2873 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002874 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2875 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002876 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002877 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002878 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002879 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002880 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002881 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002882 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002883 .phylink_validate = mv88e6185_phylink_validate,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002884};
2885
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002886static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002887 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002888 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2889 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002890 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002891 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002892 .phy_read = mv88e6xxx_g2_smi_phy_read,
2893 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002894 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002895 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002896 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002897 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002898 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002899 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002900 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002901 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002902 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002903 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002904 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002905 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2906 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002907 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002908 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2909 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002910 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002911 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002912 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002913 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002914 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002915 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002916 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002917};
2918
2919static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002920 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002921 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2922 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002923 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002924 .phy_read = mv88e6185_phy_ppu_read,
2925 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002926 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002927 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002928 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002929 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002930 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002931 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002932 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002933 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002934 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002935 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002936 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02002937 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02002938 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002939 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002940 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002941 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002942 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2943 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002944 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002945 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2946 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002947 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002948 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002949 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04002950 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002951 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002952 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002953 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002954 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002955 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002956};
2957
Vivien Didelot990e27b2017-03-28 13:50:32 -04002958static const struct mv88e6xxx_ops mv88e6141_ops = {
2959 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002960 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2961 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002962 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002963 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2964 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2965 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2966 .phy_read = mv88e6xxx_g2_smi_phy_read,
2967 .phy_write = mv88e6xxx_g2_smi_phy_write,
2968 .port_set_link = mv88e6xxx_port_set_link,
2969 .port_set_duplex = mv88e6xxx_port_set_duplex,
2970 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02002971 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01002972 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002973 .port_tag_remap = mv88e6095_port_tag_remap,
2974 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2975 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2976 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002977 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002978 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002979 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002980 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2981 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002982 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002983 .port_get_cmode = mv88e6352_port_get_cmode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002984 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002985 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002986 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2987 .stats_get_strings = mv88e6320_stats_get_strings,
2988 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002989 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2990 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002991 .watchdog_ops = &mv88e6390_watchdog_ops,
2992 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002993 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002994 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002995 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002996 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6751e7c2018-07-31 19:19:50 +02002997 .serdes_power = mv88e6341_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002998 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01002999 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003000};
3001
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003002static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003003 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003004 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3005 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003006 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003007 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003008 .phy_read = mv88e6xxx_g2_smi_phy_read,
3009 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003010 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003011 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003012 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003013 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003014 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003015 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003016 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003017 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003018 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003019 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003020 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003021 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003022 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003023 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003024 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003025 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003026 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3027 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003028 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003029 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3030 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003031 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003032 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003033 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003034 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003035 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003036 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003037 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003038 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003039 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003040};
3041
3042static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003043 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003044 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3045 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003046 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003047 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003048 .phy_read = mv88e6165_phy_read,
3049 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003050 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003051 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003052 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003053 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003054 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003055 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003056 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003057 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003058 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003059 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3060 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003061 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003062 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3063 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003064 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003065 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003066 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003067 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003068 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003069 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003070 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003071 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003072 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003073};
3074
3075static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003076 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003077 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3078 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003079 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003080 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003081 .phy_read = mv88e6xxx_g2_smi_phy_read,
3082 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003083 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003084 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003085 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003086 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003087 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003088 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003089 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003090 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003091 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003092 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003093 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003094 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003095 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003096 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003097 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003098 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003099 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003100 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3101 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003102 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003103 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3104 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003105 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003106 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003107 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003108 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003109 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003110 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003111 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003112};
3113
3114static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003115 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003116 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3117 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003118 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003119 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3120 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003121 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003122 .phy_read = mv88e6xxx_g2_smi_phy_read,
3123 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003124 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003125 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003126 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003127 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003128 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003129 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003130 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003131 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003132 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003133 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003134 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003135 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003136 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003137 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003138 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003139 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003140 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003141 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3142 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003143 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003144 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3145 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003146 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003147 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003148 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003149 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003150 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003151 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003152 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003153 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003154 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003155 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003156};
3157
3158static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003159 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003160 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3161 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003162 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003163 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003164 .phy_read = mv88e6xxx_g2_smi_phy_read,
3165 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003166 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003167 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003168 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003169 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003170 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003171 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003172 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003173 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003174 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003175 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003176 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003177 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003178 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003179 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003180 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003181 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003182 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003183 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3184 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003185 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003186 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3187 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003188 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003189 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003190 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003191 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003192 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003193 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003194 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003195};
3196
3197static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003198 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003199 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3200 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003201 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003202 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3203 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003204 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003205 .phy_read = mv88e6xxx_g2_smi_phy_read,
3206 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003207 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003208 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003209 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003210 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003211 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003212 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003213 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003214 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003215 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003216 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003217 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003218 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003219 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003220 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003221 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003222 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003223 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003224 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3225 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003226 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003227 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3228 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003229 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003230 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003231 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003232 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003233 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003234 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003235 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003236 .serdes_power = mv88e6352_serdes_power,
Andrew Lunn43821722018-09-02 18:13:15 +02003237 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3238 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003239 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003240 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003241};
3242
3243static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003244 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003245 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3246 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003247 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003248 .phy_read = mv88e6185_phy_ppu_read,
3249 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003250 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003251 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003252 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003253 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003254 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003255 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003256 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003257 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003258 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003259 .port_get_cmode = mv88e6185_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003260 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003261 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003262 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3263 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003264 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003265 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3266 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003267 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003268 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003269 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003270 .ppu_enable = mv88e6185_g1_ppu_enable,
3271 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003272 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003273 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003274 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003275 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003276};
3277
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003278static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003279 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003280 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003281 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003282 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3283 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003284 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3285 .phy_read = mv88e6xxx_g2_smi_phy_read,
3286 .phy_write = mv88e6xxx_g2_smi_phy_write,
3287 .port_set_link = mv88e6xxx_port_set_link,
3288 .port_set_duplex = mv88e6xxx_port_set_duplex,
3289 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3290 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003291 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003292 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003293 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003294 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003295 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003296 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003297 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003298 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003299 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003300 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003301 .port_set_cmode = mv88e6390_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003302 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003303 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003304 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3305 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003306 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003307 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3308 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003309 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003310 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003311 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003312 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003313 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003314 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3315 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003316 .serdes_power = mv88e6390_serdes_power,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003317 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3318 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003319 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003320 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003321};
3322
3323static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003324 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003325 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003326 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003327 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3328 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003329 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3330 .phy_read = mv88e6xxx_g2_smi_phy_read,
3331 .phy_write = mv88e6xxx_g2_smi_phy_write,
3332 .port_set_link = mv88e6xxx_port_set_link,
3333 .port_set_duplex = mv88e6xxx_port_set_duplex,
3334 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3335 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003336 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003337 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003338 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003339 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003340 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003341 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003342 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003343 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003344 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003345 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003346 .port_set_cmode = mv88e6390x_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003347 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003348 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003349 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3350 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003351 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003352 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3353 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003354 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003355 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003356 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003357 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003358 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003359 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3360 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn07ffbd72018-08-09 15:38:41 +02003361 .serdes_power = mv88e6390x_serdes_power,
Andrew Lunn2defda12018-11-11 00:32:17 +01003362 .serdes_irq_setup = mv88e6390x_serdes_irq_setup,
3363 .serdes_irq_free = mv88e6390x_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003364 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003365 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003366};
3367
3368static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003369 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003370 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003371 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003372 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3373 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003374 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3375 .phy_read = mv88e6xxx_g2_smi_phy_read,
3376 .phy_write = mv88e6xxx_g2_smi_phy_write,
3377 .port_set_link = mv88e6xxx_port_set_link,
3378 .port_set_duplex = mv88e6xxx_port_set_duplex,
3379 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3380 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003381 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003382 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003383 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003384 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003385 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003386 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003387 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003388 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003389 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003390 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003391 .port_set_cmode = mv88e6390_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003392 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003393 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003394 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3395 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003396 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003397 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3398 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003399 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003400 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003401 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003402 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003403 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003404 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3405 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003406 .serdes_power = mv88e6390_serdes_power,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003407 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3408 .serdes_irq_free = mv88e6390_serdes_irq_free,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003409 .avb_ops = &mv88e6390_avb_ops,
3410 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003411 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003412};
3413
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003414static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003415 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003416 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3417 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003418 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003419 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3420 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003421 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003422 .phy_read = mv88e6xxx_g2_smi_phy_read,
3423 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003424 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003425 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003426 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003427 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003428 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003429 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003430 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003431 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003432 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003433 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003434 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003435 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003436 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003437 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003438 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003439 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003440 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003441 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3442 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003443 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003444 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3445 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003446 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003447 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003448 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003449 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003450 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003451 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003452 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003453 .serdes_power = mv88e6352_serdes_power,
Andrew Lunn43821722018-09-02 18:13:15 +02003454 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3455 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003456 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003457 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003458 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003459 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003460};
3461
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003462static const struct mv88e6xxx_ops mv88e6250_ops = {
3463 /* MV88E6XXX_FAMILY_6250 */
3464 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
3465 .ip_pri_map = mv88e6085_g1_ip_pri_map,
3466 .irl_init_all = mv88e6352_g2_irl_init_all,
3467 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3468 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
3469 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3470 .phy_read = mv88e6xxx_g2_smi_phy_read,
3471 .phy_write = mv88e6xxx_g2_smi_phy_write,
3472 .port_set_link = mv88e6xxx_port_set_link,
3473 .port_set_duplex = mv88e6xxx_port_set_duplex,
3474 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3475 .port_set_speed = mv88e6250_port_set_speed,
3476 .port_tag_remap = mv88e6095_port_tag_remap,
3477 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3478 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3479 .port_set_ether_type = mv88e6351_port_set_ether_type,
3480 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3481 .port_pause_limit = mv88e6097_port_pause_limit,
3482 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3483 .port_link_state = mv88e6250_port_link_state,
3484 .stats_snapshot = mv88e6320_g1_stats_snapshot,
3485 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3486 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
3487 .stats_get_strings = mv88e6250_stats_get_strings,
3488 .stats_get_stats = mv88e6250_stats_get_stats,
3489 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3490 .set_egress_port = mv88e6095_g1_set_egress_port,
3491 .watchdog_ops = &mv88e6250_watchdog_ops,
3492 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3493 .pot_clear = mv88e6xxx_g2_pot_clear,
3494 .reset = mv88e6250_g1_reset,
3495 .vtu_getnext = mv88e6250_g1_vtu_getnext,
3496 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
3497 .phylink_validate = mv88e6065_phylink_validate,
3498};
3499
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003500static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003501 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003502 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003503 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003504 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3505 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003506 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3507 .phy_read = mv88e6xxx_g2_smi_phy_read,
3508 .phy_write = mv88e6xxx_g2_smi_phy_write,
3509 .port_set_link = mv88e6xxx_port_set_link,
3510 .port_set_duplex = mv88e6xxx_port_set_duplex,
3511 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3512 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003513 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003514 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003515 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003516 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003517 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003518 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003519 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003520 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003521 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003522 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003523 .port_set_cmode = mv88e6390_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003524 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003525 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003526 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3527 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003528 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003529 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3530 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003531 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003532 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003533 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003534 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003535 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003536 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3537 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003538 .serdes_power = mv88e6390_serdes_power,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003539 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3540 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003541 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003542 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003543 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003544 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003545};
3546
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003547static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003548 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003549 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3550 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003551 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003552 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3553 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003554 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .phy_read = mv88e6xxx_g2_smi_phy_read,
3556 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003557 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003558 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003559 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003560 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003561 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003562 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003563 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003564 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003565 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003566 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003567 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003568 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003569 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003570 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003571 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003572 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003573 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3574 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003575 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003576 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3577 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003578 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003579 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003580 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003581 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003582 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003583 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003584 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003585 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003586 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003587 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003588};
3589
3590static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003591 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003592 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3593 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003594 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003595 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3596 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003597 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003598 .phy_read = mv88e6xxx_g2_smi_phy_read,
3599 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003600 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003601 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003602 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003603 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003604 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003605 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003606 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003607 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003608 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003609 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003610 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003611 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003612 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003613 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003614 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003615 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003616 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3617 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003618 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003619 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3620 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003621 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003622 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003623 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003624 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003625 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003626 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003627 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003628 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003629};
3630
Vivien Didelot16e329a2017-03-28 13:50:33 -04003631static const struct mv88e6xxx_ops mv88e6341_ops = {
3632 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003633 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3634 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003635 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003636 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3637 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3638 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3639 .phy_read = mv88e6xxx_g2_smi_phy_read,
3640 .phy_write = mv88e6xxx_g2_smi_phy_write,
3641 .port_set_link = mv88e6xxx_port_set_link,
3642 .port_set_duplex = mv88e6xxx_port_set_duplex,
3643 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003644 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003645 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003646 .port_tag_remap = mv88e6095_port_tag_remap,
3647 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3648 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3649 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003650 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003651 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003652 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003653 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3654 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003655 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003656 .port_get_cmode = mv88e6352_port_get_cmode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003657 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003658 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003659 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3660 .stats_get_strings = mv88e6320_stats_get_strings,
3661 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003662 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3663 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003664 .watchdog_ops = &mv88e6390_watchdog_ops,
3665 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003666 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003667 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003668 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003669 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6751e7c2018-07-31 19:19:50 +02003670 .serdes_power = mv88e6341_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003671 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003672 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003673 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003674 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003675};
3676
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003677static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003678 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003679 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3680 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003681 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003682 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003683 .phy_read = mv88e6xxx_g2_smi_phy_read,
3684 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003685 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003686 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003687 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003688 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003689 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003690 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003691 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003692 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003693 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003694 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003695 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003696 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003697 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003698 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003699 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003700 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003701 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003702 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3703 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003704 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003705 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3706 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003707 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003708 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003709 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003710 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003711 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003712 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003713 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003714};
3715
3716static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003717 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003718 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3719 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003720 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003721 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003722 .phy_read = mv88e6xxx_g2_smi_phy_read,
3723 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003724 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003725 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003726 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003727 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003728 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003729 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003730 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003731 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003732 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003733 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003734 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003735 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003736 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003737 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003738 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003739 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003740 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003741 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3742 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003743 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003744 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3745 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003746 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003747 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003748 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003749 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003750 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003751 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003752 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003753 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003754 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003755};
3756
3757static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003758 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003759 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3760 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003761 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003762 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3763 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003764 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003765 .phy_read = mv88e6xxx_g2_smi_phy_read,
3766 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003767 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003768 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003769 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003770 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003771 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003772 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003773 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003774 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003775 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003776 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003777 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003778 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003779 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003780 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003781 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003782 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003783 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003784 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3785 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003786 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003787 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3788 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003789 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003790 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003791 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003792 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003793 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003794 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003795 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003796 .serdes_power = mv88e6352_serdes_power,
Andrew Lunn43821722018-09-02 18:13:15 +02003797 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3798 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003799 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003800 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003801 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003802 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3803 .serdes_get_strings = mv88e6352_serdes_get_strings,
3804 .serdes_get_stats = mv88e6352_serdes_get_stats,
Russell King6c422e32018-08-09 15:38:39 +02003805 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003806};
3807
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003808static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003809 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003810 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003811 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003812 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3813 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003814 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3815 .phy_read = mv88e6xxx_g2_smi_phy_read,
3816 .phy_write = mv88e6xxx_g2_smi_phy_write,
3817 .port_set_link = mv88e6xxx_port_set_link,
3818 .port_set_duplex = mv88e6xxx_port_set_duplex,
3819 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3820 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003821 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003822 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003823 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003824 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003825 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003826 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003827 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003828 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003829 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003830 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003831 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003832 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003833 .port_set_cmode = mv88e6390_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003834 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003835 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003836 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3837 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003838 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003839 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3840 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003841 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003842 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003843 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003844 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003845 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003846 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3847 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003848 .serdes_power = mv88e6390_serdes_power,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003849 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3850 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003851 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003852 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003853 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003854 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003855};
3856
3857static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003858 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003859 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003860 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003861 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3862 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003863 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3864 .phy_read = mv88e6xxx_g2_smi_phy_read,
3865 .phy_write = mv88e6xxx_g2_smi_phy_write,
3866 .port_set_link = mv88e6xxx_port_set_link,
3867 .port_set_duplex = mv88e6xxx_port_set_duplex,
3868 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3869 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003870 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003871 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003872 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003873 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003874 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003875 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003876 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003877 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003878 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003879 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003880 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003881 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01003882 .port_set_cmode = mv88e6390x_port_set_cmode,
Andrew Lunn79523472016-11-21 23:27:00 +01003883 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003884 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003885 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3886 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003887 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003888 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3889 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003890 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003891 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003892 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003893 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003894 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003895 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3896 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn07ffbd72018-08-09 15:38:41 +02003897 .serdes_power = mv88e6390x_serdes_power,
Andrew Lunn2defda12018-11-11 00:32:17 +01003898 .serdes_irq_setup = mv88e6390x_serdes_irq_setup,
3899 .serdes_irq_free = mv88e6390x_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003900 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003901 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003902 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003903 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003904};
3905
Vivien Didelotf81ec902016-05-09 13:22:58 -04003906static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3907 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003908 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003909 .family = MV88E6XXX_FAMILY_6097,
3910 .name = "Marvell 88E6085",
3911 .num_databases = 4096,
3912 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003913 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003914 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003915 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003916 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003917 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003918 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003919 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003920 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003921 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003922 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003923 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003924 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003925 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003926 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003927 },
3928
3929 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003930 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003931 .family = MV88E6XXX_FAMILY_6095,
3932 .name = "Marvell 88E6095/88E6095F",
3933 .num_databases = 256,
3934 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003935 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003936 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003937 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003938 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003939 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003940 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003941 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003942 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003943 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003944 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003945 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003946 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003947 },
3948
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003949 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003950 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003951 .family = MV88E6XXX_FAMILY_6097,
3952 .name = "Marvell 88E6097/88E6097F",
3953 .num_databases = 4096,
3954 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003955 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003956 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003957 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003958 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003959 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003960 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003961 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003962 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003963 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003964 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003965 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003966 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003967 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003968 .ops = &mv88e6097_ops,
3969 },
3970
Vivien Didelotf81ec902016-05-09 13:22:58 -04003971 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003972 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003973 .family = MV88E6XXX_FAMILY_6165,
3974 .name = "Marvell 88E6123",
3975 .num_databases = 4096,
3976 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01003977 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003978 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003979 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003980 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003981 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003982 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003983 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003984 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003985 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003986 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003987 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003988 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003989 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003990 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003991 },
3992
3993 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003994 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003995 .family = MV88E6XXX_FAMILY_6185,
3996 .name = "Marvell 88E6131",
3997 .num_databases = 256,
3998 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003999 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004000 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004001 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004002 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004003 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004004 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004005 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004006 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004007 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004008 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004009 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004010 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004011 },
4012
Vivien Didelot990e27b2017-03-28 13:50:32 -04004013 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004014 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004015 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004016 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004017 .num_databases = 4096,
4018 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004019 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004020 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004021 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004022 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004023 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004024 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004025 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004026 .age_time_coeff = 3750,
4027 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004028 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004029 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004030 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004031 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004032 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004033 .ops = &mv88e6141_ops,
4034 },
4035
Vivien Didelotf81ec902016-05-09 13:22:58 -04004036 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004037 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004038 .family = MV88E6XXX_FAMILY_6165,
4039 .name = "Marvell 88E6161",
4040 .num_databases = 4096,
4041 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004042 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004043 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004044 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004045 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004046 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004047 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004048 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004049 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004050 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004051 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004052 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004053 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004054 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004055 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004056 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004057 },
4058
4059 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004060 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004061 .family = MV88E6XXX_FAMILY_6165,
4062 .name = "Marvell 88E6165",
4063 .num_databases = 4096,
4064 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004065 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004066 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004067 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004068 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004069 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004070 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004071 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004072 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004073 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004074 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004075 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004076 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004077 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004078 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004079 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004080 },
4081
4082 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004083 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004084 .family = MV88E6XXX_FAMILY_6351,
4085 .name = "Marvell 88E6171",
4086 .num_databases = 4096,
4087 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004088 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004089 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004090 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004091 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004092 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004093 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004094 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004095 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004096 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004097 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004098 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004099 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004100 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004101 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004102 },
4103
4104 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004105 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004106 .family = MV88E6XXX_FAMILY_6352,
4107 .name = "Marvell 88E6172",
4108 .num_databases = 4096,
4109 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004110 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004111 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004112 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004113 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004114 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004115 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004116 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004117 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004118 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004119 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004120 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004121 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004122 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004123 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004124 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004125 },
4126
4127 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004128 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004129 .family = MV88E6XXX_FAMILY_6351,
4130 .name = "Marvell 88E6175",
4131 .num_databases = 4096,
4132 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004133 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004134 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004135 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004136 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004137 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004138 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004139 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004140 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004141 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004142 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004143 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004144 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004145 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004146 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004147 },
4148
4149 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004150 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004151 .family = MV88E6XXX_FAMILY_6352,
4152 .name = "Marvell 88E6176",
4153 .num_databases = 4096,
4154 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004155 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004156 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004157 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004158 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004159 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004160 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004161 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004162 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004163 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004164 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004165 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004166 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004167 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004168 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004169 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004170 },
4171
4172 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004173 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004174 .family = MV88E6XXX_FAMILY_6185,
4175 .name = "Marvell 88E6185",
4176 .num_databases = 256,
4177 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004178 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004179 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004180 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004181 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004182 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004183 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004184 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004185 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004186 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004187 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004188 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004189 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004190 },
4191
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004192 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004193 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004194 .family = MV88E6XXX_FAMILY_6390,
4195 .name = "Marvell 88E6190",
4196 .num_databases = 4096,
4197 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004198 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004199 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004200 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004201 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004202 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004203 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004204 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004205 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004206 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004207 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004208 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004209 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004210 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004211 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004212 .ops = &mv88e6190_ops,
4213 },
4214
4215 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004216 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004217 .family = MV88E6XXX_FAMILY_6390,
4218 .name = "Marvell 88E6190X",
4219 .num_databases = 4096,
4220 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004221 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004222 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004223 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004224 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004225 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004226 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004227 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004228 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004229 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004230 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004231 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004232 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004233 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004234 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004235 .ops = &mv88e6190x_ops,
4236 },
4237
4238 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004239 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004240 .family = MV88E6XXX_FAMILY_6390,
4241 .name = "Marvell 88E6191",
4242 .num_databases = 4096,
4243 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004244 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004245 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004246 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004247 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004248 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004249 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004250 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004251 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004252 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004253 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004254 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004255 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004256 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004257 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004258 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004259 },
4260
Vivien Didelotf81ec902016-05-09 13:22:58 -04004261 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004262 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004263 .family = MV88E6XXX_FAMILY_6352,
4264 .name = "Marvell 88E6240",
4265 .num_databases = 4096,
4266 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004267 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004268 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004269 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004270 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004271 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004272 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004273 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004274 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004275 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004276 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004277 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004278 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004279 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004280 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004281 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004282 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004283 },
4284
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004285 [MV88E6250] = {
4286 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4287 .family = MV88E6XXX_FAMILY_6250,
4288 .name = "Marvell 88E6250",
4289 .num_databases = 64,
4290 .num_ports = 7,
4291 .num_internal_phys = 5,
4292 .max_vid = 4095,
4293 .port_base_addr = 0x08,
4294 .phy_base_addr = 0x00,
4295 .global1_addr = 0x0f,
4296 .global2_addr = 0x07,
4297 .age_time_coeff = 15000,
4298 .g1_irqs = 9,
4299 .g2_irqs = 10,
4300 .atu_move_port_mask = 0xf,
4301 .dual_chip = true,
4302 .tag_protocol = DSA_TAG_PROTO_DSA,
4303 .ops = &mv88e6250_ops,
4304 },
4305
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004306 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004307 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004308 .family = MV88E6XXX_FAMILY_6390,
4309 .name = "Marvell 88E6290",
4310 .num_databases = 4096,
4311 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004312 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004313 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004314 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004315 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004316 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004317 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004318 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004319 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004320 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004321 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004322 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004323 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004324 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004325 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004326 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004327 .ops = &mv88e6290_ops,
4328 },
4329
Vivien Didelotf81ec902016-05-09 13:22:58 -04004330 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004331 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004332 .family = MV88E6XXX_FAMILY_6320,
4333 .name = "Marvell 88E6320",
4334 .num_databases = 4096,
4335 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004336 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004337 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004338 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004339 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004340 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004341 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004342 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004343 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004344 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004345 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004346 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004347 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004348 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004349 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004350 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004351 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004352 },
4353
4354 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004355 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004356 .family = MV88E6XXX_FAMILY_6320,
4357 .name = "Marvell 88E6321",
4358 .num_databases = 4096,
4359 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004360 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004361 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004362 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004363 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004364 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004365 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004366 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004367 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004368 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004369 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004370 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004371 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004372 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004373 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004374 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004375 },
4376
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004377 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004378 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004379 .family = MV88E6XXX_FAMILY_6341,
4380 .name = "Marvell 88E6341",
4381 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01004382 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004383 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004384 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004385 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004386 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004387 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004388 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004389 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004390 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004391 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004392 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004393 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004394 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004395 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004396 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004397 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004398 .ops = &mv88e6341_ops,
4399 },
4400
Vivien Didelotf81ec902016-05-09 13:22:58 -04004401 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004402 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004403 .family = MV88E6XXX_FAMILY_6351,
4404 .name = "Marvell 88E6350",
4405 .num_databases = 4096,
4406 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004407 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004408 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004409 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004410 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004411 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004412 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004413 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004414 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004415 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004416 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004417 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004418 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004419 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004420 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004421 },
4422
4423 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004424 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004425 .family = MV88E6XXX_FAMILY_6351,
4426 .name = "Marvell 88E6351",
4427 .num_databases = 4096,
4428 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004429 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004430 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004431 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004432 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004433 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004434 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004435 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004436 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004437 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004438 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004439 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004440 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004441 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004442 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004443 },
4444
4445 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004446 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004447 .family = MV88E6XXX_FAMILY_6352,
4448 .name = "Marvell 88E6352",
4449 .num_databases = 4096,
4450 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004451 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004452 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004453 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004454 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004455 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004456 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004457 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004458 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004459 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004460 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004461 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004462 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004463 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004464 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004465 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004466 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004467 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004468 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004469 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004470 .family = MV88E6XXX_FAMILY_6390,
4471 .name = "Marvell 88E6390",
4472 .num_databases = 4096,
4473 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004474 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004475 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004476 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004477 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004478 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004479 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004480 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004481 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004482 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004483 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004484 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004485 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004486 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004487 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004488 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004489 .ops = &mv88e6390_ops,
4490 },
4491 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004492 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004493 .family = MV88E6XXX_FAMILY_6390,
4494 .name = "Marvell 88E6390X",
4495 .num_databases = 4096,
4496 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004497 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004498 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004499 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004500 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004501 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004502 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004503 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004504 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004505 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004506 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004507 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004508 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004509 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004510 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004511 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004512 .ops = &mv88e6390x_ops,
4513 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004514};
4515
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004516static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004517{
Vivien Didelota439c062016-04-17 13:23:58 -04004518 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004519
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004520 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4521 if (mv88e6xxx_table[i].prod_num == prod_num)
4522 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004523
Vivien Didelotb9b37712015-10-30 19:39:48 -04004524 return NULL;
4525}
4526
Vivien Didelotfad09c72016-06-21 12:28:20 -04004527static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004528{
4529 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004530 unsigned int prod_num, rev;
4531 u16 id;
4532 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004533
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004534 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004535 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004536 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004537 if (err)
4538 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004539
Vivien Didelot107fcc12017-06-12 12:37:36 -04004540 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4541 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004542
4543 info = mv88e6xxx_lookup_info(prod_num);
4544 if (!info)
4545 return -ENODEV;
4546
Vivien Didelotcaac8542016-06-20 13:14:09 -04004547 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004548 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004549
Vivien Didelotca070c12016-09-02 14:45:34 -04004550 err = mv88e6xxx_g2_require(chip);
4551 if (err)
4552 return err;
4553
Vivien Didelotfad09c72016-06-21 12:28:20 -04004554 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4555 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004556
4557 return 0;
4558}
4559
Vivien Didelotfad09c72016-06-21 12:28:20 -04004560static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004561{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004562 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004563
Vivien Didelotfad09c72016-06-21 12:28:20 -04004564 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4565 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004566 return NULL;
4567
Vivien Didelotfad09c72016-06-21 12:28:20 -04004568 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004569
Vivien Didelotfad09c72016-06-21 12:28:20 -04004570 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004571 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004572
Vivien Didelotfad09c72016-06-21 12:28:20 -04004573 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004574}
4575
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004576static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4577 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004578{
Vivien Didelot04bed142016-08-31 18:06:13 -04004579 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004580
Andrew Lunn443d5a12016-12-03 04:35:18 +01004581 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004582}
4583
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004584static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004585 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004586{
4587 /* We don't need any dynamic resource from the kernel (yet),
4588 * so skip the prepare phase.
4589 */
4590
4591 return 0;
4592}
4593
4594static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004595 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004596{
Vivien Didelot04bed142016-08-31 18:06:13 -04004597 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004598
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004599 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004600 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004601 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004602 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4603 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004604 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004605}
4606
4607static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4608 const struct switchdev_obj_port_mdb *mdb)
4609{
Vivien Didelot04bed142016-08-31 18:06:13 -04004610 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004611 int err;
4612
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004613 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004614 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004615 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004616 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004617
4618 return err;
4619}
4620
Russell King4f859012019-02-20 15:35:05 -08004621static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
4622 bool unicast, bool multicast)
4623{
4624 struct mv88e6xxx_chip *chip = ds->priv;
4625 int err = -EOPNOTSUPP;
4626
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004627 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08004628 if (chip->info->ops->port_set_egress_floods)
4629 err = chip->info->ops->port_set_egress_floods(chip, port,
4630 unicast,
4631 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004632 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08004633
4634 return err;
4635}
4636
Florian Fainellia82f67a2017-01-08 14:52:08 -08004637static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02004638 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004639 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004640 .adjust_link = mv88e6xxx_adjust_link,
Russell Kingc9a23562018-05-10 13:17:35 -07004641 .phylink_validate = mv88e6xxx_validate,
4642 .phylink_mac_link_state = mv88e6xxx_link_state,
4643 .phylink_mac_config = mv88e6xxx_mac_config,
4644 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4645 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004646 .get_strings = mv88e6xxx_get_strings,
4647 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4648 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004649 .port_enable = mv88e6xxx_port_enable,
4650 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004651 .get_mac_eee = mv88e6xxx_get_mac_eee,
4652 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004653 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004654 .get_eeprom = mv88e6xxx_get_eeprom,
4655 .set_eeprom = mv88e6xxx_set_eeprom,
4656 .get_regs_len = mv88e6xxx_get_regs_len,
4657 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004658 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004659 .port_bridge_join = mv88e6xxx_port_bridge_join,
4660 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08004661 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004662 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004663 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004664 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4665 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4666 .port_vlan_add = mv88e6xxx_port_vlan_add,
4667 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004668 .port_fdb_add = mv88e6xxx_port_fdb_add,
4669 .port_fdb_del = mv88e6xxx_port_fdb_del,
4670 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004671 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4672 .port_mdb_add = mv88e6xxx_port_mdb_add,
4673 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004674 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4675 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004676 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4677 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4678 .port_txtstamp = mv88e6xxx_port_txtstamp,
4679 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4680 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004681};
4682
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004683static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004684{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004685 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004686 struct dsa_switch *ds;
4687
Vivien Didelot73b12042017-03-30 17:37:10 -04004688 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004689 if (!ds)
4690 return -ENOMEM;
4691
Vivien Didelotfad09c72016-06-21 12:28:20 -04004692 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004693 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004694 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004695 ds->ageing_time_min = chip->info->age_time_coeff;
4696 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004697
4698 dev_set_drvdata(dev, ds);
4699
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004700 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004701}
4702
Vivien Didelotfad09c72016-06-21 12:28:20 -04004703static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004704{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004705 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004706}
4707
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004708static const void *pdata_device_get_match_data(struct device *dev)
4709{
4710 const struct of_device_id *matches = dev->driver->of_match_table;
4711 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
4712
4713 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
4714 matches++) {
4715 if (!strcmp(pdata->compatible, matches->compatible))
4716 return matches->data;
4717 }
4718 return NULL;
4719}
4720
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01004721/* There is no suspend to RAM support at DSA level yet, the switch configuration
4722 * would be lost after a power cycle so prevent it to be suspended.
4723 */
4724static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
4725{
4726 return -EOPNOTSUPP;
4727}
4728
4729static int __maybe_unused mv88e6xxx_resume(struct device *dev)
4730{
4731 return 0;
4732}
4733
4734static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
4735
Vivien Didelot57d32312016-06-20 13:13:58 -04004736static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004737{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004738 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04004739 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004740 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004741 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004742 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004743 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02004744 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004745
Andrew Lunn7bb8c992018-05-31 00:15:42 +02004746 if (!np && !pdata)
4747 return -EINVAL;
4748
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004749 if (np)
4750 compat_info = of_device_get_match_data(dev);
4751
4752 if (pdata) {
4753 compat_info = pdata_device_get_match_data(dev);
4754
4755 if (!pdata->netdev)
4756 return -EINVAL;
4757
4758 for (port = 0; port < DSA_MAX_PORTS; port++) {
4759 if (!(pdata->enabled_ports & (1 << port)))
4760 continue;
4761 if (strcmp(pdata->cd.port_names[port], "cpu"))
4762 continue;
4763 pdata->cd.netdev[port] = &pdata->netdev->dev;
4764 break;
4765 }
4766 }
4767
Vivien Didelotcaac8542016-06-20 13:14:09 -04004768 if (!compat_info)
4769 return -EINVAL;
4770
Vivien Didelotfad09c72016-06-21 12:28:20 -04004771 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004772 if (!chip) {
4773 err = -ENOMEM;
4774 goto out;
4775 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004776
Vivien Didelotfad09c72016-06-21 12:28:20 -04004777 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004778
Vivien Didelotfad09c72016-06-21 12:28:20 -04004779 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004780 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004781 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004782
Andrew Lunnb4308f02016-11-21 23:26:55 +01004783 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004784 if (IS_ERR(chip->reset)) {
4785 err = PTR_ERR(chip->reset);
4786 goto out;
4787 }
Baruch Siach7b75e492019-06-27 21:17:39 +03004788 if (chip->reset)
4789 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01004790
Vivien Didelotfad09c72016-06-21 12:28:20 -04004791 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004792 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004793 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004794
Vivien Didelote57e5e72016-08-15 17:19:00 -04004795 mv88e6xxx_phy_init(chip);
4796
Andrew Lunn00baabe2018-05-19 22:31:35 +02004797 if (chip->info->ops->get_eeprom) {
4798 if (np)
4799 of_property_read_u32(np, "eeprom-length",
4800 &chip->eeprom_len);
4801 else
4802 chip->eeprom_len = pdata->eeprom_len;
4803 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004804
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004805 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004806 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004807 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02004808 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004809 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004810
Andrew Lunna27415d2019-05-01 00:10:50 +02004811 if (np) {
4812 chip->irq = of_irq_get(np, 0);
4813 if (chip->irq == -EPROBE_DEFER) {
4814 err = chip->irq;
4815 goto out;
4816 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004817 }
4818
Andrew Lunna27415d2019-05-01 00:10:50 +02004819 if (pdata)
4820 chip->irq = pdata->irq;
4821
Andrew Lunn294d7112018-02-22 22:58:32 +01004822 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004823 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004824 * controllers
4825 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004826 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004827 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004828 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004829 else
4830 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004831 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004832
Andrew Lunn294d7112018-02-22 22:58:32 +01004833 if (err)
4834 goto out;
4835
4836 if (chip->info->g2_irqs > 0) {
4837 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004838 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004839 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004840 }
4841
Andrew Lunn294d7112018-02-22 22:58:32 +01004842 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4843 if (err)
4844 goto out_g2_irq;
4845
4846 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4847 if (err)
4848 goto out_g1_atu_prob_irq;
4849
Andrew Lunna3c53be52017-01-24 14:53:50 +01004850 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004851 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004852 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004853
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004854 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004855 if (err)
4856 goto out_mdio;
4857
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004858 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004859
4860out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004861 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004862out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004863 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004864out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004865 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004866out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004867 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004868 mv88e6xxx_g2_irq_free(chip);
4869out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004870 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004871 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004872 else
4873 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004874out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004875 if (pdata)
4876 dev_put(pdata->netdev);
4877
Andrew Lunndc30c352016-10-16 19:56:49 +02004878 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004879}
4880
4881static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4882{
4883 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004884 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004885
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004886 if (chip->info->ptp_support) {
4887 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004888 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004889 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004890
Andrew Lunn930188c2016-08-22 16:01:03 +02004891 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004892 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004893 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004894
Andrew Lunn76f38f12018-03-17 20:21:09 +01004895 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4896 mv88e6xxx_g1_atu_prob_irq_free(chip);
4897
4898 if (chip->info->g2_irqs > 0)
4899 mv88e6xxx_g2_irq_free(chip);
4900
Andrew Lunn76f38f12018-03-17 20:21:09 +01004901 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004902 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004903 else
4904 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004905}
4906
4907static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004908 {
4909 .compatible = "marvell,mv88e6085",
4910 .data = &mv88e6xxx_table[MV88E6085],
4911 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004912 {
4913 .compatible = "marvell,mv88e6190",
4914 .data = &mv88e6xxx_table[MV88E6190],
4915 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004916 {
4917 .compatible = "marvell,mv88e6250",
4918 .data = &mv88e6xxx_table[MV88E6250],
4919 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004920 { /* sentinel */ },
4921};
4922
4923MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4924
4925static struct mdio_driver mv88e6xxx_driver = {
4926 .probe = mv88e6xxx_probe,
4927 .remove = mv88e6xxx_remove,
4928 .mdiodrv.driver = {
4929 .name = "mv88e6085",
4930 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01004931 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004932 },
4933};
4934
Andrew Lunn7324d502019-04-27 19:19:10 +02004935mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004936
4937MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4938MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4939MODULE_LICENSE("GPL");