blob: 4834be9e4e864b39baddb5e60719b93b60902038 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
488 u8 lane;
489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
493 if (lane && chip->info->ops->serdes_pcs_get_state)
494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
509 u8 lane;
510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
513 if (lane)
514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
526 u8 lane;
527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
533 if (lane)
534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
547 u8 lane;
548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
551 if (lane)
552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Russell Kingc9a23562018-05-10 13:17:35 -0700638static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
639 unsigned long *supported,
640 struct phylink_link_state *state)
641{
Russell King6c422e32018-08-09 15:38:39 +0200642 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
643 struct mv88e6xxx_chip *chip = ds->priv;
644
645 /* Allow all the expected bits */
646 phylink_set(mask, Autoneg);
647 phylink_set(mask, Pause);
648 phylink_set_port_modes(mask);
649
650 if (chip->info->ops->phylink_validate)
651 chip->info->ops->phylink_validate(chip, port, mask, state);
652
653 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
654 bitmap_and(state->advertising, state->advertising, mask,
655 __ETHTOOL_LINK_MODE_MASK_NBITS);
656
657 /* We can only operate at 2500BaseX or 1000BaseX. If requested
658 * to advertise both, only report advertising at 2500BaseX.
659 */
660 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700661}
662
Russell Kingc9a23562018-05-10 13:17:35 -0700663static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
664 unsigned int mode,
665 const struct phylink_link_state *state)
666{
667 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100668 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000669 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700670
Russell Kingfad58192020-07-19 12:00:35 +0100671 p = &chip->ports[port];
672
Russell King64d47d52020-03-14 10:15:38 +0000673 /* FIXME: is this the correct test? If we're in fixed mode on an
674 * internal port, why should we process this any different from
675 * PHY mode? On the other hand, the port may be automedia between
676 * an internal PHY and the serdes...
677 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200678 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700679 return;
680
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000681 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100682 /* In inband mode, the link may come up at any time while the link
683 * is not forced down. Force the link down while we reconfigure the
684 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000685 */
Russell Kingfad58192020-07-19 12:00:35 +0100686 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
687 chip->info->ops->port_set_link)
688 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
689
Russell King64d47d52020-03-14 10:15:38 +0000690 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000691 if (err && err != -EOPNOTSUPP)
692 goto err_unlock;
693
694 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
695 state->advertising);
696 /* FIXME: we should restart negotiation if something changed - which
697 * is something we get if we convert to using phylinks PCS operations.
698 */
699 if (err > 0)
700 err = 0;
701
Russell Kingfad58192020-07-19 12:00:35 +0100702 /* Undo the forced down state above after completing configuration
703 * irrespective of its state on entry, which allows the link to come up.
704 */
705 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
706 chip->info->ops->port_set_link)
707 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
708
709 p->interface = state->interface;
710
Russell Kinga5a68582020-03-14 10:15:43 +0000711err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000712 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700713
714 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000715 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700716}
717
Russell Kingc9a23562018-05-10 13:17:35 -0700718static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
719 unsigned int mode,
720 phy_interface_t interface)
721{
Russell King30c4a5b2020-02-26 10:23:51 +0000722 struct mv88e6xxx_chip *chip = ds->priv;
723 const struct mv88e6xxx_ops *ops;
724 int err = 0;
725
726 ops = chip->info->ops;
727
Russell King5d5b2312020-03-14 10:16:03 +0000728 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200729 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300730 mode == MLO_AN_FIXED) && ops->port_sync_link)
731 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000732 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000733
Russell King5d5b2312020-03-14 10:16:03 +0000734 if (err)
735 dev_err(chip->dev,
736 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700737}
738
739static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
740 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000741 struct phy_device *phydev,
742 int speed, int duplex,
743 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000753 /* FIXME: for an automedia port, should we force the link
754 * down here - what if the link comes up due to "other" media
755 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000756 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000757 * shared between internal PHY and Serdes.
758 */
Russell Kinga5a68582020-03-14 10:15:43 +0000759 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
760 duplex);
761 if (err)
762 goto error;
763
Russell Kingf365c6f2020-03-14 10:15:53 +0000764 if (ops->port_set_speed_duplex) {
765 err = ops->port_set_speed_duplex(chip, port,
766 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000767 if (err && err != -EOPNOTSUPP)
768 goto error;
769 }
770
Chris Packham4efe76622020-11-24 17:34:37 +1300771 if (ops->port_sync_link)
772 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000773 }
Russell King5d5b2312020-03-14 10:16:03 +0000774error:
775 mv88e6xxx_reg_unlock(chip);
776
777 if (err && err != -EOPNOTSUPP)
778 dev_err(ds->dev,
779 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700780}
781
Andrew Lunna605a0f2016-11-21 23:26:58 +0100782static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000783{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100784 if (!chip->info->ops->stats_snapshot)
785 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000786
Andrew Lunna605a0f2016-11-21 23:26:58 +0100787 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000788}
789
Andrew Lunne413e7e2015-04-02 04:06:38 +0200790static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100791 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
792 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
793 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
794 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
795 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
796 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
797 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
798 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
799 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
800 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
801 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
802 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
803 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
804 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
805 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
806 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
807 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
808 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
809 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
810 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
811 { "single", 4, 0x14, STATS_TYPE_BANK0, },
812 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
813 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
814 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
815 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
816 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
817 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
818 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
819 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
820 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
821 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
822 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
823 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
824 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
825 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
826 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
827 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
828 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
829 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
830 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
831 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
832 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
833 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
834 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
835 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
836 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
837 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
838 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
839 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
840 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
841 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
842 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
843 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
844 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
845 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
846 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
847 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
848 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
849 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200850};
851
Vivien Didelotfad09c72016-06-21 12:28:20 -0400852static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100853 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100854 int port, u16 bank1_select,
855 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200856{
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u32 low;
858 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100859 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200860 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200861 u64 value;
862
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100863 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100864 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
866 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800867 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200868
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200869 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100870 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200871 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
872 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800873 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000874 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100877 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100878 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500879 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100880 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100881 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100882 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100883 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100884 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500885 break;
886 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800887 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200888 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100889 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200890 return value;
891}
892
Andrew Lunn436fe172018-03-01 02:02:29 +0100893static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
894 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895{
896 struct mv88e6xxx_hw_stat *stat;
897 int i, j;
898
899 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
900 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100901 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100902 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
903 ETH_GSTRING_LEN);
904 j++;
905 }
906 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100907
908 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100909}
910
Andrew Lunn436fe172018-03-01 02:02:29 +0100911static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
912 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100913{
Andrew Lunn436fe172018-03-01 02:02:29 +0100914 return mv88e6xxx_stats_get_strings(chip, data,
915 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100916}
917
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000918static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
919 uint8_t *data)
920{
921 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
922}
923
Andrew Lunn436fe172018-03-01 02:02:29 +0100924static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
925 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100926{
Andrew Lunn436fe172018-03-01 02:02:29 +0100927 return mv88e6xxx_stats_get_strings(chip, data,
928 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100929}
930
Andrew Lunn65f60e42018-03-28 23:50:28 +0200931static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
932 "atu_member_violation",
933 "atu_miss_violation",
934 "atu_full_violation",
935 "vtu_member_violation",
936 "vtu_miss_violation",
937};
938
939static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
940{
941 unsigned int i;
942
943 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
944 strlcpy(data + i * ETH_GSTRING_LEN,
945 mv88e6xxx_atu_vtu_stats_strings[i],
946 ETH_GSTRING_LEN);
947}
948
Andrew Lunndfafe442016-11-21 23:27:02 +0100949static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700950 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100951{
Vivien Didelot04bed142016-08-31 18:06:13 -0400952 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100953 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100954
Florian Fainelli89f09042018-04-25 12:12:50 -0700955 if (stringset != ETH_SS_STATS)
956 return;
957
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000958 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100959
Andrew Lunndfafe442016-11-21 23:27:02 +0100960 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100961 count = chip->info->ops->stats_get_strings(chip, data);
962
963 if (chip->info->ops->serdes_get_strings) {
964 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200965 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100966 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100967
Andrew Lunn65f60e42018-03-28 23:50:28 +0200968 data += count * ETH_GSTRING_LEN;
969 mv88e6xxx_atu_vtu_get_strings(data);
970
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000971 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100972}
973
974static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
975 int types)
976{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100977 struct mv88e6xxx_hw_stat *stat;
978 int i, j;
979
980 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
981 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100982 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100983 j++;
984 }
985 return j;
986}
987
Andrew Lunndfafe442016-11-21 23:27:02 +0100988static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
989{
990 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
991 STATS_TYPE_PORT);
992}
993
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000994static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
995{
996 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
997}
998
Andrew Lunndfafe442016-11-21 23:27:02 +0100999static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1000{
1001 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1002 STATS_TYPE_BANK1);
1003}
1004
Florian Fainelli89f09042018-04-25 12:12:50 -07001005static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001006{
1007 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001008 int serdes_count = 0;
1009 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001010
Florian Fainelli89f09042018-04-25 12:12:50 -07001011 if (sset != ETH_SS_STATS)
1012 return 0;
1013
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001014 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001015 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001016 count = chip->info->ops->stats_get_sset_count(chip);
1017 if (count < 0)
1018 goto out;
1019
1020 if (chip->info->ops->serdes_get_sset_count)
1021 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1022 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001023 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001024 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001025 goto out;
1026 }
1027 count += serdes_count;
1028 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1029
Andrew Lunn436fe172018-03-01 02:02:29 +01001030out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001031 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001032
Andrew Lunn436fe172018-03-01 02:02:29 +01001033 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001034}
1035
Andrew Lunn436fe172018-03-01 02:02:29 +01001036static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1037 uint64_t *data, int types,
1038 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001039{
1040 struct mv88e6xxx_hw_stat *stat;
1041 int i, j;
1042
1043 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1044 stat = &mv88e6xxx_hw_stats[i];
1045 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001046 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001047 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1048 bank1_select,
1049 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001050 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001051
Andrew Lunn052f9472016-11-21 23:27:03 +01001052 j++;
1053 }
1054 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001055 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001056}
1057
Andrew Lunn436fe172018-03-01 02:02:29 +01001058static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1059 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001060{
1061 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001062 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001063 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001064}
1065
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001066static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1067 uint64_t *data)
1068{
1069 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1070 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1071}
1072
Andrew Lunn436fe172018-03-01 02:02:29 +01001073static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1074 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001075{
1076 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001077 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001078 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1079 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001080}
1081
Andrew Lunn436fe172018-03-01 02:02:29 +01001082static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1083 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001084{
1085 return mv88e6xxx_stats_get_stats(chip, port, data,
1086 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001087 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1088 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001089}
1090
Andrew Lunn65f60e42018-03-28 23:50:28 +02001091static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1092 uint64_t *data)
1093{
1094 *data++ = chip->ports[port].atu_member_violation;
1095 *data++ = chip->ports[port].atu_miss_violation;
1096 *data++ = chip->ports[port].atu_full_violation;
1097 *data++ = chip->ports[port].vtu_member_violation;
1098 *data++ = chip->ports[port].vtu_miss_violation;
1099}
1100
Andrew Lunn052f9472016-11-21 23:27:03 +01001101static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1102 uint64_t *data)
1103{
Andrew Lunn436fe172018-03-01 02:02:29 +01001104 int count = 0;
1105
Andrew Lunn052f9472016-11-21 23:27:03 +01001106 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001107 count = chip->info->ops->stats_get_stats(chip, port, data);
1108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001110 if (chip->info->ops->serdes_get_stats) {
1111 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001112 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001113 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114 data += count;
1115 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001116 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001117}
1118
Vivien Didelotf81ec902016-05-09 13:22:58 -04001119static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1120 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001121{
Vivien Didelot04bed142016-08-31 18:06:13 -04001122 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001123 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001124
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001125 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001126
Andrew Lunna605a0f2016-11-21 23:26:58 +01001127 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001128 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001129
1130 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001131 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001132
1133 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001134
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001135}
Ben Hutchings98e67302011-11-25 14:36:19 +00001136
Vivien Didelotf81ec902016-05-09 13:22:58 -04001137static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001138{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001139 struct mv88e6xxx_chip *chip = ds->priv;
1140 int len;
1141
1142 len = 32 * sizeof(u16);
1143 if (chip->info->ops->serdes_get_regs_len)
1144 len += chip->info->ops->serdes_get_regs_len(chip, port);
1145
1146 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001147}
1148
Vivien Didelotf81ec902016-05-09 13:22:58 -04001149static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1150 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001151{
Vivien Didelot04bed142016-08-31 18:06:13 -04001152 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001153 int err;
1154 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001155 u16 *p = _p;
1156 int i;
1157
Vivien Didelota5f39322018-12-17 16:05:21 -05001158 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001159
1160 memset(p, 0xff, 32 * sizeof(u16));
1161
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001162 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001163
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001164 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001165
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001166 err = mv88e6xxx_port_read(chip, port, i, &reg);
1167 if (!err)
1168 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001169 }
Vivien Didelot23062512016-05-09 13:22:45 -04001170
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001171 if (chip->info->ops->serdes_get_regs)
1172 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1173
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001174 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001175}
1176
Vivien Didelot08f50062017-08-01 16:32:41 -04001177static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1178 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001179{
Vivien Didelot5480db62017-08-01 16:32:40 -04001180 /* Nothing to do on the port's MAC */
1181 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001182}
1183
Vivien Didelot08f50062017-08-01 16:32:41 -04001184static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1185 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001186{
Vivien Didelot5480db62017-08-01 16:32:40 -04001187 /* Nothing to do on the port's MAC */
1188 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001189}
1190
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001191/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001192static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001194 struct dsa_switch *ds = chip->ds;
1195 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001196 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001197 struct dsa_port *dp;
1198 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001199 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001200
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001201 list_for_each_entry(dp, &dst->ports, list) {
1202 if (dp->ds->index == dev && dp->index == port) {
1203 found = true;
1204 break;
1205 }
1206 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001207
Vivien Didelote5887a22017-03-30 17:37:11 -04001208 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001209 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001210 return 0;
1211
1212 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001213 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001214 return mv88e6xxx_port_mask(chip);
1215
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001216 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001217 pvlan = 0;
1218
1219 /* Frames from user ports can egress any local DSA links and CPU ports,
1220 * as well as any local member of their bridge group.
1221 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001222 list_for_each_entry(dp, &dst->ports, list)
1223 if (dp->ds == ds &&
1224 (dp->type == DSA_PORT_TYPE_CPU ||
1225 dp->type == DSA_PORT_TYPE_DSA ||
1226 (br && dp->bridge_dev == br)))
1227 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001228
1229 return pvlan;
1230}
1231
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001232static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233{
1234 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001235
1236 /* prevent frames from going back out of the port they came in on */
1237 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001238
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001239 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001240}
1241
Vivien Didelotf81ec902016-05-09 13:22:58 -04001242static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1243 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244{
Vivien Didelot04bed142016-08-31 18:06:13 -04001245 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001246 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001247
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001248 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001249 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001250 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001251
1252 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001253 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254}
1255
Vivien Didelot93e18d62018-05-11 17:16:35 -04001256static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1257{
1258 int err;
1259
1260 if (chip->info->ops->ieee_pri_map) {
1261 err = chip->info->ops->ieee_pri_map(chip);
1262 if (err)
1263 return err;
1264 }
1265
1266 if (chip->info->ops->ip_pri_map) {
1267 err = chip->info->ops->ip_pri_map(chip);
1268 if (err)
1269 return err;
1270 }
1271
1272 return 0;
1273}
1274
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001275static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1276{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001277 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001278 int target, port;
1279 int err;
1280
1281 if (!chip->info->global2_addr)
1282 return 0;
1283
1284 /* Initialize the routing port to the 32 possible target devices */
1285 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001286 port = dsa_routing_port(ds, target);
1287 if (port == ds->num_ports)
1288 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001289
1290 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1291 if (err)
1292 return err;
1293 }
1294
Vivien Didelot02317e62018-05-09 11:38:49 -04001295 if (chip->info->ops->set_cascade_port) {
1296 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1297 err = chip->info->ops->set_cascade_port(chip, port);
1298 if (err)
1299 return err;
1300 }
1301
Vivien Didelot23c98912018-05-09 11:38:50 -04001302 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1303 if (err)
1304 return err;
1305
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001306 return 0;
1307}
1308
Vivien Didelotb28f8722018-04-26 21:56:44 -04001309static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1310{
1311 /* Clear all trunk masks and mapping */
1312 if (chip->info->global2_addr)
1313 return mv88e6xxx_g2_trunk_clear(chip);
1314
1315 return 0;
1316}
1317
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001318static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1319{
1320 if (chip->info->ops->rmu_disable)
1321 return chip->info->ops->rmu_disable(chip);
1322
1323 return 0;
1324}
1325
Vivien Didelot9e907d72017-07-17 13:03:43 -04001326static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1327{
1328 if (chip->info->ops->pot_clear)
1329 return chip->info->ops->pot_clear(chip);
1330
1331 return 0;
1332}
1333
Vivien Didelot51c901a2017-07-17 13:03:41 -04001334static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1335{
1336 if (chip->info->ops->mgmt_rsvd2cpu)
1337 return chip->info->ops->mgmt_rsvd2cpu(chip);
1338
1339 return 0;
1340}
1341
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001342static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1343{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001344 int err;
1345
Vivien Didelotdaefc942017-03-11 16:12:54 -05001346 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1347 if (err)
1348 return err;
1349
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001350 /* The chips that have a "learn2all" bit in Global1, ATU
1351 * Control are precisely those whose port registers have a
1352 * Message Port bit in Port Control 1 and hence implement
1353 * ->port_setup_message_port.
1354 */
1355 if (chip->info->ops->port_setup_message_port) {
1356 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1357 if (err)
1358 return err;
1359 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001360
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001361 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1362}
1363
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001364static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1365{
1366 int port;
1367 int err;
1368
1369 if (!chip->info->ops->irl_init_all)
1370 return 0;
1371
1372 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1373 /* Disable ingress rate limiting by resetting all per port
1374 * ingress rate limit resources to their initial state.
1375 */
1376 err = chip->info->ops->irl_init_all(chip, port);
1377 if (err)
1378 return err;
1379 }
1380
1381 return 0;
1382}
1383
Vivien Didelot04a69a12017-10-13 14:18:05 -04001384static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1385{
1386 if (chip->info->ops->set_switch_mac) {
1387 u8 addr[ETH_ALEN];
1388
1389 eth_random_addr(addr);
1390
1391 return chip->info->ops->set_switch_mac(chip, addr);
1392 }
1393
1394 return 0;
1395}
1396
Vivien Didelot17a15942017-03-30 17:37:09 -04001397static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1398{
1399 u16 pvlan = 0;
1400
1401 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001402 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001403
1404 /* Skip the local source device, which uses in-chip port VLAN */
1405 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001406 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001407
1408 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1409}
1410
Vivien Didelot81228992017-03-30 17:37:08 -04001411static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1412{
Vivien Didelot17a15942017-03-30 17:37:09 -04001413 int dev, port;
1414 int err;
1415
Vivien Didelot81228992017-03-30 17:37:08 -04001416 if (!mv88e6xxx_has_pvt(chip))
1417 return 0;
1418
1419 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1420 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1421 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001422 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1423 if (err)
1424 return err;
1425
1426 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1427 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1428 err = mv88e6xxx_pvt_map(chip, dev, port);
1429 if (err)
1430 return err;
1431 }
1432 }
1433
1434 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001435}
1436
Vivien Didelot749efcb2016-09-22 16:49:24 -04001437static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1438{
1439 struct mv88e6xxx_chip *chip = ds->priv;
1440 int err;
1441
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001442 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001443 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001444 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001445
1446 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001447 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001448}
1449
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001450static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1451{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001452 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001453 return 0;
1454
1455 return mv88e6xxx_g1_vtu_flush(chip);
1456}
1457
Vivien Didelotf1394b782017-05-01 14:05:22 -04001458static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1459 struct mv88e6xxx_vtu_entry *entry)
1460{
1461 if (!chip->info->ops->vtu_getnext)
1462 return -EOPNOTSUPP;
1463
1464 return chip->info->ops->vtu_getnext(chip, entry);
1465}
1466
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001467static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1468 struct mv88e6xxx_vtu_entry *entry)
1469{
1470 if (!chip->info->ops->vtu_loadpurge)
1471 return -EOPNOTSUPP;
1472
1473 return chip->info->ops->vtu_loadpurge(chip, entry);
1474}
1475
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001476int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001477{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001478 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001479 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001480 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001481
1482 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1483
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001484 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001485 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001486 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001487 if (err)
1488 return err;
1489
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001490 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001491 }
1492
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001493 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranze545f862020-11-10 19:57:20 +01001494 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001495 vlan.valid = false;
1496
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001497 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001498 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001499 if (err)
1500 return err;
1501
1502 if (!vlan.valid)
1503 break;
1504
1505 set_bit(vlan.fid, fid_bitmap);
Tobias Waldekranze545f862020-11-10 19:57:20 +01001506 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001507
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001508 return 0;
1509}
1510
1511static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1512{
1513 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1514 int err;
1515
1516 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1517 if (err)
1518 return err;
1519
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001520 /* The reset value 0x000 is used to indicate that multiple address
1521 * databases are not needed. Return the next positive available.
1522 */
1523 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001524 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001525 return -ENOSPC;
1526
1527 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001528 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001529}
1530
Vivien Didelotda9c3592016-02-12 12:09:40 -05001531static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001532 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001533{
Vivien Didelot04bed142016-08-31 18:06:13 -04001534 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001535 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001536 int i, err;
1537
Andrew Lunndb06ae412017-09-25 23:32:20 +02001538 /* DSA and CPU ports have to be members of multiple vlans */
1539 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1540 return 0;
1541
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001542 if (!vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001543 return -EOPNOTSUPP;
1544
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001545 vlan.vid = vid - 1;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001546 vlan.valid = false;
1547
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001548 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1549 if (err)
1550 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001551
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001552 if (!vlan.valid)
1553 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001554
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001555 if (vlan.vid != vid)
1556 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001557
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001558 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1559 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1560 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001561
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001562 if (!dsa_to_port(ds, i)->slave)
1563 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001564
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001565 if (vlan.member[i] ==
1566 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1567 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001568
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001569 if (dsa_to_port(ds, i)->bridge_dev ==
1570 dsa_to_port(ds, port)->bridge_dev)
1571 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001572
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001573 if (!dsa_to_port(ds, i)->bridge_dev)
1574 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001575
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001576 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1577 port, vlan.vid, i,
1578 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1579 return -EOPNOTSUPP;
1580 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001581
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001582 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001583}
1584
Vivien Didelotf81ec902016-05-09 13:22:58 -04001585static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean2e554a72020-10-03 01:06:46 +03001586 bool vlan_filtering,
1587 struct switchdev_trans *trans)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001588{
Vivien Didelot04bed142016-08-31 18:06:13 -04001589 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001590 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1591 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001592 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001593
Vladimir Oltean2e554a72020-10-03 01:06:46 +03001594 if (switchdev_trans_ph_prepare(trans))
Tobias Waldekranze545f862020-11-10 19:57:20 +01001595 return mv88e6xxx_max_vid(chip) ? 0 : -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001596
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001597 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001598 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001599 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001600
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001601 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001602}
1603
Vivien Didelot57d32312016-06-20 13:13:58 -04001604static int
1605mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001606 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001607{
Vivien Didelot04bed142016-08-31 18:06:13 -04001608 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001609 int err;
1610
Tobias Waldekranze545f862020-11-10 19:57:20 +01001611 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001612 return -EOPNOTSUPP;
1613
Vivien Didelotda9c3592016-02-12 12:09:40 -05001614 /* If the requested port doesn't belong to the same bridge as the VLAN
1615 * members, do not support it (yet) and fallback to software VLAN.
1616 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001617 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001618 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001619 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001620
Vivien Didelot76e398a2015-11-01 12:33:55 -05001621 /* We don't need any dynamic resource from the kernel (yet),
1622 * so skip the prepare phase.
1623 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001624 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001625}
1626
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001627static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1628 const unsigned char *addr, u16 vid,
1629 u8 state)
1630{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001631 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001632 struct mv88e6xxx_vtu_entry vlan;
1633 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001634 int err;
1635
1636 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001637 if (vid == 0) {
1638 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1639 if (err)
1640 return err;
1641 } else {
1642 vlan.vid = vid - 1;
1643 vlan.valid = false;
1644
1645 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1646 if (err)
1647 return err;
1648
1649 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1650 if (vlan.vid != vid || !vlan.valid)
1651 return -EOPNOTSUPP;
1652
1653 fid = vlan.fid;
1654 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001655
Vivien Didelotd8291a92019-09-07 16:00:47 -04001656 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001657 ether_addr_copy(entry.mac, addr);
1658 eth_addr_dec(entry.mac);
1659
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001660 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001661 if (err)
1662 return err;
1663
1664 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001665 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001666 memset(&entry, 0, sizeof(entry));
1667 ether_addr_copy(entry.mac, addr);
1668 }
1669
1670 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001671 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001672 entry.portvec &= ~BIT(port);
1673 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001674 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001675 } else {
1676 entry.portvec |= BIT(port);
1677 entry.state = state;
1678 }
1679
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001680 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001681}
1682
Vivien Didelotda7dc872019-09-07 16:00:49 -04001683static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1684 const struct mv88e6xxx_policy *policy)
1685{
1686 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1687 enum mv88e6xxx_policy_action action = policy->action;
1688 const u8 *addr = policy->addr;
1689 u16 vid = policy->vid;
1690 u8 state;
1691 int err;
1692 int id;
1693
1694 if (!chip->info->ops->port_set_policy)
1695 return -EOPNOTSUPP;
1696
1697 switch (mapping) {
1698 case MV88E6XXX_POLICY_MAPPING_DA:
1699 case MV88E6XXX_POLICY_MAPPING_SA:
1700 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1701 state = 0; /* Dissociate the port and address */
1702 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1703 is_multicast_ether_addr(addr))
1704 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1705 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1706 is_unicast_ether_addr(addr))
1707 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1708 else
1709 return -EOPNOTSUPP;
1710
1711 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1712 state);
1713 if (err)
1714 return err;
1715 break;
1716 default:
1717 return -EOPNOTSUPP;
1718 }
1719
1720 /* Skip the port's policy clearing if the mapping is still in use */
1721 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1722 idr_for_each_entry(&chip->policies, policy, id)
1723 if (policy->port == port &&
1724 policy->mapping == mapping &&
1725 policy->action != action)
1726 return 0;
1727
1728 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1729}
1730
1731static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1732 struct ethtool_rx_flow_spec *fs)
1733{
1734 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1735 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1736 enum mv88e6xxx_policy_mapping mapping;
1737 enum mv88e6xxx_policy_action action;
1738 struct mv88e6xxx_policy *policy;
1739 u16 vid = 0;
1740 u8 *addr;
1741 int err;
1742 int id;
1743
1744 if (fs->location != RX_CLS_LOC_ANY)
1745 return -EINVAL;
1746
1747 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1748 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1749 else
1750 return -EOPNOTSUPP;
1751
1752 switch (fs->flow_type & ~FLOW_EXT) {
1753 case ETHER_FLOW:
1754 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1755 is_zero_ether_addr(mac_mask->h_source)) {
1756 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1757 addr = mac_entry->h_dest;
1758 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1759 !is_zero_ether_addr(mac_mask->h_source)) {
1760 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1761 addr = mac_entry->h_source;
1762 } else {
1763 /* Cannot support DA and SA mapping in the same rule */
1764 return -EOPNOTSUPP;
1765 }
1766 break;
1767 default:
1768 return -EOPNOTSUPP;
1769 }
1770
1771 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001772 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001773 return -EOPNOTSUPP;
1774 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1775 }
1776
1777 idr_for_each_entry(&chip->policies, policy, id) {
1778 if (policy->port == port && policy->mapping == mapping &&
1779 policy->action == action && policy->vid == vid &&
1780 ether_addr_equal(policy->addr, addr))
1781 return -EEXIST;
1782 }
1783
1784 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1785 if (!policy)
1786 return -ENOMEM;
1787
1788 fs->location = 0;
1789 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1790 GFP_KERNEL);
1791 if (err) {
1792 devm_kfree(chip->dev, policy);
1793 return err;
1794 }
1795
1796 memcpy(&policy->fs, fs, sizeof(*fs));
1797 ether_addr_copy(policy->addr, addr);
1798 policy->mapping = mapping;
1799 policy->action = action;
1800 policy->port = port;
1801 policy->vid = vid;
1802
1803 err = mv88e6xxx_policy_apply(chip, port, policy);
1804 if (err) {
1805 idr_remove(&chip->policies, fs->location);
1806 devm_kfree(chip->dev, policy);
1807 return err;
1808 }
1809
1810 return 0;
1811}
1812
1813static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1814 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1815{
1816 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1817 struct mv88e6xxx_chip *chip = ds->priv;
1818 struct mv88e6xxx_policy *policy;
1819 int err;
1820 int id;
1821
1822 mv88e6xxx_reg_lock(chip);
1823
1824 switch (rxnfc->cmd) {
1825 case ETHTOOL_GRXCLSRLCNT:
1826 rxnfc->data = 0;
1827 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1828 rxnfc->rule_cnt = 0;
1829 idr_for_each_entry(&chip->policies, policy, id)
1830 if (policy->port == port)
1831 rxnfc->rule_cnt++;
1832 err = 0;
1833 break;
1834 case ETHTOOL_GRXCLSRULE:
1835 err = -ENOENT;
1836 policy = idr_find(&chip->policies, fs->location);
1837 if (policy) {
1838 memcpy(fs, &policy->fs, sizeof(*fs));
1839 err = 0;
1840 }
1841 break;
1842 case ETHTOOL_GRXCLSRLALL:
1843 rxnfc->data = 0;
1844 rxnfc->rule_cnt = 0;
1845 idr_for_each_entry(&chip->policies, policy, id)
1846 if (policy->port == port)
1847 rule_locs[rxnfc->rule_cnt++] = id;
1848 err = 0;
1849 break;
1850 default:
1851 err = -EOPNOTSUPP;
1852 break;
1853 }
1854
1855 mv88e6xxx_reg_unlock(chip);
1856
1857 return err;
1858}
1859
1860static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1861 struct ethtool_rxnfc *rxnfc)
1862{
1863 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1864 struct mv88e6xxx_chip *chip = ds->priv;
1865 struct mv88e6xxx_policy *policy;
1866 int err;
1867
1868 mv88e6xxx_reg_lock(chip);
1869
1870 switch (rxnfc->cmd) {
1871 case ETHTOOL_SRXCLSRLINS:
1872 err = mv88e6xxx_policy_insert(chip, port, fs);
1873 break;
1874 case ETHTOOL_SRXCLSRLDEL:
1875 err = -ENOENT;
1876 policy = idr_remove(&chip->policies, fs->location);
1877 if (policy) {
1878 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1879 err = mv88e6xxx_policy_apply(chip, port, policy);
1880 devm_kfree(chip->dev, policy);
1881 }
1882 break;
1883 default:
1884 err = -EOPNOTSUPP;
1885 break;
1886 }
1887
1888 mv88e6xxx_reg_unlock(chip);
1889
1890 return err;
1891}
1892
Andrew Lunn87fa8862017-11-09 22:29:56 +01001893static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1894 u16 vid)
1895{
1896 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1897 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1898
1899 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1900}
1901
1902static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1903{
1904 int port;
1905 int err;
1906
1907 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1908 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1909 if (err)
1910 return err;
1911 }
1912
1913 return 0;
1914}
1915
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001916static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001917 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001918{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001919 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001920 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001921 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001922
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001923 if (!vid)
1924 return -EOPNOTSUPP;
1925
1926 vlan.vid = vid - 1;
1927 vlan.valid = false;
1928
1929 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001930 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001931 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001932
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001933 if (vlan.vid != vid || !vlan.valid) {
1934 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001935
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001936 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1937 if (err)
1938 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001939
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001940 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1941 if (i == port)
1942 vlan.member[i] = member;
1943 else
1944 vlan.member[i] = non_member;
1945
1946 vlan.vid = vid;
1947 vlan.valid = true;
1948
1949 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1950 if (err)
1951 return err;
1952
1953 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1954 if (err)
1955 return err;
1956 } else if (vlan.member[port] != member) {
1957 vlan.member[port] = member;
1958
1959 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1960 if (err)
1961 return err;
Russell King933b4422020-02-26 17:14:26 +00001962 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001963 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1964 port, vid);
1965 }
1966
1967 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001968}
1969
Vivien Didelotf81ec902016-05-09 13:22:58 -04001970static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001971 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001972{
Vivien Didelot04bed142016-08-31 18:06:13 -04001973 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001974 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1975 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00001976 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001977 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001978
Tobias Waldekranze545f862020-11-10 19:57:20 +01001979 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001980 return;
1981
Vivien Didelotc91498e2017-06-07 18:12:13 -04001982 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001983 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001984 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001985 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001986 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001987 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001988
Russell King933b4422020-02-26 17:14:26 +00001989 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
1990 * and then the CPU port. Do not warn for duplicates for the CPU port.
1991 */
1992 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
1993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001994 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001995
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001996 if (mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn))
1997 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1998 vlan->vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001999
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002000 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid))
Vivien Didelot774439e52017-06-08 18:34:08 -04002001 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002002 vlan->vid);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002004 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002005}
2006
Vivien Didelot521098922019-08-01 14:36:36 -04002007static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2008 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002009{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002010 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002011 int i, err;
2012
Vivien Didelot521098922019-08-01 14:36:36 -04002013 if (!vid)
2014 return -EOPNOTSUPP;
2015
2016 vlan.vid = vid - 1;
2017 vlan.valid = false;
2018
2019 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002020 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002021 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002022
Vivien Didelot521098922019-08-01 14:36:36 -04002023 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2024 * tell switchdev that this VLAN is likely handled in software.
2025 */
2026 if (vlan.vid != vid || !vlan.valid ||
2027 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002028 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002029
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002030 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002031
2032 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002033 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002034 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002035 if (vlan.member[i] !=
2036 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002037 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002038 break;
2039 }
2040 }
2041
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002042 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002043 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002044 return err;
2045
Vivien Didelote606ca32017-03-11 16:12:55 -05002046 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002047}
2048
Vivien Didelotf81ec902016-05-09 13:22:58 -04002049static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2050 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002051{
Vivien Didelot04bed142016-08-31 18:06:13 -04002052 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002053 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002054 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002055
Tobias Waldekranze545f862020-11-10 19:57:20 +01002056 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002057 return -EOPNOTSUPP;
2058
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002059 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002060
Vivien Didelot77064f32016-11-04 03:23:30 +01002061 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002062 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002063 goto unlock;
2064
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002065 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2066 if (err)
2067 goto unlock;
2068
2069 if (vlan->vid == pvid) {
2070 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002071 if (err)
2072 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002073 }
2074
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002075unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002076 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002077
2078 return err;
2079}
2080
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002081static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2082 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002083{
Vivien Didelot04bed142016-08-31 18:06:13 -04002084 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002085 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002086
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002087 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002088 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2089 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002090 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002091
2092 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002093}
2094
Vivien Didelotf81ec902016-05-09 13:22:58 -04002095static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002096 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002097{
Vivien Didelot04bed142016-08-31 18:06:13 -04002098 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002099 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002100
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002101 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002102 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002103 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002104
Vivien Didelot83dabd12016-08-31 11:50:04 -04002105 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002106}
2107
Vivien Didelot83dabd12016-08-31 11:50:04 -04002108static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2109 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002110 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002111{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002112 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002113 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002114 int err;
2115
Vivien Didelotd8291a92019-09-07 16:00:47 -04002116 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002117 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002118
2119 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002120 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002121 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002122 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002123
Vivien Didelotd8291a92019-09-07 16:00:47 -04002124 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002125 break;
2126
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002127 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002128 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002129
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002130 if (!is_unicast_ether_addr(addr.mac))
2131 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002132
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002133 is_static = (addr.state ==
2134 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2135 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002136 if (err)
2137 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002138 } while (!is_broadcast_ether_addr(addr.mac));
2139
2140 return err;
2141}
2142
Vivien Didelot83dabd12016-08-31 11:50:04 -04002143static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002144 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002145{
Vivien Didelot425d2d32019-08-01 14:36:34 -04002146 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002147 u16 fid;
2148 int err;
2149
2150 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002151 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002152 if (err)
2153 return err;
2154
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002155 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002156 if (err)
2157 return err;
2158
2159 /* Dump VLANs' Filtering Information Databases */
Tobias Waldekranze545f862020-11-10 19:57:20 +01002160 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04002161 vlan.valid = false;
2162
Vivien Didelot83dabd12016-08-31 11:50:04 -04002163 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002164 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002165 if (err)
2166 return err;
2167
2168 if (!vlan.valid)
2169 break;
2170
2171 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002172 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002173 if (err)
2174 return err;
Tobias Waldekranze545f862020-11-10 19:57:20 +01002175 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot83dabd12016-08-31 11:50:04 -04002176
2177 return err;
2178}
2179
Vivien Didelotf81ec902016-05-09 13:22:58 -04002180static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002181 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002182{
Vivien Didelot04bed142016-08-31 18:06:13 -04002183 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002184 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002185
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002186 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002187 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002188 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002189
2190 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002191}
2192
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002193static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2194 struct net_device *br)
2195{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002196 struct dsa_switch *ds = chip->ds;
2197 struct dsa_switch_tree *dst = ds->dst;
2198 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002199 int err;
2200
Vivien Didelotef2025e2019-10-21 16:51:27 -04002201 list_for_each_entry(dp, &dst->ports, list) {
2202 if (dp->bridge_dev == br) {
2203 if (dp->ds == ds) {
2204 /* This is a local bridge group member,
2205 * remap its Port VLAN Map.
2206 */
2207 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2208 if (err)
2209 return err;
2210 } else {
2211 /* This is an external bridge group member,
2212 * remap its cross-chip Port VLAN Table entry.
2213 */
2214 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2215 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002216 if (err)
2217 return err;
2218 }
2219 }
2220 }
2221
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002222 return 0;
2223}
2224
Vivien Didelotf81ec902016-05-09 13:22:58 -04002225static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002226 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002227{
Vivien Didelot04bed142016-08-31 18:06:13 -04002228 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002229 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002230
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002231 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002232 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002233 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002234
Vivien Didelot466dfa02016-02-26 13:16:05 -05002235 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002236}
2237
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002238static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2239 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002240{
Vivien Didelot04bed142016-08-31 18:06:13 -04002241 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002242
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002243 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002244 if (mv88e6xxx_bridge_map(chip, br) ||
2245 mv88e6xxx_port_vlan_map(chip, port))
2246 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002247 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002248}
2249
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002250static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2251 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002252 int port, struct net_device *br)
2253{
2254 struct mv88e6xxx_chip *chip = ds->priv;
2255 int err;
2256
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002257 if (tree_index != ds->dst->index)
2258 return 0;
2259
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002260 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002261 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002262 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002263
2264 return err;
2265}
2266
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002267static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2268 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002269 int port, struct net_device *br)
2270{
2271 struct mv88e6xxx_chip *chip = ds->priv;
2272
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002273 if (tree_index != ds->dst->index)
2274 return;
2275
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002276 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002277 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002278 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002279 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002280}
2281
Vivien Didelot17e708b2016-12-05 17:30:27 -05002282static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2283{
2284 if (chip->info->ops->reset)
2285 return chip->info->ops->reset(chip);
2286
2287 return 0;
2288}
2289
Vivien Didelot309eca62016-12-05 17:30:26 -05002290static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2291{
2292 struct gpio_desc *gpiod = chip->reset;
2293
2294 /* If there is a GPIO connected to the reset pin, toggle it */
2295 if (gpiod) {
2296 gpiod_set_value_cansleep(gpiod, 1);
2297 usleep_range(10000, 20000);
2298 gpiod_set_value_cansleep(gpiod, 0);
2299 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002300
2301 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002302 }
2303}
2304
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002305static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2306{
2307 int i, err;
2308
2309 /* Set all ports to the Disabled state */
2310 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002311 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002312 if (err)
2313 return err;
2314 }
2315
2316 /* Wait for transmit queues to drain,
2317 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2318 */
2319 usleep_range(2000, 4000);
2320
2321 return 0;
2322}
2323
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002325{
Vivien Didelota935c052016-09-29 12:21:53 -04002326 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002327
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002328 err = mv88e6xxx_disable_ports(chip);
2329 if (err)
2330 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002331
Vivien Didelot309eca62016-12-05 17:30:26 -05002332 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002333
Vivien Didelot17e708b2016-12-05 17:30:27 -05002334 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002335}
2336
Vivien Didelot43145572017-03-11 16:12:59 -05002337static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002338 enum mv88e6xxx_frame_mode frame,
2339 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002340{
2341 int err;
2342
Vivien Didelot43145572017-03-11 16:12:59 -05002343 if (!chip->info->ops->port_set_frame_mode)
2344 return -EOPNOTSUPP;
2345
2346 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002347 if (err)
2348 return err;
2349
Vivien Didelot43145572017-03-11 16:12:59 -05002350 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2351 if (err)
2352 return err;
2353
2354 if (chip->info->ops->port_set_ether_type)
2355 return chip->info->ops->port_set_ether_type(chip, port, etype);
2356
2357 return 0;
2358}
2359
2360static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2361{
2362 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002363 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002364 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002365}
2366
2367static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2368{
2369 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002370 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002371 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002372}
2373
2374static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2375{
2376 return mv88e6xxx_set_port_mode(chip, port,
2377 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002378 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2379 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002380}
2381
2382static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2383{
2384 if (dsa_is_dsa_port(chip->ds, port))
2385 return mv88e6xxx_set_port_mode_dsa(chip, port);
2386
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002387 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002388 return mv88e6xxx_set_port_mode_normal(chip, port);
2389
2390 /* Setup CPU port mode depending on its supported tag format */
2391 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2392 return mv88e6xxx_set_port_mode_dsa(chip, port);
2393
2394 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2395 return mv88e6xxx_set_port_mode_edsa(chip, port);
2396
2397 return -EINVAL;
2398}
2399
Vivien Didelotea698f42017-03-11 16:12:50 -05002400static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2401{
2402 bool message = dsa_is_dsa_port(chip->ds, port);
2403
2404 return mv88e6xxx_port_set_message_port(chip, port, message);
2405}
2406
Vivien Didelot601aeed2017-03-11 16:13:00 -05002407static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2408{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002409 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002410 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002411
David S. Miller407308f2019-06-15 13:35:29 -07002412 /* Upstream ports flood frames with unknown unicast or multicast DA */
2413 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2414 if (chip->info->ops->port_set_egress_floods)
2415 return chip->info->ops->port_set_egress_floods(chip, port,
2416 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002417
David S. Miller407308f2019-06-15 13:35:29 -07002418 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002419}
2420
Vivien Didelot45de77f2019-08-31 16:18:36 -04002421static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2422{
2423 struct mv88e6xxx_port *mvp = dev_id;
2424 struct mv88e6xxx_chip *chip = mvp->chip;
2425 irqreturn_t ret = IRQ_NONE;
2426 int port = mvp->port;
2427 u8 lane;
2428
2429 mv88e6xxx_reg_lock(chip);
2430 lane = mv88e6xxx_serdes_get_lane(chip, port);
2431 if (lane)
2432 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2433 mv88e6xxx_reg_unlock(chip);
2434
2435 return ret;
2436}
2437
2438static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2439 u8 lane)
2440{
2441 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2442 unsigned int irq;
2443 int err;
2444
2445 /* Nothing to request if this SERDES port has no IRQ */
2446 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2447 if (!irq)
2448 return 0;
2449
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002450 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2451 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2452
Vivien Didelot45de77f2019-08-31 16:18:36 -04002453 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2454 mv88e6xxx_reg_unlock(chip);
2455 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002456 IRQF_ONESHOT, dev_id->serdes_irq_name,
2457 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002458 mv88e6xxx_reg_lock(chip);
2459 if (err)
2460 return err;
2461
2462 dev_id->serdes_irq = irq;
2463
2464 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2465}
2466
2467static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2468 u8 lane)
2469{
2470 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2471 unsigned int irq = dev_id->serdes_irq;
2472 int err;
2473
2474 /* Nothing to free if no IRQ has been requested */
2475 if (!irq)
2476 return 0;
2477
2478 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2479
2480 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2481 mv88e6xxx_reg_unlock(chip);
2482 free_irq(irq, dev_id);
2483 mv88e6xxx_reg_lock(chip);
2484
2485 dev_id->serdes_irq = 0;
2486
2487 return err;
2488}
2489
Andrew Lunn6d917822017-05-26 01:03:21 +02002490static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2491 bool on)
2492{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002493 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002494 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002495
Vivien Didelotdc272f62019-08-31 16:18:33 -04002496 lane = mv88e6xxx_serdes_get_lane(chip, port);
2497 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002498 return 0;
2499
2500 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002501 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002502 if (err)
2503 return err;
2504
Vivien Didelot45de77f2019-08-31 16:18:36 -04002505 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002506 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002507 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2508 if (err)
2509 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002510
Vivien Didelotdc272f62019-08-31 16:18:33 -04002511 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002512 }
2513
2514 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002515}
2516
Vivien Didelotfa371c82017-12-05 15:34:10 -05002517static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2518{
2519 struct dsa_switch *ds = chip->ds;
2520 int upstream_port;
2521 int err;
2522
Vivien Didelot07073c72017-12-05 15:34:13 -05002523 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002524 if (chip->info->ops->port_set_upstream_port) {
2525 err = chip->info->ops->port_set_upstream_port(chip, port,
2526 upstream_port);
2527 if (err)
2528 return err;
2529 }
2530
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002531 if (port == upstream_port) {
2532 if (chip->info->ops->set_cpu_port) {
2533 err = chip->info->ops->set_cpu_port(chip,
2534 upstream_port);
2535 if (err)
2536 return err;
2537 }
2538
2539 if (chip->info->ops->set_egress_port) {
2540 err = chip->info->ops->set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002541 MV88E6XXX_EGRESS_DIR_INGRESS,
2542 upstream_port);
2543 if (err)
2544 return err;
2545
2546 err = chip->info->ops->set_egress_port(chip,
2547 MV88E6XXX_EGRESS_DIR_EGRESS,
2548 upstream_port);
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002549 if (err)
2550 return err;
2551 }
2552 }
2553
Vivien Didelotfa371c82017-12-05 15:34:10 -05002554 return 0;
2555}
2556
Vivien Didelotfad09c72016-06-21 12:28:20 -04002557static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002558{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002559 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002560 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002561 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002562
Andrew Lunn7b898462018-08-09 15:38:47 +02002563 chip->ports[port].chip = chip;
2564 chip->ports[port].port = port;
2565
Vivien Didelotd78343d2016-11-04 03:23:36 +01002566 /* MAC Forcing register: don't force link, speed, duplex or flow control
2567 * state to any particular values on physical ports, but force the CPU
2568 * port and all DSA ports to their maximum bandwidth and full duplex.
2569 */
2570 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2571 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2572 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002573 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002574 PHY_INTERFACE_MODE_NA);
2575 else
2576 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2577 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002578 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002579 PHY_INTERFACE_MODE_NA);
2580 if (err)
2581 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002582
2583 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2584 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2585 * tunneling, determine priority by looking at 802.1p and IP
2586 * priority fields (IP prio has precedence), and set STP state
2587 * to Forwarding.
2588 *
2589 * If this is the CPU link, use DSA or EDSA tagging depending
2590 * on which tagging mode was configured.
2591 *
2592 * If this is a link to another switch, use DSA tagging mode.
2593 *
2594 * If this is the upstream port for this switch, enable
2595 * forwarding of unknown unicasts and multicasts.
2596 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002597 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2598 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2599 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2600 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002601 if (err)
2602 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002603
Vivien Didelot601aeed2017-03-11 16:13:00 -05002604 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002605 if (err)
2606 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002607
Vivien Didelot601aeed2017-03-11 16:13:00 -05002608 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002609 if (err)
2610 return err;
2611
Vivien Didelot8efdda42015-08-13 12:52:23 -04002612 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002613 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002614 * untagged frames on this port, do a destination address lookup on all
2615 * received packets as usual, disable ARP mirroring and don't send a
2616 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002617 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002618 err = mv88e6xxx_port_set_map_da(chip, port);
2619 if (err)
2620 return err;
2621
Vivien Didelotfa371c82017-12-05 15:34:10 -05002622 err = mv88e6xxx_setup_upstream_port(chip, port);
2623 if (err)
2624 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002625
Andrew Lunna23b2962017-02-04 20:15:28 +01002626 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002627 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002628 if (err)
2629 return err;
2630
Vivien Didelotcd782652017-06-08 18:34:13 -04002631 if (chip->info->ops->port_set_jumbo_size) {
2632 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002633 if (err)
2634 return err;
2635 }
2636
Andrew Lunn54d792f2015-05-06 01:09:47 +02002637 /* Port Association Vector: when learning source addresses
2638 * of packets, add the address to the address database using
2639 * a port bitmap that has only the bit for this port set and
2640 * the other bits clear.
2641 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002642 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002643 /* Disable learning for CPU port */
2644 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002645 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002646
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002647 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2648 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002649 if (err)
2650 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002651
2652 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002653 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2654 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002655 if (err)
2656 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002657
Vivien Didelot08984322017-06-08 18:34:12 -04002658 if (chip->info->ops->port_pause_limit) {
2659 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002660 if (err)
2661 return err;
2662 }
2663
Vivien Didelotc8c94892017-03-11 16:13:01 -05002664 if (chip->info->ops->port_disable_learn_limit) {
2665 err = chip->info->ops->port_disable_learn_limit(chip, port);
2666 if (err)
2667 return err;
2668 }
2669
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002670 if (chip->info->ops->port_disable_pri_override) {
2671 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002672 if (err)
2673 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002674 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002675
Andrew Lunnef0a7312016-12-03 04:35:16 +01002676 if (chip->info->ops->port_tag_remap) {
2677 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002678 if (err)
2679 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002680 }
2681
Andrew Lunnef70b112016-12-03 04:45:18 +01002682 if (chip->info->ops->port_egress_rate_limiting) {
2683 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002684 if (err)
2685 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002686 }
2687
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002688 if (chip->info->ops->port_setup_message_port) {
2689 err = chip->info->ops->port_setup_message_port(chip, port);
2690 if (err)
2691 return err;
2692 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002693
Vivien Didelot207afda2016-04-14 14:42:09 -04002694 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002695 * database, and allow bidirectional communication between the
2696 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002697 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002698 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002699 if (err)
2700 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002701
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002702 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002703 if (err)
2704 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002705
2706 /* Default VLAN ID and priority: don't set a default VLAN
2707 * ID, and set the default packet priority to zero.
2708 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002709 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002710}
2711
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002712static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2713{
2714 struct mv88e6xxx_chip *chip = ds->priv;
2715
2716 if (chip->info->ops->port_set_jumbo_size)
2717 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002718 else if (chip->info->ops->set_max_frame_size)
2719 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002720 return 1522;
2721}
2722
2723static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2724{
2725 struct mv88e6xxx_chip *chip = ds->priv;
2726 int ret = 0;
2727
2728 mv88e6xxx_reg_lock(chip);
2729 if (chip->info->ops->port_set_jumbo_size)
2730 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002731 else if (chip->info->ops->set_max_frame_size)
2732 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002733 else
2734 if (new_mtu > 1522)
2735 ret = -EINVAL;
2736 mv88e6xxx_reg_unlock(chip);
2737
2738 return ret;
2739}
2740
Andrew Lunn04aca992017-05-26 01:03:24 +02002741static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2742 struct phy_device *phydev)
2743{
2744 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002745 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002746
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002747 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002748 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002749 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002750
2751 return err;
2752}
2753
Andrew Lunn75104db2019-02-24 20:44:43 +01002754static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002755{
2756 struct mv88e6xxx_chip *chip = ds->priv;
2757
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002758 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002759 if (mv88e6xxx_serdes_power(chip, port, false))
2760 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002761 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002762}
2763
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002764static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2765 unsigned int ageing_time)
2766{
Vivien Didelot04bed142016-08-31 18:06:13 -04002767 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002768 int err;
2769
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002770 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002771 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002772 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002773
2774 return err;
2775}
2776
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002777static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002778{
2779 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002780
Andrew Lunnde2273872016-11-21 23:27:01 +01002781 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002782 if (chip->info->ops->stats_set_histogram) {
2783 err = chip->info->ops->stats_set_histogram(chip);
2784 if (err)
2785 return err;
2786 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002787
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002788 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002789}
2790
Andrew Lunnea890982019-01-09 00:24:03 +01002791/* Check if the errata has already been applied. */
2792static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2793{
2794 int port;
2795 int err;
2796 u16 val;
2797
2798 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002799 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002800 if (err) {
2801 dev_err(chip->dev,
2802 "Error reading hidden register: %d\n", err);
2803 return false;
2804 }
2805 if (val != 0x01c0)
2806 return false;
2807 }
2808
2809 return true;
2810}
2811
2812/* The 6390 copper ports have an errata which require poking magic
2813 * values into undocumented hidden registers and then performing a
2814 * software reset.
2815 */
2816static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2817{
2818 int port;
2819 int err;
2820
2821 if (mv88e6390_setup_errata_applied(chip))
2822 return 0;
2823
2824 /* Set the ports into blocking mode */
2825 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2826 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2827 if (err)
2828 return err;
2829 }
2830
2831 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002832 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002833 if (err)
2834 return err;
2835 }
2836
2837 return mv88e6xxx_software_reset(chip);
2838}
2839
Andrew Lunn23e8b472019-10-25 01:03:52 +02002840static void mv88e6xxx_teardown(struct dsa_switch *ds)
2841{
2842 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002843 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002844 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002845}
2846
Vivien Didelotf81ec902016-05-09 13:22:58 -04002847static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002848{
Vivien Didelot04bed142016-08-31 18:06:13 -04002849 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002850 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002851 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002852 int i;
2853
Vivien Didelotfad09c72016-06-21 12:28:20 -04002854 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002855 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Russell King1fb74192020-10-29 16:09:03 +00002856 ds->configure_vlan_while_not_filtering = true;
Vivien Didelot552238b2016-05-09 13:22:49 -04002857
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002858 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002859
Andrew Lunnea890982019-01-09 00:24:03 +01002860 if (chip->info->ops->setup_errata) {
2861 err = chip->info->ops->setup_errata(chip);
2862 if (err)
2863 goto unlock;
2864 }
2865
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002866 /* Cache the cmode of each port. */
2867 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2868 if (chip->info->ops->port_get_cmode) {
2869 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2870 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002871 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002872
2873 chip->ports[i].cmode = cmode;
2874 }
2875 }
2876
Vivien Didelot97299342016-07-18 20:45:30 -04002877 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002878 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002879 if (dsa_is_unused_port(ds, i))
2880 continue;
2881
Hubert Feursteinc8574862019-07-31 10:23:48 +02002882 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002883 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002884 dev_err(chip->dev, "port %d is invalid\n", i);
2885 err = -EINVAL;
2886 goto unlock;
2887 }
2888
Vivien Didelot97299342016-07-18 20:45:30 -04002889 err = mv88e6xxx_setup_port(chip, i);
2890 if (err)
2891 goto unlock;
2892 }
2893
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002894 err = mv88e6xxx_irl_setup(chip);
2895 if (err)
2896 goto unlock;
2897
Vivien Didelot04a69a12017-10-13 14:18:05 -04002898 err = mv88e6xxx_mac_setup(chip);
2899 if (err)
2900 goto unlock;
2901
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002902 err = mv88e6xxx_phy_setup(chip);
2903 if (err)
2904 goto unlock;
2905
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002906 err = mv88e6xxx_vtu_setup(chip);
2907 if (err)
2908 goto unlock;
2909
Vivien Didelot81228992017-03-30 17:37:08 -04002910 err = mv88e6xxx_pvt_setup(chip);
2911 if (err)
2912 goto unlock;
2913
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002914 err = mv88e6xxx_atu_setup(chip);
2915 if (err)
2916 goto unlock;
2917
Andrew Lunn87fa8862017-11-09 22:29:56 +01002918 err = mv88e6xxx_broadcast_setup(chip, 0);
2919 if (err)
2920 goto unlock;
2921
Vivien Didelot9e907d72017-07-17 13:03:43 -04002922 err = mv88e6xxx_pot_setup(chip);
2923 if (err)
2924 goto unlock;
2925
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002926 err = mv88e6xxx_rmu_setup(chip);
2927 if (err)
2928 goto unlock;
2929
Vivien Didelot51c901a2017-07-17 13:03:41 -04002930 err = mv88e6xxx_rsvd2cpu_setup(chip);
2931 if (err)
2932 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002933
Vivien Didelotb28f8722018-04-26 21:56:44 -04002934 err = mv88e6xxx_trunk_setup(chip);
2935 if (err)
2936 goto unlock;
2937
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002938 err = mv88e6xxx_devmap_setup(chip);
2939 if (err)
2940 goto unlock;
2941
Vivien Didelot93e18d62018-05-11 17:16:35 -04002942 err = mv88e6xxx_pri_setup(chip);
2943 if (err)
2944 goto unlock;
2945
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002946 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002947 if (chip->info->ptp_support) {
2948 err = mv88e6xxx_ptp_setup(chip);
2949 if (err)
2950 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002951
2952 err = mv88e6xxx_hwtstamp_setup(chip);
2953 if (err)
2954 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002955 }
2956
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002957 err = mv88e6xxx_stats_setup(chip);
2958 if (err)
2959 goto unlock;
2960
Vivien Didelot6b17e862015-08-13 12:52:18 -04002961unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002962 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002963
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002964 if (err)
2965 return err;
2966
2967 /* Have to be called without holding the register lock, since
2968 * they take the devlink lock, and we later take the locks in
2969 * the reverse order when getting/setting parameters or
2970 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02002971 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002972 err = mv88e6xxx_setup_devlink_resources(ds);
2973 if (err)
2974 return err;
2975
2976 err = mv88e6xxx_setup_devlink_params(ds);
2977 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02002978 goto out_resources;
2979
2980 err = mv88e6xxx_setup_devlink_regions(ds);
2981 if (err)
2982 goto out_params;
2983
2984 return 0;
2985
2986out_params:
2987 mv88e6xxx_teardown_devlink_params(ds);
2988out_resources:
2989 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002990
2991 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002992}
2993
Vivien Didelote57e5e72016-08-15 17:19:00 -04002994static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002995{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002996 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2997 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002998 u16 val;
2999 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003000
Andrew Lunnee26a222017-01-24 14:53:48 +01003001 if (!chip->info->ops->phy_read)
3002 return -EOPNOTSUPP;
3003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003004 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003005 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003006 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003007
Andrew Lunnda9f3302017-02-01 03:40:05 +01003008 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003009 /* Some internal PHYs don't have a model number. */
3010 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3011 /* Then there is the 6165 family. It gets is
3012 * PHYs correct. But it can also have two
3013 * SERDES interfaces in the PHY address
3014 * space. And these don't have a model
3015 * number. But they are not PHYs, so we don't
3016 * want to give them something a PHY driver
3017 * will recognise.
3018 *
3019 * Use the mv88e6390 family model number
3020 * instead, for anything which really could be
3021 * a PHY,
3022 */
3023 if (!(val & 0x3f0))
3024 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003025 }
3026
Vivien Didelote57e5e72016-08-15 17:19:00 -04003027 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003028}
3029
Vivien Didelote57e5e72016-08-15 17:19:00 -04003030static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003031{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003032 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3033 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003034 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003035
Andrew Lunnee26a222017-01-24 14:53:48 +01003036 if (!chip->info->ops->phy_write)
3037 return -EOPNOTSUPP;
3038
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003039 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003040 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003041 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003042
3043 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003044}
3045
Vivien Didelotfad09c72016-06-21 12:28:20 -04003046static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003047 struct device_node *np,
3048 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003049{
3050 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003051 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003052 struct mii_bus *bus;
3053 int err;
3054
Andrew Lunn2510bab2018-02-22 01:51:49 +01003055 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003056 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003057 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003058 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003059
3060 if (err)
3061 return err;
3062 }
3063
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003064 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003065 if (!bus)
3066 return -ENOMEM;
3067
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003068 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003069 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003070 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003071 INIT_LIST_HEAD(&mdio_bus->list);
3072 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003073
Andrew Lunnb516d452016-06-04 21:17:06 +02003074 if (np) {
3075 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003076 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003077 } else {
3078 bus->name = "mv88e6xxx SMI";
3079 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3080 }
3081
3082 bus->read = mv88e6xxx_mdio_read;
3083 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003084 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003085
Andrew Lunn6f882842018-03-17 20:32:05 +01003086 if (!external) {
3087 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3088 if (err)
3089 return err;
3090 }
3091
Florian Fainelli00e798c2018-05-15 16:56:19 -07003092 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003093 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003094 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003095 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003096 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003097 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003098
3099 if (external)
3100 list_add_tail(&mdio_bus->list, &chip->mdios);
3101 else
3102 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003103
3104 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003105}
3106
Andrew Lunn3126aee2017-12-07 01:05:57 +01003107static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3108
3109{
3110 struct mv88e6xxx_mdio_bus *mdio_bus;
3111 struct mii_bus *bus;
3112
3113 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3114 bus = mdio_bus->bus;
3115
Andrew Lunn6f882842018-03-17 20:32:05 +01003116 if (!mdio_bus->external)
3117 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3118
Andrew Lunn3126aee2017-12-07 01:05:57 +01003119 mdiobus_unregister(bus);
3120 }
3121}
3122
Andrew Lunna3c53be52017-01-24 14:53:50 +01003123static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3124 struct device_node *np)
3125{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003126 struct device_node *child;
3127 int err;
3128
3129 /* Always register one mdio bus for the internal/default mdio
3130 * bus. This maybe represented in the device tree, but is
3131 * optional.
3132 */
3133 child = of_get_child_by_name(np, "mdio");
3134 err = mv88e6xxx_mdio_register(chip, child, false);
3135 if (err)
3136 return err;
3137
3138 /* Walk the device tree, and see if there are any other nodes
3139 * which say they are compatible with the external mdio
3140 * bus.
3141 */
3142 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003143 if (of_device_is_compatible(
3144 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003145 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003146 if (err) {
3147 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303148 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003149 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003150 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003151 }
3152 }
3153
3154 return 0;
3155}
3156
Vivien Didelot855b1932016-07-20 18:18:35 -04003157static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3158{
Vivien Didelot04bed142016-08-31 18:06:13 -04003159 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003160
3161 return chip->eeprom_len;
3162}
3163
Vivien Didelot855b1932016-07-20 18:18:35 -04003164static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3165 struct ethtool_eeprom *eeprom, u8 *data)
3166{
Vivien Didelot04bed142016-08-31 18:06:13 -04003167 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003168 int err;
3169
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003170 if (!chip->info->ops->get_eeprom)
3171 return -EOPNOTSUPP;
3172
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003173 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003174 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003175 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003176
3177 if (err)
3178 return err;
3179
3180 eeprom->magic = 0xc3ec4951;
3181
3182 return 0;
3183}
3184
Vivien Didelot855b1932016-07-20 18:18:35 -04003185static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3186 struct ethtool_eeprom *eeprom, u8 *data)
3187{
Vivien Didelot04bed142016-08-31 18:06:13 -04003188 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003189 int err;
3190
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003191 if (!chip->info->ops->set_eeprom)
3192 return -EOPNOTSUPP;
3193
Vivien Didelot855b1932016-07-20 18:18:35 -04003194 if (eeprom->magic != 0xc3ec4951)
3195 return -EINVAL;
3196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003197 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003198 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003199 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003200
3201 return err;
3202}
3203
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003204static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003205 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003206 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3207 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003208 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003209 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003210 .phy_read = mv88e6185_phy_ppu_read,
3211 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003212 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003213 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003214 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003215 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003216 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003217 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003218 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003219 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003220 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003221 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003222 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003223 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003224 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003225 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003226 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003227 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3228 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003229 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003230 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3231 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003232 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003233 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003234 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003235 .ppu_enable = mv88e6185_g1_ppu_enable,
3236 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003237 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003238 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003239 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003240 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003241 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003242 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003243};
3244
3245static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003246 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003247 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3248 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003249 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003250 .phy_read = mv88e6185_phy_ppu_read,
3251 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003252 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003253 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003254 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003255 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003256 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01003257 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003258 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003259 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003260 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003261 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003262 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3263 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003264 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003265 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003266 .serdes_power = mv88e6185_serdes_power,
3267 .serdes_get_lane = mv88e6185_serdes_get_lane,
3268 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003269 .ppu_enable = mv88e6185_g1_ppu_enable,
3270 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003271 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003272 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003273 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003274 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003275 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003276};
3277
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003278static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003279 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003280 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3281 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003282 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003283 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3284 .phy_read = mv88e6xxx_g2_smi_phy_read,
3285 .phy_write = mv88e6xxx_g2_smi_phy_write,
3286 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003287 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003288 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003289 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003290 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003291 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003292 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003293 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003294 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003295 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003296 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003297 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003298 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003299 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003300 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003301 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3302 .stats_get_strings = mv88e6095_stats_get_strings,
3303 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003304 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3305 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003306 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003307 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003308 .serdes_power = mv88e6185_serdes_power,
3309 .serdes_get_lane = mv88e6185_serdes_get_lane,
3310 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003311 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3312 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3313 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003314 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003315 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003316 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003317 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003318 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003319 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003320 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003321};
3322
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003323static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003324 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003325 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3326 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003327 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003328 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003329 .phy_read = mv88e6xxx_g2_smi_phy_read,
3330 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003331 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003332 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003333 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003334 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003335 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003336 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003337 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003338 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003339 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003340 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003341 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003342 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3343 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003344 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003345 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3346 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003347 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003348 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003349 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003350 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003351 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3352 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003353 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003354 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003355 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003356 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003357};
3358
3359static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003360 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003361 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3362 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003363 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003364 .phy_read = mv88e6185_phy_ppu_read,
3365 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003366 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003367 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003368 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003369 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003370 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003371 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003372 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003373 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003374 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003375 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003376 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003377 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003378 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003379 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003380 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003381 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003382 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3383 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003384 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003385 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3386 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003387 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003388 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003389 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003390 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003391 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003392 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003393 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003394 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003395 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003396};
3397
Vivien Didelot990e27b2017-03-28 13:50:32 -04003398static const struct mv88e6xxx_ops mv88e6141_ops = {
3399 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003400 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3401 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003402 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003403 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3404 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3405 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3406 .phy_read = mv88e6xxx_g2_smi_phy_read,
3407 .phy_write = mv88e6xxx_g2_smi_phy_write,
3408 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003409 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003410 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003411 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003412 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003413 .port_tag_remap = mv88e6095_port_tag_remap,
3414 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3415 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3416 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003417 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003418 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003419 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003420 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3421 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003422 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003423 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003424 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003425 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003426 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003427 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3428 .stats_get_strings = mv88e6320_stats_get_strings,
3429 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003430 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3431 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003432 .watchdog_ops = &mv88e6390_watchdog_ops,
3433 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003434 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003435 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003436 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003437 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003438 .serdes_power = mv88e6390_serdes_power,
3439 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003440 /* Check status register pause & lpa register */
3441 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3442 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3443 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3444 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003445 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003446 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003447 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003448 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003449 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003450};
3451
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003452static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003453 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003454 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3455 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003456 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003457 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003458 .phy_read = mv88e6xxx_g2_smi_phy_read,
3459 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003460 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003461 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003462 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003463 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003464 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003465 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003466 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003467 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003468 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003469 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003470 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003471 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003472 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003473 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003474 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003475 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003476 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3477 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003478 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003479 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3480 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003481 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003482 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003483 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003484 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003485 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3486 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003487 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003488 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003489 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003490 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003491 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003492};
3493
3494static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003495 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003496 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3497 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003498 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003499 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003500 .phy_read = mv88e6165_phy_read,
3501 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003502 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003503 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003504 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003505 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003506 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003507 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003508 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003509 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003510 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003511 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3512 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003513 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003514 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3515 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003516 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003517 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003518 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003519 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003520 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3521 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003522 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003523 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003524 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003525 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003526 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003527};
3528
3529static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003530 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003531 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3532 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003533 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003534 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003535 .phy_read = mv88e6xxx_g2_smi_phy_read,
3536 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003537 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003538 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003539 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003540 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003541 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003542 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003543 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003544 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003545 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003546 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003547 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003548 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003549 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003550 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003551 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003552 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003553 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003554 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3555 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003556 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003557 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3558 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003559 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003560 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003561 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003562 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003563 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3564 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003565 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003566 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003567 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003568};
3569
3570static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003571 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003572 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3573 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003574 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003575 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3576 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003577 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003578 .phy_read = mv88e6xxx_g2_smi_phy_read,
3579 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003580 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003581 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003582 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003583 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003584 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003585 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003586 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003587 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003588 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003589 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003590 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003591 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003592 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003593 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003594 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003595 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003596 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003597 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003598 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3599 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003600 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003601 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3602 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003603 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003604 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003605 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003606 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003607 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003608 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3609 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003610 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003611 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003612 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003613 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3614 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3615 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3616 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003617 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003618 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3619 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003620 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003621 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003622};
3623
3624static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003625 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003626 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3627 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003628 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003629 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003630 .phy_read = mv88e6xxx_g2_smi_phy_read,
3631 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003632 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003633 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003634 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003635 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003636 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003637 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003638 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003639 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003640 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003641 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003642 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003643 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003644 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003645 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003646 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003647 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003648 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003649 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3650 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003651 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003652 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3653 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003654 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003655 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003656 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003657 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003658 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3659 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003660 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003661 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003662 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003663};
3664
3665static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003666 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003667 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3668 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003669 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003670 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3671 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003672 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003673 .phy_read = mv88e6xxx_g2_smi_phy_read,
3674 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003675 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003676 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003677 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003678 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003679 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003680 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003681 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003682 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003683 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003684 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003685 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003686 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003687 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003688 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003689 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003690 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003691 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003692 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003693 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3694 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003695 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003696 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3697 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003698 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003699 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003700 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003701 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003702 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003703 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3704 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003705 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003706 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003707 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003708 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3709 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3710 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3711 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003712 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003713 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003714 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003715 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003716 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3717 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003718 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003719 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003720};
3721
3722static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003723 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003724 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3725 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003726 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003727 .phy_read = mv88e6185_phy_ppu_read,
3728 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003729 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003730 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003731 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003732 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003733 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003734 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003735 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003736 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003737 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003738 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003739 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003740 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003741 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3742 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003743 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003744 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3745 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003746 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003747 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003748 .serdes_power = mv88e6185_serdes_power,
3749 .serdes_get_lane = mv88e6185_serdes_get_lane,
3750 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003751 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003752 .ppu_enable = mv88e6185_g1_ppu_enable,
3753 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003754 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003755 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003756 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003757 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003758 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003759};
3760
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003761static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003762 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003763 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003764 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003765 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3766 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003767 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3768 .phy_read = mv88e6xxx_g2_smi_phy_read,
3769 .phy_write = mv88e6xxx_g2_smi_phy_write,
3770 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003771 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003772 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003773 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003774 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003775 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003776 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003777 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003778 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003779 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003780 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003781 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003782 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003783 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003784 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003785 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003786 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003787 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003788 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003789 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3790 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003791 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003792 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3793 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003794 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003795 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003796 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003797 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003798 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003799 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3800 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003801 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3802 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003803 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003804 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003805 /* Check status register pause & lpa register */
3806 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3807 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3808 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3809 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003810 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003811 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003812 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003813 .serdes_get_strings = mv88e6390_serdes_get_strings,
3814 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003815 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3816 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003817 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003818 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003819};
3820
3821static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003822 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003823 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003824 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003825 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3826 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003827 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3828 .phy_read = mv88e6xxx_g2_smi_phy_read,
3829 .phy_write = mv88e6xxx_g2_smi_phy_write,
3830 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003831 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003832 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003833 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003834 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003835 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003836 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003837 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003838 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003839 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003840 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003841 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003842 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003843 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003844 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003845 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003846 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003847 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003848 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003849 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3850 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003851 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003852 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3853 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003854 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003855 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003856 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003857 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003858 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003859 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3860 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003861 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3862 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003863 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003864 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003865 /* Check status register pause & lpa register */
3866 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3867 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3868 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3869 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003870 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003871 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003872 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003873 .serdes_get_strings = mv88e6390_serdes_get_strings,
3874 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003875 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3876 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003877 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003878 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003879};
3880
3881static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003882 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003883 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003884 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003885 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3886 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003887 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3888 .phy_read = mv88e6xxx_g2_smi_phy_read,
3889 .phy_write = mv88e6xxx_g2_smi_phy_write,
3890 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003891 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003892 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003893 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003894 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003895 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003896 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003897 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003898 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003899 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003900 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003901 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003902 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003903 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003904 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003905 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003906 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003907 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3908 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003909 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003910 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3911 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003912 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003913 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003914 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003915 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003916 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003917 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3918 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003919 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3920 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003921 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003922 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003923 /* Check status register pause & lpa register */
3924 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3925 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3926 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3927 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003928 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003929 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003930 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003931 .serdes_get_strings = mv88e6390_serdes_get_strings,
3932 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003933 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3934 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003935 .avb_ops = &mv88e6390_avb_ops,
3936 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003937 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003938};
3939
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003940static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003941 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003942 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3943 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003944 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003945 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3946 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003947 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003948 .phy_read = mv88e6xxx_g2_smi_phy_read,
3949 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003950 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003951 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003952 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003953 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003954 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003955 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003956 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003957 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003958 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003959 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003960 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003961 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003962 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003963 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003964 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003965 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003966 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003967 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003968 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3969 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003970 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003971 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3972 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003973 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003974 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003975 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003976 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003977 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003978 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3979 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003980 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003981 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003982 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003983 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3984 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3985 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3986 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003987 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003988 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003989 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003990 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003991 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3992 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003993 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003994 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003995 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003996 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003997};
3998
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003999static const struct mv88e6xxx_ops mv88e6250_ops = {
4000 /* MV88E6XXX_FAMILY_6250 */
4001 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4002 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4003 .irl_init_all = mv88e6352_g2_irl_init_all,
4004 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4005 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4006 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4007 .phy_read = mv88e6xxx_g2_smi_phy_read,
4008 .phy_write = mv88e6xxx_g2_smi_phy_write,
4009 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004010 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004011 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004012 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004013 .port_tag_remap = mv88e6095_port_tag_remap,
4014 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4015 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
4016 .port_set_ether_type = mv88e6351_port_set_ether_type,
4017 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4018 .port_pause_limit = mv88e6097_port_pause_limit,
4019 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004020 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4021 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4022 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4023 .stats_get_strings = mv88e6250_stats_get_strings,
4024 .stats_get_stats = mv88e6250_stats_get_stats,
4025 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4026 .set_egress_port = mv88e6095_g1_set_egress_port,
4027 .watchdog_ops = &mv88e6250_watchdog_ops,
4028 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4029 .pot_clear = mv88e6xxx_g2_pot_clear,
4030 .reset = mv88e6250_g1_reset,
4031 .vtu_getnext = mv88e6250_g1_vtu_getnext,
4032 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004033 .avb_ops = &mv88e6352_avb_ops,
4034 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004035 .phylink_validate = mv88e6065_phylink_validate,
4036};
4037
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004038static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004039 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004040 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004041 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004042 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4043 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004044 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4045 .phy_read = mv88e6xxx_g2_smi_phy_read,
4046 .phy_write = mv88e6xxx_g2_smi_phy_write,
4047 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004048 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004049 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004050 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004051 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004052 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004053 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004054 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004055 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004056 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004057 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004058 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004059 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004060 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004061 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004062 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004063 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004064 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004065 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4066 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004067 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004068 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4069 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004070 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004071 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004072 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004073 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004074 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004075 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4076 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004077 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4078 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004079 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004080 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004081 /* Check status register pause & lpa register */
4082 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4083 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4084 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4085 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004086 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004087 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004088 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004089 .serdes_get_strings = mv88e6390_serdes_get_strings,
4090 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004091 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4092 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004093 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004094 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004095 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004096 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004097};
4098
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004099static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004100 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004101 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4102 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004103 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004104 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4105 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004106 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004107 .phy_read = mv88e6xxx_g2_smi_phy_read,
4108 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004109 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004110 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004111 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004112 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004113 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004114 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004115 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004116 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004117 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004118 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004119 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004120 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004121 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004122 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004123 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004124 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004125 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4126 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004127 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004128 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4129 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004130 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004131 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004132 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004133 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004134 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004135 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004136 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004137 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004138 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004139 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004140};
4141
4142static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004143 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004144 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4145 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004146 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004147 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4148 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004149 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004150 .phy_read = mv88e6xxx_g2_smi_phy_read,
4151 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004152 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004153 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004154 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004155 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004156 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004157 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004158 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004159 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004160 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004161 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004162 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004163 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004164 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004165 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004166 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004167 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004168 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4169 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004170 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004171 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4172 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004173 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004174 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004175 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004176 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004177 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004178 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004179 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004180 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004181};
4182
Vivien Didelot16e329a2017-03-28 13:50:33 -04004183static const struct mv88e6xxx_ops mv88e6341_ops = {
4184 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004185 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4186 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004187 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004188 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4189 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4190 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4191 .phy_read = mv88e6xxx_g2_smi_phy_read,
4192 .phy_write = mv88e6xxx_g2_smi_phy_write,
4193 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004194 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004195 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004196 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004197 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004198 .port_tag_remap = mv88e6095_port_tag_remap,
4199 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4200 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
4201 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004202 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004203 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004204 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004205 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4206 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004207 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004208 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004209 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004210 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004211 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004212 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4213 .stats_get_strings = mv88e6320_stats_get_strings,
4214 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004215 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4216 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004217 .watchdog_ops = &mv88e6390_watchdog_ops,
4218 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004219 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004220 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004221 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004222 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004223 .serdes_power = mv88e6390_serdes_power,
4224 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004225 /* Check status register pause & lpa register */
4226 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4227 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4228 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4229 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004230 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004231 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004232 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004233 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004234 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004235 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004236 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004237};
4238
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004239static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004240 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004241 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4242 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004243 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004244 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004245 .phy_read = mv88e6xxx_g2_smi_phy_read,
4246 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004247 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004248 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004249 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004250 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004251 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004252 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004253 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004254 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004255 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004256 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004257 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004258 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004259 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004260 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004261 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004262 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004263 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004264 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4265 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004266 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004267 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4268 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004269 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004270 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004271 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004272 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004273 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4274 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004275 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004276 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004277 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004278};
4279
4280static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004281 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004282 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4283 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004284 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004285 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004286 .phy_read = mv88e6xxx_g2_smi_phy_read,
4287 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004288 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004289 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004290 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004291 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004292 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004293 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004294 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004295 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004296 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004297 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004298 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004299 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004300 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004301 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004302 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004303 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004304 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004305 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4306 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004307 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004308 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4309 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004310 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004311 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004312 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004313 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004314 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4315 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004316 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004317 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004318 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004319 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004320 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004321};
4322
4323static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004324 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004325 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4326 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004327 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004328 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4329 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004330 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004331 .phy_read = mv88e6xxx_g2_smi_phy_read,
4332 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004333 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004334 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004335 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004336 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004337 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004338 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004339 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004340 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004341 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004342 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004343 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004344 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004345 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004346 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004347 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004348 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004349 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004350 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004351 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4352 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004353 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004354 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4355 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004356 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004357 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004358 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004359 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004360 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004361 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4362 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004363 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004364 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004365 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004366 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4367 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4368 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4369 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004370 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004371 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004372 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004373 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004374 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004375 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004376 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004377 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4378 .serdes_get_strings = mv88e6352_serdes_get_strings,
4379 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004380 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4381 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004382 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004383};
4384
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004385static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004386 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004387 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004388 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004389 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4390 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004391 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4392 .phy_read = mv88e6xxx_g2_smi_phy_read,
4393 .phy_write = mv88e6xxx_g2_smi_phy_write,
4394 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004395 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004396 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004397 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004398 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004399 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004400 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004401 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004402 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004403 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004404 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004405 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004406 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004407 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004408 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004409 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004410 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004411 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004412 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004413 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004414 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4415 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004416 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004417 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4418 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004419 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004420 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004421 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004422 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004423 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004424 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4425 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004426 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4427 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004428 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004429 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004430 /* Check status register pause & lpa register */
4431 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4432 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4433 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4434 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004435 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004436 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004437 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004438 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004439 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004440 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004441 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4442 .serdes_get_strings = mv88e6390_serdes_get_strings,
4443 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004444 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4445 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004446 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004447};
4448
4449static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004450 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004451 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004452 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004453 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4454 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004455 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4456 .phy_read = mv88e6xxx_g2_smi_phy_read,
4457 .phy_write = mv88e6xxx_g2_smi_phy_write,
4458 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004459 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004460 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004461 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004462 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004463 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004464 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004465 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004466 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004467 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004468 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004469 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004470 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004471 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004472 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004473 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004474 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004475 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004476 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004477 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004478 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4479 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004480 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004481 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4482 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004483 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004484 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004485 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004486 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004487 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004488 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4489 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004490 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4491 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004492 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004493 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004494 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4495 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4496 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4497 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004498 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004499 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004500 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004501 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4502 .serdes_get_strings = mv88e6390_serdes_get_strings,
4503 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004504 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4505 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004506 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004507 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004508 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004509 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004510};
4511
Vivien Didelotf81ec902016-05-09 13:22:58 -04004512static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4513 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004514 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004515 .family = MV88E6XXX_FAMILY_6097,
4516 .name = "Marvell 88E6085",
4517 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004518 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004519 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004520 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004521 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004522 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004523 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004524 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004525 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004526 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004527 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004528 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004529 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004530 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004531 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004532 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004533 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004534 },
4535
4536 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004537 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004538 .family = MV88E6XXX_FAMILY_6095,
4539 .name = "Marvell 88E6095/88E6095F",
4540 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004541 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004542 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004543 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004544 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004545 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004546 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004547 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004548 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004549 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004550 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004551 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004552 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004553 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004554 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004555 },
4556
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004557 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004558 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004559 .family = MV88E6XXX_FAMILY_6097,
4560 .name = "Marvell 88E6097/88E6097F",
4561 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004562 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004563 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004564 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004565 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004566 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004567 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004568 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004569 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004570 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004571 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004572 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004573 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004574 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004575 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004576 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004577 .ops = &mv88e6097_ops,
4578 },
4579
Vivien Didelotf81ec902016-05-09 13:22:58 -04004580 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004581 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004582 .family = MV88E6XXX_FAMILY_6165,
4583 .name = "Marvell 88E6123",
4584 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004585 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004586 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004587 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004588 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004589 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004590 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004591 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004592 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004593 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004594 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004595 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004596 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004597 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004598 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004599 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004600 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004601 },
4602
4603 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004604 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004605 .family = MV88E6XXX_FAMILY_6185,
4606 .name = "Marvell 88E6131",
4607 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004608 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004609 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004610 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004611 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004612 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004613 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004614 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004615 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004616 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004617 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004618 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004619 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004620 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004621 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004622 },
4623
Vivien Didelot990e27b2017-03-28 13:50:32 -04004624 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004625 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004626 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004627 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004628 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004629 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004630 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004631 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004632 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004633 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004634 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004635 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004636 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004637 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004638 .age_time_coeff = 3750,
4639 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004640 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004641 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004642 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004643 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004644 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004645 .ops = &mv88e6141_ops,
4646 },
4647
Vivien Didelotf81ec902016-05-09 13:22:58 -04004648 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004649 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004650 .family = MV88E6XXX_FAMILY_6165,
4651 .name = "Marvell 88E6161",
4652 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004653 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004654 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004655 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004656 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004657 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004658 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004659 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004660 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004661 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004662 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004663 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004664 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004665 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004666 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004667 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004668 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004669 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004670 },
4671
4672 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004673 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004674 .family = MV88E6XXX_FAMILY_6165,
4675 .name = "Marvell 88E6165",
4676 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004677 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004678 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004679 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004680 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004681 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004682 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004683 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004684 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004685 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004686 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004687 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004688 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004689 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004690 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004691 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004692 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004693 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004694 },
4695
4696 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004697 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004698 .family = MV88E6XXX_FAMILY_6351,
4699 .name = "Marvell 88E6171",
4700 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004701 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004702 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004703 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004704 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004705 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004706 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004707 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004708 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004709 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004710 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004711 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004712 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004713 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004714 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004715 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004716 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004717 },
4718
4719 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004720 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004721 .family = MV88E6XXX_FAMILY_6352,
4722 .name = "Marvell 88E6172",
4723 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004724 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004725 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004726 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004727 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004728 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004729 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004730 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004731 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004732 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004733 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004734 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004735 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004736 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004737 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004738 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004739 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004740 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004741 },
4742
4743 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004744 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004745 .family = MV88E6XXX_FAMILY_6351,
4746 .name = "Marvell 88E6175",
4747 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004748 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004749 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004750 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004751 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004752 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004753 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004754 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004755 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004756 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004757 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004758 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004759 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004760 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004761 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004762 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004763 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004764 },
4765
4766 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004767 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004768 .family = MV88E6XXX_FAMILY_6352,
4769 .name = "Marvell 88E6176",
4770 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004771 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004772 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004773 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004774 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004775 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004776 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004777 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004778 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004779 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004780 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004781 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004782 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004783 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004784 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004785 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004786 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004787 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004788 },
4789
4790 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004791 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004792 .family = MV88E6XXX_FAMILY_6185,
4793 .name = "Marvell 88E6185",
4794 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004795 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004796 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004797 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004798 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004799 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004800 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004801 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004802 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004803 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004804 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004805 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004806 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004807 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004808 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004809 },
4810
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004811 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004812 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004813 .family = MV88E6XXX_FAMILY_6390,
4814 .name = "Marvell 88E6190",
4815 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004816 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004817 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004818 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004819 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004820 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004821 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004822 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004823 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004824 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004825 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004826 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004827 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004828 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004829 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004830 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004831 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004832 .ops = &mv88e6190_ops,
4833 },
4834
4835 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004836 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004837 .family = MV88E6XXX_FAMILY_6390,
4838 .name = "Marvell 88E6190X",
4839 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004840 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004841 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004842 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004843 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004844 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004845 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004846 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004847 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004848 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004849 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004850 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004851 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004852 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004853 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004854 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004855 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004856 .ops = &mv88e6190x_ops,
4857 },
4858
4859 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004860 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004861 .family = MV88E6XXX_FAMILY_6390,
4862 .name = "Marvell 88E6191",
4863 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004864 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004865 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004866 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004867 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004868 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004869 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004870 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004871 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004872 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004873 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004874 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004875 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004876 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004877 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004878 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004879 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004880 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004881 },
4882
Hubert Feurstein49022642019-07-31 10:23:46 +02004883 [MV88E6220] = {
4884 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4885 .family = MV88E6XXX_FAMILY_6250,
4886 .name = "Marvell 88E6220",
4887 .num_databases = 64,
4888
4889 /* Ports 2-4 are not routed to pins
4890 * => usable ports 0, 1, 5, 6
4891 */
4892 .num_ports = 7,
4893 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004894 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004895 .max_vid = 4095,
4896 .port_base_addr = 0x08,
4897 .phy_base_addr = 0x00,
4898 .global1_addr = 0x0f,
4899 .global2_addr = 0x07,
4900 .age_time_coeff = 15000,
4901 .g1_irqs = 9,
4902 .g2_irqs = 10,
4903 .atu_move_port_mask = 0xf,
4904 .dual_chip = true,
4905 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004906 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004907 .ops = &mv88e6250_ops,
4908 },
4909
Vivien Didelotf81ec902016-05-09 13:22:58 -04004910 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004911 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004912 .family = MV88E6XXX_FAMILY_6352,
4913 .name = "Marvell 88E6240",
4914 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004915 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004916 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004917 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004918 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004919 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004920 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004921 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004922 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004923 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004924 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004925 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004926 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004927 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004928 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004929 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004930 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004931 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004932 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004933 },
4934
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004935 [MV88E6250] = {
4936 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4937 .family = MV88E6XXX_FAMILY_6250,
4938 .name = "Marvell 88E6250",
4939 .num_databases = 64,
4940 .num_ports = 7,
4941 .num_internal_phys = 5,
4942 .max_vid = 4095,
4943 .port_base_addr = 0x08,
4944 .phy_base_addr = 0x00,
4945 .global1_addr = 0x0f,
4946 .global2_addr = 0x07,
4947 .age_time_coeff = 15000,
4948 .g1_irqs = 9,
4949 .g2_irqs = 10,
4950 .atu_move_port_mask = 0xf,
4951 .dual_chip = true,
4952 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004953 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004954 .ops = &mv88e6250_ops,
4955 },
4956
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004957 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004958 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004959 .family = MV88E6XXX_FAMILY_6390,
4960 .name = "Marvell 88E6290",
4961 .num_databases = 4096,
4962 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004963 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004964 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004965 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004966 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004967 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004968 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004969 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004970 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004971 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004972 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004973 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004974 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004975 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004976 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004977 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004978 .ops = &mv88e6290_ops,
4979 },
4980
Vivien Didelotf81ec902016-05-09 13:22:58 -04004981 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004982 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004983 .family = MV88E6XXX_FAMILY_6320,
4984 .name = "Marvell 88E6320",
4985 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004986 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004987 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004988 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004989 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004990 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004991 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004992 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004993 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004994 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004995 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004996 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004997 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004998 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004999 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005000 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005001 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005002 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005003 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005004 },
5005
5006 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005007 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005008 .family = MV88E6XXX_FAMILY_6320,
5009 .name = "Marvell 88E6321",
5010 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005011 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005012 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005013 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005014 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005015 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005016 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005017 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005018 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005019 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005020 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005021 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005022 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005023 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005024 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005025 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005026 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005027 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005028 },
5029
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005030 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005031 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005032 .family = MV88E6XXX_FAMILY_6341,
5033 .name = "Marvell 88E6341",
5034 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005035 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005036 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005037 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005038 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005039 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005040 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005041 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005042 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005043 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005044 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005045 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005046 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005047 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005048 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005049 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005050 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005051 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005052 .ops = &mv88e6341_ops,
5053 },
5054
Vivien Didelotf81ec902016-05-09 13:22:58 -04005055 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005056 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005057 .family = MV88E6XXX_FAMILY_6351,
5058 .name = "Marvell 88E6350",
5059 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005060 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005061 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005062 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005063 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005064 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005065 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005066 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005067 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005068 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005069 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005070 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005071 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005072 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005073 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005074 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005075 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005076 },
5077
5078 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005079 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005080 .family = MV88E6XXX_FAMILY_6351,
5081 .name = "Marvell 88E6351",
5082 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005083 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005084 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005085 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005086 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005087 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005088 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005089 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005090 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005091 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005092 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005093 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005094 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005095 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005096 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005097 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005098 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005099 },
5100
5101 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005102 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005103 .family = MV88E6XXX_FAMILY_6352,
5104 .name = "Marvell 88E6352",
5105 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005106 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005107 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005108 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005109 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005110 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005111 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005112 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005113 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005114 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005115 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005116 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005117 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005118 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005119 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005120 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005121 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005122 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005123 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005124 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005125 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005126 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005127 .family = MV88E6XXX_FAMILY_6390,
5128 .name = "Marvell 88E6390",
5129 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005130 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005131 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005132 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005133 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005134 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005135 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005136 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005137 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005138 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005139 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005140 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005141 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005142 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005143 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005144 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005145 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005146 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005147 .ops = &mv88e6390_ops,
5148 },
5149 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005150 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005151 .family = MV88E6XXX_FAMILY_6390,
5152 .name = "Marvell 88E6390X",
5153 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005154 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005155 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005156 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005157 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005158 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005159 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005160 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005161 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005162 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005163 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005164 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005165 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005166 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005167 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005168 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005169 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005170 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005171 .ops = &mv88e6390x_ops,
5172 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005173};
5174
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005175static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005176{
Vivien Didelota439c062016-04-17 13:23:58 -04005177 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005178
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005179 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5180 if (mv88e6xxx_table[i].prod_num == prod_num)
5181 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005182
Vivien Didelotb9b37712015-10-30 19:39:48 -04005183 return NULL;
5184}
5185
Vivien Didelotfad09c72016-06-21 12:28:20 -04005186static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005187{
5188 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005189 unsigned int prod_num, rev;
5190 u16 id;
5191 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005192
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005193 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005194 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005195 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005196 if (err)
5197 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005198
Vivien Didelot107fcc12017-06-12 12:37:36 -04005199 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5200 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005201
5202 info = mv88e6xxx_lookup_info(prod_num);
5203 if (!info)
5204 return -ENODEV;
5205
Vivien Didelotcaac8542016-06-20 13:14:09 -04005206 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005207 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005208
Vivien Didelotca070c12016-09-02 14:45:34 -04005209 err = mv88e6xxx_g2_require(chip);
5210 if (err)
5211 return err;
5212
Vivien Didelotfad09c72016-06-21 12:28:20 -04005213 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5214 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005215
5216 return 0;
5217}
5218
Vivien Didelotfad09c72016-06-21 12:28:20 -04005219static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005220{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005221 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005222
Vivien Didelotfad09c72016-06-21 12:28:20 -04005223 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5224 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005225 return NULL;
5226
Vivien Didelotfad09c72016-06-21 12:28:20 -04005227 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005228
Vivien Didelotfad09c72016-06-21 12:28:20 -04005229 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005230 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005231 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005232
Vivien Didelotfad09c72016-06-21 12:28:20 -04005233 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005234}
5235
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005236static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005237 int port,
5238 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005239{
Vivien Didelot04bed142016-08-31 18:06:13 -04005240 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005241
Andrew Lunn443d5a12016-12-03 04:35:18 +01005242 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005243}
5244
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005245static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05005246 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005247{
5248 /* We don't need any dynamic resource from the kernel (yet),
5249 * so skip the prepare phase.
5250 */
5251
5252 return 0;
5253}
5254
5255static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05005256 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005257{
Vivien Didelot04bed142016-08-31 18:06:13 -04005258 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005259
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005260 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005261 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04005262 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04005263 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
5264 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005265 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005266}
5267
5268static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5269 const struct switchdev_obj_port_mdb *mdb)
5270{
Vivien Didelot04bed142016-08-31 18:06:13 -04005271 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005272 int err;
5273
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005274 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005275 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005276 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005277
5278 return err;
5279}
5280
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005281static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5282 struct dsa_mall_mirror_tc_entry *mirror,
5283 bool ingress)
5284{
5285 enum mv88e6xxx_egress_direction direction = ingress ?
5286 MV88E6XXX_EGRESS_DIR_INGRESS :
5287 MV88E6XXX_EGRESS_DIR_EGRESS;
5288 struct mv88e6xxx_chip *chip = ds->priv;
5289 bool other_mirrors = false;
5290 int i;
5291 int err;
5292
5293 if (!chip->info->ops->set_egress_port)
5294 return -EOPNOTSUPP;
5295
5296 mutex_lock(&chip->reg_lock);
5297 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5298 mirror->to_local_port) {
5299 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5300 other_mirrors |= ingress ?
5301 chip->ports[i].mirror_ingress :
5302 chip->ports[i].mirror_egress;
5303
5304 /* Can't change egress port when other mirror is active */
5305 if (other_mirrors) {
5306 err = -EBUSY;
5307 goto out;
5308 }
5309
5310 err = chip->info->ops->set_egress_port(chip,
5311 direction,
5312 mirror->to_local_port);
5313 if (err)
5314 goto out;
5315 }
5316
5317 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5318out:
5319 mutex_unlock(&chip->reg_lock);
5320
5321 return err;
5322}
5323
5324static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5325 struct dsa_mall_mirror_tc_entry *mirror)
5326{
5327 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5328 MV88E6XXX_EGRESS_DIR_INGRESS :
5329 MV88E6XXX_EGRESS_DIR_EGRESS;
5330 struct mv88e6xxx_chip *chip = ds->priv;
5331 bool other_mirrors = false;
5332 int i;
5333
5334 mutex_lock(&chip->reg_lock);
5335 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5336 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5337
5338 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5339 other_mirrors |= mirror->ingress ?
5340 chip->ports[i].mirror_ingress :
5341 chip->ports[i].mirror_egress;
5342
5343 /* Reset egress port when no other mirror is active */
5344 if (!other_mirrors) {
5345 if (chip->info->ops->set_egress_port(chip,
5346 direction,
5347 dsa_upstream_port(ds,
Colin Ian King4e4637b2019-11-12 13:05:23 +00005348 port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005349 dev_err(ds->dev, "failed to set egress port\n");
5350 }
5351
5352 mutex_unlock(&chip->reg_lock);
5353}
5354
Russell King4f859012019-02-20 15:35:05 -08005355static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
5356 bool unicast, bool multicast)
5357{
5358 struct mv88e6xxx_chip *chip = ds->priv;
5359 int err = -EOPNOTSUPP;
5360
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005361 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08005362 if (chip->info->ops->port_set_egress_floods)
5363 err = chip->info->ops->port_set_egress_floods(chip, port,
5364 unicast,
5365 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005366 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005367
5368 return err;
5369}
5370
Florian Fainellia82f67a2017-01-08 14:52:08 -08005371static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005372 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005373 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005374 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005375 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005376 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005377 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005378 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005379 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5380 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005381 .get_strings = mv88e6xxx_get_strings,
5382 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5383 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005384 .port_enable = mv88e6xxx_port_enable,
5385 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005386 .port_max_mtu = mv88e6xxx_get_max_mtu,
5387 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005388 .get_mac_eee = mv88e6xxx_get_mac_eee,
5389 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005390 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005391 .get_eeprom = mv88e6xxx_get_eeprom,
5392 .set_eeprom = mv88e6xxx_set_eeprom,
5393 .get_regs_len = mv88e6xxx_get_regs_len,
5394 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005395 .get_rxnfc = mv88e6xxx_get_rxnfc,
5396 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005397 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005398 .port_bridge_join = mv88e6xxx_port_bridge_join,
5399 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08005400 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005401 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005402 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005403 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
5404 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
5405 .port_vlan_add = mv88e6xxx_port_vlan_add,
5406 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005407 .port_fdb_add = mv88e6xxx_port_fdb_add,
5408 .port_fdb_del = mv88e6xxx_port_fdb_del,
5409 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005410 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
5411 .port_mdb_add = mv88e6xxx_port_mdb_add,
5412 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005413 .port_mirror_add = mv88e6xxx_port_mirror_add,
5414 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005415 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5416 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005417 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5418 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5419 .port_txtstamp = mv88e6xxx_port_txtstamp,
5420 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5421 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005422 .devlink_param_get = mv88e6xxx_devlink_param_get,
5423 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005424 .devlink_info_get = mv88e6xxx_devlink_info_get,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005425};
5426
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005427static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005428{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005429 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005430 struct dsa_switch *ds;
5431
Vivien Didelot7e99e342019-10-21 16:51:30 -04005432 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005433 if (!ds)
5434 return -ENOMEM;
5435
Vivien Didelot7e99e342019-10-21 16:51:30 -04005436 ds->dev = dev;
5437 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005438 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005439 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04005440 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04005441 ds->ageing_time_min = chip->info->age_time_coeff;
5442 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005443
5444 dev_set_drvdata(dev, ds);
5445
Vivien Didelot23c9ee42017-05-26 18:12:51 -04005446 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005447}
5448
Vivien Didelotfad09c72016-06-21 12:28:20 -04005449static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005450{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005451 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005452}
5453
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005454static const void *pdata_device_get_match_data(struct device *dev)
5455{
5456 const struct of_device_id *matches = dev->driver->of_match_table;
5457 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5458
5459 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5460 matches++) {
5461 if (!strcmp(pdata->compatible, matches->compatible))
5462 return matches->data;
5463 }
5464 return NULL;
5465}
5466
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005467/* There is no suspend to RAM support at DSA level yet, the switch configuration
5468 * would be lost after a power cycle so prevent it to be suspended.
5469 */
5470static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5471{
5472 return -EOPNOTSUPP;
5473}
5474
5475static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5476{
5477 return 0;
5478}
5479
5480static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5481
Vivien Didelot57d32312016-06-20 13:13:58 -04005482static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005483{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005484 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04005485 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005486 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005487 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04005488 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005489 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02005490 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005491
Andrew Lunn7bb8c992018-05-31 00:15:42 +02005492 if (!np && !pdata)
5493 return -EINVAL;
5494
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005495 if (np)
5496 compat_info = of_device_get_match_data(dev);
5497
5498 if (pdata) {
5499 compat_info = pdata_device_get_match_data(dev);
5500
5501 if (!pdata->netdev)
5502 return -EINVAL;
5503
5504 for (port = 0; port < DSA_MAX_PORTS; port++) {
5505 if (!(pdata->enabled_ports & (1 << port)))
5506 continue;
5507 if (strcmp(pdata->cd.port_names[port], "cpu"))
5508 continue;
5509 pdata->cd.netdev[port] = &pdata->netdev->dev;
5510 break;
5511 }
5512 }
5513
Vivien Didelotcaac8542016-06-20 13:14:09 -04005514 if (!compat_info)
5515 return -EINVAL;
5516
Vivien Didelotfad09c72016-06-21 12:28:20 -04005517 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005518 if (!chip) {
5519 err = -ENOMEM;
5520 goto out;
5521 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005522
Vivien Didelotfad09c72016-06-21 12:28:20 -04005523 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04005524
Vivien Didelotfad09c72016-06-21 12:28:20 -04005525 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04005526 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005527 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005528
Andrew Lunnb4308f02016-11-21 23:26:55 +01005529 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005530 if (IS_ERR(chip->reset)) {
5531 err = PTR_ERR(chip->reset);
5532 goto out;
5533 }
Baruch Siach7b75e492019-06-27 21:17:39 +03005534 if (chip->reset)
5535 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01005536
Vivien Didelotfad09c72016-06-21 12:28:20 -04005537 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005538 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005539 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005540
Vivien Didelote57e5e72016-08-15 17:19:00 -04005541 mv88e6xxx_phy_init(chip);
5542
Andrew Lunn00baabe2018-05-19 22:31:35 +02005543 if (chip->info->ops->get_eeprom) {
5544 if (np)
5545 of_property_read_u32(np, "eeprom-length",
5546 &chip->eeprom_len);
5547 else
5548 chip->eeprom_len = pdata->eeprom_len;
5549 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005550
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005551 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005552 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005553 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02005554 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02005555 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02005556
Andrew Lunna27415d2019-05-01 00:10:50 +02005557 if (np) {
5558 chip->irq = of_irq_get(np, 0);
5559 if (chip->irq == -EPROBE_DEFER) {
5560 err = chip->irq;
5561 goto out;
5562 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02005563 }
5564
Andrew Lunna27415d2019-05-01 00:10:50 +02005565 if (pdata)
5566 chip->irq = pdata->irq;
5567
Andrew Lunn294d7112018-02-22 22:58:32 +01005568 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01005569 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01005570 * controllers
5571 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005572 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005573 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005574 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005575 else
5576 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005577 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005578
Andrew Lunn294d7112018-02-22 22:58:32 +01005579 if (err)
5580 goto out;
5581
5582 if (chip->info->g2_irqs > 0) {
5583 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005584 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01005585 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005586 }
5587
Andrew Lunn294d7112018-02-22 22:58:32 +01005588 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5589 if (err)
5590 goto out_g2_irq;
5591
5592 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5593 if (err)
5594 goto out_g1_atu_prob_irq;
5595
Andrew Lunna3c53be52017-01-24 14:53:50 +01005596 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02005597 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01005598 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005599
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005600 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005601 if (err)
5602 goto out_mdio;
5603
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005604 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02005605
5606out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01005607 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01005608out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005609 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01005610out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005611 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005612out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005613 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005614 mv88e6xxx_g2_irq_free(chip);
5615out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005616 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005617 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005618 else
5619 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005620out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005621 if (pdata)
5622 dev_put(pdata->netdev);
5623
Andrew Lunndc30c352016-10-16 19:56:49 +02005624 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005625}
5626
5627static void mv88e6xxx_remove(struct mdio_device *mdiodev)
5628{
5629 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04005630 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005631
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005632 if (chip->info->ptp_support) {
5633 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005634 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005635 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005636
Andrew Lunn930188c2016-08-22 16:01:03 +02005637 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005638 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005639 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005640
Andrew Lunn76f38f12018-03-17 20:21:09 +01005641 mv88e6xxx_g1_vtu_prob_irq_free(chip);
5642 mv88e6xxx_g1_atu_prob_irq_free(chip);
5643
5644 if (chip->info->g2_irqs > 0)
5645 mv88e6xxx_g2_irq_free(chip);
5646
Andrew Lunn76f38f12018-03-17 20:21:09 +01005647 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005648 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01005649 else
5650 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005651}
5652
5653static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04005654 {
5655 .compatible = "marvell,mv88e6085",
5656 .data = &mv88e6xxx_table[MV88E6085],
5657 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005658 {
5659 .compatible = "marvell,mv88e6190",
5660 .data = &mv88e6xxx_table[MV88E6190],
5661 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005662 {
5663 .compatible = "marvell,mv88e6250",
5664 .data = &mv88e6xxx_table[MV88E6250],
5665 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005666 { /* sentinel */ },
5667};
5668
5669MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
5670
5671static struct mdio_driver mv88e6xxx_driver = {
5672 .probe = mv88e6xxx_probe,
5673 .remove = mv88e6xxx_remove,
5674 .mdiodrv.driver = {
5675 .name = "mv88e6085",
5676 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005677 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005678 },
5679};
5680
Andrew Lunn7324d502019-04-27 19:19:10 +02005681mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00005682
5683MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5684MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5685MODULE_LICENSE("GPL");