blob: 6787d560e9e3d9d4f035c34f39e9217adca8e463 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040035#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040036#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010037#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020038#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010039#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010040#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040042#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000043
Vivien Didelotfad09c72016-06-21 12:28:20 -040044static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040045{
Vivien Didelotfad09c72016-06-21 12:28:20 -040046 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
47 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040048 dump_stack();
49 }
50}
51
Vivien Didelotec561272016-09-02 14:45:33 -040052int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040053{
54 int err;
55
Vivien Didelotfad09c72016-06-21 12:28:20 -040056 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040057
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059 if (err)
60 return err;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 addr, reg, *val);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069{
70 int err;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 if (err)
76 return err;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 addr, reg, val);
80
81 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000082}
83
Vivien Didelot683f2242019-08-09 18:47:54 -040084int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
85 u16 mask, u16 val)
86{
87 u16 data;
88 int err;
89 int i;
90
91 /* There's no bus specific operation to wait for a mask */
92 for (i = 0; i < 16; i++) {
93 err = mv88e6xxx_read(chip, addr, reg, &data);
94 if (err)
95 return err;
96
97 if ((data & mask) == val)
98 return 0;
99
100 usleep_range(1000, 2000);
101 }
102
103 dev_err(chip->dev, "Timeout while waiting for switch\n");
104 return -ETIMEDOUT;
105}
106
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400107int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
108 int bit, int val)
109{
110 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
111 val ? BIT(bit) : 0x0000);
112}
113
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200114struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100115{
116 struct mv88e6xxx_mdio_bus *mdio_bus;
117
118 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
119 list);
120 if (!mdio_bus)
121 return NULL;
122
123 return mdio_bus->bus;
124}
125
Andrew Lunndc30c352016-10-16 19:56:49 +0200126static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
127{
128 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
129 unsigned int n = d->hwirq;
130
131 chip->g1_irq.masked |= (1 << n);
132}
133
134static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
135{
136 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
137 unsigned int n = d->hwirq;
138
139 chip->g1_irq.masked &= ~(1 << n);
140}
141
Andrew Lunn294d7112018-02-22 22:58:32 +0100142static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200143{
Andrew Lunndc30c352016-10-16 19:56:49 +0200144 unsigned int nhandled = 0;
145 unsigned int sub_irq;
146 unsigned int n;
147 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500148 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200149 int err;
150
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000151 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400152 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000153 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200154
155 if (err)
156 goto out;
157
John David Anglin7c0db242019-02-11 13:40:21 -0500158 do {
159 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
160 if (reg & (1 << n)) {
161 sub_irq = irq_find_mapping(chip->g1_irq.domain,
162 n);
163 handle_nested_irq(sub_irq);
164 ++nhandled;
165 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200166 }
John David Anglin7c0db242019-02-11 13:40:21 -0500167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000168 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500169 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
170 if (err)
171 goto unlock;
172 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
173unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000174 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500175 if (err)
176 goto out;
177 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
178 } while (reg & ctl1);
179
Andrew Lunndc30c352016-10-16 19:56:49 +0200180out:
181 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
182}
183
Andrew Lunn294d7112018-02-22 22:58:32 +0100184static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
185{
186 struct mv88e6xxx_chip *chip = dev_id;
187
188 return mv88e6xxx_g1_irq_thread_work(chip);
189}
190
Andrew Lunndc30c352016-10-16 19:56:49 +0200191static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
192{
193 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
194
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000195 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200196}
197
198static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
199{
200 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
201 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
202 u16 reg;
203 int err;
204
Vivien Didelotd77f4322017-06-15 12:14:03 -0400205 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200206 if (err)
207 goto out;
208
209 reg &= ~mask;
210 reg |= (~chip->g1_irq.masked & mask);
211
Vivien Didelotd77f4322017-06-15 12:14:03 -0400212 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200213 if (err)
214 goto out;
215
216out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000217 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200218}
219
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530220static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200221 .name = "mv88e6xxx-g1",
222 .irq_mask = mv88e6xxx_g1_irq_mask,
223 .irq_unmask = mv88e6xxx_g1_irq_unmask,
224 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
225 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
226};
227
228static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
229 unsigned int irq,
230 irq_hw_number_t hwirq)
231{
232 struct mv88e6xxx_chip *chip = d->host_data;
233
234 irq_set_chip_data(irq, d->host_data);
235 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
236 irq_set_noprobe(irq);
237
238 return 0;
239}
240
241static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
242 .map = mv88e6xxx_g1_irq_domain_map,
243 .xlate = irq_domain_xlate_twocell,
244};
245
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200246/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100247static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200248{
249 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100250 u16 mask;
251
Vivien Didelotd77f4322017-06-15 12:14:03 -0400252 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100253 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400254 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100255
Andreas Färber5edef2f2016-11-27 23:26:28 +0100256 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100257 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 irq_dispose_mapping(virq);
259 }
260
Andrew Lunna3db3d32016-11-20 20:14:14 +0100261 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200262}
263
Andrew Lunn294d7112018-02-22 22:58:32 +0100264static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
265{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200266 /*
267 * free_irq must be called without reg_lock taken because the irq
268 * handler takes this lock, too.
269 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100270 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200271
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000272 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200273 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000274 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100275}
276
277static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200278{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100279 int err, irq, virq;
280 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200281
282 chip->g1_irq.nirqs = chip->info->g1_irqs;
283 chip->g1_irq.domain = irq_domain_add_simple(
284 NULL, chip->g1_irq.nirqs, 0,
285 &mv88e6xxx_g1_irq_domain_ops, chip);
286 if (!chip->g1_irq.domain)
287 return -ENOMEM;
288
289 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
290 irq_create_mapping(chip->g1_irq.domain, irq);
291
292 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
293 chip->g1_irq.masked = ~0;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100297 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200298
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100299 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200300
Vivien Didelotd77f4322017-06-15 12:14:03 -0400301 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200302 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100303 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200304
305 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400306 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200307 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100308 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200309
Andrew Lunndc30c352016-10-16 19:56:49 +0200310 return 0;
311
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100312out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100313 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400314 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100315
316out_mapping:
317 for (irq = 0; irq < 16; irq++) {
318 virq = irq_find_mapping(chip->g1_irq.domain, irq);
319 irq_dispose_mapping(virq);
320 }
321
322 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200323
324 return err;
325}
326
Andrew Lunn294d7112018-02-22 22:58:32 +0100327static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
328{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100329 static struct lock_class_key lock_key;
330 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100331 int err;
332
333 err = mv88e6xxx_g1_irq_setup_common(chip);
334 if (err)
335 return err;
336
Andrew Lunnf6d97582019-02-23 17:43:56 +0100337 /* These lock classes tells lockdep that global 1 irqs are in
338 * a different category than their parent GPIO, so it won't
339 * report false recursion.
340 */
341 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000343 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100344 err = request_threaded_irq(chip->irq, NULL,
345 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200346 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn294d7112018-02-22 22:58:32 +0100347 dev_name(chip->dev), chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000348 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100349 if (err)
350 mv88e6xxx_g1_irq_free_common(chip);
351
352 return err;
353}
354
355static void mv88e6xxx_irq_poll(struct kthread_work *work)
356{
357 struct mv88e6xxx_chip *chip = container_of(work,
358 struct mv88e6xxx_chip,
359 irq_poll_work.work);
360 mv88e6xxx_g1_irq_thread_work(chip);
361
362 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
363 msecs_to_jiffies(100));
364}
365
366static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
367{
368 int err;
369
370 err = mv88e6xxx_g1_irq_setup_common(chip);
371 if (err)
372 return err;
373
374 kthread_init_delayed_work(&chip->irq_poll_work,
375 mv88e6xxx_irq_poll);
376
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800377 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100378 if (IS_ERR(chip->kworker))
379 return PTR_ERR(chip->kworker);
380
381 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
382 msecs_to_jiffies(100));
383
384 return 0;
385}
386
387static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
388{
389 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
390 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200391
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000392 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200393 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000394 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100395}
396
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +0100397int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
398 int speed, int duplex, int pause,
399 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100400{
Andrew Lunna26deec2019-04-18 03:11:39 +0200401 struct phylink_link_state state;
Vivien Didelotd78343d2016-11-04 03:23:36 +0100402 int err;
403
404 if (!chip->info->ops->port_set_link)
405 return 0;
406
Andrew Lunna26deec2019-04-18 03:11:39 +0200407 if (!chip->info->ops->port_link_state)
408 return 0;
409
410 err = chip->info->ops->port_link_state(chip, port, &state);
411 if (err)
412 return err;
413
414 /* Has anything actually changed? We don't expect the
415 * interface mode to change without one of the other
416 * parameters also changing
417 */
418 if (state.link == link &&
419 state.speed == speed &&
Marek Behún927441a2019-08-14 16:40:24 +0200420 state.duplex == duplex &&
421 (state.interface == mode ||
422 state.interface == PHY_INTERFACE_MODE_NA))
Andrew Lunna26deec2019-04-18 03:11:39 +0200423 return 0;
424
Vivien Didelotd78343d2016-11-04 03:23:36 +0100425 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200426 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100427 if (err)
428 return err;
429
430 if (chip->info->ops->port_set_speed) {
431 err = chip->info->ops->port_set_speed(chip, port, speed);
432 if (err && err != -EOPNOTSUPP)
433 goto restore_link;
434 }
435
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100436 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
437 mode = chip->info->ops->port_max_speed_mode(port);
438
Andrew Lunn54186b92018-08-09 15:38:37 +0200439 if (chip->info->ops->port_set_pause) {
440 err = chip->info->ops->port_set_pause(chip, port, pause);
441 if (err)
442 goto restore_link;
443 }
444
Vivien Didelotd78343d2016-11-04 03:23:36 +0100445 if (chip->info->ops->port_set_duplex) {
446 err = chip->info->ops->port_set_duplex(chip, port, duplex);
447 if (err && err != -EOPNOTSUPP)
448 goto restore_link;
449 }
450
451 if (chip->info->ops->port_set_rgmii_delay) {
452 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
453 if (err && err != -EOPNOTSUPP)
454 goto restore_link;
455 }
456
Andrew Lunnf39908d2017-02-04 20:02:50 +0100457 if (chip->info->ops->port_set_cmode) {
458 err = chip->info->ops->port_set_cmode(chip, port, mode);
459 if (err && err != -EOPNOTSUPP)
460 goto restore_link;
461 }
462
Vivien Didelotd78343d2016-11-04 03:23:36 +0100463 err = 0;
464restore_link:
465 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400466 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100467
468 return err;
469}
470
Marek Vasutd700ec42018-09-12 00:15:24 +0200471static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
472{
473 struct mv88e6xxx_chip *chip = ds->priv;
474
475 return port < chip->info->num_internal_phys;
476}
477
Russell King6c422e32018-08-09 15:38:39 +0200478static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
479 unsigned long *mask,
480 struct phylink_link_state *state)
481{
482 if (!phy_interface_mode_is_8023z(state->interface)) {
483 /* 10M and 100M are only supported in non-802.3z mode */
484 phylink_set(mask, 10baseT_Half);
485 phylink_set(mask, 10baseT_Full);
486 phylink_set(mask, 100baseT_Half);
487 phylink_set(mask, 100baseT_Full);
488 }
489}
490
491static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
492 unsigned long *mask,
493 struct phylink_link_state *state)
494{
495 /* FIXME: if the port is in 1000Base-X mode, then it only supports
496 * 1000M FD speeds. In this case, CMODE will indicate 5.
497 */
498 phylink_set(mask, 1000baseT_Full);
499 phylink_set(mask, 1000baseX_Full);
500
501 mv88e6065_phylink_validate(chip, port, mask, state);
502}
503
Marek Behúne3af71a2019-02-25 12:39:55 +0100504static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
505 unsigned long *mask,
506 struct phylink_link_state *state)
507{
508 if (port >= 5)
509 phylink_set(mask, 2500baseX_Full);
510
511 /* No ethtool bits for 200Mbps */
512 phylink_set(mask, 1000baseT_Full);
513 phylink_set(mask, 1000baseX_Full);
514
515 mv88e6065_phylink_validate(chip, port, mask, state);
516}
517
Russell King6c422e32018-08-09 15:38:39 +0200518static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
519 unsigned long *mask,
520 struct phylink_link_state *state)
521{
522 /* No ethtool bits for 200Mbps */
523 phylink_set(mask, 1000baseT_Full);
524 phylink_set(mask, 1000baseX_Full);
525
526 mv88e6065_phylink_validate(chip, port, mask, state);
527}
528
529static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
530 unsigned long *mask,
531 struct phylink_link_state *state)
532{
Andrew Lunnec260162019-02-08 22:25:44 +0100533 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200534 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100535 phylink_set(mask, 2500baseT_Full);
536 }
Russell King6c422e32018-08-09 15:38:39 +0200537
538 /* No ethtool bits for 200Mbps */
539 phylink_set(mask, 1000baseT_Full);
540 phylink_set(mask, 1000baseX_Full);
541
542 mv88e6065_phylink_validate(chip, port, mask, state);
543}
544
545static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
546 unsigned long *mask,
547 struct phylink_link_state *state)
548{
549 if (port >= 9) {
550 phylink_set(mask, 10000baseT_Full);
551 phylink_set(mask, 10000baseKR_Full);
552 }
553
554 mv88e6390_phylink_validate(chip, port, mask, state);
555}
556
Russell Kingc9a23562018-05-10 13:17:35 -0700557static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
558 unsigned long *supported,
559 struct phylink_link_state *state)
560{
Russell King6c422e32018-08-09 15:38:39 +0200561 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
562 struct mv88e6xxx_chip *chip = ds->priv;
563
564 /* Allow all the expected bits */
565 phylink_set(mask, Autoneg);
566 phylink_set(mask, Pause);
567 phylink_set_port_modes(mask);
568
569 if (chip->info->ops->phylink_validate)
570 chip->info->ops->phylink_validate(chip, port, mask, state);
571
572 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
573 bitmap_and(state->advertising, state->advertising, mask,
574 __ETHTOOL_LINK_MODE_MASK_NBITS);
575
576 /* We can only operate at 2500BaseX or 1000BaseX. If requested
577 * to advertise both, only report advertising at 2500BaseX.
578 */
579 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700580}
581
582static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
583 struct phylink_link_state *state)
584{
585 struct mv88e6xxx_chip *chip = ds->priv;
586 int err;
587
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000588 mv88e6xxx_reg_lock(chip);
Russell King6c422e32018-08-09 15:38:39 +0200589 if (chip->info->ops->port_link_state)
590 err = chip->info->ops->port_link_state(chip, port, state);
591 else
592 err = -EOPNOTSUPP;
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000593 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700594
595 return err;
596}
597
598static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
599 unsigned int mode,
600 const struct phylink_link_state *state)
601{
602 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn54186b92018-08-09 15:38:37 +0200603 int speed, duplex, link, pause, err;
Russell Kingc9a23562018-05-10 13:17:35 -0700604
Marek Vasutd700ec42018-09-12 00:15:24 +0200605 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700606 return;
607
608 if (mode == MLO_AN_FIXED) {
609 link = LINK_FORCED_UP;
610 speed = state->speed;
611 duplex = state->duplex;
Marek Vasutd700ec42018-09-12 00:15:24 +0200612 } else if (!mv88e6xxx_phy_is_internal(ds, port)) {
613 link = state->link;
614 speed = state->speed;
615 duplex = state->duplex;
Russell Kingc9a23562018-05-10 13:17:35 -0700616 } else {
617 speed = SPEED_UNFORCED;
618 duplex = DUPLEX_UNFORCED;
619 link = LINK_UNFORCED;
620 }
Andrew Lunn54186b92018-08-09 15:38:37 +0200621 pause = !!phylink_test(state->advertising, Pause);
Russell Kingc9a23562018-05-10 13:17:35 -0700622
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000623 mv88e6xxx_reg_lock(chip);
Andrew Lunn54186b92018-08-09 15:38:37 +0200624 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
Russell Kingc9a23562018-05-10 13:17:35 -0700625 state->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000626 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700627
628 if (err && err != -EOPNOTSUPP)
629 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
630}
631
632static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
633{
634 struct mv88e6xxx_chip *chip = ds->priv;
635 int err;
636
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000637 mv88e6xxx_reg_lock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700638 err = chip->info->ops->port_set_link(chip, port, link);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000639 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700640
641 if (err)
642 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
643}
644
645static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
646 unsigned int mode,
647 phy_interface_t interface)
648{
649 if (mode == MLO_AN_FIXED)
650 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
651}
652
653static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
654 unsigned int mode, phy_interface_t interface,
655 struct phy_device *phydev)
656{
657 if (mode == MLO_AN_FIXED)
658 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
659}
660
Andrew Lunna605a0f2016-11-21 23:26:58 +0100661static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000662{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100663 if (!chip->info->ops->stats_snapshot)
664 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000665
Andrew Lunna605a0f2016-11-21 23:26:58 +0100666 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667}
668
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100670 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
671 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
672 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
673 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
674 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
675 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
676 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
677 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
678 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
679 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
680 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
681 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
682 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
683 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
684 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
685 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
686 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
687 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
688 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
689 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
690 { "single", 4, 0x14, STATS_TYPE_BANK0, },
691 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
692 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
693 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
694 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
695 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
696 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
697 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
698 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
699 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
700 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
701 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
702 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
703 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
704 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
705 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
706 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
707 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
708 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
709 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
710 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
711 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
712 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
713 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
714 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
715 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
716 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
717 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
718 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
719 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
720 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
721 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
722 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
723 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
724 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
725 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
726 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
727 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
728 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200729};
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100732 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100733 int port, u16 bank1_select,
734 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200735{
Andrew Lunn80c46272015-06-20 18:42:30 +0200736 u32 low;
737 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100738 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200739 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200740 u64 value;
741
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100743 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200744 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
745 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800746 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200747
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200748 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100749 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200750 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
751 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800752 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000753 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200754 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100755 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100756 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100757 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 /* fall through */
759 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100760 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100761 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100762 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100763 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500764 break;
765 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800766 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100768 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200769 return value;
770}
771
Andrew Lunn436fe172018-03-01 02:02:29 +0100772static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
773 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774{
775 struct mv88e6xxx_hw_stat *stat;
776 int i, j;
777
778 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
779 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100780 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
782 ETH_GSTRING_LEN);
783 j++;
784 }
785 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100786
787 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100788}
789
Andrew Lunn436fe172018-03-01 02:02:29 +0100790static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
791 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100792{
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return mv88e6xxx_stats_get_strings(chip, data,
794 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100795}
796
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000797static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
798 uint8_t *data)
799{
800 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
801}
802
Andrew Lunn436fe172018-03-01 02:02:29 +0100803static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
804 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100805{
Andrew Lunn436fe172018-03-01 02:02:29 +0100806 return mv88e6xxx_stats_get_strings(chip, data,
807 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100808}
809
Andrew Lunn65f60e42018-03-28 23:50:28 +0200810static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
811 "atu_member_violation",
812 "atu_miss_violation",
813 "atu_full_violation",
814 "vtu_member_violation",
815 "vtu_miss_violation",
816};
817
818static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
819{
820 unsigned int i;
821
822 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
823 strlcpy(data + i * ETH_GSTRING_LEN,
824 mv88e6xxx_atu_vtu_stats_strings[i],
825 ETH_GSTRING_LEN);
826}
827
Andrew Lunndfafe442016-11-21 23:27:02 +0100828static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700829 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830{
Vivien Didelot04bed142016-08-31 18:06:13 -0400831 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100832 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100833
Florian Fainelli89f09042018-04-25 12:12:50 -0700834 if (stringset != ETH_SS_STATS)
835 return;
836
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000837 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100838
Andrew Lunndfafe442016-11-21 23:27:02 +0100839 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100840 count = chip->info->ops->stats_get_strings(chip, data);
841
842 if (chip->info->ops->serdes_get_strings) {
843 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200844 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100845 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100846
Andrew Lunn65f60e42018-03-28 23:50:28 +0200847 data += count * ETH_GSTRING_LEN;
848 mv88e6xxx_atu_vtu_get_strings(data);
849
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000850 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100851}
852
853static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
854 int types)
855{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 struct mv88e6xxx_hw_stat *stat;
857 int i, j;
858
859 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
860 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100861 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100862 j++;
863 }
864 return j;
865}
866
Andrew Lunndfafe442016-11-21 23:27:02 +0100867static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
868{
869 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
870 STATS_TYPE_PORT);
871}
872
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000873static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
874{
875 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
876}
877
Andrew Lunndfafe442016-11-21 23:27:02 +0100878static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
879{
880 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
881 STATS_TYPE_BANK1);
882}
883
Florian Fainelli89f09042018-04-25 12:12:50 -0700884static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100885{
886 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100887 int serdes_count = 0;
888 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100889
Florian Fainelli89f09042018-04-25 12:12:50 -0700890 if (sset != ETH_SS_STATS)
891 return 0;
892
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000893 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100895 count = chip->info->ops->stats_get_sset_count(chip);
896 if (count < 0)
897 goto out;
898
899 if (chip->info->ops->serdes_get_sset_count)
900 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
901 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200902 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100903 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200904 goto out;
905 }
906 count += serdes_count;
907 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
908
Andrew Lunn436fe172018-03-01 02:02:29 +0100909out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000910 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100911
Andrew Lunn436fe172018-03-01 02:02:29 +0100912 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100913}
914
Andrew Lunn436fe172018-03-01 02:02:29 +0100915static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
916 uint64_t *data, int types,
917 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
924 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000925 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100926 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
927 bank1_select,
928 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000929 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +0100930
Andrew Lunn052f9472016-11-21 23:27:03 +0100931 j++;
932 }
933 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100934 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100935}
936
Andrew Lunn436fe172018-03-01 02:02:29 +0100937static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
938 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100939{
940 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100941 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400942 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100943}
944
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000945static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
946 uint64_t *data)
947{
948 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
949 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
950}
951
Andrew Lunn436fe172018-03-01 02:02:29 +0100952static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
953 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100954{
955 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100956 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400957 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
958 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100959}
960
Andrew Lunn436fe172018-03-01 02:02:29 +0100961static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100963{
964 return mv88e6xxx_stats_get_stats(chip, port, data,
965 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400966 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
967 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100968}
969
Andrew Lunn65f60e42018-03-28 23:50:28 +0200970static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
971 uint64_t *data)
972{
973 *data++ = chip->ports[port].atu_member_violation;
974 *data++ = chip->ports[port].atu_miss_violation;
975 *data++ = chip->ports[port].atu_full_violation;
976 *data++ = chip->ports[port].vtu_member_violation;
977 *data++ = chip->ports[port].vtu_miss_violation;
978}
979
Andrew Lunn052f9472016-11-21 23:27:03 +0100980static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
981 uint64_t *data)
982{
Andrew Lunn436fe172018-03-01 02:02:29 +0100983 int count = 0;
984
Andrew Lunn052f9472016-11-21 23:27:03 +0100985 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100986 count = chip->info->ops->stats_get_stats(chip, port, data);
987
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000988 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 if (chip->info->ops->serdes_get_stats) {
990 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100992 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200993 data += count;
994 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000995 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +0100996}
997
Vivien Didelotf81ec902016-05-09 13:22:58 -0400998static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
999 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001000{
Vivien Didelot04bed142016-08-31 18:06:13 -04001001 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001002 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001004 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001005
Andrew Lunna605a0f2016-11-21 23:26:58 +01001006 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001007 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001008
1009 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001010 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001011
1012 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014}
Ben Hutchings98e67302011-11-25 14:36:19 +00001015
Vivien Didelotf81ec902016-05-09 13:22:58 -04001016static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001017{
1018 return 32 * sizeof(u16);
1019}
1020
Vivien Didelotf81ec902016-05-09 13:22:58 -04001021static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1022 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001023{
Vivien Didelot04bed142016-08-31 18:06:13 -04001024 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001025 int err;
1026 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027 u16 *p = _p;
1028 int i;
1029
Vivien Didelota5f39322018-12-17 16:05:21 -05001030 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031
1032 memset(p, 0xff, 32 * sizeof(u16));
1033
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001034 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001035
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001037
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001038 err = mv88e6xxx_port_read(chip, port, i, &reg);
1039 if (!err)
1040 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041 }
Vivien Didelot23062512016-05-09 13:22:45 -04001042
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001043 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044}
1045
Vivien Didelot08f50062017-08-01 16:32:41 -04001046static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1047 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001048{
Vivien Didelot5480db62017-08-01 16:32:40 -04001049 /* Nothing to do on the port's MAC */
1050 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001051}
1052
Vivien Didelot08f50062017-08-01 16:32:41 -04001053static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1054 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001055{
Vivien Didelot5480db62017-08-01 16:32:40 -04001056 /* Nothing to do on the port's MAC */
1057 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058}
1059
Vivien Didelote5887a22017-03-30 17:37:11 -04001060static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001061{
Vivien Didelote5887a22017-03-30 17:37:11 -04001062 struct dsa_switch *ds = NULL;
1063 struct net_device *br;
1064 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001065 int i;
1066
Vivien Didelote5887a22017-03-30 17:37:11 -04001067 if (dev < DSA_MAX_SWITCHES)
1068 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001069
Vivien Didelote5887a22017-03-30 17:37:11 -04001070 /* Prevent frames from unknown switch or port */
1071 if (!ds || port >= ds->num_ports)
1072 return 0;
1073
1074 /* Frames from DSA links and CPU ports can egress any local port */
1075 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1076 return mv88e6xxx_port_mask(chip);
1077
1078 br = ds->ports[port].bridge_dev;
1079 pvlan = 0;
1080
1081 /* Frames from user ports can egress any local DSA links and CPU ports,
1082 * as well as any local member of their bridge group.
1083 */
1084 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1085 if (dsa_is_cpu_port(chip->ds, i) ||
1086 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -04001087 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001088 pvlan |= BIT(i);
1089
1090 return pvlan;
1091}
1092
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001093static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001094{
1095 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001096
1097 /* prevent frames from going back out of the port they came in on */
1098 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001099
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001100 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1104 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001107 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001110 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001111 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001112
1113 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001114 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001115}
1116
Vivien Didelot93e18d62018-05-11 17:16:35 -04001117static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1118{
1119 int err;
1120
1121 if (chip->info->ops->ieee_pri_map) {
1122 err = chip->info->ops->ieee_pri_map(chip);
1123 if (err)
1124 return err;
1125 }
1126
1127 if (chip->info->ops->ip_pri_map) {
1128 err = chip->info->ops->ip_pri_map(chip);
1129 if (err)
1130 return err;
1131 }
1132
1133 return 0;
1134}
1135
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001136static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1137{
1138 int target, port;
1139 int err;
1140
1141 if (!chip->info->global2_addr)
1142 return 0;
1143
1144 /* Initialize the routing port to the 32 possible target devices */
1145 for (target = 0; target < 32; target++) {
1146 port = 0x1f;
1147 if (target < DSA_MAX_SWITCHES)
1148 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1149 port = chip->ds->rtable[target];
1150
1151 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1152 if (err)
1153 return err;
1154 }
1155
Vivien Didelot02317e62018-05-09 11:38:49 -04001156 if (chip->info->ops->set_cascade_port) {
1157 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1158 err = chip->info->ops->set_cascade_port(chip, port);
1159 if (err)
1160 return err;
1161 }
1162
Vivien Didelot23c98912018-05-09 11:38:50 -04001163 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1164 if (err)
1165 return err;
1166
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001167 return 0;
1168}
1169
Vivien Didelotb28f8722018-04-26 21:56:44 -04001170static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1171{
1172 /* Clear all trunk masks and mapping */
1173 if (chip->info->global2_addr)
1174 return mv88e6xxx_g2_trunk_clear(chip);
1175
1176 return 0;
1177}
1178
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001179static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1180{
1181 if (chip->info->ops->rmu_disable)
1182 return chip->info->ops->rmu_disable(chip);
1183
1184 return 0;
1185}
1186
Vivien Didelot9e907d72017-07-17 13:03:43 -04001187static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1188{
1189 if (chip->info->ops->pot_clear)
1190 return chip->info->ops->pot_clear(chip);
1191
1192 return 0;
1193}
1194
Vivien Didelot51c901a2017-07-17 13:03:41 -04001195static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1196{
1197 if (chip->info->ops->mgmt_rsvd2cpu)
1198 return chip->info->ops->mgmt_rsvd2cpu(chip);
1199
1200 return 0;
1201}
1202
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001203static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1204{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001205 int err;
1206
Vivien Didelotdaefc942017-03-11 16:12:54 -05001207 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1208 if (err)
1209 return err;
1210
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001211 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1212 if (err)
1213 return err;
1214
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001215 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1216}
1217
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001218static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1219{
1220 int port;
1221 int err;
1222
1223 if (!chip->info->ops->irl_init_all)
1224 return 0;
1225
1226 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1227 /* Disable ingress rate limiting by resetting all per port
1228 * ingress rate limit resources to their initial state.
1229 */
1230 err = chip->info->ops->irl_init_all(chip, port);
1231 if (err)
1232 return err;
1233 }
1234
1235 return 0;
1236}
1237
Vivien Didelot04a69a12017-10-13 14:18:05 -04001238static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1239{
1240 if (chip->info->ops->set_switch_mac) {
1241 u8 addr[ETH_ALEN];
1242
1243 eth_random_addr(addr);
1244
1245 return chip->info->ops->set_switch_mac(chip, addr);
1246 }
1247
1248 return 0;
1249}
1250
Vivien Didelot17a15942017-03-30 17:37:09 -04001251static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1252{
1253 u16 pvlan = 0;
1254
1255 if (!mv88e6xxx_has_pvt(chip))
1256 return -EOPNOTSUPP;
1257
1258 /* Skip the local source device, which uses in-chip port VLAN */
1259 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001260 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001261
1262 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1263}
1264
Vivien Didelot81228992017-03-30 17:37:08 -04001265static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1266{
Vivien Didelot17a15942017-03-30 17:37:09 -04001267 int dev, port;
1268 int err;
1269
Vivien Didelot81228992017-03-30 17:37:08 -04001270 if (!mv88e6xxx_has_pvt(chip))
1271 return 0;
1272
1273 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1274 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1275 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001276 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1277 if (err)
1278 return err;
1279
1280 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1281 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1282 err = mv88e6xxx_pvt_map(chip, dev, port);
1283 if (err)
1284 return err;
1285 }
1286 }
1287
1288 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001289}
1290
Vivien Didelot749efcb2016-09-22 16:49:24 -04001291static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1292{
1293 struct mv88e6xxx_chip *chip = ds->priv;
1294 int err;
1295
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001296 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001297 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001298 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001299
1300 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001301 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001302}
1303
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001304static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1305{
1306 if (!chip->info->max_vid)
1307 return 0;
1308
1309 return mv88e6xxx_g1_vtu_flush(chip);
1310}
1311
Vivien Didelotf1394b782017-05-01 14:05:22 -04001312static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1313 struct mv88e6xxx_vtu_entry *entry)
1314{
1315 if (!chip->info->ops->vtu_getnext)
1316 return -EOPNOTSUPP;
1317
1318 return chip->info->ops->vtu_getnext(chip, entry);
1319}
1320
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001321static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1322 struct mv88e6xxx_vtu_entry *entry)
1323{
1324 if (!chip->info->ops->vtu_loadpurge)
1325 return -EOPNOTSUPP;
1326
1327 return chip->info->ops->vtu_loadpurge(chip, entry);
1328}
1329
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001330static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001331{
1332 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001333 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001334 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001335
1336 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1337
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001338 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001339 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001340 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001341 if (err)
1342 return err;
1343
1344 set_bit(*fid, fid_bitmap);
1345 }
1346
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001347 /* Set every FID bit used by the VLAN entries */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001348 vlan.vid = chip->info->max_vid;
1349 vlan.valid = false;
1350
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001351 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001352 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001353 if (err)
1354 return err;
1355
1356 if (!vlan.valid)
1357 break;
1358
1359 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001360 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001361
1362 /* The reset value 0x000 is used to indicate that multiple address
1363 * databases are not needed. Return the next positive available.
1364 */
1365 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001367 return -ENOSPC;
1368
1369 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001370 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001371}
1372
Vivien Didelotda9c3592016-02-12 12:09:40 -05001373static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1374 u16 vid_begin, u16 vid_end)
1375{
Vivien Didelot04bed142016-08-31 18:06:13 -04001376 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001377 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001378 int i, err;
1379
Andrew Lunndb06ae412017-09-25 23:32:20 +02001380 /* DSA and CPU ports have to be members of multiple vlans */
1381 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1382 return 0;
1383
Vivien Didelotda9c3592016-02-12 12:09:40 -05001384 if (!vid_begin)
1385 return -EOPNOTSUPP;
1386
Vivien Didelot425d2d32019-08-01 14:36:34 -04001387 vlan.vid = vid_begin - 1;
1388 vlan.valid = false;
1389
Vivien Didelotda9c3592016-02-12 12:09:40 -05001390 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001391 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001392 if (err)
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001393 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001394
1395 if (!vlan.valid)
1396 break;
1397
1398 if (vlan.vid > vid_end)
1399 break;
1400
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001401 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001402 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1403 continue;
1404
Andrew Lunncd886462017-11-09 22:29:53 +01001405 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001406 continue;
1407
Vivien Didelotbd00e052017-05-01 14:05:11 -04001408 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001409 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001410 continue;
1411
Vivien Didelotc8652c82017-10-16 11:12:19 -04001412 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001413 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001414 break; /* same bridge, check next VLAN */
1415
Vivien Didelotc8652c82017-10-16 11:12:19 -04001416 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001417 continue;
1418
Andrew Lunn743fcc22017-11-09 22:29:54 +01001419 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1420 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001421 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001422 return -EOPNOTSUPP;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001423 }
1424 } while (vlan.vid < vid_end);
1425
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001426 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001427}
1428
Vivien Didelotf81ec902016-05-09 13:22:58 -04001429static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1430 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001431{
Vivien Didelot04bed142016-08-31 18:06:13 -04001432 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001433 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1434 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001435 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001436
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001437 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001438 return -EOPNOTSUPP;
1439
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001440 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001441 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001442 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001443
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001444 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001445}
1446
Vivien Didelot57d32312016-06-20 13:13:58 -04001447static int
1448mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001449 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001450{
Vivien Didelot04bed142016-08-31 18:06:13 -04001451 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001452 int err;
1453
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001454 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001455 return -EOPNOTSUPP;
1456
Vivien Didelotda9c3592016-02-12 12:09:40 -05001457 /* If the requested port doesn't belong to the same bridge as the VLAN
1458 * members, do not support it (yet) and fallback to software VLAN.
1459 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001460 mv88e6xxx_reg_lock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001461 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1462 vlan->vid_end);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001463 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001464
Vivien Didelot76e398a2015-11-01 12:33:55 -05001465 /* We don't need any dynamic resource from the kernel (yet),
1466 * so skip the prepare phase.
1467 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001468 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001469}
1470
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001471static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1472 const unsigned char *addr, u16 vid,
1473 u8 state)
1474{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001475 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001476 struct mv88e6xxx_vtu_entry vlan;
1477 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001478 int err;
1479
1480 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001481 if (vid == 0) {
1482 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1483 if (err)
1484 return err;
1485 } else {
1486 vlan.vid = vid - 1;
1487 vlan.valid = false;
1488
1489 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1490 if (err)
1491 return err;
1492
1493 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1494 if (vlan.vid != vid || !vlan.valid)
1495 return -EOPNOTSUPP;
1496
1497 fid = vlan.fid;
1498 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001499
Vivien Didelotd8291a92019-09-07 16:00:47 -04001500 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001501 ether_addr_copy(entry.mac, addr);
1502 eth_addr_dec(entry.mac);
1503
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001504 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001505 if (err)
1506 return err;
1507
1508 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001509 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001510 memset(&entry, 0, sizeof(entry));
1511 ether_addr_copy(entry.mac, addr);
1512 }
1513
1514 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001515 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001516 entry.portvec &= ~BIT(port);
1517 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001518 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001519 } else {
1520 entry.portvec |= BIT(port);
1521 entry.state = state;
1522 }
1523
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001524 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001525}
1526
Vivien Didelotda7dc872019-09-07 16:00:49 -04001527static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1528 const struct mv88e6xxx_policy *policy)
1529{
1530 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1531 enum mv88e6xxx_policy_action action = policy->action;
1532 const u8 *addr = policy->addr;
1533 u16 vid = policy->vid;
1534 u8 state;
1535 int err;
1536 int id;
1537
1538 if (!chip->info->ops->port_set_policy)
1539 return -EOPNOTSUPP;
1540
1541 switch (mapping) {
1542 case MV88E6XXX_POLICY_MAPPING_DA:
1543 case MV88E6XXX_POLICY_MAPPING_SA:
1544 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1545 state = 0; /* Dissociate the port and address */
1546 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1547 is_multicast_ether_addr(addr))
1548 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1549 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1550 is_unicast_ether_addr(addr))
1551 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1552 else
1553 return -EOPNOTSUPP;
1554
1555 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1556 state);
1557 if (err)
1558 return err;
1559 break;
1560 default:
1561 return -EOPNOTSUPP;
1562 }
1563
1564 /* Skip the port's policy clearing if the mapping is still in use */
1565 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1566 idr_for_each_entry(&chip->policies, policy, id)
1567 if (policy->port == port &&
1568 policy->mapping == mapping &&
1569 policy->action != action)
1570 return 0;
1571
1572 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1573}
1574
1575static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1576 struct ethtool_rx_flow_spec *fs)
1577{
1578 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1579 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1580 enum mv88e6xxx_policy_mapping mapping;
1581 enum mv88e6xxx_policy_action action;
1582 struct mv88e6xxx_policy *policy;
1583 u16 vid = 0;
1584 u8 *addr;
1585 int err;
1586 int id;
1587
1588 if (fs->location != RX_CLS_LOC_ANY)
1589 return -EINVAL;
1590
1591 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1592 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1593 else
1594 return -EOPNOTSUPP;
1595
1596 switch (fs->flow_type & ~FLOW_EXT) {
1597 case ETHER_FLOW:
1598 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1599 is_zero_ether_addr(mac_mask->h_source)) {
1600 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1601 addr = mac_entry->h_dest;
1602 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1603 !is_zero_ether_addr(mac_mask->h_source)) {
1604 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1605 addr = mac_entry->h_source;
1606 } else {
1607 /* Cannot support DA and SA mapping in the same rule */
1608 return -EOPNOTSUPP;
1609 }
1610 break;
1611 default:
1612 return -EOPNOTSUPP;
1613 }
1614
1615 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
1616 if (fs->m_ext.vlan_tci != 0xffff)
1617 return -EOPNOTSUPP;
1618 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1619 }
1620
1621 idr_for_each_entry(&chip->policies, policy, id) {
1622 if (policy->port == port && policy->mapping == mapping &&
1623 policy->action == action && policy->vid == vid &&
1624 ether_addr_equal(policy->addr, addr))
1625 return -EEXIST;
1626 }
1627
1628 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1629 if (!policy)
1630 return -ENOMEM;
1631
1632 fs->location = 0;
1633 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1634 GFP_KERNEL);
1635 if (err) {
1636 devm_kfree(chip->dev, policy);
1637 return err;
1638 }
1639
1640 memcpy(&policy->fs, fs, sizeof(*fs));
1641 ether_addr_copy(policy->addr, addr);
1642 policy->mapping = mapping;
1643 policy->action = action;
1644 policy->port = port;
1645 policy->vid = vid;
1646
1647 err = mv88e6xxx_policy_apply(chip, port, policy);
1648 if (err) {
1649 idr_remove(&chip->policies, fs->location);
1650 devm_kfree(chip->dev, policy);
1651 return err;
1652 }
1653
1654 return 0;
1655}
1656
1657static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1658 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1659{
1660 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1661 struct mv88e6xxx_chip *chip = ds->priv;
1662 struct mv88e6xxx_policy *policy;
1663 int err;
1664 int id;
1665
1666 mv88e6xxx_reg_lock(chip);
1667
1668 switch (rxnfc->cmd) {
1669 case ETHTOOL_GRXCLSRLCNT:
1670 rxnfc->data = 0;
1671 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1672 rxnfc->rule_cnt = 0;
1673 idr_for_each_entry(&chip->policies, policy, id)
1674 if (policy->port == port)
1675 rxnfc->rule_cnt++;
1676 err = 0;
1677 break;
1678 case ETHTOOL_GRXCLSRULE:
1679 err = -ENOENT;
1680 policy = idr_find(&chip->policies, fs->location);
1681 if (policy) {
1682 memcpy(fs, &policy->fs, sizeof(*fs));
1683 err = 0;
1684 }
1685 break;
1686 case ETHTOOL_GRXCLSRLALL:
1687 rxnfc->data = 0;
1688 rxnfc->rule_cnt = 0;
1689 idr_for_each_entry(&chip->policies, policy, id)
1690 if (policy->port == port)
1691 rule_locs[rxnfc->rule_cnt++] = id;
1692 err = 0;
1693 break;
1694 default:
1695 err = -EOPNOTSUPP;
1696 break;
1697 }
1698
1699 mv88e6xxx_reg_unlock(chip);
1700
1701 return err;
1702}
1703
1704static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1705 struct ethtool_rxnfc *rxnfc)
1706{
1707 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1708 struct mv88e6xxx_chip *chip = ds->priv;
1709 struct mv88e6xxx_policy *policy;
1710 int err;
1711
1712 mv88e6xxx_reg_lock(chip);
1713
1714 switch (rxnfc->cmd) {
1715 case ETHTOOL_SRXCLSRLINS:
1716 err = mv88e6xxx_policy_insert(chip, port, fs);
1717 break;
1718 case ETHTOOL_SRXCLSRLDEL:
1719 err = -ENOENT;
1720 policy = idr_remove(&chip->policies, fs->location);
1721 if (policy) {
1722 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1723 err = mv88e6xxx_policy_apply(chip, port, policy);
1724 devm_kfree(chip->dev, policy);
1725 }
1726 break;
1727 default:
1728 err = -EOPNOTSUPP;
1729 break;
1730 }
1731
1732 mv88e6xxx_reg_unlock(chip);
1733
1734 return err;
1735}
1736
Andrew Lunn87fa8862017-11-09 22:29:56 +01001737static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1738 u16 vid)
1739{
1740 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1741 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1742
1743 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1744}
1745
1746static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1747{
1748 int port;
1749 int err;
1750
1751 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1752 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1753 if (err)
1754 return err;
1755 }
1756
1757 return 0;
1758}
1759
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001760static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001761 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001762{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001763 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001764 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001765 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001766
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001767 if (!vid)
1768 return -EOPNOTSUPP;
1769
1770 vlan.vid = vid - 1;
1771 vlan.valid = false;
1772
1773 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001774 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001775 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001776
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001777 if (vlan.vid != vid || !vlan.valid) {
1778 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001779
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001780 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1781 if (err)
1782 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001783
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001784 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1785 if (i == port)
1786 vlan.member[i] = member;
1787 else
1788 vlan.member[i] = non_member;
1789
1790 vlan.vid = vid;
1791 vlan.valid = true;
1792
1793 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1794 if (err)
1795 return err;
1796
1797 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1798 if (err)
1799 return err;
1800 } else if (vlan.member[port] != member) {
1801 vlan.member[port] = member;
1802
1803 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1804 if (err)
1805 return err;
1806 } else {
1807 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1808 port, vid);
1809 }
1810
1811 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001812}
1813
Vivien Didelotf81ec902016-05-09 13:22:58 -04001814static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001815 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001816{
Vivien Didelot04bed142016-08-31 18:06:13 -04001817 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001818 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1819 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001820 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001821 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001822
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001823 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001824 return;
1825
Vivien Didelotc91498e2017-06-07 18:12:13 -04001826 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001827 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001828 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001829 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001830 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001831 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001832
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001833 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001834
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001835 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001836 if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001837 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1838 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001839
Vivien Didelot77064f32016-11-04 03:23:30 +01001840 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001841 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1842 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001843
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001844 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001845}
1846
Vivien Didelot521098922019-08-01 14:36:36 -04001847static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
1848 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001849{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001850 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001851 int i, err;
1852
Vivien Didelot521098922019-08-01 14:36:36 -04001853 if (!vid)
1854 return -EOPNOTSUPP;
1855
1856 vlan.vid = vid - 1;
1857 vlan.valid = false;
1858
1859 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001860 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001861 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001862
Vivien Didelot521098922019-08-01 14:36:36 -04001863 /* If the VLAN doesn't exist in hardware or the port isn't a member,
1864 * tell switchdev that this VLAN is likely handled in software.
1865 */
1866 if (vlan.vid != vid || !vlan.valid ||
1867 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001868 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001869
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001870 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001871
1872 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001873 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001874 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001875 if (vlan.member[i] !=
1876 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001877 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001878 break;
1879 }
1880 }
1881
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001882 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001883 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001884 return err;
1885
Vivien Didelote606ca32017-03-11 16:12:55 -05001886 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001887}
1888
Vivien Didelotf81ec902016-05-09 13:22:58 -04001889static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1890 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001891{
Vivien Didelot04bed142016-08-31 18:06:13 -04001892 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001893 u16 pvid, vid;
1894 int err = 0;
1895
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001896 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001897 return -EOPNOTSUPP;
1898
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001899 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001900
Vivien Didelot77064f32016-11-04 03:23:30 +01001901 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001902 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001903 goto unlock;
1904
Vivien Didelot76e398a2015-11-01 12:33:55 -05001905 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelot521098922019-08-01 14:36:36 -04001906 err = mv88e6xxx_port_vlan_leave(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001907 if (err)
1908 goto unlock;
1909
1910 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001911 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001912 if (err)
1913 goto unlock;
1914 }
1915 }
1916
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001917unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001918 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001919
1920 return err;
1921}
1922
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001923static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1924 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001925{
Vivien Didelot04bed142016-08-31 18:06:13 -04001926 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001927 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001928
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001929 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001930 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1931 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001932 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001933
1934 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001935}
1936
Vivien Didelotf81ec902016-05-09 13:22:58 -04001937static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001938 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001939{
Vivien Didelot04bed142016-08-31 18:06:13 -04001940 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001941 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001942
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001943 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04001944 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001945 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07001946
Vivien Didelot83dabd12016-08-31 11:50:04 -04001947 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001948}
1949
Vivien Didelot83dabd12016-08-31 11:50:04 -04001950static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1951 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001952 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001953{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001954 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001955 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001956 int err;
1957
Vivien Didelotd8291a92019-09-07 16:00:47 -04001958 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001959 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001960
1961 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001962 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001963 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001964 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001965
Vivien Didelotd8291a92019-09-07 16:00:47 -04001966 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001967 break;
1968
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001969 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001970 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001971
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001972 if (!is_unicast_ether_addr(addr.mac))
1973 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001974
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001975 is_static = (addr.state ==
1976 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1977 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001978 if (err)
1979 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001980 } while (!is_broadcast_ether_addr(addr.mac));
1981
1982 return err;
1983}
1984
Vivien Didelot83dabd12016-08-31 11:50:04 -04001985static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001986 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001987{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001988 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001989 u16 fid;
1990 int err;
1991
1992 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001993 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001994 if (err)
1995 return err;
1996
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001997 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001998 if (err)
1999 return err;
2000
2001 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot425d2d32019-08-01 14:36:34 -04002002 vlan.vid = chip->info->max_vid;
2003 vlan.valid = false;
2004
Vivien Didelot83dabd12016-08-31 11:50:04 -04002005 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002006 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002007 if (err)
2008 return err;
2009
2010 if (!vlan.valid)
2011 break;
2012
2013 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002014 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002015 if (err)
2016 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002017 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002018
2019 return err;
2020}
2021
Vivien Didelotf81ec902016-05-09 13:22:58 -04002022static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002023 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002024{
Vivien Didelot04bed142016-08-31 18:06:13 -04002025 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002026 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002027
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002028 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002029 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002030 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002031
2032 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002033}
2034
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002035static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2036 struct net_device *br)
2037{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002038 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002039 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002040 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002041 int err;
2042
2043 /* Remap the Port VLAN of each local bridge group member */
2044 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2045 if (chip->ds->ports[port].bridge_dev == br) {
2046 err = mv88e6xxx_port_vlan_map(chip, port);
2047 if (err)
2048 return err;
2049 }
2050 }
2051
Vivien Didelote96a6e02017-03-30 17:37:13 -04002052 if (!mv88e6xxx_has_pvt(chip))
2053 return 0;
2054
2055 /* Remap the Port VLAN of each cross-chip bridge group member */
2056 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2057 ds = chip->ds->dst->ds[dev];
2058 if (!ds)
2059 break;
2060
2061 for (port = 0; port < ds->num_ports; ++port) {
2062 if (ds->ports[port].bridge_dev == br) {
2063 err = mv88e6xxx_pvt_map(chip, dev, port);
2064 if (err)
2065 return err;
2066 }
2067 }
2068 }
2069
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002070 return 0;
2071}
2072
Vivien Didelotf81ec902016-05-09 13:22:58 -04002073static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002074 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002075{
Vivien Didelot04bed142016-08-31 18:06:13 -04002076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002077 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002078
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002079 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002080 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002081 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002082
Vivien Didelot466dfa02016-02-26 13:16:05 -05002083 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002084}
2085
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002086static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2087 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002088{
Vivien Didelot04bed142016-08-31 18:06:13 -04002089 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002090
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002091 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002092 if (mv88e6xxx_bridge_map(chip, br) ||
2093 mv88e6xxx_port_vlan_map(chip, port))
2094 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002095 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002096}
2097
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002098static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2099 int port, struct net_device *br)
2100{
2101 struct mv88e6xxx_chip *chip = ds->priv;
2102 int err;
2103
2104 if (!mv88e6xxx_has_pvt(chip))
2105 return 0;
2106
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002107 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002108 err = mv88e6xxx_pvt_map(chip, dev, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002109 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002110
2111 return err;
2112}
2113
2114static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2115 int port, struct net_device *br)
2116{
2117 struct mv88e6xxx_chip *chip = ds->priv;
2118
2119 if (!mv88e6xxx_has_pvt(chip))
2120 return;
2121
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002122 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002123 if (mv88e6xxx_pvt_map(chip, dev, port))
2124 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002125 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002126}
2127
Vivien Didelot17e708b2016-12-05 17:30:27 -05002128static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2129{
2130 if (chip->info->ops->reset)
2131 return chip->info->ops->reset(chip);
2132
2133 return 0;
2134}
2135
Vivien Didelot309eca62016-12-05 17:30:26 -05002136static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2137{
2138 struct gpio_desc *gpiod = chip->reset;
2139
2140 /* If there is a GPIO connected to the reset pin, toggle it */
2141 if (gpiod) {
2142 gpiod_set_value_cansleep(gpiod, 1);
2143 usleep_range(10000, 20000);
2144 gpiod_set_value_cansleep(gpiod, 0);
2145 usleep_range(10000, 20000);
2146 }
2147}
2148
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002149static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2150{
2151 int i, err;
2152
2153 /* Set all ports to the Disabled state */
2154 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002155 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002156 if (err)
2157 return err;
2158 }
2159
2160 /* Wait for transmit queues to drain,
2161 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2162 */
2163 usleep_range(2000, 4000);
2164
2165 return 0;
2166}
2167
Vivien Didelotfad09c72016-06-21 12:28:20 -04002168static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002169{
Vivien Didelota935c052016-09-29 12:21:53 -04002170 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002171
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002172 err = mv88e6xxx_disable_ports(chip);
2173 if (err)
2174 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002175
Vivien Didelot309eca62016-12-05 17:30:26 -05002176 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002177
Vivien Didelot17e708b2016-12-05 17:30:27 -05002178 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002179}
2180
Vivien Didelot43145572017-03-11 16:12:59 -05002181static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002182 enum mv88e6xxx_frame_mode frame,
2183 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002184{
2185 int err;
2186
Vivien Didelot43145572017-03-11 16:12:59 -05002187 if (!chip->info->ops->port_set_frame_mode)
2188 return -EOPNOTSUPP;
2189
2190 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002191 if (err)
2192 return err;
2193
Vivien Didelot43145572017-03-11 16:12:59 -05002194 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2195 if (err)
2196 return err;
2197
2198 if (chip->info->ops->port_set_ether_type)
2199 return chip->info->ops->port_set_ether_type(chip, port, etype);
2200
2201 return 0;
2202}
2203
2204static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2205{
2206 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002207 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002208 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002209}
2210
2211static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2212{
2213 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002214 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002215 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002216}
2217
2218static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2219{
2220 return mv88e6xxx_set_port_mode(chip, port,
2221 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002222 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2223 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002224}
2225
2226static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2227{
2228 if (dsa_is_dsa_port(chip->ds, port))
2229 return mv88e6xxx_set_port_mode_dsa(chip, port);
2230
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002231 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002232 return mv88e6xxx_set_port_mode_normal(chip, port);
2233
2234 /* Setup CPU port mode depending on its supported tag format */
2235 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2236 return mv88e6xxx_set_port_mode_dsa(chip, port);
2237
2238 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2239 return mv88e6xxx_set_port_mode_edsa(chip, port);
2240
2241 return -EINVAL;
2242}
2243
Vivien Didelotea698f42017-03-11 16:12:50 -05002244static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2245{
2246 bool message = dsa_is_dsa_port(chip->ds, port);
2247
2248 return mv88e6xxx_port_set_message_port(chip, port, message);
2249}
2250
Vivien Didelot601aeed2017-03-11 16:13:00 -05002251static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2252{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002253 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002254 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002255
David S. Miller407308f2019-06-15 13:35:29 -07002256 /* Upstream ports flood frames with unknown unicast or multicast DA */
2257 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2258 if (chip->info->ops->port_set_egress_floods)
2259 return chip->info->ops->port_set_egress_floods(chip, port,
2260 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002261
David S. Miller407308f2019-06-15 13:35:29 -07002262 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002263}
2264
Vivien Didelot45de77f2019-08-31 16:18:36 -04002265static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2266{
2267 struct mv88e6xxx_port *mvp = dev_id;
2268 struct mv88e6xxx_chip *chip = mvp->chip;
2269 irqreturn_t ret = IRQ_NONE;
2270 int port = mvp->port;
2271 u8 lane;
2272
2273 mv88e6xxx_reg_lock(chip);
2274 lane = mv88e6xxx_serdes_get_lane(chip, port);
2275 if (lane)
2276 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2277 mv88e6xxx_reg_unlock(chip);
2278
2279 return ret;
2280}
2281
2282static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2283 u8 lane)
2284{
2285 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2286 unsigned int irq;
2287 int err;
2288
2289 /* Nothing to request if this SERDES port has no IRQ */
2290 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2291 if (!irq)
2292 return 0;
2293
2294 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2295 mv88e6xxx_reg_unlock(chip);
2296 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2297 IRQF_ONESHOT, "mv88e6xxx-serdes", dev_id);
2298 mv88e6xxx_reg_lock(chip);
2299 if (err)
2300 return err;
2301
2302 dev_id->serdes_irq = irq;
2303
2304 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2305}
2306
2307static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2308 u8 lane)
2309{
2310 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2311 unsigned int irq = dev_id->serdes_irq;
2312 int err;
2313
2314 /* Nothing to free if no IRQ has been requested */
2315 if (!irq)
2316 return 0;
2317
2318 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2319
2320 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2321 mv88e6xxx_reg_unlock(chip);
2322 free_irq(irq, dev_id);
2323 mv88e6xxx_reg_lock(chip);
2324
2325 dev_id->serdes_irq = 0;
2326
2327 return err;
2328}
2329
Andrew Lunn6d917822017-05-26 01:03:21 +02002330static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2331 bool on)
2332{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002333 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002334 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002335
Vivien Didelotdc272f62019-08-31 16:18:33 -04002336 lane = mv88e6xxx_serdes_get_lane(chip, port);
2337 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002338 return 0;
2339
2340 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002341 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002342 if (err)
2343 return err;
2344
Vivien Didelot45de77f2019-08-31 16:18:36 -04002345 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002346 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002347 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2348 if (err)
2349 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002350
Vivien Didelotdc272f62019-08-31 16:18:33 -04002351 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002352 }
2353
2354 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002355}
2356
Vivien Didelotfa371c82017-12-05 15:34:10 -05002357static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2358{
2359 struct dsa_switch *ds = chip->ds;
2360 int upstream_port;
2361 int err;
2362
Vivien Didelot07073c72017-12-05 15:34:13 -05002363 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002364 if (chip->info->ops->port_set_upstream_port) {
2365 err = chip->info->ops->port_set_upstream_port(chip, port,
2366 upstream_port);
2367 if (err)
2368 return err;
2369 }
2370
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002371 if (port == upstream_port) {
2372 if (chip->info->ops->set_cpu_port) {
2373 err = chip->info->ops->set_cpu_port(chip,
2374 upstream_port);
2375 if (err)
2376 return err;
2377 }
2378
2379 if (chip->info->ops->set_egress_port) {
2380 err = chip->info->ops->set_egress_port(chip,
2381 upstream_port);
2382 if (err)
2383 return err;
2384 }
2385 }
2386
Vivien Didelotfa371c82017-12-05 15:34:10 -05002387 return 0;
2388}
2389
Vivien Didelotfad09c72016-06-21 12:28:20 -04002390static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002391{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002392 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002393 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002394 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002395
Andrew Lunn7b898462018-08-09 15:38:47 +02002396 chip->ports[port].chip = chip;
2397 chip->ports[port].port = port;
2398
Vivien Didelotd78343d2016-11-04 03:23:36 +01002399 /* MAC Forcing register: don't force link, speed, duplex or flow control
2400 * state to any particular values on physical ports, but force the CPU
2401 * port and all DSA ports to their maximum bandwidth and full duplex.
2402 */
2403 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2404 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2405 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002406 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002407 PHY_INTERFACE_MODE_NA);
2408 else
2409 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2410 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002411 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002412 PHY_INTERFACE_MODE_NA);
2413 if (err)
2414 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002415
2416 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2417 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2418 * tunneling, determine priority by looking at 802.1p and IP
2419 * priority fields (IP prio has precedence), and set STP state
2420 * to Forwarding.
2421 *
2422 * If this is the CPU link, use DSA or EDSA tagging depending
2423 * on which tagging mode was configured.
2424 *
2425 * If this is a link to another switch, use DSA tagging mode.
2426 *
2427 * If this is the upstream port for this switch, enable
2428 * forwarding of unknown unicasts and multicasts.
2429 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002430 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2431 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2432 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2433 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002434 if (err)
2435 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002436
Vivien Didelot601aeed2017-03-11 16:13:00 -05002437 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002438 if (err)
2439 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002440
Vivien Didelot601aeed2017-03-11 16:13:00 -05002441 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002442 if (err)
2443 return err;
2444
Vivien Didelot8efdda42015-08-13 12:52:23 -04002445 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002446 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002447 * untagged frames on this port, do a destination address lookup on all
2448 * received packets as usual, disable ARP mirroring and don't send a
2449 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002450 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002451 err = mv88e6xxx_port_set_map_da(chip, port);
2452 if (err)
2453 return err;
2454
Vivien Didelotfa371c82017-12-05 15:34:10 -05002455 err = mv88e6xxx_setup_upstream_port(chip, port);
2456 if (err)
2457 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002458
Andrew Lunna23b2962017-02-04 20:15:28 +01002459 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002460 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002461 if (err)
2462 return err;
2463
Vivien Didelotcd782652017-06-08 18:34:13 -04002464 if (chip->info->ops->port_set_jumbo_size) {
2465 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002466 if (err)
2467 return err;
2468 }
2469
Andrew Lunn54d792f2015-05-06 01:09:47 +02002470 /* Port Association Vector: when learning source addresses
2471 * of packets, add the address to the address database using
2472 * a port bitmap that has only the bit for this port set and
2473 * the other bits clear.
2474 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002475 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002476 /* Disable learning for CPU port */
2477 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002478 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002479
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002480 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2481 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002482 if (err)
2483 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002484
2485 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002486 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2487 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002488 if (err)
2489 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002490
Vivien Didelot08984322017-06-08 18:34:12 -04002491 if (chip->info->ops->port_pause_limit) {
2492 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002493 if (err)
2494 return err;
2495 }
2496
Vivien Didelotc8c94892017-03-11 16:13:01 -05002497 if (chip->info->ops->port_disable_learn_limit) {
2498 err = chip->info->ops->port_disable_learn_limit(chip, port);
2499 if (err)
2500 return err;
2501 }
2502
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002503 if (chip->info->ops->port_disable_pri_override) {
2504 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002505 if (err)
2506 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002507 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002508
Andrew Lunnef0a7312016-12-03 04:35:16 +01002509 if (chip->info->ops->port_tag_remap) {
2510 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002511 if (err)
2512 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002513 }
2514
Andrew Lunnef70b112016-12-03 04:45:18 +01002515 if (chip->info->ops->port_egress_rate_limiting) {
2516 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002517 if (err)
2518 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002519 }
2520
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002521 if (chip->info->ops->port_setup_message_port) {
2522 err = chip->info->ops->port_setup_message_port(chip, port);
2523 if (err)
2524 return err;
2525 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002526
Vivien Didelot207afda2016-04-14 14:42:09 -04002527 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002528 * database, and allow bidirectional communication between the
2529 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002530 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002531 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002532 if (err)
2533 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002534
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002535 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002536 if (err)
2537 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002538
2539 /* Default VLAN ID and priority: don't set a default VLAN
2540 * ID, and set the default packet priority to zero.
2541 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002542 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002543}
2544
Andrew Lunn04aca992017-05-26 01:03:24 +02002545static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2546 struct phy_device *phydev)
2547{
2548 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002549 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002550
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002551 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002552 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002553 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002554
2555 return err;
2556}
2557
Andrew Lunn75104db2019-02-24 20:44:43 +01002558static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002559{
2560 struct mv88e6xxx_chip *chip = ds->priv;
2561
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002562 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002563 if (mv88e6xxx_serdes_power(chip, port, false))
2564 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002565 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002566}
2567
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002568static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2569 unsigned int ageing_time)
2570{
Vivien Didelot04bed142016-08-31 18:06:13 -04002571 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002572 int err;
2573
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002574 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002575 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002576 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002577
2578 return err;
2579}
2580
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002581static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002582{
2583 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002584
Andrew Lunnde2273872016-11-21 23:27:01 +01002585 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002586 if (chip->info->ops->stats_set_histogram) {
2587 err = chip->info->ops->stats_set_histogram(chip);
2588 if (err)
2589 return err;
2590 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002591
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002592 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002593}
2594
Andrew Lunnea890982019-01-09 00:24:03 +01002595/* Check if the errata has already been applied. */
2596static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2597{
2598 int port;
2599 int err;
2600 u16 val;
2601
2602 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002603 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002604 if (err) {
2605 dev_err(chip->dev,
2606 "Error reading hidden register: %d\n", err);
2607 return false;
2608 }
2609 if (val != 0x01c0)
2610 return false;
2611 }
2612
2613 return true;
2614}
2615
2616/* The 6390 copper ports have an errata which require poking magic
2617 * values into undocumented hidden registers and then performing a
2618 * software reset.
2619 */
2620static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2621{
2622 int port;
2623 int err;
2624
2625 if (mv88e6390_setup_errata_applied(chip))
2626 return 0;
2627
2628 /* Set the ports into blocking mode */
2629 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2630 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2631 if (err)
2632 return err;
2633 }
2634
2635 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002636 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002637 if (err)
2638 return err;
2639 }
2640
2641 return mv88e6xxx_software_reset(chip);
2642}
2643
Vivien Didelotf81ec902016-05-09 13:22:58 -04002644static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002645{
Vivien Didelot04bed142016-08-31 18:06:13 -04002646 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002647 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002648 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002649 int i;
2650
Vivien Didelotfad09c72016-06-21 12:28:20 -04002651 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002652 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002653
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002654 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002655
Andrew Lunnea890982019-01-09 00:24:03 +01002656 if (chip->info->ops->setup_errata) {
2657 err = chip->info->ops->setup_errata(chip);
2658 if (err)
2659 goto unlock;
2660 }
2661
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002662 /* Cache the cmode of each port. */
2663 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2664 if (chip->info->ops->port_get_cmode) {
2665 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2666 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002667 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002668
2669 chip->ports[i].cmode = cmode;
2670 }
2671 }
2672
Vivien Didelot97299342016-07-18 20:45:30 -04002673 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002674 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002675 if (dsa_is_unused_port(ds, i))
2676 continue;
2677
Hubert Feursteinc8574862019-07-31 10:23:48 +02002678 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002679 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002680 dev_err(chip->dev, "port %d is invalid\n", i);
2681 err = -EINVAL;
2682 goto unlock;
2683 }
2684
Vivien Didelot97299342016-07-18 20:45:30 -04002685 err = mv88e6xxx_setup_port(chip, i);
2686 if (err)
2687 goto unlock;
2688 }
2689
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002690 err = mv88e6xxx_irl_setup(chip);
2691 if (err)
2692 goto unlock;
2693
Vivien Didelot04a69a12017-10-13 14:18:05 -04002694 err = mv88e6xxx_mac_setup(chip);
2695 if (err)
2696 goto unlock;
2697
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002698 err = mv88e6xxx_phy_setup(chip);
2699 if (err)
2700 goto unlock;
2701
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002702 err = mv88e6xxx_vtu_setup(chip);
2703 if (err)
2704 goto unlock;
2705
Vivien Didelot81228992017-03-30 17:37:08 -04002706 err = mv88e6xxx_pvt_setup(chip);
2707 if (err)
2708 goto unlock;
2709
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002710 err = mv88e6xxx_atu_setup(chip);
2711 if (err)
2712 goto unlock;
2713
Andrew Lunn87fa8862017-11-09 22:29:56 +01002714 err = mv88e6xxx_broadcast_setup(chip, 0);
2715 if (err)
2716 goto unlock;
2717
Vivien Didelot9e907d72017-07-17 13:03:43 -04002718 err = mv88e6xxx_pot_setup(chip);
2719 if (err)
2720 goto unlock;
2721
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002722 err = mv88e6xxx_rmu_setup(chip);
2723 if (err)
2724 goto unlock;
2725
Vivien Didelot51c901a2017-07-17 13:03:41 -04002726 err = mv88e6xxx_rsvd2cpu_setup(chip);
2727 if (err)
2728 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002729
Vivien Didelotb28f8722018-04-26 21:56:44 -04002730 err = mv88e6xxx_trunk_setup(chip);
2731 if (err)
2732 goto unlock;
2733
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002734 err = mv88e6xxx_devmap_setup(chip);
2735 if (err)
2736 goto unlock;
2737
Vivien Didelot93e18d62018-05-11 17:16:35 -04002738 err = mv88e6xxx_pri_setup(chip);
2739 if (err)
2740 goto unlock;
2741
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002742 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002743 if (chip->info->ptp_support) {
2744 err = mv88e6xxx_ptp_setup(chip);
2745 if (err)
2746 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002747
2748 err = mv88e6xxx_hwtstamp_setup(chip);
2749 if (err)
2750 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002751 }
2752
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002753 err = mv88e6xxx_stats_setup(chip);
2754 if (err)
2755 goto unlock;
2756
Vivien Didelot6b17e862015-08-13 12:52:18 -04002757unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002758 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002759
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002760 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002761}
2762
Vivien Didelote57e5e72016-08-15 17:19:00 -04002763static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002764{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002765 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2766 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002767 u16 val;
2768 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002769
Andrew Lunnee26a222017-01-24 14:53:48 +01002770 if (!chip->info->ops->phy_read)
2771 return -EOPNOTSUPP;
2772
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002773 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002774 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002775 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002776
Andrew Lunnda9f3302017-02-01 03:40:05 +01002777 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01002778 /* Some internal PHYs don't have a model number. */
2779 if (chip->info->family != MV88E6XXX_FAMILY_6165)
2780 /* Then there is the 6165 family. It gets is
2781 * PHYs correct. But it can also have two
2782 * SERDES interfaces in the PHY address
2783 * space. And these don't have a model
2784 * number. But they are not PHYs, so we don't
2785 * want to give them something a PHY driver
2786 * will recognise.
2787 *
2788 * Use the mv88e6390 family model number
2789 * instead, for anything which really could be
2790 * a PHY,
2791 */
2792 if (!(val & 0x3f0))
2793 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002794 }
2795
Vivien Didelote57e5e72016-08-15 17:19:00 -04002796 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002797}
2798
Vivien Didelote57e5e72016-08-15 17:19:00 -04002799static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002800{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002801 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2802 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002803 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002804
Andrew Lunnee26a222017-01-24 14:53:48 +01002805 if (!chip->info->ops->phy_write)
2806 return -EOPNOTSUPP;
2807
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002808 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002809 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002810 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002811
2812 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002813}
2814
Vivien Didelotfad09c72016-06-21 12:28:20 -04002815static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002816 struct device_node *np,
2817 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002818{
2819 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002820 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002821 struct mii_bus *bus;
2822 int err;
2823
Andrew Lunn2510bab2018-02-22 01:51:49 +01002824 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002825 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002826 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002827 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002828
2829 if (err)
2830 return err;
2831 }
2832
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002833 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002834 if (!bus)
2835 return -ENOMEM;
2836
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002837 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002838 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002839 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002840 INIT_LIST_HEAD(&mdio_bus->list);
2841 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002842
Andrew Lunnb516d452016-06-04 21:17:06 +02002843 if (np) {
2844 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002845 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002846 } else {
2847 bus->name = "mv88e6xxx SMI";
2848 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2849 }
2850
2851 bus->read = mv88e6xxx_mdio_read;
2852 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002853 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002854
Andrew Lunn6f882842018-03-17 20:32:05 +01002855 if (!external) {
2856 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2857 if (err)
2858 return err;
2859 }
2860
Florian Fainelli00e798c2018-05-15 16:56:19 -07002861 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002862 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002863 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002864 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002865 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002866 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002867
2868 if (external)
2869 list_add_tail(&mdio_bus->list, &chip->mdios);
2870 else
2871 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002872
2873 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002874}
2875
Andrew Lunna3c53be52017-01-24 14:53:50 +01002876static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2877 { .compatible = "marvell,mv88e6xxx-mdio-external",
2878 .data = (void *)true },
2879 { },
2880};
2881
Andrew Lunn3126aee2017-12-07 01:05:57 +01002882static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2883
2884{
2885 struct mv88e6xxx_mdio_bus *mdio_bus;
2886 struct mii_bus *bus;
2887
2888 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2889 bus = mdio_bus->bus;
2890
Andrew Lunn6f882842018-03-17 20:32:05 +01002891 if (!mdio_bus->external)
2892 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2893
Andrew Lunn3126aee2017-12-07 01:05:57 +01002894 mdiobus_unregister(bus);
2895 }
2896}
2897
Andrew Lunna3c53be52017-01-24 14:53:50 +01002898static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2899 struct device_node *np)
2900{
2901 const struct of_device_id *match;
2902 struct device_node *child;
2903 int err;
2904
2905 /* Always register one mdio bus for the internal/default mdio
2906 * bus. This maybe represented in the device tree, but is
2907 * optional.
2908 */
2909 child = of_get_child_by_name(np, "mdio");
2910 err = mv88e6xxx_mdio_register(chip, child, false);
2911 if (err)
2912 return err;
2913
2914 /* Walk the device tree, and see if there are any other nodes
2915 * which say they are compatible with the external mdio
2916 * bus.
2917 */
2918 for_each_available_child_of_node(np, child) {
2919 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2920 if (match) {
2921 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002922 if (err) {
2923 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05302924 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002925 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002926 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002927 }
2928 }
2929
2930 return 0;
2931}
2932
Vivien Didelot855b1932016-07-20 18:18:35 -04002933static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2934{
Vivien Didelot04bed142016-08-31 18:06:13 -04002935 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002936
2937 return chip->eeprom_len;
2938}
2939
Vivien Didelot855b1932016-07-20 18:18:35 -04002940static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2941 struct ethtool_eeprom *eeprom, u8 *data)
2942{
Vivien Didelot04bed142016-08-31 18:06:13 -04002943 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002944 int err;
2945
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002946 if (!chip->info->ops->get_eeprom)
2947 return -EOPNOTSUPP;
2948
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002949 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002950 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002951 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002952
2953 if (err)
2954 return err;
2955
2956 eeprom->magic = 0xc3ec4951;
2957
2958 return 0;
2959}
2960
Vivien Didelot855b1932016-07-20 18:18:35 -04002961static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2962 struct ethtool_eeprom *eeprom, u8 *data)
2963{
Vivien Didelot04bed142016-08-31 18:06:13 -04002964 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002965 int err;
2966
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002967 if (!chip->info->ops->set_eeprom)
2968 return -EOPNOTSUPP;
2969
Vivien Didelot855b1932016-07-20 18:18:35 -04002970 if (eeprom->magic != 0xc3ec4951)
2971 return -EINVAL;
2972
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002973 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002974 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002975 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002976
2977 return err;
2978}
2979
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002980static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002981 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002982 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2983 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002984 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002985 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002986 .phy_read = mv88e6185_phy_ppu_read,
2987 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002988 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002989 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002990 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002991 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002992 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002993 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002994 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002995 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002996 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002997 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002998 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002999 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003000 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003001 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003002 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003003 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003004 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3005 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003006 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003007 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3008 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003009 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003010 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003011 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003012 .ppu_enable = mv88e6185_g1_ppu_enable,
3013 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003014 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003015 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003016 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003017 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003018 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003019};
3020
3021static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003022 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003023 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3024 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003025 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003026 .phy_read = mv88e6185_phy_ppu_read,
3027 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003028 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003029 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003030 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003031 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003032 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01003033 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Russell King6c422e32018-08-09 15:38:39 +02003034 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003035 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003036 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003037 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003038 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003039 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3040 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003041 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003042 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003043 .ppu_enable = mv88e6185_g1_ppu_enable,
3044 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003045 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003046 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003047 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003048 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003049};
3050
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003051static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003052 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003053 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3054 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003055 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003056 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3057 .phy_read = mv88e6xxx_g2_smi_phy_read,
3058 .phy_write = mv88e6xxx_g2_smi_phy_write,
3059 .port_set_link = mv88e6xxx_port_set_link,
3060 .port_set_duplex = mv88e6xxx_port_set_duplex,
3061 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003062 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003063 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003064 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003065 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003066 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003067 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003068 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003069 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003070 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003071 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003072 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003073 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003074 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003075 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003076 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3077 .stats_get_strings = mv88e6095_stats_get_strings,
3078 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003079 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3080 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003081 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003082 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003083 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003084 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003085 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003086 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003087 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003088 .phylink_validate = mv88e6185_phylink_validate,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003089};
3090
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003091static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003092 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003093 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3094 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003095 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003096 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003097 .phy_read = mv88e6xxx_g2_smi_phy_read,
3098 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003099 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003100 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003101 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003102 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003103 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003104 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003105 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003106 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003107 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003108 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003109 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003110 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003111 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3112 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003113 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003114 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3115 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003116 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003117 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003118 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003119 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003120 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003121 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003122 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003123};
3124
3125static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003126 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003127 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3128 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003129 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003130 .phy_read = mv88e6185_phy_ppu_read,
3131 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003132 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003133 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003134 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003135 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003136 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003137 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003138 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003139 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003140 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003141 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003142 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003143 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003144 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003145 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003146 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003147 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003148 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003149 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3150 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003151 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003152 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3153 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003154 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003155 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003156 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003157 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003158 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003159 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003160 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003161 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003162 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003163};
3164
Vivien Didelot990e27b2017-03-28 13:50:32 -04003165static const struct mv88e6xxx_ops mv88e6141_ops = {
3166 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003167 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3168 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003169 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003170 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3171 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3172 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3173 .phy_read = mv88e6xxx_g2_smi_phy_read,
3174 .phy_write = mv88e6xxx_g2_smi_phy_write,
3175 .port_set_link = mv88e6xxx_port_set_link,
3176 .port_set_duplex = mv88e6xxx_port_set_duplex,
3177 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003178 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003179 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003180 .port_tag_remap = mv88e6095_port_tag_remap,
3181 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3182 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3183 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003184 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003185 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003186 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003187 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3188 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003189 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003190 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003191 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003192 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003193 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003194 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003195 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3196 .stats_get_strings = mv88e6320_stats_get_strings,
3197 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003198 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3199 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003200 .watchdog_ops = &mv88e6390_watchdog_ops,
3201 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003202 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003203 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003204 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003205 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003206 .serdes_power = mv88e6390_serdes_power,
3207 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003208 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003209 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003210 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003211 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003212 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003213};
3214
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003215static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003216 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003217 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3218 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003219 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003220 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003221 .phy_read = mv88e6xxx_g2_smi_phy_read,
3222 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003223 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003224 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003225 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003226 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003227 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003228 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003229 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003230 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003231 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003232 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003233 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003234 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003235 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003236 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003237 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003238 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003239 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003240 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3241 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003242 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003243 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3244 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003245 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003246 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003247 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003248 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003249 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003250 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003251 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003252 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003253 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003254};
3255
3256static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003257 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003258 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3259 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003260 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003261 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003262 .phy_read = mv88e6165_phy_read,
3263 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003264 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003265 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003266 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003267 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003268 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003269 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003270 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003271 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003272 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003273 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003274 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3275 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003276 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003277 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3278 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003279 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003280 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003281 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003282 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003283 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003284 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003285 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003286 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003287 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003288};
3289
3290static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003291 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003292 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3293 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003294 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003295 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003296 .phy_read = mv88e6xxx_g2_smi_phy_read,
3297 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003298 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003299 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003300 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003301 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003302 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003303 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003304 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003305 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003306 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003307 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003308 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003309 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003310 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003311 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003312 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003313 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003314 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003315 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003316 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3317 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003318 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003319 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3320 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003321 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003322 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003323 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003324 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003325 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003326 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003327 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003328};
3329
3330static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003331 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003332 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3333 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003334 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003335 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3336 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003337 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003338 .phy_read = mv88e6xxx_g2_smi_phy_read,
3339 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003340 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003341 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003342 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003343 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003344 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003345 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003346 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003347 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003348 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003349 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003350 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003351 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003352 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003353 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003354 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003355 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003356 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003357 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003358 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003359 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3360 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003361 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003362 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3363 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003364 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003365 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003366 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003367 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003368 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003369 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003370 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003371 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003372 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003373 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003374 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003375};
3376
3377static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003378 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003379 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3380 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003381 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003382 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003383 .phy_read = mv88e6xxx_g2_smi_phy_read,
3384 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003385 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003386 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003387 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003388 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003389 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003390 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003391 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003392 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003393 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003394 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003395 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003396 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003397 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003398 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003399 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003400 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003401 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003402 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003403 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3404 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003405 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003406 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3407 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003408 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003409 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003410 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003411 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003412 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003413 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003414 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003415};
3416
3417static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003418 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003419 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3420 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003421 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003422 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3423 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003424 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003425 .phy_read = mv88e6xxx_g2_smi_phy_read,
3426 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003427 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003428 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003429 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003430 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003431 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003432 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003433 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003434 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003435 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003436 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003437 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003438 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003439 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003440 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003441 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003442 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003443 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003444 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003445 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003446 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3447 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003448 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003449 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3450 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003451 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003452 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003453 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003454 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003455 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003456 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003457 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003458 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003459 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003460 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003461 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003462 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003463 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003464 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003465};
3466
3467static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003468 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003469 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3470 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003471 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003472 .phy_read = mv88e6185_phy_ppu_read,
3473 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003474 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003475 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003476 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003477 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003478 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003479 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003480 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003481 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003482 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003483 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003484 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003485 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003486 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003487 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3488 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003489 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003490 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3491 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003492 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003493 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003494 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003495 .ppu_enable = mv88e6185_g1_ppu_enable,
3496 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003497 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003498 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003499 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003500 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003501};
3502
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003503static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003504 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003505 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003506 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003507 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3508 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003509 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3510 .phy_read = mv88e6xxx_g2_smi_phy_read,
3511 .phy_write = mv88e6xxx_g2_smi_phy_write,
3512 .port_set_link = mv88e6xxx_port_set_link,
3513 .port_set_duplex = mv88e6xxx_port_set_duplex,
3514 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3515 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003516 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003517 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003518 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003519 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003520 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003521 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003522 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003523 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003524 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003525 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003526 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003527 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003528 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003529 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003530 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003531 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3532 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003533 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003534 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3535 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003536 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003537 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003538 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003539 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003540 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003541 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3542 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003543 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003544 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003545 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003546 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003547 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003548 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003549 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003550};
3551
3552static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003553 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003554 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003555 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003556 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3557 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003558 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3559 .phy_read = mv88e6xxx_g2_smi_phy_read,
3560 .phy_write = mv88e6xxx_g2_smi_phy_write,
3561 .port_set_link = mv88e6xxx_port_set_link,
3562 .port_set_duplex = mv88e6xxx_port_set_duplex,
3563 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3564 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003565 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003566 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003567 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003568 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003569 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003570 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003571 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003572 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003573 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003574 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003575 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003576 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003577 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003578 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003579 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003580 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3581 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003582 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003583 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3584 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003585 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003586 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003587 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003588 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003589 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003590 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3591 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003592 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003593 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003594 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003595 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003596 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003597 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003598 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003599};
3600
3601static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003602 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003603 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003604 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003605 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3606 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003607 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3608 .phy_read = mv88e6xxx_g2_smi_phy_read,
3609 .phy_write = mv88e6xxx_g2_smi_phy_write,
3610 .port_set_link = mv88e6xxx_port_set_link,
3611 .port_set_duplex = mv88e6xxx_port_set_duplex,
3612 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3613 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003614 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003615 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003616 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003617 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003618 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003619 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003620 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003621 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003622 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003623 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003624 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003625 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003626 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003627 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003628 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3629 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003630 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003631 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3632 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003633 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003634 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003635 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003636 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003637 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003638 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3639 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003640 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003641 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003642 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003643 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003644 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003645 .avb_ops = &mv88e6390_avb_ops,
3646 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003647 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003648};
3649
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003650static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003651 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003652 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3653 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003654 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003655 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3656 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003657 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003658 .phy_read = mv88e6xxx_g2_smi_phy_read,
3659 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003660 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003661 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003662 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003663 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003664 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003665 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003666 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003667 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003668 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003669 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003670 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003671 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003672 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003673 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003674 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003675 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003676 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003677 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003678 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003679 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3680 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003681 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003682 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3683 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003684 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003685 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003686 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003687 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003688 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003689 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003690 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003691 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003692 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003693 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003694 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003695 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003696 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003697 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003698 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003699 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003700};
3701
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003702static const struct mv88e6xxx_ops mv88e6250_ops = {
3703 /* MV88E6XXX_FAMILY_6250 */
3704 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
3705 .ip_pri_map = mv88e6085_g1_ip_pri_map,
3706 .irl_init_all = mv88e6352_g2_irl_init_all,
3707 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3708 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
3709 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3710 .phy_read = mv88e6xxx_g2_smi_phy_read,
3711 .phy_write = mv88e6xxx_g2_smi_phy_write,
3712 .port_set_link = mv88e6xxx_port_set_link,
3713 .port_set_duplex = mv88e6xxx_port_set_duplex,
3714 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3715 .port_set_speed = mv88e6250_port_set_speed,
3716 .port_tag_remap = mv88e6095_port_tag_remap,
3717 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3718 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3719 .port_set_ether_type = mv88e6351_port_set_ether_type,
3720 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3721 .port_pause_limit = mv88e6097_port_pause_limit,
3722 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3723 .port_link_state = mv88e6250_port_link_state,
3724 .stats_snapshot = mv88e6320_g1_stats_snapshot,
3725 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3726 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
3727 .stats_get_strings = mv88e6250_stats_get_strings,
3728 .stats_get_stats = mv88e6250_stats_get_stats,
3729 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3730 .set_egress_port = mv88e6095_g1_set_egress_port,
3731 .watchdog_ops = &mv88e6250_watchdog_ops,
3732 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3733 .pot_clear = mv88e6xxx_g2_pot_clear,
3734 .reset = mv88e6250_g1_reset,
3735 .vtu_getnext = mv88e6250_g1_vtu_getnext,
3736 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02003737 .avb_ops = &mv88e6352_avb_ops,
3738 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003739 .phylink_validate = mv88e6065_phylink_validate,
3740};
3741
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003742static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003743 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003744 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003745 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003746 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3747 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003748 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3749 .phy_read = mv88e6xxx_g2_smi_phy_read,
3750 .phy_write = mv88e6xxx_g2_smi_phy_write,
3751 .port_set_link = mv88e6xxx_port_set_link,
3752 .port_set_duplex = mv88e6xxx_port_set_duplex,
3753 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3754 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003755 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003756 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003757 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003758 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003759 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003760 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003761 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003762 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003763 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003764 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003765 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003766 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003767 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003768 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003769 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003770 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3771 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003772 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003773 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3774 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003775 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003776 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003777 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003778 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003779 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003780 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3781 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003782 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003783 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003784 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003785 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003786 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003787 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003788 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003789 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003790 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003791};
3792
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003793static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003794 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003795 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3796 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003797 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003798 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3799 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003800 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003801 .phy_read = mv88e6xxx_g2_smi_phy_read,
3802 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003803 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003804 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003805 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003806 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003807 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003808 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003809 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003810 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003811 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003812 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003813 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003814 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003815 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003816 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003817 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003818 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003819 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003820 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3821 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003822 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003823 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3824 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003825 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003826 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003827 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003828 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003829 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003830 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003831 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003832 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003833 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003834 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003835};
3836
3837static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003838 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003839 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3840 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003841 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003842 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3843 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003844 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003845 .phy_read = mv88e6xxx_g2_smi_phy_read,
3846 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003847 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003848 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003849 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003850 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003851 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003852 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003853 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003854 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003855 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003856 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003857 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003858 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003859 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003860 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003861 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003862 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003863 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003864 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3865 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003866 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003867 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3868 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003869 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003870 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003871 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003872 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003873 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003874 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003875 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003876 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003877};
3878
Vivien Didelot16e329a2017-03-28 13:50:33 -04003879static const struct mv88e6xxx_ops mv88e6341_ops = {
3880 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003881 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3882 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003883 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003884 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3885 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3886 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3887 .phy_read = mv88e6xxx_g2_smi_phy_read,
3888 .phy_write = mv88e6xxx_g2_smi_phy_write,
3889 .port_set_link = mv88e6xxx_port_set_link,
3890 .port_set_duplex = mv88e6xxx_port_set_duplex,
3891 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003892 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003893 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003894 .port_tag_remap = mv88e6095_port_tag_remap,
3895 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3896 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3897 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003898 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003899 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003900 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003901 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3902 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003903 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003904 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003905 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003906 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003907 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003908 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003909 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3910 .stats_get_strings = mv88e6320_stats_get_strings,
3911 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003912 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3913 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003914 .watchdog_ops = &mv88e6390_watchdog_ops,
3915 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003916 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003917 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003918 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003919 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003920 .serdes_power = mv88e6390_serdes_power,
3921 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003922 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003923 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003924 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003925 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003926 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003927 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003928 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003929};
3930
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003931static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003932 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003933 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3934 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003935 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003936 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003937 .phy_read = mv88e6xxx_g2_smi_phy_read,
3938 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003939 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003940 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003941 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003942 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003943 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003944 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003945 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003946 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003947 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003948 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003949 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003950 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003951 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003952 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003953 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003954 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003955 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003956 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003957 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3958 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003959 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003960 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3961 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003962 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003963 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003964 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003965 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003966 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003967 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003968 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003969};
3970
3971static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003972 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003973 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3974 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003975 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003976 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003977 .phy_read = mv88e6xxx_g2_smi_phy_read,
3978 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003979 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003980 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003981 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003982 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003983 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003984 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003985 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003986 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003987 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003988 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003989 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003990 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003991 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003992 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003993 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003994 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003995 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003996 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003997 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3998 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003999 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004000 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4001 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004002 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004003 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004004 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004005 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004006 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004007 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004008 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004009 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004010 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004011};
4012
4013static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004014 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004015 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4016 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004017 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004018 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4019 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004020 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004021 .phy_read = mv88e6xxx_g2_smi_phy_read,
4022 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004023 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01004024 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004025 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01004026 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004027 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004028 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004029 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004030 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004031 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004032 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004033 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004034 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004035 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004036 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004037 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004038 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004039 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004040 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004041 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004042 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4043 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004044 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004045 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4046 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004047 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004048 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004049 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004050 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004051 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004052 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004053 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004054 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02004055 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004056 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004057 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004058 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004059 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004060 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004061 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004062 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4063 .serdes_get_strings = mv88e6352_serdes_get_strings,
4064 .serdes_get_stats = mv88e6352_serdes_get_stats,
Russell King6c422e32018-08-09 15:38:39 +02004065 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004066};
4067
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004068static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004069 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004070 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004071 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004072 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4073 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004074 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4075 .phy_read = mv88e6xxx_g2_smi_phy_read,
4076 .phy_write = mv88e6xxx_g2_smi_phy_write,
4077 .port_set_link = mv88e6xxx_port_set_link,
4078 .port_set_duplex = mv88e6xxx_port_set_duplex,
4079 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4080 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004081 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004082 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004083 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004084 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004085 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004086 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004087 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004088 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004089 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004090 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004091 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004092 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004093 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004094 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004095 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004096 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004097 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004098 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4099 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004100 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004101 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4102 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004103 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004104 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004105 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004106 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004107 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04004108 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4109 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004110 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004111 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004112 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004113 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004114 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004115 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004116 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004117 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004118 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004119};
4120
4121static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004122 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004123 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004124 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004125 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4126 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004127 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4128 .phy_read = mv88e6xxx_g2_smi_phy_read,
4129 .phy_write = mv88e6xxx_g2_smi_phy_write,
4130 .port_set_link = mv88e6xxx_port_set_link,
4131 .port_set_duplex = mv88e6xxx_port_set_duplex,
4132 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4133 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004134 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004135 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004136 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004137 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004138 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004139 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004140 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004141 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004142 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004143 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004144 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02004145 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004146 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004147 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004148 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004149 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004150 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004151 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4152 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004153 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004154 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4155 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004156 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004157 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004158 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004159 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004160 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04004161 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4162 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004163 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004164 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004165 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004166 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004167 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004168 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004169 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004170 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004171 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004172};
4173
Vivien Didelotf81ec902016-05-09 13:22:58 -04004174static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4175 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004176 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004177 .family = MV88E6XXX_FAMILY_6097,
4178 .name = "Marvell 88E6085",
4179 .num_databases = 4096,
4180 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004181 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004182 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004183 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004184 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004185 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004186 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004187 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004188 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004189 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004190 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004191 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004192 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004193 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004194 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004195 },
4196
4197 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004198 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004199 .family = MV88E6XXX_FAMILY_6095,
4200 .name = "Marvell 88E6095/88E6095F",
4201 .num_databases = 256,
4202 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004203 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004204 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004205 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004206 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004207 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004208 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004209 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004210 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004211 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004212 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004213 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004214 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004215 },
4216
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004217 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004218 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004219 .family = MV88E6XXX_FAMILY_6097,
4220 .name = "Marvell 88E6097/88E6097F",
4221 .num_databases = 4096,
4222 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004223 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004224 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004225 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004226 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004227 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004228 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004229 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004230 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004231 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004232 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004233 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004234 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004235 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004236 .ops = &mv88e6097_ops,
4237 },
4238
Vivien Didelotf81ec902016-05-09 13:22:58 -04004239 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004240 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004241 .family = MV88E6XXX_FAMILY_6165,
4242 .name = "Marvell 88E6123",
4243 .num_databases = 4096,
4244 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004245 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004246 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004247 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004248 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004249 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004250 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004251 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004252 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004253 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004254 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004255 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004256 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004257 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004258 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004259 },
4260
4261 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004262 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004263 .family = MV88E6XXX_FAMILY_6185,
4264 .name = "Marvell 88E6131",
4265 .num_databases = 256,
4266 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004267 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004268 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004269 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004270 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004271 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004272 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004273 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004274 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004275 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004276 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004277 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004278 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004279 },
4280
Vivien Didelot990e27b2017-03-28 13:50:32 -04004281 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004282 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004283 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004284 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004285 .num_databases = 4096,
4286 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004287 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004288 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004289 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004290 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004291 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004292 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004293 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004294 .age_time_coeff = 3750,
4295 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004296 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004297 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004298 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004299 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004300 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004301 .ops = &mv88e6141_ops,
4302 },
4303
Vivien Didelotf81ec902016-05-09 13:22:58 -04004304 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004305 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004306 .family = MV88E6XXX_FAMILY_6165,
4307 .name = "Marvell 88E6161",
4308 .num_databases = 4096,
4309 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004310 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004311 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004312 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004313 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004314 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004315 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004316 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004317 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004318 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004319 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004320 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004321 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004322 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004323 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004324 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004325 },
4326
4327 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004328 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004329 .family = MV88E6XXX_FAMILY_6165,
4330 .name = "Marvell 88E6165",
4331 .num_databases = 4096,
4332 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004333 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004334 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004335 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004336 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004337 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004338 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004339 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004340 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004341 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004342 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004343 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004344 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004345 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004346 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004347 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004348 },
4349
4350 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004351 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004352 .family = MV88E6XXX_FAMILY_6351,
4353 .name = "Marvell 88E6171",
4354 .num_databases = 4096,
4355 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004356 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004357 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004358 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004359 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004360 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004361 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004362 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004363 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004364 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004365 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004366 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004367 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004368 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004369 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004370 },
4371
4372 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004373 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004374 .family = MV88E6XXX_FAMILY_6352,
4375 .name = "Marvell 88E6172",
4376 .num_databases = 4096,
4377 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004378 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004379 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004380 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004381 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004382 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004383 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004384 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004385 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004386 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004387 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004388 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004389 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004390 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004391 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004392 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004393 },
4394
4395 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004396 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004397 .family = MV88E6XXX_FAMILY_6351,
4398 .name = "Marvell 88E6175",
4399 .num_databases = 4096,
4400 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004401 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004402 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004403 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004404 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004405 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004406 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004407 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004408 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004409 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004410 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004411 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004412 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004413 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004414 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004415 },
4416
4417 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004418 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004419 .family = MV88E6XXX_FAMILY_6352,
4420 .name = "Marvell 88E6176",
4421 .num_databases = 4096,
4422 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004423 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004424 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004425 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004426 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004427 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004428 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004429 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004430 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004431 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004432 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004433 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004434 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004435 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004436 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004437 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004438 },
4439
4440 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004441 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004442 .family = MV88E6XXX_FAMILY_6185,
4443 .name = "Marvell 88E6185",
4444 .num_databases = 256,
4445 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004446 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004447 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004448 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004449 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004450 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004451 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004452 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004453 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004454 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004455 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004456 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004457 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004458 },
4459
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004460 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004461 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004462 .family = MV88E6XXX_FAMILY_6390,
4463 .name = "Marvell 88E6190",
4464 .num_databases = 4096,
4465 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004466 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004467 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004468 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004469 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004470 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004471 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004472 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004473 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004474 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004475 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004476 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004477 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004478 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004479 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004480 .ops = &mv88e6190_ops,
4481 },
4482
4483 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004484 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004485 .family = MV88E6XXX_FAMILY_6390,
4486 .name = "Marvell 88E6190X",
4487 .num_databases = 4096,
4488 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004489 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004490 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004491 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004492 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004493 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004494 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004495 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004496 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004497 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004498 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004499 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004500 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004501 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004502 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004503 .ops = &mv88e6190x_ops,
4504 },
4505
4506 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004507 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004508 .family = MV88E6XXX_FAMILY_6390,
4509 .name = "Marvell 88E6191",
4510 .num_databases = 4096,
4511 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004512 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004513 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004514 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004515 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004516 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004517 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004518 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004519 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004520 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004521 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004522 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004523 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004524 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004525 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004526 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004527 },
4528
Hubert Feurstein49022642019-07-31 10:23:46 +02004529 [MV88E6220] = {
4530 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4531 .family = MV88E6XXX_FAMILY_6250,
4532 .name = "Marvell 88E6220",
4533 .num_databases = 64,
4534
4535 /* Ports 2-4 are not routed to pins
4536 * => usable ports 0, 1, 5, 6
4537 */
4538 .num_ports = 7,
4539 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004540 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004541 .max_vid = 4095,
4542 .port_base_addr = 0x08,
4543 .phy_base_addr = 0x00,
4544 .global1_addr = 0x0f,
4545 .global2_addr = 0x07,
4546 .age_time_coeff = 15000,
4547 .g1_irqs = 9,
4548 .g2_irqs = 10,
4549 .atu_move_port_mask = 0xf,
4550 .dual_chip = true,
4551 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004552 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004553 .ops = &mv88e6250_ops,
4554 },
4555
Vivien Didelotf81ec902016-05-09 13:22:58 -04004556 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004557 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004558 .family = MV88E6XXX_FAMILY_6352,
4559 .name = "Marvell 88E6240",
4560 .num_databases = 4096,
4561 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004562 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004563 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004564 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004565 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004566 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004567 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004568 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004569 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004570 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004571 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004572 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004573 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004574 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004575 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004576 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004577 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004578 },
4579
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004580 [MV88E6250] = {
4581 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4582 .family = MV88E6XXX_FAMILY_6250,
4583 .name = "Marvell 88E6250",
4584 .num_databases = 64,
4585 .num_ports = 7,
4586 .num_internal_phys = 5,
4587 .max_vid = 4095,
4588 .port_base_addr = 0x08,
4589 .phy_base_addr = 0x00,
4590 .global1_addr = 0x0f,
4591 .global2_addr = 0x07,
4592 .age_time_coeff = 15000,
4593 .g1_irqs = 9,
4594 .g2_irqs = 10,
4595 .atu_move_port_mask = 0xf,
4596 .dual_chip = true,
4597 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004598 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004599 .ops = &mv88e6250_ops,
4600 },
4601
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004602 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004603 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004604 .family = MV88E6XXX_FAMILY_6390,
4605 .name = "Marvell 88E6290",
4606 .num_databases = 4096,
4607 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004608 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004609 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004610 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004611 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004612 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004613 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004614 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004615 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004616 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004617 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004618 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004619 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004620 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004621 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004622 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004623 .ops = &mv88e6290_ops,
4624 },
4625
Vivien Didelotf81ec902016-05-09 13:22:58 -04004626 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004627 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004628 .family = MV88E6XXX_FAMILY_6320,
4629 .name = "Marvell 88E6320",
4630 .num_databases = 4096,
4631 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004632 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004633 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004634 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004635 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004636 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004637 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004638 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004639 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004640 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004641 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004642 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004643 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004644 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004645 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004646 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004647 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004648 },
4649
4650 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004651 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004652 .family = MV88E6XXX_FAMILY_6320,
4653 .name = "Marvell 88E6321",
4654 .num_databases = 4096,
4655 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004656 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004657 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004658 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004659 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004660 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004661 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004662 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004663 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004664 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004665 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004666 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004667 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004668 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004669 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004670 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004671 },
4672
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004673 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004674 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004675 .family = MV88E6XXX_FAMILY_6341,
4676 .name = "Marvell 88E6341",
4677 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01004678 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004679 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004680 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004681 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004682 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004683 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004684 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004685 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004686 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004687 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004688 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004689 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004690 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004691 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004692 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004693 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004694 .ops = &mv88e6341_ops,
4695 },
4696
Vivien Didelotf81ec902016-05-09 13:22:58 -04004697 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004698 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004699 .family = MV88E6XXX_FAMILY_6351,
4700 .name = "Marvell 88E6350",
4701 .num_databases = 4096,
4702 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004703 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004704 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004705 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004706 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004707 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004708 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004709 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004710 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004711 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004712 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004713 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004714 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004715 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004716 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004717 },
4718
4719 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004720 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004721 .family = MV88E6XXX_FAMILY_6351,
4722 .name = "Marvell 88E6351",
4723 .num_databases = 4096,
4724 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004725 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004726 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004727 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004728 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004729 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004730 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004731 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004732 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004733 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004734 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004735 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004736 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004737 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004738 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004739 },
4740
4741 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004742 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004743 .family = MV88E6XXX_FAMILY_6352,
4744 .name = "Marvell 88E6352",
4745 .num_databases = 4096,
4746 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004747 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004748 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004749 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004750 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004751 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004752 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004753 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004754 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004755 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004756 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004757 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004758 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004759 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004760 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004761 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004762 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004763 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004764 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004765 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004766 .family = MV88E6XXX_FAMILY_6390,
4767 .name = "Marvell 88E6390",
4768 .num_databases = 4096,
4769 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004770 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004771 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004772 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004773 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004774 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004775 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004776 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004777 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004778 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004779 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004780 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004781 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004782 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004783 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004784 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004785 .ops = &mv88e6390_ops,
4786 },
4787 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004788 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004789 .family = MV88E6XXX_FAMILY_6390,
4790 .name = "Marvell 88E6390X",
4791 .num_databases = 4096,
4792 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004793 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004794 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004795 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004796 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004797 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004798 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004799 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004800 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004801 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004802 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004803 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004804 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004805 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004806 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004807 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004808 .ops = &mv88e6390x_ops,
4809 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004810};
4811
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004812static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004813{
Vivien Didelota439c062016-04-17 13:23:58 -04004814 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004815
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004816 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4817 if (mv88e6xxx_table[i].prod_num == prod_num)
4818 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004819
Vivien Didelotb9b37712015-10-30 19:39:48 -04004820 return NULL;
4821}
4822
Vivien Didelotfad09c72016-06-21 12:28:20 -04004823static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004824{
4825 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004826 unsigned int prod_num, rev;
4827 u16 id;
4828 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004829
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004830 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004831 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004832 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004833 if (err)
4834 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004835
Vivien Didelot107fcc12017-06-12 12:37:36 -04004836 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4837 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004838
4839 info = mv88e6xxx_lookup_info(prod_num);
4840 if (!info)
4841 return -ENODEV;
4842
Vivien Didelotcaac8542016-06-20 13:14:09 -04004843 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004844 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004845
Vivien Didelotca070c12016-09-02 14:45:34 -04004846 err = mv88e6xxx_g2_require(chip);
4847 if (err)
4848 return err;
4849
Vivien Didelotfad09c72016-06-21 12:28:20 -04004850 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4851 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004852
4853 return 0;
4854}
4855
Vivien Didelotfad09c72016-06-21 12:28:20 -04004856static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004857{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004858 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004859
Vivien Didelotfad09c72016-06-21 12:28:20 -04004860 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4861 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004862 return NULL;
4863
Vivien Didelotfad09c72016-06-21 12:28:20 -04004864 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004865
Vivien Didelotfad09c72016-06-21 12:28:20 -04004866 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004867 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04004868 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04004869
Vivien Didelotfad09c72016-06-21 12:28:20 -04004870 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004871}
4872
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004873static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4874 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004875{
Vivien Didelot04bed142016-08-31 18:06:13 -04004876 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004877
Andrew Lunn443d5a12016-12-03 04:35:18 +01004878 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004879}
4880
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004881static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004882 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004883{
4884 /* We don't need any dynamic resource from the kernel (yet),
4885 * so skip the prepare phase.
4886 */
4887
4888 return 0;
4889}
4890
4891static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004892 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004893{
Vivien Didelot04bed142016-08-31 18:06:13 -04004894 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004895
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004896 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004897 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004898 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004899 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4900 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004901 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004902}
4903
4904static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4905 const struct switchdev_obj_port_mdb *mdb)
4906{
Vivien Didelot04bed142016-08-31 18:06:13 -04004907 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004908 int err;
4909
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004910 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04004911 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004912 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004913
4914 return err;
4915}
4916
Russell King4f859012019-02-20 15:35:05 -08004917static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
4918 bool unicast, bool multicast)
4919{
4920 struct mv88e6xxx_chip *chip = ds->priv;
4921 int err = -EOPNOTSUPP;
4922
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004923 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08004924 if (chip->info->ops->port_set_egress_floods)
4925 err = chip->info->ops->port_set_egress_floods(chip, port,
4926 unicast,
4927 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004928 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08004929
4930 return err;
4931}
4932
Florian Fainellia82f67a2017-01-08 14:52:08 -08004933static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02004934 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004935 .setup = mv88e6xxx_setup,
Russell Kingc9a23562018-05-10 13:17:35 -07004936 .phylink_validate = mv88e6xxx_validate,
4937 .phylink_mac_link_state = mv88e6xxx_link_state,
4938 .phylink_mac_config = mv88e6xxx_mac_config,
4939 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4940 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004941 .get_strings = mv88e6xxx_get_strings,
4942 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4943 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004944 .port_enable = mv88e6xxx_port_enable,
4945 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004946 .get_mac_eee = mv88e6xxx_get_mac_eee,
4947 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004948 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004949 .get_eeprom = mv88e6xxx_get_eeprom,
4950 .set_eeprom = mv88e6xxx_set_eeprom,
4951 .get_regs_len = mv88e6xxx_get_regs_len,
4952 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04004953 .get_rxnfc = mv88e6xxx_get_rxnfc,
4954 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004955 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004956 .port_bridge_join = mv88e6xxx_port_bridge_join,
4957 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08004958 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004959 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004960 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004961 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4962 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4963 .port_vlan_add = mv88e6xxx_port_vlan_add,
4964 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004965 .port_fdb_add = mv88e6xxx_port_fdb_add,
4966 .port_fdb_del = mv88e6xxx_port_fdb_del,
4967 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004968 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4969 .port_mdb_add = mv88e6xxx_port_mdb_add,
4970 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004971 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4972 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004973 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4974 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4975 .port_txtstamp = mv88e6xxx_port_txtstamp,
4976 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4977 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004978};
4979
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004980static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004981{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004982 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004983 struct dsa_switch *ds;
4984
Vivien Didelot73b12042017-03-30 17:37:10 -04004985 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004986 if (!ds)
4987 return -ENOMEM;
4988
Vivien Didelotfad09c72016-06-21 12:28:20 -04004989 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004990 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004991 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004992 ds->ageing_time_min = chip->info->age_time_coeff;
4993 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004994
4995 dev_set_drvdata(dev, ds);
4996
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004997 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004998}
4999
Vivien Didelotfad09c72016-06-21 12:28:20 -04005000static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005001{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005002 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005003}
5004
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005005static const void *pdata_device_get_match_data(struct device *dev)
5006{
5007 const struct of_device_id *matches = dev->driver->of_match_table;
5008 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5009
5010 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5011 matches++) {
5012 if (!strcmp(pdata->compatible, matches->compatible))
5013 return matches->data;
5014 }
5015 return NULL;
5016}
5017
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005018/* There is no suspend to RAM support at DSA level yet, the switch configuration
5019 * would be lost after a power cycle so prevent it to be suspended.
5020 */
5021static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5022{
5023 return -EOPNOTSUPP;
5024}
5025
5026static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5027{
5028 return 0;
5029}
5030
5031static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5032
Vivien Didelot57d32312016-06-20 13:13:58 -04005033static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005034{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005035 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04005036 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005037 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005038 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04005039 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005040 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02005041 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005042
Andrew Lunn7bb8c992018-05-31 00:15:42 +02005043 if (!np && !pdata)
5044 return -EINVAL;
5045
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005046 if (np)
5047 compat_info = of_device_get_match_data(dev);
5048
5049 if (pdata) {
5050 compat_info = pdata_device_get_match_data(dev);
5051
5052 if (!pdata->netdev)
5053 return -EINVAL;
5054
5055 for (port = 0; port < DSA_MAX_PORTS; port++) {
5056 if (!(pdata->enabled_ports & (1 << port)))
5057 continue;
5058 if (strcmp(pdata->cd.port_names[port], "cpu"))
5059 continue;
5060 pdata->cd.netdev[port] = &pdata->netdev->dev;
5061 break;
5062 }
5063 }
5064
Vivien Didelotcaac8542016-06-20 13:14:09 -04005065 if (!compat_info)
5066 return -EINVAL;
5067
Vivien Didelotfad09c72016-06-21 12:28:20 -04005068 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005069 if (!chip) {
5070 err = -ENOMEM;
5071 goto out;
5072 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005073
Vivien Didelotfad09c72016-06-21 12:28:20 -04005074 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04005075
Vivien Didelotfad09c72016-06-21 12:28:20 -04005076 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04005077 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005078 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005079
Andrew Lunnb4308f02016-11-21 23:26:55 +01005080 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005081 if (IS_ERR(chip->reset)) {
5082 err = PTR_ERR(chip->reset);
5083 goto out;
5084 }
Baruch Siach7b75e492019-06-27 21:17:39 +03005085 if (chip->reset)
5086 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01005087
Vivien Didelotfad09c72016-06-21 12:28:20 -04005088 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005089 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005090 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005091
Vivien Didelote57e5e72016-08-15 17:19:00 -04005092 mv88e6xxx_phy_init(chip);
5093
Andrew Lunn00baabe2018-05-19 22:31:35 +02005094 if (chip->info->ops->get_eeprom) {
5095 if (np)
5096 of_property_read_u32(np, "eeprom-length",
5097 &chip->eeprom_len);
5098 else
5099 chip->eeprom_len = pdata->eeprom_len;
5100 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005101
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005102 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005103 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005104 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02005105 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02005106 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02005107
Andrew Lunna27415d2019-05-01 00:10:50 +02005108 if (np) {
5109 chip->irq = of_irq_get(np, 0);
5110 if (chip->irq == -EPROBE_DEFER) {
5111 err = chip->irq;
5112 goto out;
5113 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02005114 }
5115
Andrew Lunna27415d2019-05-01 00:10:50 +02005116 if (pdata)
5117 chip->irq = pdata->irq;
5118
Andrew Lunn294d7112018-02-22 22:58:32 +01005119 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01005120 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01005121 * controllers
5122 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005123 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005124 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005125 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005126 else
5127 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005128 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005129
Andrew Lunn294d7112018-02-22 22:58:32 +01005130 if (err)
5131 goto out;
5132
5133 if (chip->info->g2_irqs > 0) {
5134 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005135 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01005136 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005137 }
5138
Andrew Lunn294d7112018-02-22 22:58:32 +01005139 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5140 if (err)
5141 goto out_g2_irq;
5142
5143 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5144 if (err)
5145 goto out_g1_atu_prob_irq;
5146
Andrew Lunna3c53be52017-01-24 14:53:50 +01005147 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02005148 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01005149 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005150
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005151 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005152 if (err)
5153 goto out_mdio;
5154
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005155 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02005156
5157out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01005158 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01005159out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005160 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01005161out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005162 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005163out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005164 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005165 mv88e6xxx_g2_irq_free(chip);
5166out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005167 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005168 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005169 else
5170 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005171out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005172 if (pdata)
5173 dev_put(pdata->netdev);
5174
Andrew Lunndc30c352016-10-16 19:56:49 +02005175 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005176}
5177
5178static void mv88e6xxx_remove(struct mdio_device *mdiodev)
5179{
5180 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04005181 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005182
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005183 if (chip->info->ptp_support) {
5184 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005185 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005186 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005187
Andrew Lunn930188c2016-08-22 16:01:03 +02005188 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005189 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005190 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005191
Andrew Lunn76f38f12018-03-17 20:21:09 +01005192 mv88e6xxx_g1_vtu_prob_irq_free(chip);
5193 mv88e6xxx_g1_atu_prob_irq_free(chip);
5194
5195 if (chip->info->g2_irqs > 0)
5196 mv88e6xxx_g2_irq_free(chip);
5197
Andrew Lunn76f38f12018-03-17 20:21:09 +01005198 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005199 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01005200 else
5201 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005202}
5203
5204static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04005205 {
5206 .compatible = "marvell,mv88e6085",
5207 .data = &mv88e6xxx_table[MV88E6085],
5208 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005209 {
5210 .compatible = "marvell,mv88e6190",
5211 .data = &mv88e6xxx_table[MV88E6190],
5212 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005213 {
5214 .compatible = "marvell,mv88e6250",
5215 .data = &mv88e6xxx_table[MV88E6250],
5216 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005217 { /* sentinel */ },
5218};
5219
5220MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
5221
5222static struct mdio_driver mv88e6xxx_driver = {
5223 .probe = mv88e6xxx_probe,
5224 .remove = mv88e6xxx_remove,
5225 .mdiodrv.driver = {
5226 .name = "mv88e6085",
5227 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005228 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005229 },
5230};
5231
Andrew Lunn7324d502019-04-27 19:19:10 +02005232mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00005233
5234MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5235MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5236MODULE_LICENSE("GPL");