blob: e08bf937714009ea75163064e88039bc6c296be4 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
488 u8 lane;
489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
493 if (lane && chip->info->ops->serdes_pcs_get_state)
494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
509 u8 lane;
510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
513 if (lane)
514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
526 u8 lane;
527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
533 if (lane)
534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
547 u8 lane;
548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
551 if (lane)
552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Russell Kingc9a23562018-05-10 13:17:35 -0700638static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
639 unsigned long *supported,
640 struct phylink_link_state *state)
641{
Russell King6c422e32018-08-09 15:38:39 +0200642 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
643 struct mv88e6xxx_chip *chip = ds->priv;
644
645 /* Allow all the expected bits */
646 phylink_set(mask, Autoneg);
647 phylink_set(mask, Pause);
648 phylink_set_port_modes(mask);
649
650 if (chip->info->ops->phylink_validate)
651 chip->info->ops->phylink_validate(chip, port, mask, state);
652
653 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
654 bitmap_and(state->advertising, state->advertising, mask,
655 __ETHTOOL_LINK_MODE_MASK_NBITS);
656
657 /* We can only operate at 2500BaseX or 1000BaseX. If requested
658 * to advertise both, only report advertising at 2500BaseX.
659 */
660 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700661}
662
Russell Kingc9a23562018-05-10 13:17:35 -0700663static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
664 unsigned int mode,
665 const struct phylink_link_state *state)
666{
667 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100668 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000669 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700670
Russell Kingfad58192020-07-19 12:00:35 +0100671 p = &chip->ports[port];
672
Russell King64d47d52020-03-14 10:15:38 +0000673 /* FIXME: is this the correct test? If we're in fixed mode on an
674 * internal port, why should we process this any different from
675 * PHY mode? On the other hand, the port may be automedia between
676 * an internal PHY and the serdes...
677 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200678 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700679 return;
680
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000681 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100682 /* In inband mode, the link may come up at any time while the link
683 * is not forced down. Force the link down while we reconfigure the
684 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000685 */
Russell Kingfad58192020-07-19 12:00:35 +0100686 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
687 chip->info->ops->port_set_link)
688 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
689
Russell King64d47d52020-03-14 10:15:38 +0000690 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000691 if (err && err != -EOPNOTSUPP)
692 goto err_unlock;
693
694 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
695 state->advertising);
696 /* FIXME: we should restart negotiation if something changed - which
697 * is something we get if we convert to using phylinks PCS operations.
698 */
699 if (err > 0)
700 err = 0;
701
Russell Kingfad58192020-07-19 12:00:35 +0100702 /* Undo the forced down state above after completing configuration
703 * irrespective of its state on entry, which allows the link to come up.
704 */
705 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
706 chip->info->ops->port_set_link)
707 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
708
709 p->interface = state->interface;
710
Russell Kinga5a68582020-03-14 10:15:43 +0000711err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000712 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700713
714 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000715 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700716}
717
Russell Kingc9a23562018-05-10 13:17:35 -0700718static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
719 unsigned int mode,
720 phy_interface_t interface)
721{
Russell King30c4a5b2020-02-26 10:23:51 +0000722 struct mv88e6xxx_chip *chip = ds->priv;
723 const struct mv88e6xxx_ops *ops;
724 int err = 0;
725
726 ops = chip->info->ops;
727
Russell King5d5b2312020-03-14 10:16:03 +0000728 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200729 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300730 mode == MLO_AN_FIXED) && ops->port_sync_link)
731 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000732 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000733
Russell King5d5b2312020-03-14 10:16:03 +0000734 if (err)
735 dev_err(chip->dev,
736 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700737}
738
739static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
740 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000741 struct phy_device *phydev,
742 int speed, int duplex,
743 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000753 /* FIXME: for an automedia port, should we force the link
754 * down here - what if the link comes up due to "other" media
755 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000756 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000757 * shared between internal PHY and Serdes.
758 */
Russell Kinga5a68582020-03-14 10:15:43 +0000759 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
760 duplex);
761 if (err)
762 goto error;
763
Russell Kingf365c6f2020-03-14 10:15:53 +0000764 if (ops->port_set_speed_duplex) {
765 err = ops->port_set_speed_duplex(chip, port,
766 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000767 if (err && err != -EOPNOTSUPP)
768 goto error;
769 }
770
Chris Packham4efe76622020-11-24 17:34:37 +1300771 if (ops->port_sync_link)
772 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000773 }
Russell King5d5b2312020-03-14 10:16:03 +0000774error:
775 mv88e6xxx_reg_unlock(chip);
776
777 if (err && err != -EOPNOTSUPP)
778 dev_err(ds->dev,
779 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700780}
781
Andrew Lunna605a0f2016-11-21 23:26:58 +0100782static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000783{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100784 if (!chip->info->ops->stats_snapshot)
785 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000786
Andrew Lunna605a0f2016-11-21 23:26:58 +0100787 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000788}
789
Andrew Lunne413e7e2015-04-02 04:06:38 +0200790static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100791 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
792 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
793 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
794 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
795 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
796 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
797 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
798 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
799 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
800 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
801 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
802 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
803 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
804 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
805 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
806 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
807 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
808 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
809 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
810 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
811 { "single", 4, 0x14, STATS_TYPE_BANK0, },
812 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
813 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
814 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
815 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
816 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
817 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
818 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
819 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
820 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
821 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
822 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
823 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
824 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
825 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
826 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
827 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
828 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
829 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
830 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
831 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
832 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
833 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
834 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
835 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
836 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
837 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
838 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
839 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
840 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
841 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
842 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
843 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
844 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
845 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
846 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
847 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
848 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
849 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200850};
851
Vivien Didelotfad09c72016-06-21 12:28:20 -0400852static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100853 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100854 int port, u16 bank1_select,
855 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200856{
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u32 low;
858 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100859 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200860 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200861 u64 value;
862
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100863 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100864 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
866 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800867 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200868
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200869 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100870 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200871 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
872 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800873 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000874 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100877 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100878 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500879 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100880 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100881 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100882 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100883 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100884 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500885 break;
886 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800887 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200888 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100889 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200890 return value;
891}
892
Andrew Lunn436fe172018-03-01 02:02:29 +0100893static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
894 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895{
896 struct mv88e6xxx_hw_stat *stat;
897 int i, j;
898
899 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
900 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100901 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100902 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
903 ETH_GSTRING_LEN);
904 j++;
905 }
906 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100907
908 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100909}
910
Andrew Lunn436fe172018-03-01 02:02:29 +0100911static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
912 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100913{
Andrew Lunn436fe172018-03-01 02:02:29 +0100914 return mv88e6xxx_stats_get_strings(chip, data,
915 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100916}
917
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000918static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
919 uint8_t *data)
920{
921 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
922}
923
Andrew Lunn436fe172018-03-01 02:02:29 +0100924static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
925 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100926{
Andrew Lunn436fe172018-03-01 02:02:29 +0100927 return mv88e6xxx_stats_get_strings(chip, data,
928 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100929}
930
Andrew Lunn65f60e42018-03-28 23:50:28 +0200931static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
932 "atu_member_violation",
933 "atu_miss_violation",
934 "atu_full_violation",
935 "vtu_member_violation",
936 "vtu_miss_violation",
937};
938
939static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
940{
941 unsigned int i;
942
943 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
944 strlcpy(data + i * ETH_GSTRING_LEN,
945 mv88e6xxx_atu_vtu_stats_strings[i],
946 ETH_GSTRING_LEN);
947}
948
Andrew Lunndfafe442016-11-21 23:27:02 +0100949static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700950 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100951{
Vivien Didelot04bed142016-08-31 18:06:13 -0400952 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100953 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100954
Florian Fainelli89f09042018-04-25 12:12:50 -0700955 if (stringset != ETH_SS_STATS)
956 return;
957
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000958 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100959
Andrew Lunndfafe442016-11-21 23:27:02 +0100960 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100961 count = chip->info->ops->stats_get_strings(chip, data);
962
963 if (chip->info->ops->serdes_get_strings) {
964 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200965 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100966 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100967
Andrew Lunn65f60e42018-03-28 23:50:28 +0200968 data += count * ETH_GSTRING_LEN;
969 mv88e6xxx_atu_vtu_get_strings(data);
970
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000971 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100972}
973
974static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
975 int types)
976{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100977 struct mv88e6xxx_hw_stat *stat;
978 int i, j;
979
980 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
981 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100982 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100983 j++;
984 }
985 return j;
986}
987
Andrew Lunndfafe442016-11-21 23:27:02 +0100988static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
989{
990 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
991 STATS_TYPE_PORT);
992}
993
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000994static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
995{
996 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
997}
998
Andrew Lunndfafe442016-11-21 23:27:02 +0100999static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1000{
1001 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1002 STATS_TYPE_BANK1);
1003}
1004
Florian Fainelli89f09042018-04-25 12:12:50 -07001005static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001006{
1007 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001008 int serdes_count = 0;
1009 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001010
Florian Fainelli89f09042018-04-25 12:12:50 -07001011 if (sset != ETH_SS_STATS)
1012 return 0;
1013
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001014 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001015 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001016 count = chip->info->ops->stats_get_sset_count(chip);
1017 if (count < 0)
1018 goto out;
1019
1020 if (chip->info->ops->serdes_get_sset_count)
1021 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1022 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001023 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001024 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001025 goto out;
1026 }
1027 count += serdes_count;
1028 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1029
Andrew Lunn436fe172018-03-01 02:02:29 +01001030out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001031 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001032
Andrew Lunn436fe172018-03-01 02:02:29 +01001033 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001034}
1035
Andrew Lunn436fe172018-03-01 02:02:29 +01001036static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1037 uint64_t *data, int types,
1038 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001039{
1040 struct mv88e6xxx_hw_stat *stat;
1041 int i, j;
1042
1043 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1044 stat = &mv88e6xxx_hw_stats[i];
1045 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001046 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001047 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1048 bank1_select,
1049 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001050 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001051
Andrew Lunn052f9472016-11-21 23:27:03 +01001052 j++;
1053 }
1054 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001055 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001056}
1057
Andrew Lunn436fe172018-03-01 02:02:29 +01001058static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1059 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001060{
1061 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001062 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001063 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001064}
1065
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001066static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1067 uint64_t *data)
1068{
1069 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1070 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1071}
1072
Andrew Lunn436fe172018-03-01 02:02:29 +01001073static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1074 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001075{
1076 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001077 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001078 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1079 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001080}
1081
Andrew Lunn436fe172018-03-01 02:02:29 +01001082static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1083 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001084{
1085 return mv88e6xxx_stats_get_stats(chip, port, data,
1086 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001087 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1088 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001089}
1090
Andrew Lunn65f60e42018-03-28 23:50:28 +02001091static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1092 uint64_t *data)
1093{
1094 *data++ = chip->ports[port].atu_member_violation;
1095 *data++ = chip->ports[port].atu_miss_violation;
1096 *data++ = chip->ports[port].atu_full_violation;
1097 *data++ = chip->ports[port].vtu_member_violation;
1098 *data++ = chip->ports[port].vtu_miss_violation;
1099}
1100
Andrew Lunn052f9472016-11-21 23:27:03 +01001101static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1102 uint64_t *data)
1103{
Andrew Lunn436fe172018-03-01 02:02:29 +01001104 int count = 0;
1105
Andrew Lunn052f9472016-11-21 23:27:03 +01001106 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001107 count = chip->info->ops->stats_get_stats(chip, port, data);
1108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001110 if (chip->info->ops->serdes_get_stats) {
1111 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001112 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001113 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114 data += count;
1115 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001116 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001117}
1118
Vivien Didelotf81ec902016-05-09 13:22:58 -04001119static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1120 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001121{
Vivien Didelot04bed142016-08-31 18:06:13 -04001122 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001123 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001124
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001125 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001126
Andrew Lunna605a0f2016-11-21 23:26:58 +01001127 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001128 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001129
1130 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001131 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001132
1133 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001134
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001135}
Ben Hutchings98e67302011-11-25 14:36:19 +00001136
Vivien Didelotf81ec902016-05-09 13:22:58 -04001137static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001138{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001139 struct mv88e6xxx_chip *chip = ds->priv;
1140 int len;
1141
1142 len = 32 * sizeof(u16);
1143 if (chip->info->ops->serdes_get_regs_len)
1144 len += chip->info->ops->serdes_get_regs_len(chip, port);
1145
1146 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001147}
1148
Vivien Didelotf81ec902016-05-09 13:22:58 -04001149static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1150 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001151{
Vivien Didelot04bed142016-08-31 18:06:13 -04001152 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001153 int err;
1154 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001155 u16 *p = _p;
1156 int i;
1157
Vivien Didelota5f39322018-12-17 16:05:21 -05001158 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001159
1160 memset(p, 0xff, 32 * sizeof(u16));
1161
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001162 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001163
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001164 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001165
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001166 err = mv88e6xxx_port_read(chip, port, i, &reg);
1167 if (!err)
1168 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001169 }
Vivien Didelot23062512016-05-09 13:22:45 -04001170
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001171 if (chip->info->ops->serdes_get_regs)
1172 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1173
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001174 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001175}
1176
Vivien Didelot08f50062017-08-01 16:32:41 -04001177static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1178 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001179{
Vivien Didelot5480db62017-08-01 16:32:40 -04001180 /* Nothing to do on the port's MAC */
1181 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001182}
1183
Vivien Didelot08f50062017-08-01 16:32:41 -04001184static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1185 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001186{
Vivien Didelot5480db62017-08-01 16:32:40 -04001187 /* Nothing to do on the port's MAC */
1188 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001189}
1190
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001191/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001192static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001194 struct dsa_switch *ds = chip->ds;
1195 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001196 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001197 struct dsa_port *dp;
1198 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001199 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001200
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001201 list_for_each_entry(dp, &dst->ports, list) {
1202 if (dp->ds->index == dev && dp->index == port) {
1203 found = true;
1204 break;
1205 }
1206 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001207
Vivien Didelote5887a22017-03-30 17:37:11 -04001208 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001209 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001210 return 0;
1211
1212 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001213 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001214 return mv88e6xxx_port_mask(chip);
1215
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001216 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001217 pvlan = 0;
1218
1219 /* Frames from user ports can egress any local DSA links and CPU ports,
1220 * as well as any local member of their bridge group.
1221 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001222 list_for_each_entry(dp, &dst->ports, list)
1223 if (dp->ds == ds &&
1224 (dp->type == DSA_PORT_TYPE_CPU ||
1225 dp->type == DSA_PORT_TYPE_DSA ||
1226 (br && dp->bridge_dev == br)))
1227 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001228
1229 return pvlan;
1230}
1231
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001232static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233{
1234 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001235
1236 /* prevent frames from going back out of the port they came in on */
1237 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001238
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001239 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001240}
1241
Vivien Didelotf81ec902016-05-09 13:22:58 -04001242static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1243 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244{
Vivien Didelot04bed142016-08-31 18:06:13 -04001245 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001246 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001247
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001248 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001249 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001250 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001251
1252 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001253 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254}
1255
Vivien Didelot93e18d62018-05-11 17:16:35 -04001256static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1257{
1258 int err;
1259
1260 if (chip->info->ops->ieee_pri_map) {
1261 err = chip->info->ops->ieee_pri_map(chip);
1262 if (err)
1263 return err;
1264 }
1265
1266 if (chip->info->ops->ip_pri_map) {
1267 err = chip->info->ops->ip_pri_map(chip);
1268 if (err)
1269 return err;
1270 }
1271
1272 return 0;
1273}
1274
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001275static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1276{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001277 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001278 int target, port;
1279 int err;
1280
1281 if (!chip->info->global2_addr)
1282 return 0;
1283
1284 /* Initialize the routing port to the 32 possible target devices */
1285 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001286 port = dsa_routing_port(ds, target);
1287 if (port == ds->num_ports)
1288 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001289
1290 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1291 if (err)
1292 return err;
1293 }
1294
Vivien Didelot02317e62018-05-09 11:38:49 -04001295 if (chip->info->ops->set_cascade_port) {
1296 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1297 err = chip->info->ops->set_cascade_port(chip, port);
1298 if (err)
1299 return err;
1300 }
1301
Vivien Didelot23c98912018-05-09 11:38:50 -04001302 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1303 if (err)
1304 return err;
1305
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001306 return 0;
1307}
1308
Vivien Didelotb28f8722018-04-26 21:56:44 -04001309static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1310{
1311 /* Clear all trunk masks and mapping */
1312 if (chip->info->global2_addr)
1313 return mv88e6xxx_g2_trunk_clear(chip);
1314
1315 return 0;
1316}
1317
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001318static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1319{
1320 if (chip->info->ops->rmu_disable)
1321 return chip->info->ops->rmu_disable(chip);
1322
1323 return 0;
1324}
1325
Vivien Didelot9e907d72017-07-17 13:03:43 -04001326static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1327{
1328 if (chip->info->ops->pot_clear)
1329 return chip->info->ops->pot_clear(chip);
1330
1331 return 0;
1332}
1333
Vivien Didelot51c901a2017-07-17 13:03:41 -04001334static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1335{
1336 if (chip->info->ops->mgmt_rsvd2cpu)
1337 return chip->info->ops->mgmt_rsvd2cpu(chip);
1338
1339 return 0;
1340}
1341
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001342static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1343{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001344 int err;
1345
Vivien Didelotdaefc942017-03-11 16:12:54 -05001346 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1347 if (err)
1348 return err;
1349
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001350 /* The chips that have a "learn2all" bit in Global1, ATU
1351 * Control are precisely those whose port registers have a
1352 * Message Port bit in Port Control 1 and hence implement
1353 * ->port_setup_message_port.
1354 */
1355 if (chip->info->ops->port_setup_message_port) {
1356 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1357 if (err)
1358 return err;
1359 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001360
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001361 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1362}
1363
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001364static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1365{
1366 int port;
1367 int err;
1368
1369 if (!chip->info->ops->irl_init_all)
1370 return 0;
1371
1372 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1373 /* Disable ingress rate limiting by resetting all per port
1374 * ingress rate limit resources to their initial state.
1375 */
1376 err = chip->info->ops->irl_init_all(chip, port);
1377 if (err)
1378 return err;
1379 }
1380
1381 return 0;
1382}
1383
Vivien Didelot04a69a12017-10-13 14:18:05 -04001384static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1385{
1386 if (chip->info->ops->set_switch_mac) {
1387 u8 addr[ETH_ALEN];
1388
1389 eth_random_addr(addr);
1390
1391 return chip->info->ops->set_switch_mac(chip, addr);
1392 }
1393
1394 return 0;
1395}
1396
Vivien Didelot17a15942017-03-30 17:37:09 -04001397static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1398{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001399 struct dsa_switch_tree *dst = chip->ds->dst;
1400 struct dsa_switch *ds;
1401 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001402 u16 pvlan = 0;
1403
1404 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001405 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001406
1407 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001408 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001409 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001410
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001411 ds = dsa_switch_find(dst->index, dev);
1412 dp = ds ? dsa_to_port(ds, port) : NULL;
1413 if (dp && dp->lag_dev) {
1414 /* As the PVT is used to limit flooding of
1415 * FORWARD frames, which use the LAG ID as the
1416 * source port, we must translate dev/port to
1417 * the special "LAG device" in the PVT, using
1418 * the LAG ID as the port number.
1419 */
1420 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1421 port = dsa_lag_id(dst, dp->lag_dev);
1422 }
1423 }
1424
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1426}
1427
Vivien Didelot81228992017-03-30 17:37:08 -04001428static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1429{
Vivien Didelot17a15942017-03-30 17:37:09 -04001430 int dev, port;
1431 int err;
1432
Vivien Didelot81228992017-03-30 17:37:08 -04001433 if (!mv88e6xxx_has_pvt(chip))
1434 return 0;
1435
1436 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1437 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1438 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001439 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1440 if (err)
1441 return err;
1442
1443 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1444 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1445 err = mv88e6xxx_pvt_map(chip, dev, port);
1446 if (err)
1447 return err;
1448 }
1449 }
1450
1451 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001452}
1453
Vivien Didelot749efcb2016-09-22 16:49:24 -04001454static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1455{
1456 struct mv88e6xxx_chip *chip = ds->priv;
1457 int err;
1458
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001459 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001460 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001461 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001462
1463 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001464 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001465}
1466
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001467static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1468{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001469 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001470 return 0;
1471
1472 return mv88e6xxx_g1_vtu_flush(chip);
1473}
1474
Vivien Didelotf1394b782017-05-01 14:05:22 -04001475static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1476 struct mv88e6xxx_vtu_entry *entry)
1477{
1478 if (!chip->info->ops->vtu_getnext)
1479 return -EOPNOTSUPP;
1480
1481 return chip->info->ops->vtu_getnext(chip, entry);
1482}
1483
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001484static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1485 struct mv88e6xxx_vtu_entry *entry)
1486{
1487 if (!chip->info->ops->vtu_loadpurge)
1488 return -EOPNOTSUPP;
1489
1490 return chip->info->ops->vtu_loadpurge(chip, entry);
1491}
1492
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001493int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001494{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001495 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001496 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001497 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001498
1499 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1500
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001501 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001502 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001503 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001504 if (err)
1505 return err;
1506
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001507 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001508 }
1509
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001510 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranze545f862020-11-10 19:57:20 +01001511 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001512 vlan.valid = false;
1513
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001514 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001515 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001516 if (err)
1517 return err;
1518
1519 if (!vlan.valid)
1520 break;
1521
1522 set_bit(vlan.fid, fid_bitmap);
Tobias Waldekranze545f862020-11-10 19:57:20 +01001523 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001524
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001525 return 0;
1526}
1527
1528static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1529{
1530 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1531 int err;
1532
1533 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1534 if (err)
1535 return err;
1536
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001537 /* The reset value 0x000 is used to indicate that multiple address
1538 * databases are not needed. Return the next positive available.
1539 */
1540 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001541 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001542 return -ENOSPC;
1543
1544 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001545 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001546}
1547
Vivien Didelotda9c3592016-02-12 12:09:40 -05001548static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001549 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001550{
Vivien Didelot04bed142016-08-31 18:06:13 -04001551 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001552 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001553 int i, err;
1554
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001555 if (!vid)
1556 return -EOPNOTSUPP;
1557
Andrew Lunndb06ae412017-09-25 23:32:20 +02001558 /* DSA and CPU ports have to be members of multiple vlans */
1559 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1560 return 0;
1561
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001562 vlan.vid = vid - 1;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001563 vlan.valid = false;
1564
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001565 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1566 if (err)
1567 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001568
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001569 if (!vlan.valid)
1570 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001571
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001572 if (vlan.vid != vid)
1573 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001574
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001575 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1576 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1577 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001578
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001579 if (!dsa_to_port(ds, i)->slave)
1580 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001581
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001582 if (vlan.member[i] ==
1583 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1584 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001585
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001586 if (dsa_to_port(ds, i)->bridge_dev ==
1587 dsa_to_port(ds, port)->bridge_dev)
1588 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001589
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001590 if (!dsa_to_port(ds, i)->bridge_dev)
1591 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001592
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001593 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1594 port, vlan.vid, i,
1595 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1596 return -EOPNOTSUPP;
1597 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001598
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001599 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001600}
1601
Vivien Didelotf81ec902016-05-09 13:22:58 -04001602static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001603 bool vlan_filtering,
1604 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001605{
Vivien Didelot04bed142016-08-31 18:06:13 -04001606 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001607 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1608 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001609 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001610
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001611 if (!mv88e6xxx_max_vid(chip))
1612 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001613
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001614 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001615 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001616 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001617
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001618 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001619}
1620
Vivien Didelot57d32312016-06-20 13:13:58 -04001621static int
1622mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001623 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001624{
Vivien Didelot04bed142016-08-31 18:06:13 -04001625 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001626 int err;
1627
Tobias Waldekranze545f862020-11-10 19:57:20 +01001628 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001629 return -EOPNOTSUPP;
1630
Vivien Didelotda9c3592016-02-12 12:09:40 -05001631 /* If the requested port doesn't belong to the same bridge as the VLAN
1632 * members, do not support it (yet) and fallback to software VLAN.
1633 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001634 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001636 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001637
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001638 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001639}
1640
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001641static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1642 const unsigned char *addr, u16 vid,
1643 u8 state)
1644{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001645 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001646 struct mv88e6xxx_vtu_entry vlan;
1647 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001648 int err;
1649
1650 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001651 if (vid == 0) {
1652 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1653 if (err)
1654 return err;
1655 } else {
1656 vlan.vid = vid - 1;
1657 vlan.valid = false;
1658
1659 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1660 if (err)
1661 return err;
1662
1663 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1664 if (vlan.vid != vid || !vlan.valid)
1665 return -EOPNOTSUPP;
1666
1667 fid = vlan.fid;
1668 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001669
Vivien Didelotd8291a92019-09-07 16:00:47 -04001670 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001671 ether_addr_copy(entry.mac, addr);
1672 eth_addr_dec(entry.mac);
1673
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001674 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001675 if (err)
1676 return err;
1677
1678 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001679 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001680 memset(&entry, 0, sizeof(entry));
1681 ether_addr_copy(entry.mac, addr);
1682 }
1683
1684 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001685 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001686 entry.portvec &= ~BIT(port);
1687 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001688 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001689 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001690 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1691 entry.portvec = BIT(port);
1692 else
1693 entry.portvec |= BIT(port);
1694
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001695 entry.state = state;
1696 }
1697
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001698 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001699}
1700
Vivien Didelotda7dc872019-09-07 16:00:49 -04001701static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1702 const struct mv88e6xxx_policy *policy)
1703{
1704 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1705 enum mv88e6xxx_policy_action action = policy->action;
1706 const u8 *addr = policy->addr;
1707 u16 vid = policy->vid;
1708 u8 state;
1709 int err;
1710 int id;
1711
1712 if (!chip->info->ops->port_set_policy)
1713 return -EOPNOTSUPP;
1714
1715 switch (mapping) {
1716 case MV88E6XXX_POLICY_MAPPING_DA:
1717 case MV88E6XXX_POLICY_MAPPING_SA:
1718 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1719 state = 0; /* Dissociate the port and address */
1720 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1721 is_multicast_ether_addr(addr))
1722 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1723 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1724 is_unicast_ether_addr(addr))
1725 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1726 else
1727 return -EOPNOTSUPP;
1728
1729 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1730 state);
1731 if (err)
1732 return err;
1733 break;
1734 default:
1735 return -EOPNOTSUPP;
1736 }
1737
1738 /* Skip the port's policy clearing if the mapping is still in use */
1739 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1740 idr_for_each_entry(&chip->policies, policy, id)
1741 if (policy->port == port &&
1742 policy->mapping == mapping &&
1743 policy->action != action)
1744 return 0;
1745
1746 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1747}
1748
1749static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1750 struct ethtool_rx_flow_spec *fs)
1751{
1752 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1753 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1754 enum mv88e6xxx_policy_mapping mapping;
1755 enum mv88e6xxx_policy_action action;
1756 struct mv88e6xxx_policy *policy;
1757 u16 vid = 0;
1758 u8 *addr;
1759 int err;
1760 int id;
1761
1762 if (fs->location != RX_CLS_LOC_ANY)
1763 return -EINVAL;
1764
1765 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1766 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1767 else
1768 return -EOPNOTSUPP;
1769
1770 switch (fs->flow_type & ~FLOW_EXT) {
1771 case ETHER_FLOW:
1772 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1773 is_zero_ether_addr(mac_mask->h_source)) {
1774 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1775 addr = mac_entry->h_dest;
1776 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1777 !is_zero_ether_addr(mac_mask->h_source)) {
1778 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1779 addr = mac_entry->h_source;
1780 } else {
1781 /* Cannot support DA and SA mapping in the same rule */
1782 return -EOPNOTSUPP;
1783 }
1784 break;
1785 default:
1786 return -EOPNOTSUPP;
1787 }
1788
1789 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001790 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001791 return -EOPNOTSUPP;
1792 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1793 }
1794
1795 idr_for_each_entry(&chip->policies, policy, id) {
1796 if (policy->port == port && policy->mapping == mapping &&
1797 policy->action == action && policy->vid == vid &&
1798 ether_addr_equal(policy->addr, addr))
1799 return -EEXIST;
1800 }
1801
1802 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1803 if (!policy)
1804 return -ENOMEM;
1805
1806 fs->location = 0;
1807 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1808 GFP_KERNEL);
1809 if (err) {
1810 devm_kfree(chip->dev, policy);
1811 return err;
1812 }
1813
1814 memcpy(&policy->fs, fs, sizeof(*fs));
1815 ether_addr_copy(policy->addr, addr);
1816 policy->mapping = mapping;
1817 policy->action = action;
1818 policy->port = port;
1819 policy->vid = vid;
1820
1821 err = mv88e6xxx_policy_apply(chip, port, policy);
1822 if (err) {
1823 idr_remove(&chip->policies, fs->location);
1824 devm_kfree(chip->dev, policy);
1825 return err;
1826 }
1827
1828 return 0;
1829}
1830
1831static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1832 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1833{
1834 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1835 struct mv88e6xxx_chip *chip = ds->priv;
1836 struct mv88e6xxx_policy *policy;
1837 int err;
1838 int id;
1839
1840 mv88e6xxx_reg_lock(chip);
1841
1842 switch (rxnfc->cmd) {
1843 case ETHTOOL_GRXCLSRLCNT:
1844 rxnfc->data = 0;
1845 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1846 rxnfc->rule_cnt = 0;
1847 idr_for_each_entry(&chip->policies, policy, id)
1848 if (policy->port == port)
1849 rxnfc->rule_cnt++;
1850 err = 0;
1851 break;
1852 case ETHTOOL_GRXCLSRULE:
1853 err = -ENOENT;
1854 policy = idr_find(&chip->policies, fs->location);
1855 if (policy) {
1856 memcpy(fs, &policy->fs, sizeof(*fs));
1857 err = 0;
1858 }
1859 break;
1860 case ETHTOOL_GRXCLSRLALL:
1861 rxnfc->data = 0;
1862 rxnfc->rule_cnt = 0;
1863 idr_for_each_entry(&chip->policies, policy, id)
1864 if (policy->port == port)
1865 rule_locs[rxnfc->rule_cnt++] = id;
1866 err = 0;
1867 break;
1868 default:
1869 err = -EOPNOTSUPP;
1870 break;
1871 }
1872
1873 mv88e6xxx_reg_unlock(chip);
1874
1875 return err;
1876}
1877
1878static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1879 struct ethtool_rxnfc *rxnfc)
1880{
1881 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1882 struct mv88e6xxx_chip *chip = ds->priv;
1883 struct mv88e6xxx_policy *policy;
1884 int err;
1885
1886 mv88e6xxx_reg_lock(chip);
1887
1888 switch (rxnfc->cmd) {
1889 case ETHTOOL_SRXCLSRLINS:
1890 err = mv88e6xxx_policy_insert(chip, port, fs);
1891 break;
1892 case ETHTOOL_SRXCLSRLDEL:
1893 err = -ENOENT;
1894 policy = idr_remove(&chip->policies, fs->location);
1895 if (policy) {
1896 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1897 err = mv88e6xxx_policy_apply(chip, port, policy);
1898 devm_kfree(chip->dev, policy);
1899 }
1900 break;
1901 default:
1902 err = -EOPNOTSUPP;
1903 break;
1904 }
1905
1906 mv88e6xxx_reg_unlock(chip);
1907
1908 return err;
1909}
1910
Andrew Lunn87fa8862017-11-09 22:29:56 +01001911static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1912 u16 vid)
1913{
1914 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1915 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1916
1917 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1918}
1919
1920static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1921{
1922 int port;
1923 int err;
1924
1925 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1926 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1927 if (err)
1928 return err;
1929 }
1930
1931 return 0;
1932}
1933
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001934static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001935 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001936{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001937 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001938 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001939 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001940
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001941 vlan.vid = vid - 1;
1942 vlan.valid = false;
1943
1944 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001945 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001946 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001947
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001948 if (vlan.vid != vid || !vlan.valid) {
1949 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001950
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001951 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1952 if (err)
1953 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001954
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001955 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1956 if (i == port)
1957 vlan.member[i] = member;
1958 else
1959 vlan.member[i] = non_member;
1960
1961 vlan.vid = vid;
1962 vlan.valid = true;
1963
1964 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1965 if (err)
1966 return err;
1967
1968 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1969 if (err)
1970 return err;
1971 } else if (vlan.member[port] != member) {
1972 vlan.member[port] = member;
1973
1974 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1975 if (err)
1976 return err;
Russell King933b4422020-02-26 17:14:26 +00001977 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001978 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1979 port, vid);
1980 }
1981
1982 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001983}
1984
Vladimir Oltean1958d582021-01-09 02:01:53 +02001985static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02001986 const struct switchdev_obj_port_vlan *vlan,
1987 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001988{
Vivien Didelot04bed142016-08-31 18:06:13 -04001989 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001990 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1991 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00001992 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001993 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02001994 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001995
Vladimir Oltean1958d582021-01-09 02:01:53 +02001996 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
1997 if (err)
1998 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001999
Vivien Didelotc91498e2017-06-07 18:12:13 -04002000 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002001 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002002 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002003 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002004 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002005 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002006
Russell King933b4422020-02-26 17:14:26 +00002007 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2008 * and then the CPU port. Do not warn for duplicates for the CPU port.
2009 */
2010 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2011
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002012 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002013
Vladimir Oltean1958d582021-01-09 02:01:53 +02002014 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2015 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002016 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2017 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002018 goto out;
2019 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002020
Vladimir Oltean1958d582021-01-09 02:01:53 +02002021 if (pvid) {
2022 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2023 if (err) {
2024 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2025 port, vlan->vid);
2026 goto out;
2027 }
2028 }
2029out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002030 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002031
2032 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002033}
2034
Vivien Didelot521098922019-08-01 14:36:36 -04002035static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2036 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002037{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002038 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002039 int i, err;
2040
Vivien Didelot521098922019-08-01 14:36:36 -04002041 if (!vid)
2042 return -EOPNOTSUPP;
2043
2044 vlan.vid = vid - 1;
2045 vlan.valid = false;
2046
2047 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002048 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002049 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002050
Vivien Didelot521098922019-08-01 14:36:36 -04002051 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2052 * tell switchdev that this VLAN is likely handled in software.
2053 */
2054 if (vlan.vid != vid || !vlan.valid ||
2055 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002056 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002057
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002058 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002059
2060 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002061 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002062 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002063 if (vlan.member[i] !=
2064 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002065 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002066 break;
2067 }
2068 }
2069
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002070 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002071 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002072 return err;
2073
Vivien Didelote606ca32017-03-11 16:12:55 -05002074 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002075}
2076
Vivien Didelotf81ec902016-05-09 13:22:58 -04002077static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2078 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002079{
Vivien Didelot04bed142016-08-31 18:06:13 -04002080 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002081 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002082 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002083
Tobias Waldekranze545f862020-11-10 19:57:20 +01002084 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002085 return -EOPNOTSUPP;
2086
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002087 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002088
Vivien Didelot77064f32016-11-04 03:23:30 +01002089 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002090 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002091 goto unlock;
2092
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002093 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2094 if (err)
2095 goto unlock;
2096
2097 if (vlan->vid == pvid) {
2098 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002099 if (err)
2100 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002101 }
2102
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002103unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002104 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002105
2106 return err;
2107}
2108
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002109static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2110 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002111{
Vivien Didelot04bed142016-08-31 18:06:13 -04002112 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002113 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002114
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002115 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002116 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2117 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002118 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002119
2120 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002121}
2122
Vivien Didelotf81ec902016-05-09 13:22:58 -04002123static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002124 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002125{
Vivien Didelot04bed142016-08-31 18:06:13 -04002126 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002127 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002128
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002129 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002130 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002131 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002132
Vivien Didelot83dabd12016-08-31 11:50:04 -04002133 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002134}
2135
Vivien Didelot83dabd12016-08-31 11:50:04 -04002136static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2137 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002138 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002139{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002140 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002141 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002142 int err;
2143
Vivien Didelotd8291a92019-09-07 16:00:47 -04002144 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002145 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002146
2147 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002148 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002149 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002150 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002151
Vivien Didelotd8291a92019-09-07 16:00:47 -04002152 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002153 break;
2154
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002155 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002156 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002157
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002158 if (!is_unicast_ether_addr(addr.mac))
2159 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002160
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002161 is_static = (addr.state ==
2162 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2163 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002164 if (err)
2165 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002166 } while (!is_broadcast_ether_addr(addr.mac));
2167
2168 return err;
2169}
2170
Vivien Didelot83dabd12016-08-31 11:50:04 -04002171static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002172 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002173{
Vivien Didelot425d2d32019-08-01 14:36:34 -04002174 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002175 u16 fid;
2176 int err;
2177
2178 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002179 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002180 if (err)
2181 return err;
2182
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002183 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002184 if (err)
2185 return err;
2186
2187 /* Dump VLANs' Filtering Information Databases */
Tobias Waldekranze545f862020-11-10 19:57:20 +01002188 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04002189 vlan.valid = false;
2190
Vivien Didelot83dabd12016-08-31 11:50:04 -04002191 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002192 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002193 if (err)
2194 return err;
2195
2196 if (!vlan.valid)
2197 break;
2198
2199 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002200 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002201 if (err)
2202 return err;
Tobias Waldekranze545f862020-11-10 19:57:20 +01002203 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot83dabd12016-08-31 11:50:04 -04002204
2205 return err;
2206}
2207
Vivien Didelotf81ec902016-05-09 13:22:58 -04002208static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002209 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002210{
Vivien Didelot04bed142016-08-31 18:06:13 -04002211 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002212 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002213
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002214 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002215 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002216 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002217
2218 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002219}
2220
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002221static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2222 struct net_device *br)
2223{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002224 struct dsa_switch *ds = chip->ds;
2225 struct dsa_switch_tree *dst = ds->dst;
2226 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002227 int err;
2228
Vivien Didelotef2025e2019-10-21 16:51:27 -04002229 list_for_each_entry(dp, &dst->ports, list) {
2230 if (dp->bridge_dev == br) {
2231 if (dp->ds == ds) {
2232 /* This is a local bridge group member,
2233 * remap its Port VLAN Map.
2234 */
2235 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2236 if (err)
2237 return err;
2238 } else {
2239 /* This is an external bridge group member,
2240 * remap its cross-chip Port VLAN Table entry.
2241 */
2242 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2243 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002244 if (err)
2245 return err;
2246 }
2247 }
2248 }
2249
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002250 return 0;
2251}
2252
Vivien Didelotf81ec902016-05-09 13:22:58 -04002253static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002254 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002255{
Vivien Didelot04bed142016-08-31 18:06:13 -04002256 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002257 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002258
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002259 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002260 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002261 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002262
Vivien Didelot466dfa02016-02-26 13:16:05 -05002263 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002264}
2265
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002266static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2267 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002268{
Vivien Didelot04bed142016-08-31 18:06:13 -04002269 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002271 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002272 if (mv88e6xxx_bridge_map(chip, br) ||
2273 mv88e6xxx_port_vlan_map(chip, port))
2274 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002275 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002276}
2277
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002278static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2279 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002280 int port, struct net_device *br)
2281{
2282 struct mv88e6xxx_chip *chip = ds->priv;
2283 int err;
2284
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002285 if (tree_index != ds->dst->index)
2286 return 0;
2287
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002288 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002289 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002290 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002291
2292 return err;
2293}
2294
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002295static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2296 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002297 int port, struct net_device *br)
2298{
2299 struct mv88e6xxx_chip *chip = ds->priv;
2300
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002301 if (tree_index != ds->dst->index)
2302 return;
2303
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002304 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002305 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002306 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002307 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002308}
2309
Vivien Didelot17e708b2016-12-05 17:30:27 -05002310static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2311{
2312 if (chip->info->ops->reset)
2313 return chip->info->ops->reset(chip);
2314
2315 return 0;
2316}
2317
Vivien Didelot309eca62016-12-05 17:30:26 -05002318static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2319{
2320 struct gpio_desc *gpiod = chip->reset;
2321
2322 /* If there is a GPIO connected to the reset pin, toggle it */
2323 if (gpiod) {
2324 gpiod_set_value_cansleep(gpiod, 1);
2325 usleep_range(10000, 20000);
2326 gpiod_set_value_cansleep(gpiod, 0);
2327 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002328
2329 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002330 }
2331}
2332
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002333static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2334{
2335 int i, err;
2336
2337 /* Set all ports to the Disabled state */
2338 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002339 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002340 if (err)
2341 return err;
2342 }
2343
2344 /* Wait for transmit queues to drain,
2345 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2346 */
2347 usleep_range(2000, 4000);
2348
2349 return 0;
2350}
2351
Vivien Didelotfad09c72016-06-21 12:28:20 -04002352static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002353{
Vivien Didelota935c052016-09-29 12:21:53 -04002354 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002355
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002356 err = mv88e6xxx_disable_ports(chip);
2357 if (err)
2358 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002359
Vivien Didelot309eca62016-12-05 17:30:26 -05002360 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002361
Vivien Didelot17e708b2016-12-05 17:30:27 -05002362 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002363}
2364
Vivien Didelot43145572017-03-11 16:12:59 -05002365static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002366 enum mv88e6xxx_frame_mode frame,
2367 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002368{
2369 int err;
2370
Vivien Didelot43145572017-03-11 16:12:59 -05002371 if (!chip->info->ops->port_set_frame_mode)
2372 return -EOPNOTSUPP;
2373
2374 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002375 if (err)
2376 return err;
2377
Vivien Didelot43145572017-03-11 16:12:59 -05002378 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2379 if (err)
2380 return err;
2381
2382 if (chip->info->ops->port_set_ether_type)
2383 return chip->info->ops->port_set_ether_type(chip, port, etype);
2384
2385 return 0;
2386}
2387
2388static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2389{
2390 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002391 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002392 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002393}
2394
2395static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2396{
2397 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002398 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002399 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002400}
2401
2402static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2403{
2404 return mv88e6xxx_set_port_mode(chip, port,
2405 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002406 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2407 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002408}
2409
2410static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2411{
2412 if (dsa_is_dsa_port(chip->ds, port))
2413 return mv88e6xxx_set_port_mode_dsa(chip, port);
2414
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002415 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002416 return mv88e6xxx_set_port_mode_normal(chip, port);
2417
2418 /* Setup CPU port mode depending on its supported tag format */
2419 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2420 return mv88e6xxx_set_port_mode_dsa(chip, port);
2421
2422 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2423 return mv88e6xxx_set_port_mode_edsa(chip, port);
2424
2425 return -EINVAL;
2426}
2427
Vivien Didelotea698f42017-03-11 16:12:50 -05002428static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2429{
2430 bool message = dsa_is_dsa_port(chip->ds, port);
2431
2432 return mv88e6xxx_port_set_message_port(chip, port, message);
2433}
2434
Vivien Didelot601aeed2017-03-11 16:13:00 -05002435static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2436{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002437 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002438 bool flood;
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002439 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002440
David S. Miller407308f2019-06-15 13:35:29 -07002441 /* Upstream ports flood frames with unknown unicast or multicast DA */
2442 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002443 if (chip->info->ops->port_set_ucast_flood) {
2444 err = chip->info->ops->port_set_ucast_flood(chip, port, flood);
2445 if (err)
2446 return err;
2447 }
2448 if (chip->info->ops->port_set_mcast_flood) {
2449 err = chip->info->ops->port_set_mcast_flood(chip, port, flood);
2450 if (err)
2451 return err;
2452 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002453
David S. Miller407308f2019-06-15 13:35:29 -07002454 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002455}
2456
Vivien Didelot45de77f2019-08-31 16:18:36 -04002457static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2458{
2459 struct mv88e6xxx_port *mvp = dev_id;
2460 struct mv88e6xxx_chip *chip = mvp->chip;
2461 irqreturn_t ret = IRQ_NONE;
2462 int port = mvp->port;
2463 u8 lane;
2464
2465 mv88e6xxx_reg_lock(chip);
2466 lane = mv88e6xxx_serdes_get_lane(chip, port);
2467 if (lane)
2468 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2469 mv88e6xxx_reg_unlock(chip);
2470
2471 return ret;
2472}
2473
2474static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2475 u8 lane)
2476{
2477 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2478 unsigned int irq;
2479 int err;
2480
2481 /* Nothing to request if this SERDES port has no IRQ */
2482 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2483 if (!irq)
2484 return 0;
2485
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002486 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2487 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2488
Vivien Didelot45de77f2019-08-31 16:18:36 -04002489 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2490 mv88e6xxx_reg_unlock(chip);
2491 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002492 IRQF_ONESHOT, dev_id->serdes_irq_name,
2493 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002494 mv88e6xxx_reg_lock(chip);
2495 if (err)
2496 return err;
2497
2498 dev_id->serdes_irq = irq;
2499
2500 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2501}
2502
2503static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2504 u8 lane)
2505{
2506 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2507 unsigned int irq = dev_id->serdes_irq;
2508 int err;
2509
2510 /* Nothing to free if no IRQ has been requested */
2511 if (!irq)
2512 return 0;
2513
2514 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2515
2516 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2517 mv88e6xxx_reg_unlock(chip);
2518 free_irq(irq, dev_id);
2519 mv88e6xxx_reg_lock(chip);
2520
2521 dev_id->serdes_irq = 0;
2522
2523 return err;
2524}
2525
Andrew Lunn6d917822017-05-26 01:03:21 +02002526static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2527 bool on)
2528{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002529 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002530 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002531
Vivien Didelotdc272f62019-08-31 16:18:33 -04002532 lane = mv88e6xxx_serdes_get_lane(chip, port);
2533 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002534 return 0;
2535
2536 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002537 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002538 if (err)
2539 return err;
2540
Vivien Didelot45de77f2019-08-31 16:18:36 -04002541 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002542 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002543 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2544 if (err)
2545 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002546
Vivien Didelotdc272f62019-08-31 16:18:33 -04002547 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002548 }
2549
2550 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002551}
2552
Vivien Didelotfa371c82017-12-05 15:34:10 -05002553static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2554{
2555 struct dsa_switch *ds = chip->ds;
2556 int upstream_port;
2557 int err;
2558
Vivien Didelot07073c72017-12-05 15:34:13 -05002559 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002560 if (chip->info->ops->port_set_upstream_port) {
2561 err = chip->info->ops->port_set_upstream_port(chip, port,
2562 upstream_port);
2563 if (err)
2564 return err;
2565 }
2566
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002567 if (port == upstream_port) {
2568 if (chip->info->ops->set_cpu_port) {
2569 err = chip->info->ops->set_cpu_port(chip,
2570 upstream_port);
2571 if (err)
2572 return err;
2573 }
2574
2575 if (chip->info->ops->set_egress_port) {
2576 err = chip->info->ops->set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002577 MV88E6XXX_EGRESS_DIR_INGRESS,
2578 upstream_port);
2579 if (err)
2580 return err;
2581
2582 err = chip->info->ops->set_egress_port(chip,
2583 MV88E6XXX_EGRESS_DIR_EGRESS,
2584 upstream_port);
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002585 if (err)
2586 return err;
2587 }
2588 }
2589
Vivien Didelotfa371c82017-12-05 15:34:10 -05002590 return 0;
2591}
2592
Vivien Didelotfad09c72016-06-21 12:28:20 -04002593static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002594{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002595 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002596 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002597 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002598
Andrew Lunn7b898462018-08-09 15:38:47 +02002599 chip->ports[port].chip = chip;
2600 chip->ports[port].port = port;
2601
Vivien Didelotd78343d2016-11-04 03:23:36 +01002602 /* MAC Forcing register: don't force link, speed, duplex or flow control
2603 * state to any particular values on physical ports, but force the CPU
2604 * port and all DSA ports to their maximum bandwidth and full duplex.
2605 */
2606 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2607 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2608 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002609 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002610 PHY_INTERFACE_MODE_NA);
2611 else
2612 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2613 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002614 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002615 PHY_INTERFACE_MODE_NA);
2616 if (err)
2617 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002618
2619 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2620 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2621 * tunneling, determine priority by looking at 802.1p and IP
2622 * priority fields (IP prio has precedence), and set STP state
2623 * to Forwarding.
2624 *
2625 * If this is the CPU link, use DSA or EDSA tagging depending
2626 * on which tagging mode was configured.
2627 *
2628 * If this is a link to another switch, use DSA tagging mode.
2629 *
2630 * If this is the upstream port for this switch, enable
2631 * forwarding of unknown unicasts and multicasts.
2632 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002633 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2634 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2635 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2636 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002637 if (err)
2638 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002639
Vivien Didelot601aeed2017-03-11 16:13:00 -05002640 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002641 if (err)
2642 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002643
Vivien Didelot601aeed2017-03-11 16:13:00 -05002644 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002645 if (err)
2646 return err;
2647
Vivien Didelot8efdda42015-08-13 12:52:23 -04002648 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002649 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002650 * untagged frames on this port, do a destination address lookup on all
2651 * received packets as usual, disable ARP mirroring and don't send a
2652 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002653 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002654 err = mv88e6xxx_port_set_map_da(chip, port);
2655 if (err)
2656 return err;
2657
Vivien Didelotfa371c82017-12-05 15:34:10 -05002658 err = mv88e6xxx_setup_upstream_port(chip, port);
2659 if (err)
2660 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002661
Andrew Lunna23b2962017-02-04 20:15:28 +01002662 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002663 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002664 if (err)
2665 return err;
2666
Vivien Didelotcd782652017-06-08 18:34:13 -04002667 if (chip->info->ops->port_set_jumbo_size) {
2668 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002669 if (err)
2670 return err;
2671 }
2672
Andrew Lunn54d792f2015-05-06 01:09:47 +02002673 /* Port Association Vector: when learning source addresses
2674 * of packets, add the address to the address database using
2675 * a port bitmap that has only the bit for this port set and
2676 * the other bits clear.
2677 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002678 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002679 /* Disable learning for CPU port */
2680 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002681 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002682
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002683 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2684 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002685 if (err)
2686 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002687
2688 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002689 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2690 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002691 if (err)
2692 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002693
Vivien Didelot08984322017-06-08 18:34:12 -04002694 if (chip->info->ops->port_pause_limit) {
2695 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002696 if (err)
2697 return err;
2698 }
2699
Vivien Didelotc8c94892017-03-11 16:13:01 -05002700 if (chip->info->ops->port_disable_learn_limit) {
2701 err = chip->info->ops->port_disable_learn_limit(chip, port);
2702 if (err)
2703 return err;
2704 }
2705
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002706 if (chip->info->ops->port_disable_pri_override) {
2707 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002708 if (err)
2709 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002710 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002711
Andrew Lunnef0a7312016-12-03 04:35:16 +01002712 if (chip->info->ops->port_tag_remap) {
2713 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002714 if (err)
2715 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002716 }
2717
Andrew Lunnef70b112016-12-03 04:45:18 +01002718 if (chip->info->ops->port_egress_rate_limiting) {
2719 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002720 if (err)
2721 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002722 }
2723
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002724 if (chip->info->ops->port_setup_message_port) {
2725 err = chip->info->ops->port_setup_message_port(chip, port);
2726 if (err)
2727 return err;
2728 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002729
Vivien Didelot207afda2016-04-14 14:42:09 -04002730 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002731 * database, and allow bidirectional communication between the
2732 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002733 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002734 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002735 if (err)
2736 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002737
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002738 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002739 if (err)
2740 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002741
2742 /* Default VLAN ID and priority: don't set a default VLAN
2743 * ID, and set the default packet priority to zero.
2744 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002745 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002746}
2747
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002748static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2749{
2750 struct mv88e6xxx_chip *chip = ds->priv;
2751
2752 if (chip->info->ops->port_set_jumbo_size)
2753 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002754 else if (chip->info->ops->set_max_frame_size)
2755 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002756 return 1522;
2757}
2758
2759static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2760{
2761 struct mv88e6xxx_chip *chip = ds->priv;
2762 int ret = 0;
2763
2764 mv88e6xxx_reg_lock(chip);
2765 if (chip->info->ops->port_set_jumbo_size)
2766 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002767 else if (chip->info->ops->set_max_frame_size)
2768 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002769 else
2770 if (new_mtu > 1522)
2771 ret = -EINVAL;
2772 mv88e6xxx_reg_unlock(chip);
2773
2774 return ret;
2775}
2776
Andrew Lunn04aca992017-05-26 01:03:24 +02002777static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2778 struct phy_device *phydev)
2779{
2780 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002781 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002782
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002783 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002784 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002785 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002786
2787 return err;
2788}
2789
Andrew Lunn75104db2019-02-24 20:44:43 +01002790static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002791{
2792 struct mv88e6xxx_chip *chip = ds->priv;
2793
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002794 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002795 if (mv88e6xxx_serdes_power(chip, port, false))
2796 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002797 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002798}
2799
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002800static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2801 unsigned int ageing_time)
2802{
Vivien Didelot04bed142016-08-31 18:06:13 -04002803 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002804 int err;
2805
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002806 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002807 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002808 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002809
2810 return err;
2811}
2812
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002813static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002814{
2815 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002816
Andrew Lunnde2273872016-11-21 23:27:01 +01002817 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002818 if (chip->info->ops->stats_set_histogram) {
2819 err = chip->info->ops->stats_set_histogram(chip);
2820 if (err)
2821 return err;
2822 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002823
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002824 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002825}
2826
Andrew Lunnea890982019-01-09 00:24:03 +01002827/* Check if the errata has already been applied. */
2828static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2829{
2830 int port;
2831 int err;
2832 u16 val;
2833
2834 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002835 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002836 if (err) {
2837 dev_err(chip->dev,
2838 "Error reading hidden register: %d\n", err);
2839 return false;
2840 }
2841 if (val != 0x01c0)
2842 return false;
2843 }
2844
2845 return true;
2846}
2847
2848/* The 6390 copper ports have an errata which require poking magic
2849 * values into undocumented hidden registers and then performing a
2850 * software reset.
2851 */
2852static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2853{
2854 int port;
2855 int err;
2856
2857 if (mv88e6390_setup_errata_applied(chip))
2858 return 0;
2859
2860 /* Set the ports into blocking mode */
2861 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2862 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2863 if (err)
2864 return err;
2865 }
2866
2867 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002868 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002869 if (err)
2870 return err;
2871 }
2872
2873 return mv88e6xxx_software_reset(chip);
2874}
2875
Andrew Lunn23e8b472019-10-25 01:03:52 +02002876static void mv88e6xxx_teardown(struct dsa_switch *ds)
2877{
2878 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002879 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002880 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002881}
2882
Vivien Didelotf81ec902016-05-09 13:22:58 -04002883static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002884{
Vivien Didelot04bed142016-08-31 18:06:13 -04002885 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002886 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002887 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002888 int i;
2889
Vivien Didelotfad09c72016-06-21 12:28:20 -04002890 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002891 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002892
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002893 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002894
Andrew Lunnea890982019-01-09 00:24:03 +01002895 if (chip->info->ops->setup_errata) {
2896 err = chip->info->ops->setup_errata(chip);
2897 if (err)
2898 goto unlock;
2899 }
2900
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002901 /* Cache the cmode of each port. */
2902 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2903 if (chip->info->ops->port_get_cmode) {
2904 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2905 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002906 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002907
2908 chip->ports[i].cmode = cmode;
2909 }
2910 }
2911
Vivien Didelot97299342016-07-18 20:45:30 -04002912 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002913 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002914 if (dsa_is_unused_port(ds, i))
2915 continue;
2916
Hubert Feursteinc8574862019-07-31 10:23:48 +02002917 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002918 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002919 dev_err(chip->dev, "port %d is invalid\n", i);
2920 err = -EINVAL;
2921 goto unlock;
2922 }
2923
Vivien Didelot97299342016-07-18 20:45:30 -04002924 err = mv88e6xxx_setup_port(chip, i);
2925 if (err)
2926 goto unlock;
2927 }
2928
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002929 err = mv88e6xxx_irl_setup(chip);
2930 if (err)
2931 goto unlock;
2932
Vivien Didelot04a69a12017-10-13 14:18:05 -04002933 err = mv88e6xxx_mac_setup(chip);
2934 if (err)
2935 goto unlock;
2936
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002937 err = mv88e6xxx_phy_setup(chip);
2938 if (err)
2939 goto unlock;
2940
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002941 err = mv88e6xxx_vtu_setup(chip);
2942 if (err)
2943 goto unlock;
2944
Vivien Didelot81228992017-03-30 17:37:08 -04002945 err = mv88e6xxx_pvt_setup(chip);
2946 if (err)
2947 goto unlock;
2948
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002949 err = mv88e6xxx_atu_setup(chip);
2950 if (err)
2951 goto unlock;
2952
Andrew Lunn87fa8862017-11-09 22:29:56 +01002953 err = mv88e6xxx_broadcast_setup(chip, 0);
2954 if (err)
2955 goto unlock;
2956
Vivien Didelot9e907d72017-07-17 13:03:43 -04002957 err = mv88e6xxx_pot_setup(chip);
2958 if (err)
2959 goto unlock;
2960
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002961 err = mv88e6xxx_rmu_setup(chip);
2962 if (err)
2963 goto unlock;
2964
Vivien Didelot51c901a2017-07-17 13:03:41 -04002965 err = mv88e6xxx_rsvd2cpu_setup(chip);
2966 if (err)
2967 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002968
Vivien Didelotb28f8722018-04-26 21:56:44 -04002969 err = mv88e6xxx_trunk_setup(chip);
2970 if (err)
2971 goto unlock;
2972
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002973 err = mv88e6xxx_devmap_setup(chip);
2974 if (err)
2975 goto unlock;
2976
Vivien Didelot93e18d62018-05-11 17:16:35 -04002977 err = mv88e6xxx_pri_setup(chip);
2978 if (err)
2979 goto unlock;
2980
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002981 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002982 if (chip->info->ptp_support) {
2983 err = mv88e6xxx_ptp_setup(chip);
2984 if (err)
2985 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002986
2987 err = mv88e6xxx_hwtstamp_setup(chip);
2988 if (err)
2989 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002990 }
2991
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002992 err = mv88e6xxx_stats_setup(chip);
2993 if (err)
2994 goto unlock;
2995
Vivien Didelot6b17e862015-08-13 12:52:18 -04002996unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002997 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002998
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002999 if (err)
3000 return err;
3001
3002 /* Have to be called without holding the register lock, since
3003 * they take the devlink lock, and we later take the locks in
3004 * the reverse order when getting/setting parameters or
3005 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003006 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003007 err = mv88e6xxx_setup_devlink_resources(ds);
3008 if (err)
3009 return err;
3010
3011 err = mv88e6xxx_setup_devlink_params(ds);
3012 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003013 goto out_resources;
3014
3015 err = mv88e6xxx_setup_devlink_regions(ds);
3016 if (err)
3017 goto out_params;
3018
3019 return 0;
3020
3021out_params:
3022 mv88e6xxx_teardown_devlink_params(ds);
3023out_resources:
3024 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003025
3026 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003027}
3028
Pali Rohár1fe976d2021-04-12 18:57:39 +02003029/* prod_id for switch families which do not have a PHY model number */
3030static const u16 family_prod_id_table[] = {
3031 [MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3032 [MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3033};
3034
Vivien Didelote57e5e72016-08-15 17:19:00 -04003035static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003036{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003037 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3038 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Pali Rohár1fe976d2021-04-12 18:57:39 +02003039 u16 prod_id;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003040 u16 val;
3041 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003042
Andrew Lunnee26a222017-01-24 14:53:48 +01003043 if (!chip->info->ops->phy_read)
3044 return -EOPNOTSUPP;
3045
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003046 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003047 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003048 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003049
Pali Rohár1fe976d2021-04-12 18:57:39 +02003050 /* Some internal PHYs don't have a model number. */
3051 if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
3052 chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
3053 prod_id = family_prod_id_table[chip->info->family];
3054 if (prod_id)
3055 val |= prod_id >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003056 }
3057
Vivien Didelote57e5e72016-08-15 17:19:00 -04003058 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003059}
3060
Vivien Didelote57e5e72016-08-15 17:19:00 -04003061static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003062{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003063 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3064 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003065 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003066
Andrew Lunnee26a222017-01-24 14:53:48 +01003067 if (!chip->info->ops->phy_write)
3068 return -EOPNOTSUPP;
3069
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003070 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003071 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003072 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003073
3074 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003075}
3076
Vivien Didelotfad09c72016-06-21 12:28:20 -04003077static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003078 struct device_node *np,
3079 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003080{
3081 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003082 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003083 struct mii_bus *bus;
3084 int err;
3085
Andrew Lunn2510bab2018-02-22 01:51:49 +01003086 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003087 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003088 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003089 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003090
3091 if (err)
3092 return err;
3093 }
3094
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003095 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003096 if (!bus)
3097 return -ENOMEM;
3098
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003099 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003100 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003101 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003102 INIT_LIST_HEAD(&mdio_bus->list);
3103 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003104
Andrew Lunnb516d452016-06-04 21:17:06 +02003105 if (np) {
3106 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003107 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003108 } else {
3109 bus->name = "mv88e6xxx SMI";
3110 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3111 }
3112
3113 bus->read = mv88e6xxx_mdio_read;
3114 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003115 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003116
Andrew Lunn6f882842018-03-17 20:32:05 +01003117 if (!external) {
3118 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3119 if (err)
3120 return err;
3121 }
3122
Florian Fainelli00e798c2018-05-15 16:56:19 -07003123 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003124 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003125 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003126 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003127 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003128 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003129
3130 if (external)
3131 list_add_tail(&mdio_bus->list, &chip->mdios);
3132 else
3133 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003134
3135 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003136}
3137
Andrew Lunn3126aee2017-12-07 01:05:57 +01003138static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3139
3140{
3141 struct mv88e6xxx_mdio_bus *mdio_bus;
3142 struct mii_bus *bus;
3143
3144 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3145 bus = mdio_bus->bus;
3146
Andrew Lunn6f882842018-03-17 20:32:05 +01003147 if (!mdio_bus->external)
3148 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3149
Andrew Lunn3126aee2017-12-07 01:05:57 +01003150 mdiobus_unregister(bus);
3151 }
3152}
3153
Andrew Lunna3c53be52017-01-24 14:53:50 +01003154static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3155 struct device_node *np)
3156{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003157 struct device_node *child;
3158 int err;
3159
3160 /* Always register one mdio bus for the internal/default mdio
3161 * bus. This maybe represented in the device tree, but is
3162 * optional.
3163 */
3164 child = of_get_child_by_name(np, "mdio");
3165 err = mv88e6xxx_mdio_register(chip, child, false);
3166 if (err)
3167 return err;
3168
3169 /* Walk the device tree, and see if there are any other nodes
3170 * which say they are compatible with the external mdio
3171 * bus.
3172 */
3173 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003174 if (of_device_is_compatible(
3175 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003176 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003177 if (err) {
3178 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303179 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003180 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003181 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003182 }
3183 }
3184
3185 return 0;
3186}
3187
Vivien Didelot855b1932016-07-20 18:18:35 -04003188static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3189{
Vivien Didelot04bed142016-08-31 18:06:13 -04003190 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003191
3192 return chip->eeprom_len;
3193}
3194
Vivien Didelot855b1932016-07-20 18:18:35 -04003195static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3196 struct ethtool_eeprom *eeprom, u8 *data)
3197{
Vivien Didelot04bed142016-08-31 18:06:13 -04003198 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003199 int err;
3200
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003201 if (!chip->info->ops->get_eeprom)
3202 return -EOPNOTSUPP;
3203
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003204 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003205 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003206 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003207
3208 if (err)
3209 return err;
3210
3211 eeprom->magic = 0xc3ec4951;
3212
3213 return 0;
3214}
3215
Vivien Didelot855b1932016-07-20 18:18:35 -04003216static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3217 struct ethtool_eeprom *eeprom, u8 *data)
3218{
Vivien Didelot04bed142016-08-31 18:06:13 -04003219 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003220 int err;
3221
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003222 if (!chip->info->ops->set_eeprom)
3223 return -EOPNOTSUPP;
3224
Vivien Didelot855b1932016-07-20 18:18:35 -04003225 if (eeprom->magic != 0xc3ec4951)
3226 return -EINVAL;
3227
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003228 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003229 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003230 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003231
3232 return err;
3233}
3234
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003235static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003236 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003237 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3238 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003239 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003240 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003241 .phy_read = mv88e6185_phy_ppu_read,
3242 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003243 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003244 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003245 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003246 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003247 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003248 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3249 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003250 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003251 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003252 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003253 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003254 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003255 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003256 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003257 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003258 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003259 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3260 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003261 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003262 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3263 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003264 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003265 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003266 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003267 .ppu_enable = mv88e6185_g1_ppu_enable,
3268 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003269 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003270 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003271 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003272 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003273 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003274 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003275};
3276
3277static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003278 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003279 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3280 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003281 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003282 .phy_read = mv88e6185_phy_ppu_read,
3283 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003284 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003285 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003286 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003287 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003288 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3289 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003290 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003291 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003292 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003293 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003294 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003295 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3296 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003297 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003298 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003299 .serdes_power = mv88e6185_serdes_power,
3300 .serdes_get_lane = mv88e6185_serdes_get_lane,
3301 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003302 .ppu_enable = mv88e6185_g1_ppu_enable,
3303 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003304 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003305 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003306 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003307 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003308 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003309};
3310
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003311static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003312 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003313 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3314 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003315 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003316 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3317 .phy_read = mv88e6xxx_g2_smi_phy_read,
3318 .phy_write = mv88e6xxx_g2_smi_phy_write,
3319 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003320 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003321 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003322 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003323 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003324 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3325 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003326 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003327 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003328 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003329 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003330 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003331 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003332 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003333 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003334 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003335 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3336 .stats_get_strings = mv88e6095_stats_get_strings,
3337 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003338 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3339 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003340 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003341 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003342 .serdes_power = mv88e6185_serdes_power,
3343 .serdes_get_lane = mv88e6185_serdes_get_lane,
3344 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003345 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3346 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3347 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003348 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003349 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003350 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003351 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003352 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003353 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003354 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003355};
3356
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003357static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003358 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003359 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3360 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003361 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003362 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003363 .phy_read = mv88e6xxx_g2_smi_phy_read,
3364 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003365 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003366 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003367 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003368 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003369 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3370 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003371 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003372 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003373 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003374 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003375 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003376 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003377 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3378 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003379 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003380 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3381 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003382 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003383 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003384 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003385 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003386 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3387 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003388 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003389 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003390 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003391 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392};
3393
3394static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003395 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003396 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3397 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003398 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003399 .phy_read = mv88e6185_phy_ppu_read,
3400 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003401 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003402 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003403 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003404 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003405 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003406 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3407 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003408 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003409 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003410 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003411 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003412 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003413 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003414 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003415 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003416 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003417 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003418 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3419 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003420 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003421 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3422 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003423 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003424 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003425 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003426 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003427 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003428 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003429 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003430 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003431 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003432};
3433
Vivien Didelot990e27b2017-03-28 13:50:32 -04003434static const struct mv88e6xxx_ops mv88e6141_ops = {
3435 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003436 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3437 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003438 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003439 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3440 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3441 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3442 .phy_read = mv88e6xxx_g2_smi_phy_read,
3443 .phy_write = mv88e6xxx_g2_smi_phy_write,
3444 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003445 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003446 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003447 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003448 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003449 .port_tag_remap = mv88e6095_port_tag_remap,
3450 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003451 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3452 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003453 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003454 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003455 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003456 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003457 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3458 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003459 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003460 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003461 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003462 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003463 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003464 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3465 .stats_get_strings = mv88e6320_stats_get_strings,
3466 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003467 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3468 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003469 .watchdog_ops = &mv88e6390_watchdog_ops,
3470 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003471 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003472 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003473 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003474 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003475 .serdes_power = mv88e6390_serdes_power,
3476 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003477 /* Check status register pause & lpa register */
3478 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3479 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3480 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3481 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003482 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003483 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003484 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003485 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003486 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003487};
3488
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003489static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003490 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003491 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3492 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003493 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003494 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003495 .phy_read = mv88e6xxx_g2_smi_phy_read,
3496 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003497 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003498 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003499 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003500 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003501 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003502 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3503 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003504 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003505 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003506 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003507 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003508 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003509 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003510 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003511 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003512 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003513 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003514 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3515 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003516 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003517 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3518 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003519 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003520 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003521 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003522 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003523 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3524 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003525 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003526 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003527 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003528 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003529 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003530};
3531
3532static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003533 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003534 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3535 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003536 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003537 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003538 .phy_read = mv88e6165_phy_read,
3539 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003540 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003541 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003542 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003543 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003544 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003545 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003546 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003547 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003548 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003549 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3550 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003551 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003552 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3553 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003554 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003555 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003556 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003557 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003558 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3559 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003560 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003561 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003562 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003563 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003564 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003565};
3566
3567static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003568 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003569 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3570 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003571 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003572 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003573 .phy_read = mv88e6xxx_g2_smi_phy_read,
3574 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003575 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003576 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003577 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003578 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003579 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003580 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003581 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3582 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003583 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003584 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003585 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003586 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003587 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003588 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003589 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003590 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003591 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003592 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003593 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3594 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003595 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003596 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3597 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003598 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003599 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003600 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003601 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003602 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3603 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003604 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003605 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003606 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003607};
3608
3609static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003610 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003611 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3612 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003613 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003614 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3615 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003616 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003617 .phy_read = mv88e6xxx_g2_smi_phy_read,
3618 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003619 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003620 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003621 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003622 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003623 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003624 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003625 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003626 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3627 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003628 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003629 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003630 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003631 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003632 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003633 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003634 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003635 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003636 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003637 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003638 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3639 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003640 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003641 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3642 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003643 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003644 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003645 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003646 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003647 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003648 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3649 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003650 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003651 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003652 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003653 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3654 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3655 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3656 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003657 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003658 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3659 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003660 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003661 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003662};
3663
3664static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003665 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003666 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3667 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003668 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003669 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003670 .phy_read = mv88e6xxx_g2_smi_phy_read,
3671 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003672 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003673 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003674 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003675 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003676 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003677 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003678 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3679 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003680 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003681 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003682 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003683 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003684 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003685 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003686 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003687 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003688 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003689 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003690 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3691 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003692 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003693 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3694 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003695 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003696 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003697 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003698 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003699 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3700 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003701 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003702 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003703 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003704};
3705
3706static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003707 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003708 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3709 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003710 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003711 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3712 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003713 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003714 .phy_read = mv88e6xxx_g2_smi_phy_read,
3715 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003716 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003717 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003718 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003719 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003720 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003721 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003722 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003723 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3724 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003725 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003726 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003727 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003728 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003729 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003730 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003731 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003732 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003733 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003734 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003735 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3736 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003737 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003738 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3739 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003740 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003741 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003742 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003743 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003744 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003745 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3746 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003747 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003748 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003749 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003750 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3751 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3752 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3753 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003754 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003755 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003756 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003757 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003758 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3759 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003760 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003761 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003762};
3763
3764static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003765 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003766 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3767 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003768 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003769 .phy_read = mv88e6185_phy_ppu_read,
3770 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003771 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003772 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003773 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003774 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003775 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3776 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003777 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003778 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003779 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003780 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003781 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003782 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003783 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003784 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3785 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003786 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003787 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3788 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003789 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003790 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003791 .serdes_power = mv88e6185_serdes_power,
3792 .serdes_get_lane = mv88e6185_serdes_get_lane,
3793 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003794 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003795 .ppu_enable = mv88e6185_g1_ppu_enable,
3796 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003797 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003798 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003799 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003800 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003801 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003802};
3803
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003804static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003805 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003806 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003807 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003808 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3809 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003810 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3811 .phy_read = mv88e6xxx_g2_smi_phy_read,
3812 .phy_write = mv88e6xxx_g2_smi_phy_write,
3813 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003814 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003815 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003816 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003817 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003818 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003819 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003820 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003821 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3822 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003823 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003824 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003825 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003826 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003827 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003828 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003829 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003830 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003831 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003832 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003833 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3834 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003835 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003836 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3837 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003838 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003839 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003840 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003841 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003842 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003843 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3844 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003845 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3846 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003847 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003848 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003849 /* Check status register pause & lpa register */
3850 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3851 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3852 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3853 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003854 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003855 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003856 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003857 .serdes_get_strings = mv88e6390_serdes_get_strings,
3858 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003859 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3860 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003861 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003862 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003863};
3864
3865static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003866 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003867 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003868 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003869 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3870 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003871 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3872 .phy_read = mv88e6xxx_g2_smi_phy_read,
3873 .phy_write = mv88e6xxx_g2_smi_phy_write,
3874 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003875 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003876 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003877 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003878 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003879 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003880 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003881 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003882 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3883 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003884 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003885 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003886 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003887 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003888 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003889 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003890 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003891 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003892 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003893 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003894 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3895 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003896 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003897 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3898 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003899 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003900 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003901 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003902 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003903 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003904 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3905 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003906 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3907 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003908 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003909 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003910 /* Check status register pause & lpa register */
3911 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3912 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3913 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3914 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003915 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003916 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003917 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003918 .serdes_get_strings = mv88e6390_serdes_get_strings,
3919 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003920 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3921 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003922 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003923 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003924};
3925
3926static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003927 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003928 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003929 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003930 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3931 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003932 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3933 .phy_read = mv88e6xxx_g2_smi_phy_read,
3934 .phy_write = mv88e6xxx_g2_smi_phy_write,
3935 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003936 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003937 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003938 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003939 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003940 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003941 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003942 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3943 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003944 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003945 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003946 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003947 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003948 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003949 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003950 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003951 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003952 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003953 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3954 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003955 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003956 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3957 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003958 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003959 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003960 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003961 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003962 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003963 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3964 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003965 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3966 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003967 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003968 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003969 /* Check status register pause & lpa register */
3970 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3971 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3972 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3973 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003974 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003975 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003976 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003977 .serdes_get_strings = mv88e6390_serdes_get_strings,
3978 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003979 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3980 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003981 .avb_ops = &mv88e6390_avb_ops,
3982 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003983 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003984};
3985
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003986static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003987 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003988 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3989 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003990 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003991 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3992 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003993 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003994 .phy_read = mv88e6xxx_g2_smi_phy_read,
3995 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003996 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003997 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003998 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003999 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004000 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004001 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004002 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004003 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4004 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004005 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004006 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004007 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004008 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004009 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004010 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004011 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004012 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004013 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004014 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004015 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4016 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004017 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004018 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4019 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004020 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004021 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004022 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004023 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004024 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004025 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4026 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004027 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004028 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004029 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004030 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4031 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4032 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4033 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004034 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004035 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004036 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004037 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004038 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4039 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004040 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004041 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004042 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004043 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004044};
4045
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004046static const struct mv88e6xxx_ops mv88e6250_ops = {
4047 /* MV88E6XXX_FAMILY_6250 */
4048 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4049 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4050 .irl_init_all = mv88e6352_g2_irl_init_all,
4051 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4052 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4053 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4054 .phy_read = mv88e6xxx_g2_smi_phy_read,
4055 .phy_write = mv88e6xxx_g2_smi_phy_write,
4056 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004057 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004058 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004059 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004060 .port_tag_remap = mv88e6095_port_tag_remap,
4061 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004062 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4063 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004064 .port_set_ether_type = mv88e6351_port_set_ether_type,
4065 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4066 .port_pause_limit = mv88e6097_port_pause_limit,
4067 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004068 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4069 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4070 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4071 .stats_get_strings = mv88e6250_stats_get_strings,
4072 .stats_get_stats = mv88e6250_stats_get_stats,
4073 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4074 .set_egress_port = mv88e6095_g1_set_egress_port,
4075 .watchdog_ops = &mv88e6250_watchdog_ops,
4076 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4077 .pot_clear = mv88e6xxx_g2_pot_clear,
4078 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004079 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004080 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004081 .avb_ops = &mv88e6352_avb_ops,
4082 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004083 .phylink_validate = mv88e6065_phylink_validate,
4084};
4085
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004086static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004087 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004088 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004089 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004090 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4091 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004092 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4093 .phy_read = mv88e6xxx_g2_smi_phy_read,
4094 .phy_write = mv88e6xxx_g2_smi_phy_write,
4095 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004096 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004097 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004098 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004099 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004100 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004101 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004102 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004103 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4104 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004105 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004106 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004107 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004108 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004109 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004110 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004111 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004112 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004113 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004114 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4115 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004116 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004117 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4118 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004119 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004120 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004121 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004122 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004123 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004124 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4125 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004126 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4127 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004128 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004129 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004130 /* Check status register pause & lpa register */
4131 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4132 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4133 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4134 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004135 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004136 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004137 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004138 .serdes_get_strings = mv88e6390_serdes_get_strings,
4139 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004140 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4141 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004142 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004143 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004144 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004145 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004146};
4147
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004148static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004149 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004150 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4151 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004152 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004153 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4154 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004155 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004156 .phy_read = mv88e6xxx_g2_smi_phy_read,
4157 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004158 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004159 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004160 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004161 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004162 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004163 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4164 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004165 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004166 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004167 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004168 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004169 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004170 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004171 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004172 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004173 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004174 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004175 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4176 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004177 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004178 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4179 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004180 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004181 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004182 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004183 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004184 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004185 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004186 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004187 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004188 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004189 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004190};
4191
4192static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004193 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004194 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4195 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004196 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004197 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4198 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004199 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004200 .phy_read = mv88e6xxx_g2_smi_phy_read,
4201 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004202 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004203 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004204 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004205 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004206 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004207 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4208 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004209 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004210 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004211 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004212 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004213 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004214 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004215 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004216 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004217 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004218 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004219 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4220 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004221 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004222 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4223 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004224 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004225 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004226 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004227 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004228 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004229 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004230 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004231 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004232};
4233
Vivien Didelot16e329a2017-03-28 13:50:33 -04004234static const struct mv88e6xxx_ops mv88e6341_ops = {
4235 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004236 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4237 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004238 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004239 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4240 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4241 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4242 .phy_read = mv88e6xxx_g2_smi_phy_read,
4243 .phy_write = mv88e6xxx_g2_smi_phy_write,
4244 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004245 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004246 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004247 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004248 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004249 .port_tag_remap = mv88e6095_port_tag_remap,
4250 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004251 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4252 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004253 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004254 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004255 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004256 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004257 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4258 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004259 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004260 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004261 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004262 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004263 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004264 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4265 .stats_get_strings = mv88e6320_stats_get_strings,
4266 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004267 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4268 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004269 .watchdog_ops = &mv88e6390_watchdog_ops,
4270 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004271 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004272 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004273 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004274 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004275 .serdes_power = mv88e6390_serdes_power,
4276 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004277 /* Check status register pause & lpa register */
4278 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4279 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4280 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4281 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004282 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004283 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004284 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004285 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004286 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004287 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004288 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004289};
4290
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004291static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004292 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004293 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4294 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004295 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004296 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004297 .phy_read = mv88e6xxx_g2_smi_phy_read,
4298 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004299 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004300 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004301 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004302 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004303 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004304 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004305 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4306 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004307 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004308 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004309 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004310 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004311 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004312 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004313 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004314 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004315 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004316 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004317 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4318 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004319 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004320 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4321 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004322 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004323 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004324 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004325 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004326 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4327 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004328 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004329 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004330 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004331};
4332
4333static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004334 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004335 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4336 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004337 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004338 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004339 .phy_read = mv88e6xxx_g2_smi_phy_read,
4340 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004341 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004342 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004343 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004344 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004345 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004346 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004347 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4348 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004349 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004350 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004351 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004352 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004353 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004354 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004355 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004356 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004357 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004358 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004359 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4360 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004361 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004362 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4363 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004364 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004365 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004366 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004367 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004368 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4369 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004370 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004371 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004372 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004373 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004374 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004375};
4376
4377static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004378 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004379 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4380 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004381 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004382 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4383 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004384 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004385 .phy_read = mv88e6xxx_g2_smi_phy_read,
4386 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004387 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004388 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004389 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004390 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004391 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004392 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004393 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004394 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4395 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004396 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004397 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004398 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004399 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004400 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004401 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004402 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004403 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004404 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004405 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004406 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4407 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004408 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004409 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4410 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004411 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004412 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004413 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004414 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004415 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004416 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4417 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004418 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004419 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004420 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004421 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4422 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4423 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4424 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004425 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004426 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004427 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004428 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004429 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004430 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004431 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004432 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4433 .serdes_get_strings = mv88e6352_serdes_get_strings,
4434 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004435 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4436 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004437 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004438};
4439
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004440static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004441 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004442 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004443 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004444 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4445 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004446 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4447 .phy_read = mv88e6xxx_g2_smi_phy_read,
4448 .phy_write = mv88e6xxx_g2_smi_phy_write,
4449 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004450 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004451 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004452 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004453 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004454 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004455 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004456 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004457 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4458 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004459 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004460 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004461 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004462 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004463 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004464 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004465 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004466 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004467 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004468 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004469 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004470 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4471 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004472 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004473 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4474 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004475 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004476 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004477 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004478 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004479 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004480 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4481 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004482 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4483 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004484 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004485 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004486 /* Check status register pause & lpa register */
4487 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4488 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4489 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4490 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004491 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004492 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004493 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004494 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004495 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004496 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004497 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4498 .serdes_get_strings = mv88e6390_serdes_get_strings,
4499 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004500 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4501 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004502 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004503};
4504
4505static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004506 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004507 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004508 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004509 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4510 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004511 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4512 .phy_read = mv88e6xxx_g2_smi_phy_read,
4513 .phy_write = mv88e6xxx_g2_smi_phy_write,
4514 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004515 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004516 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004517 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004518 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004519 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004520 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004521 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004522 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4523 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004524 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004525 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004526 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004527 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004528 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004529 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004530 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004531 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004532 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004533 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004534 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004535 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4536 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004537 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004538 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4539 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004540 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004541 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004542 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004543 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004544 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004545 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4546 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004547 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4548 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004549 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004550 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004551 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4552 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4553 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4554 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004555 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004556 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004557 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004558 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4559 .serdes_get_strings = mv88e6390_serdes_get_strings,
4560 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004561 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4562 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004563 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004564 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004565 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004566 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004567};
4568
Vivien Didelotf81ec902016-05-09 13:22:58 -04004569static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4570 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004571 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004572 .family = MV88E6XXX_FAMILY_6097,
4573 .name = "Marvell 88E6085",
4574 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004575 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004576 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004577 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004578 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004579 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004580 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004581 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004582 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004583 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004584 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004585 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004586 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004587 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004588 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004589 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004590 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004591 },
4592
4593 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004594 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004595 .family = MV88E6XXX_FAMILY_6095,
4596 .name = "Marvell 88E6095/88E6095F",
4597 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004598 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004599 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004600 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004601 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004602 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004603 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004604 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004605 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004606 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004607 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004608 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004609 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004610 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004611 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004612 },
4613
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004614 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004615 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004616 .family = MV88E6XXX_FAMILY_6097,
4617 .name = "Marvell 88E6097/88E6097F",
4618 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004619 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004620 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004621 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004622 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004623 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004624 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004625 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004626 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004627 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004628 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004629 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004630 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004631 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004632 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004633 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004634 .ops = &mv88e6097_ops,
4635 },
4636
Vivien Didelotf81ec902016-05-09 13:22:58 -04004637 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004638 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004639 .family = MV88E6XXX_FAMILY_6165,
4640 .name = "Marvell 88E6123",
4641 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004642 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004643 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004644 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004645 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004646 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004647 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004648 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004649 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004650 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004651 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004652 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004653 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004654 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004655 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004656 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004657 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004658 },
4659
4660 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004661 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004662 .family = MV88E6XXX_FAMILY_6185,
4663 .name = "Marvell 88E6131",
4664 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004665 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004666 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004667 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004668 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004669 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004670 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004671 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004672 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004673 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004674 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004675 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004676 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004677 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004678 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004679 },
4680
Vivien Didelot990e27b2017-03-28 13:50:32 -04004681 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004682 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004683 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004684 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004685 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004686 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004687 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004688 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004689 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004690 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004691 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004692 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004693 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004694 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004695 .age_time_coeff = 3750,
4696 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004697 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004698 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004699 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004700 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004701 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004702 .ops = &mv88e6141_ops,
4703 },
4704
Vivien Didelotf81ec902016-05-09 13:22:58 -04004705 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004706 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004707 .family = MV88E6XXX_FAMILY_6165,
4708 .name = "Marvell 88E6161",
4709 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004710 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004711 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004712 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004713 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004714 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004715 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004716 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004717 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004718 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004719 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004720 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004721 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004722 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004723 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004724 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004725 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004726 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004727 },
4728
4729 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004730 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004731 .family = MV88E6XXX_FAMILY_6165,
4732 .name = "Marvell 88E6165",
4733 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004734 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004735 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004736 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004737 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004738 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004739 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004740 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004741 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004742 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004743 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004744 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004745 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004746 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004747 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004748 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004749 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004750 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004751 },
4752
4753 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004754 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004755 .family = MV88E6XXX_FAMILY_6351,
4756 .name = "Marvell 88E6171",
4757 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004758 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004759 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004760 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004761 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004762 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004763 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004764 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004765 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004766 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004767 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004768 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004769 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004770 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004771 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004772 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004773 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004774 },
4775
4776 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004777 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004778 .family = MV88E6XXX_FAMILY_6352,
4779 .name = "Marvell 88E6172",
4780 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004781 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004782 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004783 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004784 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004785 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004786 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004787 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004788 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004789 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004790 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004791 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004792 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004793 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004794 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004795 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004796 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004797 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004798 },
4799
4800 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004801 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004802 .family = MV88E6XXX_FAMILY_6351,
4803 .name = "Marvell 88E6175",
4804 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004805 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004806 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004807 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004808 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004809 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004810 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004811 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004812 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004813 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004814 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004815 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004816 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004817 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004818 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004819 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004820 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004821 },
4822
4823 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004824 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004825 .family = MV88E6XXX_FAMILY_6352,
4826 .name = "Marvell 88E6176",
4827 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004828 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004829 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004830 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004831 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004832 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004833 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004834 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004835 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004836 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004837 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004838 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004839 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004840 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004841 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004842 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004843 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004844 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004845 },
4846
4847 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004848 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004849 .family = MV88E6XXX_FAMILY_6185,
4850 .name = "Marvell 88E6185",
4851 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004852 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004853 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004854 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004855 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004856 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004857 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004858 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004859 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004860 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004861 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004862 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004863 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004864 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004865 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004866 },
4867
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004868 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004869 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004870 .family = MV88E6XXX_FAMILY_6390,
4871 .name = "Marvell 88E6190",
4872 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004873 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004874 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004875 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004876 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004877 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004878 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004879 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004880 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004881 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004882 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004883 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004884 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004885 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004886 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004887 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004888 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004889 .ops = &mv88e6190_ops,
4890 },
4891
4892 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004893 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004894 .family = MV88E6XXX_FAMILY_6390,
4895 .name = "Marvell 88E6190X",
4896 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004897 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004898 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004899 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004900 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004901 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004902 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004903 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004904 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004905 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004906 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004907 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004908 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004909 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004910 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004911 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004912 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004913 .ops = &mv88e6190x_ops,
4914 },
4915
4916 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004917 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004918 .family = MV88E6XXX_FAMILY_6390,
4919 .name = "Marvell 88E6191",
4920 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004921 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004922 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004923 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004924 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004925 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004926 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004927 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004928 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004929 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004930 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004931 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004932 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004933 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004934 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004935 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004936 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004937 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004938 },
4939
Hubert Feurstein49022642019-07-31 10:23:46 +02004940 [MV88E6220] = {
4941 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4942 .family = MV88E6XXX_FAMILY_6250,
4943 .name = "Marvell 88E6220",
4944 .num_databases = 64,
4945
4946 /* Ports 2-4 are not routed to pins
4947 * => usable ports 0, 1, 5, 6
4948 */
4949 .num_ports = 7,
4950 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004951 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004952 .max_vid = 4095,
4953 .port_base_addr = 0x08,
4954 .phy_base_addr = 0x00,
4955 .global1_addr = 0x0f,
4956 .global2_addr = 0x07,
4957 .age_time_coeff = 15000,
4958 .g1_irqs = 9,
4959 .g2_irqs = 10,
4960 .atu_move_port_mask = 0xf,
4961 .dual_chip = true,
4962 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004963 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004964 .ops = &mv88e6250_ops,
4965 },
4966
Vivien Didelotf81ec902016-05-09 13:22:58 -04004967 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004968 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004969 .family = MV88E6XXX_FAMILY_6352,
4970 .name = "Marvell 88E6240",
4971 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004972 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004973 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004974 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004975 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004976 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004977 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004978 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004979 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004980 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004981 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004982 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004983 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004984 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004985 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004986 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004987 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004988 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004989 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004990 },
4991
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004992 [MV88E6250] = {
4993 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4994 .family = MV88E6XXX_FAMILY_6250,
4995 .name = "Marvell 88E6250",
4996 .num_databases = 64,
4997 .num_ports = 7,
4998 .num_internal_phys = 5,
4999 .max_vid = 4095,
5000 .port_base_addr = 0x08,
5001 .phy_base_addr = 0x00,
5002 .global1_addr = 0x0f,
5003 .global2_addr = 0x07,
5004 .age_time_coeff = 15000,
5005 .g1_irqs = 9,
5006 .g2_irqs = 10,
5007 .atu_move_port_mask = 0xf,
5008 .dual_chip = true,
5009 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005010 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005011 .ops = &mv88e6250_ops,
5012 },
5013
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005014 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005015 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005016 .family = MV88E6XXX_FAMILY_6390,
5017 .name = "Marvell 88E6290",
5018 .num_databases = 4096,
5019 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005020 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005021 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005022 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005023 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005024 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005025 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005026 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005027 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005028 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005029 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005030 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005031 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005032 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005033 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005034 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005035 .ops = &mv88e6290_ops,
5036 },
5037
Vivien Didelotf81ec902016-05-09 13:22:58 -04005038 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005039 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005040 .family = MV88E6XXX_FAMILY_6320,
5041 .name = "Marvell 88E6320",
5042 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005043 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005044 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005045 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005046 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005047 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005048 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005049 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005050 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005051 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005052 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005053 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005054 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005055 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005056 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005057 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005058 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005059 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005060 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005061 },
5062
5063 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005064 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005065 .family = MV88E6XXX_FAMILY_6320,
5066 .name = "Marvell 88E6321",
5067 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005068 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005069 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005070 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005071 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005072 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005073 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005074 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005075 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005076 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005077 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005078 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005079 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005080 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005081 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005082 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005083 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005084 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005085 },
5086
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005087 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005088 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005089 .family = MV88E6XXX_FAMILY_6341,
5090 .name = "Marvell 88E6341",
5091 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005092 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005093 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005094 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005095 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005096 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005097 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005098 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005099 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005100 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005101 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005102 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005103 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005104 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005105 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005106 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005107 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005108 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005109 .ops = &mv88e6341_ops,
5110 },
5111
Vivien Didelotf81ec902016-05-09 13:22:58 -04005112 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005113 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005114 .family = MV88E6XXX_FAMILY_6351,
5115 .name = "Marvell 88E6350",
5116 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005117 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005118 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005119 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005120 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005121 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005122 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005123 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005124 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005125 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005126 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005127 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005128 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005129 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005130 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005131 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005132 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005133 },
5134
5135 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005136 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005137 .family = MV88E6XXX_FAMILY_6351,
5138 .name = "Marvell 88E6351",
5139 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005140 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005141 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005142 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005143 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005144 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005145 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005146 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005147 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005148 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005149 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005150 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005151 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005152 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005153 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005154 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005155 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005156 },
5157
5158 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005159 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005160 .family = MV88E6XXX_FAMILY_6352,
5161 .name = "Marvell 88E6352",
5162 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005163 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005164 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005165 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005166 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005167 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005168 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005169 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005170 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005171 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005172 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005173 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005174 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005175 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005176 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005177 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005178 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005179 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005180 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005181 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005182 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005183 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005184 .family = MV88E6XXX_FAMILY_6390,
5185 .name = "Marvell 88E6390",
5186 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005187 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005188 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005189 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005190 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005191 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005192 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005193 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005194 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005195 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005196 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005197 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005198 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005199 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005200 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005201 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005202 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005203 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005204 .ops = &mv88e6390_ops,
5205 },
5206 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005207 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005208 .family = MV88E6XXX_FAMILY_6390,
5209 .name = "Marvell 88E6390X",
5210 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005211 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005212 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005213 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005214 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005215 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005216 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005217 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005218 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005219 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005220 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005221 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005222 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005223 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005224 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005225 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005226 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005227 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005228 .ops = &mv88e6390x_ops,
5229 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005230};
5231
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005232static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005233{
Vivien Didelota439c062016-04-17 13:23:58 -04005234 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005235
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005236 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5237 if (mv88e6xxx_table[i].prod_num == prod_num)
5238 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005239
Vivien Didelotb9b37712015-10-30 19:39:48 -04005240 return NULL;
5241}
5242
Vivien Didelotfad09c72016-06-21 12:28:20 -04005243static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005244{
5245 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005246 unsigned int prod_num, rev;
5247 u16 id;
5248 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005249
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005250 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005251 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005252 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005253 if (err)
5254 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005255
Vivien Didelot107fcc12017-06-12 12:37:36 -04005256 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5257 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005258
5259 info = mv88e6xxx_lookup_info(prod_num);
5260 if (!info)
5261 return -ENODEV;
5262
Vivien Didelotcaac8542016-06-20 13:14:09 -04005263 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005264 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005265
Vivien Didelotfad09c72016-06-21 12:28:20 -04005266 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5267 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005268
5269 return 0;
5270}
5271
Vivien Didelotfad09c72016-06-21 12:28:20 -04005272static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005273{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005274 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005275
Vivien Didelotfad09c72016-06-21 12:28:20 -04005276 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5277 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005278 return NULL;
5279
Vivien Didelotfad09c72016-06-21 12:28:20 -04005280 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005281
Vivien Didelotfad09c72016-06-21 12:28:20 -04005282 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005283 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005284 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005285
Vivien Didelotfad09c72016-06-21 12:28:20 -04005286 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005287}
5288
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005289static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005290 int port,
5291 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005292{
Vivien Didelot04bed142016-08-31 18:06:13 -04005293 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005294
Andrew Lunn443d5a12016-12-03 04:35:18 +01005295 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005296}
5297
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005298static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5299 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005300{
Vivien Didelot04bed142016-08-31 18:06:13 -04005301 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005302 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005303
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005304 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005305 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5306 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005307 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005308
5309 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005310}
5311
5312static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5313 const struct switchdev_obj_port_mdb *mdb)
5314{
Vivien Didelot04bed142016-08-31 18:06:13 -04005315 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005316 int err;
5317
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005318 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005319 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005320 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005321
5322 return err;
5323}
5324
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005325static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5326 struct dsa_mall_mirror_tc_entry *mirror,
5327 bool ingress)
5328{
5329 enum mv88e6xxx_egress_direction direction = ingress ?
5330 MV88E6XXX_EGRESS_DIR_INGRESS :
5331 MV88E6XXX_EGRESS_DIR_EGRESS;
5332 struct mv88e6xxx_chip *chip = ds->priv;
5333 bool other_mirrors = false;
5334 int i;
5335 int err;
5336
5337 if (!chip->info->ops->set_egress_port)
5338 return -EOPNOTSUPP;
5339
5340 mutex_lock(&chip->reg_lock);
5341 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5342 mirror->to_local_port) {
5343 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5344 other_mirrors |= ingress ?
5345 chip->ports[i].mirror_ingress :
5346 chip->ports[i].mirror_egress;
5347
5348 /* Can't change egress port when other mirror is active */
5349 if (other_mirrors) {
5350 err = -EBUSY;
5351 goto out;
5352 }
5353
5354 err = chip->info->ops->set_egress_port(chip,
5355 direction,
5356 mirror->to_local_port);
5357 if (err)
5358 goto out;
5359 }
5360
5361 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5362out:
5363 mutex_unlock(&chip->reg_lock);
5364
5365 return err;
5366}
5367
5368static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5369 struct dsa_mall_mirror_tc_entry *mirror)
5370{
5371 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5372 MV88E6XXX_EGRESS_DIR_INGRESS :
5373 MV88E6XXX_EGRESS_DIR_EGRESS;
5374 struct mv88e6xxx_chip *chip = ds->priv;
5375 bool other_mirrors = false;
5376 int i;
5377
5378 mutex_lock(&chip->reg_lock);
5379 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5380 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5381
5382 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5383 other_mirrors |= mirror->ingress ?
5384 chip->ports[i].mirror_ingress :
5385 chip->ports[i].mirror_egress;
5386
5387 /* Reset egress port when no other mirror is active */
5388 if (!other_mirrors) {
5389 if (chip->info->ops->set_egress_port(chip,
5390 direction,
5391 dsa_upstream_port(ds,
Colin Ian King4e4637b2019-11-12 13:05:23 +00005392 port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005393 dev_err(ds->dev, "failed to set egress port\n");
5394 }
5395
5396 mutex_unlock(&chip->reg_lock);
5397}
5398
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005399static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5400 struct switchdev_brport_flags flags,
5401 struct netlink_ext_ack *extack)
5402{
5403 struct mv88e6xxx_chip *chip = ds->priv;
5404 const struct mv88e6xxx_ops *ops;
5405
5406 if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
5407 return -EINVAL;
5408
5409 ops = chip->info->ops;
5410
5411 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5412 return -EINVAL;
5413
5414 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5415 return -EINVAL;
5416
5417 return 0;
5418}
5419
5420static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5421 struct switchdev_brport_flags flags,
5422 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005423{
5424 struct mv88e6xxx_chip *chip = ds->priv;
5425 int err = -EOPNOTSUPP;
5426
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005427 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005428
5429 if (flags.mask & BR_FLOOD) {
5430 bool unicast = !!(flags.val & BR_FLOOD);
5431
5432 err = chip->info->ops->port_set_ucast_flood(chip, port,
5433 unicast);
5434 if (err)
5435 goto out;
5436 }
5437
5438 if (flags.mask & BR_MCAST_FLOOD) {
5439 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5440
5441 err = chip->info->ops->port_set_mcast_flood(chip, port,
5442 multicast);
5443 if (err)
5444 goto out;
5445 }
5446
5447out:
5448 mv88e6xxx_reg_unlock(chip);
5449
5450 return err;
5451}
5452
5453static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5454 bool mrouter,
5455 struct netlink_ext_ack *extack)
5456{
5457 struct mv88e6xxx_chip *chip = ds->priv;
5458 int err;
5459
5460 if (!chip->info->ops->port_set_mcast_flood)
5461 return -EOPNOTSUPP;
5462
5463 mv88e6xxx_reg_lock(chip);
5464 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005465 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005466
5467 return err;
5468}
5469
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005470static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5471 struct net_device *lag,
5472 struct netdev_lag_upper_info *info)
5473{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005474 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005475 struct dsa_port *dp;
5476 int id, members = 0;
5477
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005478 if (!mv88e6xxx_has_lag(chip))
5479 return false;
5480
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005481 id = dsa_lag_id(ds->dst, lag);
5482 if (id < 0 || id >= ds->num_lag_ids)
5483 return false;
5484
5485 dsa_lag_foreach_port(dp, ds->dst, lag)
5486 /* Includes the port joining the LAG */
5487 members++;
5488
5489 if (members > 8)
5490 return false;
5491
5492 /* We could potentially relax this to include active
5493 * backup in the future.
5494 */
5495 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5496 return false;
5497
5498 /* Ideally we would also validate that the hash type matches
5499 * the hardware. Alas, this is always set to unknown on team
5500 * interfaces.
5501 */
5502 return true;
5503}
5504
5505static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5506{
5507 struct mv88e6xxx_chip *chip = ds->priv;
5508 struct dsa_port *dp;
5509 u16 map = 0;
5510 int id;
5511
5512 id = dsa_lag_id(ds->dst, lag);
5513
5514 /* Build the map of all ports to distribute flows destined for
5515 * this LAG. This can be either a local user port, or a DSA
5516 * port if the LAG port is on a remote chip.
5517 */
5518 dsa_lag_foreach_port(dp, ds->dst, lag)
5519 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5520
5521 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5522}
5523
5524static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5525 /* Row number corresponds to the number of active members in a
5526 * LAG. Each column states which of the eight hash buckets are
5527 * mapped to the column:th port in the LAG.
5528 *
5529 * Example: In a LAG with three active ports, the second port
5530 * ([2][1]) would be selected for traffic mapped to buckets
5531 * 3,4,5 (0x38).
5532 */
5533 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5534 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5535 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5536 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5537 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5538 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5539 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5540 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5541};
5542
5543static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5544 int num_tx, int nth)
5545{
5546 u8 active = 0;
5547 int i;
5548
5549 num_tx = num_tx <= 8 ? num_tx : 8;
5550 if (nth < num_tx)
5551 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5552
5553 for (i = 0; i < 8; i++) {
5554 if (BIT(i) & active)
5555 mask[i] |= BIT(port);
5556 }
5557}
5558
5559static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5560{
5561 struct mv88e6xxx_chip *chip = ds->priv;
5562 unsigned int id, num_tx;
5563 struct net_device *lag;
5564 struct dsa_port *dp;
5565 int i, err, nth;
5566 u16 mask[8];
5567 u16 ivec;
5568
5569 /* Assume no port is a member of any LAG. */
5570 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5571
5572 /* Disable all masks for ports that _are_ members of a LAG. */
5573 list_for_each_entry(dp, &ds->dst->ports, list) {
5574 if (!dp->lag_dev || dp->ds != ds)
5575 continue;
5576
5577 ivec &= ~BIT(dp->index);
5578 }
5579
5580 for (i = 0; i < 8; i++)
5581 mask[i] = ivec;
5582
5583 /* Enable the correct subset of masks for all LAG ports that
5584 * are in the Tx set.
5585 */
5586 dsa_lags_foreach_id(id, ds->dst) {
5587 lag = dsa_lag_dev(ds->dst, id);
5588 if (!lag)
5589 continue;
5590
5591 num_tx = 0;
5592 dsa_lag_foreach_port(dp, ds->dst, lag) {
5593 if (dp->lag_tx_enabled)
5594 num_tx++;
5595 }
5596
5597 if (!num_tx)
5598 continue;
5599
5600 nth = 0;
5601 dsa_lag_foreach_port(dp, ds->dst, lag) {
5602 if (!dp->lag_tx_enabled)
5603 continue;
5604
5605 if (dp->ds == ds)
5606 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5607 num_tx, nth);
5608
5609 nth++;
5610 }
5611 }
5612
5613 for (i = 0; i < 8; i++) {
5614 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5615 if (err)
5616 return err;
5617 }
5618
5619 return 0;
5620}
5621
5622static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5623 struct net_device *lag)
5624{
5625 int err;
5626
5627 err = mv88e6xxx_lag_sync_masks(ds);
5628
5629 if (!err)
5630 err = mv88e6xxx_lag_sync_map(ds, lag);
5631
5632 return err;
5633}
5634
5635static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5636{
5637 struct mv88e6xxx_chip *chip = ds->priv;
5638 int err;
5639
5640 mv88e6xxx_reg_lock(chip);
5641 err = mv88e6xxx_lag_sync_masks(ds);
5642 mv88e6xxx_reg_unlock(chip);
5643 return err;
5644}
5645
5646static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5647 struct net_device *lag,
5648 struct netdev_lag_upper_info *info)
5649{
5650 struct mv88e6xxx_chip *chip = ds->priv;
5651 int err, id;
5652
5653 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5654 return -EOPNOTSUPP;
5655
5656 id = dsa_lag_id(ds->dst, lag);
5657
5658 mv88e6xxx_reg_lock(chip);
5659
5660 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5661 if (err)
5662 goto err_unlock;
5663
5664 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5665 if (err)
5666 goto err_clear_trunk;
5667
5668 mv88e6xxx_reg_unlock(chip);
5669 return 0;
5670
5671err_clear_trunk:
5672 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5673err_unlock:
5674 mv88e6xxx_reg_unlock(chip);
5675 return err;
5676}
5677
5678static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5679 struct net_device *lag)
5680{
5681 struct mv88e6xxx_chip *chip = ds->priv;
5682 int err_sync, err_trunk;
5683
5684 mv88e6xxx_reg_lock(chip);
5685 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5686 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5687 mv88e6xxx_reg_unlock(chip);
5688 return err_sync ? : err_trunk;
5689}
5690
5691static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5692 int port)
5693{
5694 struct mv88e6xxx_chip *chip = ds->priv;
5695 int err;
5696
5697 mv88e6xxx_reg_lock(chip);
5698 err = mv88e6xxx_lag_sync_masks(ds);
5699 mv88e6xxx_reg_unlock(chip);
5700 return err;
5701}
5702
5703static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5704 int port, struct net_device *lag,
5705 struct netdev_lag_upper_info *info)
5706{
5707 struct mv88e6xxx_chip *chip = ds->priv;
5708 int err;
5709
5710 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5711 return -EOPNOTSUPP;
5712
5713 mv88e6xxx_reg_lock(chip);
5714
5715 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5716 if (err)
5717 goto unlock;
5718
5719 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5720
5721unlock:
5722 mv88e6xxx_reg_unlock(chip);
5723 return err;
5724}
5725
5726static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5727 int port, struct net_device *lag)
5728{
5729 struct mv88e6xxx_chip *chip = ds->priv;
5730 int err_sync, err_pvt;
5731
5732 mv88e6xxx_reg_lock(chip);
5733 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5734 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5735 mv88e6xxx_reg_unlock(chip);
5736 return err_sync ? : err_pvt;
5737}
5738
Florian Fainellia82f67a2017-01-08 14:52:08 -08005739static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005740 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005741 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005742 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005743 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005744 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005745 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005746 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005747 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5748 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005749 .get_strings = mv88e6xxx_get_strings,
5750 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5751 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005752 .port_enable = mv88e6xxx_port_enable,
5753 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005754 .port_max_mtu = mv88e6xxx_get_max_mtu,
5755 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005756 .get_mac_eee = mv88e6xxx_get_mac_eee,
5757 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005758 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005759 .get_eeprom = mv88e6xxx_get_eeprom,
5760 .set_eeprom = mv88e6xxx_set_eeprom,
5761 .get_regs_len = mv88e6xxx_get_regs_len,
5762 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005763 .get_rxnfc = mv88e6xxx_get_rxnfc,
5764 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005765 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005766 .port_bridge_join = mv88e6xxx_port_bridge_join,
5767 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005768 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5769 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5770 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005771 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005772 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005773 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005774 .port_vlan_add = mv88e6xxx_port_vlan_add,
5775 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005776 .port_fdb_add = mv88e6xxx_port_fdb_add,
5777 .port_fdb_del = mv88e6xxx_port_fdb_del,
5778 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005779 .port_mdb_add = mv88e6xxx_port_mdb_add,
5780 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005781 .port_mirror_add = mv88e6xxx_port_mirror_add,
5782 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005783 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5784 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005785 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5786 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5787 .port_txtstamp = mv88e6xxx_port_txtstamp,
5788 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5789 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005790 .devlink_param_get = mv88e6xxx_devlink_param_get,
5791 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005792 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005793 .port_lag_change = mv88e6xxx_port_lag_change,
5794 .port_lag_join = mv88e6xxx_port_lag_join,
5795 .port_lag_leave = mv88e6xxx_port_lag_leave,
5796 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
5797 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
5798 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005799};
5800
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005801static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005802{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005803 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005804 struct dsa_switch *ds;
5805
Vivien Didelot7e99e342019-10-21 16:51:30 -04005806 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005807 if (!ds)
5808 return -ENOMEM;
5809
Vivien Didelot7e99e342019-10-21 16:51:30 -04005810 ds->dev = dev;
5811 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005812 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005813 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04005814 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04005815 ds->ageing_time_min = chip->info->age_time_coeff;
5816 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005817
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005818 /* Some chips support up to 32, but that requires enabling the
5819 * 5-bit port mode, which we do not support. 640k^W16 ought to
5820 * be enough for anyone.
5821 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005822 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005823
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005824 dev_set_drvdata(dev, ds);
5825
Vivien Didelot23c9ee42017-05-26 18:12:51 -04005826 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005827}
5828
Vivien Didelotfad09c72016-06-21 12:28:20 -04005829static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005830{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005831 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005832}
5833
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005834static const void *pdata_device_get_match_data(struct device *dev)
5835{
5836 const struct of_device_id *matches = dev->driver->of_match_table;
5837 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5838
5839 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5840 matches++) {
5841 if (!strcmp(pdata->compatible, matches->compatible))
5842 return matches->data;
5843 }
5844 return NULL;
5845}
5846
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005847/* There is no suspend to RAM support at DSA level yet, the switch configuration
5848 * would be lost after a power cycle so prevent it to be suspended.
5849 */
5850static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5851{
5852 return -EOPNOTSUPP;
5853}
5854
5855static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5856{
5857 return 0;
5858}
5859
5860static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5861
Vivien Didelot57d32312016-06-20 13:13:58 -04005862static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005863{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005864 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04005865 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005866 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005867 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04005868 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005869 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02005870 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005871
Andrew Lunn7bb8c992018-05-31 00:15:42 +02005872 if (!np && !pdata)
5873 return -EINVAL;
5874
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005875 if (np)
5876 compat_info = of_device_get_match_data(dev);
5877
5878 if (pdata) {
5879 compat_info = pdata_device_get_match_data(dev);
5880
5881 if (!pdata->netdev)
5882 return -EINVAL;
5883
5884 for (port = 0; port < DSA_MAX_PORTS; port++) {
5885 if (!(pdata->enabled_ports & (1 << port)))
5886 continue;
5887 if (strcmp(pdata->cd.port_names[port], "cpu"))
5888 continue;
5889 pdata->cd.netdev[port] = &pdata->netdev->dev;
5890 break;
5891 }
5892 }
5893
Vivien Didelotcaac8542016-06-20 13:14:09 -04005894 if (!compat_info)
5895 return -EINVAL;
5896
Vivien Didelotfad09c72016-06-21 12:28:20 -04005897 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005898 if (!chip) {
5899 err = -ENOMEM;
5900 goto out;
5901 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005902
Vivien Didelotfad09c72016-06-21 12:28:20 -04005903 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04005904
Vivien Didelotfad09c72016-06-21 12:28:20 -04005905 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04005906 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005907 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005908
Andrew Lunnb4308f02016-11-21 23:26:55 +01005909 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005910 if (IS_ERR(chip->reset)) {
5911 err = PTR_ERR(chip->reset);
5912 goto out;
5913 }
Baruch Siach7b75e492019-06-27 21:17:39 +03005914 if (chip->reset)
5915 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01005916
Vivien Didelotfad09c72016-06-21 12:28:20 -04005917 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005918 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005919 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005920
Vivien Didelote57e5e72016-08-15 17:19:00 -04005921 mv88e6xxx_phy_init(chip);
5922
Andrew Lunn00baabe2018-05-19 22:31:35 +02005923 if (chip->info->ops->get_eeprom) {
5924 if (np)
5925 of_property_read_u32(np, "eeprom-length",
5926 &chip->eeprom_len);
5927 else
5928 chip->eeprom_len = pdata->eeprom_len;
5929 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005930
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005931 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005932 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005933 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02005934 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02005935 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02005936
Andrew Lunna27415d2019-05-01 00:10:50 +02005937 if (np) {
5938 chip->irq = of_irq_get(np, 0);
5939 if (chip->irq == -EPROBE_DEFER) {
5940 err = chip->irq;
5941 goto out;
5942 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02005943 }
5944
Andrew Lunna27415d2019-05-01 00:10:50 +02005945 if (pdata)
5946 chip->irq = pdata->irq;
5947
Andrew Lunn294d7112018-02-22 22:58:32 +01005948 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01005949 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01005950 * controllers
5951 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005952 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005953 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005954 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005955 else
5956 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005957 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005958
Andrew Lunn294d7112018-02-22 22:58:32 +01005959 if (err)
5960 goto out;
5961
5962 if (chip->info->g2_irqs > 0) {
5963 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005964 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01005965 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005966 }
5967
Andrew Lunn294d7112018-02-22 22:58:32 +01005968 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5969 if (err)
5970 goto out_g2_irq;
5971
5972 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5973 if (err)
5974 goto out_g1_atu_prob_irq;
5975
Andrew Lunna3c53be52017-01-24 14:53:50 +01005976 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02005977 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01005978 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005979
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005980 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005981 if (err)
5982 goto out_mdio;
5983
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005984 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02005985
5986out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01005987 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01005988out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005989 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01005990out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005991 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005992out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005993 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005994 mv88e6xxx_g2_irq_free(chip);
5995out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005996 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005997 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005998 else
5999 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006000out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006001 if (pdata)
6002 dev_put(pdata->netdev);
6003
Andrew Lunndc30c352016-10-16 19:56:49 +02006004 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006005}
6006
6007static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6008{
6009 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006010 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006011
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006012 if (chip->info->ptp_support) {
6013 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006014 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006015 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006016
Andrew Lunn930188c2016-08-22 16:01:03 +02006017 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006018 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006019 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006020
Andrew Lunn76f38f12018-03-17 20:21:09 +01006021 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6022 mv88e6xxx_g1_atu_prob_irq_free(chip);
6023
6024 if (chip->info->g2_irqs > 0)
6025 mv88e6xxx_g2_irq_free(chip);
6026
Andrew Lunn76f38f12018-03-17 20:21:09 +01006027 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006028 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006029 else
6030 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006031}
6032
6033static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006034 {
6035 .compatible = "marvell,mv88e6085",
6036 .data = &mv88e6xxx_table[MV88E6085],
6037 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006038 {
6039 .compatible = "marvell,mv88e6190",
6040 .data = &mv88e6xxx_table[MV88E6190],
6041 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006042 {
6043 .compatible = "marvell,mv88e6250",
6044 .data = &mv88e6xxx_table[MV88E6250],
6045 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006046 { /* sentinel */ },
6047};
6048
6049MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6050
6051static struct mdio_driver mv88e6xxx_driver = {
6052 .probe = mv88e6xxx_probe,
6053 .remove = mv88e6xxx_remove,
6054 .mdiodrv.driver = {
6055 .name = "mv88e6085",
6056 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006057 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006058 },
6059};
6060
Andrew Lunn7324d502019-04-27 19:19:10 +02006061mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006062
6063MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6064MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6065MODULE_LICENSE("GPL");