blob: c31ad01c7f96e575c36066e5336c0ffa56e0178e [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 GLOBAL_STATS_OP_BANK_1_BIT_9,
737 GLOBAL_STATS_OP_HIST_RX_TX);
738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100746}
747
748static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
749 uint64_t *data)
750{
751 if (chip->info->ops->stats_get_stats)
752 chip->info->ops->stats_get_stats(chip, port, data);
753}
754
Vivien Didelotf81ec902016-05-09 13:22:58 -0400755static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
756 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000757{
Vivien Didelot04bed142016-08-31 18:06:13 -0400758 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000759 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760
Vivien Didelotfad09c72016-06-21 12:28:20 -0400761 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000762
Andrew Lunna605a0f2016-11-21 23:26:58 +0100763 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000764 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000766 return;
767 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100768
769 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000770
Vivien Didelotfad09c72016-06-21 12:28:20 -0400771 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000772}
Ben Hutchings98e67302011-11-25 14:36:19 +0000773
Andrew Lunnde2273872016-11-21 23:27:01 +0100774static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
775{
776 if (chip->info->ops->stats_set_histogram)
777 return chip->info->ops->stats_set_histogram(chip);
778
779 return 0;
780}
781
Vivien Didelotf81ec902016-05-09 13:22:58 -0400782static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700783{
784 return 32 * sizeof(u16);
785}
786
Vivien Didelotf81ec902016-05-09 13:22:58 -0400787static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
788 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700789{
Vivien Didelot04bed142016-08-31 18:06:13 -0400790 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200791 int err;
792 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700793 u16 *p = _p;
794 int i;
795
796 regs->version = 0;
797
798 memset(p, 0xff, 32 * sizeof(u16));
799
Vivien Didelotfad09c72016-06-21 12:28:20 -0400800 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400801
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700802 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200804 err = mv88e6xxx_port_read(chip, port, i, &reg);
805 if (!err)
806 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700807 }
Vivien Didelot23062512016-05-09 13:22:45 -0400808
Vivien Didelotfad09c72016-06-21 12:28:20 -0400809 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700810}
811
Vivien Didelotf81ec902016-05-09 13:22:58 -0400812static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
813 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800814{
Vivien Didelot04bed142016-08-31 18:06:13 -0400815 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400816 u16 reg;
817 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818
Vivien Didelotfad09c72016-06-21 12:28:20 -0400819 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400820 return -EOPNOTSUPP;
821
Vivien Didelotfad09c72016-06-21 12:28:20 -0400822 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200823
Vivien Didelot9c938292016-08-15 17:19:02 -0400824 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
825 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200826 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800827
828 e->eee_enabled = !!(reg & 0x0200);
829 e->tx_lpi_enabled = !!(reg & 0x0100);
830
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400831 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400832 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200833 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800834
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400835 e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200836out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400837 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400838
839 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800840}
841
Vivien Didelotf81ec902016-05-09 13:22:58 -0400842static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
843 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800844{
Vivien Didelot04bed142016-08-31 18:06:13 -0400845 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400846 u16 reg;
847 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800848
Vivien Didelotfad09c72016-06-21 12:28:20 -0400849 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400850 return -EOPNOTSUPP;
851
Vivien Didelotfad09c72016-06-21 12:28:20 -0400852 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800853
Vivien Didelot9c938292016-08-15 17:19:02 -0400854 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
855 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200856 goto out;
857
Vivien Didelot9c938292016-08-15 17:19:02 -0400858 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200859 if (e->eee_enabled)
860 reg |= 0x0200;
861 if (e->tx_lpi_enabled)
862 reg |= 0x0100;
863
Vivien Didelot9c938292016-08-15 17:19:02 -0400864 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200865out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400866 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200867
Vivien Didelot9c938292016-08-15 17:19:02 -0400868 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800869}
870
Vivien Didelote5887a22017-03-30 17:37:11 -0400871static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelote5887a22017-03-30 17:37:11 -0400873 struct dsa_switch *ds = NULL;
874 struct net_device *br;
875 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500876 int i;
877
Vivien Didelote5887a22017-03-30 17:37:11 -0400878 if (dev < DSA_MAX_SWITCHES)
879 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500880
Vivien Didelote5887a22017-03-30 17:37:11 -0400881 /* Prevent frames from unknown switch or port */
882 if (!ds || port >= ds->num_ports)
883 return 0;
884
885 /* Frames from DSA links and CPU ports can egress any local port */
886 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
887 return mv88e6xxx_port_mask(chip);
888
889 br = ds->ports[port].bridge_dev;
890 pvlan = 0;
891
892 /* Frames from user ports can egress any local DSA links and CPU ports,
893 * as well as any local member of their bridge group.
894 */
895 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
896 if (dsa_is_cpu_port(chip->ds, i) ||
897 dsa_is_dsa_port(chip->ds, i) ||
898 (br && chip->ds->ports[i].bridge_dev == br))
899 pvlan |= BIT(i);
900
901 return pvlan;
902}
903
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400904static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400905{
906 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500907
908 /* prevent frames from going back out of the port they came in on */
909 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700910
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100911 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700912}
913
Vivien Didelotf81ec902016-05-09 13:22:58 -0400914static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
915 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700916{
Vivien Didelot04bed142016-08-31 18:06:13 -0400917 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400918 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700919
Vivien Didelotfad09c72016-06-21 12:28:20 -0400920 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400921 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400922 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400923
924 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400925 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700926}
927
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500928static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
929{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500930 int err;
931
Vivien Didelotdaefc942017-03-11 16:12:54 -0500932 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
933 if (err)
934 return err;
935
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500936 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
937 if (err)
938 return err;
939
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500940 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
941}
942
Vivien Didelot17a15942017-03-30 17:37:09 -0400943static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
944{
945 u16 pvlan = 0;
946
947 if (!mv88e6xxx_has_pvt(chip))
948 return -EOPNOTSUPP;
949
950 /* Skip the local source device, which uses in-chip port VLAN */
951 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400952 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400953
954 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
955}
956
Vivien Didelot81228992017-03-30 17:37:08 -0400957static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
958{
Vivien Didelot17a15942017-03-30 17:37:09 -0400959 int dev, port;
960 int err;
961
Vivien Didelot81228992017-03-30 17:37:08 -0400962 if (!mv88e6xxx_has_pvt(chip))
963 return 0;
964
965 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
966 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
967 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400968 err = mv88e6xxx_g2_misc_4_bit_port(chip);
969 if (err)
970 return err;
971
972 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
973 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
974 err = mv88e6xxx_pvt_map(chip, dev, port);
975 if (err)
976 return err;
977 }
978 }
979
980 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400981}
982
Vivien Didelot749efcb2016-09-22 16:49:24 -0400983static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
984{
985 struct mv88e6xxx_chip *chip = ds->priv;
986 int err;
987
988 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500989 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400990 mutex_unlock(&chip->reg_lock);
991
992 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400993 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400994}
995
Vivien Didelotb486d7c2017-05-01 14:05:13 -0400996static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
997{
998 if (!chip->info->max_vid)
999 return 0;
1000
1001 return mv88e6xxx_g1_vtu_flush(chip);
1002}
1003
Vivien Didelotf1394b782017-05-01 14:05:22 -04001004static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1005 struct mv88e6xxx_vtu_entry *entry)
1006{
1007 if (!chip->info->ops->vtu_getnext)
1008 return -EOPNOTSUPP;
1009
1010 return chip->info->ops->vtu_getnext(chip, entry);
1011}
1012
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001013static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1014 struct mv88e6xxx_vtu_entry *entry)
1015{
1016 if (!chip->info->ops->vtu_loadpurge)
1017 return -EOPNOTSUPP;
1018
1019 return chip->info->ops->vtu_loadpurge(chip, entry);
1020}
1021
Vivien Didelotf81ec902016-05-09 13:22:58 -04001022static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1023 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001024 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001025{
Vivien Didelot04bed142016-08-31 18:06:13 -04001026 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001027 struct mv88e6xxx_vtu_entry next = {
1028 .vid = chip->info->max_vid,
1029 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001030 u16 pvid;
1031 int err;
1032
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001033 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001034 return -EOPNOTSUPP;
1035
Vivien Didelotfad09c72016-06-21 12:28:20 -04001036 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001037
Vivien Didelot77064f32016-11-04 03:23:30 +01001038 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001039 if (err)
1040 goto unlock;
1041
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001042 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001043 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044 if (err)
1045 break;
1046
1047 if (!next.valid)
1048 break;
1049
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001050 if (next.member[port] ==
1051 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001052 continue;
1053
1054 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001055 vlan->vid_begin = next.vid;
1056 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001057 vlan->flags = 0;
1058
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001059 if (next.member[port] ==
1060 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001061 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1062
1063 if (next.vid == pvid)
1064 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1065
1066 err = cb(&vlan->obj);
1067 if (err)
1068 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001069 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001070
1071unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001072 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001073
1074 return err;
1075}
1076
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001077static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001078{
1079 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001080 struct mv88e6xxx_vtu_entry vlan = {
1081 .vid = chip->info->max_vid,
1082 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001083 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001084
1085 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1086
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001087 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001088 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001089 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001090 if (err)
1091 return err;
1092
1093 set_bit(*fid, fid_bitmap);
1094 }
1095
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001096 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001097 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001098 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001099 if (err)
1100 return err;
1101
1102 if (!vlan.valid)
1103 break;
1104
1105 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001106 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001107
1108 /* The reset value 0x000 is used to indicate that multiple address
1109 * databases are not needed. Return the next positive available.
1110 */
1111 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001112 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001113 return -ENOSPC;
1114
1115 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001116 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001117}
1118
Vivien Didelot567aa592017-05-01 14:05:25 -04001119static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1120 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001121{
1122 int err;
1123
1124 if (!vid)
1125 return -EINVAL;
1126
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001127 entry->vid = vid - 1;
1128 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001129
Vivien Didelotf1394b782017-05-01 14:05:22 -04001130 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001131 if (err)
1132 return err;
1133
Vivien Didelot567aa592017-05-01 14:05:25 -04001134 if (entry->vid == vid && entry->valid)
1135 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001136
Vivien Didelot567aa592017-05-01 14:05:25 -04001137 if (new) {
1138 int i;
1139
1140 /* Initialize a fresh VLAN entry */
1141 memset(entry, 0, sizeof(*entry));
1142 entry->valid = true;
1143 entry->vid = vid;
1144
Vivien Didelot553a7682017-06-07 18:12:16 -04001145 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001146 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001147 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001148 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001149
1150 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001151 }
1152
Vivien Didelot567aa592017-05-01 14:05:25 -04001153 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1154 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001155}
1156
Vivien Didelotda9c3592016-02-12 12:09:40 -05001157static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1158 u16 vid_begin, u16 vid_end)
1159{
Vivien Didelot04bed142016-08-31 18:06:13 -04001160 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001161 struct mv88e6xxx_vtu_entry vlan = {
1162 .vid = vid_begin - 1,
1163 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001164 int i, err;
1165
1166 if (!vid_begin)
1167 return -EOPNOTSUPP;
1168
Vivien Didelotfad09c72016-06-21 12:28:20 -04001169 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001170
Vivien Didelotda9c3592016-02-12 12:09:40 -05001171 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001172 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001173 if (err)
1174 goto unlock;
1175
1176 if (!vlan.valid)
1177 break;
1178
1179 if (vlan.vid > vid_end)
1180 break;
1181
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001182 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001183 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1184 continue;
1185
Andrew Lunn66e28092016-12-11 21:07:19 +01001186 if (!ds->ports[port].netdev)
1187 continue;
1188
Vivien Didelotbd00e052017-05-01 14:05:11 -04001189 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001190 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001191 continue;
1192
Vivien Didelotfae8a252017-01-27 15:29:42 -05001193 if (ds->ports[i].bridge_dev ==
1194 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001195 break; /* same bridge, check next VLAN */
1196
Vivien Didelotfae8a252017-01-27 15:29:42 -05001197 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001198 continue;
1199
Vivien Didelot774439e52017-06-08 18:34:08 -04001200 dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
1201 port, vlan.vid,
1202 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001203 err = -EOPNOTSUPP;
1204 goto unlock;
1205 }
1206 } while (vlan.vid < vid_end);
1207
1208unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001209 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001210
1211 return err;
1212}
1213
Vivien Didelotf81ec902016-05-09 13:22:58 -04001214static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1215 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001216{
Vivien Didelot04bed142016-08-31 18:06:13 -04001217 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001218 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1219 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001220 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001221
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001222 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001223 return -EOPNOTSUPP;
1224
Vivien Didelotfad09c72016-06-21 12:28:20 -04001225 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001226 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001227 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001228
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001229 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001230}
1231
Vivien Didelot57d32312016-06-20 13:13:58 -04001232static int
1233mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1234 const struct switchdev_obj_port_vlan *vlan,
1235 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001236{
Vivien Didelot04bed142016-08-31 18:06:13 -04001237 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001238 int err;
1239
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001240 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001241 return -EOPNOTSUPP;
1242
Vivien Didelotda9c3592016-02-12 12:09:40 -05001243 /* If the requested port doesn't belong to the same bridge as the VLAN
1244 * members, do not support it (yet) and fallback to software VLAN.
1245 */
1246 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1247 vlan->vid_end);
1248 if (err)
1249 return err;
1250
Vivien Didelot76e398a2015-11-01 12:33:55 -05001251 /* We don't need any dynamic resource from the kernel (yet),
1252 * so skip the prepare phase.
1253 */
1254 return 0;
1255}
1256
Vivien Didelotfad09c72016-06-21 12:28:20 -04001257static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001258 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001259{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001260 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001261 int err;
1262
Vivien Didelot567aa592017-05-01 14:05:25 -04001263 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001264 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001265 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001266
Vivien Didelotc91498e2017-06-07 18:12:13 -04001267 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001268
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001269 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001270}
1271
Vivien Didelotf81ec902016-05-09 13:22:58 -04001272static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1273 const struct switchdev_obj_port_vlan *vlan,
1274 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001275{
Vivien Didelot04bed142016-08-31 18:06:13 -04001276 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001277 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1278 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001279 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001280 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001281
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001282 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001283 return;
1284
Vivien Didelotc91498e2017-06-07 18:12:13 -04001285 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001286 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001287 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001288 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001289 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001290 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001291
Vivien Didelotfad09c72016-06-21 12:28:20 -04001292 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001293
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001294 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001295 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001296 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1297 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298
Vivien Didelot77064f32016-11-04 03:23:30 +01001299 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001300 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1301 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001304}
1305
Vivien Didelotfad09c72016-06-21 12:28:20 -04001306static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001307 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001308{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001309 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001310 int i, err;
1311
Vivien Didelot567aa592017-05-01 14:05:25 -04001312 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001313 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001314 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001315
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001316 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001317 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001318 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001319
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001320 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001321
1322 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001323 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001324 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001325 if (vlan.member[i] !=
1326 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001327 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001328 break;
1329 }
1330 }
1331
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001332 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001334 return err;
1335
Vivien Didelote606ca32017-03-11 16:12:55 -05001336 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001337}
1338
Vivien Didelotf81ec902016-05-09 13:22:58 -04001339static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1340 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001341{
Vivien Didelot04bed142016-08-31 18:06:13 -04001342 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001343 u16 pvid, vid;
1344 int err = 0;
1345
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001346 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001347 return -EOPNOTSUPP;
1348
Vivien Didelotfad09c72016-06-21 12:28:20 -04001349 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001350
Vivien Didelot77064f32016-11-04 03:23:30 +01001351 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001352 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001353 goto unlock;
1354
Vivien Didelot76e398a2015-11-01 12:33:55 -05001355 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001356 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001357 if (err)
1358 goto unlock;
1359
1360 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001361 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001362 if (err)
1363 goto unlock;
1364 }
1365 }
1366
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001367unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001368 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001369
1370 return err;
1371}
1372
Vivien Didelot83dabd12016-08-31 11:50:04 -04001373static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1374 const unsigned char *addr, u16 vid,
1375 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001376{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001377 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001378 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001379 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001380
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001381 /* Null VLAN ID corresponds to the port private database */
1382 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001383 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001384 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001385 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001386 if (err)
1387 return err;
1388
Vivien Didelot27c0e602017-06-15 12:14:01 -04001389 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001390 ether_addr_copy(entry.mac, addr);
1391 eth_addr_dec(entry.mac);
1392
1393 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001394 if (err)
1395 return err;
1396
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001397 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001398 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001399 !ether_addr_equal(entry.mac, addr)) {
1400 memset(&entry, 0, sizeof(entry));
1401 ether_addr_copy(entry.mac, addr);
1402 }
1403
Vivien Didelot88472932016-09-19 19:56:11 -04001404 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001405 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001406 entry.portvec &= ~BIT(port);
1407 if (!entry.portvec)
Vivien Didelot27c0e602017-06-15 12:14:01 -04001408 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelot88472932016-09-19 19:56:11 -04001409 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001410 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001411 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001412 }
1413
Vivien Didelot9c13c022017-03-11 16:12:52 -05001414 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001415}
1416
Vivien Didelotf81ec902016-05-09 13:22:58 -04001417static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1418 const struct switchdev_obj_port_fdb *fdb,
1419 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001420{
1421 /* We don't need any dynamic resource from the kernel (yet),
1422 * so skip the prepare phase.
1423 */
1424 return 0;
1425}
1426
Vivien Didelotf81ec902016-05-09 13:22:58 -04001427static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1428 const struct switchdev_obj_port_fdb *fdb,
1429 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001430{
Vivien Didelot04bed142016-08-31 18:06:13 -04001431 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001432
Vivien Didelotfad09c72016-06-21 12:28:20 -04001433 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001434 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001435 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04001436 dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
1437 port);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001438 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001439}
1440
Vivien Didelotf81ec902016-05-09 13:22:58 -04001441static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1442 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001443{
Vivien Didelot04bed142016-08-31 18:06:13 -04001444 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001445 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001446
Vivien Didelotfad09c72016-06-21 12:28:20 -04001447 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001448 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001449 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001450 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001451
Vivien Didelot83dabd12016-08-31 11:50:04 -04001452 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001453}
1454
Vivien Didelot83dabd12016-08-31 11:50:04 -04001455static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1456 u16 fid, u16 vid, int port,
1457 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001458 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001459{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001460 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001461 int err;
1462
Vivien Didelot27c0e602017-06-15 12:14:01 -04001463 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001464 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001465
1466 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001467 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001468 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001469 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001470
Vivien Didelot27c0e602017-06-15 12:14:01 -04001471 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001472 break;
1473
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001474 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001475 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001476
Vivien Didelot83dabd12016-08-31 11:50:04 -04001477 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1478 struct switchdev_obj_port_fdb *fdb;
1479
1480 if (!is_unicast_ether_addr(addr.mac))
1481 continue;
1482
1483 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001484 fdb->vid = vid;
1485 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot27c0e602017-06-15 12:14:01 -04001486 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001487 fdb->ndm_state = NUD_NOARP;
1488 else
1489 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001490 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1491 struct switchdev_obj_port_mdb *mdb;
1492
1493 if (!is_multicast_ether_addr(addr.mac))
1494 continue;
1495
1496 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1497 mdb->vid = vid;
1498 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001499 } else {
1500 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001501 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001502
1503 err = cb(obj);
1504 if (err)
1505 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001506 } while (!is_broadcast_ether_addr(addr.mac));
1507
1508 return err;
1509}
1510
Vivien Didelot83dabd12016-08-31 11:50:04 -04001511static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1512 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001513 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001514{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001515 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001516 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001517 };
1518 u16 fid;
1519 int err;
1520
1521 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001522 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001523 if (err)
1524 return err;
1525
1526 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1527 if (err)
1528 return err;
1529
1530 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001531 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001532 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001533 if (err)
1534 return err;
1535
1536 if (!vlan.valid)
1537 break;
1538
1539 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1540 obj, cb);
1541 if (err)
1542 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001543 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001544
1545 return err;
1546}
1547
Vivien Didelotf81ec902016-05-09 13:22:58 -04001548static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1549 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001550 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001551{
Vivien Didelot04bed142016-08-31 18:06:13 -04001552 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001553 int err;
1554
Vivien Didelotfad09c72016-06-21 12:28:20 -04001555 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001556 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001557 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001558
1559 return err;
1560}
1561
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001562static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1563 struct net_device *br)
1564{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001565 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001566 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001567 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001568 int err;
1569
1570 /* Remap the Port VLAN of each local bridge group member */
1571 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1572 if (chip->ds->ports[port].bridge_dev == br) {
1573 err = mv88e6xxx_port_vlan_map(chip, port);
1574 if (err)
1575 return err;
1576 }
1577 }
1578
Vivien Didelote96a6e02017-03-30 17:37:13 -04001579 if (!mv88e6xxx_has_pvt(chip))
1580 return 0;
1581
1582 /* Remap the Port VLAN of each cross-chip bridge group member */
1583 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1584 ds = chip->ds->dst->ds[dev];
1585 if (!ds)
1586 break;
1587
1588 for (port = 0; port < ds->num_ports; ++port) {
1589 if (ds->ports[port].bridge_dev == br) {
1590 err = mv88e6xxx_pvt_map(chip, dev, port);
1591 if (err)
1592 return err;
1593 }
1594 }
1595 }
1596
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001597 return 0;
1598}
1599
Vivien Didelotf81ec902016-05-09 13:22:58 -04001600static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001601 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001602{
Vivien Didelot04bed142016-08-31 18:06:13 -04001603 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001604 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001605
Vivien Didelotfad09c72016-06-21 12:28:20 -04001606 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001607 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001608 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001609
Vivien Didelot466dfa02016-02-26 13:16:05 -05001610 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001611}
1612
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001613static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1614 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001615{
Vivien Didelot04bed142016-08-31 18:06:13 -04001616 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001617
Vivien Didelotfad09c72016-06-21 12:28:20 -04001618 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001619 if (mv88e6xxx_bridge_map(chip, br) ||
1620 mv88e6xxx_port_vlan_map(chip, port))
1621 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001623}
1624
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001625static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1626 int port, struct net_device *br)
1627{
1628 struct mv88e6xxx_chip *chip = ds->priv;
1629 int err;
1630
1631 if (!mv88e6xxx_has_pvt(chip))
1632 return 0;
1633
1634 mutex_lock(&chip->reg_lock);
1635 err = mv88e6xxx_pvt_map(chip, dev, port);
1636 mutex_unlock(&chip->reg_lock);
1637
1638 return err;
1639}
1640
1641static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1642 int port, struct net_device *br)
1643{
1644 struct mv88e6xxx_chip *chip = ds->priv;
1645
1646 if (!mv88e6xxx_has_pvt(chip))
1647 return;
1648
1649 mutex_lock(&chip->reg_lock);
1650 if (mv88e6xxx_pvt_map(chip, dev, port))
1651 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1652 mutex_unlock(&chip->reg_lock);
1653}
1654
Vivien Didelot17e708b2016-12-05 17:30:27 -05001655static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1656{
1657 if (chip->info->ops->reset)
1658 return chip->info->ops->reset(chip);
1659
1660 return 0;
1661}
1662
Vivien Didelot309eca62016-12-05 17:30:26 -05001663static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1664{
1665 struct gpio_desc *gpiod = chip->reset;
1666
1667 /* If there is a GPIO connected to the reset pin, toggle it */
1668 if (gpiod) {
1669 gpiod_set_value_cansleep(gpiod, 1);
1670 usleep_range(10000, 20000);
1671 gpiod_set_value_cansleep(gpiod, 0);
1672 usleep_range(10000, 20000);
1673 }
1674}
1675
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001676static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1677{
1678 int i, err;
1679
1680 /* Set all ports to the Disabled state */
1681 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001682 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001683 if (err)
1684 return err;
1685 }
1686
1687 /* Wait for transmit queues to drain,
1688 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1689 */
1690 usleep_range(2000, 4000);
1691
1692 return 0;
1693}
1694
Vivien Didelotfad09c72016-06-21 12:28:20 -04001695static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001696{
Vivien Didelota935c052016-09-29 12:21:53 -04001697 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001698
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001699 err = mv88e6xxx_disable_ports(chip);
1700 if (err)
1701 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001702
Vivien Didelot309eca62016-12-05 17:30:26 -05001703 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001704
Vivien Didelot17e708b2016-12-05 17:30:27 -05001705 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001706}
1707
Vivien Didelot43145572017-03-11 16:12:59 -05001708static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001709 enum mv88e6xxx_frame_mode frame,
1710 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001711{
1712 int err;
1713
Vivien Didelot43145572017-03-11 16:12:59 -05001714 if (!chip->info->ops->port_set_frame_mode)
1715 return -EOPNOTSUPP;
1716
1717 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001718 if (err)
1719 return err;
1720
Vivien Didelot43145572017-03-11 16:12:59 -05001721 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1722 if (err)
1723 return err;
1724
1725 if (chip->info->ops->port_set_ether_type)
1726 return chip->info->ops->port_set_ether_type(chip, port, etype);
1727
1728 return 0;
1729}
1730
1731static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1732{
1733 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001734 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001735 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001736}
1737
1738static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1739{
1740 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001741 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001742 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001743}
1744
1745static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1746{
1747 return mv88e6xxx_set_port_mode(chip, port,
1748 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001749 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1750 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001751}
1752
1753static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1754{
1755 if (dsa_is_dsa_port(chip->ds, port))
1756 return mv88e6xxx_set_port_mode_dsa(chip, port);
1757
1758 if (dsa_is_normal_port(chip->ds, port))
1759 return mv88e6xxx_set_port_mode_normal(chip, port);
1760
1761 /* Setup CPU port mode depending on its supported tag format */
1762 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1763 return mv88e6xxx_set_port_mode_dsa(chip, port);
1764
1765 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1766 return mv88e6xxx_set_port_mode_edsa(chip, port);
1767
1768 return -EINVAL;
1769}
1770
Vivien Didelotea698f42017-03-11 16:12:50 -05001771static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1772{
1773 bool message = dsa_is_dsa_port(chip->ds, port);
1774
1775 return mv88e6xxx_port_set_message_port(chip, port, message);
1776}
1777
Vivien Didelot601aeed2017-03-11 16:13:00 -05001778static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1779{
1780 bool flood = port == dsa_upstream_port(chip->ds);
1781
1782 /* Upstream ports flood frames with unknown unicast or multicast DA */
1783 if (chip->info->ops->port_set_egress_floods)
1784 return chip->info->ops->port_set_egress_floods(chip, port,
1785 flood, flood);
1786
1787 return 0;
1788}
1789
Andrew Lunn6d917822017-05-26 01:03:21 +02001790static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1791 bool on)
1792{
Vivien Didelot523a8902017-05-26 18:02:42 -04001793 if (chip->info->ops->serdes_power)
1794 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001795
Vivien Didelot523a8902017-05-26 18:02:42 -04001796 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001797}
1798
Vivien Didelotfad09c72016-06-21 12:28:20 -04001799static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001800{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001801 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001802 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001803 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001804
Vivien Didelotd78343d2016-11-04 03:23:36 +01001805 /* MAC Forcing register: don't force link, speed, duplex or flow control
1806 * state to any particular values on physical ports, but force the CPU
1807 * port and all DSA ports to their maximum bandwidth and full duplex.
1808 */
1809 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1810 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1811 SPEED_MAX, DUPLEX_FULL,
1812 PHY_INTERFACE_MODE_NA);
1813 else
1814 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1815 SPEED_UNFORCED, DUPLEX_UNFORCED,
1816 PHY_INTERFACE_MODE_NA);
1817 if (err)
1818 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001819
1820 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1821 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1822 * tunneling, determine priority by looking at 802.1p and IP
1823 * priority fields (IP prio has precedence), and set STP state
1824 * to Forwarding.
1825 *
1826 * If this is the CPU link, use DSA or EDSA tagging depending
1827 * on which tagging mode was configured.
1828 *
1829 * If this is a link to another switch, use DSA tagging mode.
1830 *
1831 * If this is the upstream port for this switch, enable
1832 * forwarding of unknown unicasts and multicasts.
1833 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001834 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1835 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1836 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1837 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001838 if (err)
1839 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001840
Vivien Didelot601aeed2017-03-11 16:13:00 -05001841 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001842 if (err)
1843 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001844
Vivien Didelot601aeed2017-03-11 16:13:00 -05001845 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001846 if (err)
1847 return err;
1848
Andrew Lunn04aca992017-05-26 01:03:24 +02001849 /* Enable the SERDES interface for DSA and CPU ports. Normal
1850 * ports SERDES are enabled when the port is enabled, thus
1851 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001852 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001853 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1854 err = mv88e6xxx_serdes_power(chip, port, true);
1855 if (err)
1856 return err;
1857 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001858
Vivien Didelot8efdda42015-08-13 12:52:23 -04001859 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001860 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001861 * untagged frames on this port, do a destination address lookup on all
1862 * received packets as usual, disable ARP mirroring and don't send a
1863 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001864 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001865 err = mv88e6xxx_port_set_map_da(chip, port);
1866 if (err)
1867 return err;
1868
Andrew Lunn54d792f2015-05-06 01:09:47 +02001869 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001870 if (chip->info->ops->port_set_upstream_port) {
1871 err = chip->info->ops->port_set_upstream_port(
1872 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001873 if (err)
1874 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001875 }
1876
Andrew Lunna23b2962017-02-04 20:15:28 +01001877 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001878 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001879 if (err)
1880 return err;
1881
Vivien Didelotcd782652017-06-08 18:34:13 -04001882 if (chip->info->ops->port_set_jumbo_size) {
1883 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001884 if (err)
1885 return err;
1886 }
1887
Andrew Lunn54d792f2015-05-06 01:09:47 +02001888 /* Port Association Vector: when learning source addresses
1889 * of packets, add the address to the address database using
1890 * a port bitmap that has only the bit for this port set and
1891 * the other bits clear.
1892 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001893 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001894 /* Disable learning for CPU port */
1895 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001896 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001897
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001898 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1899 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001900 if (err)
1901 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001902
1903 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001904 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1905 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001906 if (err)
1907 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001908
Vivien Didelot08984322017-06-08 18:34:12 -04001909 if (chip->info->ops->port_pause_limit) {
1910 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001911 if (err)
1912 return err;
1913 }
1914
Vivien Didelotc8c94892017-03-11 16:13:01 -05001915 if (chip->info->ops->port_disable_learn_limit) {
1916 err = chip->info->ops->port_disable_learn_limit(chip, port);
1917 if (err)
1918 return err;
1919 }
1920
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001921 if (chip->info->ops->port_disable_pri_override) {
1922 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001923 if (err)
1924 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001925 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001926
Andrew Lunnef0a7312016-12-03 04:35:16 +01001927 if (chip->info->ops->port_tag_remap) {
1928 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001929 if (err)
1930 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001931 }
1932
Andrew Lunnef70b112016-12-03 04:45:18 +01001933 if (chip->info->ops->port_egress_rate_limiting) {
1934 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001935 if (err)
1936 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001937 }
1938
Vivien Didelotea698f42017-03-11 16:12:50 -05001939 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001940 if (err)
1941 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001942
Vivien Didelot207afda2016-04-14 14:42:09 -04001943 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001944 * database, and allow bidirectional communication between the
1945 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001946 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001947 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001948 if (err)
1949 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001950
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001951 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001952 if (err)
1953 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001954
1955 /* Default VLAN ID and priority: don't set a default VLAN
1956 * ID, and set the default packet priority to zero.
1957 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001958 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001959}
1960
Andrew Lunn04aca992017-05-26 01:03:24 +02001961static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1962 struct phy_device *phydev)
1963{
1964 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001965 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001966
1967 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001968 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001969 mutex_unlock(&chip->reg_lock);
1970
1971 return err;
1972}
1973
1974static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1975 struct phy_device *phydev)
1976{
1977 struct mv88e6xxx_chip *chip = ds->priv;
1978
1979 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001980 if (mv88e6xxx_serdes_power(chip, port, false))
1981 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001982 mutex_unlock(&chip->reg_lock);
1983}
1984
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001985static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1986 unsigned int ageing_time)
1987{
Vivien Didelot04bed142016-08-31 18:06:13 -04001988 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001989 int err;
1990
1991 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001992 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001993 mutex_unlock(&chip->reg_lock);
1994
1995 return err;
1996}
1997
Vivien Didelot97299342016-07-18 20:45:30 -04001998static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001999{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002000 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002001 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002002 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002003
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002004 if (chip->info->ops->set_cpu_port) {
2005 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002006 if (err)
2007 return err;
2008 }
2009
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002010 if (chip->info->ops->set_egress_port) {
2011 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002012 if (err)
2013 return err;
2014 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002015
Vivien Didelot50484ff2016-05-09 13:22:54 -04002016 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04002017 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
2018 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04002019 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002020 if (err)
2021 return err;
2022
Vivien Didelot08a01262016-05-09 13:22:50 -04002023 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002024 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002025 if (err)
2026 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002027 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002028 if (err)
2029 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002030 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002031 if (err)
2032 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002033 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002034 if (err)
2035 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002036 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002037 if (err)
2038 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002039 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002040 if (err)
2041 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002042 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002043 if (err)
2044 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002045 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002046 if (err)
2047 return err;
2048
2049 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002050 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002051 if (err)
2052 return err;
2053
Andrew Lunnde2273872016-11-21 23:27:01 +01002054 /* Initialize the statistics unit */
2055 err = mv88e6xxx_stats_set_histogram(chip);
2056 if (err)
2057 return err;
2058
Vivien Didelot97299342016-07-18 20:45:30 -04002059 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002060 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2061 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002062 if (err)
2063 return err;
2064
2065 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002066 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002067 if (err)
2068 return err;
2069
2070 return 0;
2071}
2072
Vivien Didelotf81ec902016-05-09 13:22:58 -04002073static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002074{
Vivien Didelot04bed142016-08-31 18:06:13 -04002075 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002076 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002077 int i;
2078
Vivien Didelotfad09c72016-06-21 12:28:20 -04002079 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002080 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002081
Vivien Didelotfad09c72016-06-21 12:28:20 -04002082 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002083
Vivien Didelot97299342016-07-18 20:45:30 -04002084 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002085 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002086 err = mv88e6xxx_setup_port(chip, i);
2087 if (err)
2088 goto unlock;
2089 }
2090
2091 /* Setup Switch Global 1 Registers */
2092 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002093 if (err)
2094 goto unlock;
2095
Vivien Didelot97299342016-07-18 20:45:30 -04002096 /* Setup Switch Global 2 Registers */
2097 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2098 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002099 if (err)
2100 goto unlock;
2101 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002102
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002103 err = mv88e6xxx_phy_setup(chip);
2104 if (err)
2105 goto unlock;
2106
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002107 err = mv88e6xxx_vtu_setup(chip);
2108 if (err)
2109 goto unlock;
2110
Vivien Didelot81228992017-03-30 17:37:08 -04002111 err = mv88e6xxx_pvt_setup(chip);
2112 if (err)
2113 goto unlock;
2114
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002115 err = mv88e6xxx_atu_setup(chip);
2116 if (err)
2117 goto unlock;
2118
Andrew Lunn6e55f692016-12-03 04:45:16 +01002119 /* Some generations have the configuration of sending reserved
2120 * management frames to the CPU in global2, others in
2121 * global1. Hence it does not fit the two setup functions
2122 * above.
2123 */
2124 if (chip->info->ops->mgmt_rsvd2cpu) {
2125 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2126 if (err)
2127 goto unlock;
2128 }
2129
Vivien Didelot6b17e862015-08-13 12:52:18 -04002130unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002131 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002132
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002133 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002134}
2135
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002136static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2137{
Vivien Didelot04bed142016-08-31 18:06:13 -04002138 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002139 int err;
2140
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002141 if (!chip->info->ops->set_switch_mac)
2142 return -EOPNOTSUPP;
2143
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002144 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002145 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002146 mutex_unlock(&chip->reg_lock);
2147
2148 return err;
2149}
2150
Vivien Didelote57e5e72016-08-15 17:19:00 -04002151static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002152{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002153 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2154 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002155 u16 val;
2156 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002157
Andrew Lunnee26a222017-01-24 14:53:48 +01002158 if (!chip->info->ops->phy_read)
2159 return -EOPNOTSUPP;
2160
Vivien Didelotfad09c72016-06-21 12:28:20 -04002161 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002162 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002163 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002164
Andrew Lunnda9f3302017-02-01 03:40:05 +01002165 if (reg == MII_PHYSID2) {
2166 /* Some internal PHYS don't have a model number. Use
2167 * the mv88e6390 family model number instead.
2168 */
2169 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002170 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002171 }
2172
Vivien Didelote57e5e72016-08-15 17:19:00 -04002173 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002174}
2175
Vivien Didelote57e5e72016-08-15 17:19:00 -04002176static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002177{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002178 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2179 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002180 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002181
Andrew Lunnee26a222017-01-24 14:53:48 +01002182 if (!chip->info->ops->phy_write)
2183 return -EOPNOTSUPP;
2184
Vivien Didelotfad09c72016-06-21 12:28:20 -04002185 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002186 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002187 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002188
2189 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002190}
2191
Vivien Didelotfad09c72016-06-21 12:28:20 -04002192static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002193 struct device_node *np,
2194 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002195{
2196 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002197 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002198 struct mii_bus *bus;
2199 int err;
2200
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002201 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002202 if (!bus)
2203 return -ENOMEM;
2204
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002205 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002206 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002207 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002208 INIT_LIST_HEAD(&mdio_bus->list);
2209 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002210
Andrew Lunnb516d452016-06-04 21:17:06 +02002211 if (np) {
2212 bus->name = np->full_name;
2213 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2214 } else {
2215 bus->name = "mv88e6xxx SMI";
2216 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2217 }
2218
2219 bus->read = mv88e6xxx_mdio_read;
2220 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002221 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002222
Andrew Lunna3c53be52017-01-24 14:53:50 +01002223 if (np)
2224 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002225 else
2226 err = mdiobus_register(bus);
2227 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002228 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002229 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002230 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002231
2232 if (external)
2233 list_add_tail(&mdio_bus->list, &chip->mdios);
2234 else
2235 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002236
2237 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002238}
2239
Andrew Lunna3c53be52017-01-24 14:53:50 +01002240static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2241 { .compatible = "marvell,mv88e6xxx-mdio-external",
2242 .data = (void *)true },
2243 { },
2244};
2245
2246static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2247 struct device_node *np)
2248{
2249 const struct of_device_id *match;
2250 struct device_node *child;
2251 int err;
2252
2253 /* Always register one mdio bus for the internal/default mdio
2254 * bus. This maybe represented in the device tree, but is
2255 * optional.
2256 */
2257 child = of_get_child_by_name(np, "mdio");
2258 err = mv88e6xxx_mdio_register(chip, child, false);
2259 if (err)
2260 return err;
2261
2262 /* Walk the device tree, and see if there are any other nodes
2263 * which say they are compatible with the external mdio
2264 * bus.
2265 */
2266 for_each_available_child_of_node(np, child) {
2267 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2268 if (match) {
2269 err = mv88e6xxx_mdio_register(chip, child, true);
2270 if (err)
2271 return err;
2272 }
2273 }
2274
2275 return 0;
2276}
2277
2278static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002279
2280{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002281 struct mv88e6xxx_mdio_bus *mdio_bus;
2282 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002283
Andrew Lunna3c53be52017-01-24 14:53:50 +01002284 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2285 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002286
Andrew Lunna3c53be52017-01-24 14:53:50 +01002287 mdiobus_unregister(bus);
2288 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002289}
2290
Vivien Didelot855b1932016-07-20 18:18:35 -04002291static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2292{
Vivien Didelot04bed142016-08-31 18:06:13 -04002293 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002294
2295 return chip->eeprom_len;
2296}
2297
Vivien Didelot855b1932016-07-20 18:18:35 -04002298static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2299 struct ethtool_eeprom *eeprom, u8 *data)
2300{
Vivien Didelot04bed142016-08-31 18:06:13 -04002301 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002302 int err;
2303
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002304 if (!chip->info->ops->get_eeprom)
2305 return -EOPNOTSUPP;
2306
Vivien Didelot855b1932016-07-20 18:18:35 -04002307 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002308 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002309 mutex_unlock(&chip->reg_lock);
2310
2311 if (err)
2312 return err;
2313
2314 eeprom->magic = 0xc3ec4951;
2315
2316 return 0;
2317}
2318
Vivien Didelot855b1932016-07-20 18:18:35 -04002319static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2320 struct ethtool_eeprom *eeprom, u8 *data)
2321{
Vivien Didelot04bed142016-08-31 18:06:13 -04002322 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002323 int err;
2324
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002325 if (!chip->info->ops->set_eeprom)
2326 return -EOPNOTSUPP;
2327
Vivien Didelot855b1932016-07-20 18:18:35 -04002328 if (eeprom->magic != 0xc3ec4951)
2329 return -EINVAL;
2330
2331 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002332 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002333 mutex_unlock(&chip->reg_lock);
2334
2335 return err;
2336}
2337
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002338static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002339 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002340 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002341 .phy_read = mv88e6185_phy_ppu_read,
2342 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002343 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002344 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002345 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002346 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002347 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002348 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002349 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002350 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002351 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002352 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002353 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002354 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002355 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2356 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002357 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002358 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2359 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002360 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002361 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002362 .ppu_enable = mv88e6185_g1_ppu_enable,
2363 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002364 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002365 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002366 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002367};
2368
2369static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002370 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002371 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002372 .phy_read = mv88e6185_phy_ppu_read,
2373 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002374 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002375 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002376 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002377 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002378 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002379 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002380 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002381 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2382 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002383 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002384 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002385 .ppu_enable = mv88e6185_g1_ppu_enable,
2386 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002387 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002388 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002389 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002390};
2391
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002392static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002393 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002394 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2395 .phy_read = mv88e6xxx_g2_smi_phy_read,
2396 .phy_write = mv88e6xxx_g2_smi_phy_write,
2397 .port_set_link = mv88e6xxx_port_set_link,
2398 .port_set_duplex = mv88e6xxx_port_set_duplex,
2399 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002400 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002401 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002402 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002403 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002404 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002405 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002406 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002407 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002408 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002409 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2410 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2411 .stats_get_strings = mv88e6095_stats_get_strings,
2412 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002413 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2414 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002415 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002416 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002417 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002418 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002419 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002420};
2421
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002422static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002423 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002424 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002425 .phy_read = mv88e6xxx_g2_smi_phy_read,
2426 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002427 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002428 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002429 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002430 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002431 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002432 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002433 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002434 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002435 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2436 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002437 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002438 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2439 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002440 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002441 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002442 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002443 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002444 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002445};
2446
2447static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002448 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002449 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002450 .phy_read = mv88e6185_phy_ppu_read,
2451 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002452 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002453 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002454 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002455 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002456 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002457 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002458 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002459 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002460 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002461 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002462 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002463 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002464 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2465 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002466 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002467 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2468 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002469 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002470 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002471 .ppu_enable = mv88e6185_g1_ppu_enable,
2472 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002473 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002474 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002475 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002476};
2477
Vivien Didelot990e27b2017-03-28 13:50:32 -04002478static const struct mv88e6xxx_ops mv88e6141_ops = {
2479 /* MV88E6XXX_FAMILY_6341 */
2480 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2481 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2482 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2483 .phy_read = mv88e6xxx_g2_smi_phy_read,
2484 .phy_write = mv88e6xxx_g2_smi_phy_write,
2485 .port_set_link = mv88e6xxx_port_set_link,
2486 .port_set_duplex = mv88e6xxx_port_set_duplex,
2487 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2488 .port_set_speed = mv88e6390_port_set_speed,
2489 .port_tag_remap = mv88e6095_port_tag_remap,
2490 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2491 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2492 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002493 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002494 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002495 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002496 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2497 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2498 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2499 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2500 .stats_get_strings = mv88e6320_stats_get_strings,
2501 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002502 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2503 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002504 .watchdog_ops = &mv88e6390_watchdog_ops,
2505 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2506 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002507 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002508 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002509};
2510
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002511static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002512 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002513 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002514 .phy_read = mv88e6xxx_g2_smi_phy_read,
2515 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002516 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002517 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002518 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002519 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002520 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002521 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002522 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002523 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002524 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002525 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002526 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002527 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002528 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002529 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2530 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002531 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002532 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2533 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002534 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002535 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002536 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002537 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002538 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002539};
2540
2541static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002542 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002543 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002544 .phy_read = mv88e6165_phy_read,
2545 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002546 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002547 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002548 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002549 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002550 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002551 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002552 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2553 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002554 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002555 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2556 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002557 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002558 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002559 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002560 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002561 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002562};
2563
2564static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002565 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002566 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002567 .phy_read = mv88e6xxx_g2_smi_phy_read,
2568 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002569 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002570 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002571 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002572 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002573 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002574 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002575 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002576 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002577 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002578 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002579 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002580 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002581 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002582 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002583 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2584 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002585 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002586 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2587 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002588 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002589 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002590 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002591 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002592 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002593};
2594
2595static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002596 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002597 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2598 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002599 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002600 .phy_read = mv88e6xxx_g2_smi_phy_read,
2601 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002602 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002603 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002604 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002605 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002606 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002607 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002608 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002609 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002610 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002611 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002612 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002613 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002614 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002615 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002616 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2617 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002618 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002619 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2620 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002621 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002622 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002623 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002624 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002625 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002626 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002627};
2628
2629static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002630 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002631 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002632 .phy_read = mv88e6xxx_g2_smi_phy_read,
2633 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002634 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002635 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002636 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002637 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002638 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002639 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002640 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002641 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002642 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002643 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002644 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002645 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002646 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002647 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002648 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2649 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002650 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002651 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2652 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002653 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002654 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002655 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002656 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002657 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002658};
2659
2660static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002661 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002662 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2663 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002664 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002665 .phy_read = mv88e6xxx_g2_smi_phy_read,
2666 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002667 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002668 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002669 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002670 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002671 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002672 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002673 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002674 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002675 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002676 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002677 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002678 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002679 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002680 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002681 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2682 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002683 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002684 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2685 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002686 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002687 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002688 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002689 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002690 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002691 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002692};
2693
2694static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002695 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002696 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002697 .phy_read = mv88e6185_phy_ppu_read,
2698 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002699 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002700 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002701 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002702 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002703 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002704 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002705 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002706 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002707 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2708 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002709 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002710 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2711 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002712 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002713 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002714 .ppu_enable = mv88e6185_g1_ppu_enable,
2715 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002716 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002717 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002718 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002719};
2720
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002721static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002722 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002723 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2724 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002725 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2726 .phy_read = mv88e6xxx_g2_smi_phy_read,
2727 .phy_write = mv88e6xxx_g2_smi_phy_write,
2728 .port_set_link = mv88e6xxx_port_set_link,
2729 .port_set_duplex = mv88e6xxx_port_set_duplex,
2730 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2731 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002732 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002733 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002734 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002735 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002736 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002737 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002738 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002739 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002740 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002741 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2742 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002743 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002744 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2745 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002746 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002747 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002748 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002749 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2750 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002751 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002752};
2753
2754static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002755 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002756 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2757 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002758 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2759 .phy_read = mv88e6xxx_g2_smi_phy_read,
2760 .phy_write = mv88e6xxx_g2_smi_phy_write,
2761 .port_set_link = mv88e6xxx_port_set_link,
2762 .port_set_duplex = mv88e6xxx_port_set_duplex,
2763 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2764 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002765 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002766 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002767 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002768 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002769 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002770 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002771 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002772 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002773 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002774 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2775 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002776 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002777 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2778 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002779 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002780 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002781 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002782 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2783 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002784 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002785};
2786
2787static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002788 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002789 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2790 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002791 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2792 .phy_read = mv88e6xxx_g2_smi_phy_read,
2793 .phy_write = mv88e6xxx_g2_smi_phy_write,
2794 .port_set_link = mv88e6xxx_port_set_link,
2795 .port_set_duplex = mv88e6xxx_port_set_duplex,
2796 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2797 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002798 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002799 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002800 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002801 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002802 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002803 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002804 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002805 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002806 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002807 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2808 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002809 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002810 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2811 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002812 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002813 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002814 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002815 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2816 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002817 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002818};
2819
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002820static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002821 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002822 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2823 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002824 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002825 .phy_read = mv88e6xxx_g2_smi_phy_read,
2826 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002827 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002828 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002829 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002830 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002831 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002832 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002833 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002834 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002835 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002836 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002837 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002838 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002839 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002840 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002841 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2842 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002843 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002844 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2845 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002846 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002847 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002848 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002849 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002850 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002851 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002852};
2853
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002854static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002855 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002856 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2857 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002858 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2859 .phy_read = mv88e6xxx_g2_smi_phy_read,
2860 .phy_write = mv88e6xxx_g2_smi_phy_write,
2861 .port_set_link = mv88e6xxx_port_set_link,
2862 .port_set_duplex = mv88e6xxx_port_set_duplex,
2863 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2864 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002865 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002866 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002867 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002868 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002869 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002870 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002871 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002872 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002873 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002874 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002875 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2876 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002877 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002878 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2879 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002880 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002881 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002882 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002883 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2884 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002885 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002886};
2887
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002888static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002889 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002890 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2891 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002892 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002893 .phy_read = mv88e6xxx_g2_smi_phy_read,
2894 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002895 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002896 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002897 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002898 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002899 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002900 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002901 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002902 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002903 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002904 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002905 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002906 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002907 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002908 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2909 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002910 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002911 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2912 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002913 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002914 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002915 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002916 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002917};
2918
2919static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002920 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002921 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2922 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002923 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002924 .phy_read = mv88e6xxx_g2_smi_phy_read,
2925 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002926 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002927 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002928 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002929 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002930 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002931 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002932 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002933 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002934 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002935 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002936 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002937 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002938 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002939 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2940 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002941 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002942 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2943 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002944 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002945 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002946 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002947};
2948
Vivien Didelot16e329a2017-03-28 13:50:33 -04002949static const struct mv88e6xxx_ops mv88e6341_ops = {
2950 /* MV88E6XXX_FAMILY_6341 */
2951 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2952 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2953 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2954 .phy_read = mv88e6xxx_g2_smi_phy_read,
2955 .phy_write = mv88e6xxx_g2_smi_phy_write,
2956 .port_set_link = mv88e6xxx_port_set_link,
2957 .port_set_duplex = mv88e6xxx_port_set_duplex,
2958 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2959 .port_set_speed = mv88e6390_port_set_speed,
2960 .port_tag_remap = mv88e6095_port_tag_remap,
2961 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2962 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2963 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002964 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002965 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002966 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002967 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2968 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2969 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2970 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2971 .stats_get_strings = mv88e6320_stats_get_strings,
2972 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002973 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2974 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002975 .watchdog_ops = &mv88e6390_watchdog_ops,
2976 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2977 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002978 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002979 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002980};
2981
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002982static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002983 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002984 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002985 .phy_read = mv88e6xxx_g2_smi_phy_read,
2986 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002987 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002988 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002989 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002990 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002991 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002992 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002993 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002994 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002995 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002996 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002997 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002998 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002999 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003000 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003001 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3002 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003003 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003004 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3005 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003006 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003007 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003008 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003009 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003010 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003011};
3012
3013static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003014 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003015 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003016 .phy_read = mv88e6xxx_g2_smi_phy_read,
3017 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003018 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003019 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003020 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003021 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003022 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003023 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003024 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003025 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003026 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003027 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003028 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003029 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003030 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003031 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003032 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3033 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003034 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003035 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3036 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003037 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003038 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003039 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003040 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003041 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003042};
3043
3044static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003045 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003046 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3047 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003048 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003049 .phy_read = mv88e6xxx_g2_smi_phy_read,
3050 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003051 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003052 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003053 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003054 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003055 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003056 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003057 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003058 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003059 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003060 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003061 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003062 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003063 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003064 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003065 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3066 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003067 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003068 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3069 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003070 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003071 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003072 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003073 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003074 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003075 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003076};
3077
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003078static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003079 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003080 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3081 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003082 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3083 .phy_read = mv88e6xxx_g2_smi_phy_read,
3084 .phy_write = mv88e6xxx_g2_smi_phy_write,
3085 .port_set_link = mv88e6xxx_port_set_link,
3086 .port_set_duplex = mv88e6xxx_port_set_duplex,
3087 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3088 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003089 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003090 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003091 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003092 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003093 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003094 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003095 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003096 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003097 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003098 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003099 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003100 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003101 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3102 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003103 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003104 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3105 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003106 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003107 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003108 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003109 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3110 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003111 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003112};
3113
3114static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003115 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003116 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3117 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003118 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3119 .phy_read = mv88e6xxx_g2_smi_phy_read,
3120 .phy_write = mv88e6xxx_g2_smi_phy_write,
3121 .port_set_link = mv88e6xxx_port_set_link,
3122 .port_set_duplex = mv88e6xxx_port_set_duplex,
3123 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3124 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003125 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003126 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003127 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003128 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003129 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003130 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003131 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003132 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003133 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003134 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003135 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003136 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3137 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003138 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003139 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3140 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003141 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003142 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003143 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003144 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3145 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003146 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003147};
3148
Vivien Didelotf81ec902016-05-09 13:22:58 -04003149static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3150 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003151 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003152 .family = MV88E6XXX_FAMILY_6097,
3153 .name = "Marvell 88E6085",
3154 .num_databases = 4096,
3155 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003156 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003157 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003158 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003159 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003160 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003161 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003162 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003163 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003164 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003165 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003166 },
3167
3168 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003169 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003170 .family = MV88E6XXX_FAMILY_6095,
3171 .name = "Marvell 88E6095/88E6095F",
3172 .num_databases = 256,
3173 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003174 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003175 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003176 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003177 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003178 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003179 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003180 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003181 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003182 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003183 },
3184
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003185 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003186 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003187 .family = MV88E6XXX_FAMILY_6097,
3188 .name = "Marvell 88E6097/88E6097F",
3189 .num_databases = 4096,
3190 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003191 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003192 .port_base_addr = 0x10,
3193 .global1_addr = 0x1b,
3194 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003195 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003196 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003197 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003198 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003199 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3200 .ops = &mv88e6097_ops,
3201 },
3202
Vivien Didelotf81ec902016-05-09 13:22:58 -04003203 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003204 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003205 .family = MV88E6XXX_FAMILY_6165,
3206 .name = "Marvell 88E6123",
3207 .num_databases = 4096,
3208 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003209 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003210 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003211 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003212 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003213 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003214 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003215 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003216 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003217 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003218 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003219 },
3220
3221 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003222 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003223 .family = MV88E6XXX_FAMILY_6185,
3224 .name = "Marvell 88E6131",
3225 .num_databases = 256,
3226 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003227 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003228 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003229 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003230 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003231 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003232 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003233 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003234 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003235 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003236 },
3237
Vivien Didelot990e27b2017-03-28 13:50:32 -04003238 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003239 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003240 .family = MV88E6XXX_FAMILY_6341,
3241 .name = "Marvell 88E6341",
3242 .num_databases = 4096,
3243 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003244 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003245 .port_base_addr = 0x10,
3246 .global1_addr = 0x1b,
3247 .age_time_coeff = 3750,
3248 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003249 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003250 .tag_protocol = DSA_TAG_PROTO_EDSA,
3251 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3252 .ops = &mv88e6141_ops,
3253 },
3254
Vivien Didelotf81ec902016-05-09 13:22:58 -04003255 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003256 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003257 .family = MV88E6XXX_FAMILY_6165,
3258 .name = "Marvell 88E6161",
3259 .num_databases = 4096,
3260 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003261 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003262 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003263 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003264 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003265 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003266 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003267 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003268 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003269 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003270 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003271 },
3272
3273 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003274 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003275 .family = MV88E6XXX_FAMILY_6165,
3276 .name = "Marvell 88E6165",
3277 .num_databases = 4096,
3278 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003279 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003280 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003281 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003282 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003283 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003284 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003285 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003286 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003287 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003288 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003289 },
3290
3291 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003292 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003293 .family = MV88E6XXX_FAMILY_6351,
3294 .name = "Marvell 88E6171",
3295 .num_databases = 4096,
3296 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003297 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003298 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003299 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003300 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003301 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003302 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003303 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003304 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003305 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003306 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003307 },
3308
3309 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003310 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003311 .family = MV88E6XXX_FAMILY_6352,
3312 .name = "Marvell 88E6172",
3313 .num_databases = 4096,
3314 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003315 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003316 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003317 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003318 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003319 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003320 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003321 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003322 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003323 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003324 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003325 },
3326
3327 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003328 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003329 .family = MV88E6XXX_FAMILY_6351,
3330 .name = "Marvell 88E6175",
3331 .num_databases = 4096,
3332 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003333 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003334 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003335 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003336 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003337 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003338 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003339 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003340 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003341 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003342 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003343 },
3344
3345 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003346 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003347 .family = MV88E6XXX_FAMILY_6352,
3348 .name = "Marvell 88E6176",
3349 .num_databases = 4096,
3350 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003351 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003352 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003353 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003354 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003355 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003356 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003357 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003358 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003359 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003360 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003361 },
3362
3363 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003364 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003365 .family = MV88E6XXX_FAMILY_6185,
3366 .name = "Marvell 88E6185",
3367 .num_databases = 256,
3368 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003369 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003370 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003371 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003372 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003373 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003374 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003375 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003376 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003377 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003378 },
3379
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003380 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003381 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003382 .family = MV88E6XXX_FAMILY_6390,
3383 .name = "Marvell 88E6190",
3384 .num_databases = 4096,
3385 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003386 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003387 .port_base_addr = 0x0,
3388 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003389 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003390 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003391 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003392 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003393 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003394 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3395 .ops = &mv88e6190_ops,
3396 },
3397
3398 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003399 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003400 .family = MV88E6XXX_FAMILY_6390,
3401 .name = "Marvell 88E6190X",
3402 .num_databases = 4096,
3403 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003404 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003405 .port_base_addr = 0x0,
3406 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003407 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003408 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003409 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003410 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003411 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003412 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3413 .ops = &mv88e6190x_ops,
3414 },
3415
3416 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003417 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003418 .family = MV88E6XXX_FAMILY_6390,
3419 .name = "Marvell 88E6191",
3420 .num_databases = 4096,
3421 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003422 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003423 .port_base_addr = 0x0,
3424 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003425 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003426 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003427 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003428 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003429 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003430 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003431 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003432 },
3433
Vivien Didelotf81ec902016-05-09 13:22:58 -04003434 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003435 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003436 .family = MV88E6XXX_FAMILY_6352,
3437 .name = "Marvell 88E6240",
3438 .num_databases = 4096,
3439 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003440 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003441 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003442 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003443 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003444 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003445 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003446 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003447 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003448 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003449 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003450 },
3451
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003452 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003453 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003454 .family = MV88E6XXX_FAMILY_6390,
3455 .name = "Marvell 88E6290",
3456 .num_databases = 4096,
3457 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003458 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003459 .port_base_addr = 0x0,
3460 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003461 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003462 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003463 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003464 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003465 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003466 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3467 .ops = &mv88e6290_ops,
3468 },
3469
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003471 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003472 .family = MV88E6XXX_FAMILY_6320,
3473 .name = "Marvell 88E6320",
3474 .num_databases = 4096,
3475 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003476 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003477 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003478 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003479 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003480 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003481 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003482 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003483 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003484 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003485 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003486 },
3487
3488 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003489 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003490 .family = MV88E6XXX_FAMILY_6320,
3491 .name = "Marvell 88E6321",
3492 .num_databases = 4096,
3493 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003494 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003495 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003496 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003497 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003498 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003499 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003500 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003501 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003502 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003503 },
3504
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003505 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003506 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003507 .family = MV88E6XXX_FAMILY_6341,
3508 .name = "Marvell 88E6341",
3509 .num_databases = 4096,
3510 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003511 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003512 .port_base_addr = 0x10,
3513 .global1_addr = 0x1b,
3514 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003515 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003516 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003517 .tag_protocol = DSA_TAG_PROTO_EDSA,
3518 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3519 .ops = &mv88e6341_ops,
3520 },
3521
Vivien Didelotf81ec902016-05-09 13:22:58 -04003522 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003523 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003524 .family = MV88E6XXX_FAMILY_6351,
3525 .name = "Marvell 88E6350",
3526 .num_databases = 4096,
3527 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003528 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003529 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003530 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003531 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003532 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003533 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003534 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003535 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003536 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003537 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003538 },
3539
3540 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003541 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003542 .family = MV88E6XXX_FAMILY_6351,
3543 .name = "Marvell 88E6351",
3544 .num_databases = 4096,
3545 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003546 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003547 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003548 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003549 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003550 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003551 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003552 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003553 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003554 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003556 },
3557
3558 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003559 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003560 .family = MV88E6XXX_FAMILY_6352,
3561 .name = "Marvell 88E6352",
3562 .num_databases = 4096,
3563 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003564 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003565 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003566 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003567 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003568 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003569 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003570 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003571 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003572 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003573 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003574 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003575 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003576 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003577 .family = MV88E6XXX_FAMILY_6390,
3578 .name = "Marvell 88E6390",
3579 .num_databases = 4096,
3580 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003581 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003582 .port_base_addr = 0x0,
3583 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003584 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003585 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003586 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003587 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003588 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003589 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3590 .ops = &mv88e6390_ops,
3591 },
3592 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003593 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003594 .family = MV88E6XXX_FAMILY_6390,
3595 .name = "Marvell 88E6390X",
3596 .num_databases = 4096,
3597 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003598 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003599 .port_base_addr = 0x0,
3600 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003601 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003602 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003603 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003604 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003605 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003606 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3607 .ops = &mv88e6390x_ops,
3608 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003609};
3610
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003611static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003612{
Vivien Didelota439c062016-04-17 13:23:58 -04003613 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003614
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003615 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3616 if (mv88e6xxx_table[i].prod_num == prod_num)
3617 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003618
Vivien Didelotb9b37712015-10-30 19:39:48 -04003619 return NULL;
3620}
3621
Vivien Didelotfad09c72016-06-21 12:28:20 -04003622static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003623{
3624 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003625 unsigned int prod_num, rev;
3626 u16 id;
3627 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003628
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003629 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003630 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003631 mutex_unlock(&chip->reg_lock);
3632 if (err)
3633 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003634
Vivien Didelot107fcc12017-06-12 12:37:36 -04003635 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3636 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003637
3638 info = mv88e6xxx_lookup_info(prod_num);
3639 if (!info)
3640 return -ENODEV;
3641
Vivien Didelotcaac8542016-06-20 13:14:09 -04003642 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003643 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003644
Vivien Didelotca070c12016-09-02 14:45:34 -04003645 err = mv88e6xxx_g2_require(chip);
3646 if (err)
3647 return err;
3648
Vivien Didelotfad09c72016-06-21 12:28:20 -04003649 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3650 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003651
3652 return 0;
3653}
3654
Vivien Didelotfad09c72016-06-21 12:28:20 -04003655static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003656{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003657 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003658
Vivien Didelotfad09c72016-06-21 12:28:20 -04003659 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3660 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003661 return NULL;
3662
Vivien Didelotfad09c72016-06-21 12:28:20 -04003663 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003664
Vivien Didelotfad09c72016-06-21 12:28:20 -04003665 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003666 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003667
Vivien Didelotfad09c72016-06-21 12:28:20 -04003668 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003669}
3670
Vivien Didelotfad09c72016-06-21 12:28:20 -04003671static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003672 struct mii_bus *bus, int sw_addr)
3673{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003674 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003675 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003676 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003677 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003678 else
3679 return -EINVAL;
3680
Vivien Didelotfad09c72016-06-21 12:28:20 -04003681 chip->bus = bus;
3682 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003683
3684 return 0;
3685}
3686
Andrew Lunn7b314362016-08-22 16:01:01 +02003687static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3688{
Vivien Didelot04bed142016-08-31 18:06:13 -04003689 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003690
Andrew Lunn443d5a12016-12-03 04:35:18 +01003691 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003692}
3693
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003694static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3695 struct device *host_dev, int sw_addr,
3696 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003697{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003698 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003699 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003700 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003701
Vivien Didelota439c062016-04-17 13:23:58 -04003702 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003703 if (!bus)
3704 return NULL;
3705
Vivien Didelotfad09c72016-06-21 12:28:20 -04003706 chip = mv88e6xxx_alloc_chip(dsa_dev);
3707 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003708 return NULL;
3709
Vivien Didelotcaac8542016-06-20 13:14:09 -04003710 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003711 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003712
Vivien Didelotfad09c72016-06-21 12:28:20 -04003713 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003714 if (err)
3715 goto free;
3716
Vivien Didelotfad09c72016-06-21 12:28:20 -04003717 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003718 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003719 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003720
Andrew Lunndc30c352016-10-16 19:56:49 +02003721 mutex_lock(&chip->reg_lock);
3722 err = mv88e6xxx_switch_reset(chip);
3723 mutex_unlock(&chip->reg_lock);
3724 if (err)
3725 goto free;
3726
Vivien Didelote57e5e72016-08-15 17:19:00 -04003727 mv88e6xxx_phy_init(chip);
3728
Andrew Lunna3c53be52017-01-24 14:53:50 +01003729 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003730 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003731 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003732
Vivien Didelotfad09c72016-06-21 12:28:20 -04003733 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003734
Vivien Didelotfad09c72016-06-21 12:28:20 -04003735 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003736free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003737 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003738
3739 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003740}
3741
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003742static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3743 const struct switchdev_obj_port_mdb *mdb,
3744 struct switchdev_trans *trans)
3745{
3746 /* We don't need any dynamic resource from the kernel (yet),
3747 * so skip the prepare phase.
3748 */
3749
3750 return 0;
3751}
3752
3753static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3754 const struct switchdev_obj_port_mdb *mdb,
3755 struct switchdev_trans *trans)
3756{
Vivien Didelot04bed142016-08-31 18:06:13 -04003757 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003758
3759 mutex_lock(&chip->reg_lock);
3760 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003761 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003762 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3763 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003764 mutex_unlock(&chip->reg_lock);
3765}
3766
3767static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3768 const struct switchdev_obj_port_mdb *mdb)
3769{
Vivien Didelot04bed142016-08-31 18:06:13 -04003770 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003771 int err;
3772
3773 mutex_lock(&chip->reg_lock);
3774 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003775 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003776 mutex_unlock(&chip->reg_lock);
3777
3778 return err;
3779}
3780
3781static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3782 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003783 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003784{
Vivien Didelot04bed142016-08-31 18:06:13 -04003785 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003786 int err;
3787
3788 mutex_lock(&chip->reg_lock);
3789 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3790 mutex_unlock(&chip->reg_lock);
3791
3792 return err;
3793}
3794
Florian Fainellia82f67a2017-01-08 14:52:08 -08003795static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003796 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003797 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003798 .setup = mv88e6xxx_setup,
3799 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003800 .adjust_link = mv88e6xxx_adjust_link,
3801 .get_strings = mv88e6xxx_get_strings,
3802 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3803 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003804 .port_enable = mv88e6xxx_port_enable,
3805 .port_disable = mv88e6xxx_port_disable,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003806 .set_eee = mv88e6xxx_set_eee,
3807 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003808 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003809 .get_eeprom = mv88e6xxx_get_eeprom,
3810 .set_eeprom = mv88e6xxx_set_eeprom,
3811 .get_regs_len = mv88e6xxx_get_regs_len,
3812 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003813 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003814 .port_bridge_join = mv88e6xxx_port_bridge_join,
3815 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3816 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003817 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003818 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3819 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3820 .port_vlan_add = mv88e6xxx_port_vlan_add,
3821 .port_vlan_del = mv88e6xxx_port_vlan_del,
3822 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3823 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3824 .port_fdb_add = mv88e6xxx_port_fdb_add,
3825 .port_fdb_del = mv88e6xxx_port_fdb_del,
3826 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003827 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3828 .port_mdb_add = mv88e6xxx_port_mdb_add,
3829 .port_mdb_del = mv88e6xxx_port_mdb_del,
3830 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003831 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3832 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003833};
3834
Florian Fainelliab3d4082017-01-08 14:52:07 -08003835static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3836 .ops = &mv88e6xxx_switch_ops,
3837};
3838
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003839static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003840{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003841 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003842 struct dsa_switch *ds;
3843
Vivien Didelot73b12042017-03-30 17:37:10 -04003844 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003845 if (!ds)
3846 return -ENOMEM;
3847
Vivien Didelotfad09c72016-06-21 12:28:20 -04003848 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003849 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003850 ds->ageing_time_min = chip->info->age_time_coeff;
3851 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003852
3853 dev_set_drvdata(dev, ds);
3854
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003855 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003856}
3857
Vivien Didelotfad09c72016-06-21 12:28:20 -04003858static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003859{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003860 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003861}
3862
Vivien Didelot57d32312016-06-20 13:13:58 -04003863static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003864{
3865 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003866 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003867 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003868 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003869 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003870 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003871
Vivien Didelotcaac8542016-06-20 13:14:09 -04003872 compat_info = of_device_get_match_data(dev);
3873 if (!compat_info)
3874 return -EINVAL;
3875
Vivien Didelotfad09c72016-06-21 12:28:20 -04003876 chip = mv88e6xxx_alloc_chip(dev);
3877 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003878 return -ENOMEM;
3879
Vivien Didelotfad09c72016-06-21 12:28:20 -04003880 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003881
Vivien Didelotfad09c72016-06-21 12:28:20 -04003882 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003883 if (err)
3884 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003885
Andrew Lunnb4308f02016-11-21 23:26:55 +01003886 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3887 if (IS_ERR(chip->reset))
3888 return PTR_ERR(chip->reset);
3889
Vivien Didelotfad09c72016-06-21 12:28:20 -04003890 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003891 if (err)
3892 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003893
Vivien Didelote57e5e72016-08-15 17:19:00 -04003894 mv88e6xxx_phy_init(chip);
3895
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003896 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003897 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003898 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003899
Andrew Lunndc30c352016-10-16 19:56:49 +02003900 mutex_lock(&chip->reg_lock);
3901 err = mv88e6xxx_switch_reset(chip);
3902 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003903 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003904 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003905
Andrew Lunndc30c352016-10-16 19:56:49 +02003906 chip->irq = of_irq_get(np, 0);
3907 if (chip->irq == -EPROBE_DEFER) {
3908 err = chip->irq;
3909 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003910 }
3911
Andrew Lunndc30c352016-10-16 19:56:49 +02003912 if (chip->irq > 0) {
3913 /* Has to be performed before the MDIO bus is created,
3914 * because the PHYs will link there interrupts to these
3915 * interrupt controllers
3916 */
3917 mutex_lock(&chip->reg_lock);
3918 err = mv88e6xxx_g1_irq_setup(chip);
3919 mutex_unlock(&chip->reg_lock);
3920
3921 if (err)
3922 goto out;
3923
3924 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3925 err = mv88e6xxx_g2_irq_setup(chip);
3926 if (err)
3927 goto out_g1_irq;
3928 }
3929 }
3930
Andrew Lunna3c53be52017-01-24 14:53:50 +01003931 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003932 if (err)
3933 goto out_g2_irq;
3934
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003935 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003936 if (err)
3937 goto out_mdio;
3938
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003939 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003940
3941out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003942 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003943out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003944 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003945 mv88e6xxx_g2_irq_free(chip);
3946out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003947 if (chip->irq > 0) {
3948 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003949 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003950 mutex_unlock(&chip->reg_lock);
3951 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003952out:
3953 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003954}
3955
3956static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3957{
3958 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003959 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003960
Andrew Lunn930188c2016-08-22 16:01:03 +02003961 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003962 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003963 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003964
Andrew Lunn467126442016-11-20 20:14:15 +01003965 if (chip->irq > 0) {
3966 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3967 mv88e6xxx_g2_irq_free(chip);
3968 mv88e6xxx_g1_irq_free(chip);
3969 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003970}
3971
3972static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003973 {
3974 .compatible = "marvell,mv88e6085",
3975 .data = &mv88e6xxx_table[MV88E6085],
3976 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003977 {
3978 .compatible = "marvell,mv88e6190",
3979 .data = &mv88e6xxx_table[MV88E6190],
3980 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003981 { /* sentinel */ },
3982};
3983
3984MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
3985
3986static struct mdio_driver mv88e6xxx_driver = {
3987 .probe = mv88e6xxx_probe,
3988 .remove = mv88e6xxx_remove,
3989 .mdiodrv.driver = {
3990 .name = "mv88e6085",
3991 .of_match_table = mv88e6xxx_of_match,
3992 },
3993};
3994
Ben Hutchings98e67302011-11-25 14:36:19 +00003995static int __init mv88e6xxx_init(void)
3996{
Florian Fainelliab3d4082017-01-08 14:52:07 -08003997 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003998 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003999}
4000module_init(mv88e6xxx_init);
4001
4002static void __exit mv88e6xxx_cleanup(void)
4003{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004004 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004005 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004006}
4007module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004008
4009MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4010MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4011MODULE_LICENSE("GPL");