blob: c18c55e1617e345c35859eacbbab3999ef147035 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001482 if (dsa_to_port(ds, port)->lag_dev)
1483 /* Hardware is incapable of fast-aging a LAG through a
1484 * regular ATU move operation. Until we have something
1485 * more fancy in place this is a no-op.
1486 */
1487 return;
1488
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001489 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001490 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001491 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001492
1493 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001494 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001495}
1496
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001497static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1498{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001499 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001500 return 0;
1501
1502 return mv88e6xxx_g1_vtu_flush(chip);
1503}
1504
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001505static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1506 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotf1394b782017-05-01 14:05:22 -04001507{
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001508 int err;
1509
Vivien Didelotf1394b782017-05-01 14:05:22 -04001510 if (!chip->info->ops->vtu_getnext)
1511 return -EOPNOTSUPP;
1512
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001513 entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
1514 entry->valid = false;
1515
1516 err = chip->info->ops->vtu_getnext(chip, entry);
1517
1518 if (entry->vid != vid)
1519 entry->valid = false;
1520
1521 return err;
Vivien Didelotf1394b782017-05-01 14:05:22 -04001522}
1523
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001524static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1525 int (*cb)(struct mv88e6xxx_chip *chip,
1526 const struct mv88e6xxx_vtu_entry *entry,
1527 void *priv),
1528 void *priv)
1529{
1530 struct mv88e6xxx_vtu_entry entry = {
1531 .vid = mv88e6xxx_max_vid(chip),
1532 .valid = false,
1533 };
1534 int err;
1535
1536 if (!chip->info->ops->vtu_getnext)
1537 return -EOPNOTSUPP;
1538
1539 do {
1540 err = chip->info->ops->vtu_getnext(chip, &entry);
1541 if (err)
1542 return err;
1543
1544 if (!entry.valid)
1545 break;
1546
1547 err = cb(chip, &entry, priv);
1548 if (err)
1549 return err;
1550 } while (entry.vid < mv88e6xxx_max_vid(chip));
1551
1552 return 0;
1553}
1554
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001555static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1556 struct mv88e6xxx_vtu_entry *entry)
1557{
1558 if (!chip->info->ops->vtu_loadpurge)
1559 return -EOPNOTSUPP;
1560
1561 return chip->info->ops->vtu_loadpurge(chip, entry);
1562}
1563
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001564static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1565 const struct mv88e6xxx_vtu_entry *entry,
1566 void *_fid_bitmap)
1567{
1568 unsigned long *fid_bitmap = _fid_bitmap;
1569
1570 set_bit(entry->fid, fid_bitmap);
1571 return 0;
1572}
1573
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001574int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001575{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001576 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001577 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001578
1579 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1580
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001581 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001582 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001583 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001584 if (err)
1585 return err;
1586
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001587 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001588 }
1589
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001590 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001591 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001592}
1593
1594static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1595{
1596 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1597 int err;
1598
1599 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1600 if (err)
1601 return err;
1602
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001603 /* The reset value 0x000 is used to indicate that multiple address
1604 * databases are not needed. Return the next positive available.
1605 */
1606 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001608 return -ENOSPC;
1609
1610 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001611 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612}
1613
Vivien Didelotda9c3592016-02-12 12:09:40 -05001614static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001615 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001616{
Vivien Didelot04bed142016-08-31 18:06:13 -04001617 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001618 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001619 int i, err;
1620
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001621 if (!vid)
1622 return -EOPNOTSUPP;
1623
Andrew Lunndb06ae412017-09-25 23:32:20 +02001624 /* DSA and CPU ports have to be members of multiple vlans */
1625 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1626 return 0;
1627
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001628 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001629 if (err)
1630 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001631
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001632 if (!vlan.valid)
1633 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001634
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1637 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001638
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001639 if (!dsa_to_port(ds, i)->slave)
1640 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001641
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001642 if (vlan.member[i] ==
1643 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1644 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001645
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001646 if (dsa_to_port(ds, i)->bridge_dev ==
1647 dsa_to_port(ds, port)->bridge_dev)
1648 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001649
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001650 if (!dsa_to_port(ds, i)->bridge_dev)
1651 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001652
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001653 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1654 port, vlan.vid, i,
1655 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1656 return -EOPNOTSUPP;
1657 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001658
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001659 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001660}
1661
Vivien Didelotf81ec902016-05-09 13:22:58 -04001662static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001663 bool vlan_filtering,
1664 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001665{
Vivien Didelot04bed142016-08-31 18:06:13 -04001666 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001667 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1668 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001669 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001670
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001671 if (!mv88e6xxx_max_vid(chip))
1672 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001673
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001674 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001675 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001676 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001677
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001678 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001679}
1680
Vivien Didelot57d32312016-06-20 13:13:58 -04001681static int
1682mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001683 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001684{
Vivien Didelot04bed142016-08-31 18:06:13 -04001685 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686 int err;
1687
Tobias Waldekranze545f862020-11-10 19:57:20 +01001688 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001689 return -EOPNOTSUPP;
1690
Vivien Didelotda9c3592016-02-12 12:09:40 -05001691 /* If the requested port doesn't belong to the same bridge as the VLAN
1692 * members, do not support it (yet) and fallback to software VLAN.
1693 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001694 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001695 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001696 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001697
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001698 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001699}
1700
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001701static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1702 const unsigned char *addr, u16 vid,
1703 u8 state)
1704{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001705 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001706 struct mv88e6xxx_vtu_entry vlan;
1707 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001708 int err;
1709
1710 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001711 if (vid == 0) {
1712 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1713 if (err)
1714 return err;
1715 } else {
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001716 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001717 if (err)
1718 return err;
1719
1720 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001721 if (!vlan.valid)
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001722 return -EOPNOTSUPP;
1723
1724 fid = vlan.fid;
1725 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001726
Vivien Didelotd8291a92019-09-07 16:00:47 -04001727 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001728 ether_addr_copy(entry.mac, addr);
1729 eth_addr_dec(entry.mac);
1730
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001731 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001732 if (err)
1733 return err;
1734
1735 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001736 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001737 memset(&entry, 0, sizeof(entry));
1738 ether_addr_copy(entry.mac, addr);
1739 }
1740
1741 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001742 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001743 entry.portvec &= ~BIT(port);
1744 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001745 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001746 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001747 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1748 entry.portvec = BIT(port);
1749 else
1750 entry.portvec |= BIT(port);
1751
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001752 entry.state = state;
1753 }
1754
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001755 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001756}
1757
Vivien Didelotda7dc872019-09-07 16:00:49 -04001758static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1759 const struct mv88e6xxx_policy *policy)
1760{
1761 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1762 enum mv88e6xxx_policy_action action = policy->action;
1763 const u8 *addr = policy->addr;
1764 u16 vid = policy->vid;
1765 u8 state;
1766 int err;
1767 int id;
1768
1769 if (!chip->info->ops->port_set_policy)
1770 return -EOPNOTSUPP;
1771
1772 switch (mapping) {
1773 case MV88E6XXX_POLICY_MAPPING_DA:
1774 case MV88E6XXX_POLICY_MAPPING_SA:
1775 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1776 state = 0; /* Dissociate the port and address */
1777 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1778 is_multicast_ether_addr(addr))
1779 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1780 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1781 is_unicast_ether_addr(addr))
1782 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1783 else
1784 return -EOPNOTSUPP;
1785
1786 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1787 state);
1788 if (err)
1789 return err;
1790 break;
1791 default:
1792 return -EOPNOTSUPP;
1793 }
1794
1795 /* Skip the port's policy clearing if the mapping is still in use */
1796 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1797 idr_for_each_entry(&chip->policies, policy, id)
1798 if (policy->port == port &&
1799 policy->mapping == mapping &&
1800 policy->action != action)
1801 return 0;
1802
1803 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1804}
1805
1806static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1807 struct ethtool_rx_flow_spec *fs)
1808{
1809 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1810 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1811 enum mv88e6xxx_policy_mapping mapping;
1812 enum mv88e6xxx_policy_action action;
1813 struct mv88e6xxx_policy *policy;
1814 u16 vid = 0;
1815 u8 *addr;
1816 int err;
1817 int id;
1818
1819 if (fs->location != RX_CLS_LOC_ANY)
1820 return -EINVAL;
1821
1822 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1823 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1824 else
1825 return -EOPNOTSUPP;
1826
1827 switch (fs->flow_type & ~FLOW_EXT) {
1828 case ETHER_FLOW:
1829 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1830 is_zero_ether_addr(mac_mask->h_source)) {
1831 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1832 addr = mac_entry->h_dest;
1833 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1834 !is_zero_ether_addr(mac_mask->h_source)) {
1835 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1836 addr = mac_entry->h_source;
1837 } else {
1838 /* Cannot support DA and SA mapping in the same rule */
1839 return -EOPNOTSUPP;
1840 }
1841 break;
1842 default:
1843 return -EOPNOTSUPP;
1844 }
1845
1846 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001847 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001848 return -EOPNOTSUPP;
1849 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1850 }
1851
1852 idr_for_each_entry(&chip->policies, policy, id) {
1853 if (policy->port == port && policy->mapping == mapping &&
1854 policy->action == action && policy->vid == vid &&
1855 ether_addr_equal(policy->addr, addr))
1856 return -EEXIST;
1857 }
1858
1859 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1860 if (!policy)
1861 return -ENOMEM;
1862
1863 fs->location = 0;
1864 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1865 GFP_KERNEL);
1866 if (err) {
1867 devm_kfree(chip->dev, policy);
1868 return err;
1869 }
1870
1871 memcpy(&policy->fs, fs, sizeof(*fs));
1872 ether_addr_copy(policy->addr, addr);
1873 policy->mapping = mapping;
1874 policy->action = action;
1875 policy->port = port;
1876 policy->vid = vid;
1877
1878 err = mv88e6xxx_policy_apply(chip, port, policy);
1879 if (err) {
1880 idr_remove(&chip->policies, fs->location);
1881 devm_kfree(chip->dev, policy);
1882 return err;
1883 }
1884
1885 return 0;
1886}
1887
1888static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1889 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1890{
1891 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1892 struct mv88e6xxx_chip *chip = ds->priv;
1893 struct mv88e6xxx_policy *policy;
1894 int err;
1895 int id;
1896
1897 mv88e6xxx_reg_lock(chip);
1898
1899 switch (rxnfc->cmd) {
1900 case ETHTOOL_GRXCLSRLCNT:
1901 rxnfc->data = 0;
1902 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1903 rxnfc->rule_cnt = 0;
1904 idr_for_each_entry(&chip->policies, policy, id)
1905 if (policy->port == port)
1906 rxnfc->rule_cnt++;
1907 err = 0;
1908 break;
1909 case ETHTOOL_GRXCLSRULE:
1910 err = -ENOENT;
1911 policy = idr_find(&chip->policies, fs->location);
1912 if (policy) {
1913 memcpy(fs, &policy->fs, sizeof(*fs));
1914 err = 0;
1915 }
1916 break;
1917 case ETHTOOL_GRXCLSRLALL:
1918 rxnfc->data = 0;
1919 rxnfc->rule_cnt = 0;
1920 idr_for_each_entry(&chip->policies, policy, id)
1921 if (policy->port == port)
1922 rule_locs[rxnfc->rule_cnt++] = id;
1923 err = 0;
1924 break;
1925 default:
1926 err = -EOPNOTSUPP;
1927 break;
1928 }
1929
1930 mv88e6xxx_reg_unlock(chip);
1931
1932 return err;
1933}
1934
1935static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1936 struct ethtool_rxnfc *rxnfc)
1937{
1938 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1939 struct mv88e6xxx_chip *chip = ds->priv;
1940 struct mv88e6xxx_policy *policy;
1941 int err;
1942
1943 mv88e6xxx_reg_lock(chip);
1944
1945 switch (rxnfc->cmd) {
1946 case ETHTOOL_SRXCLSRLINS:
1947 err = mv88e6xxx_policy_insert(chip, port, fs);
1948 break;
1949 case ETHTOOL_SRXCLSRLDEL:
1950 err = -ENOENT;
1951 policy = idr_remove(&chip->policies, fs->location);
1952 if (policy) {
1953 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1954 err = mv88e6xxx_policy_apply(chip, port, policy);
1955 devm_kfree(chip->dev, policy);
1956 }
1957 break;
1958 default:
1959 err = -EOPNOTSUPP;
1960 break;
1961 }
1962
1963 mv88e6xxx_reg_unlock(chip);
1964
1965 return err;
1966}
1967
Andrew Lunn87fa8862017-11-09 22:29:56 +01001968static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1969 u16 vid)
1970{
1971 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1972 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1973
1974 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1975}
1976
1977static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1978{
1979 int port;
1980 int err;
1981
1982 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1983 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1984 if (err)
1985 return err;
1986 }
1987
1988 return 0;
1989}
1990
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001991static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001992 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001993{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001994 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001995 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001996 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001997
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001998 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001999 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002000 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002001
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002002 if (!vlan.valid) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002003 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002004
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002005 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2006 if (err)
2007 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002008
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002009 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2010 if (i == port)
2011 vlan.member[i] = member;
2012 else
2013 vlan.member[i] = non_member;
2014
2015 vlan.vid = vid;
2016 vlan.valid = true;
2017
2018 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2019 if (err)
2020 return err;
2021
2022 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2023 if (err)
2024 return err;
2025 } else if (vlan.member[port] != member) {
2026 vlan.member[port] = member;
2027
2028 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2029 if (err)
2030 return err;
Russell King933b4422020-02-26 17:14:26 +00002031 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002032 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2033 port, vid);
2034 }
2035
2036 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002037}
2038
Vladimir Oltean1958d582021-01-09 02:01:53 +02002039static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002040 const struct switchdev_obj_port_vlan *vlan,
2041 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002042{
Vivien Didelot04bed142016-08-31 18:06:13 -04002043 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002044 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2045 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002046 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002047 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002048 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002049
Vladimir Oltean1958d582021-01-09 02:01:53 +02002050 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2051 if (err)
2052 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002053
Vivien Didelotc91498e2017-06-07 18:12:13 -04002054 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002055 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002056 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002057 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002058 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002059 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002060
Russell King933b4422020-02-26 17:14:26 +00002061 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2062 * and then the CPU port. Do not warn for duplicates for the CPU port.
2063 */
2064 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2065
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002066 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002067
Vladimir Oltean1958d582021-01-09 02:01:53 +02002068 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2069 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002070 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2071 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002072 goto out;
2073 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002074
Vladimir Oltean1958d582021-01-09 02:01:53 +02002075 if (pvid) {
2076 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2077 if (err) {
2078 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2079 port, vlan->vid);
2080 goto out;
2081 }
2082 }
2083out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002084 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002085
2086 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002087}
2088
Vivien Didelot521098922019-08-01 14:36:36 -04002089static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2090 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002091{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002092 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002093 int i, err;
2094
Vivien Didelot521098922019-08-01 14:36:36 -04002095 if (!vid)
2096 return -EOPNOTSUPP;
2097
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002098 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002099 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002100 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002101
Vivien Didelot521098922019-08-01 14:36:36 -04002102 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2103 * tell switchdev that this VLAN is likely handled in software.
2104 */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002105 if (!vlan.valid ||
Vivien Didelot521098922019-08-01 14:36:36 -04002106 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002107 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002108
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002109 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002110
2111 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002112 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002113 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002114 if (vlan.member[i] !=
2115 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002116 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002117 break;
2118 }
2119 }
2120
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002121 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002122 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002123 return err;
2124
Vivien Didelote606ca32017-03-11 16:12:55 -05002125 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002126}
2127
Vivien Didelotf81ec902016-05-09 13:22:58 -04002128static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2129 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002130{
Vivien Didelot04bed142016-08-31 18:06:13 -04002131 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002132 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002133 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002134
Tobias Waldekranze545f862020-11-10 19:57:20 +01002135 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002136 return -EOPNOTSUPP;
2137
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002138 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002139
Vivien Didelot77064f32016-11-04 03:23:30 +01002140 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002141 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002142 goto unlock;
2143
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002144 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2145 if (err)
2146 goto unlock;
2147
2148 if (vlan->vid == pvid) {
2149 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002150 if (err)
2151 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002152 }
2153
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002154unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002155 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002156
2157 return err;
2158}
2159
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002160static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2161 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002162{
Vivien Didelot04bed142016-08-31 18:06:13 -04002163 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002164 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002165
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002166 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002167 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2168 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002169 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002170
2171 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002172}
2173
Vivien Didelotf81ec902016-05-09 13:22:58 -04002174static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002175 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002176{
Vivien Didelot04bed142016-08-31 18:06:13 -04002177 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002178 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002179
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002180 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002181 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002182 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002183
Vivien Didelot83dabd12016-08-31 11:50:04 -04002184 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002185}
2186
Vivien Didelot83dabd12016-08-31 11:50:04 -04002187static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2188 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002189 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002190{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002191 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002192 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002193 int err;
2194
Vivien Didelotd8291a92019-09-07 16:00:47 -04002195 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002196 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002197
2198 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002199 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002200 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002201 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002202
Vivien Didelotd8291a92019-09-07 16:00:47 -04002203 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002204 break;
2205
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002206 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002207 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002208
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002209 if (!is_unicast_ether_addr(addr.mac))
2210 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002211
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002212 is_static = (addr.state ==
2213 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2214 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002215 if (err)
2216 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002217 } while (!is_broadcast_ether_addr(addr.mac));
2218
2219 return err;
2220}
2221
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002222struct mv88e6xxx_port_db_dump_vlan_ctx {
2223 int port;
2224 dsa_fdb_dump_cb_t *cb;
2225 void *data;
2226};
2227
2228static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2229 const struct mv88e6xxx_vtu_entry *entry,
2230 void *_data)
2231{
2232 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2233
2234 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2235 ctx->port, ctx->cb, ctx->data);
2236}
2237
Vivien Didelot83dabd12016-08-31 11:50:04 -04002238static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002239 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002240{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002241 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2242 .port = port,
2243 .cb = cb,
2244 .data = data,
2245 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002246 u16 fid;
2247 int err;
2248
2249 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002250 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002251 if (err)
2252 return err;
2253
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002254 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002255 if (err)
2256 return err;
2257
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002258 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002259}
2260
Vivien Didelotf81ec902016-05-09 13:22:58 -04002261static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002262 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002263{
Vivien Didelot04bed142016-08-31 18:06:13 -04002264 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002265 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002266
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002267 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002268 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002269 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002270
2271 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002272}
2273
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002274static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2275 struct net_device *br)
2276{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002277 struct dsa_switch *ds = chip->ds;
2278 struct dsa_switch_tree *dst = ds->dst;
2279 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002280 int err;
2281
Vivien Didelotef2025e2019-10-21 16:51:27 -04002282 list_for_each_entry(dp, &dst->ports, list) {
2283 if (dp->bridge_dev == br) {
2284 if (dp->ds == ds) {
2285 /* This is a local bridge group member,
2286 * remap its Port VLAN Map.
2287 */
2288 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2289 if (err)
2290 return err;
2291 } else {
2292 /* This is an external bridge group member,
2293 * remap its cross-chip Port VLAN Table entry.
2294 */
2295 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2296 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002297 if (err)
2298 return err;
2299 }
2300 }
2301 }
2302
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002303 return 0;
2304}
2305
Vivien Didelotf81ec902016-05-09 13:22:58 -04002306static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002307 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002308{
Vivien Didelot04bed142016-08-31 18:06:13 -04002309 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002310 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002311
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002312 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002313 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002314 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002315
Vivien Didelot466dfa02016-02-26 13:16:05 -05002316 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002317}
2318
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002319static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2320 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002321{
Vivien Didelot04bed142016-08-31 18:06:13 -04002322 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002323
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002324 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002325 if (mv88e6xxx_bridge_map(chip, br) ||
2326 mv88e6xxx_port_vlan_map(chip, port))
2327 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002328 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002329}
2330
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002331static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2332 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002333 int port, struct net_device *br)
2334{
2335 struct mv88e6xxx_chip *chip = ds->priv;
2336 int err;
2337
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002338 if (tree_index != ds->dst->index)
2339 return 0;
2340
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002341 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002342 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002343 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002344
2345 return err;
2346}
2347
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002348static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2349 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002350 int port, struct net_device *br)
2351{
2352 struct mv88e6xxx_chip *chip = ds->priv;
2353
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002354 if (tree_index != ds->dst->index)
2355 return;
2356
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002357 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002358 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002359 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002360 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002361}
2362
Vivien Didelot17e708b2016-12-05 17:30:27 -05002363static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2364{
2365 if (chip->info->ops->reset)
2366 return chip->info->ops->reset(chip);
2367
2368 return 0;
2369}
2370
Vivien Didelot309eca62016-12-05 17:30:26 -05002371static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2372{
2373 struct gpio_desc *gpiod = chip->reset;
2374
2375 /* If there is a GPIO connected to the reset pin, toggle it */
2376 if (gpiod) {
2377 gpiod_set_value_cansleep(gpiod, 1);
2378 usleep_range(10000, 20000);
2379 gpiod_set_value_cansleep(gpiod, 0);
2380 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002381
2382 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002383 }
2384}
2385
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002386static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2387{
2388 int i, err;
2389
2390 /* Set all ports to the Disabled state */
2391 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002392 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002393 if (err)
2394 return err;
2395 }
2396
2397 /* Wait for transmit queues to drain,
2398 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2399 */
2400 usleep_range(2000, 4000);
2401
2402 return 0;
2403}
2404
Vivien Didelotfad09c72016-06-21 12:28:20 -04002405static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002406{
Vivien Didelota935c052016-09-29 12:21:53 -04002407 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002408
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002409 err = mv88e6xxx_disable_ports(chip);
2410 if (err)
2411 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002412
Vivien Didelot309eca62016-12-05 17:30:26 -05002413 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002414
Vivien Didelot17e708b2016-12-05 17:30:27 -05002415 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002416}
2417
Vivien Didelot43145572017-03-11 16:12:59 -05002418static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002419 enum mv88e6xxx_frame_mode frame,
2420 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002421{
2422 int err;
2423
Vivien Didelot43145572017-03-11 16:12:59 -05002424 if (!chip->info->ops->port_set_frame_mode)
2425 return -EOPNOTSUPP;
2426
2427 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002428 if (err)
2429 return err;
2430
Vivien Didelot43145572017-03-11 16:12:59 -05002431 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2432 if (err)
2433 return err;
2434
2435 if (chip->info->ops->port_set_ether_type)
2436 return chip->info->ops->port_set_ether_type(chip, port, etype);
2437
2438 return 0;
2439}
2440
2441static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2442{
2443 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002444 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002445 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002446}
2447
2448static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2449{
2450 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002451 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002452 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002453}
2454
2455static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2456{
2457 return mv88e6xxx_set_port_mode(chip, port,
2458 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002459 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2460 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002461}
2462
2463static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2464{
2465 if (dsa_is_dsa_port(chip->ds, port))
2466 return mv88e6xxx_set_port_mode_dsa(chip, port);
2467
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002468 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002469 return mv88e6xxx_set_port_mode_normal(chip, port);
2470
2471 /* Setup CPU port mode depending on its supported tag format */
2472 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2473 return mv88e6xxx_set_port_mode_dsa(chip, port);
2474
2475 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2476 return mv88e6xxx_set_port_mode_edsa(chip, port);
2477
2478 return -EINVAL;
2479}
2480
Vivien Didelotea698f42017-03-11 16:12:50 -05002481static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2482{
2483 bool message = dsa_is_dsa_port(chip->ds, port);
2484
2485 return mv88e6xxx_port_set_message_port(chip, port, message);
2486}
2487
Vivien Didelot601aeed2017-03-11 16:13:00 -05002488static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2489{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002490 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002491 bool flood;
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002492 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002493
David S. Miller407308f2019-06-15 13:35:29 -07002494 /* Upstream ports flood frames with unknown unicast or multicast DA */
2495 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002496 if (chip->info->ops->port_set_ucast_flood) {
2497 err = chip->info->ops->port_set_ucast_flood(chip, port, flood);
2498 if (err)
2499 return err;
2500 }
2501 if (chip->info->ops->port_set_mcast_flood) {
2502 err = chip->info->ops->port_set_mcast_flood(chip, port, flood);
2503 if (err)
2504 return err;
2505 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002506
David S. Miller407308f2019-06-15 13:35:29 -07002507 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002508}
2509
Vivien Didelot45de77f2019-08-31 16:18:36 -04002510static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2511{
2512 struct mv88e6xxx_port *mvp = dev_id;
2513 struct mv88e6xxx_chip *chip = mvp->chip;
2514 irqreturn_t ret = IRQ_NONE;
2515 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002516 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002517
2518 mv88e6xxx_reg_lock(chip);
2519 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002520 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002521 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2522 mv88e6xxx_reg_unlock(chip);
2523
2524 return ret;
2525}
2526
2527static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002528 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002529{
2530 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2531 unsigned int irq;
2532 int err;
2533
2534 /* Nothing to request if this SERDES port has no IRQ */
2535 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2536 if (!irq)
2537 return 0;
2538
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002539 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2540 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2541
Vivien Didelot45de77f2019-08-31 16:18:36 -04002542 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2543 mv88e6xxx_reg_unlock(chip);
2544 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002545 IRQF_ONESHOT, dev_id->serdes_irq_name,
2546 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002547 mv88e6xxx_reg_lock(chip);
2548 if (err)
2549 return err;
2550
2551 dev_id->serdes_irq = irq;
2552
2553 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2554}
2555
2556static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002557 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002558{
2559 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2560 unsigned int irq = dev_id->serdes_irq;
2561 int err;
2562
2563 /* Nothing to free if no IRQ has been requested */
2564 if (!irq)
2565 return 0;
2566
2567 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2568
2569 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2570 mv88e6xxx_reg_unlock(chip);
2571 free_irq(irq, dev_id);
2572 mv88e6xxx_reg_lock(chip);
2573
2574 dev_id->serdes_irq = 0;
2575
2576 return err;
2577}
2578
Andrew Lunn6d917822017-05-26 01:03:21 +02002579static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2580 bool on)
2581{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002582 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002583 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002584
Vivien Didelotdc272f62019-08-31 16:18:33 -04002585 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002586 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002587 return 0;
2588
2589 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002590 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002591 if (err)
2592 return err;
2593
Vivien Didelot45de77f2019-08-31 16:18:36 -04002594 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002595 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002596 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2597 if (err)
2598 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002599
Vivien Didelotdc272f62019-08-31 16:18:33 -04002600 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002601 }
2602
2603 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002604}
2605
Marek Behún2fda45f2021-03-17 14:46:41 +01002606static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2607 enum mv88e6xxx_egress_direction direction,
2608 int port)
2609{
2610 int err;
2611
2612 if (!chip->info->ops->set_egress_port)
2613 return -EOPNOTSUPP;
2614
2615 err = chip->info->ops->set_egress_port(chip, direction, port);
2616 if (err)
2617 return err;
2618
2619 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2620 chip->ingress_dest_port = port;
2621 else
2622 chip->egress_dest_port = port;
2623
2624 return 0;
2625}
2626
Vivien Didelotfa371c82017-12-05 15:34:10 -05002627static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2628{
2629 struct dsa_switch *ds = chip->ds;
2630 int upstream_port;
2631 int err;
2632
Vivien Didelot07073c72017-12-05 15:34:13 -05002633 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002634 if (chip->info->ops->port_set_upstream_port) {
2635 err = chip->info->ops->port_set_upstream_port(chip, port,
2636 upstream_port);
2637 if (err)
2638 return err;
2639 }
2640
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002641 if (port == upstream_port) {
2642 if (chip->info->ops->set_cpu_port) {
2643 err = chip->info->ops->set_cpu_port(chip,
2644 upstream_port);
2645 if (err)
2646 return err;
2647 }
2648
Marek Behún2fda45f2021-03-17 14:46:41 +01002649 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002650 MV88E6XXX_EGRESS_DIR_INGRESS,
2651 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002652 if (err && err != -EOPNOTSUPP)
2653 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002654
Marek Behún2fda45f2021-03-17 14:46:41 +01002655 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002656 MV88E6XXX_EGRESS_DIR_EGRESS,
2657 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002658 if (err && err != -EOPNOTSUPP)
2659 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002660 }
2661
Vivien Didelotfa371c82017-12-05 15:34:10 -05002662 return 0;
2663}
2664
Vivien Didelotfad09c72016-06-21 12:28:20 -04002665static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002666{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002667 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002668 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002669 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002670
Andrew Lunn7b898462018-08-09 15:38:47 +02002671 chip->ports[port].chip = chip;
2672 chip->ports[port].port = port;
2673
Vivien Didelotd78343d2016-11-04 03:23:36 +01002674 /* MAC Forcing register: don't force link, speed, duplex or flow control
2675 * state to any particular values on physical ports, but force the CPU
2676 * port and all DSA ports to their maximum bandwidth and full duplex.
2677 */
2678 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2679 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2680 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002681 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002682 PHY_INTERFACE_MODE_NA);
2683 else
2684 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2685 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002686 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002687 PHY_INTERFACE_MODE_NA);
2688 if (err)
2689 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002690
2691 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2692 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2693 * tunneling, determine priority by looking at 802.1p and IP
2694 * priority fields (IP prio has precedence), and set STP state
2695 * to Forwarding.
2696 *
2697 * If this is the CPU link, use DSA or EDSA tagging depending
2698 * on which tagging mode was configured.
2699 *
2700 * If this is a link to another switch, use DSA tagging mode.
2701 *
2702 * If this is the upstream port for this switch, enable
2703 * forwarding of unknown unicasts and multicasts.
2704 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002705 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2706 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2707 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2708 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002709 if (err)
2710 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002711
Vivien Didelot601aeed2017-03-11 16:13:00 -05002712 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002713 if (err)
2714 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002715
Vivien Didelot601aeed2017-03-11 16:13:00 -05002716 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002717 if (err)
2718 return err;
2719
Vivien Didelot8efdda42015-08-13 12:52:23 -04002720 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002721 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002722 * untagged frames on this port, do a destination address lookup on all
2723 * received packets as usual, disable ARP mirroring and don't send a
2724 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002725 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002726 err = mv88e6xxx_port_set_map_da(chip, port);
2727 if (err)
2728 return err;
2729
Vivien Didelotfa371c82017-12-05 15:34:10 -05002730 err = mv88e6xxx_setup_upstream_port(chip, port);
2731 if (err)
2732 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002733
Andrew Lunna23b2962017-02-04 20:15:28 +01002734 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002735 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002736 if (err)
2737 return err;
2738
Vivien Didelotcd782652017-06-08 18:34:13 -04002739 if (chip->info->ops->port_set_jumbo_size) {
2740 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002741 if (err)
2742 return err;
2743 }
2744
Andrew Lunn54d792f2015-05-06 01:09:47 +02002745 /* Port Association Vector: when learning source addresses
2746 * of packets, add the address to the address database using
2747 * a port bitmap that has only the bit for this port set and
2748 * the other bits clear.
2749 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002750 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002751 /* Disable learning for CPU port */
2752 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002753 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002754
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002755 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2756 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002757 if (err)
2758 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002759
2760 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002761 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2762 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002763 if (err)
2764 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002765
Vivien Didelot08984322017-06-08 18:34:12 -04002766 if (chip->info->ops->port_pause_limit) {
2767 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002768 if (err)
2769 return err;
2770 }
2771
Vivien Didelotc8c94892017-03-11 16:13:01 -05002772 if (chip->info->ops->port_disable_learn_limit) {
2773 err = chip->info->ops->port_disable_learn_limit(chip, port);
2774 if (err)
2775 return err;
2776 }
2777
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002778 if (chip->info->ops->port_disable_pri_override) {
2779 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002780 if (err)
2781 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002782 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002783
Andrew Lunnef0a7312016-12-03 04:35:16 +01002784 if (chip->info->ops->port_tag_remap) {
2785 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002786 if (err)
2787 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002788 }
2789
Andrew Lunnef70b112016-12-03 04:45:18 +01002790 if (chip->info->ops->port_egress_rate_limiting) {
2791 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002792 if (err)
2793 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002794 }
2795
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002796 if (chip->info->ops->port_setup_message_port) {
2797 err = chip->info->ops->port_setup_message_port(chip, port);
2798 if (err)
2799 return err;
2800 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002801
Vivien Didelot207afda2016-04-14 14:42:09 -04002802 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002803 * database, and allow bidirectional communication between the
2804 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002805 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002806 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002807 if (err)
2808 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002809
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002810 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002811 if (err)
2812 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002813
2814 /* Default VLAN ID and priority: don't set a default VLAN
2815 * ID, and set the default packet priority to zero.
2816 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002817 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002818}
2819
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002820static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2821{
2822 struct mv88e6xxx_chip *chip = ds->priv;
2823
2824 if (chip->info->ops->port_set_jumbo_size)
2825 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002826 else if (chip->info->ops->set_max_frame_size)
2827 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002828 return 1522;
2829}
2830
2831static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2832{
2833 struct mv88e6xxx_chip *chip = ds->priv;
2834 int ret = 0;
2835
2836 mv88e6xxx_reg_lock(chip);
2837 if (chip->info->ops->port_set_jumbo_size)
2838 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002839 else if (chip->info->ops->set_max_frame_size)
2840 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002841 else
2842 if (new_mtu > 1522)
2843 ret = -EINVAL;
2844 mv88e6xxx_reg_unlock(chip);
2845
2846 return ret;
2847}
2848
Andrew Lunn04aca992017-05-26 01:03:24 +02002849static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2850 struct phy_device *phydev)
2851{
2852 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002853 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002854
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002855 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002856 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002857 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002858
2859 return err;
2860}
2861
Andrew Lunn75104db2019-02-24 20:44:43 +01002862static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002863{
2864 struct mv88e6xxx_chip *chip = ds->priv;
2865
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002866 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002867 if (mv88e6xxx_serdes_power(chip, port, false))
2868 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002869 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002870}
2871
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002872static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2873 unsigned int ageing_time)
2874{
Vivien Didelot04bed142016-08-31 18:06:13 -04002875 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002876 int err;
2877
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002878 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002879 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002880 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002881
2882 return err;
2883}
2884
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002885static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002886{
2887 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002888
Andrew Lunnde2273872016-11-21 23:27:01 +01002889 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002890 if (chip->info->ops->stats_set_histogram) {
2891 err = chip->info->ops->stats_set_histogram(chip);
2892 if (err)
2893 return err;
2894 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002895
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002896 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002897}
2898
Andrew Lunnea890982019-01-09 00:24:03 +01002899/* Check if the errata has already been applied. */
2900static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2901{
2902 int port;
2903 int err;
2904 u16 val;
2905
2906 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002907 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002908 if (err) {
2909 dev_err(chip->dev,
2910 "Error reading hidden register: %d\n", err);
2911 return false;
2912 }
2913 if (val != 0x01c0)
2914 return false;
2915 }
2916
2917 return true;
2918}
2919
2920/* The 6390 copper ports have an errata which require poking magic
2921 * values into undocumented hidden registers and then performing a
2922 * software reset.
2923 */
2924static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2925{
2926 int port;
2927 int err;
2928
2929 if (mv88e6390_setup_errata_applied(chip))
2930 return 0;
2931
2932 /* Set the ports into blocking mode */
2933 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2934 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2935 if (err)
2936 return err;
2937 }
2938
2939 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002940 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002941 if (err)
2942 return err;
2943 }
2944
2945 return mv88e6xxx_software_reset(chip);
2946}
2947
Andrew Lunn23e8b472019-10-25 01:03:52 +02002948static void mv88e6xxx_teardown(struct dsa_switch *ds)
2949{
2950 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002951 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002952 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002953}
2954
Vivien Didelotf81ec902016-05-09 13:22:58 -04002955static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002956{
Vivien Didelot04bed142016-08-31 18:06:13 -04002957 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002958 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002959 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002960 int i;
2961
Vivien Didelotfad09c72016-06-21 12:28:20 -04002962 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002963 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002964
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002965 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002966
Andrew Lunnea890982019-01-09 00:24:03 +01002967 if (chip->info->ops->setup_errata) {
2968 err = chip->info->ops->setup_errata(chip);
2969 if (err)
2970 goto unlock;
2971 }
2972
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002973 /* Cache the cmode of each port. */
2974 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2975 if (chip->info->ops->port_get_cmode) {
2976 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2977 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002978 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002979
2980 chip->ports[i].cmode = cmode;
2981 }
2982 }
2983
Vivien Didelot97299342016-07-18 20:45:30 -04002984 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002985 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002986 if (dsa_is_unused_port(ds, i))
2987 continue;
2988
Hubert Feursteinc8574862019-07-31 10:23:48 +02002989 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002990 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002991 dev_err(chip->dev, "port %d is invalid\n", i);
2992 err = -EINVAL;
2993 goto unlock;
2994 }
2995
Vivien Didelot97299342016-07-18 20:45:30 -04002996 err = mv88e6xxx_setup_port(chip, i);
2997 if (err)
2998 goto unlock;
2999 }
3000
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003001 err = mv88e6xxx_irl_setup(chip);
3002 if (err)
3003 goto unlock;
3004
Vivien Didelot04a69a12017-10-13 14:18:05 -04003005 err = mv88e6xxx_mac_setup(chip);
3006 if (err)
3007 goto unlock;
3008
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003009 err = mv88e6xxx_phy_setup(chip);
3010 if (err)
3011 goto unlock;
3012
Vivien Didelotb486d7c2017-05-01 14:05:13 -04003013 err = mv88e6xxx_vtu_setup(chip);
3014 if (err)
3015 goto unlock;
3016
Vivien Didelot81228992017-03-30 17:37:08 -04003017 err = mv88e6xxx_pvt_setup(chip);
3018 if (err)
3019 goto unlock;
3020
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003021 err = mv88e6xxx_atu_setup(chip);
3022 if (err)
3023 goto unlock;
3024
Andrew Lunn87fa8862017-11-09 22:29:56 +01003025 err = mv88e6xxx_broadcast_setup(chip, 0);
3026 if (err)
3027 goto unlock;
3028
Vivien Didelot9e907d72017-07-17 13:03:43 -04003029 err = mv88e6xxx_pot_setup(chip);
3030 if (err)
3031 goto unlock;
3032
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003033 err = mv88e6xxx_rmu_setup(chip);
3034 if (err)
3035 goto unlock;
3036
Vivien Didelot51c901a2017-07-17 13:03:41 -04003037 err = mv88e6xxx_rsvd2cpu_setup(chip);
3038 if (err)
3039 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003040
Vivien Didelotb28f8722018-04-26 21:56:44 -04003041 err = mv88e6xxx_trunk_setup(chip);
3042 if (err)
3043 goto unlock;
3044
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003045 err = mv88e6xxx_devmap_setup(chip);
3046 if (err)
3047 goto unlock;
3048
Vivien Didelot93e18d62018-05-11 17:16:35 -04003049 err = mv88e6xxx_pri_setup(chip);
3050 if (err)
3051 goto unlock;
3052
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003053 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003054 if (chip->info->ptp_support) {
3055 err = mv88e6xxx_ptp_setup(chip);
3056 if (err)
3057 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003058
3059 err = mv88e6xxx_hwtstamp_setup(chip);
3060 if (err)
3061 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003062 }
3063
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003064 err = mv88e6xxx_stats_setup(chip);
3065 if (err)
3066 goto unlock;
3067
Vivien Didelot6b17e862015-08-13 12:52:18 -04003068unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003069 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003070
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003071 if (err)
3072 return err;
3073
3074 /* Have to be called without holding the register lock, since
3075 * they take the devlink lock, and we later take the locks in
3076 * the reverse order when getting/setting parameters or
3077 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003078 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003079 err = mv88e6xxx_setup_devlink_resources(ds);
3080 if (err)
3081 return err;
3082
3083 err = mv88e6xxx_setup_devlink_params(ds);
3084 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003085 goto out_resources;
3086
3087 err = mv88e6xxx_setup_devlink_regions(ds);
3088 if (err)
3089 goto out_params;
3090
3091 return 0;
3092
3093out_params:
3094 mv88e6xxx_teardown_devlink_params(ds);
3095out_resources:
3096 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003097
3098 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003099}
3100
Vivien Didelote57e5e72016-08-15 17:19:00 -04003101static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003102{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003103 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3104 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003105 u16 val;
3106 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003107
Andrew Lunnee26a222017-01-24 14:53:48 +01003108 if (!chip->info->ops->phy_read)
3109 return -EOPNOTSUPP;
3110
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003111 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003112 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003113 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003114
Andrew Lunnda9f3302017-02-01 03:40:05 +01003115 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003116 /* Some internal PHYs don't have a model number. */
3117 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3118 /* Then there is the 6165 family. It gets is
3119 * PHYs correct. But it can also have two
3120 * SERDES interfaces in the PHY address
3121 * space. And these don't have a model
3122 * number. But they are not PHYs, so we don't
3123 * want to give them something a PHY driver
3124 * will recognise.
3125 *
3126 * Use the mv88e6390 family model number
3127 * instead, for anything which really could be
3128 * a PHY,
3129 */
3130 if (!(val & 0x3f0))
3131 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003132 }
3133
Vivien Didelote57e5e72016-08-15 17:19:00 -04003134 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003135}
3136
Vivien Didelote57e5e72016-08-15 17:19:00 -04003137static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003138{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003139 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3140 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003141 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003142
Andrew Lunnee26a222017-01-24 14:53:48 +01003143 if (!chip->info->ops->phy_write)
3144 return -EOPNOTSUPP;
3145
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003146 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003147 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003148 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003149
3150 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003151}
3152
Vivien Didelotfad09c72016-06-21 12:28:20 -04003153static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003154 struct device_node *np,
3155 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003156{
3157 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003158 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003159 struct mii_bus *bus;
3160 int err;
3161
Andrew Lunn2510bab2018-02-22 01:51:49 +01003162 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003163 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003164 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003165 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003166
3167 if (err)
3168 return err;
3169 }
3170
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003171 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003172 if (!bus)
3173 return -ENOMEM;
3174
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003175 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003176 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003177 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003178 INIT_LIST_HEAD(&mdio_bus->list);
3179 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003180
Andrew Lunnb516d452016-06-04 21:17:06 +02003181 if (np) {
3182 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003183 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003184 } else {
3185 bus->name = "mv88e6xxx SMI";
3186 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3187 }
3188
3189 bus->read = mv88e6xxx_mdio_read;
3190 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003191 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003192
Andrew Lunn6f882842018-03-17 20:32:05 +01003193 if (!external) {
3194 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3195 if (err)
3196 return err;
3197 }
3198
Florian Fainelli00e798c2018-05-15 16:56:19 -07003199 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003200 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003201 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003202 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003203 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003204 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003205
3206 if (external)
3207 list_add_tail(&mdio_bus->list, &chip->mdios);
3208 else
3209 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003210
3211 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003212}
3213
Andrew Lunn3126aee2017-12-07 01:05:57 +01003214static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3215
3216{
3217 struct mv88e6xxx_mdio_bus *mdio_bus;
3218 struct mii_bus *bus;
3219
3220 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3221 bus = mdio_bus->bus;
3222
Andrew Lunn6f882842018-03-17 20:32:05 +01003223 if (!mdio_bus->external)
3224 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3225
Andrew Lunn3126aee2017-12-07 01:05:57 +01003226 mdiobus_unregister(bus);
3227 }
3228}
3229
Andrew Lunna3c53be52017-01-24 14:53:50 +01003230static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3231 struct device_node *np)
3232{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003233 struct device_node *child;
3234 int err;
3235
3236 /* Always register one mdio bus for the internal/default mdio
3237 * bus. This maybe represented in the device tree, but is
3238 * optional.
3239 */
3240 child = of_get_child_by_name(np, "mdio");
3241 err = mv88e6xxx_mdio_register(chip, child, false);
3242 if (err)
3243 return err;
3244
3245 /* Walk the device tree, and see if there are any other nodes
3246 * which say they are compatible with the external mdio
3247 * bus.
3248 */
3249 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003250 if (of_device_is_compatible(
3251 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003252 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003253 if (err) {
3254 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303255 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003256 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003257 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003258 }
3259 }
3260
3261 return 0;
3262}
3263
Vivien Didelot855b1932016-07-20 18:18:35 -04003264static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3265{
Vivien Didelot04bed142016-08-31 18:06:13 -04003266 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003267
3268 return chip->eeprom_len;
3269}
3270
Vivien Didelot855b1932016-07-20 18:18:35 -04003271static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3272 struct ethtool_eeprom *eeprom, u8 *data)
3273{
Vivien Didelot04bed142016-08-31 18:06:13 -04003274 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003275 int err;
3276
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003277 if (!chip->info->ops->get_eeprom)
3278 return -EOPNOTSUPP;
3279
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003280 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003281 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003282 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003283
3284 if (err)
3285 return err;
3286
3287 eeprom->magic = 0xc3ec4951;
3288
3289 return 0;
3290}
3291
Vivien Didelot855b1932016-07-20 18:18:35 -04003292static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3293 struct ethtool_eeprom *eeprom, u8 *data)
3294{
Vivien Didelot04bed142016-08-31 18:06:13 -04003295 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003296 int err;
3297
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003298 if (!chip->info->ops->set_eeprom)
3299 return -EOPNOTSUPP;
3300
Vivien Didelot855b1932016-07-20 18:18:35 -04003301 if (eeprom->magic != 0xc3ec4951)
3302 return -EINVAL;
3303
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003304 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003305 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003306 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003307
3308 return err;
3309}
3310
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003311static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003312 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003313 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3314 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003315 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003316 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003317 .phy_read = mv88e6185_phy_ppu_read,
3318 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003319 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003320 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003321 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003322 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003323 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003324 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3325 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003326 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003327 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003328 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003329 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003330 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003331 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003332 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003333 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003334 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003335 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3336 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003337 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003338 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3339 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003340 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003341 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003342 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003343 .ppu_enable = mv88e6185_g1_ppu_enable,
3344 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003345 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003346 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003347 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003348 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003349 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003350 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003351};
3352
3353static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003354 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003355 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3356 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003357 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003358 .phy_read = mv88e6185_phy_ppu_read,
3359 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003360 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003361 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003362 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003363 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003364 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3365 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003366 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003367 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003368 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003369 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003370 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003371 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3372 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003373 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003374 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003375 .serdes_power = mv88e6185_serdes_power,
3376 .serdes_get_lane = mv88e6185_serdes_get_lane,
3377 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003378 .ppu_enable = mv88e6185_g1_ppu_enable,
3379 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003380 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003381 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003382 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003383 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003384 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003385};
3386
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003387static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003388 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003389 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3390 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003391 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003392 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3393 .phy_read = mv88e6xxx_g2_smi_phy_read,
3394 .phy_write = mv88e6xxx_g2_smi_phy_write,
3395 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003396 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003397 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003398 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003399 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003400 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3401 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003402 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003403 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003404 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003405 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003406 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003407 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003408 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003409 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003410 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003411 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3412 .stats_get_strings = mv88e6095_stats_get_strings,
3413 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003414 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3415 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003416 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003417 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003418 .serdes_power = mv88e6185_serdes_power,
3419 .serdes_get_lane = mv88e6185_serdes_get_lane,
3420 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003421 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3422 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3423 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003424 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003425 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003426 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003427 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003428 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003429 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003430 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003431};
3432
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003433static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003434 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003435 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3436 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003437 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003438 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003439 .phy_read = mv88e6xxx_g2_smi_phy_read,
3440 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003441 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003442 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003443 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003444 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003445 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3446 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003447 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003448 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003449 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003450 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003451 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003452 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003453 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3454 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003455 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003456 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3457 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003458 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003459 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003460 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003461 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003462 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3463 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003464 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003465 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003466 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003467 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003468};
3469
3470static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003471 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003472 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3473 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003474 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003475 .phy_read = mv88e6185_phy_ppu_read,
3476 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003477 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003478 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003479 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003480 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003481 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003482 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3483 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003484 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003485 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003486 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003487 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003488 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003489 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003490 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003491 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003492 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003493 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003494 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3495 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003496 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003497 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3498 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003499 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003500 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003501 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003502 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003503 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003504 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003505 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003506 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003507 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003508};
3509
Vivien Didelot990e27b2017-03-28 13:50:32 -04003510static const struct mv88e6xxx_ops mv88e6141_ops = {
3511 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003512 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3513 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003514 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003515 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3516 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3517 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3518 .phy_read = mv88e6xxx_g2_smi_phy_read,
3519 .phy_write = mv88e6xxx_g2_smi_phy_write,
3520 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003521 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003522 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003523 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003524 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003525 .port_tag_remap = mv88e6095_port_tag_remap,
3526 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003527 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3528 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003529 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003530 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003531 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003532 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003533 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3534 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003535 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003536 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003537 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003538 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003539 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003540 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3541 .stats_get_strings = mv88e6320_stats_get_strings,
3542 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003543 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3544 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003545 .watchdog_ops = &mv88e6390_watchdog_ops,
3546 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003547 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003548 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003549 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003550 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003551 .serdes_power = mv88e6390_serdes_power,
3552 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003553 /* Check status register pause & lpa register */
3554 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3555 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3556 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3557 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003558 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003559 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003560 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003561 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003562 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003563};
3564
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003565static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003566 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003567 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3568 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003569 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003570 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003571 .phy_read = mv88e6xxx_g2_smi_phy_read,
3572 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003573 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003574 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003575 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003576 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003577 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003578 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3579 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003580 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003581 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003582 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003583 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003584 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003585 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003586 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003587 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003588 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003589 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003590 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3591 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003592 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003593 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3594 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003595 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003596 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003597 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003598 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003599 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3600 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003601 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003602 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003603 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003604 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003605 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003606};
3607
3608static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003609 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003610 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3611 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003612 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003613 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003614 .phy_read = mv88e6165_phy_read,
3615 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003616 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003617 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003618 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003619 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003620 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003621 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003622 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003623 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003624 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003625 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3626 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003627 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003628 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3629 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003630 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003631 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003632 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003633 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003634 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3635 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003636 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003637 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003638 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003639 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003640 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003641};
3642
3643static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003644 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003645 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3646 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003647 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003648 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003649 .phy_read = mv88e6xxx_g2_smi_phy_read,
3650 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003651 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003652 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003653 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003654 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003655 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003656 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003657 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3658 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003659 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003660 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003661 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003662 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003663 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003664 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003665 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003666 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003667 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003668 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003669 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3670 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003671 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003672 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3673 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003674 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003675 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003676 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003677 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003678 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3679 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003680 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003681 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003682 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003683};
3684
3685static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003686 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003687 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3688 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003689 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003690 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3691 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003692 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003693 .phy_read = mv88e6xxx_g2_smi_phy_read,
3694 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003695 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003696 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003697 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003698 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003699 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003700 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003701 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003702 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3703 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003704 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003705 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003706 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003707 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003708 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003709 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003710 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003711 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003712 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003713 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003714 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3715 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003716 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003717 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3718 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003719 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003720 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003721 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003722 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003723 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003724 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3725 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003726 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003727 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003728 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003729 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3730 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3731 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3732 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003733 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003734 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3735 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003736 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003737 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003738};
3739
3740static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003741 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003742 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3743 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003744 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003745 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003746 .phy_read = mv88e6xxx_g2_smi_phy_read,
3747 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003748 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003749 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003750 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003751 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003752 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003753 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003754 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3755 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003756 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003757 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003758 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003759 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003760 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003761 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003762 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003763 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003764 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003765 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003766 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3767 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003768 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003769 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3770 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003771 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003772 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003773 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003774 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003775 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3776 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003777 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003778 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003779 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003780};
3781
3782static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003783 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003784 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3785 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003786 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003787 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3788 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003789 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003790 .phy_read = mv88e6xxx_g2_smi_phy_read,
3791 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003792 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003793 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003794 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003795 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003796 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003797 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003798 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003799 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3800 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003801 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003802 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003803 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003804 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003805 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003806 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003807 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003808 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003809 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003810 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003811 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3812 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003813 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003814 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3815 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003816 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003817 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003818 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003819 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003820 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003821 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3822 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003823 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003824 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003825 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003826 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3827 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3828 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3829 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003830 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003831 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003832 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003833 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003834 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3835 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003836 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003837 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003838};
3839
3840static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003841 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003842 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3843 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003844 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003845 .phy_read = mv88e6185_phy_ppu_read,
3846 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003847 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003848 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003849 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003850 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003851 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3852 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003853 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003854 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003855 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003856 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003857 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003858 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003859 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003860 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3861 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003862 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003863 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3864 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003865 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003866 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003867 .serdes_power = mv88e6185_serdes_power,
3868 .serdes_get_lane = mv88e6185_serdes_get_lane,
3869 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003870 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003871 .ppu_enable = mv88e6185_g1_ppu_enable,
3872 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003873 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003874 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003875 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003876 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003877 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003878};
3879
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003880static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003881 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003882 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003883 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003884 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3885 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003886 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3887 .phy_read = mv88e6xxx_g2_smi_phy_read,
3888 .phy_write = mv88e6xxx_g2_smi_phy_write,
3889 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003890 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003891 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003892 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003893 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003894 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003895 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003896 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003897 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3898 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003899 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003900 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003901 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003902 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003903 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003904 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003905 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003906 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003907 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003908 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003909 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3910 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003911 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003912 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3913 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003914 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003915 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003916 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003917 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003918 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003919 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3920 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003921 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3922 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003923 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003924 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003925 /* Check status register pause & lpa register */
3926 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3927 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3928 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3929 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003930 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003931 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003932 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003933 .serdes_get_strings = mv88e6390_serdes_get_strings,
3934 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003935 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3936 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003937 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003938 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003939};
3940
3941static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003942 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003943 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003944 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003945 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3946 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003947 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3948 .phy_read = mv88e6xxx_g2_smi_phy_read,
3949 .phy_write = mv88e6xxx_g2_smi_phy_write,
3950 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003951 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003952 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003953 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003954 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003955 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003956 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003957 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003958 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3959 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003960 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003961 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003962 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003963 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003964 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003965 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003966 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003967 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003968 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003969 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003970 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3971 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003972 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003973 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3974 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003975 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003976 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003977 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003978 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003979 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003980 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3981 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003982 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3983 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003984 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003985 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003986 /* Check status register pause & lpa register */
3987 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3988 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3989 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3990 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003991 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003992 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003993 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003994 .serdes_get_strings = mv88e6390_serdes_get_strings,
3995 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003996 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3997 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003998 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003999 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004000};
4001
4002static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004003 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004004 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004005 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004006 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4007 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004008 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4009 .phy_read = mv88e6xxx_g2_smi_phy_read,
4010 .phy_write = mv88e6xxx_g2_smi_phy_write,
4011 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004012 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004013 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004014 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004015 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004016 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004017 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004018 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4019 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004020 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004021 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004022 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004023 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004024 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004025 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004026 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004027 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004028 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004029 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4030 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004031 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004032 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4033 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004034 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004035 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004036 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004037 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004038 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004039 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4040 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004041 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4042 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004043 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004044 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004045 /* Check status register pause & lpa register */
4046 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4047 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4048 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4049 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004050 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004051 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004052 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004053 .serdes_get_strings = mv88e6390_serdes_get_strings,
4054 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004055 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4056 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004057 .avb_ops = &mv88e6390_avb_ops,
4058 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004059 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004060};
4061
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004062static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004063 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004064 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4065 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004066 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004067 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4068 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004069 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004070 .phy_read = mv88e6xxx_g2_smi_phy_read,
4071 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004072 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004073 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004074 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004075 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004076 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004077 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004078 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004079 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4080 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004081 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004082 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004083 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004084 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004085 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004086 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004087 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004088 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004089 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004090 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004091 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4092 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004093 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004094 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4095 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004096 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004097 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004098 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004099 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004100 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004101 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4102 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004103 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004104 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004105 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004106 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4107 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4108 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4109 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004110 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004111 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004112 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004113 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004114 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4115 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004116 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004117 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004118 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004119 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004120};
4121
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004122static const struct mv88e6xxx_ops mv88e6250_ops = {
4123 /* MV88E6XXX_FAMILY_6250 */
4124 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4125 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4126 .irl_init_all = mv88e6352_g2_irl_init_all,
4127 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4128 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4129 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4130 .phy_read = mv88e6xxx_g2_smi_phy_read,
4131 .phy_write = mv88e6xxx_g2_smi_phy_write,
4132 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004133 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004134 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004135 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004136 .port_tag_remap = mv88e6095_port_tag_remap,
4137 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004138 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4139 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004140 .port_set_ether_type = mv88e6351_port_set_ether_type,
4141 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4142 .port_pause_limit = mv88e6097_port_pause_limit,
4143 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004144 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4145 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4146 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4147 .stats_get_strings = mv88e6250_stats_get_strings,
4148 .stats_get_stats = mv88e6250_stats_get_stats,
4149 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4150 .set_egress_port = mv88e6095_g1_set_egress_port,
4151 .watchdog_ops = &mv88e6250_watchdog_ops,
4152 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4153 .pot_clear = mv88e6xxx_g2_pot_clear,
4154 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004155 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004156 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004157 .avb_ops = &mv88e6352_avb_ops,
4158 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004159 .phylink_validate = mv88e6065_phylink_validate,
4160};
4161
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004162static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004163 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004164 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004165 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004166 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4167 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004168 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4169 .phy_read = mv88e6xxx_g2_smi_phy_read,
4170 .phy_write = mv88e6xxx_g2_smi_phy_write,
4171 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004172 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004173 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004174 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004175 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004176 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004177 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004178 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004179 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4180 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004181 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004182 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004183 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004184 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004185 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004186 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004187 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004188 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004189 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004190 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4191 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004192 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004193 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4194 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004195 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004196 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004197 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004198 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004199 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004200 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4201 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004202 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4203 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004204 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004205 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004206 /* Check status register pause & lpa register */
4207 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4208 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4209 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4210 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004211 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004212 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004213 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004214 .serdes_get_strings = mv88e6390_serdes_get_strings,
4215 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004216 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4217 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004218 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004219 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004220 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004221 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004222};
4223
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004224static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004225 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004226 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4227 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004228 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004229 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4230 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004231 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004232 .phy_read = mv88e6xxx_g2_smi_phy_read,
4233 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004234 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004235 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004236 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004237 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004238 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004239 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4240 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004241 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004242 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004243 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004244 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004245 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004246 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004247 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004248 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004249 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004250 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004251 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4252 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004253 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004254 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4255 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004256 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004257 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004258 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004259 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004260 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004261 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004262 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004263 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004264 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004265 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004266};
4267
4268static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004269 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004270 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4271 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004272 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004273 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4274 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004275 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004276 .phy_read = mv88e6xxx_g2_smi_phy_read,
4277 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004278 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004279 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004280 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004281 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004282 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004283 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4284 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004285 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004286 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004287 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004288 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004289 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004290 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004291 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004292 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004293 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004294 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004295 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4296 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004297 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004298 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4299 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004300 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004301 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004302 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004303 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004304 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004305 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004306 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004307 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004308};
4309
Vivien Didelot16e329a2017-03-28 13:50:33 -04004310static const struct mv88e6xxx_ops mv88e6341_ops = {
4311 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004312 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4313 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004314 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004315 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4316 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4317 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4318 .phy_read = mv88e6xxx_g2_smi_phy_read,
4319 .phy_write = mv88e6xxx_g2_smi_phy_write,
4320 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004321 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004322 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004323 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004324 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004325 .port_tag_remap = mv88e6095_port_tag_remap,
4326 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004327 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4328 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004329 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004330 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004331 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004332 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004333 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4334 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004335 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004336 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004337 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004338 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004339 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004340 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4341 .stats_get_strings = mv88e6320_stats_get_strings,
4342 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004343 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4344 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004345 .watchdog_ops = &mv88e6390_watchdog_ops,
4346 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004347 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004348 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004349 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004350 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004351 .serdes_power = mv88e6390_serdes_power,
4352 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004353 /* Check status register pause & lpa register */
4354 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4355 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4356 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4357 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004358 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004359 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004360 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004361 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004362 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004363 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004364 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004365};
4366
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004367static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004368 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004369 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4370 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004371 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004372 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004373 .phy_read = mv88e6xxx_g2_smi_phy_read,
4374 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004375 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004376 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004377 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004378 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004379 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004380 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004381 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4382 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004383 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004384 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004385 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004386 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004387 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004388 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004389 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004390 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004391 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004392 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004393 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4394 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004395 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004396 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4397 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004398 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004399 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004400 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004401 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004402 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4403 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004404 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004405 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004406 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004407};
4408
4409static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004410 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004411 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4412 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004413 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004414 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004415 .phy_read = mv88e6xxx_g2_smi_phy_read,
4416 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004417 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004418 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004419 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004420 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004421 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004422 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004423 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4424 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004425 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004426 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004427 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004428 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004429 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004430 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004431 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004432 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004433 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004434 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004435 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4436 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004437 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004438 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4439 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004440 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004441 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004442 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004443 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004444 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4445 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004446 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004447 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004448 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004449 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004450 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004451};
4452
4453static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004454 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004455 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4456 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004457 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004458 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4459 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004460 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004461 .phy_read = mv88e6xxx_g2_smi_phy_read,
4462 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004463 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004464 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004465 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004466 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004467 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004468 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004469 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004470 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4471 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004472 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004473 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004474 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004475 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004476 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004477 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004478 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004479 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004480 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004481 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004482 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4483 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004484 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004485 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4486 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004487 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004488 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004489 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004490 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004491 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004492 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4493 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004494 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004495 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004496 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004497 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4498 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4499 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4500 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004501 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004502 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004503 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004504 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004505 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004506 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004507 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004508 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4509 .serdes_get_strings = mv88e6352_serdes_get_strings,
4510 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004511 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4512 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004513 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004514};
4515
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004516static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004517 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004518 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004519 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004520 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4521 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004522 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4523 .phy_read = mv88e6xxx_g2_smi_phy_read,
4524 .phy_write = mv88e6xxx_g2_smi_phy_write,
4525 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004526 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004527 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004528 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004529 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004530 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004531 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004532 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004533 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4534 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004535 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004536 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004537 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004538 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004539 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004540 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004541 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004542 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004543 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004544 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004545 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004546 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4547 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004548 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004549 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4550 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004551 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004552 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004553 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004554 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004555 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004556 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4557 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004558 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4559 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004560 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004561 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004562 /* Check status register pause & lpa register */
4563 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4564 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4565 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4566 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004567 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004568 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004569 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004570 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004571 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004572 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004573 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4574 .serdes_get_strings = mv88e6390_serdes_get_strings,
4575 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004576 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4577 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004578 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004579};
4580
4581static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004582 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004583 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004584 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004585 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4586 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004587 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4588 .phy_read = mv88e6xxx_g2_smi_phy_read,
4589 .phy_write = mv88e6xxx_g2_smi_phy_write,
4590 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004591 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004592 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004593 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004594 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004595 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004596 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004597 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004598 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4599 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004600 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004601 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004602 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004603 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004604 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004605 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004606 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004607 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004608 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004609 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004610 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004611 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4612 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004613 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004614 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4615 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004616 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004617 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004618 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004619 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004620 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004621 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4622 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004623 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4624 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004625 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004626 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004627 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4628 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4629 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4630 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004631 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004632 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004633 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004634 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4635 .serdes_get_strings = mv88e6390_serdes_get_strings,
4636 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004637 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4638 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004639 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004640 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004641 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004642 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004643};
4644
Pavana Sharmade776d02021-03-17 14:46:42 +01004645static const struct mv88e6xxx_ops mv88e6393x_ops = {
4646 /* MV88E6XXX_FAMILY_6393 */
4647 .setup_errata = mv88e6393x_serdes_setup_errata,
4648 .irl_init_all = mv88e6390_g2_irl_init_all,
4649 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4650 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4651 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4652 .phy_read = mv88e6xxx_g2_smi_phy_read,
4653 .phy_write = mv88e6xxx_g2_smi_phy_write,
4654 .port_set_link = mv88e6xxx_port_set_link,
4655 .port_sync_link = mv88e6xxx_port_sync_link,
4656 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4657 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4658 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4659 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004660 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004661 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4662 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4663 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4664 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4665 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4666 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4667 .port_pause_limit = mv88e6390_port_pause_limit,
4668 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4669 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4670 .port_get_cmode = mv88e6352_port_get_cmode,
4671 .port_set_cmode = mv88e6393x_port_set_cmode,
4672 .port_setup_message_port = mv88e6xxx_setup_message_port,
4673 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4674 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4675 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4676 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4677 .stats_get_strings = mv88e6320_stats_get_strings,
4678 .stats_get_stats = mv88e6390_stats_get_stats,
4679 /* .set_cpu_port is missing because this family does not support a global
4680 * CPU port, only per port CPU port which is set via
4681 * .port_set_upstream_port method.
4682 */
4683 .set_egress_port = mv88e6393x_set_egress_port,
4684 .watchdog_ops = &mv88e6390_watchdog_ops,
4685 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4686 .pot_clear = mv88e6xxx_g2_pot_clear,
4687 .reset = mv88e6352_g1_reset,
4688 .rmu_disable = mv88e6390_g1_rmu_disable,
4689 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4690 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4691 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4692 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4693 .serdes_power = mv88e6393x_serdes_power,
4694 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4695 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4696 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4697 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4698 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4699 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4700 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4701 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4702 /* TODO: serdes stats */
4703 .gpio_ops = &mv88e6352_gpio_ops,
4704 .avb_ops = &mv88e6390_avb_ops,
4705 .ptp_ops = &mv88e6352_ptp_ops,
4706 .phylink_validate = mv88e6393x_phylink_validate,
4707};
4708
Vivien Didelotf81ec902016-05-09 13:22:58 -04004709static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4710 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004711 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004712 .family = MV88E6XXX_FAMILY_6097,
4713 .name = "Marvell 88E6085",
4714 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004715 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004716 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004717 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004718 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004719 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004720 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004721 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004722 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004723 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004724 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004725 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004726 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004727 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004728 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004729 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004730 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004731 },
4732
4733 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004734 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004735 .family = MV88E6XXX_FAMILY_6095,
4736 .name = "Marvell 88E6095/88E6095F",
4737 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004738 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004739 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004740 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004741 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004742 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004743 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004744 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004745 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004746 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004747 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004748 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004749 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004750 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004751 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004752 },
4753
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004754 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004755 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004756 .family = MV88E6XXX_FAMILY_6097,
4757 .name = "Marvell 88E6097/88E6097F",
4758 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004759 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004760 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004761 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004762 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004763 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004764 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004765 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004766 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004767 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004768 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004769 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004770 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004771 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004772 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004773 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004774 .ops = &mv88e6097_ops,
4775 },
4776
Vivien Didelotf81ec902016-05-09 13:22:58 -04004777 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004778 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004779 .family = MV88E6XXX_FAMILY_6165,
4780 .name = "Marvell 88E6123",
4781 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004782 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004783 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004784 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004785 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004786 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004787 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004788 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004789 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004790 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004791 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004792 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004793 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004794 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004795 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004796 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004797 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004798 },
4799
4800 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004801 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004802 .family = MV88E6XXX_FAMILY_6185,
4803 .name = "Marvell 88E6131",
4804 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004805 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004806 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004807 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004808 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004809 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004810 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004811 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004812 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004813 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004814 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004815 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004816 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004817 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004818 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004819 },
4820
Vivien Didelot990e27b2017-03-28 13:50:32 -04004821 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004822 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004823 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004824 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004825 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004826 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004827 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004828 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004829 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004830 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004831 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004832 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004833 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004834 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004835 .age_time_coeff = 3750,
4836 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004837 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004838 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004839 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004840 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004841 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004842 .ops = &mv88e6141_ops,
4843 },
4844
Vivien Didelotf81ec902016-05-09 13:22:58 -04004845 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004846 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004847 .family = MV88E6XXX_FAMILY_6165,
4848 .name = "Marvell 88E6161",
4849 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004850 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004851 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004852 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004853 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004854 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004855 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004856 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004857 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004858 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004859 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004860 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004861 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004862 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004863 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004864 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004865 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004866 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004867 },
4868
4869 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004870 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004871 .family = MV88E6XXX_FAMILY_6165,
4872 .name = "Marvell 88E6165",
4873 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004874 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004875 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004876 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004877 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004878 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004879 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004880 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004881 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004882 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004883 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004884 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004885 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004886 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004887 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004888 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004889 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004890 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004891 },
4892
4893 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004894 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004895 .family = MV88E6XXX_FAMILY_6351,
4896 .name = "Marvell 88E6171",
4897 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004898 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004899 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004900 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004901 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004902 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004903 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004904 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004905 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004906 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004907 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004908 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004909 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004910 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004911 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004912 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004913 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004914 },
4915
4916 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004917 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004918 .family = MV88E6XXX_FAMILY_6352,
4919 .name = "Marvell 88E6172",
4920 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004921 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004922 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004923 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004924 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004925 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004926 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004927 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004928 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004929 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004930 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004931 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004932 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004933 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004934 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004935 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004936 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004937 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004938 },
4939
4940 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004941 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004942 .family = MV88E6XXX_FAMILY_6351,
4943 .name = "Marvell 88E6175",
4944 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004945 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004946 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004947 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004948 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004949 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004950 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004951 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004952 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004953 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004954 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004955 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004956 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004957 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004958 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004959 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004960 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004961 },
4962
4963 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004964 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004965 .family = MV88E6XXX_FAMILY_6352,
4966 .name = "Marvell 88E6176",
4967 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004968 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004969 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004970 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004971 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004972 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004973 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004974 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004975 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004976 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004977 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004978 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004979 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004980 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004981 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004982 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004983 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004984 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004985 },
4986
4987 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004988 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004989 .family = MV88E6XXX_FAMILY_6185,
4990 .name = "Marvell 88E6185",
4991 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004992 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004993 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004994 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004995 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004996 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004997 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004998 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004999 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005000 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005001 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005002 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005003 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005004 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005005 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005006 },
5007
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005008 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005009 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005010 .family = MV88E6XXX_FAMILY_6390,
5011 .name = "Marvell 88E6190",
5012 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005013 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005014 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005015 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005016 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005017 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005018 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005019 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005020 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005021 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005022 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005023 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005024 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005025 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005026 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005027 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005028 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005029 .ops = &mv88e6190_ops,
5030 },
5031
5032 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005033 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005034 .family = MV88E6XXX_FAMILY_6390,
5035 .name = "Marvell 88E6190X",
5036 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005037 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005038 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005039 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005040 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005041 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005042 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005043 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005044 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005045 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005046 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005047 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005048 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005049 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005050 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005051 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005052 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005053 .ops = &mv88e6190x_ops,
5054 },
5055
5056 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005057 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005058 .family = MV88E6XXX_FAMILY_6390,
5059 .name = "Marvell 88E6191",
5060 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005061 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005062 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005063 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005064 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005065 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005066 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005067 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005068 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005069 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005070 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005071 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005072 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005073 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005074 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005075 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005076 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005077 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005078 },
5079
Pavana Sharmade776d02021-03-17 14:46:42 +01005080 [MV88E6191X] = {
5081 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5082 .family = MV88E6XXX_FAMILY_6393,
5083 .name = "Marvell 88E6191X",
5084 .num_databases = 4096,
5085 .num_ports = 11, /* 10 + Z80 */
5086 .num_internal_phys = 9,
5087 .max_vid = 8191,
5088 .port_base_addr = 0x0,
5089 .phy_base_addr = 0x0,
5090 .global1_addr = 0x1b,
5091 .global2_addr = 0x1c,
5092 .age_time_coeff = 3750,
5093 .g1_irqs = 10,
5094 .g2_irqs = 14,
5095 .atu_move_port_mask = 0x1f,
5096 .pvt = true,
5097 .multi_chip = true,
5098 .tag_protocol = DSA_TAG_PROTO_DSA,
5099 .ptp_support = true,
5100 .ops = &mv88e6393x_ops,
5101 },
5102
5103 [MV88E6193X] = {
5104 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5105 .family = MV88E6XXX_FAMILY_6393,
5106 .name = "Marvell 88E6193X",
5107 .num_databases = 4096,
5108 .num_ports = 11, /* 10 + Z80 */
5109 .num_internal_phys = 9,
5110 .max_vid = 8191,
5111 .port_base_addr = 0x0,
5112 .phy_base_addr = 0x0,
5113 .global1_addr = 0x1b,
5114 .global2_addr = 0x1c,
5115 .age_time_coeff = 3750,
5116 .g1_irqs = 10,
5117 .g2_irqs = 14,
5118 .atu_move_port_mask = 0x1f,
5119 .pvt = true,
5120 .multi_chip = true,
5121 .tag_protocol = DSA_TAG_PROTO_DSA,
5122 .ptp_support = true,
5123 .ops = &mv88e6393x_ops,
5124 },
5125
Hubert Feurstein49022642019-07-31 10:23:46 +02005126 [MV88E6220] = {
5127 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5128 .family = MV88E6XXX_FAMILY_6250,
5129 .name = "Marvell 88E6220",
5130 .num_databases = 64,
5131
5132 /* Ports 2-4 are not routed to pins
5133 * => usable ports 0, 1, 5, 6
5134 */
5135 .num_ports = 7,
5136 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005137 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005138 .max_vid = 4095,
5139 .port_base_addr = 0x08,
5140 .phy_base_addr = 0x00,
5141 .global1_addr = 0x0f,
5142 .global2_addr = 0x07,
5143 .age_time_coeff = 15000,
5144 .g1_irqs = 9,
5145 .g2_irqs = 10,
5146 .atu_move_port_mask = 0xf,
5147 .dual_chip = true,
5148 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005149 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005150 .ops = &mv88e6250_ops,
5151 },
5152
Vivien Didelotf81ec902016-05-09 13:22:58 -04005153 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005154 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005155 .family = MV88E6XXX_FAMILY_6352,
5156 .name = "Marvell 88E6240",
5157 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005158 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005159 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005160 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005161 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005162 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005163 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005164 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005165 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005166 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005167 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005168 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005169 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005170 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005171 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005172 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005173 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005174 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005175 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005176 },
5177
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005178 [MV88E6250] = {
5179 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5180 .family = MV88E6XXX_FAMILY_6250,
5181 .name = "Marvell 88E6250",
5182 .num_databases = 64,
5183 .num_ports = 7,
5184 .num_internal_phys = 5,
5185 .max_vid = 4095,
5186 .port_base_addr = 0x08,
5187 .phy_base_addr = 0x00,
5188 .global1_addr = 0x0f,
5189 .global2_addr = 0x07,
5190 .age_time_coeff = 15000,
5191 .g1_irqs = 9,
5192 .g2_irqs = 10,
5193 .atu_move_port_mask = 0xf,
5194 .dual_chip = true,
5195 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005196 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005197 .ops = &mv88e6250_ops,
5198 },
5199
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005200 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005201 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005202 .family = MV88E6XXX_FAMILY_6390,
5203 .name = "Marvell 88E6290",
5204 .num_databases = 4096,
5205 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005206 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005207 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005208 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005209 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005210 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005211 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005212 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005213 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005214 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005215 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005216 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005217 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005218 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005219 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005220 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005221 .ops = &mv88e6290_ops,
5222 },
5223
Vivien Didelotf81ec902016-05-09 13:22:58 -04005224 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005225 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005226 .family = MV88E6XXX_FAMILY_6320,
5227 .name = "Marvell 88E6320",
5228 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005229 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005230 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005231 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005232 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005233 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005234 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005235 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005236 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005237 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005238 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005239 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005240 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005241 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005242 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005243 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005244 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005245 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005246 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005247 },
5248
5249 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005250 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005251 .family = MV88E6XXX_FAMILY_6320,
5252 .name = "Marvell 88E6321",
5253 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005254 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005255 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005256 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005257 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005258 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005259 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005260 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005261 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005262 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005263 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005264 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005265 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005266 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005267 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005268 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005269 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005270 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005271 },
5272
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005273 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005274 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005275 .family = MV88E6XXX_FAMILY_6341,
5276 .name = "Marvell 88E6341",
5277 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005278 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005279 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005280 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005281 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005282 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005283 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005284 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005285 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005286 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005287 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005288 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005289 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005290 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005291 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005292 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005293 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005294 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005295 .ops = &mv88e6341_ops,
5296 },
5297
Vivien Didelotf81ec902016-05-09 13:22:58 -04005298 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005299 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005300 .family = MV88E6XXX_FAMILY_6351,
5301 .name = "Marvell 88E6350",
5302 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005303 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005304 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005305 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005306 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005307 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005308 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005309 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005310 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005311 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005312 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005313 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005314 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005315 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005316 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005317 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005318 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005319 },
5320
5321 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005322 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005323 .family = MV88E6XXX_FAMILY_6351,
5324 .name = "Marvell 88E6351",
5325 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005326 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005327 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005328 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005329 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005330 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005331 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005332 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005333 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005334 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005335 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005336 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005337 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005338 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005339 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005340 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005341 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005342 },
5343
5344 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005345 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005346 .family = MV88E6XXX_FAMILY_6352,
5347 .name = "Marvell 88E6352",
5348 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005349 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005350 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005351 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005352 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005353 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005354 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005355 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005356 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005357 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005358 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005359 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005360 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005361 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005362 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005363 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005364 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005365 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005366 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005367 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005368 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005369 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005370 .family = MV88E6XXX_FAMILY_6390,
5371 .name = "Marvell 88E6390",
5372 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005373 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005374 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005375 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005376 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005377 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005378 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005379 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005380 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005381 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005382 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005383 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005384 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005385 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005386 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005387 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005388 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005389 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005390 .ops = &mv88e6390_ops,
5391 },
5392 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005393 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005394 .family = MV88E6XXX_FAMILY_6390,
5395 .name = "Marvell 88E6390X",
5396 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005397 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005398 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005399 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005400 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005401 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005402 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005403 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005404 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005405 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005406 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005407 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005408 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005409 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005410 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005411 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005412 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005413 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005414 .ops = &mv88e6390x_ops,
5415 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005416
5417 [MV88E6393X] = {
5418 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5419 .family = MV88E6XXX_FAMILY_6393,
5420 .name = "Marvell 88E6393X",
5421 .num_databases = 4096,
5422 .num_ports = 11, /* 10 + Z80 */
5423 .num_internal_phys = 9,
5424 .max_vid = 8191,
5425 .port_base_addr = 0x0,
5426 .phy_base_addr = 0x0,
5427 .global1_addr = 0x1b,
5428 .global2_addr = 0x1c,
5429 .age_time_coeff = 3750,
5430 .g1_irqs = 10,
5431 .g2_irqs = 14,
5432 .atu_move_port_mask = 0x1f,
5433 .pvt = true,
5434 .multi_chip = true,
5435 .tag_protocol = DSA_TAG_PROTO_DSA,
5436 .ptp_support = true,
5437 .ops = &mv88e6393x_ops,
5438 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005439};
5440
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005441static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005442{
Vivien Didelota439c062016-04-17 13:23:58 -04005443 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005444
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005445 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5446 if (mv88e6xxx_table[i].prod_num == prod_num)
5447 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005448
Vivien Didelotb9b37712015-10-30 19:39:48 -04005449 return NULL;
5450}
5451
Vivien Didelotfad09c72016-06-21 12:28:20 -04005452static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005453{
5454 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005455 unsigned int prod_num, rev;
5456 u16 id;
5457 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005458
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005459 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005460 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005461 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005462 if (err)
5463 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005464
Vivien Didelot107fcc12017-06-12 12:37:36 -04005465 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5466 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005467
5468 info = mv88e6xxx_lookup_info(prod_num);
5469 if (!info)
5470 return -ENODEV;
5471
Vivien Didelotcaac8542016-06-20 13:14:09 -04005472 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005473 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005474
Vivien Didelotfad09c72016-06-21 12:28:20 -04005475 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5476 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005477
5478 return 0;
5479}
5480
Vivien Didelotfad09c72016-06-21 12:28:20 -04005481static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005482{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005483 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005484
Vivien Didelotfad09c72016-06-21 12:28:20 -04005485 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5486 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005487 return NULL;
5488
Vivien Didelotfad09c72016-06-21 12:28:20 -04005489 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005490
Vivien Didelotfad09c72016-06-21 12:28:20 -04005491 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005492 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005493 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005494
Vivien Didelotfad09c72016-06-21 12:28:20 -04005495 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005496}
5497
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005498static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005499 int port,
5500 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005501{
Vivien Didelot04bed142016-08-31 18:06:13 -04005502 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005503
Andrew Lunn443d5a12016-12-03 04:35:18 +01005504 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005505}
5506
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005507static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5508 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005509{
Vivien Didelot04bed142016-08-31 18:06:13 -04005510 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005511 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005512
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005513 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005514 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5515 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005516 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005517
5518 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005519}
5520
5521static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5522 const struct switchdev_obj_port_mdb *mdb)
5523{
Vivien Didelot04bed142016-08-31 18:06:13 -04005524 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005525 int err;
5526
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005527 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005528 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005529 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005530
5531 return err;
5532}
5533
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005534static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5535 struct dsa_mall_mirror_tc_entry *mirror,
5536 bool ingress)
5537{
5538 enum mv88e6xxx_egress_direction direction = ingress ?
5539 MV88E6XXX_EGRESS_DIR_INGRESS :
5540 MV88E6XXX_EGRESS_DIR_EGRESS;
5541 struct mv88e6xxx_chip *chip = ds->priv;
5542 bool other_mirrors = false;
5543 int i;
5544 int err;
5545
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005546 mutex_lock(&chip->reg_lock);
5547 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5548 mirror->to_local_port) {
5549 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5550 other_mirrors |= ingress ?
5551 chip->ports[i].mirror_ingress :
5552 chip->ports[i].mirror_egress;
5553
5554 /* Can't change egress port when other mirror is active */
5555 if (other_mirrors) {
5556 err = -EBUSY;
5557 goto out;
5558 }
5559
Marek Behún2fda45f2021-03-17 14:46:41 +01005560 err = mv88e6xxx_set_egress_port(chip, direction,
5561 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005562 if (err)
5563 goto out;
5564 }
5565
5566 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5567out:
5568 mutex_unlock(&chip->reg_lock);
5569
5570 return err;
5571}
5572
5573static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5574 struct dsa_mall_mirror_tc_entry *mirror)
5575{
5576 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5577 MV88E6XXX_EGRESS_DIR_INGRESS :
5578 MV88E6XXX_EGRESS_DIR_EGRESS;
5579 struct mv88e6xxx_chip *chip = ds->priv;
5580 bool other_mirrors = false;
5581 int i;
5582
5583 mutex_lock(&chip->reg_lock);
5584 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5585 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5586
5587 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5588 other_mirrors |= mirror->ingress ?
5589 chip->ports[i].mirror_ingress :
5590 chip->ports[i].mirror_egress;
5591
5592 /* Reset egress port when no other mirror is active */
5593 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005594 if (mv88e6xxx_set_egress_port(chip, direction,
5595 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005596 dev_err(ds->dev, "failed to set egress port\n");
5597 }
5598
5599 mutex_unlock(&chip->reg_lock);
5600}
5601
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005602static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5603 struct switchdev_brport_flags flags,
5604 struct netlink_ext_ack *extack)
5605{
5606 struct mv88e6xxx_chip *chip = ds->priv;
5607 const struct mv88e6xxx_ops *ops;
5608
5609 if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
5610 return -EINVAL;
5611
5612 ops = chip->info->ops;
5613
5614 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5615 return -EINVAL;
5616
5617 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5618 return -EINVAL;
5619
5620 return 0;
5621}
5622
5623static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5624 struct switchdev_brport_flags flags,
5625 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005626{
5627 struct mv88e6xxx_chip *chip = ds->priv;
5628 int err = -EOPNOTSUPP;
5629
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005630 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005631
5632 if (flags.mask & BR_FLOOD) {
5633 bool unicast = !!(flags.val & BR_FLOOD);
5634
5635 err = chip->info->ops->port_set_ucast_flood(chip, port,
5636 unicast);
5637 if (err)
5638 goto out;
5639 }
5640
5641 if (flags.mask & BR_MCAST_FLOOD) {
5642 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5643
5644 err = chip->info->ops->port_set_mcast_flood(chip, port,
5645 multicast);
5646 if (err)
5647 goto out;
5648 }
5649
5650out:
5651 mv88e6xxx_reg_unlock(chip);
5652
5653 return err;
5654}
5655
5656static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5657 bool mrouter,
5658 struct netlink_ext_ack *extack)
5659{
5660 struct mv88e6xxx_chip *chip = ds->priv;
5661 int err;
5662
5663 if (!chip->info->ops->port_set_mcast_flood)
5664 return -EOPNOTSUPP;
5665
5666 mv88e6xxx_reg_lock(chip);
5667 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005668 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005669
5670 return err;
5671}
5672
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005673static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5674 struct net_device *lag,
5675 struct netdev_lag_upper_info *info)
5676{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005677 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005678 struct dsa_port *dp;
5679 int id, members = 0;
5680
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005681 if (!mv88e6xxx_has_lag(chip))
5682 return false;
5683
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005684 id = dsa_lag_id(ds->dst, lag);
5685 if (id < 0 || id >= ds->num_lag_ids)
5686 return false;
5687
5688 dsa_lag_foreach_port(dp, ds->dst, lag)
5689 /* Includes the port joining the LAG */
5690 members++;
5691
5692 if (members > 8)
5693 return false;
5694
5695 /* We could potentially relax this to include active
5696 * backup in the future.
5697 */
5698 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5699 return false;
5700
5701 /* Ideally we would also validate that the hash type matches
5702 * the hardware. Alas, this is always set to unknown on team
5703 * interfaces.
5704 */
5705 return true;
5706}
5707
5708static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5709{
5710 struct mv88e6xxx_chip *chip = ds->priv;
5711 struct dsa_port *dp;
5712 u16 map = 0;
5713 int id;
5714
5715 id = dsa_lag_id(ds->dst, lag);
5716
5717 /* Build the map of all ports to distribute flows destined for
5718 * this LAG. This can be either a local user port, or a DSA
5719 * port if the LAG port is on a remote chip.
5720 */
5721 dsa_lag_foreach_port(dp, ds->dst, lag)
5722 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5723
5724 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5725}
5726
5727static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5728 /* Row number corresponds to the number of active members in a
5729 * LAG. Each column states which of the eight hash buckets are
5730 * mapped to the column:th port in the LAG.
5731 *
5732 * Example: In a LAG with three active ports, the second port
5733 * ([2][1]) would be selected for traffic mapped to buckets
5734 * 3,4,5 (0x38).
5735 */
5736 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5737 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5738 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5739 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5740 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5741 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5742 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5743 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5744};
5745
5746static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5747 int num_tx, int nth)
5748{
5749 u8 active = 0;
5750 int i;
5751
5752 num_tx = num_tx <= 8 ? num_tx : 8;
5753 if (nth < num_tx)
5754 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5755
5756 for (i = 0; i < 8; i++) {
5757 if (BIT(i) & active)
5758 mask[i] |= BIT(port);
5759 }
5760}
5761
5762static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5763{
5764 struct mv88e6xxx_chip *chip = ds->priv;
5765 unsigned int id, num_tx;
5766 struct net_device *lag;
5767 struct dsa_port *dp;
5768 int i, err, nth;
5769 u16 mask[8];
5770 u16 ivec;
5771
5772 /* Assume no port is a member of any LAG. */
5773 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5774
5775 /* Disable all masks for ports that _are_ members of a LAG. */
5776 list_for_each_entry(dp, &ds->dst->ports, list) {
5777 if (!dp->lag_dev || dp->ds != ds)
5778 continue;
5779
5780 ivec &= ~BIT(dp->index);
5781 }
5782
5783 for (i = 0; i < 8; i++)
5784 mask[i] = ivec;
5785
5786 /* Enable the correct subset of masks for all LAG ports that
5787 * are in the Tx set.
5788 */
5789 dsa_lags_foreach_id(id, ds->dst) {
5790 lag = dsa_lag_dev(ds->dst, id);
5791 if (!lag)
5792 continue;
5793
5794 num_tx = 0;
5795 dsa_lag_foreach_port(dp, ds->dst, lag) {
5796 if (dp->lag_tx_enabled)
5797 num_tx++;
5798 }
5799
5800 if (!num_tx)
5801 continue;
5802
5803 nth = 0;
5804 dsa_lag_foreach_port(dp, ds->dst, lag) {
5805 if (!dp->lag_tx_enabled)
5806 continue;
5807
5808 if (dp->ds == ds)
5809 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5810 num_tx, nth);
5811
5812 nth++;
5813 }
5814 }
5815
5816 for (i = 0; i < 8; i++) {
5817 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5818 if (err)
5819 return err;
5820 }
5821
5822 return 0;
5823}
5824
5825static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5826 struct net_device *lag)
5827{
5828 int err;
5829
5830 err = mv88e6xxx_lag_sync_masks(ds);
5831
5832 if (!err)
5833 err = mv88e6xxx_lag_sync_map(ds, lag);
5834
5835 return err;
5836}
5837
5838static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5839{
5840 struct mv88e6xxx_chip *chip = ds->priv;
5841 int err;
5842
5843 mv88e6xxx_reg_lock(chip);
5844 err = mv88e6xxx_lag_sync_masks(ds);
5845 mv88e6xxx_reg_unlock(chip);
5846 return err;
5847}
5848
5849static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5850 struct net_device *lag,
5851 struct netdev_lag_upper_info *info)
5852{
5853 struct mv88e6xxx_chip *chip = ds->priv;
5854 int err, id;
5855
5856 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5857 return -EOPNOTSUPP;
5858
5859 id = dsa_lag_id(ds->dst, lag);
5860
5861 mv88e6xxx_reg_lock(chip);
5862
5863 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5864 if (err)
5865 goto err_unlock;
5866
5867 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5868 if (err)
5869 goto err_clear_trunk;
5870
5871 mv88e6xxx_reg_unlock(chip);
5872 return 0;
5873
5874err_clear_trunk:
5875 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5876err_unlock:
5877 mv88e6xxx_reg_unlock(chip);
5878 return err;
5879}
5880
5881static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5882 struct net_device *lag)
5883{
5884 struct mv88e6xxx_chip *chip = ds->priv;
5885 int err_sync, err_trunk;
5886
5887 mv88e6xxx_reg_lock(chip);
5888 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5889 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5890 mv88e6xxx_reg_unlock(chip);
5891 return err_sync ? : err_trunk;
5892}
5893
5894static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5895 int port)
5896{
5897 struct mv88e6xxx_chip *chip = ds->priv;
5898 int err;
5899
5900 mv88e6xxx_reg_lock(chip);
5901 err = mv88e6xxx_lag_sync_masks(ds);
5902 mv88e6xxx_reg_unlock(chip);
5903 return err;
5904}
5905
5906static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5907 int port, struct net_device *lag,
5908 struct netdev_lag_upper_info *info)
5909{
5910 struct mv88e6xxx_chip *chip = ds->priv;
5911 int err;
5912
5913 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5914 return -EOPNOTSUPP;
5915
5916 mv88e6xxx_reg_lock(chip);
5917
5918 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5919 if (err)
5920 goto unlock;
5921
5922 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5923
5924unlock:
5925 mv88e6xxx_reg_unlock(chip);
5926 return err;
5927}
5928
5929static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5930 int port, struct net_device *lag)
5931{
5932 struct mv88e6xxx_chip *chip = ds->priv;
5933 int err_sync, err_pvt;
5934
5935 mv88e6xxx_reg_lock(chip);
5936 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5937 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5938 mv88e6xxx_reg_unlock(chip);
5939 return err_sync ? : err_pvt;
5940}
5941
Florian Fainellia82f67a2017-01-08 14:52:08 -08005942static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005943 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005944 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005945 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005946 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005947 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005948 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005949 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005950 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5951 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005952 .get_strings = mv88e6xxx_get_strings,
5953 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5954 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005955 .port_enable = mv88e6xxx_port_enable,
5956 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005957 .port_max_mtu = mv88e6xxx_get_max_mtu,
5958 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005959 .get_mac_eee = mv88e6xxx_get_mac_eee,
5960 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005961 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005962 .get_eeprom = mv88e6xxx_get_eeprom,
5963 .set_eeprom = mv88e6xxx_set_eeprom,
5964 .get_regs_len = mv88e6xxx_get_regs_len,
5965 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005966 .get_rxnfc = mv88e6xxx_get_rxnfc,
5967 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005968 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005969 .port_bridge_join = mv88e6xxx_port_bridge_join,
5970 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005971 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5972 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5973 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005974 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005975 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005976 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005977 .port_vlan_add = mv88e6xxx_port_vlan_add,
5978 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005979 .port_fdb_add = mv88e6xxx_port_fdb_add,
5980 .port_fdb_del = mv88e6xxx_port_fdb_del,
5981 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005982 .port_mdb_add = mv88e6xxx_port_mdb_add,
5983 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005984 .port_mirror_add = mv88e6xxx_port_mirror_add,
5985 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005986 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5987 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005988 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5989 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5990 .port_txtstamp = mv88e6xxx_port_txtstamp,
5991 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5992 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005993 .devlink_param_get = mv88e6xxx_devlink_param_get,
5994 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005995 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005996 .port_lag_change = mv88e6xxx_port_lag_change,
5997 .port_lag_join = mv88e6xxx_port_lag_join,
5998 .port_lag_leave = mv88e6xxx_port_lag_leave,
5999 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
6000 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
6001 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006002};
6003
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006004static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006005{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006006 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006007 struct dsa_switch *ds;
6008
Vivien Didelot7e99e342019-10-21 16:51:30 -04006009 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006010 if (!ds)
6011 return -ENOMEM;
6012
Vivien Didelot7e99e342019-10-21 16:51:30 -04006013 ds->dev = dev;
6014 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006015 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006016 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006017 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006018 ds->ageing_time_min = chip->info->age_time_coeff;
6019 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006020
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006021 /* Some chips support up to 32, but that requires enabling the
6022 * 5-bit port mode, which we do not support. 640k^W16 ought to
6023 * be enough for anyone.
6024 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006025 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006026
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006027 dev_set_drvdata(dev, ds);
6028
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006029 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006030}
6031
Vivien Didelotfad09c72016-06-21 12:28:20 -04006032static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006033{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006034 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006035}
6036
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006037static const void *pdata_device_get_match_data(struct device *dev)
6038{
6039 const struct of_device_id *matches = dev->driver->of_match_table;
6040 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6041
6042 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6043 matches++) {
6044 if (!strcmp(pdata->compatible, matches->compatible))
6045 return matches->data;
6046 }
6047 return NULL;
6048}
6049
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006050/* There is no suspend to RAM support at DSA level yet, the switch configuration
6051 * would be lost after a power cycle so prevent it to be suspended.
6052 */
6053static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6054{
6055 return -EOPNOTSUPP;
6056}
6057
6058static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6059{
6060 return 0;
6061}
6062
6063static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6064
Vivien Didelot57d32312016-06-20 13:13:58 -04006065static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006066{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006067 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006068 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006069 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006070 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006071 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006072 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006073 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006074
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006075 if (!np && !pdata)
6076 return -EINVAL;
6077
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006078 if (np)
6079 compat_info = of_device_get_match_data(dev);
6080
6081 if (pdata) {
6082 compat_info = pdata_device_get_match_data(dev);
6083
6084 if (!pdata->netdev)
6085 return -EINVAL;
6086
6087 for (port = 0; port < DSA_MAX_PORTS; port++) {
6088 if (!(pdata->enabled_ports & (1 << port)))
6089 continue;
6090 if (strcmp(pdata->cd.port_names[port], "cpu"))
6091 continue;
6092 pdata->cd.netdev[port] = &pdata->netdev->dev;
6093 break;
6094 }
6095 }
6096
Vivien Didelotcaac8542016-06-20 13:14:09 -04006097 if (!compat_info)
6098 return -EINVAL;
6099
Vivien Didelotfad09c72016-06-21 12:28:20 -04006100 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006101 if (!chip) {
6102 err = -ENOMEM;
6103 goto out;
6104 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006105
Vivien Didelotfad09c72016-06-21 12:28:20 -04006106 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006107
Vivien Didelotfad09c72016-06-21 12:28:20 -04006108 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006109 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006110 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006111
Andrew Lunnb4308f02016-11-21 23:26:55 +01006112 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006113 if (IS_ERR(chip->reset)) {
6114 err = PTR_ERR(chip->reset);
6115 goto out;
6116 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006117 if (chip->reset)
6118 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006119
Vivien Didelotfad09c72016-06-21 12:28:20 -04006120 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006121 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006122 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006123
Vivien Didelote57e5e72016-08-15 17:19:00 -04006124 mv88e6xxx_phy_init(chip);
6125
Andrew Lunn00baabe2018-05-19 22:31:35 +02006126 if (chip->info->ops->get_eeprom) {
6127 if (np)
6128 of_property_read_u32(np, "eeprom-length",
6129 &chip->eeprom_len);
6130 else
6131 chip->eeprom_len = pdata->eeprom_len;
6132 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006133
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006134 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006135 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006136 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006137 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006138 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006139
Andrew Lunna27415d2019-05-01 00:10:50 +02006140 if (np) {
6141 chip->irq = of_irq_get(np, 0);
6142 if (chip->irq == -EPROBE_DEFER) {
6143 err = chip->irq;
6144 goto out;
6145 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006146 }
6147
Andrew Lunna27415d2019-05-01 00:10:50 +02006148 if (pdata)
6149 chip->irq = pdata->irq;
6150
Andrew Lunn294d7112018-02-22 22:58:32 +01006151 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006152 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006153 * controllers
6154 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006155 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006156 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006157 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006158 else
6159 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006160 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006161
Andrew Lunn294d7112018-02-22 22:58:32 +01006162 if (err)
6163 goto out;
6164
6165 if (chip->info->g2_irqs > 0) {
6166 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006167 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006168 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006169 }
6170
Andrew Lunn294d7112018-02-22 22:58:32 +01006171 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6172 if (err)
6173 goto out_g2_irq;
6174
6175 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6176 if (err)
6177 goto out_g1_atu_prob_irq;
6178
Andrew Lunna3c53be52017-01-24 14:53:50 +01006179 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006180 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006181 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006182
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006183 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006184 if (err)
6185 goto out_mdio;
6186
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006187 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006188
6189out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006190 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006191out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006192 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006193out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006194 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006195out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006196 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006197 mv88e6xxx_g2_irq_free(chip);
6198out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006199 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006200 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006201 else
6202 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006203out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006204 if (pdata)
6205 dev_put(pdata->netdev);
6206
Andrew Lunndc30c352016-10-16 19:56:49 +02006207 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006208}
6209
6210static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6211{
6212 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006213 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006214
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006215 if (chip->info->ptp_support) {
6216 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006217 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006218 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006219
Andrew Lunn930188c2016-08-22 16:01:03 +02006220 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006221 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006222 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006223
Andrew Lunn76f38f12018-03-17 20:21:09 +01006224 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6225 mv88e6xxx_g1_atu_prob_irq_free(chip);
6226
6227 if (chip->info->g2_irqs > 0)
6228 mv88e6xxx_g2_irq_free(chip);
6229
Andrew Lunn76f38f12018-03-17 20:21:09 +01006230 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006231 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006232 else
6233 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006234}
6235
6236static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006237 {
6238 .compatible = "marvell,mv88e6085",
6239 .data = &mv88e6xxx_table[MV88E6085],
6240 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006241 {
6242 .compatible = "marvell,mv88e6190",
6243 .data = &mv88e6xxx_table[MV88E6190],
6244 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006245 {
6246 .compatible = "marvell,mv88e6250",
6247 .data = &mv88e6xxx_table[MV88E6250],
6248 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006249 { /* sentinel */ },
6250};
6251
6252MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6253
6254static struct mdio_driver mv88e6xxx_driver = {
6255 .probe = mv88e6xxx_probe,
6256 .remove = mv88e6xxx_remove,
6257 .mdiodrv.driver = {
6258 .name = "mv88e6085",
6259 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006260 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006261 },
6262};
6263
Andrew Lunn7324d502019-04-27 19:19:10 +02006264mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006265
6266MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6267MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6268MODULE_LICENSE("GPL");