blob: d6c3a22c8789cf1060cf5e92c05d17bf4e22de2b [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530310static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelot08f50062017-08-01 16:32:41 -0400813static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot5480db62017-08-01 16:32:40 -0400816 /* Nothing to do on the port's MAC */
817 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818}
819
Vivien Didelot08f50062017-08-01 16:32:41 -0400820static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
821 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822{
Vivien Didelot5480db62017-08-01 16:32:40 -0400823 /* Nothing to do on the port's MAC */
824 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800825}
826
Vivien Didelote5887a22017-03-30 17:37:11 -0400827static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700828{
Vivien Didelote5887a22017-03-30 17:37:11 -0400829 struct dsa_switch *ds = NULL;
830 struct net_device *br;
831 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500832 int i;
833
Vivien Didelote5887a22017-03-30 17:37:11 -0400834 if (dev < DSA_MAX_SWITCHES)
835 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836
Vivien Didelote5887a22017-03-30 17:37:11 -0400837 /* Prevent frames from unknown switch or port */
838 if (!ds || port >= ds->num_ports)
839 return 0;
840
841 /* Frames from DSA links and CPU ports can egress any local port */
842 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
843 return mv88e6xxx_port_mask(chip);
844
845 br = ds->ports[port].bridge_dev;
846 pvlan = 0;
847
848 /* Frames from user ports can egress any local DSA links and CPU ports,
849 * as well as any local member of their bridge group.
850 */
851 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
852 if (dsa_is_cpu_port(chip->ds, i) ||
853 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400854 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -0400855 pvlan |= BIT(i);
856
857 return pvlan;
858}
859
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400860static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400861{
862 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500863
864 /* prevent frames from going back out of the port they came in on */
865 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700866
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100867 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
871 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelot04bed142016-08-31 18:06:13 -0400873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400874 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400877 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400879
880 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400881 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700882}
883
Vivien Didelot9e907d72017-07-17 13:03:43 -0400884static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
885{
886 if (chip->info->ops->pot_clear)
887 return chip->info->ops->pot_clear(chip);
888
889 return 0;
890}
891
Vivien Didelot51c901a2017-07-17 13:03:41 -0400892static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
893{
894 if (chip->info->ops->mgmt_rsvd2cpu)
895 return chip->info->ops->mgmt_rsvd2cpu(chip);
896
897 return 0;
898}
899
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500900static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
901{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500902 int err;
903
Vivien Didelotdaefc942017-03-11 16:12:54 -0500904 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
905 if (err)
906 return err;
907
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500908 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
909 if (err)
910 return err;
911
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500912 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
913}
914
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400915static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
916{
917 int port;
918 int err;
919
920 if (!chip->info->ops->irl_init_all)
921 return 0;
922
923 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
924 /* Disable ingress rate limiting by resetting all per port
925 * ingress rate limit resources to their initial state.
926 */
927 err = chip->info->ops->irl_init_all(chip, port);
928 if (err)
929 return err;
930 }
931
932 return 0;
933}
934
Vivien Didelot04a69a12017-10-13 14:18:05 -0400935static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
936{
937 if (chip->info->ops->set_switch_mac) {
938 u8 addr[ETH_ALEN];
939
940 eth_random_addr(addr);
941
942 return chip->info->ops->set_switch_mac(chip, addr);
943 }
944
945 return 0;
946}
947
Vivien Didelot17a15942017-03-30 17:37:09 -0400948static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
949{
950 u16 pvlan = 0;
951
952 if (!mv88e6xxx_has_pvt(chip))
953 return -EOPNOTSUPP;
954
955 /* Skip the local source device, which uses in-chip port VLAN */
956 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400957 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400958
959 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
960}
961
Vivien Didelot81228992017-03-30 17:37:08 -0400962static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
963{
Vivien Didelot17a15942017-03-30 17:37:09 -0400964 int dev, port;
965 int err;
966
Vivien Didelot81228992017-03-30 17:37:08 -0400967 if (!mv88e6xxx_has_pvt(chip))
968 return 0;
969
970 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
971 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
972 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400973 err = mv88e6xxx_g2_misc_4_bit_port(chip);
974 if (err)
975 return err;
976
977 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
978 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
979 err = mv88e6xxx_pvt_map(chip, dev, port);
980 if (err)
981 return err;
982 }
983 }
984
985 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400986}
987
Vivien Didelot749efcb2016-09-22 16:49:24 -0400988static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
989{
990 struct mv88e6xxx_chip *chip = ds->priv;
991 int err;
992
993 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500994 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400995 mutex_unlock(&chip->reg_lock);
996
997 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400998 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400999}
1000
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001001static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1002{
1003 if (!chip->info->max_vid)
1004 return 0;
1005
1006 return mv88e6xxx_g1_vtu_flush(chip);
1007}
1008
Vivien Didelotf1394b782017-05-01 14:05:22 -04001009static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1010 struct mv88e6xxx_vtu_entry *entry)
1011{
1012 if (!chip->info->ops->vtu_getnext)
1013 return -EOPNOTSUPP;
1014
1015 return chip->info->ops->vtu_getnext(chip, entry);
1016}
1017
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001018static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1019 struct mv88e6xxx_vtu_entry *entry)
1020{
1021 if (!chip->info->ops->vtu_loadpurge)
1022 return -EOPNOTSUPP;
1023
1024 return chip->info->ops->vtu_loadpurge(chip, entry);
1025}
1026
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001027static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001028{
1029 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001030 struct mv88e6xxx_vtu_entry vlan = {
1031 .vid = chip->info->max_vid,
1032 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001033 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001034
1035 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1036
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001037 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001038 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001039 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001040 if (err)
1041 return err;
1042
1043 set_bit(*fid, fid_bitmap);
1044 }
1045
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001046 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001047 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001048 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001049 if (err)
1050 return err;
1051
1052 if (!vlan.valid)
1053 break;
1054
1055 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001056 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001057
1058 /* The reset value 0x000 is used to indicate that multiple address
1059 * databases are not needed. Return the next positive available.
1060 */
1061 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001062 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001063 return -ENOSPC;
1064
1065 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001066 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001067}
1068
Vivien Didelot567aa592017-05-01 14:05:25 -04001069static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1070 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001071{
1072 int err;
1073
1074 if (!vid)
1075 return -EINVAL;
1076
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001077 entry->vid = vid - 1;
1078 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001079
Vivien Didelotf1394b782017-05-01 14:05:22 -04001080 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001081 if (err)
1082 return err;
1083
Vivien Didelot567aa592017-05-01 14:05:25 -04001084 if (entry->vid == vid && entry->valid)
1085 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001086
Vivien Didelot567aa592017-05-01 14:05:25 -04001087 if (new) {
1088 int i;
1089
1090 /* Initialize a fresh VLAN entry */
1091 memset(entry, 0, sizeof(*entry));
1092 entry->valid = true;
1093 entry->vid = vid;
1094
Vivien Didelot553a7682017-06-07 18:12:16 -04001095 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001096 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001097 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001098 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001099
1100 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001101 }
1102
Vivien Didelot567aa592017-05-01 14:05:25 -04001103 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1104 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001105}
1106
Vivien Didelotda9c3592016-02-12 12:09:40 -05001107static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1108 u16 vid_begin, u16 vid_end)
1109{
Vivien Didelot04bed142016-08-31 18:06:13 -04001110 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001111 struct mv88e6xxx_vtu_entry vlan = {
1112 .vid = vid_begin - 1,
1113 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001114 int i, err;
1115
Andrew Lunndb06ae412017-09-25 23:32:20 +02001116 /* DSA and CPU ports have to be members of multiple vlans */
1117 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1118 return 0;
1119
Vivien Didelotda9c3592016-02-12 12:09:40 -05001120 if (!vid_begin)
1121 return -EOPNOTSUPP;
1122
Vivien Didelotfad09c72016-06-21 12:28:20 -04001123 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001124
Vivien Didelotda9c3592016-02-12 12:09:40 -05001125 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001126 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001127 if (err)
1128 goto unlock;
1129
1130 if (!vlan.valid)
1131 break;
1132
1133 if (vlan.vid > vid_end)
1134 break;
1135
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001136 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001137 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1138 continue;
1139
Andrew Lunncd886462017-11-09 22:29:53 +01001140 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001141 continue;
1142
Vivien Didelotbd00e052017-05-01 14:05:11 -04001143 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001144 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001145 continue;
1146
Vivien Didelotc8652c82017-10-16 11:12:19 -04001147 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001148 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001149 break; /* same bridge, check next VLAN */
1150
Vivien Didelotc8652c82017-10-16 11:12:19 -04001151 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001152 continue;
1153
Andrew Lunn743fcc22017-11-09 22:29:54 +01001154 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1155 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001156 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001157 err = -EOPNOTSUPP;
1158 goto unlock;
1159 }
1160 } while (vlan.vid < vid_end);
1161
1162unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001164
1165 return err;
1166}
1167
Vivien Didelotf81ec902016-05-09 13:22:58 -04001168static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1169 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001170{
Vivien Didelot04bed142016-08-31 18:06:13 -04001171 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001172 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1173 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001174 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001175
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001176 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001177 return -EOPNOTSUPP;
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001180 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001181 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001182
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001183 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001184}
1185
Vivien Didelot57d32312016-06-20 13:13:58 -04001186static int
1187mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1188 const struct switchdev_obj_port_vlan *vlan,
1189 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001190{
Vivien Didelot04bed142016-08-31 18:06:13 -04001191 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001192 int err;
1193
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001194 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001195 return -EOPNOTSUPP;
1196
Vivien Didelotda9c3592016-02-12 12:09:40 -05001197 /* If the requested port doesn't belong to the same bridge as the VLAN
1198 * members, do not support it (yet) and fallback to software VLAN.
1199 */
1200 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1201 vlan->vid_end);
1202 if (err)
1203 return err;
1204
Vivien Didelot76e398a2015-11-01 12:33:55 -05001205 /* We don't need any dynamic resource from the kernel (yet),
1206 * so skip the prepare phase.
1207 */
1208 return 0;
1209}
1210
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001211static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1212 const unsigned char *addr, u16 vid,
1213 u8 state)
1214{
1215 struct mv88e6xxx_vtu_entry vlan;
1216 struct mv88e6xxx_atu_entry entry;
1217 int err;
1218
1219 /* Null VLAN ID corresponds to the port private database */
1220 if (vid == 0)
1221 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1222 else
1223 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1224 if (err)
1225 return err;
1226
1227 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1228 ether_addr_copy(entry.mac, addr);
1229 eth_addr_dec(entry.mac);
1230
1231 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1232 if (err)
1233 return err;
1234
1235 /* Initialize a fresh ATU entry if it isn't found */
1236 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1237 !ether_addr_equal(entry.mac, addr)) {
1238 memset(&entry, 0, sizeof(entry));
1239 ether_addr_copy(entry.mac, addr);
1240 }
1241
1242 /* Purge the ATU entry only if no port is using it anymore */
1243 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1244 entry.portvec &= ~BIT(port);
1245 if (!entry.portvec)
1246 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1247 } else {
1248 entry.portvec |= BIT(port);
1249 entry.state = state;
1250 }
1251
1252 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1253}
1254
Andrew Lunn87fa8862017-11-09 22:29:56 +01001255static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1256 u16 vid)
1257{
1258 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1259 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1260
1261 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1262}
1263
1264static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1265{
1266 int port;
1267 int err;
1268
1269 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1270 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1271 if (err)
1272 return err;
1273 }
1274
1275 return 0;
1276}
1277
Vivien Didelotfad09c72016-06-21 12:28:20 -04001278static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001279 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001280{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001281 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001282 int err;
1283
Vivien Didelot567aa592017-05-01 14:05:25 -04001284 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001285 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001286 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001287
Vivien Didelotc91498e2017-06-07 18:12:13 -04001288 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001289
Andrew Lunn87fa8862017-11-09 22:29:56 +01001290 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1291 if (err)
1292 return err;
1293
1294 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001295}
1296
Vivien Didelotf81ec902016-05-09 13:22:58 -04001297static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1298 const struct switchdev_obj_port_vlan *vlan,
1299 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001300{
Vivien Didelot04bed142016-08-31 18:06:13 -04001301 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001302 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1303 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001304 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001305 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001306
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001307 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001308 return;
1309
Vivien Didelotc91498e2017-06-07 18:12:13 -04001310 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001311 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001312 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001313 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001314 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001315 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001316
Vivien Didelotfad09c72016-06-21 12:28:20 -04001317 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001318
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001319 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001320 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001321 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1322 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001323
Vivien Didelot77064f32016-11-04 03:23:30 +01001324 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001325 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1326 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001329}
1330
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001332 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001334 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001335 int i, err;
1336
Vivien Didelot567aa592017-05-01 14:05:25 -04001337 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001338 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001339 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001340
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001341 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001342 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001343 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001344
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001345 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001346
1347 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001348 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001349 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001350 if (vlan.member[i] !=
1351 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001352 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001353 break;
1354 }
1355 }
1356
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001357 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001358 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001359 return err;
1360
Vivien Didelote606ca32017-03-11 16:12:55 -05001361 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001362}
1363
Vivien Didelotf81ec902016-05-09 13:22:58 -04001364static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1365 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001366{
Vivien Didelot04bed142016-08-31 18:06:13 -04001367 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001368 u16 pvid, vid;
1369 int err = 0;
1370
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001371 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001372 return -EOPNOTSUPP;
1373
Vivien Didelotfad09c72016-06-21 12:28:20 -04001374 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001375
Vivien Didelot77064f32016-11-04 03:23:30 +01001376 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001377 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001378 goto unlock;
1379
Vivien Didelot76e398a2015-11-01 12:33:55 -05001380 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001382 if (err)
1383 goto unlock;
1384
1385 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001386 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001387 if (err)
1388 goto unlock;
1389 }
1390 }
1391
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001392unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001393 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001394
1395 return err;
1396}
1397
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001398static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1399 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001400{
Vivien Didelot04bed142016-08-31 18:06:13 -04001401 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001402 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001403
Vivien Didelotfad09c72016-06-21 12:28:20 -04001404 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001405 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1406 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001407 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001408
1409 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001410}
1411
Vivien Didelotf81ec902016-05-09 13:22:58 -04001412static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001413 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001414{
Vivien Didelot04bed142016-08-31 18:06:13 -04001415 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001416 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001417
Vivien Didelotfad09c72016-06-21 12:28:20 -04001418 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001419 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001420 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001421 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001422
Vivien Didelot83dabd12016-08-31 11:50:04 -04001423 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001424}
1425
Vivien Didelot83dabd12016-08-31 11:50:04 -04001426static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1427 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001428 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001429{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001430 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001431 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001432 int err;
1433
Vivien Didelot27c0e602017-06-15 12:14:01 -04001434 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001435 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001436
1437 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001438 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001439 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001440 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001441
Vivien Didelot27c0e602017-06-15 12:14:01 -04001442 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001443 break;
1444
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001445 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001446 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001447
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001448 if (!is_unicast_ether_addr(addr.mac))
1449 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001450
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001451 is_static = (addr.state ==
1452 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1453 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001454 if (err)
1455 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001456 } while (!is_broadcast_ether_addr(addr.mac));
1457
1458 return err;
1459}
1460
Vivien Didelot83dabd12016-08-31 11:50:04 -04001461static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001462 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001463{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001464 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001465 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001466 };
1467 u16 fid;
1468 int err;
1469
1470 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001471 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001472 if (err)
1473 return err;
1474
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001475 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001476 if (err)
1477 return err;
1478
1479 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001480 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001481 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001482 if (err)
1483 return err;
1484
1485 if (!vlan.valid)
1486 break;
1487
1488 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001489 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001490 if (err)
1491 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001492 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001493
1494 return err;
1495}
1496
Vivien Didelotf81ec902016-05-09 13:22:58 -04001497static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001498 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001499{
Vivien Didelot04bed142016-08-31 18:06:13 -04001500 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001501 int err;
1502
Vivien Didelotfad09c72016-06-21 12:28:20 -04001503 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001504 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001505 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001506
1507 return err;
1508}
1509
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001510static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1511 struct net_device *br)
1512{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001513 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001514 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001515 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001516 int err;
1517
1518 /* Remap the Port VLAN of each local bridge group member */
1519 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1520 if (chip->ds->ports[port].bridge_dev == br) {
1521 err = mv88e6xxx_port_vlan_map(chip, port);
1522 if (err)
1523 return err;
1524 }
1525 }
1526
Vivien Didelote96a6e02017-03-30 17:37:13 -04001527 if (!mv88e6xxx_has_pvt(chip))
1528 return 0;
1529
1530 /* Remap the Port VLAN of each cross-chip bridge group member */
1531 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1532 ds = chip->ds->dst->ds[dev];
1533 if (!ds)
1534 break;
1535
1536 for (port = 0; port < ds->num_ports; ++port) {
1537 if (ds->ports[port].bridge_dev == br) {
1538 err = mv88e6xxx_pvt_map(chip, dev, port);
1539 if (err)
1540 return err;
1541 }
1542 }
1543 }
1544
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001545 return 0;
1546}
1547
Vivien Didelotf81ec902016-05-09 13:22:58 -04001548static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001549 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001550{
Vivien Didelot04bed142016-08-31 18:06:13 -04001551 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001552 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001553
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001555 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001556 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001557
Vivien Didelot466dfa02016-02-26 13:16:05 -05001558 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001559}
1560
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001561static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1562 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001563{
Vivien Didelot04bed142016-08-31 18:06:13 -04001564 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001565
Vivien Didelotfad09c72016-06-21 12:28:20 -04001566 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001567 if (mv88e6xxx_bridge_map(chip, br) ||
1568 mv88e6xxx_port_vlan_map(chip, port))
1569 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001570 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001571}
1572
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001573static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1574 int port, struct net_device *br)
1575{
1576 struct mv88e6xxx_chip *chip = ds->priv;
1577 int err;
1578
1579 if (!mv88e6xxx_has_pvt(chip))
1580 return 0;
1581
1582 mutex_lock(&chip->reg_lock);
1583 err = mv88e6xxx_pvt_map(chip, dev, port);
1584 mutex_unlock(&chip->reg_lock);
1585
1586 return err;
1587}
1588
1589static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1590 int port, struct net_device *br)
1591{
1592 struct mv88e6xxx_chip *chip = ds->priv;
1593
1594 if (!mv88e6xxx_has_pvt(chip))
1595 return;
1596
1597 mutex_lock(&chip->reg_lock);
1598 if (mv88e6xxx_pvt_map(chip, dev, port))
1599 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1600 mutex_unlock(&chip->reg_lock);
1601}
1602
Vivien Didelot17e708b2016-12-05 17:30:27 -05001603static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1604{
1605 if (chip->info->ops->reset)
1606 return chip->info->ops->reset(chip);
1607
1608 return 0;
1609}
1610
Vivien Didelot309eca62016-12-05 17:30:26 -05001611static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1612{
1613 struct gpio_desc *gpiod = chip->reset;
1614
1615 /* If there is a GPIO connected to the reset pin, toggle it */
1616 if (gpiod) {
1617 gpiod_set_value_cansleep(gpiod, 1);
1618 usleep_range(10000, 20000);
1619 gpiod_set_value_cansleep(gpiod, 0);
1620 usleep_range(10000, 20000);
1621 }
1622}
1623
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001624static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1625{
1626 int i, err;
1627
1628 /* Set all ports to the Disabled state */
1629 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001630 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001631 if (err)
1632 return err;
1633 }
1634
1635 /* Wait for transmit queues to drain,
1636 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1637 */
1638 usleep_range(2000, 4000);
1639
1640 return 0;
1641}
1642
Vivien Didelotfad09c72016-06-21 12:28:20 -04001643static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001644{
Vivien Didelota935c052016-09-29 12:21:53 -04001645 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001646
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001647 err = mv88e6xxx_disable_ports(chip);
1648 if (err)
1649 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001650
Vivien Didelot309eca62016-12-05 17:30:26 -05001651 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001652
Vivien Didelot17e708b2016-12-05 17:30:27 -05001653 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001654}
1655
Vivien Didelot43145572017-03-11 16:12:59 -05001656static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001657 enum mv88e6xxx_frame_mode frame,
1658 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001659{
1660 int err;
1661
Vivien Didelot43145572017-03-11 16:12:59 -05001662 if (!chip->info->ops->port_set_frame_mode)
1663 return -EOPNOTSUPP;
1664
1665 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001666 if (err)
1667 return err;
1668
Vivien Didelot43145572017-03-11 16:12:59 -05001669 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1670 if (err)
1671 return err;
1672
1673 if (chip->info->ops->port_set_ether_type)
1674 return chip->info->ops->port_set_ether_type(chip, port, etype);
1675
1676 return 0;
1677}
1678
1679static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1680{
1681 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001682 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001683 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001684}
1685
1686static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1687{
1688 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001689 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001690 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001691}
1692
1693static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1694{
1695 return mv88e6xxx_set_port_mode(chip, port,
1696 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001697 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1698 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001699}
1700
1701static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1702{
1703 if (dsa_is_dsa_port(chip->ds, port))
1704 return mv88e6xxx_set_port_mode_dsa(chip, port);
1705
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001706 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001707 return mv88e6xxx_set_port_mode_normal(chip, port);
1708
1709 /* Setup CPU port mode depending on its supported tag format */
1710 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1711 return mv88e6xxx_set_port_mode_dsa(chip, port);
1712
1713 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1714 return mv88e6xxx_set_port_mode_edsa(chip, port);
1715
1716 return -EINVAL;
1717}
1718
Vivien Didelotea698f42017-03-11 16:12:50 -05001719static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1720{
1721 bool message = dsa_is_dsa_port(chip->ds, port);
1722
1723 return mv88e6xxx_port_set_message_port(chip, port, message);
1724}
1725
Vivien Didelot601aeed2017-03-11 16:13:00 -05001726static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1727{
1728 bool flood = port == dsa_upstream_port(chip->ds);
1729
1730 /* Upstream ports flood frames with unknown unicast or multicast DA */
1731 if (chip->info->ops->port_set_egress_floods)
1732 return chip->info->ops->port_set_egress_floods(chip, port,
1733 flood, flood);
1734
1735 return 0;
1736}
1737
Andrew Lunn6d917822017-05-26 01:03:21 +02001738static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1739 bool on)
1740{
Vivien Didelot523a8902017-05-26 18:02:42 -04001741 if (chip->info->ops->serdes_power)
1742 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001743
Vivien Didelot523a8902017-05-26 18:02:42 -04001744 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001745}
1746
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001748{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001749 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001750 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001751 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001752
Vivien Didelotd78343d2016-11-04 03:23:36 +01001753 /* MAC Forcing register: don't force link, speed, duplex or flow control
1754 * state to any particular values on physical ports, but force the CPU
1755 * port and all DSA ports to their maximum bandwidth and full duplex.
1756 */
1757 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1758 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1759 SPEED_MAX, DUPLEX_FULL,
1760 PHY_INTERFACE_MODE_NA);
1761 else
1762 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1763 SPEED_UNFORCED, DUPLEX_UNFORCED,
1764 PHY_INTERFACE_MODE_NA);
1765 if (err)
1766 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001767
1768 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1769 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1770 * tunneling, determine priority by looking at 802.1p and IP
1771 * priority fields (IP prio has precedence), and set STP state
1772 * to Forwarding.
1773 *
1774 * If this is the CPU link, use DSA or EDSA tagging depending
1775 * on which tagging mode was configured.
1776 *
1777 * If this is a link to another switch, use DSA tagging mode.
1778 *
1779 * If this is the upstream port for this switch, enable
1780 * forwarding of unknown unicasts and multicasts.
1781 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001782 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1783 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1784 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1785 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001786 if (err)
1787 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001788
Vivien Didelot601aeed2017-03-11 16:13:00 -05001789 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001790 if (err)
1791 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001792
Vivien Didelot601aeed2017-03-11 16:13:00 -05001793 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001794 if (err)
1795 return err;
1796
Andrew Lunn04aca992017-05-26 01:03:24 +02001797 /* Enable the SERDES interface for DSA and CPU ports. Normal
1798 * ports SERDES are enabled when the port is enabled, thus
1799 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001800 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001801 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1802 err = mv88e6xxx_serdes_power(chip, port, true);
1803 if (err)
1804 return err;
1805 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001806
Vivien Didelot8efdda42015-08-13 12:52:23 -04001807 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001808 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001809 * untagged frames on this port, do a destination address lookup on all
1810 * received packets as usual, disable ARP mirroring and don't send a
1811 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001812 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001813 err = mv88e6xxx_port_set_map_da(chip, port);
1814 if (err)
1815 return err;
1816
Andrew Lunn54d792f2015-05-06 01:09:47 +02001817 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001818 if (chip->info->ops->port_set_upstream_port) {
1819 err = chip->info->ops->port_set_upstream_port(
1820 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001821 if (err)
1822 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001823 }
1824
Andrew Lunna23b2962017-02-04 20:15:28 +01001825 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001826 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001827 if (err)
1828 return err;
1829
Vivien Didelotcd782652017-06-08 18:34:13 -04001830 if (chip->info->ops->port_set_jumbo_size) {
1831 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001832 if (err)
1833 return err;
1834 }
1835
Andrew Lunn54d792f2015-05-06 01:09:47 +02001836 /* Port Association Vector: when learning source addresses
1837 * of packets, add the address to the address database using
1838 * a port bitmap that has only the bit for this port set and
1839 * the other bits clear.
1840 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001841 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001842 /* Disable learning for CPU port */
1843 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001844 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001845
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001846 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1847 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001848 if (err)
1849 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001850
1851 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001852 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1853 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001854 if (err)
1855 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001856
Vivien Didelot08984322017-06-08 18:34:12 -04001857 if (chip->info->ops->port_pause_limit) {
1858 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001859 if (err)
1860 return err;
1861 }
1862
Vivien Didelotc8c94892017-03-11 16:13:01 -05001863 if (chip->info->ops->port_disable_learn_limit) {
1864 err = chip->info->ops->port_disable_learn_limit(chip, port);
1865 if (err)
1866 return err;
1867 }
1868
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001869 if (chip->info->ops->port_disable_pri_override) {
1870 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001871 if (err)
1872 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001873 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001874
Andrew Lunnef0a7312016-12-03 04:35:16 +01001875 if (chip->info->ops->port_tag_remap) {
1876 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001877 if (err)
1878 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001879 }
1880
Andrew Lunnef70b112016-12-03 04:45:18 +01001881 if (chip->info->ops->port_egress_rate_limiting) {
1882 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001883 if (err)
1884 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885 }
1886
Vivien Didelotea698f42017-03-11 16:12:50 -05001887 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001888 if (err)
1889 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001890
Vivien Didelot207afda2016-04-14 14:42:09 -04001891 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001892 * database, and allow bidirectional communication between the
1893 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001894 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001895 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001896 if (err)
1897 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001898
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001899 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001900 if (err)
1901 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001902
1903 /* Default VLAN ID and priority: don't set a default VLAN
1904 * ID, and set the default packet priority to zero.
1905 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001906 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001907}
1908
Andrew Lunn04aca992017-05-26 01:03:24 +02001909static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1910 struct phy_device *phydev)
1911{
1912 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001913 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001914
1915 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001916 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001917 mutex_unlock(&chip->reg_lock);
1918
1919 return err;
1920}
1921
1922static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1923 struct phy_device *phydev)
1924{
1925 struct mv88e6xxx_chip *chip = ds->priv;
1926
1927 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001928 if (mv88e6xxx_serdes_power(chip, port, false))
1929 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001930 mutex_unlock(&chip->reg_lock);
1931}
1932
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001933static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1934 unsigned int ageing_time)
1935{
Vivien Didelot04bed142016-08-31 18:06:13 -04001936 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001937 int err;
1938
1939 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001940 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001941 mutex_unlock(&chip->reg_lock);
1942
1943 return err;
1944}
1945
Vivien Didelot97299342016-07-18 20:45:30 -04001946static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001947{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001948 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04001949 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04001950 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001951
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001952 if (chip->info->ops->set_cpu_port) {
1953 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001954 if (err)
1955 return err;
1956 }
1957
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001958 if (chip->info->ops->set_egress_port) {
1959 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001960 if (err)
1961 return err;
1962 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04001963
Vivien Didelot50484ff2016-05-09 13:22:54 -04001964 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001965 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
1966 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04001967 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04001968 if (err)
1969 return err;
1970
Vivien Didelot08a01262016-05-09 13:22:50 -04001971 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001972 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001973 if (err)
1974 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001975 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001976 if (err)
1977 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001978 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001979 if (err)
1980 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001981 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001982 if (err)
1983 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001984 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001985 if (err)
1986 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001987 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001988 if (err)
1989 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001990 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001991 if (err)
1992 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001993 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001994 if (err)
1995 return err;
1996
1997 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001998 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04001999 if (err)
2000 return err;
2001
Andrew Lunnde2273872016-11-21 23:27:01 +01002002 /* Initialize the statistics unit */
2003 err = mv88e6xxx_stats_set_histogram(chip);
2004 if (err)
2005 return err;
2006
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002007 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002008}
2009
Vivien Didelotf81ec902016-05-09 13:22:58 -04002010static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002011{
Vivien Didelot04bed142016-08-31 18:06:13 -04002012 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002013 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002014 int i;
2015
Vivien Didelotfad09c72016-06-21 12:28:20 -04002016 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002017 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002018
Vivien Didelotfad09c72016-06-21 12:28:20 -04002019 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002020
Vivien Didelot97299342016-07-18 20:45:30 -04002021 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002022 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002023 if (dsa_is_unused_port(ds, i))
2024 continue;
2025
Vivien Didelot97299342016-07-18 20:45:30 -04002026 err = mv88e6xxx_setup_port(chip, i);
2027 if (err)
2028 goto unlock;
2029 }
2030
2031 /* Setup Switch Global 1 Registers */
2032 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002033 if (err)
2034 goto unlock;
2035
Vivien Didelot97299342016-07-18 20:45:30 -04002036 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002037 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002038 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002039 if (err)
2040 goto unlock;
2041 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002042
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002043 err = mv88e6xxx_irl_setup(chip);
2044 if (err)
2045 goto unlock;
2046
Vivien Didelot04a69a12017-10-13 14:18:05 -04002047 err = mv88e6xxx_mac_setup(chip);
2048 if (err)
2049 goto unlock;
2050
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002051 err = mv88e6xxx_phy_setup(chip);
2052 if (err)
2053 goto unlock;
2054
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002055 err = mv88e6xxx_vtu_setup(chip);
2056 if (err)
2057 goto unlock;
2058
Vivien Didelot81228992017-03-30 17:37:08 -04002059 err = mv88e6xxx_pvt_setup(chip);
2060 if (err)
2061 goto unlock;
2062
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002063 err = mv88e6xxx_atu_setup(chip);
2064 if (err)
2065 goto unlock;
2066
Andrew Lunn87fa8862017-11-09 22:29:56 +01002067 err = mv88e6xxx_broadcast_setup(chip, 0);
2068 if (err)
2069 goto unlock;
2070
Vivien Didelot9e907d72017-07-17 13:03:43 -04002071 err = mv88e6xxx_pot_setup(chip);
2072 if (err)
2073 goto unlock;
2074
Vivien Didelot51c901a2017-07-17 13:03:41 -04002075 err = mv88e6xxx_rsvd2cpu_setup(chip);
2076 if (err)
2077 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002078
Vivien Didelot6b17e862015-08-13 12:52:18 -04002079unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002080 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002081
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002082 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002083}
2084
Vivien Didelote57e5e72016-08-15 17:19:00 -04002085static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002086{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002087 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2088 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002089 u16 val;
2090 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002091
Andrew Lunnee26a222017-01-24 14:53:48 +01002092 if (!chip->info->ops->phy_read)
2093 return -EOPNOTSUPP;
2094
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002096 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002098
Andrew Lunnda9f3302017-02-01 03:40:05 +01002099 if (reg == MII_PHYSID2) {
2100 /* Some internal PHYS don't have a model number. Use
2101 * the mv88e6390 family model number instead.
2102 */
2103 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002104 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002105 }
2106
Vivien Didelote57e5e72016-08-15 17:19:00 -04002107 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002108}
2109
Vivien Didelote57e5e72016-08-15 17:19:00 -04002110static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002111{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002112 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2113 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002114 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002115
Andrew Lunnee26a222017-01-24 14:53:48 +01002116 if (!chip->info->ops->phy_write)
2117 return -EOPNOTSUPP;
2118
Vivien Didelotfad09c72016-06-21 12:28:20 -04002119 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002120 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002121 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002122
2123 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002124}
2125
Vivien Didelotfad09c72016-06-21 12:28:20 -04002126static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002127 struct device_node *np,
2128 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002129{
2130 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002131 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002132 struct mii_bus *bus;
2133 int err;
2134
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002135 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002136 if (!bus)
2137 return -ENOMEM;
2138
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002139 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002140 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002141 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002142 INIT_LIST_HEAD(&mdio_bus->list);
2143 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002144
Andrew Lunnb516d452016-06-04 21:17:06 +02002145 if (np) {
2146 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002147 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002148 } else {
2149 bus->name = "mv88e6xxx SMI";
2150 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2151 }
2152
2153 bus->read = mv88e6xxx_mdio_read;
2154 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002155 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002156
Andrew Lunna3c53be52017-01-24 14:53:50 +01002157 if (np)
2158 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002159 else
2160 err = mdiobus_register(bus);
2161 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002162 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002163 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002164 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002165
2166 if (external)
2167 list_add_tail(&mdio_bus->list, &chip->mdios);
2168 else
2169 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002170
2171 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002172}
2173
Andrew Lunna3c53be52017-01-24 14:53:50 +01002174static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2175 { .compatible = "marvell,mv88e6xxx-mdio-external",
2176 .data = (void *)true },
2177 { },
2178};
2179
2180static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2181 struct device_node *np)
2182{
2183 const struct of_device_id *match;
2184 struct device_node *child;
2185 int err;
2186
2187 /* Always register one mdio bus for the internal/default mdio
2188 * bus. This maybe represented in the device tree, but is
2189 * optional.
2190 */
2191 child = of_get_child_by_name(np, "mdio");
2192 err = mv88e6xxx_mdio_register(chip, child, false);
2193 if (err)
2194 return err;
2195
2196 /* Walk the device tree, and see if there are any other nodes
2197 * which say they are compatible with the external mdio
2198 * bus.
2199 */
2200 for_each_available_child_of_node(np, child) {
2201 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2202 if (match) {
2203 err = mv88e6xxx_mdio_register(chip, child, true);
2204 if (err)
2205 return err;
2206 }
2207 }
2208
2209 return 0;
2210}
2211
2212static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002213
2214{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002215 struct mv88e6xxx_mdio_bus *mdio_bus;
2216 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002217
Andrew Lunna3c53be52017-01-24 14:53:50 +01002218 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2219 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002220
Andrew Lunna3c53be52017-01-24 14:53:50 +01002221 mdiobus_unregister(bus);
2222 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002223}
2224
Vivien Didelot855b1932016-07-20 18:18:35 -04002225static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2226{
Vivien Didelot04bed142016-08-31 18:06:13 -04002227 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002228
2229 return chip->eeprom_len;
2230}
2231
Vivien Didelot855b1932016-07-20 18:18:35 -04002232static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2233 struct ethtool_eeprom *eeprom, u8 *data)
2234{
Vivien Didelot04bed142016-08-31 18:06:13 -04002235 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002236 int err;
2237
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002238 if (!chip->info->ops->get_eeprom)
2239 return -EOPNOTSUPP;
2240
Vivien Didelot855b1932016-07-20 18:18:35 -04002241 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002242 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002243 mutex_unlock(&chip->reg_lock);
2244
2245 if (err)
2246 return err;
2247
2248 eeprom->magic = 0xc3ec4951;
2249
2250 return 0;
2251}
2252
Vivien Didelot855b1932016-07-20 18:18:35 -04002253static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2254 struct ethtool_eeprom *eeprom, u8 *data)
2255{
Vivien Didelot04bed142016-08-31 18:06:13 -04002256 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002257 int err;
2258
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002259 if (!chip->info->ops->set_eeprom)
2260 return -EOPNOTSUPP;
2261
Vivien Didelot855b1932016-07-20 18:18:35 -04002262 if (eeprom->magic != 0xc3ec4951)
2263 return -EINVAL;
2264
2265 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002266 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002267 mutex_unlock(&chip->reg_lock);
2268
2269 return err;
2270}
2271
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002272static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002273 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002274 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002275 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002276 .phy_read = mv88e6185_phy_ppu_read,
2277 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002278 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002279 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002280 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002281 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002282 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002283 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002284 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002285 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002286 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002287 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002288 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002289 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002290 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002291 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2292 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002293 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002294 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2295 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002296 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002297 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002298 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002299 .ppu_enable = mv88e6185_g1_ppu_enable,
2300 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002301 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002302 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002303 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002304};
2305
2306static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002307 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002308 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002309 .phy_read = mv88e6185_phy_ppu_read,
2310 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002311 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002312 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002313 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002314 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002315 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002316 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002317 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002318 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002319 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2320 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002321 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002322 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002323 .ppu_enable = mv88e6185_g1_ppu_enable,
2324 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002325 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002326 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002327 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002328};
2329
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002330static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002331 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002332 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002333 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2334 .phy_read = mv88e6xxx_g2_smi_phy_read,
2335 .phy_write = mv88e6xxx_g2_smi_phy_write,
2336 .port_set_link = mv88e6xxx_port_set_link,
2337 .port_set_duplex = mv88e6xxx_port_set_duplex,
2338 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002339 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002340 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002341 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002342 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002343 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002344 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002345 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002346 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002347 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002348 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002349 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002350 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2351 .stats_get_strings = mv88e6095_stats_get_strings,
2352 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002353 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2354 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002355 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002356 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002357 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002358 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002359 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002360 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002361};
2362
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002363static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002364 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002365 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002366 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002367 .phy_read = mv88e6xxx_g2_smi_phy_read,
2368 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002369 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002370 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002371 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002372 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002373 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002374 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002375 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002376 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002377 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002378 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2379 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002380 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002381 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2382 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002383 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002384 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002385 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002386 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002387 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002388 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002389};
2390
2391static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002392 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002393 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002394 .phy_read = mv88e6185_phy_ppu_read,
2395 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002396 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002397 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002398 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002399 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002400 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002401 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002402 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002403 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002404 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002405 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002406 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002407 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002408 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002409 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2410 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002411 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002412 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2413 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002414 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002415 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002416 .ppu_enable = mv88e6185_g1_ppu_enable,
2417 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002418 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002419 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002420 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002421};
2422
Vivien Didelot990e27b2017-03-28 13:50:32 -04002423static const struct mv88e6xxx_ops mv88e6141_ops = {
2424 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002425 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002426 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2427 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2428 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2429 .phy_read = mv88e6xxx_g2_smi_phy_read,
2430 .phy_write = mv88e6xxx_g2_smi_phy_write,
2431 .port_set_link = mv88e6xxx_port_set_link,
2432 .port_set_duplex = mv88e6xxx_port_set_duplex,
2433 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2434 .port_set_speed = mv88e6390_port_set_speed,
2435 .port_tag_remap = mv88e6095_port_tag_remap,
2436 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2437 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2438 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002439 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002440 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002441 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002442 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2443 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2444 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002445 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002446 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2447 .stats_get_strings = mv88e6320_stats_get_strings,
2448 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002449 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2450 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002451 .watchdog_ops = &mv88e6390_watchdog_ops,
2452 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002453 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002454 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002455 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002456 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002457};
2458
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002459static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002460 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002461 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002462 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002463 .phy_read = mv88e6xxx_g2_smi_phy_read,
2464 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002465 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002466 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002467 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002468 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002469 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002470 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002471 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002472 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002473 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002474 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002475 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002476 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002477 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002478 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002479 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2480 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002481 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002482 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2483 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002484 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002485 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002486 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002487 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002488 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002489 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002490};
2491
2492static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002493 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002494 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002495 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002496 .phy_read = mv88e6165_phy_read,
2497 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002498 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002499 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002500 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002501 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002502 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002503 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002504 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002505 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2506 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002507 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002508 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2509 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002510 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002511 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002512 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002513 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002514 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002515 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002516};
2517
2518static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002519 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002520 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002521 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002522 .phy_read = mv88e6xxx_g2_smi_phy_read,
2523 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002524 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002525 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002526 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002527 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002528 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002530 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002531 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002532 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002533 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002534 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002535 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002536 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002537 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002538 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002539 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2540 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002541 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002542 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2543 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002544 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002545 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002546 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002547 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002548 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002549 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002550};
2551
2552static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002553 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002554 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002555 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2556 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002557 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002558 .phy_read = mv88e6xxx_g2_smi_phy_read,
2559 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002560 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002561 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002562 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002563 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002564 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002565 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002566 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002567 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002568 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002569 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002570 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002571 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002572 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002573 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002574 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002575 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2576 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002577 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002578 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2579 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002580 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002581 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002582 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002583 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002584 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002585 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002586 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002587};
2588
2589static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002590 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002591 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002592 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002593 .phy_read = mv88e6xxx_g2_smi_phy_read,
2594 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002595 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002596 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002597 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002598 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002599 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002600 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002601 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002602 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002603 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002604 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002605 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002606 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002607 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002608 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002609 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002610 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2611 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002612 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002613 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2614 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002615 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002616 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002617 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002618 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002619 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002620 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002621};
2622
2623static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002624 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002625 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002626 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2627 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002628 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002629 .phy_read = mv88e6xxx_g2_smi_phy_read,
2630 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002631 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002632 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002633 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002634 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002635 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002636 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002637 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002638 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002639 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002640 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002641 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002642 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002643 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002644 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002645 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002646 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2647 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002648 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002649 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2650 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002651 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002652 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002653 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002654 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002655 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002656 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002657 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002658};
2659
2660static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002661 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002662 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002663 .phy_read = mv88e6185_phy_ppu_read,
2664 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002665 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002666 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002667 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002668 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002669 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002670 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002671 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002672 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002673 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002674 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2675 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002676 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002677 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2678 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002679 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002680 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002681 .ppu_enable = mv88e6185_g1_ppu_enable,
2682 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002683 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002684 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002685 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002686};
2687
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002688static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002689 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002690 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002691 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2692 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002693 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2694 .phy_read = mv88e6xxx_g2_smi_phy_read,
2695 .phy_write = mv88e6xxx_g2_smi_phy_write,
2696 .port_set_link = mv88e6xxx_port_set_link,
2697 .port_set_duplex = mv88e6xxx_port_set_duplex,
2698 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2699 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002700 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002701 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002702 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002703 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002704 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002705 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002706 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002707 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002708 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002709 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2710 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002711 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002712 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2713 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002714 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002715 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002716 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002717 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002718 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2719 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002720 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002721};
2722
2723static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002724 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002725 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002726 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2727 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002728 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2729 .phy_read = mv88e6xxx_g2_smi_phy_read,
2730 .phy_write = mv88e6xxx_g2_smi_phy_write,
2731 .port_set_link = mv88e6xxx_port_set_link,
2732 .port_set_duplex = mv88e6xxx_port_set_duplex,
2733 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2734 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002735 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002736 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002737 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002738 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002739 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002740 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002741 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002742 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002743 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002744 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2745 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002746 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002747 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2748 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002749 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002750 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002751 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002752 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002753 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2754 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002755 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002756};
2757
2758static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002759 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002760 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002761 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2762 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002763 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2764 .phy_read = mv88e6xxx_g2_smi_phy_read,
2765 .phy_write = mv88e6xxx_g2_smi_phy_write,
2766 .port_set_link = mv88e6xxx_port_set_link,
2767 .port_set_duplex = mv88e6xxx_port_set_duplex,
2768 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2769 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002770 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002771 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002772 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002773 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002774 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002775 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002776 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002777 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002778 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002779 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2780 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002781 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002782 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2783 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002784 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002785 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002786 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002787 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002788 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2789 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002790 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002791};
2792
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002793static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002794 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002795 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002796 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2797 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002798 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002799 .phy_read = mv88e6xxx_g2_smi_phy_read,
2800 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002801 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002802 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002803 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002804 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002805 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002806 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002807 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002808 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002809 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002810 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002811 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002812 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002813 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002814 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002815 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002816 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2817 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002818 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002819 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2820 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002821 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002822 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002823 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002824 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002825 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002826 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002827 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002828};
2829
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002830static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002831 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002832 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002833 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2834 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002835 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2836 .phy_read = mv88e6xxx_g2_smi_phy_read,
2837 .phy_write = mv88e6xxx_g2_smi_phy_write,
2838 .port_set_link = mv88e6xxx_port_set_link,
2839 .port_set_duplex = mv88e6xxx_port_set_duplex,
2840 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2841 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002842 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002843 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002844 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002845 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002846 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002847 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002848 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002849 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002850 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002851 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002852 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2853 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002854 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002855 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2856 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002857 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002858 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002859 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002860 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002861 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2862 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002863 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002864};
2865
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002866static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002867 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002868 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002869 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2870 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002871 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002872 .phy_read = mv88e6xxx_g2_smi_phy_read,
2873 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002874 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002875 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002876 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002877 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002878 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002879 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002880 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002881 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002882 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002883 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002884 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002885 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002886 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002887 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002888 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2889 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002890 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002891 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2892 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002893 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002894 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002895 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002896 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002897 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002898};
2899
2900static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002901 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002902 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002903 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2904 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002905 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002906 .phy_read = mv88e6xxx_g2_smi_phy_read,
2907 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002908 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002909 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002910 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002911 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002912 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002913 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002914 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002915 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002916 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002917 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002918 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002919 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002920 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002921 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002922 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2923 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002924 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002925 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2926 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002927 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002928 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002929 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002930};
2931
Vivien Didelot16e329a2017-03-28 13:50:33 -04002932static const struct mv88e6xxx_ops mv88e6341_ops = {
2933 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002934 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002935 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2936 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2937 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2938 .phy_read = mv88e6xxx_g2_smi_phy_read,
2939 .phy_write = mv88e6xxx_g2_smi_phy_write,
2940 .port_set_link = mv88e6xxx_port_set_link,
2941 .port_set_duplex = mv88e6xxx_port_set_duplex,
2942 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2943 .port_set_speed = mv88e6390_port_set_speed,
2944 .port_tag_remap = mv88e6095_port_tag_remap,
2945 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2946 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2947 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002948 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002949 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002950 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002951 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2952 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2953 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002954 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002955 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2956 .stats_get_strings = mv88e6320_stats_get_strings,
2957 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002958 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2959 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002960 .watchdog_ops = &mv88e6390_watchdog_ops,
2961 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002962 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002963 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002964 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002965 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002966};
2967
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002968static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002969 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002970 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002971 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002972 .phy_read = mv88e6xxx_g2_smi_phy_read,
2973 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002974 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002975 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002976 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002977 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002978 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002979 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002980 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002981 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002982 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002983 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002984 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002985 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002986 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002987 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002988 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002989 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2990 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002991 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002992 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2993 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002994 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002995 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002996 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002997 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002998 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002999 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003000};
3001
3002static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003003 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003004 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003005 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003006 .phy_read = mv88e6xxx_g2_smi_phy_read,
3007 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003008 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003009 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003010 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003011 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003012 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003013 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003014 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003015 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003016 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003017 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003018 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003019 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003020 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003021 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003022 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003023 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3024 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003025 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003026 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3027 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003028 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003029 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003030 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003031 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003032 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003033 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003034};
3035
3036static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003037 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003038 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003039 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3040 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003041 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003042 .phy_read = mv88e6xxx_g2_smi_phy_read,
3043 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003044 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003045 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003046 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003047 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003048 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003049 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003050 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003051 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003052 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003053 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003054 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003055 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003056 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003057 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003058 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003059 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3060 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003061 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003062 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3063 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003064 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003065 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003066 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003067 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003068 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003069 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003070 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003071};
3072
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003073static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003074 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003075 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003076 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3077 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003078 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3079 .phy_read = mv88e6xxx_g2_smi_phy_read,
3080 .phy_write = mv88e6xxx_g2_smi_phy_write,
3081 .port_set_link = mv88e6xxx_port_set_link,
3082 .port_set_duplex = mv88e6xxx_port_set_duplex,
3083 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3084 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003085 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003086 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003087 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003088 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003089 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003090 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003091 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003092 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003093 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003094 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003095 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003096 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003097 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3098 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003099 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003100 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3101 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003102 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003103 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003104 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003105 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003106 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3107 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003108 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003109};
3110
3111static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003112 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003113 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003114 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3115 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003116 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3117 .phy_read = mv88e6xxx_g2_smi_phy_read,
3118 .phy_write = mv88e6xxx_g2_smi_phy_write,
3119 .port_set_link = mv88e6xxx_port_set_link,
3120 .port_set_duplex = mv88e6xxx_port_set_duplex,
3121 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3122 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003123 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003124 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003125 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003126 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003127 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003128 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003129 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003130 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003131 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003132 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003133 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003134 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003135 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3136 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003137 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003138 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3139 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003140 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003141 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003142 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003143 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003144 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3145 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003146 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003147};
3148
Vivien Didelotf81ec902016-05-09 13:22:58 -04003149static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3150 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003151 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003152 .family = MV88E6XXX_FAMILY_6097,
3153 .name = "Marvell 88E6085",
3154 .num_databases = 4096,
3155 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003156 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003157 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003158 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003159 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003160 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003161 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003162 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003163 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003164 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003165 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003166 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003167 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003168 },
3169
3170 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003171 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003172 .family = MV88E6XXX_FAMILY_6095,
3173 .name = "Marvell 88E6095/88E6095F",
3174 .num_databases = 256,
3175 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003176 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003177 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003178 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003179 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003180 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003181 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003182 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003183 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003184 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003185 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003186 },
3187
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003188 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003189 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003190 .family = MV88E6XXX_FAMILY_6097,
3191 .name = "Marvell 88E6097/88E6097F",
3192 .num_databases = 4096,
3193 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003194 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003195 .port_base_addr = 0x10,
3196 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003197 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003198 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003199 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003200 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003201 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003202 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003203 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003204 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003205 .ops = &mv88e6097_ops,
3206 },
3207
Vivien Didelotf81ec902016-05-09 13:22:58 -04003208 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003209 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003210 .family = MV88E6XXX_FAMILY_6165,
3211 .name = "Marvell 88E6123",
3212 .num_databases = 4096,
3213 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003214 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003215 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003216 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003217 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003218 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003219 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003220 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003221 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003222 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003223 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003224 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003225 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003226 },
3227
3228 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003229 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003230 .family = MV88E6XXX_FAMILY_6185,
3231 .name = "Marvell 88E6131",
3232 .num_databases = 256,
3233 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003234 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003235 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003236 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003237 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003238 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003239 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003240 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003241 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003242 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003243 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003244 },
3245
Vivien Didelot990e27b2017-03-28 13:50:32 -04003246 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003247 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003248 .family = MV88E6XXX_FAMILY_6341,
3249 .name = "Marvell 88E6341",
3250 .num_databases = 4096,
3251 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003252 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003253 .port_base_addr = 0x10,
3254 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003255 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003256 .age_time_coeff = 3750,
3257 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003258 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003259 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003260 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003261 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003262 .ops = &mv88e6141_ops,
3263 },
3264
Vivien Didelotf81ec902016-05-09 13:22:58 -04003265 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003266 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003267 .family = MV88E6XXX_FAMILY_6165,
3268 .name = "Marvell 88E6161",
3269 .num_databases = 4096,
3270 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003271 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003272 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003273 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003274 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003275 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003276 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003277 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003278 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003279 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003280 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003281 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003282 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003283 },
3284
3285 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003286 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003287 .family = MV88E6XXX_FAMILY_6165,
3288 .name = "Marvell 88E6165",
3289 .num_databases = 4096,
3290 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003291 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003292 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003293 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003294 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003295 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003296 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003297 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003298 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003299 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003300 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003301 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003302 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003303 },
3304
3305 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003306 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003307 .family = MV88E6XXX_FAMILY_6351,
3308 .name = "Marvell 88E6171",
3309 .num_databases = 4096,
3310 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003311 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003312 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003313 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003314 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003315 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003316 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003317 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003318 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003319 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003320 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003321 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003322 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003323 },
3324
3325 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003326 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003327 .family = MV88E6XXX_FAMILY_6352,
3328 .name = "Marvell 88E6172",
3329 .num_databases = 4096,
3330 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003331 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003332 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003333 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003334 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003335 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003336 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003337 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003338 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003339 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003340 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003341 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003342 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003343 },
3344
3345 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003346 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003347 .family = MV88E6XXX_FAMILY_6351,
3348 .name = "Marvell 88E6175",
3349 .num_databases = 4096,
3350 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003351 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003352 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003353 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003354 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003355 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003356 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003357 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003358 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003359 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003360 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003361 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003362 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003363 },
3364
3365 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003366 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003367 .family = MV88E6XXX_FAMILY_6352,
3368 .name = "Marvell 88E6176",
3369 .num_databases = 4096,
3370 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003371 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003372 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003373 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003374 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003375 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003376 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003377 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003378 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003379 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003380 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003381 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003382 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003383 },
3384
3385 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003386 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003387 .family = MV88E6XXX_FAMILY_6185,
3388 .name = "Marvell 88E6185",
3389 .num_databases = 256,
3390 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003391 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003392 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003393 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003394 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003395 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003396 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003397 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003398 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003399 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003400 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003401 },
3402
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003403 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003404 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003405 .family = MV88E6XXX_FAMILY_6390,
3406 .name = "Marvell 88E6190",
3407 .num_databases = 4096,
3408 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003409 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003410 .port_base_addr = 0x0,
3411 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003412 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003413 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003414 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003415 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003416 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003417 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003418 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003419 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420 .ops = &mv88e6190_ops,
3421 },
3422
3423 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003424 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003425 .family = MV88E6XXX_FAMILY_6390,
3426 .name = "Marvell 88E6190X",
3427 .num_databases = 4096,
3428 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003429 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003430 .port_base_addr = 0x0,
3431 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003432 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003433 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003434 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003435 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003436 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003437 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003438 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003439 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003440 .ops = &mv88e6190x_ops,
3441 },
3442
3443 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003444 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003445 .family = MV88E6XXX_FAMILY_6390,
3446 .name = "Marvell 88E6191",
3447 .num_databases = 4096,
3448 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003449 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003450 .port_base_addr = 0x0,
3451 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003452 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003453 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003454 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003455 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003456 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003457 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003458 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003459 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003460 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003461 },
3462
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003464 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003465 .family = MV88E6XXX_FAMILY_6352,
3466 .name = "Marvell 88E6240",
3467 .num_databases = 4096,
3468 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003469 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003470 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003471 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003472 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003473 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003474 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003475 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003476 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003477 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003478 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003479 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003480 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003481 },
3482
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003483 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003484 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003485 .family = MV88E6XXX_FAMILY_6390,
3486 .name = "Marvell 88E6290",
3487 .num_databases = 4096,
3488 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003489 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003490 .port_base_addr = 0x0,
3491 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003492 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003493 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003494 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003495 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003496 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003497 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003498 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003499 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003500 .ops = &mv88e6290_ops,
3501 },
3502
Vivien Didelotf81ec902016-05-09 13:22:58 -04003503 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003504 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003505 .family = MV88E6XXX_FAMILY_6320,
3506 .name = "Marvell 88E6320",
3507 .num_databases = 4096,
3508 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003509 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003510 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003511 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003512 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003513 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003514 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003515 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003516 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003517 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003518 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003519 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003520 },
3521
3522 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003523 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003524 .family = MV88E6XXX_FAMILY_6320,
3525 .name = "Marvell 88E6321",
3526 .num_databases = 4096,
3527 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003528 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003529 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003530 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003531 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003532 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003533 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003534 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003535 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003536 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003537 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003538 },
3539
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003540 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003541 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003542 .family = MV88E6XXX_FAMILY_6341,
3543 .name = "Marvell 88E6341",
3544 .num_databases = 4096,
3545 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003546 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003547 .port_base_addr = 0x10,
3548 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003549 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003550 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003551 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003552 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003553 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003554 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003555 .tag_protocol = DSA_TAG_PROTO_EDSA,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003556 .ops = &mv88e6341_ops,
3557 },
3558
Vivien Didelotf81ec902016-05-09 13:22:58 -04003559 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003560 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003561 .family = MV88E6XXX_FAMILY_6351,
3562 .name = "Marvell 88E6350",
3563 .num_databases = 4096,
3564 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003565 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003566 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003567 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003568 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003569 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003570 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003571 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003572 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003573 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003574 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003575 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003576 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003577 },
3578
3579 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003580 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003581 .family = MV88E6XXX_FAMILY_6351,
3582 .name = "Marvell 88E6351",
3583 .num_databases = 4096,
3584 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003585 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003586 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003587 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003588 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003589 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003590 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003591 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003592 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003593 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003594 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003595 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003596 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003597 },
3598
3599 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003600 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003601 .family = MV88E6XXX_FAMILY_6352,
3602 .name = "Marvell 88E6352",
3603 .num_databases = 4096,
3604 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003605 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003606 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003607 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003608 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003609 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003610 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003611 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003612 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003613 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003614 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003615 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003616 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003617 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003618 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003619 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003620 .family = MV88E6XXX_FAMILY_6390,
3621 .name = "Marvell 88E6390",
3622 .num_databases = 4096,
3623 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003624 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003625 .port_base_addr = 0x0,
3626 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003627 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003628 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003629 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003630 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003631 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003632 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003633 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003634 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003635 .ops = &mv88e6390_ops,
3636 },
3637 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003638 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003639 .family = MV88E6XXX_FAMILY_6390,
3640 .name = "Marvell 88E6390X",
3641 .num_databases = 4096,
3642 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003643 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003644 .port_base_addr = 0x0,
3645 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003646 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003647 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003648 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003649 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003650 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003651 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003652 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003653 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003654 .ops = &mv88e6390x_ops,
3655 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003656};
3657
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003658static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003659{
Vivien Didelota439c062016-04-17 13:23:58 -04003660 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003661
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003662 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3663 if (mv88e6xxx_table[i].prod_num == prod_num)
3664 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003665
Vivien Didelotb9b37712015-10-30 19:39:48 -04003666 return NULL;
3667}
3668
Vivien Didelotfad09c72016-06-21 12:28:20 -04003669static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003670{
3671 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003672 unsigned int prod_num, rev;
3673 u16 id;
3674 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003675
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003676 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003677 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003678 mutex_unlock(&chip->reg_lock);
3679 if (err)
3680 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003681
Vivien Didelot107fcc12017-06-12 12:37:36 -04003682 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3683 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003684
3685 info = mv88e6xxx_lookup_info(prod_num);
3686 if (!info)
3687 return -ENODEV;
3688
Vivien Didelotcaac8542016-06-20 13:14:09 -04003689 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003690 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003691
Vivien Didelotca070c12016-09-02 14:45:34 -04003692 err = mv88e6xxx_g2_require(chip);
3693 if (err)
3694 return err;
3695
Vivien Didelotfad09c72016-06-21 12:28:20 -04003696 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3697 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003698
3699 return 0;
3700}
3701
Vivien Didelotfad09c72016-06-21 12:28:20 -04003702static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003703{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003704 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003705
Vivien Didelotfad09c72016-06-21 12:28:20 -04003706 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3707 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003708 return NULL;
3709
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003711
Vivien Didelotfad09c72016-06-21 12:28:20 -04003712 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003713 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003714
Vivien Didelotfad09c72016-06-21 12:28:20 -04003715 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003716}
3717
Vivien Didelotfad09c72016-06-21 12:28:20 -04003718static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003719 struct mii_bus *bus, int sw_addr)
3720{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003721 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003722 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003723 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003724 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003725 else
3726 return -EINVAL;
3727
Vivien Didelotfad09c72016-06-21 12:28:20 -04003728 chip->bus = bus;
3729 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003730
3731 return 0;
3732}
3733
Andrew Lunn7b314362016-08-22 16:01:01 +02003734static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3735{
Vivien Didelot04bed142016-08-31 18:06:13 -04003736 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003737
Andrew Lunn443d5a12016-12-03 04:35:18 +01003738 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003739}
3740
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003741static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3742 struct device *host_dev, int sw_addr,
3743 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003744{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003745 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003746 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003747 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003748
Vivien Didelota439c062016-04-17 13:23:58 -04003749 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003750 if (!bus)
3751 return NULL;
3752
Vivien Didelotfad09c72016-06-21 12:28:20 -04003753 chip = mv88e6xxx_alloc_chip(dsa_dev);
3754 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003755 return NULL;
3756
Vivien Didelotcaac8542016-06-20 13:14:09 -04003757 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003758 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003759
Vivien Didelotfad09c72016-06-21 12:28:20 -04003760 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003761 if (err)
3762 goto free;
3763
Vivien Didelotfad09c72016-06-21 12:28:20 -04003764 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003765 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003766 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003767
Andrew Lunndc30c352016-10-16 19:56:49 +02003768 mutex_lock(&chip->reg_lock);
3769 err = mv88e6xxx_switch_reset(chip);
3770 mutex_unlock(&chip->reg_lock);
3771 if (err)
3772 goto free;
3773
Vivien Didelote57e5e72016-08-15 17:19:00 -04003774 mv88e6xxx_phy_init(chip);
3775
Andrew Lunna3c53be52017-01-24 14:53:50 +01003776 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003777 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003778 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003779
Vivien Didelotfad09c72016-06-21 12:28:20 -04003780 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003781
Vivien Didelotfad09c72016-06-21 12:28:20 -04003782 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003783free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003784 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003785
3786 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003787}
3788
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003789static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3790 const struct switchdev_obj_port_mdb *mdb,
3791 struct switchdev_trans *trans)
3792{
3793 /* We don't need any dynamic resource from the kernel (yet),
3794 * so skip the prepare phase.
3795 */
3796
3797 return 0;
3798}
3799
3800static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3801 const struct switchdev_obj_port_mdb *mdb,
3802 struct switchdev_trans *trans)
3803{
Vivien Didelot04bed142016-08-31 18:06:13 -04003804 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003805
3806 mutex_lock(&chip->reg_lock);
3807 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003808 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003809 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3810 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003811 mutex_unlock(&chip->reg_lock);
3812}
3813
3814static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3815 const struct switchdev_obj_port_mdb *mdb)
3816{
Vivien Didelot04bed142016-08-31 18:06:13 -04003817 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003818 int err;
3819
3820 mutex_lock(&chip->reg_lock);
3821 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003822 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003823 mutex_unlock(&chip->reg_lock);
3824
3825 return err;
3826}
3827
Florian Fainellia82f67a2017-01-08 14:52:08 -08003828static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003829 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003830 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003831 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003832 .adjust_link = mv88e6xxx_adjust_link,
3833 .get_strings = mv88e6xxx_get_strings,
3834 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3835 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003836 .port_enable = mv88e6xxx_port_enable,
3837 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003838 .get_mac_eee = mv88e6xxx_get_mac_eee,
3839 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003840 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003841 .get_eeprom = mv88e6xxx_get_eeprom,
3842 .set_eeprom = mv88e6xxx_set_eeprom,
3843 .get_regs_len = mv88e6xxx_get_regs_len,
3844 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003845 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003846 .port_bridge_join = mv88e6xxx_port_bridge_join,
3847 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3848 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003849 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003850 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3851 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3852 .port_vlan_add = mv88e6xxx_port_vlan_add,
3853 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003854 .port_fdb_add = mv88e6xxx_port_fdb_add,
3855 .port_fdb_del = mv88e6xxx_port_fdb_del,
3856 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003857 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3858 .port_mdb_add = mv88e6xxx_port_mdb_add,
3859 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003860 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3861 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003862};
3863
Florian Fainelliab3d4082017-01-08 14:52:07 -08003864static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3865 .ops = &mv88e6xxx_switch_ops,
3866};
3867
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003868static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003869{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003870 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003871 struct dsa_switch *ds;
3872
Vivien Didelot73b12042017-03-30 17:37:10 -04003873 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003874 if (!ds)
3875 return -ENOMEM;
3876
Vivien Didelotfad09c72016-06-21 12:28:20 -04003877 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003878 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003879 ds->ageing_time_min = chip->info->age_time_coeff;
3880 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003881
3882 dev_set_drvdata(dev, ds);
3883
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003884 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003885}
3886
Vivien Didelotfad09c72016-06-21 12:28:20 -04003887static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003888{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003889 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003890}
3891
Vivien Didelot57d32312016-06-20 13:13:58 -04003892static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003893{
3894 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003895 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003896 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003897 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003898 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003899 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003900
Vivien Didelotcaac8542016-06-20 13:14:09 -04003901 compat_info = of_device_get_match_data(dev);
3902 if (!compat_info)
3903 return -EINVAL;
3904
Vivien Didelotfad09c72016-06-21 12:28:20 -04003905 chip = mv88e6xxx_alloc_chip(dev);
3906 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003907 return -ENOMEM;
3908
Vivien Didelotfad09c72016-06-21 12:28:20 -04003909 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003910
Vivien Didelotfad09c72016-06-21 12:28:20 -04003911 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003912 if (err)
3913 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003914
Andrew Lunnb4308f02016-11-21 23:26:55 +01003915 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3916 if (IS_ERR(chip->reset))
3917 return PTR_ERR(chip->reset);
3918
Vivien Didelotfad09c72016-06-21 12:28:20 -04003919 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003920 if (err)
3921 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003922
Vivien Didelote57e5e72016-08-15 17:19:00 -04003923 mv88e6xxx_phy_init(chip);
3924
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003925 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003926 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003927 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003928
Andrew Lunndc30c352016-10-16 19:56:49 +02003929 mutex_lock(&chip->reg_lock);
3930 err = mv88e6xxx_switch_reset(chip);
3931 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003932 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003933 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003934
Andrew Lunndc30c352016-10-16 19:56:49 +02003935 chip->irq = of_irq_get(np, 0);
3936 if (chip->irq == -EPROBE_DEFER) {
3937 err = chip->irq;
3938 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003939 }
3940
Andrew Lunndc30c352016-10-16 19:56:49 +02003941 if (chip->irq > 0) {
3942 /* Has to be performed before the MDIO bus is created,
3943 * because the PHYs will link there interrupts to these
3944 * interrupt controllers
3945 */
3946 mutex_lock(&chip->reg_lock);
3947 err = mv88e6xxx_g1_irq_setup(chip);
3948 mutex_unlock(&chip->reg_lock);
3949
3950 if (err)
3951 goto out;
3952
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003953 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02003954 err = mv88e6xxx_g2_irq_setup(chip);
3955 if (err)
3956 goto out_g1_irq;
3957 }
3958 }
3959
Andrew Lunna3c53be52017-01-24 14:53:50 +01003960 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003961 if (err)
3962 goto out_g2_irq;
3963
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003964 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003965 if (err)
3966 goto out_mdio;
3967
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003968 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003969
3970out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003971 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003972out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003973 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003974 mv88e6xxx_g2_irq_free(chip);
3975out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003976 if (chip->irq > 0) {
3977 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003978 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003979 mutex_unlock(&chip->reg_lock);
3980 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003981out:
3982 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003983}
3984
3985static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3986{
3987 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003988 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003989
Andrew Lunn930188c2016-08-22 16:01:03 +02003990 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003991 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003992 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003993
Andrew Lunn467126442016-11-20 20:14:15 +01003994 if (chip->irq > 0) {
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003995 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01003996 mv88e6xxx_g2_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04003997 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003998 mv88e6xxx_g1_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04003999 mutex_unlock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004000 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004001}
4002
4003static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004004 {
4005 .compatible = "marvell,mv88e6085",
4006 .data = &mv88e6xxx_table[MV88E6085],
4007 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004008 {
4009 .compatible = "marvell,mv88e6190",
4010 .data = &mv88e6xxx_table[MV88E6190],
4011 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004012 { /* sentinel */ },
4013};
4014
4015MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4016
4017static struct mdio_driver mv88e6xxx_driver = {
4018 .probe = mv88e6xxx_probe,
4019 .remove = mv88e6xxx_remove,
4020 .mdiodrv.driver = {
4021 .name = "mv88e6085",
4022 .of_match_table = mv88e6xxx_of_match,
4023 },
4024};
4025
Ben Hutchings98e67302011-11-25 14:36:19 +00004026static int __init mv88e6xxx_init(void)
4027{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004028 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004029 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004030}
4031module_init(mv88e6xxx_init);
4032
4033static void __exit mv88e6xxx_cleanup(void)
4034{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004035 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004036 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004037}
4038module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004039
4040MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4041MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4042MODULE_LICENSE("GPL");