blob: 0d54a69f3622269116b7f0d81ed24fa0308691d8 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040035#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040036#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010037#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020038#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010039#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010040#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040042#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000043
Vivien Didelotfad09c72016-06-21 12:28:20 -040044static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040045{
Vivien Didelotfad09c72016-06-21 12:28:20 -040046 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
47 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040048 dump_stack();
49 }
50}
51
Vivien Didelotec561272016-09-02 14:45:33 -040052int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040053{
54 int err;
55
Vivien Didelotfad09c72016-06-21 12:28:20 -040056 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040057
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059 if (err)
60 return err;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 addr, reg, *val);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069{
70 int err;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 if (err)
76 return err;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 addr, reg, val);
80
81 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000082}
83
Vivien Didelot683f2242019-08-09 18:47:54 -040084int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
85 u16 mask, u16 val)
86{
87 u16 data;
88 int err;
89 int i;
90
91 /* There's no bus specific operation to wait for a mask */
92 for (i = 0; i < 16; i++) {
93 err = mv88e6xxx_read(chip, addr, reg, &data);
94 if (err)
95 return err;
96
97 if ((data & mask) == val)
98 return 0;
99
100 usleep_range(1000, 2000);
101 }
102
103 dev_err(chip->dev, "Timeout while waiting for switch\n");
104 return -ETIMEDOUT;
105}
106
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400107int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
108 int bit, int val)
109{
110 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
111 val ? BIT(bit) : 0x0000);
112}
113
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200114struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100115{
116 struct mv88e6xxx_mdio_bus *mdio_bus;
117
118 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
119 list);
120 if (!mdio_bus)
121 return NULL;
122
123 return mdio_bus->bus;
124}
125
Andrew Lunndc30c352016-10-16 19:56:49 +0200126static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
127{
128 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
129 unsigned int n = d->hwirq;
130
131 chip->g1_irq.masked |= (1 << n);
132}
133
134static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
135{
136 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
137 unsigned int n = d->hwirq;
138
139 chip->g1_irq.masked &= ~(1 << n);
140}
141
Andrew Lunn294d7112018-02-22 22:58:32 +0100142static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200143{
Andrew Lunndc30c352016-10-16 19:56:49 +0200144 unsigned int nhandled = 0;
145 unsigned int sub_irq;
146 unsigned int n;
147 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500148 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200149 int err;
150
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000151 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400152 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000153 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200154
155 if (err)
156 goto out;
157
John David Anglin7c0db242019-02-11 13:40:21 -0500158 do {
159 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
160 if (reg & (1 << n)) {
161 sub_irq = irq_find_mapping(chip->g1_irq.domain,
162 n);
163 handle_nested_irq(sub_irq);
164 ++nhandled;
165 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200166 }
John David Anglin7c0db242019-02-11 13:40:21 -0500167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000168 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500169 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
170 if (err)
171 goto unlock;
172 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
173unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000174 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500175 if (err)
176 goto out;
177 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
178 } while (reg & ctl1);
179
Andrew Lunndc30c352016-10-16 19:56:49 +0200180out:
181 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
182}
183
Andrew Lunn294d7112018-02-22 22:58:32 +0100184static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
185{
186 struct mv88e6xxx_chip *chip = dev_id;
187
188 return mv88e6xxx_g1_irq_thread_work(chip);
189}
190
Andrew Lunndc30c352016-10-16 19:56:49 +0200191static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
192{
193 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
194
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000195 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200196}
197
198static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
199{
200 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
201 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
202 u16 reg;
203 int err;
204
Vivien Didelotd77f4322017-06-15 12:14:03 -0400205 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200206 if (err)
207 goto out;
208
209 reg &= ~mask;
210 reg |= (~chip->g1_irq.masked & mask);
211
Vivien Didelotd77f4322017-06-15 12:14:03 -0400212 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200213 if (err)
214 goto out;
215
216out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000217 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200218}
219
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530220static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200221 .name = "mv88e6xxx-g1",
222 .irq_mask = mv88e6xxx_g1_irq_mask,
223 .irq_unmask = mv88e6xxx_g1_irq_unmask,
224 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
225 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
226};
227
228static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
229 unsigned int irq,
230 irq_hw_number_t hwirq)
231{
232 struct mv88e6xxx_chip *chip = d->host_data;
233
234 irq_set_chip_data(irq, d->host_data);
235 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
236 irq_set_noprobe(irq);
237
238 return 0;
239}
240
241static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
242 .map = mv88e6xxx_g1_irq_domain_map,
243 .xlate = irq_domain_xlate_twocell,
244};
245
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200246/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100247static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200248{
249 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100250 u16 mask;
251
Vivien Didelotd77f4322017-06-15 12:14:03 -0400252 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100253 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400254 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100255
Andreas Färber5edef2f2016-11-27 23:26:28 +0100256 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100257 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 irq_dispose_mapping(virq);
259 }
260
Andrew Lunna3db3d32016-11-20 20:14:14 +0100261 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200262}
263
Andrew Lunn294d7112018-02-22 22:58:32 +0100264static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
265{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200266 /*
267 * free_irq must be called without reg_lock taken because the irq
268 * handler takes this lock, too.
269 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100270 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200271
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000272 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200273 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000274 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100275}
276
277static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200278{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100279 int err, irq, virq;
280 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200281
282 chip->g1_irq.nirqs = chip->info->g1_irqs;
283 chip->g1_irq.domain = irq_domain_add_simple(
284 NULL, chip->g1_irq.nirqs, 0,
285 &mv88e6xxx_g1_irq_domain_ops, chip);
286 if (!chip->g1_irq.domain)
287 return -ENOMEM;
288
289 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
290 irq_create_mapping(chip->g1_irq.domain, irq);
291
292 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
293 chip->g1_irq.masked = ~0;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100297 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200298
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100299 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200300
Vivien Didelotd77f4322017-06-15 12:14:03 -0400301 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200302 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100303 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200304
305 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400306 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200307 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100308 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200309
Andrew Lunndc30c352016-10-16 19:56:49 +0200310 return 0;
311
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100312out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100313 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400314 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100315
316out_mapping:
317 for (irq = 0; irq < 16; irq++) {
318 virq = irq_find_mapping(chip->g1_irq.domain, irq);
319 irq_dispose_mapping(virq);
320 }
321
322 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200323
324 return err;
325}
326
Andrew Lunn294d7112018-02-22 22:58:32 +0100327static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
328{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100329 static struct lock_class_key lock_key;
330 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100331 int err;
332
333 err = mv88e6xxx_g1_irq_setup_common(chip);
334 if (err)
335 return err;
336
Andrew Lunnf6d97582019-02-23 17:43:56 +0100337 /* These lock classes tells lockdep that global 1 irqs are in
338 * a different category than their parent GPIO, so it won't
339 * report false recursion.
340 */
341 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000343 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100344 err = request_threaded_irq(chip->irq, NULL,
345 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200346 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn294d7112018-02-22 22:58:32 +0100347 dev_name(chip->dev), chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000348 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100349 if (err)
350 mv88e6xxx_g1_irq_free_common(chip);
351
352 return err;
353}
354
355static void mv88e6xxx_irq_poll(struct kthread_work *work)
356{
357 struct mv88e6xxx_chip *chip = container_of(work,
358 struct mv88e6xxx_chip,
359 irq_poll_work.work);
360 mv88e6xxx_g1_irq_thread_work(chip);
361
362 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
363 msecs_to_jiffies(100));
364}
365
366static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
367{
368 int err;
369
370 err = mv88e6xxx_g1_irq_setup_common(chip);
371 if (err)
372 return err;
373
374 kthread_init_delayed_work(&chip->irq_poll_work,
375 mv88e6xxx_irq_poll);
376
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800377 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100378 if (IS_ERR(chip->kworker))
379 return PTR_ERR(chip->kworker);
380
381 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
382 msecs_to_jiffies(100));
383
384 return 0;
385}
386
387static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
388{
389 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
390 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200391
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000392 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200393 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000394 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100395}
396
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +0100397int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
398 int speed, int duplex, int pause,
399 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100400{
Andrew Lunna26deec2019-04-18 03:11:39 +0200401 struct phylink_link_state state;
Vivien Didelotd78343d2016-11-04 03:23:36 +0100402 int err;
403
404 if (!chip->info->ops->port_set_link)
405 return 0;
406
Andrew Lunna26deec2019-04-18 03:11:39 +0200407 if (!chip->info->ops->port_link_state)
408 return 0;
409
410 err = chip->info->ops->port_link_state(chip, port, &state);
411 if (err)
412 return err;
413
414 /* Has anything actually changed? We don't expect the
415 * interface mode to change without one of the other
416 * parameters also changing
417 */
418 if (state.link == link &&
419 state.speed == speed &&
Marek Behún927441a2019-08-14 16:40:24 +0200420 state.duplex == duplex &&
421 (state.interface == mode ||
422 state.interface == PHY_INTERFACE_MODE_NA))
Andrew Lunna26deec2019-04-18 03:11:39 +0200423 return 0;
424
Vivien Didelotd78343d2016-11-04 03:23:36 +0100425 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200426 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100427 if (err)
428 return err;
429
430 if (chip->info->ops->port_set_speed) {
431 err = chip->info->ops->port_set_speed(chip, port, speed);
432 if (err && err != -EOPNOTSUPP)
433 goto restore_link;
434 }
435
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100436 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
437 mode = chip->info->ops->port_max_speed_mode(port);
438
Andrew Lunn54186b92018-08-09 15:38:37 +0200439 if (chip->info->ops->port_set_pause) {
440 err = chip->info->ops->port_set_pause(chip, port, pause);
441 if (err)
442 goto restore_link;
443 }
444
Vivien Didelotd78343d2016-11-04 03:23:36 +0100445 if (chip->info->ops->port_set_duplex) {
446 err = chip->info->ops->port_set_duplex(chip, port, duplex);
447 if (err && err != -EOPNOTSUPP)
448 goto restore_link;
449 }
450
451 if (chip->info->ops->port_set_rgmii_delay) {
452 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
453 if (err && err != -EOPNOTSUPP)
454 goto restore_link;
455 }
456
Andrew Lunnf39908d2017-02-04 20:02:50 +0100457 if (chip->info->ops->port_set_cmode) {
458 err = chip->info->ops->port_set_cmode(chip, port, mode);
459 if (err && err != -EOPNOTSUPP)
460 goto restore_link;
461 }
462
Vivien Didelotd78343d2016-11-04 03:23:36 +0100463 err = 0;
464restore_link:
465 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400466 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100467
468 return err;
469}
470
Marek Vasutd700ec42018-09-12 00:15:24 +0200471static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
472{
473 struct mv88e6xxx_chip *chip = ds->priv;
474
475 return port < chip->info->num_internal_phys;
476}
477
Russell King6c422e32018-08-09 15:38:39 +0200478static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
479 unsigned long *mask,
480 struct phylink_link_state *state)
481{
482 if (!phy_interface_mode_is_8023z(state->interface)) {
483 /* 10M and 100M are only supported in non-802.3z mode */
484 phylink_set(mask, 10baseT_Half);
485 phylink_set(mask, 10baseT_Full);
486 phylink_set(mask, 100baseT_Half);
487 phylink_set(mask, 100baseT_Full);
488 }
489}
490
491static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
492 unsigned long *mask,
493 struct phylink_link_state *state)
494{
495 /* FIXME: if the port is in 1000Base-X mode, then it only supports
496 * 1000M FD speeds. In this case, CMODE will indicate 5.
497 */
498 phylink_set(mask, 1000baseT_Full);
499 phylink_set(mask, 1000baseX_Full);
500
501 mv88e6065_phylink_validate(chip, port, mask, state);
502}
503
Marek Behúne3af71a2019-02-25 12:39:55 +0100504static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
505 unsigned long *mask,
506 struct phylink_link_state *state)
507{
508 if (port >= 5)
509 phylink_set(mask, 2500baseX_Full);
510
511 /* No ethtool bits for 200Mbps */
512 phylink_set(mask, 1000baseT_Full);
513 phylink_set(mask, 1000baseX_Full);
514
515 mv88e6065_phylink_validate(chip, port, mask, state);
516}
517
Russell King6c422e32018-08-09 15:38:39 +0200518static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
519 unsigned long *mask,
520 struct phylink_link_state *state)
521{
522 /* No ethtool bits for 200Mbps */
523 phylink_set(mask, 1000baseT_Full);
524 phylink_set(mask, 1000baseX_Full);
525
526 mv88e6065_phylink_validate(chip, port, mask, state);
527}
528
529static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
530 unsigned long *mask,
531 struct phylink_link_state *state)
532{
Andrew Lunnec260162019-02-08 22:25:44 +0100533 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200534 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100535 phylink_set(mask, 2500baseT_Full);
536 }
Russell King6c422e32018-08-09 15:38:39 +0200537
538 /* No ethtool bits for 200Mbps */
539 phylink_set(mask, 1000baseT_Full);
540 phylink_set(mask, 1000baseX_Full);
541
542 mv88e6065_phylink_validate(chip, port, mask, state);
543}
544
545static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
546 unsigned long *mask,
547 struct phylink_link_state *state)
548{
549 if (port >= 9) {
550 phylink_set(mask, 10000baseT_Full);
551 phylink_set(mask, 10000baseKR_Full);
552 }
553
554 mv88e6390_phylink_validate(chip, port, mask, state);
555}
556
Russell Kingc9a23562018-05-10 13:17:35 -0700557static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
558 unsigned long *supported,
559 struct phylink_link_state *state)
560{
Russell King6c422e32018-08-09 15:38:39 +0200561 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
562 struct mv88e6xxx_chip *chip = ds->priv;
563
564 /* Allow all the expected bits */
565 phylink_set(mask, Autoneg);
566 phylink_set(mask, Pause);
567 phylink_set_port_modes(mask);
568
569 if (chip->info->ops->phylink_validate)
570 chip->info->ops->phylink_validate(chip, port, mask, state);
571
572 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
573 bitmap_and(state->advertising, state->advertising, mask,
574 __ETHTOOL_LINK_MODE_MASK_NBITS);
575
576 /* We can only operate at 2500BaseX or 1000BaseX. If requested
577 * to advertise both, only report advertising at 2500BaseX.
578 */
579 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700580}
581
582static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
583 struct phylink_link_state *state)
584{
585 struct mv88e6xxx_chip *chip = ds->priv;
586 int err;
587
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000588 mv88e6xxx_reg_lock(chip);
Russell King6c422e32018-08-09 15:38:39 +0200589 if (chip->info->ops->port_link_state)
590 err = chip->info->ops->port_link_state(chip, port, state);
591 else
592 err = -EOPNOTSUPP;
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000593 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700594
595 return err;
596}
597
598static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
599 unsigned int mode,
600 const struct phylink_link_state *state)
601{
602 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn54186b92018-08-09 15:38:37 +0200603 int speed, duplex, link, pause, err;
Russell Kingc9a23562018-05-10 13:17:35 -0700604
Marek Vasutd700ec42018-09-12 00:15:24 +0200605 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700606 return;
607
608 if (mode == MLO_AN_FIXED) {
609 link = LINK_FORCED_UP;
610 speed = state->speed;
611 duplex = state->duplex;
Marek Vasutd700ec42018-09-12 00:15:24 +0200612 } else if (!mv88e6xxx_phy_is_internal(ds, port)) {
613 link = state->link;
614 speed = state->speed;
615 duplex = state->duplex;
Russell Kingc9a23562018-05-10 13:17:35 -0700616 } else {
617 speed = SPEED_UNFORCED;
618 duplex = DUPLEX_UNFORCED;
619 link = LINK_UNFORCED;
620 }
Andrew Lunn54186b92018-08-09 15:38:37 +0200621 pause = !!phylink_test(state->advertising, Pause);
Russell Kingc9a23562018-05-10 13:17:35 -0700622
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000623 mv88e6xxx_reg_lock(chip);
Andrew Lunn54186b92018-08-09 15:38:37 +0200624 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
Russell Kingc9a23562018-05-10 13:17:35 -0700625 state->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000626 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700627
628 if (err && err != -EOPNOTSUPP)
629 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
630}
631
632static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
633{
634 struct mv88e6xxx_chip *chip = ds->priv;
635 int err;
636
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000637 mv88e6xxx_reg_lock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700638 err = chip->info->ops->port_set_link(chip, port, link);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000639 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700640
641 if (err)
642 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
643}
644
645static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
646 unsigned int mode,
647 phy_interface_t interface)
648{
649 if (mode == MLO_AN_FIXED)
650 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
651}
652
653static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
654 unsigned int mode, phy_interface_t interface,
655 struct phy_device *phydev)
656{
657 if (mode == MLO_AN_FIXED)
658 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
659}
660
Andrew Lunna605a0f2016-11-21 23:26:58 +0100661static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000662{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100663 if (!chip->info->ops->stats_snapshot)
664 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000665
Andrew Lunna605a0f2016-11-21 23:26:58 +0100666 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667}
668
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100670 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
671 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
672 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
673 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
674 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
675 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
676 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
677 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
678 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
679 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
680 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
681 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
682 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
683 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
684 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
685 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
686 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
687 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
688 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
689 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
690 { "single", 4, 0x14, STATS_TYPE_BANK0, },
691 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
692 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
693 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
694 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
695 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
696 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
697 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
698 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
699 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
700 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
701 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
702 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
703 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
704 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
705 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
706 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
707 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
708 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
709 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
710 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
711 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
712 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
713 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
714 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
715 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
716 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
717 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
718 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
719 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
720 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
721 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
722 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
723 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
724 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
725 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
726 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
727 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
728 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200729};
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100732 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100733 int port, u16 bank1_select,
734 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200735{
Andrew Lunn80c46272015-06-20 18:42:30 +0200736 u32 low;
737 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100738 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200739 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200740 u64 value;
741
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100743 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200744 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
745 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800746 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200747
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200748 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100749 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200750 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
751 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800752 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000753 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200754 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100755 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100756 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100757 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 /* fall through */
759 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100760 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100761 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100762 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100763 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500764 break;
765 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800766 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100768 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200769 return value;
770}
771
Andrew Lunn436fe172018-03-01 02:02:29 +0100772static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
773 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774{
775 struct mv88e6xxx_hw_stat *stat;
776 int i, j;
777
778 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
779 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100780 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
782 ETH_GSTRING_LEN);
783 j++;
784 }
785 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100786
787 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100788}
789
Andrew Lunn436fe172018-03-01 02:02:29 +0100790static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
791 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100792{
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return mv88e6xxx_stats_get_strings(chip, data,
794 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100795}
796
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000797static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
798 uint8_t *data)
799{
800 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
801}
802
Andrew Lunn436fe172018-03-01 02:02:29 +0100803static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
804 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100805{
Andrew Lunn436fe172018-03-01 02:02:29 +0100806 return mv88e6xxx_stats_get_strings(chip, data,
807 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100808}
809
Andrew Lunn65f60e42018-03-28 23:50:28 +0200810static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
811 "atu_member_violation",
812 "atu_miss_violation",
813 "atu_full_violation",
814 "vtu_member_violation",
815 "vtu_miss_violation",
816};
817
818static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
819{
820 unsigned int i;
821
822 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
823 strlcpy(data + i * ETH_GSTRING_LEN,
824 mv88e6xxx_atu_vtu_stats_strings[i],
825 ETH_GSTRING_LEN);
826}
827
Andrew Lunndfafe442016-11-21 23:27:02 +0100828static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700829 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830{
Vivien Didelot04bed142016-08-31 18:06:13 -0400831 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100832 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100833
Florian Fainelli89f09042018-04-25 12:12:50 -0700834 if (stringset != ETH_SS_STATS)
835 return;
836
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000837 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100838
Andrew Lunndfafe442016-11-21 23:27:02 +0100839 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100840 count = chip->info->ops->stats_get_strings(chip, data);
841
842 if (chip->info->ops->serdes_get_strings) {
843 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200844 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100845 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100846
Andrew Lunn65f60e42018-03-28 23:50:28 +0200847 data += count * ETH_GSTRING_LEN;
848 mv88e6xxx_atu_vtu_get_strings(data);
849
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000850 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100851}
852
853static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
854 int types)
855{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 struct mv88e6xxx_hw_stat *stat;
857 int i, j;
858
859 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
860 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100861 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100862 j++;
863 }
864 return j;
865}
866
Andrew Lunndfafe442016-11-21 23:27:02 +0100867static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
868{
869 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
870 STATS_TYPE_PORT);
871}
872
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000873static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
874{
875 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
876}
877
Andrew Lunndfafe442016-11-21 23:27:02 +0100878static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
879{
880 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
881 STATS_TYPE_BANK1);
882}
883
Florian Fainelli89f09042018-04-25 12:12:50 -0700884static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100885{
886 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100887 int serdes_count = 0;
888 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100889
Florian Fainelli89f09042018-04-25 12:12:50 -0700890 if (sset != ETH_SS_STATS)
891 return 0;
892
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000893 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100895 count = chip->info->ops->stats_get_sset_count(chip);
896 if (count < 0)
897 goto out;
898
899 if (chip->info->ops->serdes_get_sset_count)
900 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
901 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200902 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100903 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200904 goto out;
905 }
906 count += serdes_count;
907 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
908
Andrew Lunn436fe172018-03-01 02:02:29 +0100909out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000910 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100911
Andrew Lunn436fe172018-03-01 02:02:29 +0100912 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100913}
914
Andrew Lunn436fe172018-03-01 02:02:29 +0100915static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
916 uint64_t *data, int types,
917 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
924 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000925 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100926 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
927 bank1_select,
928 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000929 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +0100930
Andrew Lunn052f9472016-11-21 23:27:03 +0100931 j++;
932 }
933 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100934 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100935}
936
Andrew Lunn436fe172018-03-01 02:02:29 +0100937static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
938 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100939{
940 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100941 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400942 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100943}
944
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000945static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
946 uint64_t *data)
947{
948 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
949 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
950}
951
Andrew Lunn436fe172018-03-01 02:02:29 +0100952static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
953 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100954{
955 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100956 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400957 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
958 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100959}
960
Andrew Lunn436fe172018-03-01 02:02:29 +0100961static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100963{
964 return mv88e6xxx_stats_get_stats(chip, port, data,
965 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400966 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
967 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100968}
969
Andrew Lunn65f60e42018-03-28 23:50:28 +0200970static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
971 uint64_t *data)
972{
973 *data++ = chip->ports[port].atu_member_violation;
974 *data++ = chip->ports[port].atu_miss_violation;
975 *data++ = chip->ports[port].atu_full_violation;
976 *data++ = chip->ports[port].vtu_member_violation;
977 *data++ = chip->ports[port].vtu_miss_violation;
978}
979
Andrew Lunn052f9472016-11-21 23:27:03 +0100980static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
981 uint64_t *data)
982{
Andrew Lunn436fe172018-03-01 02:02:29 +0100983 int count = 0;
984
Andrew Lunn052f9472016-11-21 23:27:03 +0100985 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100986 count = chip->info->ops->stats_get_stats(chip, port, data);
987
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000988 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 if (chip->info->ops->serdes_get_stats) {
990 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100992 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200993 data += count;
994 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000995 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +0100996}
997
Vivien Didelotf81ec902016-05-09 13:22:58 -0400998static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
999 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001000{
Vivien Didelot04bed142016-08-31 18:06:13 -04001001 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001002 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001004 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001005
Andrew Lunna605a0f2016-11-21 23:26:58 +01001006 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001007 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001008
1009 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001010 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001011
1012 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014}
Ben Hutchings98e67302011-11-25 14:36:19 +00001015
Vivien Didelotf81ec902016-05-09 13:22:58 -04001016static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001017{
1018 return 32 * sizeof(u16);
1019}
1020
Vivien Didelotf81ec902016-05-09 13:22:58 -04001021static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1022 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001023{
Vivien Didelot04bed142016-08-31 18:06:13 -04001024 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001025 int err;
1026 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027 u16 *p = _p;
1028 int i;
1029
Vivien Didelota5f39322018-12-17 16:05:21 -05001030 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031
1032 memset(p, 0xff, 32 * sizeof(u16));
1033
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001034 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001035
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001037
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001038 err = mv88e6xxx_port_read(chip, port, i, &reg);
1039 if (!err)
1040 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041 }
Vivien Didelot23062512016-05-09 13:22:45 -04001042
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001043 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044}
1045
Vivien Didelot08f50062017-08-01 16:32:41 -04001046static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1047 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001048{
Vivien Didelot5480db62017-08-01 16:32:40 -04001049 /* Nothing to do on the port's MAC */
1050 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001051}
1052
Vivien Didelot08f50062017-08-01 16:32:41 -04001053static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1054 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001055{
Vivien Didelot5480db62017-08-01 16:32:40 -04001056 /* Nothing to do on the port's MAC */
1057 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058}
1059
Vivien Didelote5887a22017-03-30 17:37:11 -04001060static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001061{
Vivien Didelote5887a22017-03-30 17:37:11 -04001062 struct dsa_switch *ds = NULL;
1063 struct net_device *br;
1064 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001065 int i;
1066
Vivien Didelote5887a22017-03-30 17:37:11 -04001067 if (dev < DSA_MAX_SWITCHES)
1068 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001069
Vivien Didelote5887a22017-03-30 17:37:11 -04001070 /* Prevent frames from unknown switch or port */
1071 if (!ds || port >= ds->num_ports)
1072 return 0;
1073
1074 /* Frames from DSA links and CPU ports can egress any local port */
1075 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1076 return mv88e6xxx_port_mask(chip);
1077
1078 br = ds->ports[port].bridge_dev;
1079 pvlan = 0;
1080
1081 /* Frames from user ports can egress any local DSA links and CPU ports,
1082 * as well as any local member of their bridge group.
1083 */
1084 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1085 if (dsa_is_cpu_port(chip->ds, i) ||
1086 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -04001087 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001088 pvlan |= BIT(i);
1089
1090 return pvlan;
1091}
1092
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001093static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001094{
1095 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001096
1097 /* prevent frames from going back out of the port they came in on */
1098 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001099
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001100 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1104 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001107 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001110 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001111 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001112
1113 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001114 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001115}
1116
Vivien Didelot93e18d62018-05-11 17:16:35 -04001117static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1118{
1119 int err;
1120
1121 if (chip->info->ops->ieee_pri_map) {
1122 err = chip->info->ops->ieee_pri_map(chip);
1123 if (err)
1124 return err;
1125 }
1126
1127 if (chip->info->ops->ip_pri_map) {
1128 err = chip->info->ops->ip_pri_map(chip);
1129 if (err)
1130 return err;
1131 }
1132
1133 return 0;
1134}
1135
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001136static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1137{
1138 int target, port;
1139 int err;
1140
1141 if (!chip->info->global2_addr)
1142 return 0;
1143
1144 /* Initialize the routing port to the 32 possible target devices */
1145 for (target = 0; target < 32; target++) {
1146 port = 0x1f;
1147 if (target < DSA_MAX_SWITCHES)
1148 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1149 port = chip->ds->rtable[target];
1150
1151 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1152 if (err)
1153 return err;
1154 }
1155
Vivien Didelot02317e62018-05-09 11:38:49 -04001156 if (chip->info->ops->set_cascade_port) {
1157 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1158 err = chip->info->ops->set_cascade_port(chip, port);
1159 if (err)
1160 return err;
1161 }
1162
Vivien Didelot23c98912018-05-09 11:38:50 -04001163 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1164 if (err)
1165 return err;
1166
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001167 return 0;
1168}
1169
Vivien Didelotb28f8722018-04-26 21:56:44 -04001170static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1171{
1172 /* Clear all trunk masks and mapping */
1173 if (chip->info->global2_addr)
1174 return mv88e6xxx_g2_trunk_clear(chip);
1175
1176 return 0;
1177}
1178
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001179static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1180{
1181 if (chip->info->ops->rmu_disable)
1182 return chip->info->ops->rmu_disable(chip);
1183
1184 return 0;
1185}
1186
Vivien Didelot9e907d72017-07-17 13:03:43 -04001187static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1188{
1189 if (chip->info->ops->pot_clear)
1190 return chip->info->ops->pot_clear(chip);
1191
1192 return 0;
1193}
1194
Vivien Didelot51c901a2017-07-17 13:03:41 -04001195static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1196{
1197 if (chip->info->ops->mgmt_rsvd2cpu)
1198 return chip->info->ops->mgmt_rsvd2cpu(chip);
1199
1200 return 0;
1201}
1202
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001203static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1204{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001205 int err;
1206
Vivien Didelotdaefc942017-03-11 16:12:54 -05001207 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1208 if (err)
1209 return err;
1210
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001211 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1212 if (err)
1213 return err;
1214
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001215 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1216}
1217
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001218static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1219{
1220 int port;
1221 int err;
1222
1223 if (!chip->info->ops->irl_init_all)
1224 return 0;
1225
1226 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1227 /* Disable ingress rate limiting by resetting all per port
1228 * ingress rate limit resources to their initial state.
1229 */
1230 err = chip->info->ops->irl_init_all(chip, port);
1231 if (err)
1232 return err;
1233 }
1234
1235 return 0;
1236}
1237
Vivien Didelot04a69a12017-10-13 14:18:05 -04001238static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1239{
1240 if (chip->info->ops->set_switch_mac) {
1241 u8 addr[ETH_ALEN];
1242
1243 eth_random_addr(addr);
1244
1245 return chip->info->ops->set_switch_mac(chip, addr);
1246 }
1247
1248 return 0;
1249}
1250
Vivien Didelot17a15942017-03-30 17:37:09 -04001251static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1252{
1253 u16 pvlan = 0;
1254
1255 if (!mv88e6xxx_has_pvt(chip))
1256 return -EOPNOTSUPP;
1257
1258 /* Skip the local source device, which uses in-chip port VLAN */
1259 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001260 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001261
1262 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1263}
1264
Vivien Didelot81228992017-03-30 17:37:08 -04001265static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1266{
Vivien Didelot17a15942017-03-30 17:37:09 -04001267 int dev, port;
1268 int err;
1269
Vivien Didelot81228992017-03-30 17:37:08 -04001270 if (!mv88e6xxx_has_pvt(chip))
1271 return 0;
1272
1273 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1274 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1275 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001276 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1277 if (err)
1278 return err;
1279
1280 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1281 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1282 err = mv88e6xxx_pvt_map(chip, dev, port);
1283 if (err)
1284 return err;
1285 }
1286 }
1287
1288 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001289}
1290
Vivien Didelot749efcb2016-09-22 16:49:24 -04001291static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1292{
1293 struct mv88e6xxx_chip *chip = ds->priv;
1294 int err;
1295
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001296 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001297 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001298 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001299
1300 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001301 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001302}
1303
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001304static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1305{
1306 if (!chip->info->max_vid)
1307 return 0;
1308
1309 return mv88e6xxx_g1_vtu_flush(chip);
1310}
1311
Vivien Didelotf1394b782017-05-01 14:05:22 -04001312static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1313 struct mv88e6xxx_vtu_entry *entry)
1314{
1315 if (!chip->info->ops->vtu_getnext)
1316 return -EOPNOTSUPP;
1317
1318 return chip->info->ops->vtu_getnext(chip, entry);
1319}
1320
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001321static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1322 struct mv88e6xxx_vtu_entry *entry)
1323{
1324 if (!chip->info->ops->vtu_loadpurge)
1325 return -EOPNOTSUPP;
1326
1327 return chip->info->ops->vtu_loadpurge(chip, entry);
1328}
1329
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001330static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001331{
1332 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001333 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001334 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001335
1336 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1337
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001338 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001339 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001340 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001341 if (err)
1342 return err;
1343
1344 set_bit(*fid, fid_bitmap);
1345 }
1346
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001347 /* Set every FID bit used by the VLAN entries */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001348 vlan.vid = chip->info->max_vid;
1349 vlan.valid = false;
1350
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001351 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001352 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001353 if (err)
1354 return err;
1355
1356 if (!vlan.valid)
1357 break;
1358
1359 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001360 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001361
1362 /* The reset value 0x000 is used to indicate that multiple address
1363 * databases are not needed. Return the next positive available.
1364 */
1365 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001367 return -ENOSPC;
1368
1369 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001370 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001371}
1372
Vivien Didelotda9c3592016-02-12 12:09:40 -05001373static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1374 u16 vid_begin, u16 vid_end)
1375{
Vivien Didelot04bed142016-08-31 18:06:13 -04001376 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001377 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001378 int i, err;
1379
Andrew Lunndb06ae412017-09-25 23:32:20 +02001380 /* DSA and CPU ports have to be members of multiple vlans */
1381 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1382 return 0;
1383
Vivien Didelotda9c3592016-02-12 12:09:40 -05001384 if (!vid_begin)
1385 return -EOPNOTSUPP;
1386
Vivien Didelot425d2d32019-08-01 14:36:34 -04001387 vlan.vid = vid_begin - 1;
1388 vlan.valid = false;
1389
Vivien Didelotda9c3592016-02-12 12:09:40 -05001390 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001391 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001392 if (err)
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001393 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001394
1395 if (!vlan.valid)
1396 break;
1397
1398 if (vlan.vid > vid_end)
1399 break;
1400
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001401 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001402 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1403 continue;
1404
Andrew Lunncd886462017-11-09 22:29:53 +01001405 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001406 continue;
1407
Vivien Didelotbd00e052017-05-01 14:05:11 -04001408 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001409 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001410 continue;
1411
Vivien Didelotc8652c82017-10-16 11:12:19 -04001412 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001413 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001414 break; /* same bridge, check next VLAN */
1415
Vivien Didelotc8652c82017-10-16 11:12:19 -04001416 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001417 continue;
1418
Andrew Lunn743fcc22017-11-09 22:29:54 +01001419 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1420 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001421 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001422 return -EOPNOTSUPP;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001423 }
1424 } while (vlan.vid < vid_end);
1425
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001426 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001427}
1428
Vivien Didelotf81ec902016-05-09 13:22:58 -04001429static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1430 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001431{
Vivien Didelot04bed142016-08-31 18:06:13 -04001432 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001433 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1434 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001435 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001436
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001437 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001438 return -EOPNOTSUPP;
1439
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001440 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001441 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001442 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001443
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001444 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001445}
1446
Vivien Didelot57d32312016-06-20 13:13:58 -04001447static int
1448mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001449 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001450{
Vivien Didelot04bed142016-08-31 18:06:13 -04001451 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001452 int err;
1453
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001454 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001455 return -EOPNOTSUPP;
1456
Vivien Didelotda9c3592016-02-12 12:09:40 -05001457 /* If the requested port doesn't belong to the same bridge as the VLAN
1458 * members, do not support it (yet) and fallback to software VLAN.
1459 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001460 mv88e6xxx_reg_lock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001461 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1462 vlan->vid_end);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001463 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001464
Vivien Didelot76e398a2015-11-01 12:33:55 -05001465 /* We don't need any dynamic resource from the kernel (yet),
1466 * so skip the prepare phase.
1467 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001468 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001469}
1470
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001471static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1472 const unsigned char *addr, u16 vid,
1473 u8 state)
1474{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001475 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001476 struct mv88e6xxx_vtu_entry vlan;
1477 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001478 int err;
1479
1480 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001481 if (vid == 0) {
1482 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1483 if (err)
1484 return err;
1485 } else {
1486 vlan.vid = vid - 1;
1487 vlan.valid = false;
1488
1489 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1490 if (err)
1491 return err;
1492
1493 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1494 if (vlan.vid != vid || !vlan.valid)
1495 return -EOPNOTSUPP;
1496
1497 fid = vlan.fid;
1498 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001499
Vivien Didelotd8291a92019-09-07 16:00:47 -04001500 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001501 ether_addr_copy(entry.mac, addr);
1502 eth_addr_dec(entry.mac);
1503
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001504 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001505 if (err)
1506 return err;
1507
1508 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001509 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001510 memset(&entry, 0, sizeof(entry));
1511 ether_addr_copy(entry.mac, addr);
1512 }
1513
1514 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001515 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001516 entry.portvec &= ~BIT(port);
1517 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001518 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001519 } else {
1520 entry.portvec |= BIT(port);
1521 entry.state = state;
1522 }
1523
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001524 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001525}
1526
Andrew Lunn87fa8862017-11-09 22:29:56 +01001527static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1528 u16 vid)
1529{
1530 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1531 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1532
1533 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1534}
1535
1536static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1537{
1538 int port;
1539 int err;
1540
1541 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1542 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1543 if (err)
1544 return err;
1545 }
1546
1547 return 0;
1548}
1549
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001550static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001551 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001552{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001553 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001554 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001555 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001556
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001557 if (!vid)
1558 return -EOPNOTSUPP;
1559
1560 vlan.vid = vid - 1;
1561 vlan.valid = false;
1562
1563 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001564 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001565 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001566
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001567 if (vlan.vid != vid || !vlan.valid) {
1568 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001569
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001570 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1571 if (err)
1572 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001573
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001574 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1575 if (i == port)
1576 vlan.member[i] = member;
1577 else
1578 vlan.member[i] = non_member;
1579
1580 vlan.vid = vid;
1581 vlan.valid = true;
1582
1583 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1584 if (err)
1585 return err;
1586
1587 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1588 if (err)
1589 return err;
1590 } else if (vlan.member[port] != member) {
1591 vlan.member[port] = member;
1592
1593 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1594 if (err)
1595 return err;
1596 } else {
1597 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1598 port, vid);
1599 }
1600
1601 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001602}
1603
Vivien Didelotf81ec902016-05-09 13:22:58 -04001604static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001605 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001606{
Vivien Didelot04bed142016-08-31 18:06:13 -04001607 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001608 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1609 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001610 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001611 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001612
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001613 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001614 return;
1615
Vivien Didelotc91498e2017-06-07 18:12:13 -04001616 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001617 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001618 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001619 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001620 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001621 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001622
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001623 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001624
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001625 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001626 if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001627 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1628 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001629
Vivien Didelot77064f32016-11-04 03:23:30 +01001630 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001631 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1632 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001633
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001634 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001635}
1636
Vivien Didelot521098922019-08-01 14:36:36 -04001637static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
1638 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001639{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001640 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001641 int i, err;
1642
Vivien Didelot521098922019-08-01 14:36:36 -04001643 if (!vid)
1644 return -EOPNOTSUPP;
1645
1646 vlan.vid = vid - 1;
1647 vlan.valid = false;
1648
1649 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001650 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001651 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001652
Vivien Didelot521098922019-08-01 14:36:36 -04001653 /* If the VLAN doesn't exist in hardware or the port isn't a member,
1654 * tell switchdev that this VLAN is likely handled in software.
1655 */
1656 if (vlan.vid != vid || !vlan.valid ||
1657 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001658 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001659
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001660 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001661
1662 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001663 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001664 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001665 if (vlan.member[i] !=
1666 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001667 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001668 break;
1669 }
1670 }
1671
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001672 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001673 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001674 return err;
1675
Vivien Didelote606ca32017-03-11 16:12:55 -05001676 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001677}
1678
Vivien Didelotf81ec902016-05-09 13:22:58 -04001679static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1680 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001681{
Vivien Didelot04bed142016-08-31 18:06:13 -04001682 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001683 u16 pvid, vid;
1684 int err = 0;
1685
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001686 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001687 return -EOPNOTSUPP;
1688
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001689 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001690
Vivien Didelot77064f32016-11-04 03:23:30 +01001691 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001692 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001693 goto unlock;
1694
Vivien Didelot76e398a2015-11-01 12:33:55 -05001695 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelot521098922019-08-01 14:36:36 -04001696 err = mv88e6xxx_port_vlan_leave(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001697 if (err)
1698 goto unlock;
1699
1700 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001701 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001702 if (err)
1703 goto unlock;
1704 }
1705 }
1706
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001707unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001708 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001709
1710 return err;
1711}
1712
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001713static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1714 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001715{
Vivien Didelot04bed142016-08-31 18:06:13 -04001716 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001717 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001718
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001719 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001720 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1721 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001722 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001723
1724 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001725}
1726
Vivien Didelotf81ec902016-05-09 13:22:58 -04001727static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001728 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001729{
Vivien Didelot04bed142016-08-31 18:06:13 -04001730 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001731 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001732
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001733 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04001734 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001735 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07001736
Vivien Didelot83dabd12016-08-31 11:50:04 -04001737 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001738}
1739
Vivien Didelot83dabd12016-08-31 11:50:04 -04001740static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1741 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001742 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001743{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001744 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001745 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001746 int err;
1747
Vivien Didelotd8291a92019-09-07 16:00:47 -04001748 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001749 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001750
1751 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001752 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001753 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001754 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001755
Vivien Didelotd8291a92019-09-07 16:00:47 -04001756 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001757 break;
1758
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001759 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001760 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001761
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001762 if (!is_unicast_ether_addr(addr.mac))
1763 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001764
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001765 is_static = (addr.state ==
1766 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1767 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001768 if (err)
1769 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001770 } while (!is_broadcast_ether_addr(addr.mac));
1771
1772 return err;
1773}
1774
Vivien Didelot83dabd12016-08-31 11:50:04 -04001775static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001776 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001777{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001778 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001779 u16 fid;
1780 int err;
1781
1782 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001783 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001784 if (err)
1785 return err;
1786
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001787 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001788 if (err)
1789 return err;
1790
1791 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001792 vlan.vid = chip->info->max_vid;
1793 vlan.valid = false;
1794
Vivien Didelot83dabd12016-08-31 11:50:04 -04001795 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001796 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001797 if (err)
1798 return err;
1799
1800 if (!vlan.valid)
1801 break;
1802
1803 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001804 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001805 if (err)
1806 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001807 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001808
1809 return err;
1810}
1811
Vivien Didelotf81ec902016-05-09 13:22:58 -04001812static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001813 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001814{
Vivien Didelot04bed142016-08-31 18:06:13 -04001815 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04001816 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001817
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001818 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001819 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001820 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001821
1822 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001823}
1824
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001825static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1826 struct net_device *br)
1827{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001828 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001829 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001830 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001831 int err;
1832
1833 /* Remap the Port VLAN of each local bridge group member */
1834 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1835 if (chip->ds->ports[port].bridge_dev == br) {
1836 err = mv88e6xxx_port_vlan_map(chip, port);
1837 if (err)
1838 return err;
1839 }
1840 }
1841
Vivien Didelote96a6e02017-03-30 17:37:13 -04001842 if (!mv88e6xxx_has_pvt(chip))
1843 return 0;
1844
1845 /* Remap the Port VLAN of each cross-chip bridge group member */
1846 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1847 ds = chip->ds->dst->ds[dev];
1848 if (!ds)
1849 break;
1850
1851 for (port = 0; port < ds->num_ports; ++port) {
1852 if (ds->ports[port].bridge_dev == br) {
1853 err = mv88e6xxx_pvt_map(chip, dev, port);
1854 if (err)
1855 return err;
1856 }
1857 }
1858 }
1859
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001860 return 0;
1861}
1862
Vivien Didelotf81ec902016-05-09 13:22:58 -04001863static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001864 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001865{
Vivien Didelot04bed142016-08-31 18:06:13 -04001866 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001867 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001868
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001869 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001870 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001871 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05001872
Vivien Didelot466dfa02016-02-26 13:16:05 -05001873 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001874}
1875
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001876static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1877 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001878{
Vivien Didelot04bed142016-08-31 18:06:13 -04001879 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001880
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001881 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001882 if (mv88e6xxx_bridge_map(chip, br) ||
1883 mv88e6xxx_port_vlan_map(chip, port))
1884 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001885 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001886}
1887
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001888static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1889 int port, struct net_device *br)
1890{
1891 struct mv88e6xxx_chip *chip = ds->priv;
1892 int err;
1893
1894 if (!mv88e6xxx_has_pvt(chip))
1895 return 0;
1896
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001897 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001898 err = mv88e6xxx_pvt_map(chip, dev, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001899 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001900
1901 return err;
1902}
1903
1904static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1905 int port, struct net_device *br)
1906{
1907 struct mv88e6xxx_chip *chip = ds->priv;
1908
1909 if (!mv88e6xxx_has_pvt(chip))
1910 return;
1911
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001912 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001913 if (mv88e6xxx_pvt_map(chip, dev, port))
1914 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001915 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001916}
1917
Vivien Didelot17e708b2016-12-05 17:30:27 -05001918static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1919{
1920 if (chip->info->ops->reset)
1921 return chip->info->ops->reset(chip);
1922
1923 return 0;
1924}
1925
Vivien Didelot309eca62016-12-05 17:30:26 -05001926static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1927{
1928 struct gpio_desc *gpiod = chip->reset;
1929
1930 /* If there is a GPIO connected to the reset pin, toggle it */
1931 if (gpiod) {
1932 gpiod_set_value_cansleep(gpiod, 1);
1933 usleep_range(10000, 20000);
1934 gpiod_set_value_cansleep(gpiod, 0);
1935 usleep_range(10000, 20000);
1936 }
1937}
1938
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001939static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1940{
1941 int i, err;
1942
1943 /* Set all ports to the Disabled state */
1944 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001945 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001946 if (err)
1947 return err;
1948 }
1949
1950 /* Wait for transmit queues to drain,
1951 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1952 */
1953 usleep_range(2000, 4000);
1954
1955 return 0;
1956}
1957
Vivien Didelotfad09c72016-06-21 12:28:20 -04001958static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001959{
Vivien Didelota935c052016-09-29 12:21:53 -04001960 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001961
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001962 err = mv88e6xxx_disable_ports(chip);
1963 if (err)
1964 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001965
Vivien Didelot309eca62016-12-05 17:30:26 -05001966 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001967
Vivien Didelot17e708b2016-12-05 17:30:27 -05001968 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001969}
1970
Vivien Didelot43145572017-03-11 16:12:59 -05001971static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001972 enum mv88e6xxx_frame_mode frame,
1973 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001974{
1975 int err;
1976
Vivien Didelot43145572017-03-11 16:12:59 -05001977 if (!chip->info->ops->port_set_frame_mode)
1978 return -EOPNOTSUPP;
1979
1980 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001981 if (err)
1982 return err;
1983
Vivien Didelot43145572017-03-11 16:12:59 -05001984 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1985 if (err)
1986 return err;
1987
1988 if (chip->info->ops->port_set_ether_type)
1989 return chip->info->ops->port_set_ether_type(chip, port, etype);
1990
1991 return 0;
1992}
1993
1994static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1995{
1996 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001997 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001998 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001999}
2000
2001static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2002{
2003 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002004 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002005 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002006}
2007
2008static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2009{
2010 return mv88e6xxx_set_port_mode(chip, port,
2011 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002012 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2013 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002014}
2015
2016static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2017{
2018 if (dsa_is_dsa_port(chip->ds, port))
2019 return mv88e6xxx_set_port_mode_dsa(chip, port);
2020
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002021 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002022 return mv88e6xxx_set_port_mode_normal(chip, port);
2023
2024 /* Setup CPU port mode depending on its supported tag format */
2025 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2026 return mv88e6xxx_set_port_mode_dsa(chip, port);
2027
2028 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2029 return mv88e6xxx_set_port_mode_edsa(chip, port);
2030
2031 return -EINVAL;
2032}
2033
Vivien Didelotea698f42017-03-11 16:12:50 -05002034static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2035{
2036 bool message = dsa_is_dsa_port(chip->ds, port);
2037
2038 return mv88e6xxx_port_set_message_port(chip, port, message);
2039}
2040
Vivien Didelot601aeed2017-03-11 16:13:00 -05002041static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2042{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002043 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002044 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002045
David S. Miller407308f2019-06-15 13:35:29 -07002046 /* Upstream ports flood frames with unknown unicast or multicast DA */
2047 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2048 if (chip->info->ops->port_set_egress_floods)
2049 return chip->info->ops->port_set_egress_floods(chip, port,
2050 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002051
David S. Miller407308f2019-06-15 13:35:29 -07002052 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002053}
2054
Vivien Didelot45de77f2019-08-31 16:18:36 -04002055static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2056{
2057 struct mv88e6xxx_port *mvp = dev_id;
2058 struct mv88e6xxx_chip *chip = mvp->chip;
2059 irqreturn_t ret = IRQ_NONE;
2060 int port = mvp->port;
2061 u8 lane;
2062
2063 mv88e6xxx_reg_lock(chip);
2064 lane = mv88e6xxx_serdes_get_lane(chip, port);
2065 if (lane)
2066 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2067 mv88e6xxx_reg_unlock(chip);
2068
2069 return ret;
2070}
2071
2072static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2073 u8 lane)
2074{
2075 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2076 unsigned int irq;
2077 int err;
2078
2079 /* Nothing to request if this SERDES port has no IRQ */
2080 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2081 if (!irq)
2082 return 0;
2083
2084 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2085 mv88e6xxx_reg_unlock(chip);
2086 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2087 IRQF_ONESHOT, "mv88e6xxx-serdes", dev_id);
2088 mv88e6xxx_reg_lock(chip);
2089 if (err)
2090 return err;
2091
2092 dev_id->serdes_irq = irq;
2093
2094 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2095}
2096
2097static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2098 u8 lane)
2099{
2100 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2101 unsigned int irq = dev_id->serdes_irq;
2102 int err;
2103
2104 /* Nothing to free if no IRQ has been requested */
2105 if (!irq)
2106 return 0;
2107
2108 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2109
2110 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2111 mv88e6xxx_reg_unlock(chip);
2112 free_irq(irq, dev_id);
2113 mv88e6xxx_reg_lock(chip);
2114
2115 dev_id->serdes_irq = 0;
2116
2117 return err;
2118}
2119
Andrew Lunn6d917822017-05-26 01:03:21 +02002120static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2121 bool on)
2122{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002123 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002124 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002125
Vivien Didelotdc272f62019-08-31 16:18:33 -04002126 lane = mv88e6xxx_serdes_get_lane(chip, port);
2127 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002128 return 0;
2129
2130 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002131 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002132 if (err)
2133 return err;
2134
Vivien Didelot45de77f2019-08-31 16:18:36 -04002135 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002136 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002137 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2138 if (err)
2139 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002140
Vivien Didelotdc272f62019-08-31 16:18:33 -04002141 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002142 }
2143
2144 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002145}
2146
Vivien Didelotfa371c82017-12-05 15:34:10 -05002147static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2148{
2149 struct dsa_switch *ds = chip->ds;
2150 int upstream_port;
2151 int err;
2152
Vivien Didelot07073c72017-12-05 15:34:13 -05002153 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002154 if (chip->info->ops->port_set_upstream_port) {
2155 err = chip->info->ops->port_set_upstream_port(chip, port,
2156 upstream_port);
2157 if (err)
2158 return err;
2159 }
2160
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002161 if (port == upstream_port) {
2162 if (chip->info->ops->set_cpu_port) {
2163 err = chip->info->ops->set_cpu_port(chip,
2164 upstream_port);
2165 if (err)
2166 return err;
2167 }
2168
2169 if (chip->info->ops->set_egress_port) {
2170 err = chip->info->ops->set_egress_port(chip,
2171 upstream_port);
2172 if (err)
2173 return err;
2174 }
2175 }
2176
Vivien Didelotfa371c82017-12-05 15:34:10 -05002177 return 0;
2178}
2179
Vivien Didelotfad09c72016-06-21 12:28:20 -04002180static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002181{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002182 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002183 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002184 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002185
Andrew Lunn7b898462018-08-09 15:38:47 +02002186 chip->ports[port].chip = chip;
2187 chip->ports[port].port = port;
2188
Vivien Didelotd78343d2016-11-04 03:23:36 +01002189 /* MAC Forcing register: don't force link, speed, duplex or flow control
2190 * state to any particular values on physical ports, but force the CPU
2191 * port and all DSA ports to their maximum bandwidth and full duplex.
2192 */
2193 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2194 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2195 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002196 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002197 PHY_INTERFACE_MODE_NA);
2198 else
2199 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2200 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002201 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002202 PHY_INTERFACE_MODE_NA);
2203 if (err)
2204 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002205
2206 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2207 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2208 * tunneling, determine priority by looking at 802.1p and IP
2209 * priority fields (IP prio has precedence), and set STP state
2210 * to Forwarding.
2211 *
2212 * If this is the CPU link, use DSA or EDSA tagging depending
2213 * on which tagging mode was configured.
2214 *
2215 * If this is a link to another switch, use DSA tagging mode.
2216 *
2217 * If this is the upstream port for this switch, enable
2218 * forwarding of unknown unicasts and multicasts.
2219 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002220 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2221 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2222 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2223 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002224 if (err)
2225 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002226
Vivien Didelot601aeed2017-03-11 16:13:00 -05002227 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002228 if (err)
2229 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002230
Vivien Didelot601aeed2017-03-11 16:13:00 -05002231 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002232 if (err)
2233 return err;
2234
Vivien Didelot8efdda42015-08-13 12:52:23 -04002235 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002236 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002237 * untagged frames on this port, do a destination address lookup on all
2238 * received packets as usual, disable ARP mirroring and don't send a
2239 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002240 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002241 err = mv88e6xxx_port_set_map_da(chip, port);
2242 if (err)
2243 return err;
2244
Vivien Didelotfa371c82017-12-05 15:34:10 -05002245 err = mv88e6xxx_setup_upstream_port(chip, port);
2246 if (err)
2247 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002248
Andrew Lunna23b2962017-02-04 20:15:28 +01002249 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002250 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002251 if (err)
2252 return err;
2253
Vivien Didelotcd782652017-06-08 18:34:13 -04002254 if (chip->info->ops->port_set_jumbo_size) {
2255 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002256 if (err)
2257 return err;
2258 }
2259
Andrew Lunn54d792f2015-05-06 01:09:47 +02002260 /* Port Association Vector: when learning source addresses
2261 * of packets, add the address to the address database using
2262 * a port bitmap that has only the bit for this port set and
2263 * the other bits clear.
2264 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002265 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002266 /* Disable learning for CPU port */
2267 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002268 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002269
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002270 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2271 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002272 if (err)
2273 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002274
2275 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002276 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2277 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002278 if (err)
2279 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002280
Vivien Didelot08984322017-06-08 18:34:12 -04002281 if (chip->info->ops->port_pause_limit) {
2282 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002283 if (err)
2284 return err;
2285 }
2286
Vivien Didelotc8c94892017-03-11 16:13:01 -05002287 if (chip->info->ops->port_disable_learn_limit) {
2288 err = chip->info->ops->port_disable_learn_limit(chip, port);
2289 if (err)
2290 return err;
2291 }
2292
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002293 if (chip->info->ops->port_disable_pri_override) {
2294 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002295 if (err)
2296 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002297 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002298
Andrew Lunnef0a7312016-12-03 04:35:16 +01002299 if (chip->info->ops->port_tag_remap) {
2300 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002301 if (err)
2302 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002303 }
2304
Andrew Lunnef70b112016-12-03 04:45:18 +01002305 if (chip->info->ops->port_egress_rate_limiting) {
2306 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002307 if (err)
2308 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002309 }
2310
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002311 if (chip->info->ops->port_setup_message_port) {
2312 err = chip->info->ops->port_setup_message_port(chip, port);
2313 if (err)
2314 return err;
2315 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002316
Vivien Didelot207afda2016-04-14 14:42:09 -04002317 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002318 * database, and allow bidirectional communication between the
2319 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002320 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002321 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002322 if (err)
2323 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002324
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002325 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002326 if (err)
2327 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002328
2329 /* Default VLAN ID and priority: don't set a default VLAN
2330 * ID, and set the default packet priority to zero.
2331 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002332 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002333}
2334
Andrew Lunn04aca992017-05-26 01:03:24 +02002335static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2336 struct phy_device *phydev)
2337{
2338 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002339 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002340
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002341 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002342 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002343 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002344
2345 return err;
2346}
2347
Andrew Lunn75104db2019-02-24 20:44:43 +01002348static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002349{
2350 struct mv88e6xxx_chip *chip = ds->priv;
2351
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002352 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002353 if (mv88e6xxx_serdes_power(chip, port, false))
2354 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002355 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002356}
2357
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002358static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2359 unsigned int ageing_time)
2360{
Vivien Didelot04bed142016-08-31 18:06:13 -04002361 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002362 int err;
2363
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002364 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002365 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002366 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002367
2368 return err;
2369}
2370
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002371static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002372{
2373 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002374
Andrew Lunnde2273872016-11-21 23:27:01 +01002375 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002376 if (chip->info->ops->stats_set_histogram) {
2377 err = chip->info->ops->stats_set_histogram(chip);
2378 if (err)
2379 return err;
2380 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002381
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002382 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002383}
2384
Andrew Lunnea890982019-01-09 00:24:03 +01002385/* Check if the errata has already been applied. */
2386static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2387{
2388 int port;
2389 int err;
2390 u16 val;
2391
2392 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002393 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002394 if (err) {
2395 dev_err(chip->dev,
2396 "Error reading hidden register: %d\n", err);
2397 return false;
2398 }
2399 if (val != 0x01c0)
2400 return false;
2401 }
2402
2403 return true;
2404}
2405
2406/* The 6390 copper ports have an errata which require poking magic
2407 * values into undocumented hidden registers and then performing a
2408 * software reset.
2409 */
2410static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2411{
2412 int port;
2413 int err;
2414
2415 if (mv88e6390_setup_errata_applied(chip))
2416 return 0;
2417
2418 /* Set the ports into blocking mode */
2419 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2420 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2421 if (err)
2422 return err;
2423 }
2424
2425 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002426 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002427 if (err)
2428 return err;
2429 }
2430
2431 return mv88e6xxx_software_reset(chip);
2432}
2433
Vivien Didelotf81ec902016-05-09 13:22:58 -04002434static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002435{
Vivien Didelot04bed142016-08-31 18:06:13 -04002436 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002437 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002438 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002439 int i;
2440
Vivien Didelotfad09c72016-06-21 12:28:20 -04002441 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002442 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002443
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002444 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002445
Andrew Lunnea890982019-01-09 00:24:03 +01002446 if (chip->info->ops->setup_errata) {
2447 err = chip->info->ops->setup_errata(chip);
2448 if (err)
2449 goto unlock;
2450 }
2451
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002452 /* Cache the cmode of each port. */
2453 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2454 if (chip->info->ops->port_get_cmode) {
2455 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2456 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002457 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002458
2459 chip->ports[i].cmode = cmode;
2460 }
2461 }
2462
Vivien Didelot97299342016-07-18 20:45:30 -04002463 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002464 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002465 if (dsa_is_unused_port(ds, i))
2466 continue;
2467
Hubert Feursteinc8574862019-07-31 10:23:48 +02002468 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002469 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002470 dev_err(chip->dev, "port %d is invalid\n", i);
2471 err = -EINVAL;
2472 goto unlock;
2473 }
2474
Vivien Didelot97299342016-07-18 20:45:30 -04002475 err = mv88e6xxx_setup_port(chip, i);
2476 if (err)
2477 goto unlock;
2478 }
2479
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002480 err = mv88e6xxx_irl_setup(chip);
2481 if (err)
2482 goto unlock;
2483
Vivien Didelot04a69a12017-10-13 14:18:05 -04002484 err = mv88e6xxx_mac_setup(chip);
2485 if (err)
2486 goto unlock;
2487
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002488 err = mv88e6xxx_phy_setup(chip);
2489 if (err)
2490 goto unlock;
2491
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002492 err = mv88e6xxx_vtu_setup(chip);
2493 if (err)
2494 goto unlock;
2495
Vivien Didelot81228992017-03-30 17:37:08 -04002496 err = mv88e6xxx_pvt_setup(chip);
2497 if (err)
2498 goto unlock;
2499
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002500 err = mv88e6xxx_atu_setup(chip);
2501 if (err)
2502 goto unlock;
2503
Andrew Lunn87fa8862017-11-09 22:29:56 +01002504 err = mv88e6xxx_broadcast_setup(chip, 0);
2505 if (err)
2506 goto unlock;
2507
Vivien Didelot9e907d72017-07-17 13:03:43 -04002508 err = mv88e6xxx_pot_setup(chip);
2509 if (err)
2510 goto unlock;
2511
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002512 err = mv88e6xxx_rmu_setup(chip);
2513 if (err)
2514 goto unlock;
2515
Vivien Didelot51c901a2017-07-17 13:03:41 -04002516 err = mv88e6xxx_rsvd2cpu_setup(chip);
2517 if (err)
2518 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002519
Vivien Didelotb28f8722018-04-26 21:56:44 -04002520 err = mv88e6xxx_trunk_setup(chip);
2521 if (err)
2522 goto unlock;
2523
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002524 err = mv88e6xxx_devmap_setup(chip);
2525 if (err)
2526 goto unlock;
2527
Vivien Didelot93e18d62018-05-11 17:16:35 -04002528 err = mv88e6xxx_pri_setup(chip);
2529 if (err)
2530 goto unlock;
2531
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002532 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002533 if (chip->info->ptp_support) {
2534 err = mv88e6xxx_ptp_setup(chip);
2535 if (err)
2536 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002537
2538 err = mv88e6xxx_hwtstamp_setup(chip);
2539 if (err)
2540 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002541 }
2542
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002543 err = mv88e6xxx_stats_setup(chip);
2544 if (err)
2545 goto unlock;
2546
Vivien Didelot6b17e862015-08-13 12:52:18 -04002547unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002548 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002549
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002550 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002551}
2552
Vivien Didelote57e5e72016-08-15 17:19:00 -04002553static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002554{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002555 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2556 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002557 u16 val;
2558 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002559
Andrew Lunnee26a222017-01-24 14:53:48 +01002560 if (!chip->info->ops->phy_read)
2561 return -EOPNOTSUPP;
2562
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002563 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002564 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002565 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002566
Andrew Lunnda9f3302017-02-01 03:40:05 +01002567 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01002568 /* Some internal PHYs don't have a model number. */
2569 if (chip->info->family != MV88E6XXX_FAMILY_6165)
2570 /* Then there is the 6165 family. It gets is
2571 * PHYs correct. But it can also have two
2572 * SERDES interfaces in the PHY address
2573 * space. And these don't have a model
2574 * number. But they are not PHYs, so we don't
2575 * want to give them something a PHY driver
2576 * will recognise.
2577 *
2578 * Use the mv88e6390 family model number
2579 * instead, for anything which really could be
2580 * a PHY,
2581 */
2582 if (!(val & 0x3f0))
2583 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002584 }
2585
Vivien Didelote57e5e72016-08-15 17:19:00 -04002586 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002587}
2588
Vivien Didelote57e5e72016-08-15 17:19:00 -04002589static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002590{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002591 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2592 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002593 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002594
Andrew Lunnee26a222017-01-24 14:53:48 +01002595 if (!chip->info->ops->phy_write)
2596 return -EOPNOTSUPP;
2597
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002598 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002599 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002600 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002601
2602 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002603}
2604
Vivien Didelotfad09c72016-06-21 12:28:20 -04002605static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002606 struct device_node *np,
2607 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002608{
2609 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002610 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002611 struct mii_bus *bus;
2612 int err;
2613
Andrew Lunn2510bab2018-02-22 01:51:49 +01002614 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002615 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002616 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002617 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002618
2619 if (err)
2620 return err;
2621 }
2622
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002623 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002624 if (!bus)
2625 return -ENOMEM;
2626
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002627 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002628 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002629 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002630 INIT_LIST_HEAD(&mdio_bus->list);
2631 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002632
Andrew Lunnb516d452016-06-04 21:17:06 +02002633 if (np) {
2634 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002635 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002636 } else {
2637 bus->name = "mv88e6xxx SMI";
2638 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2639 }
2640
2641 bus->read = mv88e6xxx_mdio_read;
2642 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002643 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002644
Andrew Lunn6f882842018-03-17 20:32:05 +01002645 if (!external) {
2646 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2647 if (err)
2648 return err;
2649 }
2650
Florian Fainelli00e798c2018-05-15 16:56:19 -07002651 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002652 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002653 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002654 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002655 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002656 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002657
2658 if (external)
2659 list_add_tail(&mdio_bus->list, &chip->mdios);
2660 else
2661 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002662
2663 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002664}
2665
Andrew Lunna3c53be52017-01-24 14:53:50 +01002666static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2667 { .compatible = "marvell,mv88e6xxx-mdio-external",
2668 .data = (void *)true },
2669 { },
2670};
2671
Andrew Lunn3126aee2017-12-07 01:05:57 +01002672static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2673
2674{
2675 struct mv88e6xxx_mdio_bus *mdio_bus;
2676 struct mii_bus *bus;
2677
2678 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2679 bus = mdio_bus->bus;
2680
Andrew Lunn6f882842018-03-17 20:32:05 +01002681 if (!mdio_bus->external)
2682 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2683
Andrew Lunn3126aee2017-12-07 01:05:57 +01002684 mdiobus_unregister(bus);
2685 }
2686}
2687
Andrew Lunna3c53be52017-01-24 14:53:50 +01002688static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2689 struct device_node *np)
2690{
2691 const struct of_device_id *match;
2692 struct device_node *child;
2693 int err;
2694
2695 /* Always register one mdio bus for the internal/default mdio
2696 * bus. This maybe represented in the device tree, but is
2697 * optional.
2698 */
2699 child = of_get_child_by_name(np, "mdio");
2700 err = mv88e6xxx_mdio_register(chip, child, false);
2701 if (err)
2702 return err;
2703
2704 /* Walk the device tree, and see if there are any other nodes
2705 * which say they are compatible with the external mdio
2706 * bus.
2707 */
2708 for_each_available_child_of_node(np, child) {
2709 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2710 if (match) {
2711 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002712 if (err) {
2713 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05302714 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002715 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002716 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002717 }
2718 }
2719
2720 return 0;
2721}
2722
Vivien Didelot855b1932016-07-20 18:18:35 -04002723static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2724{
Vivien Didelot04bed142016-08-31 18:06:13 -04002725 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002726
2727 return chip->eeprom_len;
2728}
2729
Vivien Didelot855b1932016-07-20 18:18:35 -04002730static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2731 struct ethtool_eeprom *eeprom, u8 *data)
2732{
Vivien Didelot04bed142016-08-31 18:06:13 -04002733 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002734 int err;
2735
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002736 if (!chip->info->ops->get_eeprom)
2737 return -EOPNOTSUPP;
2738
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002739 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002740 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002741 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002742
2743 if (err)
2744 return err;
2745
2746 eeprom->magic = 0xc3ec4951;
2747
2748 return 0;
2749}
2750
Vivien Didelot855b1932016-07-20 18:18:35 -04002751static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2752 struct ethtool_eeprom *eeprom, u8 *data)
2753{
Vivien Didelot04bed142016-08-31 18:06:13 -04002754 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002755 int err;
2756
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002757 if (!chip->info->ops->set_eeprom)
2758 return -EOPNOTSUPP;
2759
Vivien Didelot855b1932016-07-20 18:18:35 -04002760 if (eeprom->magic != 0xc3ec4951)
2761 return -EINVAL;
2762
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002763 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002764 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002765 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002766
2767 return err;
2768}
2769
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002770static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002771 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002772 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2773 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002774 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002775 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002776 .phy_read = mv88e6185_phy_ppu_read,
2777 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002778 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002779 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002780 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002781 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002782 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002783 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002784 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002785 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002786 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002787 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002788 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002789 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002790 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002791 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002792 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002793 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002794 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2795 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002796 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002797 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2798 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002799 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002800 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002801 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002802 .ppu_enable = mv88e6185_g1_ppu_enable,
2803 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002804 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002805 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002806 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002807 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002808 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002809};
2810
2811static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002812 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002813 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2814 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002815 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002816 .phy_read = mv88e6185_phy_ppu_read,
2817 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002818 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002819 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002820 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002821 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002822 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002823 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Russell King6c422e32018-08-09 15:38:39 +02002824 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002825 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002826 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002827 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002828 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002829 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2830 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002831 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002832 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002833 .ppu_enable = mv88e6185_g1_ppu_enable,
2834 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002835 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002836 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002837 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002838 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002839};
2840
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002841static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002842 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002843 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2844 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002845 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002846 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2847 .phy_read = mv88e6xxx_g2_smi_phy_read,
2848 .phy_write = mv88e6xxx_g2_smi_phy_write,
2849 .port_set_link = mv88e6xxx_port_set_link,
2850 .port_set_duplex = mv88e6xxx_port_set_duplex,
2851 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002852 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002853 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002854 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002855 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002856 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002857 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002858 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002859 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002860 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002861 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002862 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002863 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002864 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002865 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002866 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2867 .stats_get_strings = mv88e6095_stats_get_strings,
2868 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002869 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2870 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002871 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002872 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002873 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002874 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002875 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002876 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002877 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002878 .phylink_validate = mv88e6185_phylink_validate,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002879};
2880
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002881static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002882 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002883 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2884 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002885 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002886 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002887 .phy_read = mv88e6xxx_g2_smi_phy_read,
2888 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002889 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002890 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002891 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002892 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002893 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002894 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002895 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002896 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002897 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002898 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002899 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002900 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002901 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2902 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002903 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002904 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2905 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002906 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002907 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002908 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002909 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002910 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002911 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002912 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002913};
2914
2915static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002916 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002917 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2918 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002919 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002920 .phy_read = mv88e6185_phy_ppu_read,
2921 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002922 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002923 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002924 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002925 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002926 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002927 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002928 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002929 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002930 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002931 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002932 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02002933 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02002934 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002935 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002936 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002937 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002938 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002939 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2940 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002941 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002942 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2943 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002944 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002945 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002946 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04002947 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002948 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002949 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002950 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002951 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002952 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002953};
2954
Vivien Didelot990e27b2017-03-28 13:50:32 -04002955static const struct mv88e6xxx_ops mv88e6141_ops = {
2956 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002957 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2958 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002959 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002960 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2961 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2962 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2963 .phy_read = mv88e6xxx_g2_smi_phy_read,
2964 .phy_write = mv88e6xxx_g2_smi_phy_write,
2965 .port_set_link = mv88e6xxx_port_set_link,
2966 .port_set_duplex = mv88e6xxx_port_set_duplex,
2967 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02002968 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01002969 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002970 .port_tag_remap = mv88e6095_port_tag_remap,
2971 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2972 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2973 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002974 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002975 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002976 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002977 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2978 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002979 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002980 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02002981 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002982 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002983 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002984 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002985 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2986 .stats_get_strings = mv88e6320_stats_get_strings,
2987 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002988 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2989 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002990 .watchdog_ops = &mv88e6390_watchdog_ops,
2991 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002992 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002993 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002994 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002995 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02002996 .serdes_power = mv88e6390_serdes_power,
2997 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04002998 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04002999 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003000 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003001 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003002 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003003};
3004
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003005static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003006 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003007 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3008 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003009 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003010 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003011 .phy_read = mv88e6xxx_g2_smi_phy_read,
3012 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003013 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003014 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003015 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003016 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003017 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003018 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003019 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003020 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003021 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003022 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003023 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003024 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003025 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003026 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003027 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003028 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003029 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003030 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3031 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003032 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003033 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3034 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003035 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003036 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003037 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003038 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003039 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003040 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003041 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003042 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003043 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003044};
3045
3046static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003047 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003048 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3049 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003050 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003051 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003052 .phy_read = mv88e6165_phy_read,
3053 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003054 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003055 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003056 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003057 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003058 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003059 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003060 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003061 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003062 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003063 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003064 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3065 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003066 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003067 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3068 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003069 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003070 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003071 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003072 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003073 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003074 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003075 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003076 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003077 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003078};
3079
3080static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003081 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003082 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3083 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003084 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003085 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003086 .phy_read = mv88e6xxx_g2_smi_phy_read,
3087 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003088 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003089 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003090 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003091 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003092 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003093 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003094 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003095 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003096 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003097 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003098 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003099 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003100 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003101 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003102 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003103 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003104 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003105 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003106 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3107 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003108 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003109 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3110 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003111 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003112 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003113 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003114 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003115 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003116 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003117 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003118};
3119
3120static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003121 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003122 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3123 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003124 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003125 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3126 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003127 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003128 .phy_read = mv88e6xxx_g2_smi_phy_read,
3129 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003130 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003131 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003132 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003133 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003134 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003135 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003136 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003137 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003138 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003139 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003140 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003141 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003142 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003143 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003144 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003145 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003146 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003147 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003148 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3149 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003150 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003151 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3152 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003153 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003154 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003155 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003156 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003157 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003158 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003159 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003160 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003161 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003162 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003163 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003164};
3165
3166static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003167 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003168 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3169 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003170 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003171 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003172 .phy_read = mv88e6xxx_g2_smi_phy_read,
3173 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003174 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003175 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003176 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003177 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003178 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003179 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003180 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003181 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003182 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003183 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003184 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003185 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003186 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003187 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003188 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003189 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003190 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003191 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003192 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3193 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003194 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003195 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3196 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003197 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003198 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003199 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003200 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003201 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003202 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003203 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003204};
3205
3206static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003207 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003208 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3209 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003210 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003211 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3212 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003213 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003214 .phy_read = mv88e6xxx_g2_smi_phy_read,
3215 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003216 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003217 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003218 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003219 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003220 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003221 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003222 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003223 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003224 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003225 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003226 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003227 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003228 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003229 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003230 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003231 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003232 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003233 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003234 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3235 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003236 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003237 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3238 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003239 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003240 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003241 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003242 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003243 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003244 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003245 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003246 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003247 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003248 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003249 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003250 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003251 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003252 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003253};
3254
3255static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003256 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003257 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3258 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003259 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003260 .phy_read = mv88e6185_phy_ppu_read,
3261 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003262 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003263 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003264 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003265 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003266 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003267 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003268 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003269 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003270 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003271 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003272 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003273 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003274 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003275 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3276 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003277 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003278 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3279 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003280 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003281 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003282 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003283 .ppu_enable = mv88e6185_g1_ppu_enable,
3284 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003285 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003286 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003287 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003288 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003289};
3290
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003291static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003292 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003293 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003294 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003295 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3296 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003297 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3298 .phy_read = mv88e6xxx_g2_smi_phy_read,
3299 .phy_write = mv88e6xxx_g2_smi_phy_write,
3300 .port_set_link = mv88e6xxx_port_set_link,
3301 .port_set_duplex = mv88e6xxx_port_set_duplex,
3302 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3303 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003304 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003305 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003306 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003307 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003308 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003309 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003310 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003311 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003312 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003313 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003314 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003315 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003316 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003317 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003318 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3319 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003320 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003321 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3322 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003323 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003324 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003325 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003326 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003327 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003328 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3329 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003330 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003331 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003332 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003333 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003334 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003335 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003336 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003337};
3338
3339static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003340 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003341 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003342 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003343 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3344 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003345 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3346 .phy_read = mv88e6xxx_g2_smi_phy_read,
3347 .phy_write = mv88e6xxx_g2_smi_phy_write,
3348 .port_set_link = mv88e6xxx_port_set_link,
3349 .port_set_duplex = mv88e6xxx_port_set_duplex,
3350 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3351 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003352 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003353 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003354 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003355 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003356 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003357 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003358 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003359 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003360 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003361 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003362 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003363 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003364 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003365 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003366 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3367 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003368 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003369 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3370 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003371 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003372 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003373 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003374 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003375 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003376 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3377 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003378 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003379 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003380 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003381 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003382 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003383 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003384 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003385};
3386
3387static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003388 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003389 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003390 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003391 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3392 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003393 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3394 .phy_read = mv88e6xxx_g2_smi_phy_read,
3395 .phy_write = mv88e6xxx_g2_smi_phy_write,
3396 .port_set_link = mv88e6xxx_port_set_link,
3397 .port_set_duplex = mv88e6xxx_port_set_duplex,
3398 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3399 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003400 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003401 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003402 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003403 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003404 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003405 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003406 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003407 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003408 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003409 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003410 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003411 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003412 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003413 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003414 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3415 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003416 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003417 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3418 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003419 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003420 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003421 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003422 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003423 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003424 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3425 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003426 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003427 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003428 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003429 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003430 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003431 .avb_ops = &mv88e6390_avb_ops,
3432 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003433 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003434};
3435
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003436static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003437 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003438 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3439 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003440 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003441 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3442 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003443 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003444 .phy_read = mv88e6xxx_g2_smi_phy_read,
3445 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003446 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003447 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003448 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003449 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003450 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003451 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003452 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003453 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003454 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003455 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003456 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003457 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003458 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003459 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003460 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003461 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003462 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003463 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003464 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3465 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003466 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003467 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3468 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003469 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003470 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003471 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003472 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003473 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003474 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003475 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003476 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003477 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003478 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003479 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003480 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003481 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003482 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003483 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003484 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003485};
3486
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003487static const struct mv88e6xxx_ops mv88e6250_ops = {
3488 /* MV88E6XXX_FAMILY_6250 */
3489 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
3490 .ip_pri_map = mv88e6085_g1_ip_pri_map,
3491 .irl_init_all = mv88e6352_g2_irl_init_all,
3492 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3493 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
3494 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3495 .phy_read = mv88e6xxx_g2_smi_phy_read,
3496 .phy_write = mv88e6xxx_g2_smi_phy_write,
3497 .port_set_link = mv88e6xxx_port_set_link,
3498 .port_set_duplex = mv88e6xxx_port_set_duplex,
3499 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3500 .port_set_speed = mv88e6250_port_set_speed,
3501 .port_tag_remap = mv88e6095_port_tag_remap,
3502 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3503 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3504 .port_set_ether_type = mv88e6351_port_set_ether_type,
3505 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3506 .port_pause_limit = mv88e6097_port_pause_limit,
3507 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3508 .port_link_state = mv88e6250_port_link_state,
3509 .stats_snapshot = mv88e6320_g1_stats_snapshot,
3510 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3511 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
3512 .stats_get_strings = mv88e6250_stats_get_strings,
3513 .stats_get_stats = mv88e6250_stats_get_stats,
3514 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3515 .set_egress_port = mv88e6095_g1_set_egress_port,
3516 .watchdog_ops = &mv88e6250_watchdog_ops,
3517 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3518 .pot_clear = mv88e6xxx_g2_pot_clear,
3519 .reset = mv88e6250_g1_reset,
3520 .vtu_getnext = mv88e6250_g1_vtu_getnext,
3521 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02003522 .avb_ops = &mv88e6352_avb_ops,
3523 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003524 .phylink_validate = mv88e6065_phylink_validate,
3525};
3526
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003527static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003528 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003529 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003530 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003531 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3532 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003533 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3534 .phy_read = mv88e6xxx_g2_smi_phy_read,
3535 .phy_write = mv88e6xxx_g2_smi_phy_write,
3536 .port_set_link = mv88e6xxx_port_set_link,
3537 .port_set_duplex = mv88e6xxx_port_set_duplex,
3538 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3539 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003540 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003541 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003542 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003543 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003544 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003545 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003546 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003547 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003548 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003549 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003550 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003551 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003552 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003553 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003554 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3555 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003556 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003557 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3558 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003559 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003560 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003561 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003562 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003563 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003564 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3565 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003566 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003567 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003568 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003569 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003570 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003571 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003572 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003573 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003574 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003575};
3576
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003577static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003578 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003579 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3580 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003581 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003582 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3583 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003584 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003585 .phy_read = mv88e6xxx_g2_smi_phy_read,
3586 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003587 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003588 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003589 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003590 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003591 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003592 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003593 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003594 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003595 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003596 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003597 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003598 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003599 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003600 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003601 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003602 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003603 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003604 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3605 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003606 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003607 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3608 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003609 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003610 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003611 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003612 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003613 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003614 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003615 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003616 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003617 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003618 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003619};
3620
3621static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003622 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003623 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3624 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003625 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003626 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3627 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003628 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003629 .phy_read = mv88e6xxx_g2_smi_phy_read,
3630 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003631 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003632 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003633 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003634 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003635 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003636 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003637 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003638 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003639 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003640 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003641 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003642 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003643 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003644 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003645 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003646 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003647 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003648 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3649 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003650 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003651 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3652 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003653 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003654 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003655 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003656 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003657 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003658 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003659 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003660 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003661};
3662
Vivien Didelot16e329a2017-03-28 13:50:33 -04003663static const struct mv88e6xxx_ops mv88e6341_ops = {
3664 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003665 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3666 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003667 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003668 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3669 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3670 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3671 .phy_read = mv88e6xxx_g2_smi_phy_read,
3672 .phy_write = mv88e6xxx_g2_smi_phy_write,
3673 .port_set_link = mv88e6xxx_port_set_link,
3674 .port_set_duplex = mv88e6xxx_port_set_duplex,
3675 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003676 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003677 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003678 .port_tag_remap = mv88e6095_port_tag_remap,
3679 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3680 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3681 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003682 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003683 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003684 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003685 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3686 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003687 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003688 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003689 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003690 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003691 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003692 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003693 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3694 .stats_get_strings = mv88e6320_stats_get_strings,
3695 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003696 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3697 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003698 .watchdog_ops = &mv88e6390_watchdog_ops,
3699 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003700 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003701 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003702 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003703 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003704 .serdes_power = mv88e6390_serdes_power,
3705 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003706 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003707 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003708 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003709 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003710 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003711 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003712 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003713};
3714
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003715static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003716 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003717 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3718 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003719 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003720 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003721 .phy_read = mv88e6xxx_g2_smi_phy_read,
3722 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003723 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003724 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003725 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003726 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003727 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003728 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003729 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003730 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003731 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003732 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003733 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003734 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003735 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003736 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003737 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003738 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003739 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003740 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003741 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3742 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003743 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003744 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3745 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003746 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003747 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003748 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003749 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003750 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003751 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003752 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003753};
3754
3755static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003756 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003757 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3758 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003759 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003760 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003761 .phy_read = mv88e6xxx_g2_smi_phy_read,
3762 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003763 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003764 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003765 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003766 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003767 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003768 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003769 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003770 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003771 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003772 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003773 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003774 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003775 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003776 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003777 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003778 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003779 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003780 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003781 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3782 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003783 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003784 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3785 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003786 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003787 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003788 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003789 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003790 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003791 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003792 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003793 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003794 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003795};
3796
3797static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003798 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003799 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3800 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003801 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003802 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3803 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003804 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003805 .phy_read = mv88e6xxx_g2_smi_phy_read,
3806 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003807 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003808 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003809 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003810 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003811 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003812 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003813 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003814 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003815 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003816 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003817 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003818 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003819 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003820 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003821 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003822 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003823 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003824 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003825 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3826 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003827 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003828 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3829 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003830 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003831 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003832 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003833 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003834 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003835 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003836 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003837 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003838 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003839 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003840 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003841 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003842 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003843 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003844 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003845 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3846 .serdes_get_strings = mv88e6352_serdes_get_strings,
3847 .serdes_get_stats = mv88e6352_serdes_get_stats,
Russell King6c422e32018-08-09 15:38:39 +02003848 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003849};
3850
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003851static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003852 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003853 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003854 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003855 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3856 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003857 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3858 .phy_read = mv88e6xxx_g2_smi_phy_read,
3859 .phy_write = mv88e6xxx_g2_smi_phy_write,
3860 .port_set_link = mv88e6xxx_port_set_link,
3861 .port_set_duplex = mv88e6xxx_port_set_duplex,
3862 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3863 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003864 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003865 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003866 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003867 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003868 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003869 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003870 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003871 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003872 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003873 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003874 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003875 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003876 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003877 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003878 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003879 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003880 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3881 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003882 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003883 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3884 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003885 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003886 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003887 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003888 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003889 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003890 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3891 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003892 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003893 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003894 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003895 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003896 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003897 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003898 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003899 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003900 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003901};
3902
3903static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003904 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003905 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003906 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003907 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3908 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003909 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3910 .phy_read = mv88e6xxx_g2_smi_phy_read,
3911 .phy_write = mv88e6xxx_g2_smi_phy_write,
3912 .port_set_link = mv88e6xxx_port_set_link,
3913 .port_set_duplex = mv88e6xxx_port_set_duplex,
3914 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3915 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003916 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003917 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003918 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003919 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003920 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003921 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003922 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003923 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003924 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003925 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003926 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003927 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01003928 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003929 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003930 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003931 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003932 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3933 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003934 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003935 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3936 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003937 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003938 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003939 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003940 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003941 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003942 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3943 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003944 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003945 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003946 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003947 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003948 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003949 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003950 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003951 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003952 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003953};
3954
Vivien Didelotf81ec902016-05-09 13:22:58 -04003955static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3956 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003957 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003958 .family = MV88E6XXX_FAMILY_6097,
3959 .name = "Marvell 88E6085",
3960 .num_databases = 4096,
3961 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003962 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003963 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003964 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003965 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003966 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003967 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003968 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003969 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003970 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003971 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003972 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003973 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003974 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003975 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003976 },
3977
3978 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003979 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003980 .family = MV88E6XXX_FAMILY_6095,
3981 .name = "Marvell 88E6095/88E6095F",
3982 .num_databases = 256,
3983 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003984 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003985 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003986 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003987 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003988 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003989 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003990 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003991 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003992 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003993 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003994 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003995 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003996 },
3997
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003998 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003999 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004000 .family = MV88E6XXX_FAMILY_6097,
4001 .name = "Marvell 88E6097/88E6097F",
4002 .num_databases = 4096,
4003 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004004 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004005 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004006 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004007 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004008 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004009 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004010 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004011 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004012 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004013 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004014 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004015 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004016 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004017 .ops = &mv88e6097_ops,
4018 },
4019
Vivien Didelotf81ec902016-05-09 13:22:58 -04004020 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004021 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004022 .family = MV88E6XXX_FAMILY_6165,
4023 .name = "Marvell 88E6123",
4024 .num_databases = 4096,
4025 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004026 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004027 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004028 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004029 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004030 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004031 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004032 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004033 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004034 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004035 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004036 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004037 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004038 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004039 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004040 },
4041
4042 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004043 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004044 .family = MV88E6XXX_FAMILY_6185,
4045 .name = "Marvell 88E6131",
4046 .num_databases = 256,
4047 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004048 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004049 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004050 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004051 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004052 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004053 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004054 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004055 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004056 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004057 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004058 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004059 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004060 },
4061
Vivien Didelot990e27b2017-03-28 13:50:32 -04004062 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004063 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004064 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004065 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004066 .num_databases = 4096,
4067 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004068 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004069 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004070 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004071 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004072 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004073 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004074 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004075 .age_time_coeff = 3750,
4076 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004077 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004078 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004079 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004080 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004081 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004082 .ops = &mv88e6141_ops,
4083 },
4084
Vivien Didelotf81ec902016-05-09 13:22:58 -04004085 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004086 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004087 .family = MV88E6XXX_FAMILY_6165,
4088 .name = "Marvell 88E6161",
4089 .num_databases = 4096,
4090 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004091 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004092 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004093 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004094 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004095 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004096 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004097 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004098 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004099 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004100 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004101 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004102 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004103 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004104 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004105 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004106 },
4107
4108 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004109 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004110 .family = MV88E6XXX_FAMILY_6165,
4111 .name = "Marvell 88E6165",
4112 .num_databases = 4096,
4113 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004114 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004115 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004116 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004117 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004118 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004119 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004120 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004121 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004122 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004123 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004124 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004125 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004126 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004127 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004128 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004129 },
4130
4131 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004132 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004133 .family = MV88E6XXX_FAMILY_6351,
4134 .name = "Marvell 88E6171",
4135 .num_databases = 4096,
4136 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004137 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004138 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004139 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004140 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004141 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004142 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004143 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004144 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004145 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004146 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004147 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004148 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004149 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004150 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004151 },
4152
4153 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004154 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004155 .family = MV88E6XXX_FAMILY_6352,
4156 .name = "Marvell 88E6172",
4157 .num_databases = 4096,
4158 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004159 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004160 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004161 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004162 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004163 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004164 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004165 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004166 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004167 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004168 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004169 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004170 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004171 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004172 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004173 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004174 },
4175
4176 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004177 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004178 .family = MV88E6XXX_FAMILY_6351,
4179 .name = "Marvell 88E6175",
4180 .num_databases = 4096,
4181 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004182 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004183 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004184 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004185 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004186 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004187 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004188 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004189 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004190 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004191 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004192 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004193 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004194 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004195 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004196 },
4197
4198 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004199 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004200 .family = MV88E6XXX_FAMILY_6352,
4201 .name = "Marvell 88E6176",
4202 .num_databases = 4096,
4203 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004204 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004205 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004206 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004207 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004208 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004209 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004210 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004211 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004212 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004213 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004214 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004215 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004216 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004217 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004218 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004219 },
4220
4221 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004222 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004223 .family = MV88E6XXX_FAMILY_6185,
4224 .name = "Marvell 88E6185",
4225 .num_databases = 256,
4226 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004227 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004228 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004229 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004230 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004231 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004232 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004233 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004234 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004235 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004236 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004237 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004238 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004239 },
4240
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004241 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004242 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004243 .family = MV88E6XXX_FAMILY_6390,
4244 .name = "Marvell 88E6190",
4245 .num_databases = 4096,
4246 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004247 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004248 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004249 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004250 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004251 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004252 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004253 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004254 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004255 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004256 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004257 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004258 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004259 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004260 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004261 .ops = &mv88e6190_ops,
4262 },
4263
4264 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004265 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004266 .family = MV88E6XXX_FAMILY_6390,
4267 .name = "Marvell 88E6190X",
4268 .num_databases = 4096,
4269 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004270 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004271 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004272 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004273 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004274 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004275 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004276 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004277 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004278 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004279 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004280 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004281 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004282 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004283 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004284 .ops = &mv88e6190x_ops,
4285 },
4286
4287 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004288 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004289 .family = MV88E6XXX_FAMILY_6390,
4290 .name = "Marvell 88E6191",
4291 .num_databases = 4096,
4292 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004293 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004294 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004295 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004296 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004297 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004298 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004299 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004300 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004301 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004302 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004303 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004304 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004305 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004306 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004307 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004308 },
4309
Hubert Feurstein49022642019-07-31 10:23:46 +02004310 [MV88E6220] = {
4311 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4312 .family = MV88E6XXX_FAMILY_6250,
4313 .name = "Marvell 88E6220",
4314 .num_databases = 64,
4315
4316 /* Ports 2-4 are not routed to pins
4317 * => usable ports 0, 1, 5, 6
4318 */
4319 .num_ports = 7,
4320 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004321 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004322 .max_vid = 4095,
4323 .port_base_addr = 0x08,
4324 .phy_base_addr = 0x00,
4325 .global1_addr = 0x0f,
4326 .global2_addr = 0x07,
4327 .age_time_coeff = 15000,
4328 .g1_irqs = 9,
4329 .g2_irqs = 10,
4330 .atu_move_port_mask = 0xf,
4331 .dual_chip = true,
4332 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004333 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004334 .ops = &mv88e6250_ops,
4335 },
4336
Vivien Didelotf81ec902016-05-09 13:22:58 -04004337 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004338 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004339 .family = MV88E6XXX_FAMILY_6352,
4340 .name = "Marvell 88E6240",
4341 .num_databases = 4096,
4342 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004343 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004344 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004345 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004346 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004347 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004348 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004349 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004350 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004351 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004352 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004353 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004354 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004355 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004356 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004357 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004358 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004359 },
4360
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004361 [MV88E6250] = {
4362 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4363 .family = MV88E6XXX_FAMILY_6250,
4364 .name = "Marvell 88E6250",
4365 .num_databases = 64,
4366 .num_ports = 7,
4367 .num_internal_phys = 5,
4368 .max_vid = 4095,
4369 .port_base_addr = 0x08,
4370 .phy_base_addr = 0x00,
4371 .global1_addr = 0x0f,
4372 .global2_addr = 0x07,
4373 .age_time_coeff = 15000,
4374 .g1_irqs = 9,
4375 .g2_irqs = 10,
4376 .atu_move_port_mask = 0xf,
4377 .dual_chip = true,
4378 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004379 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004380 .ops = &mv88e6250_ops,
4381 },
4382
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004383 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004384 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004385 .family = MV88E6XXX_FAMILY_6390,
4386 .name = "Marvell 88E6290",
4387 .num_databases = 4096,
4388 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004389 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004390 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004391 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004392 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004393 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004394 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004395 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004396 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004397 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004398 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004399 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004400 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004401 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004402 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004403 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004404 .ops = &mv88e6290_ops,
4405 },
4406
Vivien Didelotf81ec902016-05-09 13:22:58 -04004407 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004408 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004409 .family = MV88E6XXX_FAMILY_6320,
4410 .name = "Marvell 88E6320",
4411 .num_databases = 4096,
4412 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004413 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004414 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004415 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004416 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004417 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004418 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004419 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004420 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004421 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004422 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004423 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004424 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004425 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004426 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004427 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004428 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004429 },
4430
4431 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004432 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004433 .family = MV88E6XXX_FAMILY_6320,
4434 .name = "Marvell 88E6321",
4435 .num_databases = 4096,
4436 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004437 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004438 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004439 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004440 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004441 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004442 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004443 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004444 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004445 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004446 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004447 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004448 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004449 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004450 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004451 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004452 },
4453
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004454 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004455 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004456 .family = MV88E6XXX_FAMILY_6341,
4457 .name = "Marvell 88E6341",
4458 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01004459 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004460 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004461 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004462 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004463 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004464 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004465 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004466 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004467 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004468 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004469 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004470 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004471 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004472 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004473 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004474 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004475 .ops = &mv88e6341_ops,
4476 },
4477
Vivien Didelotf81ec902016-05-09 13:22:58 -04004478 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004479 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004480 .family = MV88E6XXX_FAMILY_6351,
4481 .name = "Marvell 88E6350",
4482 .num_databases = 4096,
4483 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004484 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004485 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004486 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004487 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004488 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004489 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004490 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004491 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004492 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004493 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004494 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004495 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004496 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004497 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004498 },
4499
4500 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004501 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004502 .family = MV88E6XXX_FAMILY_6351,
4503 .name = "Marvell 88E6351",
4504 .num_databases = 4096,
4505 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004506 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004507 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004508 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004509 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004510 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004511 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004512 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004513 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004514 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004515 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004516 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004517 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004518 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004519 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004520 },
4521
4522 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004523 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004524 .family = MV88E6XXX_FAMILY_6352,
4525 .name = "Marvell 88E6352",
4526 .num_databases = 4096,
4527 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004528 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004529 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004530 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004531 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004532 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004533 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004534 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004535 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004536 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004537 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004538 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004539 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004540 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004541 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004542 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004543 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004544 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004545 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004546 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004547 .family = MV88E6XXX_FAMILY_6390,
4548 .name = "Marvell 88E6390",
4549 .num_databases = 4096,
4550 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004551 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004552 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004553 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004554 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004555 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004556 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004557 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004558 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004559 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004560 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004561 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004562 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004563 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004564 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004565 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004566 .ops = &mv88e6390_ops,
4567 },
4568 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004569 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004570 .family = MV88E6XXX_FAMILY_6390,
4571 .name = "Marvell 88E6390X",
4572 .num_databases = 4096,
4573 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004574 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004575 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004576 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004577 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004578 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004579 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004580 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004581 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004582 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004583 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004584 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004585 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004586 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004587 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004588 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004589 .ops = &mv88e6390x_ops,
4590 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004591};
4592
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004593static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004594{
Vivien Didelota439c062016-04-17 13:23:58 -04004595 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004596
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004597 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4598 if (mv88e6xxx_table[i].prod_num == prod_num)
4599 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004600
Vivien Didelotb9b37712015-10-30 19:39:48 -04004601 return NULL;
4602}
4603
Vivien Didelotfad09c72016-06-21 12:28:20 -04004604static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004605{
4606 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004607 unsigned int prod_num, rev;
4608 u16 id;
4609 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004610
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004611 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004612 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004613 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004614 if (err)
4615 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004616
Vivien Didelot107fcc12017-06-12 12:37:36 -04004617 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4618 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004619
4620 info = mv88e6xxx_lookup_info(prod_num);
4621 if (!info)
4622 return -ENODEV;
4623
Vivien Didelotcaac8542016-06-20 13:14:09 -04004624 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004625 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004626
Vivien Didelotca070c12016-09-02 14:45:34 -04004627 err = mv88e6xxx_g2_require(chip);
4628 if (err)
4629 return err;
4630
Vivien Didelotfad09c72016-06-21 12:28:20 -04004631 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4632 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004633
4634 return 0;
4635}
4636
Vivien Didelotfad09c72016-06-21 12:28:20 -04004637static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004638{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004639 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004640
Vivien Didelotfad09c72016-06-21 12:28:20 -04004641 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4642 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004643 return NULL;
4644
Vivien Didelotfad09c72016-06-21 12:28:20 -04004645 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004646
Vivien Didelotfad09c72016-06-21 12:28:20 -04004647 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004648 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004649
Vivien Didelotfad09c72016-06-21 12:28:20 -04004650 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004651}
4652
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004653static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4654 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004655{
Vivien Didelot04bed142016-08-31 18:06:13 -04004656 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004657
Andrew Lunn443d5a12016-12-03 04:35:18 +01004658 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004659}
4660
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004661static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004662 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004663{
4664 /* We don't need any dynamic resource from the kernel (yet),
4665 * so skip the prepare phase.
4666 */
4667
4668 return 0;
4669}
4670
4671static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004672 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004673{
Vivien Didelot04bed142016-08-31 18:06:13 -04004674 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004675
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004676 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004677 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004678 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004679 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4680 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004681 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004682}
4683
4684static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4685 const struct switchdev_obj_port_mdb *mdb)
4686{
Vivien Didelot04bed142016-08-31 18:06:13 -04004687 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004688 int err;
4689
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004690 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04004691 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004692 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004693
4694 return err;
4695}
4696
Russell King4f859012019-02-20 15:35:05 -08004697static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
4698 bool unicast, bool multicast)
4699{
4700 struct mv88e6xxx_chip *chip = ds->priv;
4701 int err = -EOPNOTSUPP;
4702
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004703 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08004704 if (chip->info->ops->port_set_egress_floods)
4705 err = chip->info->ops->port_set_egress_floods(chip, port,
4706 unicast,
4707 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004708 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08004709
4710 return err;
4711}
4712
Florian Fainellia82f67a2017-01-08 14:52:08 -08004713static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02004714 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004715 .setup = mv88e6xxx_setup,
Russell Kingc9a23562018-05-10 13:17:35 -07004716 .phylink_validate = mv88e6xxx_validate,
4717 .phylink_mac_link_state = mv88e6xxx_link_state,
4718 .phylink_mac_config = mv88e6xxx_mac_config,
4719 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4720 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004721 .get_strings = mv88e6xxx_get_strings,
4722 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4723 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004724 .port_enable = mv88e6xxx_port_enable,
4725 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004726 .get_mac_eee = mv88e6xxx_get_mac_eee,
4727 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004728 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004729 .get_eeprom = mv88e6xxx_get_eeprom,
4730 .set_eeprom = mv88e6xxx_set_eeprom,
4731 .get_regs_len = mv88e6xxx_get_regs_len,
4732 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004733 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004734 .port_bridge_join = mv88e6xxx_port_bridge_join,
4735 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08004736 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004737 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004738 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004739 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4740 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4741 .port_vlan_add = mv88e6xxx_port_vlan_add,
4742 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004743 .port_fdb_add = mv88e6xxx_port_fdb_add,
4744 .port_fdb_del = mv88e6xxx_port_fdb_del,
4745 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004746 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4747 .port_mdb_add = mv88e6xxx_port_mdb_add,
4748 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004749 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4750 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004751 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4752 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4753 .port_txtstamp = mv88e6xxx_port_txtstamp,
4754 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4755 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004756};
4757
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004758static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004759{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004760 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004761 struct dsa_switch *ds;
4762
Vivien Didelot73b12042017-03-30 17:37:10 -04004763 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004764 if (!ds)
4765 return -ENOMEM;
4766
Vivien Didelotfad09c72016-06-21 12:28:20 -04004767 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004768 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004769 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004770 ds->ageing_time_min = chip->info->age_time_coeff;
4771 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004772
4773 dev_set_drvdata(dev, ds);
4774
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004775 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004776}
4777
Vivien Didelotfad09c72016-06-21 12:28:20 -04004778static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004779{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004780 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004781}
4782
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004783static const void *pdata_device_get_match_data(struct device *dev)
4784{
4785 const struct of_device_id *matches = dev->driver->of_match_table;
4786 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
4787
4788 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
4789 matches++) {
4790 if (!strcmp(pdata->compatible, matches->compatible))
4791 return matches->data;
4792 }
4793 return NULL;
4794}
4795
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01004796/* There is no suspend to RAM support at DSA level yet, the switch configuration
4797 * would be lost after a power cycle so prevent it to be suspended.
4798 */
4799static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
4800{
4801 return -EOPNOTSUPP;
4802}
4803
4804static int __maybe_unused mv88e6xxx_resume(struct device *dev)
4805{
4806 return 0;
4807}
4808
4809static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
4810
Vivien Didelot57d32312016-06-20 13:13:58 -04004811static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004812{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004813 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04004814 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004815 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004816 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004817 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004818 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02004819 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004820
Andrew Lunn7bb8c992018-05-31 00:15:42 +02004821 if (!np && !pdata)
4822 return -EINVAL;
4823
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004824 if (np)
4825 compat_info = of_device_get_match_data(dev);
4826
4827 if (pdata) {
4828 compat_info = pdata_device_get_match_data(dev);
4829
4830 if (!pdata->netdev)
4831 return -EINVAL;
4832
4833 for (port = 0; port < DSA_MAX_PORTS; port++) {
4834 if (!(pdata->enabled_ports & (1 << port)))
4835 continue;
4836 if (strcmp(pdata->cd.port_names[port], "cpu"))
4837 continue;
4838 pdata->cd.netdev[port] = &pdata->netdev->dev;
4839 break;
4840 }
4841 }
4842
Vivien Didelotcaac8542016-06-20 13:14:09 -04004843 if (!compat_info)
4844 return -EINVAL;
4845
Vivien Didelotfad09c72016-06-21 12:28:20 -04004846 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004847 if (!chip) {
4848 err = -ENOMEM;
4849 goto out;
4850 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004851
Vivien Didelotfad09c72016-06-21 12:28:20 -04004852 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004853
Vivien Didelotfad09c72016-06-21 12:28:20 -04004854 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004855 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004856 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004857
Andrew Lunnb4308f02016-11-21 23:26:55 +01004858 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004859 if (IS_ERR(chip->reset)) {
4860 err = PTR_ERR(chip->reset);
4861 goto out;
4862 }
Baruch Siach7b75e492019-06-27 21:17:39 +03004863 if (chip->reset)
4864 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01004865
Vivien Didelotfad09c72016-06-21 12:28:20 -04004866 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004867 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004868 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004869
Vivien Didelote57e5e72016-08-15 17:19:00 -04004870 mv88e6xxx_phy_init(chip);
4871
Andrew Lunn00baabe2018-05-19 22:31:35 +02004872 if (chip->info->ops->get_eeprom) {
4873 if (np)
4874 of_property_read_u32(np, "eeprom-length",
4875 &chip->eeprom_len);
4876 else
4877 chip->eeprom_len = pdata->eeprom_len;
4878 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004879
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004880 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004881 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004882 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02004883 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004884 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004885
Andrew Lunna27415d2019-05-01 00:10:50 +02004886 if (np) {
4887 chip->irq = of_irq_get(np, 0);
4888 if (chip->irq == -EPROBE_DEFER) {
4889 err = chip->irq;
4890 goto out;
4891 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004892 }
4893
Andrew Lunna27415d2019-05-01 00:10:50 +02004894 if (pdata)
4895 chip->irq = pdata->irq;
4896
Andrew Lunn294d7112018-02-22 22:58:32 +01004897 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004898 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004899 * controllers
4900 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004901 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004902 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004903 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004904 else
4905 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004906 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004907
Andrew Lunn294d7112018-02-22 22:58:32 +01004908 if (err)
4909 goto out;
4910
4911 if (chip->info->g2_irqs > 0) {
4912 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004913 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004914 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004915 }
4916
Andrew Lunn294d7112018-02-22 22:58:32 +01004917 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4918 if (err)
4919 goto out_g2_irq;
4920
4921 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4922 if (err)
4923 goto out_g1_atu_prob_irq;
4924
Andrew Lunna3c53be52017-01-24 14:53:50 +01004925 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004926 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004927 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004928
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004929 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004930 if (err)
4931 goto out_mdio;
4932
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004933 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004934
4935out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004936 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004937out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004938 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004939out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004940 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004941out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004942 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004943 mv88e6xxx_g2_irq_free(chip);
4944out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004945 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004946 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004947 else
4948 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004949out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004950 if (pdata)
4951 dev_put(pdata->netdev);
4952
Andrew Lunndc30c352016-10-16 19:56:49 +02004953 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004954}
4955
4956static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4957{
4958 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004959 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004960
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004961 if (chip->info->ptp_support) {
4962 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004963 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004964 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004965
Andrew Lunn930188c2016-08-22 16:01:03 +02004966 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004967 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004968 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004969
Andrew Lunn76f38f12018-03-17 20:21:09 +01004970 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4971 mv88e6xxx_g1_atu_prob_irq_free(chip);
4972
4973 if (chip->info->g2_irqs > 0)
4974 mv88e6xxx_g2_irq_free(chip);
4975
Andrew Lunn76f38f12018-03-17 20:21:09 +01004976 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004977 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004978 else
4979 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004980}
4981
4982static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004983 {
4984 .compatible = "marvell,mv88e6085",
4985 .data = &mv88e6xxx_table[MV88E6085],
4986 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004987 {
4988 .compatible = "marvell,mv88e6190",
4989 .data = &mv88e6xxx_table[MV88E6190],
4990 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004991 {
4992 .compatible = "marvell,mv88e6250",
4993 .data = &mv88e6xxx_table[MV88E6250],
4994 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004995 { /* sentinel */ },
4996};
4997
4998MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4999
5000static struct mdio_driver mv88e6xxx_driver = {
5001 .probe = mv88e6xxx_probe,
5002 .remove = mv88e6xxx_remove,
5003 .mdiodrv.driver = {
5004 .name = "mv88e6085",
5005 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005006 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005007 },
5008};
5009
Andrew Lunn7324d502019-04-27 19:19:10 +02005010mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00005011
5012MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5013MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5014MODULE_LICENSE("GPL");