blob: 4aa7d0a8f1977c7e513132d48c9f5cbe54521305 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
488 u8 lane;
489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
493 if (lane && chip->info->ops->serdes_pcs_get_state)
494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
509 u8 lane;
510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
513 if (lane)
514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
526 u8 lane;
527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
533 if (lane)
534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
547 u8 lane;
548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
551 if (lane)
552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Russell Kingc9a23562018-05-10 13:17:35 -0700638static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
639 unsigned long *supported,
640 struct phylink_link_state *state)
641{
Russell King6c422e32018-08-09 15:38:39 +0200642 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
643 struct mv88e6xxx_chip *chip = ds->priv;
644
645 /* Allow all the expected bits */
646 phylink_set(mask, Autoneg);
647 phylink_set(mask, Pause);
648 phylink_set_port_modes(mask);
649
650 if (chip->info->ops->phylink_validate)
651 chip->info->ops->phylink_validate(chip, port, mask, state);
652
653 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
654 bitmap_and(state->advertising, state->advertising, mask,
655 __ETHTOOL_LINK_MODE_MASK_NBITS);
656
657 /* We can only operate at 2500BaseX or 1000BaseX. If requested
658 * to advertise both, only report advertising at 2500BaseX.
659 */
660 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700661}
662
Russell Kingc9a23562018-05-10 13:17:35 -0700663static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
664 unsigned int mode,
665 const struct phylink_link_state *state)
666{
667 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100668 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000669 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700670
Russell Kingfad58192020-07-19 12:00:35 +0100671 p = &chip->ports[port];
672
Russell King64d47d52020-03-14 10:15:38 +0000673 /* FIXME: is this the correct test? If we're in fixed mode on an
674 * internal port, why should we process this any different from
675 * PHY mode? On the other hand, the port may be automedia between
676 * an internal PHY and the serdes...
677 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200678 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700679 return;
680
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000681 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100682 /* In inband mode, the link may come up at any time while the link
683 * is not forced down. Force the link down while we reconfigure the
684 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000685 */
Russell Kingfad58192020-07-19 12:00:35 +0100686 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
687 chip->info->ops->port_set_link)
688 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
689
Russell King64d47d52020-03-14 10:15:38 +0000690 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000691 if (err && err != -EOPNOTSUPP)
692 goto err_unlock;
693
694 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
695 state->advertising);
696 /* FIXME: we should restart negotiation if something changed - which
697 * is something we get if we convert to using phylinks PCS operations.
698 */
699 if (err > 0)
700 err = 0;
701
Russell Kingfad58192020-07-19 12:00:35 +0100702 /* Undo the forced down state above after completing configuration
703 * irrespective of its state on entry, which allows the link to come up.
704 */
705 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
706 chip->info->ops->port_set_link)
707 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
708
709 p->interface = state->interface;
710
Russell Kinga5a68582020-03-14 10:15:43 +0000711err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000712 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700713
714 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000715 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700716}
717
Russell Kingc9a23562018-05-10 13:17:35 -0700718static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
719 unsigned int mode,
720 phy_interface_t interface)
721{
Russell King30c4a5b2020-02-26 10:23:51 +0000722 struct mv88e6xxx_chip *chip = ds->priv;
723 const struct mv88e6xxx_ops *ops;
724 int err = 0;
725
726 ops = chip->info->ops;
727
Russell King5d5b2312020-03-14 10:16:03 +0000728 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200729 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300730 mode == MLO_AN_FIXED) && ops->port_sync_link)
731 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000732 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000733
Russell King5d5b2312020-03-14 10:16:03 +0000734 if (err)
735 dev_err(chip->dev,
736 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700737}
738
739static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
740 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000741 struct phy_device *phydev,
742 int speed, int duplex,
743 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000753 /* FIXME: for an automedia port, should we force the link
754 * down here - what if the link comes up due to "other" media
755 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000756 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000757 * shared between internal PHY and Serdes.
758 */
Russell Kinga5a68582020-03-14 10:15:43 +0000759 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
760 duplex);
761 if (err)
762 goto error;
763
Russell Kingf365c6f2020-03-14 10:15:53 +0000764 if (ops->port_set_speed_duplex) {
765 err = ops->port_set_speed_duplex(chip, port,
766 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000767 if (err && err != -EOPNOTSUPP)
768 goto error;
769 }
770
Chris Packham4efe76622020-11-24 17:34:37 +1300771 if (ops->port_sync_link)
772 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000773 }
Russell King5d5b2312020-03-14 10:16:03 +0000774error:
775 mv88e6xxx_reg_unlock(chip);
776
777 if (err && err != -EOPNOTSUPP)
778 dev_err(ds->dev,
779 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700780}
781
Andrew Lunna605a0f2016-11-21 23:26:58 +0100782static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000783{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100784 if (!chip->info->ops->stats_snapshot)
785 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000786
Andrew Lunna605a0f2016-11-21 23:26:58 +0100787 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000788}
789
Andrew Lunne413e7e2015-04-02 04:06:38 +0200790static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100791 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
792 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
793 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
794 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
795 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
796 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
797 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
798 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
799 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
800 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
801 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
802 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
803 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
804 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
805 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
806 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
807 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
808 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
809 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
810 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
811 { "single", 4, 0x14, STATS_TYPE_BANK0, },
812 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
813 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
814 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
815 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
816 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
817 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
818 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
819 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
820 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
821 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
822 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
823 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
824 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
825 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
826 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
827 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
828 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
829 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
830 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
831 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
832 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
833 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
834 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
835 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
836 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
837 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
838 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
839 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
840 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
841 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
842 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
843 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
844 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
845 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
846 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
847 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
848 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
849 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200850};
851
Vivien Didelotfad09c72016-06-21 12:28:20 -0400852static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100853 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100854 int port, u16 bank1_select,
855 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200856{
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u32 low;
858 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100859 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200860 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200861 u64 value;
862
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100863 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100864 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
866 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800867 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200868
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200869 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100870 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200871 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
872 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800873 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000874 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100877 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100878 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500879 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100880 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100881 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100882 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100883 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100884 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500885 break;
886 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800887 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200888 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100889 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200890 return value;
891}
892
Andrew Lunn436fe172018-03-01 02:02:29 +0100893static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
894 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895{
896 struct mv88e6xxx_hw_stat *stat;
897 int i, j;
898
899 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
900 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100901 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100902 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
903 ETH_GSTRING_LEN);
904 j++;
905 }
906 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100907
908 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100909}
910
Andrew Lunn436fe172018-03-01 02:02:29 +0100911static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
912 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100913{
Andrew Lunn436fe172018-03-01 02:02:29 +0100914 return mv88e6xxx_stats_get_strings(chip, data,
915 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100916}
917
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000918static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
919 uint8_t *data)
920{
921 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
922}
923
Andrew Lunn436fe172018-03-01 02:02:29 +0100924static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
925 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100926{
Andrew Lunn436fe172018-03-01 02:02:29 +0100927 return mv88e6xxx_stats_get_strings(chip, data,
928 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100929}
930
Andrew Lunn65f60e42018-03-28 23:50:28 +0200931static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
932 "atu_member_violation",
933 "atu_miss_violation",
934 "atu_full_violation",
935 "vtu_member_violation",
936 "vtu_miss_violation",
937};
938
939static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
940{
941 unsigned int i;
942
943 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
944 strlcpy(data + i * ETH_GSTRING_LEN,
945 mv88e6xxx_atu_vtu_stats_strings[i],
946 ETH_GSTRING_LEN);
947}
948
Andrew Lunndfafe442016-11-21 23:27:02 +0100949static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700950 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100951{
Vivien Didelot04bed142016-08-31 18:06:13 -0400952 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100953 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100954
Florian Fainelli89f09042018-04-25 12:12:50 -0700955 if (stringset != ETH_SS_STATS)
956 return;
957
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000958 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100959
Andrew Lunndfafe442016-11-21 23:27:02 +0100960 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100961 count = chip->info->ops->stats_get_strings(chip, data);
962
963 if (chip->info->ops->serdes_get_strings) {
964 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200965 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100966 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100967
Andrew Lunn65f60e42018-03-28 23:50:28 +0200968 data += count * ETH_GSTRING_LEN;
969 mv88e6xxx_atu_vtu_get_strings(data);
970
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000971 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100972}
973
974static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
975 int types)
976{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100977 struct mv88e6xxx_hw_stat *stat;
978 int i, j;
979
980 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
981 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100982 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100983 j++;
984 }
985 return j;
986}
987
Andrew Lunndfafe442016-11-21 23:27:02 +0100988static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
989{
990 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
991 STATS_TYPE_PORT);
992}
993
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000994static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
995{
996 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
997}
998
Andrew Lunndfafe442016-11-21 23:27:02 +0100999static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1000{
1001 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1002 STATS_TYPE_BANK1);
1003}
1004
Florian Fainelli89f09042018-04-25 12:12:50 -07001005static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001006{
1007 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001008 int serdes_count = 0;
1009 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001010
Florian Fainelli89f09042018-04-25 12:12:50 -07001011 if (sset != ETH_SS_STATS)
1012 return 0;
1013
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001014 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001015 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001016 count = chip->info->ops->stats_get_sset_count(chip);
1017 if (count < 0)
1018 goto out;
1019
1020 if (chip->info->ops->serdes_get_sset_count)
1021 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1022 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001023 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001024 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001025 goto out;
1026 }
1027 count += serdes_count;
1028 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1029
Andrew Lunn436fe172018-03-01 02:02:29 +01001030out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001031 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001032
Andrew Lunn436fe172018-03-01 02:02:29 +01001033 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001034}
1035
Andrew Lunn436fe172018-03-01 02:02:29 +01001036static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1037 uint64_t *data, int types,
1038 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001039{
1040 struct mv88e6xxx_hw_stat *stat;
1041 int i, j;
1042
1043 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1044 stat = &mv88e6xxx_hw_stats[i];
1045 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001046 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001047 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1048 bank1_select,
1049 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001050 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001051
Andrew Lunn052f9472016-11-21 23:27:03 +01001052 j++;
1053 }
1054 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001055 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001056}
1057
Andrew Lunn436fe172018-03-01 02:02:29 +01001058static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1059 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001060{
1061 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001062 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001063 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001064}
1065
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001066static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1067 uint64_t *data)
1068{
1069 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1070 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1071}
1072
Andrew Lunn436fe172018-03-01 02:02:29 +01001073static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1074 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001075{
1076 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001077 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001078 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1079 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001080}
1081
Andrew Lunn436fe172018-03-01 02:02:29 +01001082static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1083 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001084{
1085 return mv88e6xxx_stats_get_stats(chip, port, data,
1086 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001087 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1088 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001089}
1090
Andrew Lunn65f60e42018-03-28 23:50:28 +02001091static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1092 uint64_t *data)
1093{
1094 *data++ = chip->ports[port].atu_member_violation;
1095 *data++ = chip->ports[port].atu_miss_violation;
1096 *data++ = chip->ports[port].atu_full_violation;
1097 *data++ = chip->ports[port].vtu_member_violation;
1098 *data++ = chip->ports[port].vtu_miss_violation;
1099}
1100
Andrew Lunn052f9472016-11-21 23:27:03 +01001101static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1102 uint64_t *data)
1103{
Andrew Lunn436fe172018-03-01 02:02:29 +01001104 int count = 0;
1105
Andrew Lunn052f9472016-11-21 23:27:03 +01001106 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001107 count = chip->info->ops->stats_get_stats(chip, port, data);
1108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001110 if (chip->info->ops->serdes_get_stats) {
1111 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001112 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001113 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114 data += count;
1115 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001116 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001117}
1118
Vivien Didelotf81ec902016-05-09 13:22:58 -04001119static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1120 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001121{
Vivien Didelot04bed142016-08-31 18:06:13 -04001122 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001123 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001124
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001125 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001126
Andrew Lunna605a0f2016-11-21 23:26:58 +01001127 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001128 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001129
1130 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001131 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001132
1133 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001134
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001135}
Ben Hutchings98e67302011-11-25 14:36:19 +00001136
Vivien Didelotf81ec902016-05-09 13:22:58 -04001137static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001138{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001139 struct mv88e6xxx_chip *chip = ds->priv;
1140 int len;
1141
1142 len = 32 * sizeof(u16);
1143 if (chip->info->ops->serdes_get_regs_len)
1144 len += chip->info->ops->serdes_get_regs_len(chip, port);
1145
1146 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001147}
1148
Vivien Didelotf81ec902016-05-09 13:22:58 -04001149static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1150 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001151{
Vivien Didelot04bed142016-08-31 18:06:13 -04001152 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001153 int err;
1154 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001155 u16 *p = _p;
1156 int i;
1157
Vivien Didelota5f39322018-12-17 16:05:21 -05001158 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001159
1160 memset(p, 0xff, 32 * sizeof(u16));
1161
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001162 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001163
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001164 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001165
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001166 err = mv88e6xxx_port_read(chip, port, i, &reg);
1167 if (!err)
1168 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001169 }
Vivien Didelot23062512016-05-09 13:22:45 -04001170
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001171 if (chip->info->ops->serdes_get_regs)
1172 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1173
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001174 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001175}
1176
Vivien Didelot08f50062017-08-01 16:32:41 -04001177static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1178 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001179{
Vivien Didelot5480db62017-08-01 16:32:40 -04001180 /* Nothing to do on the port's MAC */
1181 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001182}
1183
Vivien Didelot08f50062017-08-01 16:32:41 -04001184static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1185 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001186{
Vivien Didelot5480db62017-08-01 16:32:40 -04001187 /* Nothing to do on the port's MAC */
1188 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001189}
1190
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001191/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001192static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001194 struct dsa_switch *ds = chip->ds;
1195 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001196 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001197 struct dsa_port *dp;
1198 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001199 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001200
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001201 list_for_each_entry(dp, &dst->ports, list) {
1202 if (dp->ds->index == dev && dp->index == port) {
1203 found = true;
1204 break;
1205 }
1206 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001207
Vivien Didelote5887a22017-03-30 17:37:11 -04001208 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001209 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001210 return 0;
1211
1212 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001213 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001214 return mv88e6xxx_port_mask(chip);
1215
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001216 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001217 pvlan = 0;
1218
1219 /* Frames from user ports can egress any local DSA links and CPU ports,
1220 * as well as any local member of their bridge group.
1221 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001222 list_for_each_entry(dp, &dst->ports, list)
1223 if (dp->ds == ds &&
1224 (dp->type == DSA_PORT_TYPE_CPU ||
1225 dp->type == DSA_PORT_TYPE_DSA ||
1226 (br && dp->bridge_dev == br)))
1227 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001228
1229 return pvlan;
1230}
1231
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001232static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233{
1234 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001235
1236 /* prevent frames from going back out of the port they came in on */
1237 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001238
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001239 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001240}
1241
Vivien Didelotf81ec902016-05-09 13:22:58 -04001242static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1243 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244{
Vivien Didelot04bed142016-08-31 18:06:13 -04001245 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001246 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001247
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001248 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001249 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001250 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001251
1252 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001253 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254}
1255
Vivien Didelot93e18d62018-05-11 17:16:35 -04001256static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1257{
1258 int err;
1259
1260 if (chip->info->ops->ieee_pri_map) {
1261 err = chip->info->ops->ieee_pri_map(chip);
1262 if (err)
1263 return err;
1264 }
1265
1266 if (chip->info->ops->ip_pri_map) {
1267 err = chip->info->ops->ip_pri_map(chip);
1268 if (err)
1269 return err;
1270 }
1271
1272 return 0;
1273}
1274
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001275static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1276{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001277 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001278 int target, port;
1279 int err;
1280
1281 if (!chip->info->global2_addr)
1282 return 0;
1283
1284 /* Initialize the routing port to the 32 possible target devices */
1285 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001286 port = dsa_routing_port(ds, target);
1287 if (port == ds->num_ports)
1288 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001289
1290 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1291 if (err)
1292 return err;
1293 }
1294
Vivien Didelot02317e62018-05-09 11:38:49 -04001295 if (chip->info->ops->set_cascade_port) {
1296 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1297 err = chip->info->ops->set_cascade_port(chip, port);
1298 if (err)
1299 return err;
1300 }
1301
Vivien Didelot23c98912018-05-09 11:38:50 -04001302 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1303 if (err)
1304 return err;
1305
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001306 return 0;
1307}
1308
Vivien Didelotb28f8722018-04-26 21:56:44 -04001309static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1310{
1311 /* Clear all trunk masks and mapping */
1312 if (chip->info->global2_addr)
1313 return mv88e6xxx_g2_trunk_clear(chip);
1314
1315 return 0;
1316}
1317
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001318static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1319{
1320 if (chip->info->ops->rmu_disable)
1321 return chip->info->ops->rmu_disable(chip);
1322
1323 return 0;
1324}
1325
Vivien Didelot9e907d72017-07-17 13:03:43 -04001326static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1327{
1328 if (chip->info->ops->pot_clear)
1329 return chip->info->ops->pot_clear(chip);
1330
1331 return 0;
1332}
1333
Vivien Didelot51c901a2017-07-17 13:03:41 -04001334static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1335{
1336 if (chip->info->ops->mgmt_rsvd2cpu)
1337 return chip->info->ops->mgmt_rsvd2cpu(chip);
1338
1339 return 0;
1340}
1341
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001342static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1343{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001344 int err;
1345
Vivien Didelotdaefc942017-03-11 16:12:54 -05001346 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1347 if (err)
1348 return err;
1349
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001350 /* The chips that have a "learn2all" bit in Global1, ATU
1351 * Control are precisely those whose port registers have a
1352 * Message Port bit in Port Control 1 and hence implement
1353 * ->port_setup_message_port.
1354 */
1355 if (chip->info->ops->port_setup_message_port) {
1356 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1357 if (err)
1358 return err;
1359 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001360
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001361 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1362}
1363
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001364static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1365{
1366 int port;
1367 int err;
1368
1369 if (!chip->info->ops->irl_init_all)
1370 return 0;
1371
1372 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1373 /* Disable ingress rate limiting by resetting all per port
1374 * ingress rate limit resources to their initial state.
1375 */
1376 err = chip->info->ops->irl_init_all(chip, port);
1377 if (err)
1378 return err;
1379 }
1380
1381 return 0;
1382}
1383
Vivien Didelot04a69a12017-10-13 14:18:05 -04001384static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1385{
1386 if (chip->info->ops->set_switch_mac) {
1387 u8 addr[ETH_ALEN];
1388
1389 eth_random_addr(addr);
1390
1391 return chip->info->ops->set_switch_mac(chip, addr);
1392 }
1393
1394 return 0;
1395}
1396
Vivien Didelot17a15942017-03-30 17:37:09 -04001397static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1398{
1399 u16 pvlan = 0;
1400
1401 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001402 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001403
1404 /* Skip the local source device, which uses in-chip port VLAN */
1405 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001406 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001407
1408 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1409}
1410
Vivien Didelot81228992017-03-30 17:37:08 -04001411static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1412{
Vivien Didelot17a15942017-03-30 17:37:09 -04001413 int dev, port;
1414 int err;
1415
Vivien Didelot81228992017-03-30 17:37:08 -04001416 if (!mv88e6xxx_has_pvt(chip))
1417 return 0;
1418
1419 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1420 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1421 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001422 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1423 if (err)
1424 return err;
1425
1426 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1427 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1428 err = mv88e6xxx_pvt_map(chip, dev, port);
1429 if (err)
1430 return err;
1431 }
1432 }
1433
1434 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001435}
1436
Vivien Didelot749efcb2016-09-22 16:49:24 -04001437static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1438{
1439 struct mv88e6xxx_chip *chip = ds->priv;
1440 int err;
1441
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001442 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001443 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001444 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001445
1446 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001447 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001448}
1449
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001450static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1451{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001452 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001453 return 0;
1454
1455 return mv88e6xxx_g1_vtu_flush(chip);
1456}
1457
Vivien Didelotf1394b782017-05-01 14:05:22 -04001458static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1459 struct mv88e6xxx_vtu_entry *entry)
1460{
1461 if (!chip->info->ops->vtu_getnext)
1462 return -EOPNOTSUPP;
1463
1464 return chip->info->ops->vtu_getnext(chip, entry);
1465}
1466
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001467static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1468 struct mv88e6xxx_vtu_entry *entry)
1469{
1470 if (!chip->info->ops->vtu_loadpurge)
1471 return -EOPNOTSUPP;
1472
1473 return chip->info->ops->vtu_loadpurge(chip, entry);
1474}
1475
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001476int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001477{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001478 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001479 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001480 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001481
1482 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1483
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001484 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001485 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001486 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001487 if (err)
1488 return err;
1489
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001490 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001491 }
1492
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001493 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranze545f862020-11-10 19:57:20 +01001494 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001495 vlan.valid = false;
1496
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001497 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001498 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001499 if (err)
1500 return err;
1501
1502 if (!vlan.valid)
1503 break;
1504
1505 set_bit(vlan.fid, fid_bitmap);
Tobias Waldekranze545f862020-11-10 19:57:20 +01001506 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001507
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001508 return 0;
1509}
1510
1511static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1512{
1513 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1514 int err;
1515
1516 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1517 if (err)
1518 return err;
1519
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001520 /* The reset value 0x000 is used to indicate that multiple address
1521 * databases are not needed. Return the next positive available.
1522 */
1523 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001524 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001525 return -ENOSPC;
1526
1527 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001528 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001529}
1530
Vivien Didelotda9c3592016-02-12 12:09:40 -05001531static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001532 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001533{
Vivien Didelot04bed142016-08-31 18:06:13 -04001534 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001535 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001536 int i, err;
1537
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001538 if (!vid)
1539 return -EOPNOTSUPP;
1540
Andrew Lunndb06ae412017-09-25 23:32:20 +02001541 /* DSA and CPU ports have to be members of multiple vlans */
1542 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1543 return 0;
1544
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001545 vlan.vid = vid - 1;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001546 vlan.valid = false;
1547
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001548 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1549 if (err)
1550 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001551
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001552 if (!vlan.valid)
1553 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001554
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001555 if (vlan.vid != vid)
1556 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001557
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001558 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1559 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1560 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001561
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001562 if (!dsa_to_port(ds, i)->slave)
1563 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001564
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001565 if (vlan.member[i] ==
1566 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1567 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001568
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001569 if (dsa_to_port(ds, i)->bridge_dev ==
1570 dsa_to_port(ds, port)->bridge_dev)
1571 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001572
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001573 if (!dsa_to_port(ds, i)->bridge_dev)
1574 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001575
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001576 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1577 port, vlan.vid, i,
1578 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1579 return -EOPNOTSUPP;
1580 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001581
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001582 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001583}
1584
Vivien Didelotf81ec902016-05-09 13:22:58 -04001585static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001586 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001587{
Vivien Didelot04bed142016-08-31 18:06:13 -04001588 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001589 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1590 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001591 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001592
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001593 if (!mv88e6xxx_max_vid(chip))
1594 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001595
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001596 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001597 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001598 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001599
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001600 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001601}
1602
Vivien Didelot57d32312016-06-20 13:13:58 -04001603static int
1604mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001605 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001606{
Vivien Didelot04bed142016-08-31 18:06:13 -04001607 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001608 int err;
1609
Tobias Waldekranze545f862020-11-10 19:57:20 +01001610 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001611 return -EOPNOTSUPP;
1612
Vivien Didelotda9c3592016-02-12 12:09:40 -05001613 /* If the requested port doesn't belong to the same bridge as the VLAN
1614 * members, do not support it (yet) and fallback to software VLAN.
1615 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001616 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001617 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001618 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001619
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001620 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001621}
1622
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001623static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1624 const unsigned char *addr, u16 vid,
1625 u8 state)
1626{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001627 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001628 struct mv88e6xxx_vtu_entry vlan;
1629 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001630 int err;
1631
1632 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001633 if (vid == 0) {
1634 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1635 if (err)
1636 return err;
1637 } else {
1638 vlan.vid = vid - 1;
1639 vlan.valid = false;
1640
1641 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1642 if (err)
1643 return err;
1644
1645 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1646 if (vlan.vid != vid || !vlan.valid)
1647 return -EOPNOTSUPP;
1648
1649 fid = vlan.fid;
1650 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001651
Vivien Didelotd8291a92019-09-07 16:00:47 -04001652 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001653 ether_addr_copy(entry.mac, addr);
1654 eth_addr_dec(entry.mac);
1655
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001656 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001657 if (err)
1658 return err;
1659
1660 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001661 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001662 memset(&entry, 0, sizeof(entry));
1663 ether_addr_copy(entry.mac, addr);
1664 }
1665
1666 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001667 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001668 entry.portvec &= ~BIT(port);
1669 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001670 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001671 } else {
1672 entry.portvec |= BIT(port);
1673 entry.state = state;
1674 }
1675
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001676 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001677}
1678
Vivien Didelotda7dc872019-09-07 16:00:49 -04001679static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1680 const struct mv88e6xxx_policy *policy)
1681{
1682 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1683 enum mv88e6xxx_policy_action action = policy->action;
1684 const u8 *addr = policy->addr;
1685 u16 vid = policy->vid;
1686 u8 state;
1687 int err;
1688 int id;
1689
1690 if (!chip->info->ops->port_set_policy)
1691 return -EOPNOTSUPP;
1692
1693 switch (mapping) {
1694 case MV88E6XXX_POLICY_MAPPING_DA:
1695 case MV88E6XXX_POLICY_MAPPING_SA:
1696 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1697 state = 0; /* Dissociate the port and address */
1698 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1699 is_multicast_ether_addr(addr))
1700 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1701 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1702 is_unicast_ether_addr(addr))
1703 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1704 else
1705 return -EOPNOTSUPP;
1706
1707 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1708 state);
1709 if (err)
1710 return err;
1711 break;
1712 default:
1713 return -EOPNOTSUPP;
1714 }
1715
1716 /* Skip the port's policy clearing if the mapping is still in use */
1717 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1718 idr_for_each_entry(&chip->policies, policy, id)
1719 if (policy->port == port &&
1720 policy->mapping == mapping &&
1721 policy->action != action)
1722 return 0;
1723
1724 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1725}
1726
1727static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1728 struct ethtool_rx_flow_spec *fs)
1729{
1730 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1731 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1732 enum mv88e6xxx_policy_mapping mapping;
1733 enum mv88e6xxx_policy_action action;
1734 struct mv88e6xxx_policy *policy;
1735 u16 vid = 0;
1736 u8 *addr;
1737 int err;
1738 int id;
1739
1740 if (fs->location != RX_CLS_LOC_ANY)
1741 return -EINVAL;
1742
1743 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1744 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1745 else
1746 return -EOPNOTSUPP;
1747
1748 switch (fs->flow_type & ~FLOW_EXT) {
1749 case ETHER_FLOW:
1750 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1751 is_zero_ether_addr(mac_mask->h_source)) {
1752 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1753 addr = mac_entry->h_dest;
1754 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1755 !is_zero_ether_addr(mac_mask->h_source)) {
1756 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1757 addr = mac_entry->h_source;
1758 } else {
1759 /* Cannot support DA and SA mapping in the same rule */
1760 return -EOPNOTSUPP;
1761 }
1762 break;
1763 default:
1764 return -EOPNOTSUPP;
1765 }
1766
1767 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001768 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001769 return -EOPNOTSUPP;
1770 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1771 }
1772
1773 idr_for_each_entry(&chip->policies, policy, id) {
1774 if (policy->port == port && policy->mapping == mapping &&
1775 policy->action == action && policy->vid == vid &&
1776 ether_addr_equal(policy->addr, addr))
1777 return -EEXIST;
1778 }
1779
1780 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1781 if (!policy)
1782 return -ENOMEM;
1783
1784 fs->location = 0;
1785 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1786 GFP_KERNEL);
1787 if (err) {
1788 devm_kfree(chip->dev, policy);
1789 return err;
1790 }
1791
1792 memcpy(&policy->fs, fs, sizeof(*fs));
1793 ether_addr_copy(policy->addr, addr);
1794 policy->mapping = mapping;
1795 policy->action = action;
1796 policy->port = port;
1797 policy->vid = vid;
1798
1799 err = mv88e6xxx_policy_apply(chip, port, policy);
1800 if (err) {
1801 idr_remove(&chip->policies, fs->location);
1802 devm_kfree(chip->dev, policy);
1803 return err;
1804 }
1805
1806 return 0;
1807}
1808
1809static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1810 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1811{
1812 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1813 struct mv88e6xxx_chip *chip = ds->priv;
1814 struct mv88e6xxx_policy *policy;
1815 int err;
1816 int id;
1817
1818 mv88e6xxx_reg_lock(chip);
1819
1820 switch (rxnfc->cmd) {
1821 case ETHTOOL_GRXCLSRLCNT:
1822 rxnfc->data = 0;
1823 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1824 rxnfc->rule_cnt = 0;
1825 idr_for_each_entry(&chip->policies, policy, id)
1826 if (policy->port == port)
1827 rxnfc->rule_cnt++;
1828 err = 0;
1829 break;
1830 case ETHTOOL_GRXCLSRULE:
1831 err = -ENOENT;
1832 policy = idr_find(&chip->policies, fs->location);
1833 if (policy) {
1834 memcpy(fs, &policy->fs, sizeof(*fs));
1835 err = 0;
1836 }
1837 break;
1838 case ETHTOOL_GRXCLSRLALL:
1839 rxnfc->data = 0;
1840 rxnfc->rule_cnt = 0;
1841 idr_for_each_entry(&chip->policies, policy, id)
1842 if (policy->port == port)
1843 rule_locs[rxnfc->rule_cnt++] = id;
1844 err = 0;
1845 break;
1846 default:
1847 err = -EOPNOTSUPP;
1848 break;
1849 }
1850
1851 mv88e6xxx_reg_unlock(chip);
1852
1853 return err;
1854}
1855
1856static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1857 struct ethtool_rxnfc *rxnfc)
1858{
1859 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1860 struct mv88e6xxx_chip *chip = ds->priv;
1861 struct mv88e6xxx_policy *policy;
1862 int err;
1863
1864 mv88e6xxx_reg_lock(chip);
1865
1866 switch (rxnfc->cmd) {
1867 case ETHTOOL_SRXCLSRLINS:
1868 err = mv88e6xxx_policy_insert(chip, port, fs);
1869 break;
1870 case ETHTOOL_SRXCLSRLDEL:
1871 err = -ENOENT;
1872 policy = idr_remove(&chip->policies, fs->location);
1873 if (policy) {
1874 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1875 err = mv88e6xxx_policy_apply(chip, port, policy);
1876 devm_kfree(chip->dev, policy);
1877 }
1878 break;
1879 default:
1880 err = -EOPNOTSUPP;
1881 break;
1882 }
1883
1884 mv88e6xxx_reg_unlock(chip);
1885
1886 return err;
1887}
1888
Andrew Lunn87fa8862017-11-09 22:29:56 +01001889static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1890 u16 vid)
1891{
1892 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1893 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1894
1895 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1896}
1897
1898static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1899{
1900 int port;
1901 int err;
1902
1903 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1904 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1905 if (err)
1906 return err;
1907 }
1908
1909 return 0;
1910}
1911
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001912static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001913 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001914{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001915 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001916 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001917 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001918
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001919 vlan.vid = vid - 1;
1920 vlan.valid = false;
1921
1922 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001923 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001924 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001925
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001926 if (vlan.vid != vid || !vlan.valid) {
1927 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001928
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001929 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1930 if (err)
1931 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001932
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001933 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1934 if (i == port)
1935 vlan.member[i] = member;
1936 else
1937 vlan.member[i] = non_member;
1938
1939 vlan.vid = vid;
1940 vlan.valid = true;
1941
1942 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1943 if (err)
1944 return err;
1945
1946 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1947 if (err)
1948 return err;
1949 } else if (vlan.member[port] != member) {
1950 vlan.member[port] = member;
1951
1952 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1953 if (err)
1954 return err;
Russell King933b4422020-02-26 17:14:26 +00001955 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001956 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1957 port, vid);
1958 }
1959
1960 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001961}
1962
Vladimir Oltean1958d582021-01-09 02:01:53 +02001963static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1964 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001965{
Vivien Didelot04bed142016-08-31 18:06:13 -04001966 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001967 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1968 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00001969 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001970 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02001971 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001972
Vladimir Oltean1958d582021-01-09 02:01:53 +02001973 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
1974 if (err)
1975 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001976
Vivien Didelotc91498e2017-06-07 18:12:13 -04001977 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001978 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001979 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001980 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001981 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001982 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001983
Russell King933b4422020-02-26 17:14:26 +00001984 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
1985 * and then the CPU port. Do not warn for duplicates for the CPU port.
1986 */
1987 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
1988
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001989 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001990
Vladimir Oltean1958d582021-01-09 02:01:53 +02001991 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
1992 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001993 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1994 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02001995 goto out;
1996 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05001997
Vladimir Oltean1958d582021-01-09 02:01:53 +02001998 if (pvid) {
1999 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2000 if (err) {
2001 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2002 port, vlan->vid);
2003 goto out;
2004 }
2005 }
2006out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002007 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002008
2009 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002010}
2011
Vivien Didelot521098922019-08-01 14:36:36 -04002012static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2013 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002014{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002015 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002016 int i, err;
2017
Vivien Didelot521098922019-08-01 14:36:36 -04002018 if (!vid)
2019 return -EOPNOTSUPP;
2020
2021 vlan.vid = vid - 1;
2022 vlan.valid = false;
2023
2024 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002025 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002026 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002027
Vivien Didelot521098922019-08-01 14:36:36 -04002028 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2029 * tell switchdev that this VLAN is likely handled in software.
2030 */
2031 if (vlan.vid != vid || !vlan.valid ||
2032 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002033 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002034
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002035 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002036
2037 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002038 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002039 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002040 if (vlan.member[i] !=
2041 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002042 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002043 break;
2044 }
2045 }
2046
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002047 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002048 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002049 return err;
2050
Vivien Didelote606ca32017-03-11 16:12:55 -05002051 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002052}
2053
Vivien Didelotf81ec902016-05-09 13:22:58 -04002054static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2055 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002056{
Vivien Didelot04bed142016-08-31 18:06:13 -04002057 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002058 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002059 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002060
Tobias Waldekranze545f862020-11-10 19:57:20 +01002061 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002062 return -EOPNOTSUPP;
2063
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002064 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002065
Vivien Didelot77064f32016-11-04 03:23:30 +01002066 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002067 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002068 goto unlock;
2069
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002070 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2071 if (err)
2072 goto unlock;
2073
2074 if (vlan->vid == pvid) {
2075 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002076 if (err)
2077 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002078 }
2079
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002080unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002081 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002082
2083 return err;
2084}
2085
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002086static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2087 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002088{
Vivien Didelot04bed142016-08-31 18:06:13 -04002089 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002090 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002091
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002092 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002093 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2094 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002095 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002096
2097 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002098}
2099
Vivien Didelotf81ec902016-05-09 13:22:58 -04002100static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002101 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002102{
Vivien Didelot04bed142016-08-31 18:06:13 -04002103 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002104 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002105
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002106 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002107 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002108 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002109
Vivien Didelot83dabd12016-08-31 11:50:04 -04002110 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002111}
2112
Vivien Didelot83dabd12016-08-31 11:50:04 -04002113static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2114 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002115 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002116{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002117 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002118 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002119 int err;
2120
Vivien Didelotd8291a92019-09-07 16:00:47 -04002121 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002122 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002123
2124 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002125 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002126 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002127 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002128
Vivien Didelotd8291a92019-09-07 16:00:47 -04002129 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002130 break;
2131
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002132 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002133 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002134
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002135 if (!is_unicast_ether_addr(addr.mac))
2136 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002137
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002138 is_static = (addr.state ==
2139 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2140 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002141 if (err)
2142 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002143 } while (!is_broadcast_ether_addr(addr.mac));
2144
2145 return err;
2146}
2147
Vivien Didelot83dabd12016-08-31 11:50:04 -04002148static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002149 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002150{
Vivien Didelot425d2d32019-08-01 14:36:34 -04002151 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002152 u16 fid;
2153 int err;
2154
2155 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002156 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002157 if (err)
2158 return err;
2159
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002160 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002161 if (err)
2162 return err;
2163
2164 /* Dump VLANs' Filtering Information Databases */
Tobias Waldekranze545f862020-11-10 19:57:20 +01002165 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04002166 vlan.valid = false;
2167
Vivien Didelot83dabd12016-08-31 11:50:04 -04002168 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002169 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002170 if (err)
2171 return err;
2172
2173 if (!vlan.valid)
2174 break;
2175
2176 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002177 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002178 if (err)
2179 return err;
Tobias Waldekranze545f862020-11-10 19:57:20 +01002180 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot83dabd12016-08-31 11:50:04 -04002181
2182 return err;
2183}
2184
Vivien Didelotf81ec902016-05-09 13:22:58 -04002185static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002186 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002187{
Vivien Didelot04bed142016-08-31 18:06:13 -04002188 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002189 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002190
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002191 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002192 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002193 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002194
2195 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002196}
2197
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002198static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2199 struct net_device *br)
2200{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002201 struct dsa_switch *ds = chip->ds;
2202 struct dsa_switch_tree *dst = ds->dst;
2203 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002204 int err;
2205
Vivien Didelotef2025e2019-10-21 16:51:27 -04002206 list_for_each_entry(dp, &dst->ports, list) {
2207 if (dp->bridge_dev == br) {
2208 if (dp->ds == ds) {
2209 /* This is a local bridge group member,
2210 * remap its Port VLAN Map.
2211 */
2212 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2213 if (err)
2214 return err;
2215 } else {
2216 /* This is an external bridge group member,
2217 * remap its cross-chip Port VLAN Table entry.
2218 */
2219 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2220 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002221 if (err)
2222 return err;
2223 }
2224 }
2225 }
2226
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002227 return 0;
2228}
2229
Vivien Didelotf81ec902016-05-09 13:22:58 -04002230static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002231 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002232{
Vivien Didelot04bed142016-08-31 18:06:13 -04002233 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002234 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002235
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002236 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002237 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002238 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002239
Vivien Didelot466dfa02016-02-26 13:16:05 -05002240 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002241}
2242
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002243static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2244 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002245{
Vivien Didelot04bed142016-08-31 18:06:13 -04002246 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002247
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002248 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002249 if (mv88e6xxx_bridge_map(chip, br) ||
2250 mv88e6xxx_port_vlan_map(chip, port))
2251 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002252 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002253}
2254
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002255static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2256 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002257 int port, struct net_device *br)
2258{
2259 struct mv88e6xxx_chip *chip = ds->priv;
2260 int err;
2261
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002262 if (tree_index != ds->dst->index)
2263 return 0;
2264
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002265 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002266 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002267 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002268
2269 return err;
2270}
2271
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002272static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2273 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002274 int port, struct net_device *br)
2275{
2276 struct mv88e6xxx_chip *chip = ds->priv;
2277
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002278 if (tree_index != ds->dst->index)
2279 return;
2280
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002281 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002282 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002283 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002284 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002285}
2286
Vivien Didelot17e708b2016-12-05 17:30:27 -05002287static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2288{
2289 if (chip->info->ops->reset)
2290 return chip->info->ops->reset(chip);
2291
2292 return 0;
2293}
2294
Vivien Didelot309eca62016-12-05 17:30:26 -05002295static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2296{
2297 struct gpio_desc *gpiod = chip->reset;
2298
2299 /* If there is a GPIO connected to the reset pin, toggle it */
2300 if (gpiod) {
2301 gpiod_set_value_cansleep(gpiod, 1);
2302 usleep_range(10000, 20000);
2303 gpiod_set_value_cansleep(gpiod, 0);
2304 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002305
2306 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002307 }
2308}
2309
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002310static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2311{
2312 int i, err;
2313
2314 /* Set all ports to the Disabled state */
2315 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002316 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002317 if (err)
2318 return err;
2319 }
2320
2321 /* Wait for transmit queues to drain,
2322 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2323 */
2324 usleep_range(2000, 4000);
2325
2326 return 0;
2327}
2328
Vivien Didelotfad09c72016-06-21 12:28:20 -04002329static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002330{
Vivien Didelota935c052016-09-29 12:21:53 -04002331 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002332
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002333 err = mv88e6xxx_disable_ports(chip);
2334 if (err)
2335 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002336
Vivien Didelot309eca62016-12-05 17:30:26 -05002337 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002338
Vivien Didelot17e708b2016-12-05 17:30:27 -05002339 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002340}
2341
Vivien Didelot43145572017-03-11 16:12:59 -05002342static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002343 enum mv88e6xxx_frame_mode frame,
2344 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002345{
2346 int err;
2347
Vivien Didelot43145572017-03-11 16:12:59 -05002348 if (!chip->info->ops->port_set_frame_mode)
2349 return -EOPNOTSUPP;
2350
2351 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002352 if (err)
2353 return err;
2354
Vivien Didelot43145572017-03-11 16:12:59 -05002355 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2356 if (err)
2357 return err;
2358
2359 if (chip->info->ops->port_set_ether_type)
2360 return chip->info->ops->port_set_ether_type(chip, port, etype);
2361
2362 return 0;
2363}
2364
2365static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2366{
2367 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002368 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002369 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002370}
2371
2372static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2373{
2374 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002375 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002376 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002377}
2378
2379static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2380{
2381 return mv88e6xxx_set_port_mode(chip, port,
2382 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002383 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2384 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002385}
2386
2387static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2388{
2389 if (dsa_is_dsa_port(chip->ds, port))
2390 return mv88e6xxx_set_port_mode_dsa(chip, port);
2391
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002392 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002393 return mv88e6xxx_set_port_mode_normal(chip, port);
2394
2395 /* Setup CPU port mode depending on its supported tag format */
2396 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2397 return mv88e6xxx_set_port_mode_dsa(chip, port);
2398
2399 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2400 return mv88e6xxx_set_port_mode_edsa(chip, port);
2401
2402 return -EINVAL;
2403}
2404
Vivien Didelotea698f42017-03-11 16:12:50 -05002405static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2406{
2407 bool message = dsa_is_dsa_port(chip->ds, port);
2408
2409 return mv88e6xxx_port_set_message_port(chip, port, message);
2410}
2411
Vivien Didelot601aeed2017-03-11 16:13:00 -05002412static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2413{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002414 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002415 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002416
David S. Miller407308f2019-06-15 13:35:29 -07002417 /* Upstream ports flood frames with unknown unicast or multicast DA */
2418 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2419 if (chip->info->ops->port_set_egress_floods)
2420 return chip->info->ops->port_set_egress_floods(chip, port,
2421 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002422
David S. Miller407308f2019-06-15 13:35:29 -07002423 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002424}
2425
Vivien Didelot45de77f2019-08-31 16:18:36 -04002426static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2427{
2428 struct mv88e6xxx_port *mvp = dev_id;
2429 struct mv88e6xxx_chip *chip = mvp->chip;
2430 irqreturn_t ret = IRQ_NONE;
2431 int port = mvp->port;
2432 u8 lane;
2433
2434 mv88e6xxx_reg_lock(chip);
2435 lane = mv88e6xxx_serdes_get_lane(chip, port);
2436 if (lane)
2437 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2438 mv88e6xxx_reg_unlock(chip);
2439
2440 return ret;
2441}
2442
2443static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2444 u8 lane)
2445{
2446 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2447 unsigned int irq;
2448 int err;
2449
2450 /* Nothing to request if this SERDES port has no IRQ */
2451 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2452 if (!irq)
2453 return 0;
2454
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002455 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2456 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2457
Vivien Didelot45de77f2019-08-31 16:18:36 -04002458 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2459 mv88e6xxx_reg_unlock(chip);
2460 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002461 IRQF_ONESHOT, dev_id->serdes_irq_name,
2462 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002463 mv88e6xxx_reg_lock(chip);
2464 if (err)
2465 return err;
2466
2467 dev_id->serdes_irq = irq;
2468
2469 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2470}
2471
2472static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2473 u8 lane)
2474{
2475 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2476 unsigned int irq = dev_id->serdes_irq;
2477 int err;
2478
2479 /* Nothing to free if no IRQ has been requested */
2480 if (!irq)
2481 return 0;
2482
2483 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2484
2485 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2486 mv88e6xxx_reg_unlock(chip);
2487 free_irq(irq, dev_id);
2488 mv88e6xxx_reg_lock(chip);
2489
2490 dev_id->serdes_irq = 0;
2491
2492 return err;
2493}
2494
Andrew Lunn6d917822017-05-26 01:03:21 +02002495static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2496 bool on)
2497{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002498 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002499 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002500
Vivien Didelotdc272f62019-08-31 16:18:33 -04002501 lane = mv88e6xxx_serdes_get_lane(chip, port);
2502 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002503 return 0;
2504
2505 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002506 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002507 if (err)
2508 return err;
2509
Vivien Didelot45de77f2019-08-31 16:18:36 -04002510 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002511 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002512 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2513 if (err)
2514 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002515
Vivien Didelotdc272f62019-08-31 16:18:33 -04002516 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002517 }
2518
2519 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002520}
2521
Vivien Didelotfa371c82017-12-05 15:34:10 -05002522static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2523{
2524 struct dsa_switch *ds = chip->ds;
2525 int upstream_port;
2526 int err;
2527
Vivien Didelot07073c72017-12-05 15:34:13 -05002528 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002529 if (chip->info->ops->port_set_upstream_port) {
2530 err = chip->info->ops->port_set_upstream_port(chip, port,
2531 upstream_port);
2532 if (err)
2533 return err;
2534 }
2535
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002536 if (port == upstream_port) {
2537 if (chip->info->ops->set_cpu_port) {
2538 err = chip->info->ops->set_cpu_port(chip,
2539 upstream_port);
2540 if (err)
2541 return err;
2542 }
2543
2544 if (chip->info->ops->set_egress_port) {
2545 err = chip->info->ops->set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002546 MV88E6XXX_EGRESS_DIR_INGRESS,
2547 upstream_port);
2548 if (err)
2549 return err;
2550
2551 err = chip->info->ops->set_egress_port(chip,
2552 MV88E6XXX_EGRESS_DIR_EGRESS,
2553 upstream_port);
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002554 if (err)
2555 return err;
2556 }
2557 }
2558
Vivien Didelotfa371c82017-12-05 15:34:10 -05002559 return 0;
2560}
2561
Vivien Didelotfad09c72016-06-21 12:28:20 -04002562static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002563{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002564 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002565 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002566 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002567
Andrew Lunn7b898462018-08-09 15:38:47 +02002568 chip->ports[port].chip = chip;
2569 chip->ports[port].port = port;
2570
Vivien Didelotd78343d2016-11-04 03:23:36 +01002571 /* MAC Forcing register: don't force link, speed, duplex or flow control
2572 * state to any particular values on physical ports, but force the CPU
2573 * port and all DSA ports to their maximum bandwidth and full duplex.
2574 */
2575 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2576 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2577 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002578 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002579 PHY_INTERFACE_MODE_NA);
2580 else
2581 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2582 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002583 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002584 PHY_INTERFACE_MODE_NA);
2585 if (err)
2586 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002587
2588 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2589 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2590 * tunneling, determine priority by looking at 802.1p and IP
2591 * priority fields (IP prio has precedence), and set STP state
2592 * to Forwarding.
2593 *
2594 * If this is the CPU link, use DSA or EDSA tagging depending
2595 * on which tagging mode was configured.
2596 *
2597 * If this is a link to another switch, use DSA tagging mode.
2598 *
2599 * If this is the upstream port for this switch, enable
2600 * forwarding of unknown unicasts and multicasts.
2601 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002602 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2603 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2604 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2605 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002606 if (err)
2607 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002608
Vivien Didelot601aeed2017-03-11 16:13:00 -05002609 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002610 if (err)
2611 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002612
Vivien Didelot601aeed2017-03-11 16:13:00 -05002613 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002614 if (err)
2615 return err;
2616
Vivien Didelot8efdda42015-08-13 12:52:23 -04002617 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002618 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002619 * untagged frames on this port, do a destination address lookup on all
2620 * received packets as usual, disable ARP mirroring and don't send a
2621 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002622 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002623 err = mv88e6xxx_port_set_map_da(chip, port);
2624 if (err)
2625 return err;
2626
Vivien Didelotfa371c82017-12-05 15:34:10 -05002627 err = mv88e6xxx_setup_upstream_port(chip, port);
2628 if (err)
2629 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002630
Andrew Lunna23b2962017-02-04 20:15:28 +01002631 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002632 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002633 if (err)
2634 return err;
2635
Vivien Didelotcd782652017-06-08 18:34:13 -04002636 if (chip->info->ops->port_set_jumbo_size) {
2637 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002638 if (err)
2639 return err;
2640 }
2641
Andrew Lunn54d792f2015-05-06 01:09:47 +02002642 /* Port Association Vector: when learning source addresses
2643 * of packets, add the address to the address database using
2644 * a port bitmap that has only the bit for this port set and
2645 * the other bits clear.
2646 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002647 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002648 /* Disable learning for CPU port */
2649 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002650 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002651
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002652 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2653 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002654 if (err)
2655 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002656
2657 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002658 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2659 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002660 if (err)
2661 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002662
Vivien Didelot08984322017-06-08 18:34:12 -04002663 if (chip->info->ops->port_pause_limit) {
2664 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002665 if (err)
2666 return err;
2667 }
2668
Vivien Didelotc8c94892017-03-11 16:13:01 -05002669 if (chip->info->ops->port_disable_learn_limit) {
2670 err = chip->info->ops->port_disable_learn_limit(chip, port);
2671 if (err)
2672 return err;
2673 }
2674
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002675 if (chip->info->ops->port_disable_pri_override) {
2676 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002677 if (err)
2678 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002679 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002680
Andrew Lunnef0a7312016-12-03 04:35:16 +01002681 if (chip->info->ops->port_tag_remap) {
2682 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002683 if (err)
2684 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002685 }
2686
Andrew Lunnef70b112016-12-03 04:45:18 +01002687 if (chip->info->ops->port_egress_rate_limiting) {
2688 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002689 if (err)
2690 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002691 }
2692
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002693 if (chip->info->ops->port_setup_message_port) {
2694 err = chip->info->ops->port_setup_message_port(chip, port);
2695 if (err)
2696 return err;
2697 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002698
Vivien Didelot207afda2016-04-14 14:42:09 -04002699 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002700 * database, and allow bidirectional communication between the
2701 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002702 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002703 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002704 if (err)
2705 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002706
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002707 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002708 if (err)
2709 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002710
2711 /* Default VLAN ID and priority: don't set a default VLAN
2712 * ID, and set the default packet priority to zero.
2713 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002714 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002715}
2716
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002717static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2718{
2719 struct mv88e6xxx_chip *chip = ds->priv;
2720
2721 if (chip->info->ops->port_set_jumbo_size)
2722 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002723 else if (chip->info->ops->set_max_frame_size)
2724 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002725 return 1522;
2726}
2727
2728static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2729{
2730 struct mv88e6xxx_chip *chip = ds->priv;
2731 int ret = 0;
2732
2733 mv88e6xxx_reg_lock(chip);
2734 if (chip->info->ops->port_set_jumbo_size)
2735 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002736 else if (chip->info->ops->set_max_frame_size)
2737 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002738 else
2739 if (new_mtu > 1522)
2740 ret = -EINVAL;
2741 mv88e6xxx_reg_unlock(chip);
2742
2743 return ret;
2744}
2745
Andrew Lunn04aca992017-05-26 01:03:24 +02002746static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2747 struct phy_device *phydev)
2748{
2749 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002750 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002751
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002752 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002753 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002754 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002755
2756 return err;
2757}
2758
Andrew Lunn75104db2019-02-24 20:44:43 +01002759static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002760{
2761 struct mv88e6xxx_chip *chip = ds->priv;
2762
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002763 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002764 if (mv88e6xxx_serdes_power(chip, port, false))
2765 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002766 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002767}
2768
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002769static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2770 unsigned int ageing_time)
2771{
Vivien Didelot04bed142016-08-31 18:06:13 -04002772 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002773 int err;
2774
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002775 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002776 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002777 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002778
2779 return err;
2780}
2781
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002782static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002783{
2784 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002785
Andrew Lunnde2273872016-11-21 23:27:01 +01002786 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002787 if (chip->info->ops->stats_set_histogram) {
2788 err = chip->info->ops->stats_set_histogram(chip);
2789 if (err)
2790 return err;
2791 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002792
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002793 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002794}
2795
Andrew Lunnea890982019-01-09 00:24:03 +01002796/* Check if the errata has already been applied. */
2797static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2798{
2799 int port;
2800 int err;
2801 u16 val;
2802
2803 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002804 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002805 if (err) {
2806 dev_err(chip->dev,
2807 "Error reading hidden register: %d\n", err);
2808 return false;
2809 }
2810 if (val != 0x01c0)
2811 return false;
2812 }
2813
2814 return true;
2815}
2816
2817/* The 6390 copper ports have an errata which require poking magic
2818 * values into undocumented hidden registers and then performing a
2819 * software reset.
2820 */
2821static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2822{
2823 int port;
2824 int err;
2825
2826 if (mv88e6390_setup_errata_applied(chip))
2827 return 0;
2828
2829 /* Set the ports into blocking mode */
2830 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2831 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2832 if (err)
2833 return err;
2834 }
2835
2836 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002837 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002838 if (err)
2839 return err;
2840 }
2841
2842 return mv88e6xxx_software_reset(chip);
2843}
2844
Andrew Lunn23e8b472019-10-25 01:03:52 +02002845static void mv88e6xxx_teardown(struct dsa_switch *ds)
2846{
2847 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002848 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002849 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002850}
2851
Vivien Didelotf81ec902016-05-09 13:22:58 -04002852static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002853{
Vivien Didelot04bed142016-08-31 18:06:13 -04002854 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002855 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002856 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002857 int i;
2858
Vivien Didelotfad09c72016-06-21 12:28:20 -04002859 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002860 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Russell King1fb74192020-10-29 16:09:03 +00002861 ds->configure_vlan_while_not_filtering = true;
Vivien Didelot552238b2016-05-09 13:22:49 -04002862
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002863 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002864
Andrew Lunnea890982019-01-09 00:24:03 +01002865 if (chip->info->ops->setup_errata) {
2866 err = chip->info->ops->setup_errata(chip);
2867 if (err)
2868 goto unlock;
2869 }
2870
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002871 /* Cache the cmode of each port. */
2872 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2873 if (chip->info->ops->port_get_cmode) {
2874 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2875 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002876 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002877
2878 chip->ports[i].cmode = cmode;
2879 }
2880 }
2881
Vivien Didelot97299342016-07-18 20:45:30 -04002882 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002883 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002884 if (dsa_is_unused_port(ds, i))
2885 continue;
2886
Hubert Feursteinc8574862019-07-31 10:23:48 +02002887 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002888 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002889 dev_err(chip->dev, "port %d is invalid\n", i);
2890 err = -EINVAL;
2891 goto unlock;
2892 }
2893
Vivien Didelot97299342016-07-18 20:45:30 -04002894 err = mv88e6xxx_setup_port(chip, i);
2895 if (err)
2896 goto unlock;
2897 }
2898
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002899 err = mv88e6xxx_irl_setup(chip);
2900 if (err)
2901 goto unlock;
2902
Vivien Didelot04a69a12017-10-13 14:18:05 -04002903 err = mv88e6xxx_mac_setup(chip);
2904 if (err)
2905 goto unlock;
2906
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002907 err = mv88e6xxx_phy_setup(chip);
2908 if (err)
2909 goto unlock;
2910
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002911 err = mv88e6xxx_vtu_setup(chip);
2912 if (err)
2913 goto unlock;
2914
Vivien Didelot81228992017-03-30 17:37:08 -04002915 err = mv88e6xxx_pvt_setup(chip);
2916 if (err)
2917 goto unlock;
2918
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002919 err = mv88e6xxx_atu_setup(chip);
2920 if (err)
2921 goto unlock;
2922
Andrew Lunn87fa8862017-11-09 22:29:56 +01002923 err = mv88e6xxx_broadcast_setup(chip, 0);
2924 if (err)
2925 goto unlock;
2926
Vivien Didelot9e907d72017-07-17 13:03:43 -04002927 err = mv88e6xxx_pot_setup(chip);
2928 if (err)
2929 goto unlock;
2930
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002931 err = mv88e6xxx_rmu_setup(chip);
2932 if (err)
2933 goto unlock;
2934
Vivien Didelot51c901a2017-07-17 13:03:41 -04002935 err = mv88e6xxx_rsvd2cpu_setup(chip);
2936 if (err)
2937 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002938
Vivien Didelotb28f8722018-04-26 21:56:44 -04002939 err = mv88e6xxx_trunk_setup(chip);
2940 if (err)
2941 goto unlock;
2942
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002943 err = mv88e6xxx_devmap_setup(chip);
2944 if (err)
2945 goto unlock;
2946
Vivien Didelot93e18d62018-05-11 17:16:35 -04002947 err = mv88e6xxx_pri_setup(chip);
2948 if (err)
2949 goto unlock;
2950
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002951 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002952 if (chip->info->ptp_support) {
2953 err = mv88e6xxx_ptp_setup(chip);
2954 if (err)
2955 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002956
2957 err = mv88e6xxx_hwtstamp_setup(chip);
2958 if (err)
2959 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002960 }
2961
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002962 err = mv88e6xxx_stats_setup(chip);
2963 if (err)
2964 goto unlock;
2965
Vivien Didelot6b17e862015-08-13 12:52:18 -04002966unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002967 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002968
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002969 if (err)
2970 return err;
2971
2972 /* Have to be called without holding the register lock, since
2973 * they take the devlink lock, and we later take the locks in
2974 * the reverse order when getting/setting parameters or
2975 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02002976 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002977 err = mv88e6xxx_setup_devlink_resources(ds);
2978 if (err)
2979 return err;
2980
2981 err = mv88e6xxx_setup_devlink_params(ds);
2982 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02002983 goto out_resources;
2984
2985 err = mv88e6xxx_setup_devlink_regions(ds);
2986 if (err)
2987 goto out_params;
2988
2989 return 0;
2990
2991out_params:
2992 mv88e6xxx_teardown_devlink_params(ds);
2993out_resources:
2994 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002995
2996 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002997}
2998
Vivien Didelote57e5e72016-08-15 17:19:00 -04002999static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003000{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003001 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3002 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003003 u16 val;
3004 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003005
Andrew Lunnee26a222017-01-24 14:53:48 +01003006 if (!chip->info->ops->phy_read)
3007 return -EOPNOTSUPP;
3008
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003009 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003010 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003011 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003012
Andrew Lunnda9f3302017-02-01 03:40:05 +01003013 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003014 /* Some internal PHYs don't have a model number. */
3015 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3016 /* Then there is the 6165 family. It gets is
3017 * PHYs correct. But it can also have two
3018 * SERDES interfaces in the PHY address
3019 * space. And these don't have a model
3020 * number. But they are not PHYs, so we don't
3021 * want to give them something a PHY driver
3022 * will recognise.
3023 *
3024 * Use the mv88e6390 family model number
3025 * instead, for anything which really could be
3026 * a PHY,
3027 */
3028 if (!(val & 0x3f0))
3029 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003030 }
3031
Vivien Didelote57e5e72016-08-15 17:19:00 -04003032 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003033}
3034
Vivien Didelote57e5e72016-08-15 17:19:00 -04003035static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003036{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003037 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3038 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003039 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003040
Andrew Lunnee26a222017-01-24 14:53:48 +01003041 if (!chip->info->ops->phy_write)
3042 return -EOPNOTSUPP;
3043
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003044 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003045 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003046 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003047
3048 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003049}
3050
Vivien Didelotfad09c72016-06-21 12:28:20 -04003051static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003052 struct device_node *np,
3053 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003054{
3055 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003056 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003057 struct mii_bus *bus;
3058 int err;
3059
Andrew Lunn2510bab2018-02-22 01:51:49 +01003060 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003061 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003062 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003063 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003064
3065 if (err)
3066 return err;
3067 }
3068
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003069 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003070 if (!bus)
3071 return -ENOMEM;
3072
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003073 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003074 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003075 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003076 INIT_LIST_HEAD(&mdio_bus->list);
3077 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003078
Andrew Lunnb516d452016-06-04 21:17:06 +02003079 if (np) {
3080 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003081 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003082 } else {
3083 bus->name = "mv88e6xxx SMI";
3084 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3085 }
3086
3087 bus->read = mv88e6xxx_mdio_read;
3088 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003089 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003090
Andrew Lunn6f882842018-03-17 20:32:05 +01003091 if (!external) {
3092 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3093 if (err)
3094 return err;
3095 }
3096
Florian Fainelli00e798c2018-05-15 16:56:19 -07003097 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003098 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003099 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003100 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003101 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003102 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003103
3104 if (external)
3105 list_add_tail(&mdio_bus->list, &chip->mdios);
3106 else
3107 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003108
3109 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003110}
3111
Andrew Lunn3126aee2017-12-07 01:05:57 +01003112static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3113
3114{
3115 struct mv88e6xxx_mdio_bus *mdio_bus;
3116 struct mii_bus *bus;
3117
3118 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3119 bus = mdio_bus->bus;
3120
Andrew Lunn6f882842018-03-17 20:32:05 +01003121 if (!mdio_bus->external)
3122 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3123
Andrew Lunn3126aee2017-12-07 01:05:57 +01003124 mdiobus_unregister(bus);
3125 }
3126}
3127
Andrew Lunna3c53be52017-01-24 14:53:50 +01003128static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3129 struct device_node *np)
3130{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003131 struct device_node *child;
3132 int err;
3133
3134 /* Always register one mdio bus for the internal/default mdio
3135 * bus. This maybe represented in the device tree, but is
3136 * optional.
3137 */
3138 child = of_get_child_by_name(np, "mdio");
3139 err = mv88e6xxx_mdio_register(chip, child, false);
3140 if (err)
3141 return err;
3142
3143 /* Walk the device tree, and see if there are any other nodes
3144 * which say they are compatible with the external mdio
3145 * bus.
3146 */
3147 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003148 if (of_device_is_compatible(
3149 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003150 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003151 if (err) {
3152 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303153 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003154 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003155 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003156 }
3157 }
3158
3159 return 0;
3160}
3161
Vivien Didelot855b1932016-07-20 18:18:35 -04003162static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3163{
Vivien Didelot04bed142016-08-31 18:06:13 -04003164 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003165
3166 return chip->eeprom_len;
3167}
3168
Vivien Didelot855b1932016-07-20 18:18:35 -04003169static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3170 struct ethtool_eeprom *eeprom, u8 *data)
3171{
Vivien Didelot04bed142016-08-31 18:06:13 -04003172 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003173 int err;
3174
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003175 if (!chip->info->ops->get_eeprom)
3176 return -EOPNOTSUPP;
3177
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003178 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003179 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003180 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003181
3182 if (err)
3183 return err;
3184
3185 eeprom->magic = 0xc3ec4951;
3186
3187 return 0;
3188}
3189
Vivien Didelot855b1932016-07-20 18:18:35 -04003190static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3191 struct ethtool_eeprom *eeprom, u8 *data)
3192{
Vivien Didelot04bed142016-08-31 18:06:13 -04003193 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003194 int err;
3195
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003196 if (!chip->info->ops->set_eeprom)
3197 return -EOPNOTSUPP;
3198
Vivien Didelot855b1932016-07-20 18:18:35 -04003199 if (eeprom->magic != 0xc3ec4951)
3200 return -EINVAL;
3201
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003202 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003203 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003204 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003205
3206 return err;
3207}
3208
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003209static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003210 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003211 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3212 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003213 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003214 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003215 .phy_read = mv88e6185_phy_ppu_read,
3216 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003217 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003218 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003219 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003220 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003221 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003222 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003223 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003224 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003225 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003226 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003227 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003228 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003229 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003230 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003231 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003232 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3233 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003234 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003235 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3236 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003237 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003238 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003239 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003240 .ppu_enable = mv88e6185_g1_ppu_enable,
3241 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003242 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003243 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003244 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003245 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003246 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003247 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003248};
3249
3250static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003251 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003252 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3253 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003254 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003255 .phy_read = mv88e6185_phy_ppu_read,
3256 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003257 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003258 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003259 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003260 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003261 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01003262 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003263 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003264 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003265 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003266 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003267 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3268 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003269 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003270 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003271 .serdes_power = mv88e6185_serdes_power,
3272 .serdes_get_lane = mv88e6185_serdes_get_lane,
3273 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003274 .ppu_enable = mv88e6185_g1_ppu_enable,
3275 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003276 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003277 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003278 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003279 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003280 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003281};
3282
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003283static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003284 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003285 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3286 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003287 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003288 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3289 .phy_read = mv88e6xxx_g2_smi_phy_read,
3290 .phy_write = mv88e6xxx_g2_smi_phy_write,
3291 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003292 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003293 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003294 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003295 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003296 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003297 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003298 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003299 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003300 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003301 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003302 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003303 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003304 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003305 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003306 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3307 .stats_get_strings = mv88e6095_stats_get_strings,
3308 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003309 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3310 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003311 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003312 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003313 .serdes_power = mv88e6185_serdes_power,
3314 .serdes_get_lane = mv88e6185_serdes_get_lane,
3315 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003316 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3317 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3318 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003319 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003320 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003321 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003322 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003323 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003324 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003325 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003326};
3327
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003328static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003329 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003330 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3331 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003332 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003333 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003334 .phy_read = mv88e6xxx_g2_smi_phy_read,
3335 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003336 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003337 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003338 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003339 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003340 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003341 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003342 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003343 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003344 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003345 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003346 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003347 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3348 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003349 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003350 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3351 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003352 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003353 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003354 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003355 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003356 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3357 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003358 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003359 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003360 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003361 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003362};
3363
3364static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003365 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003366 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3367 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003368 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003369 .phy_read = mv88e6185_phy_ppu_read,
3370 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003371 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003372 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003373 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003374 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003375 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003376 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003377 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003378 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003379 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003380 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003381 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003382 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003383 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003384 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003385 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003386 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003387 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3388 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003389 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003390 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3391 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003392 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003393 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003394 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003395 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003396 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003397 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003398 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003399 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003400 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003401};
3402
Vivien Didelot990e27b2017-03-28 13:50:32 -04003403static const struct mv88e6xxx_ops mv88e6141_ops = {
3404 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003405 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3406 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003407 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003408 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3409 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3410 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3411 .phy_read = mv88e6xxx_g2_smi_phy_read,
3412 .phy_write = mv88e6xxx_g2_smi_phy_write,
3413 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003414 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003415 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003416 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003417 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003418 .port_tag_remap = mv88e6095_port_tag_remap,
3419 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3420 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3421 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003422 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003423 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003424 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003425 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3426 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003427 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003428 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003429 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003430 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003431 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003432 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3433 .stats_get_strings = mv88e6320_stats_get_strings,
3434 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003435 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3436 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003437 .watchdog_ops = &mv88e6390_watchdog_ops,
3438 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003439 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003440 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003441 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003442 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003443 .serdes_power = mv88e6390_serdes_power,
3444 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003445 /* Check status register pause & lpa register */
3446 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3447 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3448 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3449 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003450 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003451 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003452 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003453 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003454 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003455};
3456
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003457static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003458 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003459 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3460 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003461 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003462 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003463 .phy_read = mv88e6xxx_g2_smi_phy_read,
3464 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003465 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003466 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003467 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003468 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003469 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003470 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003471 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003472 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003473 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003474 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003475 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003476 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003477 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003478 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003479 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003480 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003481 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3482 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003483 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003484 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3485 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003486 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003487 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003488 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003489 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003490 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3491 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003492 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003493 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003494 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003495 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003496 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003497};
3498
3499static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003500 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003501 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3502 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003503 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003504 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003505 .phy_read = mv88e6165_phy_read,
3506 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003507 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003508 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003509 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003510 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003511 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003512 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003513 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003514 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003515 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003516 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3517 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003518 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003519 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3520 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003521 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003522 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003523 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003524 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003525 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3526 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003527 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003528 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003529 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003530 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003531 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003532};
3533
3534static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003535 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003536 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3537 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003538 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003539 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003540 .phy_read = mv88e6xxx_g2_smi_phy_read,
3541 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003542 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003543 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003544 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003545 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003546 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003547 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003548 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003549 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003550 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003551 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003552 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003553 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003554 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003555 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003556 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003557 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003558 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003559 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3560 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003561 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003562 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3563 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003564 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003565 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003566 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003567 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003568 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3569 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003570 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003571 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003572 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003573};
3574
3575static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003576 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003577 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3578 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003579 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003580 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3581 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003582 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003583 .phy_read = mv88e6xxx_g2_smi_phy_read,
3584 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003585 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003586 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003587 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003588 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003589 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003590 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003591 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003592 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003593 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003594 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003595 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003596 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003597 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003598 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003599 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003600 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003601 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003602 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003603 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3604 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003605 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003606 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3607 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003608 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003609 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003610 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003611 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003612 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003613 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3614 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003615 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003616 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003617 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003618 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3619 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3620 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3621 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003622 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003623 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3624 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003625 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003626 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003627};
3628
3629static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003630 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003631 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3632 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003633 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003634 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003635 .phy_read = mv88e6xxx_g2_smi_phy_read,
3636 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003637 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003638 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003639 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003640 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003641 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003642 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003643 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003644 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003645 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003646 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003647 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003648 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003649 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003650 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003651 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003652 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003653 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003654 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3655 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003656 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003657 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3658 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003659 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003660 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003661 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003662 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003663 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3664 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003665 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003666 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003667 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003668};
3669
3670static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003671 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003672 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3673 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003674 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003675 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3676 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003677 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003678 .phy_read = mv88e6xxx_g2_smi_phy_read,
3679 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003680 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003681 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003682 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003683 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003684 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003685 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003686 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003687 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003688 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003689 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003690 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003691 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003692 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003693 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003694 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003695 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003696 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003697 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003698 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3699 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003700 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003701 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3702 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003703 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003704 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003705 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003706 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003707 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003708 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3709 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003710 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003711 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003712 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003713 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3714 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3715 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3716 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003717 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003718 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003719 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003720 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003721 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3722 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003723 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003724 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003725};
3726
3727static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003728 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003729 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3730 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003731 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003732 .phy_read = mv88e6185_phy_ppu_read,
3733 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003734 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003735 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003736 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003737 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003738 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003739 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003740 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003741 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003742 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003743 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003744 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003745 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003746 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3747 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003748 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003749 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3750 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003751 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003752 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003753 .serdes_power = mv88e6185_serdes_power,
3754 .serdes_get_lane = mv88e6185_serdes_get_lane,
3755 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003756 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003757 .ppu_enable = mv88e6185_g1_ppu_enable,
3758 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003759 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003760 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003761 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003762 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003763 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003764};
3765
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003766static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003767 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003768 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003769 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003770 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3771 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003772 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3773 .phy_read = mv88e6xxx_g2_smi_phy_read,
3774 .phy_write = mv88e6xxx_g2_smi_phy_write,
3775 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003776 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003777 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003778 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003779 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003780 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003781 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003782 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003783 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003784 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003785 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003786 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003787 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003788 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003789 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003790 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003791 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003792 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003793 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003794 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3795 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003796 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003797 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3798 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003799 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003800 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003801 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003802 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003803 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003804 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3805 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003806 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3807 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003808 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003809 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003810 /* Check status register pause & lpa register */
3811 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3812 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3813 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3814 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003815 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003816 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003817 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003818 .serdes_get_strings = mv88e6390_serdes_get_strings,
3819 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003820 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3821 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003822 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003823 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003824};
3825
3826static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003827 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003828 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003829 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003830 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3831 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003832 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3833 .phy_read = mv88e6xxx_g2_smi_phy_read,
3834 .phy_write = mv88e6xxx_g2_smi_phy_write,
3835 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003836 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003837 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003838 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003839 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003840 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003841 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003842 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003843 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003844 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003845 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003846 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003847 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003848 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003849 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003850 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003851 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003852 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003853 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003854 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3855 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003856 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003857 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3858 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003859 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003860 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003861 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003862 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003863 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003864 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3865 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003866 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3867 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003868 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003869 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003870 /* Check status register pause & lpa register */
3871 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3872 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3873 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3874 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003875 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003876 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003877 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003878 .serdes_get_strings = mv88e6390_serdes_get_strings,
3879 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003880 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3881 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003882 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003883 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003884};
3885
3886static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003887 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003888 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003889 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003890 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3891 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003892 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3893 .phy_read = mv88e6xxx_g2_smi_phy_read,
3894 .phy_write = mv88e6xxx_g2_smi_phy_write,
3895 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003896 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003897 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003898 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003899 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003900 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003901 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003902 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003903 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003904 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003905 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003906 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003907 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003908 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003909 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003910 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003911 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003912 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3913 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003914 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003915 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3916 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003917 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003918 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003919 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003920 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003921 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003922 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3923 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003924 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3925 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003926 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003927 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003928 /* Check status register pause & lpa register */
3929 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3930 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3931 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3932 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003933 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003934 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003935 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003936 .serdes_get_strings = mv88e6390_serdes_get_strings,
3937 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003938 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3939 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003940 .avb_ops = &mv88e6390_avb_ops,
3941 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003942 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003943};
3944
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003945static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003946 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003947 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3948 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003949 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003950 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3951 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003952 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003953 .phy_read = mv88e6xxx_g2_smi_phy_read,
3954 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003955 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003956 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003957 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003958 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003959 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003960 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003961 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003962 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003963 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003964 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003965 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003966 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003967 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003968 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003969 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003970 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003971 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003972 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003973 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3974 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003975 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003976 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3977 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003978 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003979 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003980 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003981 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003982 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003983 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3984 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003985 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003986 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003987 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003988 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3989 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3990 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3991 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003992 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003993 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003994 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003995 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003996 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3997 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003998 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003999 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004000 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004001 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004002};
4003
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004004static const struct mv88e6xxx_ops mv88e6250_ops = {
4005 /* MV88E6XXX_FAMILY_6250 */
4006 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4007 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4008 .irl_init_all = mv88e6352_g2_irl_init_all,
4009 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4010 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4011 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4012 .phy_read = mv88e6xxx_g2_smi_phy_read,
4013 .phy_write = mv88e6xxx_g2_smi_phy_write,
4014 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004015 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004016 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004017 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004018 .port_tag_remap = mv88e6095_port_tag_remap,
4019 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4020 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
4021 .port_set_ether_type = mv88e6351_port_set_ether_type,
4022 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4023 .port_pause_limit = mv88e6097_port_pause_limit,
4024 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004025 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4026 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4027 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4028 .stats_get_strings = mv88e6250_stats_get_strings,
4029 .stats_get_stats = mv88e6250_stats_get_stats,
4030 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4031 .set_egress_port = mv88e6095_g1_set_egress_port,
4032 .watchdog_ops = &mv88e6250_watchdog_ops,
4033 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4034 .pot_clear = mv88e6xxx_g2_pot_clear,
4035 .reset = mv88e6250_g1_reset,
4036 .vtu_getnext = mv88e6250_g1_vtu_getnext,
4037 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004038 .avb_ops = &mv88e6352_avb_ops,
4039 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004040 .phylink_validate = mv88e6065_phylink_validate,
4041};
4042
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004043static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004044 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004045 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004046 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004047 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4048 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004049 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4050 .phy_read = mv88e6xxx_g2_smi_phy_read,
4051 .phy_write = mv88e6xxx_g2_smi_phy_write,
4052 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004053 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004054 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004055 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004056 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004057 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004058 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004059 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004060 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004061 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004062 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004063 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004064 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004065 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004066 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004067 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004068 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004069 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004070 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4071 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004072 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004073 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4074 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004075 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004076 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004077 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004078 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004079 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004080 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4081 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004082 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4083 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004084 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004085 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004086 /* Check status register pause & lpa register */
4087 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4088 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4089 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4090 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004091 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004092 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004093 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004094 .serdes_get_strings = mv88e6390_serdes_get_strings,
4095 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004096 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4097 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004098 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004099 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004100 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004101 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004102};
4103
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004104static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004105 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004106 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4107 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004108 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004109 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4110 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004111 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004112 .phy_read = mv88e6xxx_g2_smi_phy_read,
4113 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004114 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004115 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004116 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004117 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004118 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004119 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004120 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004121 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004122 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004123 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004124 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004125 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004126 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004127 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004128 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004129 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004130 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4131 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004132 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004133 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4134 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004135 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004136 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004137 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004138 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004139 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004140 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004141 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004142 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004143 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004144 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004145};
4146
4147static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004148 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004149 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4150 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004151 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004152 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4153 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004154 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004155 .phy_read = mv88e6xxx_g2_smi_phy_read,
4156 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004157 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004158 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004159 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004160 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004161 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004162 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004163 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004164 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004165 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004166 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004167 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004168 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004169 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004170 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004171 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004172 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004173 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4174 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004175 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004176 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4177 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004178 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004179 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004180 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004181 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004182 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004183 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004184 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004185 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004186};
4187
Vivien Didelot16e329a2017-03-28 13:50:33 -04004188static const struct mv88e6xxx_ops mv88e6341_ops = {
4189 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004190 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4191 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004192 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004193 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4194 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4195 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4196 .phy_read = mv88e6xxx_g2_smi_phy_read,
4197 .phy_write = mv88e6xxx_g2_smi_phy_write,
4198 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004199 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004200 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004201 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004202 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004203 .port_tag_remap = mv88e6095_port_tag_remap,
4204 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4205 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
4206 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004207 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004208 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004209 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004210 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4211 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004212 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004213 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004214 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004215 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004216 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004217 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4218 .stats_get_strings = mv88e6320_stats_get_strings,
4219 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004220 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4221 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004222 .watchdog_ops = &mv88e6390_watchdog_ops,
4223 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004224 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004225 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004226 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004227 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004228 .serdes_power = mv88e6390_serdes_power,
4229 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004230 /* Check status register pause & lpa register */
4231 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4232 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4233 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4234 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004235 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004236 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004237 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004238 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004239 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004240 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004241 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004242};
4243
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004244static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004245 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004246 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4247 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004248 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004249 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004250 .phy_read = mv88e6xxx_g2_smi_phy_read,
4251 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004252 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004253 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004254 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004255 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004256 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004257 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004258 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004259 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004260 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004261 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004262 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004263 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004264 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004265 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004266 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004267 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004268 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004269 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4270 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004271 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004272 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4273 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004274 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004275 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004276 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004277 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004278 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4279 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004280 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004281 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004282 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004283};
4284
4285static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004286 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004287 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4288 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004289 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004290 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004291 .phy_read = mv88e6xxx_g2_smi_phy_read,
4292 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004293 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004294 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004295 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004296 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004297 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004298 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004299 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004300 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004301 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004302 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004303 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004304 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004305 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004306 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004307 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004308 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004309 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004310 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4311 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004312 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004313 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4314 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004315 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004316 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004317 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004318 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004319 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4320 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004321 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004322 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004323 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004324 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004325 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004326};
4327
4328static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004329 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004330 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4331 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004332 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004333 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4334 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004335 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004336 .phy_read = mv88e6xxx_g2_smi_phy_read,
4337 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004338 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004339 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004340 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004341 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004342 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004343 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004344 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004345 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004346 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004347 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004348 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004349 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004350 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004351 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004352 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004353 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004354 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004355 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004356 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4357 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004358 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004359 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4360 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004361 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004362 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004363 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004364 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004365 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004366 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4367 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004368 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004369 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004370 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004371 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4372 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4373 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4374 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004375 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004376 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004377 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004378 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004379 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004380 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004381 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004382 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4383 .serdes_get_strings = mv88e6352_serdes_get_strings,
4384 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004385 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4386 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004387 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004388};
4389
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004390static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004391 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004392 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004393 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004394 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4395 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004396 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4397 .phy_read = mv88e6xxx_g2_smi_phy_read,
4398 .phy_write = mv88e6xxx_g2_smi_phy_write,
4399 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004400 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004401 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004402 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004403 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004404 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004405 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004406 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004407 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004408 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004409 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004410 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004411 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004412 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004413 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004414 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004415 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004416 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004417 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004418 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004419 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4420 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004421 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004422 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4423 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004424 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004425 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004426 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004427 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004428 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004429 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4430 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004431 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4432 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004433 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004434 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004435 /* Check status register pause & lpa register */
4436 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4437 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4438 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4439 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004440 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004441 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004442 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004443 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004444 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004445 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004446 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4447 .serdes_get_strings = mv88e6390_serdes_get_strings,
4448 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004449 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4450 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004451 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004452};
4453
4454static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004455 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004456 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004457 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004458 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4459 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004460 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4461 .phy_read = mv88e6xxx_g2_smi_phy_read,
4462 .phy_write = mv88e6xxx_g2_smi_phy_write,
4463 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004464 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004465 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004466 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004467 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004468 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004469 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004470 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05004471 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004472 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004473 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004474 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004475 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004476 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004477 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004478 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004479 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004480 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004481 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004482 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004483 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4484 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004485 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004486 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4487 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004488 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004489 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004490 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004491 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004492 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004493 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4494 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004495 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4496 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004497 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004498 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004499 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4500 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4501 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4502 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004503 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004504 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004505 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004506 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4507 .serdes_get_strings = mv88e6390_serdes_get_strings,
4508 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004509 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4510 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004511 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004512 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004513 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004514 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004515};
4516
Vivien Didelotf81ec902016-05-09 13:22:58 -04004517static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4518 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004519 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004520 .family = MV88E6XXX_FAMILY_6097,
4521 .name = "Marvell 88E6085",
4522 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004523 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004524 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004525 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004526 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004527 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004528 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004529 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004530 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004531 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004532 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004533 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004534 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004535 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004536 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004537 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004538 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004539 },
4540
4541 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004542 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004543 .family = MV88E6XXX_FAMILY_6095,
4544 .name = "Marvell 88E6095/88E6095F",
4545 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004546 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004547 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004548 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004549 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004550 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004551 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004552 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004553 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004554 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004555 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004556 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004557 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004558 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004559 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004560 },
4561
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004562 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004563 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004564 .family = MV88E6XXX_FAMILY_6097,
4565 .name = "Marvell 88E6097/88E6097F",
4566 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004567 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004568 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004569 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004570 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004571 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004572 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004573 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004574 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004575 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004576 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004577 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004578 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004579 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004580 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004581 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004582 .ops = &mv88e6097_ops,
4583 },
4584
Vivien Didelotf81ec902016-05-09 13:22:58 -04004585 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004586 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004587 .family = MV88E6XXX_FAMILY_6165,
4588 .name = "Marvell 88E6123",
4589 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004590 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004591 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004592 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004593 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004594 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004595 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004596 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004597 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004598 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004599 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004600 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004601 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004602 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004603 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004604 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004605 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004606 },
4607
4608 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004609 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004610 .family = MV88E6XXX_FAMILY_6185,
4611 .name = "Marvell 88E6131",
4612 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004613 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004614 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004615 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004616 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004617 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004618 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004619 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004620 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004621 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004622 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004623 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004624 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004625 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004626 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004627 },
4628
Vivien Didelot990e27b2017-03-28 13:50:32 -04004629 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004630 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004631 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004632 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004633 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004634 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004635 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004636 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004637 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004638 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004639 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004640 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004641 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004642 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004643 .age_time_coeff = 3750,
4644 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004645 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004646 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004647 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004648 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004649 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004650 .ops = &mv88e6141_ops,
4651 },
4652
Vivien Didelotf81ec902016-05-09 13:22:58 -04004653 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004654 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004655 .family = MV88E6XXX_FAMILY_6165,
4656 .name = "Marvell 88E6161",
4657 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004658 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004659 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004660 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004661 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004662 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004663 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004664 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004665 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004666 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004667 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004668 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004669 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004670 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004671 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004672 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004673 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004674 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004675 },
4676
4677 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004678 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004679 .family = MV88E6XXX_FAMILY_6165,
4680 .name = "Marvell 88E6165",
4681 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004682 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004683 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004684 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004685 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004686 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004687 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004688 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004689 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004690 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004691 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004692 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004693 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004694 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004695 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004696 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004697 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004698 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004699 },
4700
4701 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004702 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004703 .family = MV88E6XXX_FAMILY_6351,
4704 .name = "Marvell 88E6171",
4705 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004706 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004707 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004708 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004709 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004710 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004711 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004712 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004713 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004714 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004715 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004716 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004717 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004718 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004719 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004720 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004721 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004722 },
4723
4724 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004725 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004726 .family = MV88E6XXX_FAMILY_6352,
4727 .name = "Marvell 88E6172",
4728 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004729 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004730 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004731 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004732 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004733 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004734 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004735 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004736 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004737 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004738 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004739 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004740 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004741 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004742 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004743 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004744 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004745 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004746 },
4747
4748 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004749 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004750 .family = MV88E6XXX_FAMILY_6351,
4751 .name = "Marvell 88E6175",
4752 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004753 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004754 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004755 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004756 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004757 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004758 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004759 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004760 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004761 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004762 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004763 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004764 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004765 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004766 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004767 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004768 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004769 },
4770
4771 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004772 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004773 .family = MV88E6XXX_FAMILY_6352,
4774 .name = "Marvell 88E6176",
4775 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004776 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004777 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004778 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004779 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004780 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004781 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004782 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004783 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004784 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004785 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004786 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004787 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004788 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004789 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004790 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004791 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004792 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004793 },
4794
4795 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004796 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004797 .family = MV88E6XXX_FAMILY_6185,
4798 .name = "Marvell 88E6185",
4799 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004800 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004801 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004802 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004803 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004804 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004805 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004806 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004807 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004808 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004809 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004810 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004811 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004812 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004813 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004814 },
4815
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004816 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004817 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004818 .family = MV88E6XXX_FAMILY_6390,
4819 .name = "Marvell 88E6190",
4820 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004821 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004822 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004823 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004824 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004825 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004826 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004827 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004828 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004829 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004830 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004831 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004832 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004833 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004834 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004835 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004836 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004837 .ops = &mv88e6190_ops,
4838 },
4839
4840 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004841 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004842 .family = MV88E6XXX_FAMILY_6390,
4843 .name = "Marvell 88E6190X",
4844 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004845 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004846 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004847 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004848 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004849 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004850 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004851 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004852 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004853 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004854 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004855 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004856 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004857 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004858 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004859 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004860 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004861 .ops = &mv88e6190x_ops,
4862 },
4863
4864 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004865 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004866 .family = MV88E6XXX_FAMILY_6390,
4867 .name = "Marvell 88E6191",
4868 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004869 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004870 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004871 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004872 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004873 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004874 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004875 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004876 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004877 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004878 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004879 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004880 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004881 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004882 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004883 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004884 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004885 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004886 },
4887
Hubert Feurstein49022642019-07-31 10:23:46 +02004888 [MV88E6220] = {
4889 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4890 .family = MV88E6XXX_FAMILY_6250,
4891 .name = "Marvell 88E6220",
4892 .num_databases = 64,
4893
4894 /* Ports 2-4 are not routed to pins
4895 * => usable ports 0, 1, 5, 6
4896 */
4897 .num_ports = 7,
4898 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004899 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004900 .max_vid = 4095,
4901 .port_base_addr = 0x08,
4902 .phy_base_addr = 0x00,
4903 .global1_addr = 0x0f,
4904 .global2_addr = 0x07,
4905 .age_time_coeff = 15000,
4906 .g1_irqs = 9,
4907 .g2_irqs = 10,
4908 .atu_move_port_mask = 0xf,
4909 .dual_chip = true,
4910 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004911 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004912 .ops = &mv88e6250_ops,
4913 },
4914
Vivien Didelotf81ec902016-05-09 13:22:58 -04004915 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004916 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004917 .family = MV88E6XXX_FAMILY_6352,
4918 .name = "Marvell 88E6240",
4919 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004920 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004921 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004922 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004923 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004924 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004925 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004926 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004927 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004928 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004929 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004930 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004931 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004932 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004933 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004934 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004935 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004936 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004937 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004938 },
4939
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004940 [MV88E6250] = {
4941 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4942 .family = MV88E6XXX_FAMILY_6250,
4943 .name = "Marvell 88E6250",
4944 .num_databases = 64,
4945 .num_ports = 7,
4946 .num_internal_phys = 5,
4947 .max_vid = 4095,
4948 .port_base_addr = 0x08,
4949 .phy_base_addr = 0x00,
4950 .global1_addr = 0x0f,
4951 .global2_addr = 0x07,
4952 .age_time_coeff = 15000,
4953 .g1_irqs = 9,
4954 .g2_irqs = 10,
4955 .atu_move_port_mask = 0xf,
4956 .dual_chip = true,
4957 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004958 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004959 .ops = &mv88e6250_ops,
4960 },
4961
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004962 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004963 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004964 .family = MV88E6XXX_FAMILY_6390,
4965 .name = "Marvell 88E6290",
4966 .num_databases = 4096,
4967 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004968 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004969 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004970 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004971 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004972 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004973 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004974 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004975 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004976 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004977 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004978 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004979 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004980 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004981 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004982 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004983 .ops = &mv88e6290_ops,
4984 },
4985
Vivien Didelotf81ec902016-05-09 13:22:58 -04004986 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004987 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004988 .family = MV88E6XXX_FAMILY_6320,
4989 .name = "Marvell 88E6320",
4990 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004991 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004992 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004993 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004994 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004995 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004996 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004997 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004998 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004999 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005000 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005001 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005002 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005003 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005004 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005005 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005006 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005007 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005008 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005009 },
5010
5011 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005012 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005013 .family = MV88E6XXX_FAMILY_6320,
5014 .name = "Marvell 88E6321",
5015 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005016 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005017 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005018 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005019 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005020 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005021 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005022 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005023 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005024 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005025 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005026 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005027 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005028 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005029 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005030 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005031 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005032 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005033 },
5034
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005035 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005036 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005037 .family = MV88E6XXX_FAMILY_6341,
5038 .name = "Marvell 88E6341",
5039 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005040 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005041 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005042 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005043 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005044 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005045 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005046 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005047 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005048 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005049 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005050 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005051 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005052 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005053 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005054 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005055 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005056 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005057 .ops = &mv88e6341_ops,
5058 },
5059
Vivien Didelotf81ec902016-05-09 13:22:58 -04005060 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005061 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005062 .family = MV88E6XXX_FAMILY_6351,
5063 .name = "Marvell 88E6350",
5064 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005065 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005066 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005067 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005068 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005069 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005070 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005071 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005072 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005073 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005074 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005075 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005076 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005077 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005078 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005079 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005080 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005081 },
5082
5083 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005084 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005085 .family = MV88E6XXX_FAMILY_6351,
5086 .name = "Marvell 88E6351",
5087 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005088 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005089 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005090 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005091 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005092 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005093 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005094 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005095 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005096 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005097 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005098 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005099 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005100 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005101 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005102 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005103 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005104 },
5105
5106 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005107 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005108 .family = MV88E6XXX_FAMILY_6352,
5109 .name = "Marvell 88E6352",
5110 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005111 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005112 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005113 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005114 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005115 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005116 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005117 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005118 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005119 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005120 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005121 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005122 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005123 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005124 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005125 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005126 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005127 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005128 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005129 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005130 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005131 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005132 .family = MV88E6XXX_FAMILY_6390,
5133 .name = "Marvell 88E6390",
5134 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005135 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005136 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005137 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005138 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005139 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005140 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005141 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005142 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005143 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005144 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005145 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005146 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005147 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005148 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005149 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005150 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005151 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005152 .ops = &mv88e6390_ops,
5153 },
5154 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005155 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005156 .family = MV88E6XXX_FAMILY_6390,
5157 .name = "Marvell 88E6390X",
5158 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005159 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005160 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005161 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005162 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005163 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005164 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005165 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005166 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005167 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005168 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005169 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005170 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005171 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005172 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005173 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005174 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005175 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005176 .ops = &mv88e6390x_ops,
5177 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005178};
5179
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005180static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005181{
Vivien Didelota439c062016-04-17 13:23:58 -04005182 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005183
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005184 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5185 if (mv88e6xxx_table[i].prod_num == prod_num)
5186 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005187
Vivien Didelotb9b37712015-10-30 19:39:48 -04005188 return NULL;
5189}
5190
Vivien Didelotfad09c72016-06-21 12:28:20 -04005191static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005192{
5193 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005194 unsigned int prod_num, rev;
5195 u16 id;
5196 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005197
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005198 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005199 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005200 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005201 if (err)
5202 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005203
Vivien Didelot107fcc12017-06-12 12:37:36 -04005204 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5205 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005206
5207 info = mv88e6xxx_lookup_info(prod_num);
5208 if (!info)
5209 return -ENODEV;
5210
Vivien Didelotcaac8542016-06-20 13:14:09 -04005211 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005212 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005213
Vivien Didelotca070c12016-09-02 14:45:34 -04005214 err = mv88e6xxx_g2_require(chip);
5215 if (err)
5216 return err;
5217
Vivien Didelotfad09c72016-06-21 12:28:20 -04005218 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5219 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005220
5221 return 0;
5222}
5223
Vivien Didelotfad09c72016-06-21 12:28:20 -04005224static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005225{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005226 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005227
Vivien Didelotfad09c72016-06-21 12:28:20 -04005228 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5229 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005230 return NULL;
5231
Vivien Didelotfad09c72016-06-21 12:28:20 -04005232 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005233
Vivien Didelotfad09c72016-06-21 12:28:20 -04005234 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005235 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005236 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005237
Vivien Didelotfad09c72016-06-21 12:28:20 -04005238 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005239}
5240
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005241static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005242 int port,
5243 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005244{
Vivien Didelot04bed142016-08-31 18:06:13 -04005245 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005246
Andrew Lunn443d5a12016-12-03 04:35:18 +01005247 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005248}
5249
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005250static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5251 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005252{
Vivien Didelot04bed142016-08-31 18:06:13 -04005253 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005254 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005255
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005256 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005257 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5258 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005259 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005260
5261 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005262}
5263
5264static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5265 const struct switchdev_obj_port_mdb *mdb)
5266{
Vivien Didelot04bed142016-08-31 18:06:13 -04005267 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005268 int err;
5269
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005270 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005271 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005272 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005273
5274 return err;
5275}
5276
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005277static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5278 struct dsa_mall_mirror_tc_entry *mirror,
5279 bool ingress)
5280{
5281 enum mv88e6xxx_egress_direction direction = ingress ?
5282 MV88E6XXX_EGRESS_DIR_INGRESS :
5283 MV88E6XXX_EGRESS_DIR_EGRESS;
5284 struct mv88e6xxx_chip *chip = ds->priv;
5285 bool other_mirrors = false;
5286 int i;
5287 int err;
5288
5289 if (!chip->info->ops->set_egress_port)
5290 return -EOPNOTSUPP;
5291
5292 mutex_lock(&chip->reg_lock);
5293 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5294 mirror->to_local_port) {
5295 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5296 other_mirrors |= ingress ?
5297 chip->ports[i].mirror_ingress :
5298 chip->ports[i].mirror_egress;
5299
5300 /* Can't change egress port when other mirror is active */
5301 if (other_mirrors) {
5302 err = -EBUSY;
5303 goto out;
5304 }
5305
5306 err = chip->info->ops->set_egress_port(chip,
5307 direction,
5308 mirror->to_local_port);
5309 if (err)
5310 goto out;
5311 }
5312
5313 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5314out:
5315 mutex_unlock(&chip->reg_lock);
5316
5317 return err;
5318}
5319
5320static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5321 struct dsa_mall_mirror_tc_entry *mirror)
5322{
5323 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5324 MV88E6XXX_EGRESS_DIR_INGRESS :
5325 MV88E6XXX_EGRESS_DIR_EGRESS;
5326 struct mv88e6xxx_chip *chip = ds->priv;
5327 bool other_mirrors = false;
5328 int i;
5329
5330 mutex_lock(&chip->reg_lock);
5331 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5332 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5333
5334 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5335 other_mirrors |= mirror->ingress ?
5336 chip->ports[i].mirror_ingress :
5337 chip->ports[i].mirror_egress;
5338
5339 /* Reset egress port when no other mirror is active */
5340 if (!other_mirrors) {
5341 if (chip->info->ops->set_egress_port(chip,
5342 direction,
5343 dsa_upstream_port(ds,
Colin Ian King4e4637b2019-11-12 13:05:23 +00005344 port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005345 dev_err(ds->dev, "failed to set egress port\n");
5346 }
5347
5348 mutex_unlock(&chip->reg_lock);
5349}
5350
Russell King4f859012019-02-20 15:35:05 -08005351static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
5352 bool unicast, bool multicast)
5353{
5354 struct mv88e6xxx_chip *chip = ds->priv;
5355 int err = -EOPNOTSUPP;
5356
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005357 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08005358 if (chip->info->ops->port_set_egress_floods)
5359 err = chip->info->ops->port_set_egress_floods(chip, port,
5360 unicast,
5361 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005362 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005363
5364 return err;
5365}
5366
Florian Fainellia82f67a2017-01-08 14:52:08 -08005367static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005368 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005369 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005370 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005371 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005372 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005373 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005374 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005375 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5376 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005377 .get_strings = mv88e6xxx_get_strings,
5378 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5379 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005380 .port_enable = mv88e6xxx_port_enable,
5381 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005382 .port_max_mtu = mv88e6xxx_get_max_mtu,
5383 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005384 .get_mac_eee = mv88e6xxx_get_mac_eee,
5385 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005386 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005387 .get_eeprom = mv88e6xxx_get_eeprom,
5388 .set_eeprom = mv88e6xxx_set_eeprom,
5389 .get_regs_len = mv88e6xxx_get_regs_len,
5390 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005391 .get_rxnfc = mv88e6xxx_get_rxnfc,
5392 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005393 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005394 .port_bridge_join = mv88e6xxx_port_bridge_join,
5395 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08005396 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005397 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005398 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005399 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005400 .port_vlan_add = mv88e6xxx_port_vlan_add,
5401 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005402 .port_fdb_add = mv88e6xxx_port_fdb_add,
5403 .port_fdb_del = mv88e6xxx_port_fdb_del,
5404 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005405 .port_mdb_add = mv88e6xxx_port_mdb_add,
5406 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005407 .port_mirror_add = mv88e6xxx_port_mirror_add,
5408 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005409 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5410 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005411 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5412 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5413 .port_txtstamp = mv88e6xxx_port_txtstamp,
5414 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5415 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005416 .devlink_param_get = mv88e6xxx_devlink_param_get,
5417 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005418 .devlink_info_get = mv88e6xxx_devlink_info_get,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005419};
5420
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005421static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005422{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005423 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005424 struct dsa_switch *ds;
5425
Vivien Didelot7e99e342019-10-21 16:51:30 -04005426 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005427 if (!ds)
5428 return -ENOMEM;
5429
Vivien Didelot7e99e342019-10-21 16:51:30 -04005430 ds->dev = dev;
5431 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005432 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005433 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04005434 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04005435 ds->ageing_time_min = chip->info->age_time_coeff;
5436 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005437
5438 dev_set_drvdata(dev, ds);
5439
Vivien Didelot23c9ee42017-05-26 18:12:51 -04005440 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005441}
5442
Vivien Didelotfad09c72016-06-21 12:28:20 -04005443static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005444{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005445 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005446}
5447
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005448static const void *pdata_device_get_match_data(struct device *dev)
5449{
5450 const struct of_device_id *matches = dev->driver->of_match_table;
5451 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5452
5453 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5454 matches++) {
5455 if (!strcmp(pdata->compatible, matches->compatible))
5456 return matches->data;
5457 }
5458 return NULL;
5459}
5460
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005461/* There is no suspend to RAM support at DSA level yet, the switch configuration
5462 * would be lost after a power cycle so prevent it to be suspended.
5463 */
5464static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5465{
5466 return -EOPNOTSUPP;
5467}
5468
5469static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5470{
5471 return 0;
5472}
5473
5474static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5475
Vivien Didelot57d32312016-06-20 13:13:58 -04005476static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005477{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005478 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04005479 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005480 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005481 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04005482 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005483 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02005484 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005485
Andrew Lunn7bb8c992018-05-31 00:15:42 +02005486 if (!np && !pdata)
5487 return -EINVAL;
5488
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005489 if (np)
5490 compat_info = of_device_get_match_data(dev);
5491
5492 if (pdata) {
5493 compat_info = pdata_device_get_match_data(dev);
5494
5495 if (!pdata->netdev)
5496 return -EINVAL;
5497
5498 for (port = 0; port < DSA_MAX_PORTS; port++) {
5499 if (!(pdata->enabled_ports & (1 << port)))
5500 continue;
5501 if (strcmp(pdata->cd.port_names[port], "cpu"))
5502 continue;
5503 pdata->cd.netdev[port] = &pdata->netdev->dev;
5504 break;
5505 }
5506 }
5507
Vivien Didelotcaac8542016-06-20 13:14:09 -04005508 if (!compat_info)
5509 return -EINVAL;
5510
Vivien Didelotfad09c72016-06-21 12:28:20 -04005511 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005512 if (!chip) {
5513 err = -ENOMEM;
5514 goto out;
5515 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005516
Vivien Didelotfad09c72016-06-21 12:28:20 -04005517 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04005518
Vivien Didelotfad09c72016-06-21 12:28:20 -04005519 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04005520 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005521 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005522
Andrew Lunnb4308f02016-11-21 23:26:55 +01005523 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005524 if (IS_ERR(chip->reset)) {
5525 err = PTR_ERR(chip->reset);
5526 goto out;
5527 }
Baruch Siach7b75e492019-06-27 21:17:39 +03005528 if (chip->reset)
5529 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01005530
Vivien Didelotfad09c72016-06-21 12:28:20 -04005531 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005532 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005533 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005534
Vivien Didelote57e5e72016-08-15 17:19:00 -04005535 mv88e6xxx_phy_init(chip);
5536
Andrew Lunn00baabe2018-05-19 22:31:35 +02005537 if (chip->info->ops->get_eeprom) {
5538 if (np)
5539 of_property_read_u32(np, "eeprom-length",
5540 &chip->eeprom_len);
5541 else
5542 chip->eeprom_len = pdata->eeprom_len;
5543 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005544
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005545 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005546 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005547 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02005548 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02005549 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02005550
Andrew Lunna27415d2019-05-01 00:10:50 +02005551 if (np) {
5552 chip->irq = of_irq_get(np, 0);
5553 if (chip->irq == -EPROBE_DEFER) {
5554 err = chip->irq;
5555 goto out;
5556 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02005557 }
5558
Andrew Lunna27415d2019-05-01 00:10:50 +02005559 if (pdata)
5560 chip->irq = pdata->irq;
5561
Andrew Lunn294d7112018-02-22 22:58:32 +01005562 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01005563 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01005564 * controllers
5565 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005566 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005567 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005568 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005569 else
5570 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005571 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005572
Andrew Lunn294d7112018-02-22 22:58:32 +01005573 if (err)
5574 goto out;
5575
5576 if (chip->info->g2_irqs > 0) {
5577 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005578 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01005579 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005580 }
5581
Andrew Lunn294d7112018-02-22 22:58:32 +01005582 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5583 if (err)
5584 goto out_g2_irq;
5585
5586 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5587 if (err)
5588 goto out_g1_atu_prob_irq;
5589
Andrew Lunna3c53be52017-01-24 14:53:50 +01005590 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02005591 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01005592 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02005593
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005594 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005595 if (err)
5596 goto out_mdio;
5597
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005598 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02005599
5600out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01005601 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01005602out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005603 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01005604out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005605 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005606out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005607 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02005608 mv88e6xxx_g2_irq_free(chip);
5609out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01005610 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005611 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01005612 else
5613 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005614out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005615 if (pdata)
5616 dev_put(pdata->netdev);
5617
Andrew Lunndc30c352016-10-16 19:56:49 +02005618 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005619}
5620
5621static void mv88e6xxx_remove(struct mdio_device *mdiodev)
5622{
5623 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04005624 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005625
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005626 if (chip->info->ptp_support) {
5627 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005628 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005629 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005630
Andrew Lunn930188c2016-08-22 16:01:03 +02005631 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005632 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005633 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02005634
Andrew Lunn76f38f12018-03-17 20:21:09 +01005635 mv88e6xxx_g1_vtu_prob_irq_free(chip);
5636 mv88e6xxx_g1_atu_prob_irq_free(chip);
5637
5638 if (chip->info->g2_irqs > 0)
5639 mv88e6xxx_g2_irq_free(chip);
5640
Andrew Lunn76f38f12018-03-17 20:21:09 +01005641 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01005642 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01005643 else
5644 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005645}
5646
5647static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04005648 {
5649 .compatible = "marvell,mv88e6085",
5650 .data = &mv88e6xxx_table[MV88E6085],
5651 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005652 {
5653 .compatible = "marvell,mv88e6190",
5654 .data = &mv88e6xxx_table[MV88E6190],
5655 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005656 {
5657 .compatible = "marvell,mv88e6250",
5658 .data = &mv88e6xxx_table[MV88E6250],
5659 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005660 { /* sentinel */ },
5661};
5662
5663MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
5664
5665static struct mdio_driver mv88e6xxx_driver = {
5666 .probe = mv88e6xxx_probe,
5667 .remove = mv88e6xxx_remove,
5668 .mdiodrv.driver = {
5669 .name = "mv88e6085",
5670 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01005671 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02005672 },
5673};
5674
Andrew Lunn7324d502019-04-27 19:19:10 +02005675mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00005676
5677MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5678MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5679MODULE_LICENSE("GPL");