blob: 68cc1f6fb75efefeddea1113cf710eb864bbdfb6 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelot08f50062017-08-01 16:32:41 -0400813static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot5480db62017-08-01 16:32:40 -0400816 /* Nothing to do on the port's MAC */
817 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818}
819
Vivien Didelot08f50062017-08-01 16:32:41 -0400820static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
821 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822{
Vivien Didelot5480db62017-08-01 16:32:40 -0400823 /* Nothing to do on the port's MAC */
824 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800825}
826
Vivien Didelote5887a22017-03-30 17:37:11 -0400827static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700828{
Vivien Didelote5887a22017-03-30 17:37:11 -0400829 struct dsa_switch *ds = NULL;
830 struct net_device *br;
831 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500832 int i;
833
Vivien Didelote5887a22017-03-30 17:37:11 -0400834 if (dev < DSA_MAX_SWITCHES)
835 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836
Vivien Didelote5887a22017-03-30 17:37:11 -0400837 /* Prevent frames from unknown switch or port */
838 if (!ds || port >= ds->num_ports)
839 return 0;
840
841 /* Frames from DSA links and CPU ports can egress any local port */
842 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
843 return mv88e6xxx_port_mask(chip);
844
845 br = ds->ports[port].bridge_dev;
846 pvlan = 0;
847
848 /* Frames from user ports can egress any local DSA links and CPU ports,
849 * as well as any local member of their bridge group.
850 */
851 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
852 if (dsa_is_cpu_port(chip->ds, i) ||
853 dsa_is_dsa_port(chip->ds, i) ||
854 (br && chip->ds->ports[i].bridge_dev == br))
855 pvlan |= BIT(i);
856
857 return pvlan;
858}
859
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400860static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400861{
862 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500863
864 /* prevent frames from going back out of the port they came in on */
865 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700866
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100867 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
871 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelot04bed142016-08-31 18:06:13 -0400873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400874 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400877 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400879
880 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400881 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700882}
883
Vivien Didelot9e907d72017-07-17 13:03:43 -0400884static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
885{
886 if (chip->info->ops->pot_clear)
887 return chip->info->ops->pot_clear(chip);
888
889 return 0;
890}
891
Vivien Didelot51c901a2017-07-17 13:03:41 -0400892static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
893{
894 if (chip->info->ops->mgmt_rsvd2cpu)
895 return chip->info->ops->mgmt_rsvd2cpu(chip);
896
897 return 0;
898}
899
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500900static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
901{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500902 int err;
903
Vivien Didelotdaefc942017-03-11 16:12:54 -0500904 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
905 if (err)
906 return err;
907
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500908 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
909 if (err)
910 return err;
911
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500912 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
913}
914
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400915static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
916{
917 int port;
918 int err;
919
920 if (!chip->info->ops->irl_init_all)
921 return 0;
922
923 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
924 /* Disable ingress rate limiting by resetting all per port
925 * ingress rate limit resources to their initial state.
926 */
927 err = chip->info->ops->irl_init_all(chip, port);
928 if (err)
929 return err;
930 }
931
932 return 0;
933}
934
Vivien Didelot17a15942017-03-30 17:37:09 -0400935static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
936{
937 u16 pvlan = 0;
938
939 if (!mv88e6xxx_has_pvt(chip))
940 return -EOPNOTSUPP;
941
942 /* Skip the local source device, which uses in-chip port VLAN */
943 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400944 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400945
946 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
947}
948
Vivien Didelot81228992017-03-30 17:37:08 -0400949static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
950{
Vivien Didelot17a15942017-03-30 17:37:09 -0400951 int dev, port;
952 int err;
953
Vivien Didelot81228992017-03-30 17:37:08 -0400954 if (!mv88e6xxx_has_pvt(chip))
955 return 0;
956
957 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
958 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
959 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400960 err = mv88e6xxx_g2_misc_4_bit_port(chip);
961 if (err)
962 return err;
963
964 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
965 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
966 err = mv88e6xxx_pvt_map(chip, dev, port);
967 if (err)
968 return err;
969 }
970 }
971
972 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400973}
974
Vivien Didelot749efcb2016-09-22 16:49:24 -0400975static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
976{
977 struct mv88e6xxx_chip *chip = ds->priv;
978 int err;
979
980 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500981 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400982 mutex_unlock(&chip->reg_lock);
983
984 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400985 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400986}
987
Vivien Didelotb486d7c2017-05-01 14:05:13 -0400988static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
989{
990 if (!chip->info->max_vid)
991 return 0;
992
993 return mv88e6xxx_g1_vtu_flush(chip);
994}
995
Vivien Didelotf1394b782017-05-01 14:05:22 -0400996static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
997 struct mv88e6xxx_vtu_entry *entry)
998{
999 if (!chip->info->ops->vtu_getnext)
1000 return -EOPNOTSUPP;
1001
1002 return chip->info->ops->vtu_getnext(chip, entry);
1003}
1004
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001005static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1006 struct mv88e6xxx_vtu_entry *entry)
1007{
1008 if (!chip->info->ops->vtu_loadpurge)
1009 return -EOPNOTSUPP;
1010
1011 return chip->info->ops->vtu_loadpurge(chip, entry);
1012}
1013
Vivien Didelotf81ec902016-05-09 13:22:58 -04001014static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1015 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001016 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001017{
Vivien Didelot04bed142016-08-31 18:06:13 -04001018 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001019 struct mv88e6xxx_vtu_entry next = {
1020 .vid = chip->info->max_vid,
1021 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001022 u16 pvid;
1023 int err;
1024
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001025 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001026 return -EOPNOTSUPP;
1027
Vivien Didelotfad09c72016-06-21 12:28:20 -04001028 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001029
Vivien Didelot77064f32016-11-04 03:23:30 +01001030 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001031 if (err)
1032 goto unlock;
1033
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001034 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001035 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001036 if (err)
1037 break;
1038
1039 if (!next.valid)
1040 break;
1041
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001042 if (next.member[port] ==
1043 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044 continue;
1045
1046 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001047 vlan->vid_begin = next.vid;
1048 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001049 vlan->flags = 0;
1050
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001051 if (next.member[port] ==
1052 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001053 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1054
1055 if (next.vid == pvid)
1056 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1057
1058 err = cb(&vlan->obj);
1059 if (err)
1060 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001061 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001062
1063unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001064 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001065
1066 return err;
1067}
1068
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001069static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001070{
1071 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001072 struct mv88e6xxx_vtu_entry vlan = {
1073 .vid = chip->info->max_vid,
1074 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001075 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001076
1077 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1078
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001079 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001080 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001081 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001082 if (err)
1083 return err;
1084
1085 set_bit(*fid, fid_bitmap);
1086 }
1087
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001088 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001089 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001090 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001091 if (err)
1092 return err;
1093
1094 if (!vlan.valid)
1095 break;
1096
1097 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001098 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001099
1100 /* The reset value 0x000 is used to indicate that multiple address
1101 * databases are not needed. Return the next positive available.
1102 */
1103 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001105 return -ENOSPC;
1106
1107 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001108 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001109}
1110
Vivien Didelot567aa592017-05-01 14:05:25 -04001111static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1112 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001113{
1114 int err;
1115
1116 if (!vid)
1117 return -EINVAL;
1118
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001119 entry->vid = vid - 1;
1120 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001121
Vivien Didelotf1394b782017-05-01 14:05:22 -04001122 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001123 if (err)
1124 return err;
1125
Vivien Didelot567aa592017-05-01 14:05:25 -04001126 if (entry->vid == vid && entry->valid)
1127 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001128
Vivien Didelot567aa592017-05-01 14:05:25 -04001129 if (new) {
1130 int i;
1131
1132 /* Initialize a fresh VLAN entry */
1133 memset(entry, 0, sizeof(*entry));
1134 entry->valid = true;
1135 entry->vid = vid;
1136
Vivien Didelot553a7682017-06-07 18:12:16 -04001137 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001138 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001139 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001140 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001141
1142 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001143 }
1144
Vivien Didelot567aa592017-05-01 14:05:25 -04001145 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1146 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001147}
1148
Vivien Didelotda9c3592016-02-12 12:09:40 -05001149static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1150 u16 vid_begin, u16 vid_end)
1151{
Vivien Didelot04bed142016-08-31 18:06:13 -04001152 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001153 struct mv88e6xxx_vtu_entry vlan = {
1154 .vid = vid_begin - 1,
1155 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001156 int i, err;
1157
1158 if (!vid_begin)
1159 return -EOPNOTSUPP;
1160
Vivien Didelotfad09c72016-06-21 12:28:20 -04001161 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001162
Vivien Didelotda9c3592016-02-12 12:09:40 -05001163 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001164 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001165 if (err)
1166 goto unlock;
1167
1168 if (!vlan.valid)
1169 break;
1170
1171 if (vlan.vid > vid_end)
1172 break;
1173
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001174 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001175 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1176 continue;
1177
Andrew Lunn66e28092016-12-11 21:07:19 +01001178 if (!ds->ports[port].netdev)
1179 continue;
1180
Vivien Didelotbd00e052017-05-01 14:05:11 -04001181 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001182 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001183 continue;
1184
Vivien Didelotfae8a252017-01-27 15:29:42 -05001185 if (ds->ports[i].bridge_dev ==
1186 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001187 break; /* same bridge, check next VLAN */
1188
Vivien Didelotfae8a252017-01-27 15:29:42 -05001189 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001190 continue;
1191
Vivien Didelot774439e52017-06-08 18:34:08 -04001192 dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
1193 port, vlan.vid,
1194 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001195 err = -EOPNOTSUPP;
1196 goto unlock;
1197 }
1198 } while (vlan.vid < vid_end);
1199
1200unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001201 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001202
1203 return err;
1204}
1205
Vivien Didelotf81ec902016-05-09 13:22:58 -04001206static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1207 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001208{
Vivien Didelot04bed142016-08-31 18:06:13 -04001209 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001210 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1211 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001212 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001213
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001214 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001215 return -EOPNOTSUPP;
1216
Vivien Didelotfad09c72016-06-21 12:28:20 -04001217 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001218 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001219 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001220
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001221 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001222}
1223
Vivien Didelot57d32312016-06-20 13:13:58 -04001224static int
1225mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1226 const struct switchdev_obj_port_vlan *vlan,
1227 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001228{
Vivien Didelot04bed142016-08-31 18:06:13 -04001229 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001230 int err;
1231
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001232 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001233 return -EOPNOTSUPP;
1234
Vivien Didelotda9c3592016-02-12 12:09:40 -05001235 /* If the requested port doesn't belong to the same bridge as the VLAN
1236 * members, do not support it (yet) and fallback to software VLAN.
1237 */
1238 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1239 vlan->vid_end);
1240 if (err)
1241 return err;
1242
Vivien Didelot76e398a2015-11-01 12:33:55 -05001243 /* We don't need any dynamic resource from the kernel (yet),
1244 * so skip the prepare phase.
1245 */
1246 return 0;
1247}
1248
Vivien Didelotfad09c72016-06-21 12:28:20 -04001249static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001250 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001251{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001252 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001253 int err;
1254
Vivien Didelot567aa592017-05-01 14:05:25 -04001255 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001256 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001257 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001258
Vivien Didelotc91498e2017-06-07 18:12:13 -04001259 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001260
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001261 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001262}
1263
Vivien Didelotf81ec902016-05-09 13:22:58 -04001264static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1265 const struct switchdev_obj_port_vlan *vlan,
1266 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001269 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1270 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001271 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001272 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001273
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001274 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001275 return;
1276
Vivien Didelotc91498e2017-06-07 18:12:13 -04001277 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001278 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001279 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001280 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001281 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001282 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001283
Vivien Didelotfad09c72016-06-21 12:28:20 -04001284 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001285
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001286 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001287 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001288 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1289 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001290
Vivien Didelot77064f32016-11-04 03:23:30 +01001291 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001292 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1293 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001294
Vivien Didelotfad09c72016-06-21 12:28:20 -04001295 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001296}
1297
Vivien Didelotfad09c72016-06-21 12:28:20 -04001298static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001299 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001300{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001301 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001302 int i, err;
1303
Vivien Didelot567aa592017-05-01 14:05:25 -04001304 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001305 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001306 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001307
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001308 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001309 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001310 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001311
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001312 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001313
1314 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001315 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001316 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001317 if (vlan.member[i] !=
1318 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001319 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001320 break;
1321 }
1322 }
1323
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001324 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001325 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001326 return err;
1327
Vivien Didelote606ca32017-03-11 16:12:55 -05001328 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001329}
1330
Vivien Didelotf81ec902016-05-09 13:22:58 -04001331static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1332 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001333{
Vivien Didelot04bed142016-08-31 18:06:13 -04001334 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001335 u16 pvid, vid;
1336 int err = 0;
1337
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001338 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001339 return -EOPNOTSUPP;
1340
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001342
Vivien Didelot77064f32016-11-04 03:23:30 +01001343 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001344 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345 goto unlock;
1346
Vivien Didelot76e398a2015-11-01 12:33:55 -05001347 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001349 if (err)
1350 goto unlock;
1351
1352 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001353 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001354 if (err)
1355 goto unlock;
1356 }
1357 }
1358
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001359unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001360 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001361
1362 return err;
1363}
1364
Vivien Didelot83dabd12016-08-31 11:50:04 -04001365static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1366 const unsigned char *addr, u16 vid,
1367 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001368{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001369 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001370 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001371 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001372
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001373 /* Null VLAN ID corresponds to the port private database */
1374 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001375 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001376 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001377 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001378 if (err)
1379 return err;
1380
Vivien Didelot27c0e602017-06-15 12:14:01 -04001381 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001382 ether_addr_copy(entry.mac, addr);
1383 eth_addr_dec(entry.mac);
1384
1385 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001386 if (err)
1387 return err;
1388
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001389 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001390 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001391 !ether_addr_equal(entry.mac, addr)) {
1392 memset(&entry, 0, sizeof(entry));
1393 ether_addr_copy(entry.mac, addr);
1394 }
1395
Vivien Didelot88472932016-09-19 19:56:11 -04001396 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001397 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001398 entry.portvec &= ~BIT(port);
1399 if (!entry.portvec)
Vivien Didelot27c0e602017-06-15 12:14:01 -04001400 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelot88472932016-09-19 19:56:11 -04001401 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001402 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001403 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001404 }
1405
Vivien Didelot9c13c022017-03-11 16:12:52 -05001406 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001407}
1408
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001409static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1410 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001411{
Vivien Didelot04bed142016-08-31 18:06:13 -04001412 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001413 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001414
Vivien Didelotfad09c72016-06-21 12:28:20 -04001415 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001416 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1417 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001418 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001419
1420 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001421}
1422
Vivien Didelotf81ec902016-05-09 13:22:58 -04001423static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001424 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001425{
Vivien Didelot04bed142016-08-31 18:06:13 -04001426 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001427 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001428
Vivien Didelotfad09c72016-06-21 12:28:20 -04001429 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001430 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001431 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001432 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001433
Vivien Didelot83dabd12016-08-31 11:50:04 -04001434 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001435}
1436
Vivien Didelot83dabd12016-08-31 11:50:04 -04001437static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1438 u16 fid, u16 vid, int port,
1439 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001440 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001441{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001442 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001443 int err;
1444
Vivien Didelot27c0e602017-06-15 12:14:01 -04001445 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001446 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001447
1448 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001449 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001450 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001451 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001452
Vivien Didelot27c0e602017-06-15 12:14:01 -04001453 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001454 break;
1455
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001456 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001457 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001458
Vivien Didelot83dabd12016-08-31 11:50:04 -04001459 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1460 struct switchdev_obj_port_fdb *fdb;
1461
1462 if (!is_unicast_ether_addr(addr.mac))
1463 continue;
1464
1465 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001466 fdb->vid = vid;
1467 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot27c0e602017-06-15 12:14:01 -04001468 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001469 fdb->ndm_state = NUD_NOARP;
1470 else
1471 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001472 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1473 struct switchdev_obj_port_mdb *mdb;
1474
1475 if (!is_multicast_ether_addr(addr.mac))
1476 continue;
1477
1478 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1479 mdb->vid = vid;
1480 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001481 } else {
1482 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001483 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001484
1485 err = cb(obj);
1486 if (err)
1487 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001488 } while (!is_broadcast_ether_addr(addr.mac));
1489
1490 return err;
1491}
1492
Vivien Didelot83dabd12016-08-31 11:50:04 -04001493static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1494 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001495 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001496{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001497 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001498 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001499 };
1500 u16 fid;
1501 int err;
1502
1503 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001504 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001505 if (err)
1506 return err;
1507
1508 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1509 if (err)
1510 return err;
1511
1512 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001513 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001514 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001515 if (err)
1516 return err;
1517
1518 if (!vlan.valid)
1519 break;
1520
1521 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1522 obj, cb);
1523 if (err)
1524 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001525 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001526
1527 return err;
1528}
1529
Vivien Didelotf81ec902016-05-09 13:22:58 -04001530static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1531 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001532 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001533{
Vivien Didelot04bed142016-08-31 18:06:13 -04001534 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001535 int err;
1536
Vivien Didelotfad09c72016-06-21 12:28:20 -04001537 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001538 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001539 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001540
1541 return err;
1542}
1543
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001544static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1545 struct net_device *br)
1546{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001547 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001548 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001549 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001550 int err;
1551
1552 /* Remap the Port VLAN of each local bridge group member */
1553 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1554 if (chip->ds->ports[port].bridge_dev == br) {
1555 err = mv88e6xxx_port_vlan_map(chip, port);
1556 if (err)
1557 return err;
1558 }
1559 }
1560
Vivien Didelote96a6e02017-03-30 17:37:13 -04001561 if (!mv88e6xxx_has_pvt(chip))
1562 return 0;
1563
1564 /* Remap the Port VLAN of each cross-chip bridge group member */
1565 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1566 ds = chip->ds->dst->ds[dev];
1567 if (!ds)
1568 break;
1569
1570 for (port = 0; port < ds->num_ports; ++port) {
1571 if (ds->ports[port].bridge_dev == br) {
1572 err = mv88e6xxx_pvt_map(chip, dev, port);
1573 if (err)
1574 return err;
1575 }
1576 }
1577 }
1578
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001579 return 0;
1580}
1581
Vivien Didelotf81ec902016-05-09 13:22:58 -04001582static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001583 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001584{
Vivien Didelot04bed142016-08-31 18:06:13 -04001585 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001586 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001587
Vivien Didelotfad09c72016-06-21 12:28:20 -04001588 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001589 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001591
Vivien Didelot466dfa02016-02-26 13:16:05 -05001592 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001593}
1594
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001595static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1596 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001597{
Vivien Didelot04bed142016-08-31 18:06:13 -04001598 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001599
Vivien Didelotfad09c72016-06-21 12:28:20 -04001600 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001601 if (mv88e6xxx_bridge_map(chip, br) ||
1602 mv88e6xxx_port_vlan_map(chip, port))
1603 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001604 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001605}
1606
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001607static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1608 int port, struct net_device *br)
1609{
1610 struct mv88e6xxx_chip *chip = ds->priv;
1611 int err;
1612
1613 if (!mv88e6xxx_has_pvt(chip))
1614 return 0;
1615
1616 mutex_lock(&chip->reg_lock);
1617 err = mv88e6xxx_pvt_map(chip, dev, port);
1618 mutex_unlock(&chip->reg_lock);
1619
1620 return err;
1621}
1622
1623static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1624 int port, struct net_device *br)
1625{
1626 struct mv88e6xxx_chip *chip = ds->priv;
1627
1628 if (!mv88e6xxx_has_pvt(chip))
1629 return;
1630
1631 mutex_lock(&chip->reg_lock);
1632 if (mv88e6xxx_pvt_map(chip, dev, port))
1633 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1634 mutex_unlock(&chip->reg_lock);
1635}
1636
Vivien Didelot17e708b2016-12-05 17:30:27 -05001637static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1638{
1639 if (chip->info->ops->reset)
1640 return chip->info->ops->reset(chip);
1641
1642 return 0;
1643}
1644
Vivien Didelot309eca62016-12-05 17:30:26 -05001645static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1646{
1647 struct gpio_desc *gpiod = chip->reset;
1648
1649 /* If there is a GPIO connected to the reset pin, toggle it */
1650 if (gpiod) {
1651 gpiod_set_value_cansleep(gpiod, 1);
1652 usleep_range(10000, 20000);
1653 gpiod_set_value_cansleep(gpiod, 0);
1654 usleep_range(10000, 20000);
1655 }
1656}
1657
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001658static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1659{
1660 int i, err;
1661
1662 /* Set all ports to the Disabled state */
1663 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001664 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001665 if (err)
1666 return err;
1667 }
1668
1669 /* Wait for transmit queues to drain,
1670 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1671 */
1672 usleep_range(2000, 4000);
1673
1674 return 0;
1675}
1676
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001678{
Vivien Didelota935c052016-09-29 12:21:53 -04001679 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001680
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001681 err = mv88e6xxx_disable_ports(chip);
1682 if (err)
1683 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001684
Vivien Didelot309eca62016-12-05 17:30:26 -05001685 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001686
Vivien Didelot17e708b2016-12-05 17:30:27 -05001687 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001688}
1689
Vivien Didelot43145572017-03-11 16:12:59 -05001690static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001691 enum mv88e6xxx_frame_mode frame,
1692 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001693{
1694 int err;
1695
Vivien Didelot43145572017-03-11 16:12:59 -05001696 if (!chip->info->ops->port_set_frame_mode)
1697 return -EOPNOTSUPP;
1698
1699 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001700 if (err)
1701 return err;
1702
Vivien Didelot43145572017-03-11 16:12:59 -05001703 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1704 if (err)
1705 return err;
1706
1707 if (chip->info->ops->port_set_ether_type)
1708 return chip->info->ops->port_set_ether_type(chip, port, etype);
1709
1710 return 0;
1711}
1712
1713static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1714{
1715 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001716 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001717 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001718}
1719
1720static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1721{
1722 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001723 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001724 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001725}
1726
1727static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1728{
1729 return mv88e6xxx_set_port_mode(chip, port,
1730 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001731 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1732 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001733}
1734
1735static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1736{
1737 if (dsa_is_dsa_port(chip->ds, port))
1738 return mv88e6xxx_set_port_mode_dsa(chip, port);
1739
1740 if (dsa_is_normal_port(chip->ds, port))
1741 return mv88e6xxx_set_port_mode_normal(chip, port);
1742
1743 /* Setup CPU port mode depending on its supported tag format */
1744 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1745 return mv88e6xxx_set_port_mode_dsa(chip, port);
1746
1747 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1748 return mv88e6xxx_set_port_mode_edsa(chip, port);
1749
1750 return -EINVAL;
1751}
1752
Vivien Didelotea698f42017-03-11 16:12:50 -05001753static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1754{
1755 bool message = dsa_is_dsa_port(chip->ds, port);
1756
1757 return mv88e6xxx_port_set_message_port(chip, port, message);
1758}
1759
Vivien Didelot601aeed2017-03-11 16:13:00 -05001760static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1761{
1762 bool flood = port == dsa_upstream_port(chip->ds);
1763
1764 /* Upstream ports flood frames with unknown unicast or multicast DA */
1765 if (chip->info->ops->port_set_egress_floods)
1766 return chip->info->ops->port_set_egress_floods(chip, port,
1767 flood, flood);
1768
1769 return 0;
1770}
1771
Andrew Lunn6d917822017-05-26 01:03:21 +02001772static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1773 bool on)
1774{
Vivien Didelot523a8902017-05-26 18:02:42 -04001775 if (chip->info->ops->serdes_power)
1776 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001777
Vivien Didelot523a8902017-05-26 18:02:42 -04001778 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001779}
1780
Vivien Didelotfad09c72016-06-21 12:28:20 -04001781static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001782{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001783 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001784 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001785 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001786
Vivien Didelotd78343d2016-11-04 03:23:36 +01001787 /* MAC Forcing register: don't force link, speed, duplex or flow control
1788 * state to any particular values on physical ports, but force the CPU
1789 * port and all DSA ports to their maximum bandwidth and full duplex.
1790 */
1791 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1792 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1793 SPEED_MAX, DUPLEX_FULL,
1794 PHY_INTERFACE_MODE_NA);
1795 else
1796 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1797 SPEED_UNFORCED, DUPLEX_UNFORCED,
1798 PHY_INTERFACE_MODE_NA);
1799 if (err)
1800 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001801
1802 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1803 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1804 * tunneling, determine priority by looking at 802.1p and IP
1805 * priority fields (IP prio has precedence), and set STP state
1806 * to Forwarding.
1807 *
1808 * If this is the CPU link, use DSA or EDSA tagging depending
1809 * on which tagging mode was configured.
1810 *
1811 * If this is a link to another switch, use DSA tagging mode.
1812 *
1813 * If this is the upstream port for this switch, enable
1814 * forwarding of unknown unicasts and multicasts.
1815 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001816 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1817 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1818 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1819 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001820 if (err)
1821 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001822
Vivien Didelot601aeed2017-03-11 16:13:00 -05001823 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001824 if (err)
1825 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001826
Vivien Didelot601aeed2017-03-11 16:13:00 -05001827 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001828 if (err)
1829 return err;
1830
Andrew Lunn04aca992017-05-26 01:03:24 +02001831 /* Enable the SERDES interface for DSA and CPU ports. Normal
1832 * ports SERDES are enabled when the port is enabled, thus
1833 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001834 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001835 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1836 err = mv88e6xxx_serdes_power(chip, port, true);
1837 if (err)
1838 return err;
1839 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001840
Vivien Didelot8efdda42015-08-13 12:52:23 -04001841 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001842 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001843 * untagged frames on this port, do a destination address lookup on all
1844 * received packets as usual, disable ARP mirroring and don't send a
1845 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001846 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001847 err = mv88e6xxx_port_set_map_da(chip, port);
1848 if (err)
1849 return err;
1850
Andrew Lunn54d792f2015-05-06 01:09:47 +02001851 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001852 if (chip->info->ops->port_set_upstream_port) {
1853 err = chip->info->ops->port_set_upstream_port(
1854 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001855 if (err)
1856 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001857 }
1858
Andrew Lunna23b2962017-02-04 20:15:28 +01001859 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001860 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001861 if (err)
1862 return err;
1863
Vivien Didelotcd782652017-06-08 18:34:13 -04001864 if (chip->info->ops->port_set_jumbo_size) {
1865 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001866 if (err)
1867 return err;
1868 }
1869
Andrew Lunn54d792f2015-05-06 01:09:47 +02001870 /* Port Association Vector: when learning source addresses
1871 * of packets, add the address to the address database using
1872 * a port bitmap that has only the bit for this port set and
1873 * the other bits clear.
1874 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001875 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001876 /* Disable learning for CPU port */
1877 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001878 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001879
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001880 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1881 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001882 if (err)
1883 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001884
1885 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001886 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1887 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001888 if (err)
1889 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001890
Vivien Didelot08984322017-06-08 18:34:12 -04001891 if (chip->info->ops->port_pause_limit) {
1892 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001893 if (err)
1894 return err;
1895 }
1896
Vivien Didelotc8c94892017-03-11 16:13:01 -05001897 if (chip->info->ops->port_disable_learn_limit) {
1898 err = chip->info->ops->port_disable_learn_limit(chip, port);
1899 if (err)
1900 return err;
1901 }
1902
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001903 if (chip->info->ops->port_disable_pri_override) {
1904 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001905 if (err)
1906 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001907 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001908
Andrew Lunnef0a7312016-12-03 04:35:16 +01001909 if (chip->info->ops->port_tag_remap) {
1910 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001911 if (err)
1912 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001913 }
1914
Andrew Lunnef70b112016-12-03 04:45:18 +01001915 if (chip->info->ops->port_egress_rate_limiting) {
1916 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001917 if (err)
1918 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001919 }
1920
Vivien Didelotea698f42017-03-11 16:12:50 -05001921 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001922 if (err)
1923 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001924
Vivien Didelot207afda2016-04-14 14:42:09 -04001925 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001926 * database, and allow bidirectional communication between the
1927 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001928 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001929 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001930 if (err)
1931 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001932
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001933 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001934 if (err)
1935 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001936
1937 /* Default VLAN ID and priority: don't set a default VLAN
1938 * ID, and set the default packet priority to zero.
1939 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001940 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001941}
1942
Andrew Lunn04aca992017-05-26 01:03:24 +02001943static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1944 struct phy_device *phydev)
1945{
1946 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001947 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001948
1949 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001950 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001951 mutex_unlock(&chip->reg_lock);
1952
1953 return err;
1954}
1955
1956static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1957 struct phy_device *phydev)
1958{
1959 struct mv88e6xxx_chip *chip = ds->priv;
1960
1961 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001962 if (mv88e6xxx_serdes_power(chip, port, false))
1963 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001964 mutex_unlock(&chip->reg_lock);
1965}
1966
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001967static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1968 unsigned int ageing_time)
1969{
Vivien Didelot04bed142016-08-31 18:06:13 -04001970 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001971 int err;
1972
1973 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001974 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001975 mutex_unlock(&chip->reg_lock);
1976
1977 return err;
1978}
1979
Vivien Didelot97299342016-07-18 20:45:30 -04001980static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001981{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001982 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04001983 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04001984 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001985
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001986 if (chip->info->ops->set_cpu_port) {
1987 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001988 if (err)
1989 return err;
1990 }
1991
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001992 if (chip->info->ops->set_egress_port) {
1993 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001994 if (err)
1995 return err;
1996 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04001997
Vivien Didelot50484ff2016-05-09 13:22:54 -04001998 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001999 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
2000 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04002001 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002002 if (err)
2003 return err;
2004
Vivien Didelot08a01262016-05-09 13:22:50 -04002005 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002006 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002007 if (err)
2008 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002009 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002010 if (err)
2011 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002012 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002013 if (err)
2014 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002015 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002016 if (err)
2017 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002018 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002019 if (err)
2020 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002021 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002022 if (err)
2023 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002024 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002025 if (err)
2026 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002027 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002028 if (err)
2029 return err;
2030
2031 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002032 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002033 if (err)
2034 return err;
2035
Andrew Lunnde2273872016-11-21 23:27:01 +01002036 /* Initialize the statistics unit */
2037 err = mv88e6xxx_stats_set_histogram(chip);
2038 if (err)
2039 return err;
2040
Vivien Didelot97299342016-07-18 20:45:30 -04002041 /* Clear the statistics counters for all ports */
Vivien Didelot57d1ef32017-06-15 12:14:05 -04002042 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
2043 MV88E6XXX_G1_STATS_OP_BUSY |
2044 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002045 if (err)
2046 return err;
2047
2048 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002049 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002050 if (err)
2051 return err;
2052
2053 return 0;
2054}
2055
Vivien Didelotf81ec902016-05-09 13:22:58 -04002056static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002057{
Vivien Didelot04bed142016-08-31 18:06:13 -04002058 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002059 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002060 int i;
2061
Vivien Didelotfad09c72016-06-21 12:28:20 -04002062 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002063 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002064
Vivien Didelotfad09c72016-06-21 12:28:20 -04002065 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002066
Vivien Didelot97299342016-07-18 20:45:30 -04002067 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002068 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002069 err = mv88e6xxx_setup_port(chip, i);
2070 if (err)
2071 goto unlock;
2072 }
2073
2074 /* Setup Switch Global 1 Registers */
2075 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002076 if (err)
2077 goto unlock;
2078
Vivien Didelot97299342016-07-18 20:45:30 -04002079 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002080 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002081 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002082 if (err)
2083 goto unlock;
2084 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002085
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002086 err = mv88e6xxx_irl_setup(chip);
2087 if (err)
2088 goto unlock;
2089
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002090 err = mv88e6xxx_phy_setup(chip);
2091 if (err)
2092 goto unlock;
2093
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002094 err = mv88e6xxx_vtu_setup(chip);
2095 if (err)
2096 goto unlock;
2097
Vivien Didelot81228992017-03-30 17:37:08 -04002098 err = mv88e6xxx_pvt_setup(chip);
2099 if (err)
2100 goto unlock;
2101
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002102 err = mv88e6xxx_atu_setup(chip);
2103 if (err)
2104 goto unlock;
2105
Vivien Didelot9e907d72017-07-17 13:03:43 -04002106 err = mv88e6xxx_pot_setup(chip);
2107 if (err)
2108 goto unlock;
2109
Vivien Didelot51c901a2017-07-17 13:03:41 -04002110 err = mv88e6xxx_rsvd2cpu_setup(chip);
2111 if (err)
2112 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002113
Vivien Didelot6b17e862015-08-13 12:52:18 -04002114unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002116
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002117 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002118}
2119
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002120static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2121{
Vivien Didelot04bed142016-08-31 18:06:13 -04002122 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002123 int err;
2124
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002125 if (!chip->info->ops->set_switch_mac)
2126 return -EOPNOTSUPP;
2127
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002128 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002129 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002130 mutex_unlock(&chip->reg_lock);
2131
2132 return err;
2133}
2134
Vivien Didelote57e5e72016-08-15 17:19:00 -04002135static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002136{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002137 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2138 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002139 u16 val;
2140 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002141
Andrew Lunnee26a222017-01-24 14:53:48 +01002142 if (!chip->info->ops->phy_read)
2143 return -EOPNOTSUPP;
2144
Vivien Didelotfad09c72016-06-21 12:28:20 -04002145 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002146 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002147 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002148
Andrew Lunnda9f3302017-02-01 03:40:05 +01002149 if (reg == MII_PHYSID2) {
2150 /* Some internal PHYS don't have a model number. Use
2151 * the mv88e6390 family model number instead.
2152 */
2153 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002154 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002155 }
2156
Vivien Didelote57e5e72016-08-15 17:19:00 -04002157 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002158}
2159
Vivien Didelote57e5e72016-08-15 17:19:00 -04002160static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002161{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002162 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2163 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002164 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002165
Andrew Lunnee26a222017-01-24 14:53:48 +01002166 if (!chip->info->ops->phy_write)
2167 return -EOPNOTSUPP;
2168
Vivien Didelotfad09c72016-06-21 12:28:20 -04002169 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002170 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002171 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002172
2173 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002174}
2175
Vivien Didelotfad09c72016-06-21 12:28:20 -04002176static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002177 struct device_node *np,
2178 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002179{
2180 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002181 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002182 struct mii_bus *bus;
2183 int err;
2184
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002185 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002186 if (!bus)
2187 return -ENOMEM;
2188
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002189 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002190 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002191 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002192 INIT_LIST_HEAD(&mdio_bus->list);
2193 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002194
Andrew Lunnb516d452016-06-04 21:17:06 +02002195 if (np) {
2196 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002197 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002198 } else {
2199 bus->name = "mv88e6xxx SMI";
2200 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2201 }
2202
2203 bus->read = mv88e6xxx_mdio_read;
2204 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002205 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002206
Andrew Lunna3c53be52017-01-24 14:53:50 +01002207 if (np)
2208 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002209 else
2210 err = mdiobus_register(bus);
2211 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002212 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002213 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002214 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002215
2216 if (external)
2217 list_add_tail(&mdio_bus->list, &chip->mdios);
2218 else
2219 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002220
2221 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002222}
2223
Andrew Lunna3c53be52017-01-24 14:53:50 +01002224static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2225 { .compatible = "marvell,mv88e6xxx-mdio-external",
2226 .data = (void *)true },
2227 { },
2228};
2229
2230static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2231 struct device_node *np)
2232{
2233 const struct of_device_id *match;
2234 struct device_node *child;
2235 int err;
2236
2237 /* Always register one mdio bus for the internal/default mdio
2238 * bus. This maybe represented in the device tree, but is
2239 * optional.
2240 */
2241 child = of_get_child_by_name(np, "mdio");
2242 err = mv88e6xxx_mdio_register(chip, child, false);
2243 if (err)
2244 return err;
2245
2246 /* Walk the device tree, and see if there are any other nodes
2247 * which say they are compatible with the external mdio
2248 * bus.
2249 */
2250 for_each_available_child_of_node(np, child) {
2251 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2252 if (match) {
2253 err = mv88e6xxx_mdio_register(chip, child, true);
2254 if (err)
2255 return err;
2256 }
2257 }
2258
2259 return 0;
2260}
2261
2262static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002263
2264{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002265 struct mv88e6xxx_mdio_bus *mdio_bus;
2266 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002267
Andrew Lunna3c53be52017-01-24 14:53:50 +01002268 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2269 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002270
Andrew Lunna3c53be52017-01-24 14:53:50 +01002271 mdiobus_unregister(bus);
2272 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002273}
2274
Vivien Didelot855b1932016-07-20 18:18:35 -04002275static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2276{
Vivien Didelot04bed142016-08-31 18:06:13 -04002277 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002278
2279 return chip->eeprom_len;
2280}
2281
Vivien Didelot855b1932016-07-20 18:18:35 -04002282static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2283 struct ethtool_eeprom *eeprom, u8 *data)
2284{
Vivien Didelot04bed142016-08-31 18:06:13 -04002285 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002286 int err;
2287
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002288 if (!chip->info->ops->get_eeprom)
2289 return -EOPNOTSUPP;
2290
Vivien Didelot855b1932016-07-20 18:18:35 -04002291 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002292 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002293 mutex_unlock(&chip->reg_lock);
2294
2295 if (err)
2296 return err;
2297
2298 eeprom->magic = 0xc3ec4951;
2299
2300 return 0;
2301}
2302
Vivien Didelot855b1932016-07-20 18:18:35 -04002303static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2304 struct ethtool_eeprom *eeprom, u8 *data)
2305{
Vivien Didelot04bed142016-08-31 18:06:13 -04002306 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002307 int err;
2308
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002309 if (!chip->info->ops->set_eeprom)
2310 return -EOPNOTSUPP;
2311
Vivien Didelot855b1932016-07-20 18:18:35 -04002312 if (eeprom->magic != 0xc3ec4951)
2313 return -EINVAL;
2314
2315 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002316 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002317 mutex_unlock(&chip->reg_lock);
2318
2319 return err;
2320}
2321
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002322static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002323 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002324 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002325 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002326 .phy_read = mv88e6185_phy_ppu_read,
2327 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002328 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002329 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002330 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002331 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002332 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002333 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002334 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002335 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002336 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002337 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002338 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002339 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002340 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2341 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002342 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002343 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2344 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002345 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002346 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002347 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002348 .ppu_enable = mv88e6185_g1_ppu_enable,
2349 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002350 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002351 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002352 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002353};
2354
2355static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002356 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002357 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002358 .phy_read = mv88e6185_phy_ppu_read,
2359 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002360 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002361 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002362 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002363 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002364 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002365 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002366 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002367 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2368 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002369 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002370 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002371 .ppu_enable = mv88e6185_g1_ppu_enable,
2372 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002373 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002374 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002375 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002376};
2377
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002378static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002379 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002380 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002381 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2382 .phy_read = mv88e6xxx_g2_smi_phy_read,
2383 .phy_write = mv88e6xxx_g2_smi_phy_write,
2384 .port_set_link = mv88e6xxx_port_set_link,
2385 .port_set_duplex = mv88e6xxx_port_set_duplex,
2386 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002387 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002388 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002389 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002390 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002391 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002392 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002393 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002394 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002395 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002396 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2397 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2398 .stats_get_strings = mv88e6095_stats_get_strings,
2399 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002400 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2401 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002402 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002403 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002404 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002405 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002406 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002407 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002408};
2409
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002410static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002411 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002412 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002413 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002414 .phy_read = mv88e6xxx_g2_smi_phy_read,
2415 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002416 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002417 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002418 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002419 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002420 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002421 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002422 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002423 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002424 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2425 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002426 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002427 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2428 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002429 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002430 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002431 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002432 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002433 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002434 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002435};
2436
2437static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002438 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002439 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002440 .phy_read = mv88e6185_phy_ppu_read,
2441 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002442 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002443 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002444 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002445 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002446 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002447 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002448 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002449 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002450 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002451 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002452 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002453 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002454 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2455 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002456 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002457 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2458 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002459 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002460 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002461 .ppu_enable = mv88e6185_g1_ppu_enable,
2462 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002463 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002464 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002465 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002466};
2467
Vivien Didelot990e27b2017-03-28 13:50:32 -04002468static const struct mv88e6xxx_ops mv88e6141_ops = {
2469 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002470 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002471 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2472 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2473 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2474 .phy_read = mv88e6xxx_g2_smi_phy_read,
2475 .phy_write = mv88e6xxx_g2_smi_phy_write,
2476 .port_set_link = mv88e6xxx_port_set_link,
2477 .port_set_duplex = mv88e6xxx_port_set_duplex,
2478 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2479 .port_set_speed = mv88e6390_port_set_speed,
2480 .port_tag_remap = mv88e6095_port_tag_remap,
2481 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2482 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2483 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002484 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002485 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002486 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002487 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2488 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2489 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2490 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2491 .stats_get_strings = mv88e6320_stats_get_strings,
2492 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002493 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2494 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002495 .watchdog_ops = &mv88e6390_watchdog_ops,
2496 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002497 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002498 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002499 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002500 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002501};
2502
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002503static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002504 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002505 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002506 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002507 .phy_read = mv88e6xxx_g2_smi_phy_read,
2508 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002509 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002510 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002511 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002512 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002513 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002514 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002515 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002516 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002517 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002518 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002519 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002520 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002521 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002522 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2523 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002524 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002525 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2526 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002527 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002528 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002529 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002530 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002531 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002532 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002533};
2534
2535static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002536 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002537 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002538 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002539 .phy_read = mv88e6165_phy_read,
2540 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002541 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002542 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002543 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002544 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002545 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002546 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002547 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2548 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002549 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002550 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2551 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002552 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002553 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002554 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002555 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002556 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002557 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002558};
2559
2560static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002561 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002562 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002563 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002564 .phy_read = mv88e6xxx_g2_smi_phy_read,
2565 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002566 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002567 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002568 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002569 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002570 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002571 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002572 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002573 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002574 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002575 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002576 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002577 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002578 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002579 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002580 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2581 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002582 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002583 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2584 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002585 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002586 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002587 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002588 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002589 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002590 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002591};
2592
2593static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002594 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002595 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002596 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2597 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002598 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002599 .phy_read = mv88e6xxx_g2_smi_phy_read,
2600 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002601 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002602 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002603 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002604 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002605 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002606 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002607 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002608 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002609 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002610 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002611 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002612 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002613 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002614 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002615 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2616 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002617 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002618 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2619 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002620 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002621 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002622 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002623 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002624 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002625 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002626 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002627};
2628
2629static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002630 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002631 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002632 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002633 .phy_read = mv88e6xxx_g2_smi_phy_read,
2634 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002635 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002636 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002637 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002638 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002639 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002640 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002641 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002642 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002643 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002644 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002645 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002646 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002647 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002648 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002649 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2650 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002651 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002652 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2653 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002654 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002655 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002656 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002657 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002658 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002659 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002660};
2661
2662static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002663 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002664 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002665 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2666 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002667 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002668 .phy_read = mv88e6xxx_g2_smi_phy_read,
2669 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002670 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002671 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002672 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002673 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002674 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002675 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002676 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002677 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002678 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002679 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002680 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002681 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002682 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002683 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002684 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2685 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002686 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002687 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2688 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002689 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002690 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002691 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002692 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002693 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002694 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002695 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002696};
2697
2698static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002699 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002700 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002701 .phy_read = mv88e6185_phy_ppu_read,
2702 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002703 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002704 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002705 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002706 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002707 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002708 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002709 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002710 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002711 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2712 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002713 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002714 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2715 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002716 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002717 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002718 .ppu_enable = mv88e6185_g1_ppu_enable,
2719 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002720 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002721 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002722 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002723};
2724
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002725static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002726 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002727 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002728 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2729 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002730 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2731 .phy_read = mv88e6xxx_g2_smi_phy_read,
2732 .phy_write = mv88e6xxx_g2_smi_phy_write,
2733 .port_set_link = mv88e6xxx_port_set_link,
2734 .port_set_duplex = mv88e6xxx_port_set_duplex,
2735 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2736 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002737 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002738 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002739 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002740 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002741 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002742 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002743 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002744 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002745 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002746 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2747 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002748 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002749 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2750 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002751 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002752 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002753 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002754 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002755 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2756 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002757 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002758};
2759
2760static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002761 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002762 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002763 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2764 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002765 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2766 .phy_read = mv88e6xxx_g2_smi_phy_read,
2767 .phy_write = mv88e6xxx_g2_smi_phy_write,
2768 .port_set_link = mv88e6xxx_port_set_link,
2769 .port_set_duplex = mv88e6xxx_port_set_duplex,
2770 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2771 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002772 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002773 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002774 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002775 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002776 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002777 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002778 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002779 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002780 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002781 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2782 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002783 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002784 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2785 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002786 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002787 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002788 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002789 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002790 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2791 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002792 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002793};
2794
2795static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002796 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002797 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002798 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2799 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002800 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2801 .phy_read = mv88e6xxx_g2_smi_phy_read,
2802 .phy_write = mv88e6xxx_g2_smi_phy_write,
2803 .port_set_link = mv88e6xxx_port_set_link,
2804 .port_set_duplex = mv88e6xxx_port_set_duplex,
2805 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2806 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002807 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002808 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002809 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002810 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002811 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002812 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002813 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002814 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002815 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002816 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2817 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002818 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002819 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2820 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002821 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002822 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002823 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002824 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002825 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2826 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002827 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002828};
2829
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002830static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002831 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002832 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002833 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2834 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002835 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002836 .phy_read = mv88e6xxx_g2_smi_phy_read,
2837 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002838 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002839 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002840 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002841 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002842 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002843 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002844 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002845 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002846 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002847 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002848 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002849 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002850 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002851 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002852 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2853 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002854 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002855 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2856 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002857 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002858 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002859 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002860 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002861 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002862 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002863 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002864};
2865
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002866static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002867 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002868 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002869 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2870 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002871 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2872 .phy_read = mv88e6xxx_g2_smi_phy_read,
2873 .phy_write = mv88e6xxx_g2_smi_phy_write,
2874 .port_set_link = mv88e6xxx_port_set_link,
2875 .port_set_duplex = mv88e6xxx_port_set_duplex,
2876 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2877 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002878 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002879 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002880 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002881 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002882 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002883 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002884 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002885 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002886 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002887 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002888 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2889 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002890 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002891 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2892 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002893 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002894 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002895 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002896 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002897 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2898 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002899 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002900};
2901
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002902static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002903 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002904 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002905 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2906 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002907 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002908 .phy_read = mv88e6xxx_g2_smi_phy_read,
2909 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002910 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002911 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002912 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002913 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002914 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002915 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002916 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002917 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002918 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002919 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002920 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002921 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002922 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002923 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2924 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002925 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002926 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2927 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002928 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002929 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002930 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002931 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002932 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002933};
2934
2935static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002936 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002937 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002938 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2939 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002940 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002941 .phy_read = mv88e6xxx_g2_smi_phy_read,
2942 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002943 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002944 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002945 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002946 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002947 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002948 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002949 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002950 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002951 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002952 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002953 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002954 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002955 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002956 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2957 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002958 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002959 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2960 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002961 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002962 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002963 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002964};
2965
Vivien Didelot16e329a2017-03-28 13:50:33 -04002966static const struct mv88e6xxx_ops mv88e6341_ops = {
2967 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002968 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002969 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2970 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2971 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2972 .phy_read = mv88e6xxx_g2_smi_phy_read,
2973 .phy_write = mv88e6xxx_g2_smi_phy_write,
2974 .port_set_link = mv88e6xxx_port_set_link,
2975 .port_set_duplex = mv88e6xxx_port_set_duplex,
2976 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2977 .port_set_speed = mv88e6390_port_set_speed,
2978 .port_tag_remap = mv88e6095_port_tag_remap,
2979 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2980 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2981 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002982 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002983 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002984 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002985 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2986 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2987 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2988 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2989 .stats_get_strings = mv88e6320_stats_get_strings,
2990 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002991 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2992 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002993 .watchdog_ops = &mv88e6390_watchdog_ops,
2994 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002995 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002996 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002997 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002998 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002999};
3000
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003001static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003002 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003003 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003004 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003005 .phy_read = mv88e6xxx_g2_smi_phy_read,
3006 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003007 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003008 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003009 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003010 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003011 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003012 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003013 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003014 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003015 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003016 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003017 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003018 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003019 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003020 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003021 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3022 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003023 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003024 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3025 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003026 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003027 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003028 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003029 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003030 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003031 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003032};
3033
3034static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003035 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003036 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003037 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003038 .phy_read = mv88e6xxx_g2_smi_phy_read,
3039 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003040 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003041 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003042 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003043 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003044 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003045 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003046 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003047 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003048 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003049 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003050 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003051 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003052 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003053 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003054 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3055 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003056 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003057 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3058 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003059 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003060 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003061 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003062 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003063 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003064 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003065};
3066
3067static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003068 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003069 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003070 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3071 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003072 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003073 .phy_read = mv88e6xxx_g2_smi_phy_read,
3074 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003075 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003076 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003077 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003078 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003079 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003080 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003081 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003082 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003083 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003084 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003085 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003086 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003087 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003088 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003089 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3090 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003091 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003092 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3093 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003094 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003095 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003096 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003097 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003098 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003099 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003100 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003101};
3102
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003103static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003104 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003105 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003106 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3107 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003108 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3109 .phy_read = mv88e6xxx_g2_smi_phy_read,
3110 .phy_write = mv88e6xxx_g2_smi_phy_write,
3111 .port_set_link = mv88e6xxx_port_set_link,
3112 .port_set_duplex = mv88e6xxx_port_set_duplex,
3113 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3114 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003115 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003116 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003117 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003118 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003119 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003120 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003121 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003122 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003123 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003124 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003125 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003126 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003127 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3128 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003129 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003130 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3131 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003132 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003133 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003134 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003135 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003136 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3137 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003138 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003139};
3140
3141static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003142 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003143 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003144 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3145 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003146 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3147 .phy_read = mv88e6xxx_g2_smi_phy_read,
3148 .phy_write = mv88e6xxx_g2_smi_phy_write,
3149 .port_set_link = mv88e6xxx_port_set_link,
3150 .port_set_duplex = mv88e6xxx_port_set_duplex,
3151 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3152 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003153 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003154 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003155 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003156 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003157 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003158 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003159 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003160 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003161 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003162 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003163 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003164 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003165 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3166 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003167 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003168 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3169 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003170 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003171 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003172 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003173 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003174 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3175 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003176 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003177};
3178
Vivien Didelotf81ec902016-05-09 13:22:58 -04003179static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3180 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003181 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003182 .family = MV88E6XXX_FAMILY_6097,
3183 .name = "Marvell 88E6085",
3184 .num_databases = 4096,
3185 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003186 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003187 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003188 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003189 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003190 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003191 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003192 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003193 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003194 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003195 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003196 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003197 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003198 },
3199
3200 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003201 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003202 .family = MV88E6XXX_FAMILY_6095,
3203 .name = "Marvell 88E6095/88E6095F",
3204 .num_databases = 256,
3205 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003206 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003207 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003208 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003209 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003210 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003211 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003212 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003213 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003214 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003215 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003216 },
3217
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003218 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003219 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003220 .family = MV88E6XXX_FAMILY_6097,
3221 .name = "Marvell 88E6097/88E6097F",
3222 .num_databases = 4096,
3223 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003224 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003225 .port_base_addr = 0x10,
3226 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003227 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003228 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003229 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003230 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003231 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003232 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003233 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003234 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003235 .ops = &mv88e6097_ops,
3236 },
3237
Vivien Didelotf81ec902016-05-09 13:22:58 -04003238 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003239 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003240 .family = MV88E6XXX_FAMILY_6165,
3241 .name = "Marvell 88E6123",
3242 .num_databases = 4096,
3243 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003244 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003245 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003246 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003247 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003248 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003249 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003250 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003251 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003252 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003253 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003254 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003255 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003256 },
3257
3258 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003259 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003260 .family = MV88E6XXX_FAMILY_6185,
3261 .name = "Marvell 88E6131",
3262 .num_databases = 256,
3263 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003264 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003265 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003266 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003267 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003268 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003269 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003270 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003271 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003272 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003273 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003274 },
3275
Vivien Didelot990e27b2017-03-28 13:50:32 -04003276 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003277 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003278 .family = MV88E6XXX_FAMILY_6341,
3279 .name = "Marvell 88E6341",
3280 .num_databases = 4096,
3281 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003282 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003283 .port_base_addr = 0x10,
3284 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003285 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003286 .age_time_coeff = 3750,
3287 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003288 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003289 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003290 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003291 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003292 .ops = &mv88e6141_ops,
3293 },
3294
Vivien Didelotf81ec902016-05-09 13:22:58 -04003295 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003296 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003297 .family = MV88E6XXX_FAMILY_6165,
3298 .name = "Marvell 88E6161",
3299 .num_databases = 4096,
3300 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003301 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003302 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003303 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003304 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003305 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003306 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003307 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003308 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003309 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003310 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003311 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003312 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003313 },
3314
3315 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003316 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003317 .family = MV88E6XXX_FAMILY_6165,
3318 .name = "Marvell 88E6165",
3319 .num_databases = 4096,
3320 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003321 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003322 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003323 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003324 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003325 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003326 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003327 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003328 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003329 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003330 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003331 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003332 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003333 },
3334
3335 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003336 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003337 .family = MV88E6XXX_FAMILY_6351,
3338 .name = "Marvell 88E6171",
3339 .num_databases = 4096,
3340 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003341 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003342 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003343 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003344 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003345 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003346 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003347 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003348 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003349 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003350 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003351 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003352 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003353 },
3354
3355 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003356 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003357 .family = MV88E6XXX_FAMILY_6352,
3358 .name = "Marvell 88E6172",
3359 .num_databases = 4096,
3360 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003361 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003362 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003363 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003364 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003365 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003366 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003367 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003368 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003369 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003370 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003371 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003372 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003373 },
3374
3375 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003376 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003377 .family = MV88E6XXX_FAMILY_6351,
3378 .name = "Marvell 88E6175",
3379 .num_databases = 4096,
3380 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003381 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003382 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003383 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003384 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003385 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003386 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003387 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003388 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003389 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003390 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003391 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003393 },
3394
3395 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003396 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003397 .family = MV88E6XXX_FAMILY_6352,
3398 .name = "Marvell 88E6176",
3399 .num_databases = 4096,
3400 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003401 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003402 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003403 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003404 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003405 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003406 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003407 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003408 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003409 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003410 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003411 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003412 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003413 },
3414
3415 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003416 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003417 .family = MV88E6XXX_FAMILY_6185,
3418 .name = "Marvell 88E6185",
3419 .num_databases = 256,
3420 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003421 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003422 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003423 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003424 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003425 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003426 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003427 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003428 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003429 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003430 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003431 },
3432
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003433 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003434 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003435 .family = MV88E6XXX_FAMILY_6390,
3436 .name = "Marvell 88E6190",
3437 .num_databases = 4096,
3438 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003439 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003440 .port_base_addr = 0x0,
3441 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003442 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003443 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003444 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003445 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003446 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003447 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003448 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003449 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003450 .ops = &mv88e6190_ops,
3451 },
3452
3453 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003454 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003455 .family = MV88E6XXX_FAMILY_6390,
3456 .name = "Marvell 88E6190X",
3457 .num_databases = 4096,
3458 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003459 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003460 .port_base_addr = 0x0,
3461 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003462 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003463 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003464 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003465 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003466 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003467 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003468 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003469 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003470 .ops = &mv88e6190x_ops,
3471 },
3472
3473 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003474 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003475 .family = MV88E6XXX_FAMILY_6390,
3476 .name = "Marvell 88E6191",
3477 .num_databases = 4096,
3478 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003479 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003480 .port_base_addr = 0x0,
3481 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003482 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003483 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003484 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003485 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003486 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003487 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003488 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003489 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003490 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003491 },
3492
Vivien Didelotf81ec902016-05-09 13:22:58 -04003493 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003494 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003495 .family = MV88E6XXX_FAMILY_6352,
3496 .name = "Marvell 88E6240",
3497 .num_databases = 4096,
3498 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003499 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003500 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003501 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003502 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003503 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003504 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003505 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003506 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003507 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003508 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003509 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003510 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003511 },
3512
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003513 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003514 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003515 .family = MV88E6XXX_FAMILY_6390,
3516 .name = "Marvell 88E6290",
3517 .num_databases = 4096,
3518 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003519 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003520 .port_base_addr = 0x0,
3521 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003522 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003523 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003524 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003525 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003526 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003527 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003528 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003529 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003530 .ops = &mv88e6290_ops,
3531 },
3532
Vivien Didelotf81ec902016-05-09 13:22:58 -04003533 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003534 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003535 .family = MV88E6XXX_FAMILY_6320,
3536 .name = "Marvell 88E6320",
3537 .num_databases = 4096,
3538 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003539 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003540 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003541 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003542 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003543 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003544 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003545 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003546 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003547 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003548 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003549 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003550 },
3551
3552 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003553 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003554 .family = MV88E6XXX_FAMILY_6320,
3555 .name = "Marvell 88E6321",
3556 .num_databases = 4096,
3557 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003558 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003559 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003560 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003561 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003562 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003563 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003564 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003565 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003566 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003567 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003568 },
3569
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003570 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003571 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003572 .family = MV88E6XXX_FAMILY_6341,
3573 .name = "Marvell 88E6341",
3574 .num_databases = 4096,
3575 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003576 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003577 .port_base_addr = 0x10,
3578 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003579 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003580 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003581 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003582 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003583 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003584 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003585 .tag_protocol = DSA_TAG_PROTO_EDSA,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003586 .ops = &mv88e6341_ops,
3587 },
3588
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003590 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003591 .family = MV88E6XXX_FAMILY_6351,
3592 .name = "Marvell 88E6350",
3593 .num_databases = 4096,
3594 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003595 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003596 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003597 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003598 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003599 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003600 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003601 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003602 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003603 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003604 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003605 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003606 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003607 },
3608
3609 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003610 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003611 .family = MV88E6XXX_FAMILY_6351,
3612 .name = "Marvell 88E6351",
3613 .num_databases = 4096,
3614 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003615 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003616 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003617 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003618 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003619 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003620 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003621 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003622 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003623 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003624 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003625 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003626 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003627 },
3628
3629 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003630 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003631 .family = MV88E6XXX_FAMILY_6352,
3632 .name = "Marvell 88E6352",
3633 .num_databases = 4096,
3634 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003635 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003636 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003637 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003638 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003639 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003640 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003641 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003642 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003643 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003644 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003645 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003647 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003648 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003649 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003650 .family = MV88E6XXX_FAMILY_6390,
3651 .name = "Marvell 88E6390",
3652 .num_databases = 4096,
3653 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003654 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003655 .port_base_addr = 0x0,
3656 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003657 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003658 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003659 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003660 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003661 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003662 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003663 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003664 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003665 .ops = &mv88e6390_ops,
3666 },
3667 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003668 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003669 .family = MV88E6XXX_FAMILY_6390,
3670 .name = "Marvell 88E6390X",
3671 .num_databases = 4096,
3672 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003673 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003674 .port_base_addr = 0x0,
3675 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003676 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003677 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003678 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003679 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003680 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003681 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003682 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003683 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003684 .ops = &mv88e6390x_ops,
3685 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003686};
3687
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003688static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003689{
Vivien Didelota439c062016-04-17 13:23:58 -04003690 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003691
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003692 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3693 if (mv88e6xxx_table[i].prod_num == prod_num)
3694 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003695
Vivien Didelotb9b37712015-10-30 19:39:48 -04003696 return NULL;
3697}
3698
Vivien Didelotfad09c72016-06-21 12:28:20 -04003699static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003700{
3701 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003702 unsigned int prod_num, rev;
3703 u16 id;
3704 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003705
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003706 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003707 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003708 mutex_unlock(&chip->reg_lock);
3709 if (err)
3710 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003711
Vivien Didelot107fcc12017-06-12 12:37:36 -04003712 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3713 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003714
3715 info = mv88e6xxx_lookup_info(prod_num);
3716 if (!info)
3717 return -ENODEV;
3718
Vivien Didelotcaac8542016-06-20 13:14:09 -04003719 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003721
Vivien Didelotca070c12016-09-02 14:45:34 -04003722 err = mv88e6xxx_g2_require(chip);
3723 if (err)
3724 return err;
3725
Vivien Didelotfad09c72016-06-21 12:28:20 -04003726 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3727 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003728
3729 return 0;
3730}
3731
Vivien Didelotfad09c72016-06-21 12:28:20 -04003732static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003733{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003734 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003735
Vivien Didelotfad09c72016-06-21 12:28:20 -04003736 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3737 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003738 return NULL;
3739
Vivien Didelotfad09c72016-06-21 12:28:20 -04003740 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003741
Vivien Didelotfad09c72016-06-21 12:28:20 -04003742 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003743 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003744
Vivien Didelotfad09c72016-06-21 12:28:20 -04003745 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003746}
3747
Vivien Didelotfad09c72016-06-21 12:28:20 -04003748static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003749 struct mii_bus *bus, int sw_addr)
3750{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003751 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003752 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003753 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003754 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003755 else
3756 return -EINVAL;
3757
Vivien Didelotfad09c72016-06-21 12:28:20 -04003758 chip->bus = bus;
3759 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003760
3761 return 0;
3762}
3763
Andrew Lunn7b314362016-08-22 16:01:01 +02003764static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3765{
Vivien Didelot04bed142016-08-31 18:06:13 -04003766 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003767
Andrew Lunn443d5a12016-12-03 04:35:18 +01003768 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003769}
3770
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003771static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3772 struct device *host_dev, int sw_addr,
3773 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003774{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003775 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003776 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003777 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003778
Vivien Didelota439c062016-04-17 13:23:58 -04003779 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003780 if (!bus)
3781 return NULL;
3782
Vivien Didelotfad09c72016-06-21 12:28:20 -04003783 chip = mv88e6xxx_alloc_chip(dsa_dev);
3784 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003785 return NULL;
3786
Vivien Didelotcaac8542016-06-20 13:14:09 -04003787 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003788 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003789
Vivien Didelotfad09c72016-06-21 12:28:20 -04003790 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003791 if (err)
3792 goto free;
3793
Vivien Didelotfad09c72016-06-21 12:28:20 -04003794 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003795 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003796 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003797
Andrew Lunndc30c352016-10-16 19:56:49 +02003798 mutex_lock(&chip->reg_lock);
3799 err = mv88e6xxx_switch_reset(chip);
3800 mutex_unlock(&chip->reg_lock);
3801 if (err)
3802 goto free;
3803
Vivien Didelote57e5e72016-08-15 17:19:00 -04003804 mv88e6xxx_phy_init(chip);
3805
Andrew Lunna3c53be52017-01-24 14:53:50 +01003806 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003807 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003808 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003809
Vivien Didelotfad09c72016-06-21 12:28:20 -04003810 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003811
Vivien Didelotfad09c72016-06-21 12:28:20 -04003812 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003813free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003814 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003815
3816 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003817}
3818
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003819static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3820 const struct switchdev_obj_port_mdb *mdb,
3821 struct switchdev_trans *trans)
3822{
3823 /* We don't need any dynamic resource from the kernel (yet),
3824 * so skip the prepare phase.
3825 */
3826
3827 return 0;
3828}
3829
3830static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3831 const struct switchdev_obj_port_mdb *mdb,
3832 struct switchdev_trans *trans)
3833{
Vivien Didelot04bed142016-08-31 18:06:13 -04003834 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003835
3836 mutex_lock(&chip->reg_lock);
3837 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003838 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003839 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3840 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003841 mutex_unlock(&chip->reg_lock);
3842}
3843
3844static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3845 const struct switchdev_obj_port_mdb *mdb)
3846{
Vivien Didelot04bed142016-08-31 18:06:13 -04003847 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003848 int err;
3849
3850 mutex_lock(&chip->reg_lock);
3851 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003852 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003853 mutex_unlock(&chip->reg_lock);
3854
3855 return err;
3856}
3857
3858static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3859 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003860 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003861{
Vivien Didelot04bed142016-08-31 18:06:13 -04003862 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003863 int err;
3864
3865 mutex_lock(&chip->reg_lock);
3866 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3867 mutex_unlock(&chip->reg_lock);
3868
3869 return err;
3870}
3871
Florian Fainellia82f67a2017-01-08 14:52:08 -08003872static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003873 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003874 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003875 .setup = mv88e6xxx_setup,
3876 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003877 .adjust_link = mv88e6xxx_adjust_link,
3878 .get_strings = mv88e6xxx_get_strings,
3879 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3880 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003881 .port_enable = mv88e6xxx_port_enable,
3882 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003883 .get_mac_eee = mv88e6xxx_get_mac_eee,
3884 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003885 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003886 .get_eeprom = mv88e6xxx_get_eeprom,
3887 .set_eeprom = mv88e6xxx_set_eeprom,
3888 .get_regs_len = mv88e6xxx_get_regs_len,
3889 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003890 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003891 .port_bridge_join = mv88e6xxx_port_bridge_join,
3892 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3893 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003894 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003895 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3896 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3897 .port_vlan_add = mv88e6xxx_port_vlan_add,
3898 .port_vlan_del = mv88e6xxx_port_vlan_del,
3899 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003900 .port_fdb_add = mv88e6xxx_port_fdb_add,
3901 .port_fdb_del = mv88e6xxx_port_fdb_del,
3902 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003903 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3904 .port_mdb_add = mv88e6xxx_port_mdb_add,
3905 .port_mdb_del = mv88e6xxx_port_mdb_del,
3906 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003907 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3908 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003909};
3910
Florian Fainelliab3d4082017-01-08 14:52:07 -08003911static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3912 .ops = &mv88e6xxx_switch_ops,
3913};
3914
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003915static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003916{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003917 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003918 struct dsa_switch *ds;
3919
Vivien Didelot73b12042017-03-30 17:37:10 -04003920 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003921 if (!ds)
3922 return -ENOMEM;
3923
Vivien Didelotfad09c72016-06-21 12:28:20 -04003924 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003925 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003926 ds->ageing_time_min = chip->info->age_time_coeff;
3927 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003928
3929 dev_set_drvdata(dev, ds);
3930
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003931 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003932}
3933
Vivien Didelotfad09c72016-06-21 12:28:20 -04003934static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003935{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003936 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003937}
3938
Vivien Didelot57d32312016-06-20 13:13:58 -04003939static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003940{
3941 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003942 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003943 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003944 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003945 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003946 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003947
Vivien Didelotcaac8542016-06-20 13:14:09 -04003948 compat_info = of_device_get_match_data(dev);
3949 if (!compat_info)
3950 return -EINVAL;
3951
Vivien Didelotfad09c72016-06-21 12:28:20 -04003952 chip = mv88e6xxx_alloc_chip(dev);
3953 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003954 return -ENOMEM;
3955
Vivien Didelotfad09c72016-06-21 12:28:20 -04003956 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003957
Vivien Didelotfad09c72016-06-21 12:28:20 -04003958 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003959 if (err)
3960 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003961
Andrew Lunnb4308f02016-11-21 23:26:55 +01003962 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3963 if (IS_ERR(chip->reset))
3964 return PTR_ERR(chip->reset);
3965
Vivien Didelotfad09c72016-06-21 12:28:20 -04003966 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003967 if (err)
3968 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003969
Vivien Didelote57e5e72016-08-15 17:19:00 -04003970 mv88e6xxx_phy_init(chip);
3971
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003972 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003973 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003974 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003975
Andrew Lunndc30c352016-10-16 19:56:49 +02003976 mutex_lock(&chip->reg_lock);
3977 err = mv88e6xxx_switch_reset(chip);
3978 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003979 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003980 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003981
Andrew Lunndc30c352016-10-16 19:56:49 +02003982 chip->irq = of_irq_get(np, 0);
3983 if (chip->irq == -EPROBE_DEFER) {
3984 err = chip->irq;
3985 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003986 }
3987
Andrew Lunndc30c352016-10-16 19:56:49 +02003988 if (chip->irq > 0) {
3989 /* Has to be performed before the MDIO bus is created,
3990 * because the PHYs will link there interrupts to these
3991 * interrupt controllers
3992 */
3993 mutex_lock(&chip->reg_lock);
3994 err = mv88e6xxx_g1_irq_setup(chip);
3995 mutex_unlock(&chip->reg_lock);
3996
3997 if (err)
3998 goto out;
3999
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004000 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02004001 err = mv88e6xxx_g2_irq_setup(chip);
4002 if (err)
4003 goto out_g1_irq;
4004 }
4005 }
4006
Andrew Lunna3c53be52017-01-24 14:53:50 +01004007 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004008 if (err)
4009 goto out_g2_irq;
4010
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004011 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004012 if (err)
4013 goto out_mdio;
4014
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004015 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004016
4017out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004018 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004019out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004020 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004021 mv88e6xxx_g2_irq_free(chip);
4022out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004023 if (chip->irq > 0) {
4024 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004025 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004026 mutex_unlock(&chip->reg_lock);
4027 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004028out:
4029 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004030}
4031
4032static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4033{
4034 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004035 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004036
Andrew Lunn930188c2016-08-22 16:01:03 +02004037 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004038 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004039 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004040
Andrew Lunn467126442016-11-20 20:14:15 +01004041 if (chip->irq > 0) {
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004042 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004043 mv88e6xxx_g2_irq_free(chip);
4044 mv88e6xxx_g1_irq_free(chip);
4045 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004046}
4047
4048static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004049 {
4050 .compatible = "marvell,mv88e6085",
4051 .data = &mv88e6xxx_table[MV88E6085],
4052 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004053 {
4054 .compatible = "marvell,mv88e6190",
4055 .data = &mv88e6xxx_table[MV88E6190],
4056 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004057 { /* sentinel */ },
4058};
4059
4060MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4061
4062static struct mdio_driver mv88e6xxx_driver = {
4063 .probe = mv88e6xxx_probe,
4064 .remove = mv88e6xxx_remove,
4065 .mdiodrv.driver = {
4066 .name = "mv88e6085",
4067 .of_match_table = mv88e6xxx_of_match,
4068 },
4069};
4070
Ben Hutchings98e67302011-11-25 14:36:19 +00004071static int __init mv88e6xxx_init(void)
4072{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004073 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004074 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004075}
4076module_init(mv88e6xxx_init);
4077
4078static void __exit mv88e6xxx_cleanup(void)
4079{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004080 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004081 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004082}
4083module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004084
4085MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4086MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4087MODULE_LICENSE("GPL");