blob: 54cb00a274083784545743fa20745c871351e8f0 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530310static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100342 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100398 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelot08f50062017-08-01 16:32:41 -0400813static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot5480db62017-08-01 16:32:40 -0400816 /* Nothing to do on the port's MAC */
817 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818}
819
Vivien Didelot08f50062017-08-01 16:32:41 -0400820static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
821 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822{
Vivien Didelot5480db62017-08-01 16:32:40 -0400823 /* Nothing to do on the port's MAC */
824 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800825}
826
Vivien Didelote5887a22017-03-30 17:37:11 -0400827static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700828{
Vivien Didelote5887a22017-03-30 17:37:11 -0400829 struct dsa_switch *ds = NULL;
830 struct net_device *br;
831 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500832 int i;
833
Vivien Didelote5887a22017-03-30 17:37:11 -0400834 if (dev < DSA_MAX_SWITCHES)
835 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836
Vivien Didelote5887a22017-03-30 17:37:11 -0400837 /* Prevent frames from unknown switch or port */
838 if (!ds || port >= ds->num_ports)
839 return 0;
840
841 /* Frames from DSA links and CPU ports can egress any local port */
842 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
843 return mv88e6xxx_port_mask(chip);
844
845 br = ds->ports[port].bridge_dev;
846 pvlan = 0;
847
848 /* Frames from user ports can egress any local DSA links and CPU ports,
849 * as well as any local member of their bridge group.
850 */
851 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
852 if (dsa_is_cpu_port(chip->ds, i) ||
853 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400854 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -0400855 pvlan |= BIT(i);
856
857 return pvlan;
858}
859
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400860static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400861{
862 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500863
864 /* prevent frames from going back out of the port they came in on */
865 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700866
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100867 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
871 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelot04bed142016-08-31 18:06:13 -0400873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400874 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400877 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400879
880 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400881 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700882}
883
Vivien Didelot9e907d72017-07-17 13:03:43 -0400884static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
885{
886 if (chip->info->ops->pot_clear)
887 return chip->info->ops->pot_clear(chip);
888
889 return 0;
890}
891
Vivien Didelot51c901a2017-07-17 13:03:41 -0400892static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
893{
894 if (chip->info->ops->mgmt_rsvd2cpu)
895 return chip->info->ops->mgmt_rsvd2cpu(chip);
896
897 return 0;
898}
899
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500900static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
901{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500902 int err;
903
Vivien Didelotdaefc942017-03-11 16:12:54 -0500904 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
905 if (err)
906 return err;
907
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500908 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
909 if (err)
910 return err;
911
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500912 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
913}
914
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400915static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
916{
917 int port;
918 int err;
919
920 if (!chip->info->ops->irl_init_all)
921 return 0;
922
923 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
924 /* Disable ingress rate limiting by resetting all per port
925 * ingress rate limit resources to their initial state.
926 */
927 err = chip->info->ops->irl_init_all(chip, port);
928 if (err)
929 return err;
930 }
931
932 return 0;
933}
934
Vivien Didelot04a69a12017-10-13 14:18:05 -0400935static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
936{
937 if (chip->info->ops->set_switch_mac) {
938 u8 addr[ETH_ALEN];
939
940 eth_random_addr(addr);
941
942 return chip->info->ops->set_switch_mac(chip, addr);
943 }
944
945 return 0;
946}
947
Vivien Didelot17a15942017-03-30 17:37:09 -0400948static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
949{
950 u16 pvlan = 0;
951
952 if (!mv88e6xxx_has_pvt(chip))
953 return -EOPNOTSUPP;
954
955 /* Skip the local source device, which uses in-chip port VLAN */
956 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400957 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400958
959 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
960}
961
Vivien Didelot81228992017-03-30 17:37:08 -0400962static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
963{
Vivien Didelot17a15942017-03-30 17:37:09 -0400964 int dev, port;
965 int err;
966
Vivien Didelot81228992017-03-30 17:37:08 -0400967 if (!mv88e6xxx_has_pvt(chip))
968 return 0;
969
970 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
971 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
972 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400973 err = mv88e6xxx_g2_misc_4_bit_port(chip);
974 if (err)
975 return err;
976
977 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
978 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
979 err = mv88e6xxx_pvt_map(chip, dev, port);
980 if (err)
981 return err;
982 }
983 }
984
985 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400986}
987
Vivien Didelot749efcb2016-09-22 16:49:24 -0400988static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
989{
990 struct mv88e6xxx_chip *chip = ds->priv;
991 int err;
992
993 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500994 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400995 mutex_unlock(&chip->reg_lock);
996
997 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400998 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400999}
1000
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001001static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1002{
1003 if (!chip->info->max_vid)
1004 return 0;
1005
1006 return mv88e6xxx_g1_vtu_flush(chip);
1007}
1008
Vivien Didelotf1394b782017-05-01 14:05:22 -04001009static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1010 struct mv88e6xxx_vtu_entry *entry)
1011{
1012 if (!chip->info->ops->vtu_getnext)
1013 return -EOPNOTSUPP;
1014
1015 return chip->info->ops->vtu_getnext(chip, entry);
1016}
1017
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001018static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1019 struct mv88e6xxx_vtu_entry *entry)
1020{
1021 if (!chip->info->ops->vtu_loadpurge)
1022 return -EOPNOTSUPP;
1023
1024 return chip->info->ops->vtu_loadpurge(chip, entry);
1025}
1026
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001027static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001028{
1029 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001030 struct mv88e6xxx_vtu_entry vlan = {
1031 .vid = chip->info->max_vid,
1032 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001033 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001034
1035 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1036
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001037 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001038 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001039 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001040 if (err)
1041 return err;
1042
1043 set_bit(*fid, fid_bitmap);
1044 }
1045
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001046 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001047 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001048 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001049 if (err)
1050 return err;
1051
1052 if (!vlan.valid)
1053 break;
1054
1055 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001056 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001057
1058 /* The reset value 0x000 is used to indicate that multiple address
1059 * databases are not needed. Return the next positive available.
1060 */
1061 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001062 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001063 return -ENOSPC;
1064
1065 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001066 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001067}
1068
Vivien Didelot567aa592017-05-01 14:05:25 -04001069static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1070 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001071{
1072 int err;
1073
1074 if (!vid)
1075 return -EINVAL;
1076
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001077 entry->vid = vid - 1;
1078 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001079
Vivien Didelotf1394b782017-05-01 14:05:22 -04001080 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001081 if (err)
1082 return err;
1083
Vivien Didelot567aa592017-05-01 14:05:25 -04001084 if (entry->vid == vid && entry->valid)
1085 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001086
Vivien Didelot567aa592017-05-01 14:05:25 -04001087 if (new) {
1088 int i;
1089
1090 /* Initialize a fresh VLAN entry */
1091 memset(entry, 0, sizeof(*entry));
1092 entry->valid = true;
1093 entry->vid = vid;
1094
Vivien Didelot553a7682017-06-07 18:12:16 -04001095 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001096 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001097 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001098 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001099
1100 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001101 }
1102
Vivien Didelot567aa592017-05-01 14:05:25 -04001103 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1104 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001105}
1106
Vivien Didelotda9c3592016-02-12 12:09:40 -05001107static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1108 u16 vid_begin, u16 vid_end)
1109{
Vivien Didelot04bed142016-08-31 18:06:13 -04001110 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001111 struct mv88e6xxx_vtu_entry vlan = {
1112 .vid = vid_begin - 1,
1113 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001114 int i, err;
1115
Andrew Lunndb06ae412017-09-25 23:32:20 +02001116 /* DSA and CPU ports have to be members of multiple vlans */
1117 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1118 return 0;
1119
Vivien Didelotda9c3592016-02-12 12:09:40 -05001120 if (!vid_begin)
1121 return -EOPNOTSUPP;
1122
Vivien Didelotfad09c72016-06-21 12:28:20 -04001123 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001124
Vivien Didelotda9c3592016-02-12 12:09:40 -05001125 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001126 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001127 if (err)
1128 goto unlock;
1129
1130 if (!vlan.valid)
1131 break;
1132
1133 if (vlan.vid > vid_end)
1134 break;
1135
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001136 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001137 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1138 continue;
1139
Andrew Lunncd886462017-11-09 22:29:53 +01001140 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001141 continue;
1142
Vivien Didelotbd00e052017-05-01 14:05:11 -04001143 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001144 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001145 continue;
1146
Vivien Didelotc8652c82017-10-16 11:12:19 -04001147 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001148 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001149 break; /* same bridge, check next VLAN */
1150
Vivien Didelotc8652c82017-10-16 11:12:19 -04001151 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001152 continue;
1153
Andrew Lunn743fcc22017-11-09 22:29:54 +01001154 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1155 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001156 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001157 err = -EOPNOTSUPP;
1158 goto unlock;
1159 }
1160 } while (vlan.vid < vid_end);
1161
1162unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001164
1165 return err;
1166}
1167
Vivien Didelotf81ec902016-05-09 13:22:58 -04001168static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1169 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001170{
Vivien Didelot04bed142016-08-31 18:06:13 -04001171 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001172 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1173 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001174 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001175
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001176 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001177 return -EOPNOTSUPP;
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001180 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001181 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001182
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001183 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001184}
1185
Vivien Didelot57d32312016-06-20 13:13:58 -04001186static int
1187mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001188 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001189{
Vivien Didelot04bed142016-08-31 18:06:13 -04001190 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001191 int err;
1192
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001193 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001194 return -EOPNOTSUPP;
1195
Vivien Didelotda9c3592016-02-12 12:09:40 -05001196 /* If the requested port doesn't belong to the same bridge as the VLAN
1197 * members, do not support it (yet) and fallback to software VLAN.
1198 */
1199 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1200 vlan->vid_end);
1201 if (err)
1202 return err;
1203
Vivien Didelot76e398a2015-11-01 12:33:55 -05001204 /* We don't need any dynamic resource from the kernel (yet),
1205 * so skip the prepare phase.
1206 */
1207 return 0;
1208}
1209
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001210static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1211 const unsigned char *addr, u16 vid,
1212 u8 state)
1213{
1214 struct mv88e6xxx_vtu_entry vlan;
1215 struct mv88e6xxx_atu_entry entry;
1216 int err;
1217
1218 /* Null VLAN ID corresponds to the port private database */
1219 if (vid == 0)
1220 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1221 else
1222 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1223 if (err)
1224 return err;
1225
1226 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1227 ether_addr_copy(entry.mac, addr);
1228 eth_addr_dec(entry.mac);
1229
1230 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1231 if (err)
1232 return err;
1233
1234 /* Initialize a fresh ATU entry if it isn't found */
1235 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1236 !ether_addr_equal(entry.mac, addr)) {
1237 memset(&entry, 0, sizeof(entry));
1238 ether_addr_copy(entry.mac, addr);
1239 }
1240
1241 /* Purge the ATU entry only if no port is using it anymore */
1242 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1243 entry.portvec &= ~BIT(port);
1244 if (!entry.portvec)
1245 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1246 } else {
1247 entry.portvec |= BIT(port);
1248 entry.state = state;
1249 }
1250
1251 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1252}
1253
Andrew Lunn87fa8862017-11-09 22:29:56 +01001254static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1255 u16 vid)
1256{
1257 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1258 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1259
1260 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1261}
1262
1263static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1264{
1265 int port;
1266 int err;
1267
1268 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1269 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1270 if (err)
1271 return err;
1272 }
1273
1274 return 0;
1275}
1276
Vivien Didelotfad09c72016-06-21 12:28:20 -04001277static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001278 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001279{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001280 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001281 int err;
1282
Vivien Didelot567aa592017-05-01 14:05:25 -04001283 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001284 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001285 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001286
Vivien Didelotc91498e2017-06-07 18:12:13 -04001287 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001288
Andrew Lunn87fa8862017-11-09 22:29:56 +01001289 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1290 if (err)
1291 return err;
1292
1293 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001294}
1295
Vivien Didelotf81ec902016-05-09 13:22:58 -04001296static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001297 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298{
Vivien Didelot04bed142016-08-31 18:06:13 -04001299 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001300 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1301 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001302 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001303 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001304
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001305 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001306 return;
1307
Vivien Didelotc91498e2017-06-07 18:12:13 -04001308 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001309 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001310 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001311 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001312 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001313 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001314
Vivien Didelotfad09c72016-06-21 12:28:20 -04001315 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001316
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001317 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001318 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001319 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1320 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001321
Vivien Didelot77064f32016-11-04 03:23:30 +01001322 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001323 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1324 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001327}
1328
Vivien Didelotfad09c72016-06-21 12:28:20 -04001329static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001330 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001331{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001332 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333 int i, err;
1334
Vivien Didelot567aa592017-05-01 14:05:25 -04001335 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001336 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001337 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001338
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001339 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001340 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001341 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001342
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001343 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001344
1345 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001346 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001347 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001348 if (vlan.member[i] !=
1349 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001350 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001351 break;
1352 }
1353 }
1354
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001355 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001356 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001357 return err;
1358
Vivien Didelote606ca32017-03-11 16:12:55 -05001359 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001360}
1361
Vivien Didelotf81ec902016-05-09 13:22:58 -04001362static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1363 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001364{
Vivien Didelot04bed142016-08-31 18:06:13 -04001365 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001366 u16 pvid, vid;
1367 int err = 0;
1368
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001369 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001370 return -EOPNOTSUPP;
1371
Vivien Didelotfad09c72016-06-21 12:28:20 -04001372 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001373
Vivien Didelot77064f32016-11-04 03:23:30 +01001374 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001375 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001376 goto unlock;
1377
Vivien Didelot76e398a2015-11-01 12:33:55 -05001378 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001380 if (err)
1381 goto unlock;
1382
1383 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001384 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001385 if (err)
1386 goto unlock;
1387 }
1388 }
1389
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001390unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001392
1393 return err;
1394}
1395
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001396static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1397 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001398{
Vivien Didelot04bed142016-08-31 18:06:13 -04001399 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001400 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001401
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001403 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1404 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001405 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001406
1407 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001408}
1409
Vivien Didelotf81ec902016-05-09 13:22:58 -04001410static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001411 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001412{
Vivien Didelot04bed142016-08-31 18:06:13 -04001413 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001414 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001417 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001418 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001419 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001420
Vivien Didelot83dabd12016-08-31 11:50:04 -04001421 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001422}
1423
Vivien Didelot83dabd12016-08-31 11:50:04 -04001424static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1425 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001426 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001427{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001428 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001429 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001430 int err;
1431
Vivien Didelot27c0e602017-06-15 12:14:01 -04001432 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001433 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001434
1435 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001436 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001437 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001438 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001439
Vivien Didelot27c0e602017-06-15 12:14:01 -04001440 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001441 break;
1442
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001443 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001444 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001445
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001446 if (!is_unicast_ether_addr(addr.mac))
1447 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001448
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001449 is_static = (addr.state ==
1450 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1451 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001452 if (err)
1453 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001454 } while (!is_broadcast_ether_addr(addr.mac));
1455
1456 return err;
1457}
1458
Vivien Didelot83dabd12016-08-31 11:50:04 -04001459static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001460 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001461{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001462 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001463 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001464 };
1465 u16 fid;
1466 int err;
1467
1468 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001469 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001470 if (err)
1471 return err;
1472
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001473 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001474 if (err)
1475 return err;
1476
1477 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001478 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001479 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001480 if (err)
1481 return err;
1482
1483 if (!vlan.valid)
1484 break;
1485
1486 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001487 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001488 if (err)
1489 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001490 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001491
1492 return err;
1493}
1494
Vivien Didelotf81ec902016-05-09 13:22:58 -04001495static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001496 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001497{
Vivien Didelot04bed142016-08-31 18:06:13 -04001498 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001499 int err;
1500
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001502 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001503 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001504
1505 return err;
1506}
1507
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001508static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1509 struct net_device *br)
1510{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001511 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001512 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001513 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001514 int err;
1515
1516 /* Remap the Port VLAN of each local bridge group member */
1517 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1518 if (chip->ds->ports[port].bridge_dev == br) {
1519 err = mv88e6xxx_port_vlan_map(chip, port);
1520 if (err)
1521 return err;
1522 }
1523 }
1524
Vivien Didelote96a6e02017-03-30 17:37:13 -04001525 if (!mv88e6xxx_has_pvt(chip))
1526 return 0;
1527
1528 /* Remap the Port VLAN of each cross-chip bridge group member */
1529 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1530 ds = chip->ds->dst->ds[dev];
1531 if (!ds)
1532 break;
1533
1534 for (port = 0; port < ds->num_ports; ++port) {
1535 if (ds->ports[port].bridge_dev == br) {
1536 err = mv88e6xxx_pvt_map(chip, dev, port);
1537 if (err)
1538 return err;
1539 }
1540 }
1541 }
1542
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001543 return 0;
1544}
1545
Vivien Didelotf81ec902016-05-09 13:22:58 -04001546static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001547 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001548{
Vivien Didelot04bed142016-08-31 18:06:13 -04001549 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001550 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001553 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001555
Vivien Didelot466dfa02016-02-26 13:16:05 -05001556 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001557}
1558
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001559static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1560 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001561{
Vivien Didelot04bed142016-08-31 18:06:13 -04001562 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001563
Vivien Didelotfad09c72016-06-21 12:28:20 -04001564 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001565 if (mv88e6xxx_bridge_map(chip, br) ||
1566 mv88e6xxx_port_vlan_map(chip, port))
1567 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001568 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001569}
1570
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001571static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1572 int port, struct net_device *br)
1573{
1574 struct mv88e6xxx_chip *chip = ds->priv;
1575 int err;
1576
1577 if (!mv88e6xxx_has_pvt(chip))
1578 return 0;
1579
1580 mutex_lock(&chip->reg_lock);
1581 err = mv88e6xxx_pvt_map(chip, dev, port);
1582 mutex_unlock(&chip->reg_lock);
1583
1584 return err;
1585}
1586
1587static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1588 int port, struct net_device *br)
1589{
1590 struct mv88e6xxx_chip *chip = ds->priv;
1591
1592 if (!mv88e6xxx_has_pvt(chip))
1593 return;
1594
1595 mutex_lock(&chip->reg_lock);
1596 if (mv88e6xxx_pvt_map(chip, dev, port))
1597 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1598 mutex_unlock(&chip->reg_lock);
1599}
1600
Vivien Didelot17e708b2016-12-05 17:30:27 -05001601static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1602{
1603 if (chip->info->ops->reset)
1604 return chip->info->ops->reset(chip);
1605
1606 return 0;
1607}
1608
Vivien Didelot309eca62016-12-05 17:30:26 -05001609static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1610{
1611 struct gpio_desc *gpiod = chip->reset;
1612
1613 /* If there is a GPIO connected to the reset pin, toggle it */
1614 if (gpiod) {
1615 gpiod_set_value_cansleep(gpiod, 1);
1616 usleep_range(10000, 20000);
1617 gpiod_set_value_cansleep(gpiod, 0);
1618 usleep_range(10000, 20000);
1619 }
1620}
1621
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001622static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1623{
1624 int i, err;
1625
1626 /* Set all ports to the Disabled state */
1627 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001628 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001629 if (err)
1630 return err;
1631 }
1632
1633 /* Wait for transmit queues to drain,
1634 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1635 */
1636 usleep_range(2000, 4000);
1637
1638 return 0;
1639}
1640
Vivien Didelotfad09c72016-06-21 12:28:20 -04001641static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001642{
Vivien Didelota935c052016-09-29 12:21:53 -04001643 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001644
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001645 err = mv88e6xxx_disable_ports(chip);
1646 if (err)
1647 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001648
Vivien Didelot309eca62016-12-05 17:30:26 -05001649 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001650
Vivien Didelot17e708b2016-12-05 17:30:27 -05001651 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001652}
1653
Vivien Didelot43145572017-03-11 16:12:59 -05001654static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001655 enum mv88e6xxx_frame_mode frame,
1656 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001657{
1658 int err;
1659
Vivien Didelot43145572017-03-11 16:12:59 -05001660 if (!chip->info->ops->port_set_frame_mode)
1661 return -EOPNOTSUPP;
1662
1663 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001664 if (err)
1665 return err;
1666
Vivien Didelot43145572017-03-11 16:12:59 -05001667 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1668 if (err)
1669 return err;
1670
1671 if (chip->info->ops->port_set_ether_type)
1672 return chip->info->ops->port_set_ether_type(chip, port, etype);
1673
1674 return 0;
1675}
1676
1677static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1678{
1679 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001680 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001681 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001682}
1683
1684static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1685{
1686 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001687 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001688 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001689}
1690
1691static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1692{
1693 return mv88e6xxx_set_port_mode(chip, port,
1694 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001695 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1696 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001697}
1698
1699static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1700{
1701 if (dsa_is_dsa_port(chip->ds, port))
1702 return mv88e6xxx_set_port_mode_dsa(chip, port);
1703
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001704 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001705 return mv88e6xxx_set_port_mode_normal(chip, port);
1706
1707 /* Setup CPU port mode depending on its supported tag format */
1708 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1709 return mv88e6xxx_set_port_mode_dsa(chip, port);
1710
1711 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1712 return mv88e6xxx_set_port_mode_edsa(chip, port);
1713
1714 return -EINVAL;
1715}
1716
Vivien Didelotea698f42017-03-11 16:12:50 -05001717static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1718{
1719 bool message = dsa_is_dsa_port(chip->ds, port);
1720
1721 return mv88e6xxx_port_set_message_port(chip, port, message);
1722}
1723
Vivien Didelot601aeed2017-03-11 16:13:00 -05001724static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1725{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001726 struct dsa_switch *ds = chip->ds;
1727 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05001728
1729 /* Upstream ports flood frames with unknown unicast or multicast DA */
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001730 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vivien Didelot601aeed2017-03-11 16:13:00 -05001731 if (chip->info->ops->port_set_egress_floods)
1732 return chip->info->ops->port_set_egress_floods(chip, port,
1733 flood, flood);
1734
1735 return 0;
1736}
1737
Andrew Lunn6d917822017-05-26 01:03:21 +02001738static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1739 bool on)
1740{
Vivien Didelot523a8902017-05-26 18:02:42 -04001741 if (chip->info->ops->serdes_power)
1742 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001743
Vivien Didelot523a8902017-05-26 18:02:42 -04001744 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001745}
1746
Vivien Didelotfa371c82017-12-05 15:34:10 -05001747static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
1748{
1749 struct dsa_switch *ds = chip->ds;
1750 int upstream_port;
1751 int err;
1752
Vivien Didelot07073c72017-12-05 15:34:13 -05001753 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05001754 if (chip->info->ops->port_set_upstream_port) {
1755 err = chip->info->ops->port_set_upstream_port(chip, port,
1756 upstream_port);
1757 if (err)
1758 return err;
1759 }
1760
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05001761 if (port == upstream_port) {
1762 if (chip->info->ops->set_cpu_port) {
1763 err = chip->info->ops->set_cpu_port(chip,
1764 upstream_port);
1765 if (err)
1766 return err;
1767 }
1768
1769 if (chip->info->ops->set_egress_port) {
1770 err = chip->info->ops->set_egress_port(chip,
1771 upstream_port);
1772 if (err)
1773 return err;
1774 }
1775 }
1776
Vivien Didelotfa371c82017-12-05 15:34:10 -05001777 return 0;
1778}
1779
Vivien Didelotfad09c72016-06-21 12:28:20 -04001780static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001781{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001782 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001783 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001784 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001785
Vivien Didelotd78343d2016-11-04 03:23:36 +01001786 /* MAC Forcing register: don't force link, speed, duplex or flow control
1787 * state to any particular values on physical ports, but force the CPU
1788 * port and all DSA ports to their maximum bandwidth and full duplex.
1789 */
1790 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1791 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1792 SPEED_MAX, DUPLEX_FULL,
1793 PHY_INTERFACE_MODE_NA);
1794 else
1795 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1796 SPEED_UNFORCED, DUPLEX_UNFORCED,
1797 PHY_INTERFACE_MODE_NA);
1798 if (err)
1799 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001800
1801 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1802 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1803 * tunneling, determine priority by looking at 802.1p and IP
1804 * priority fields (IP prio has precedence), and set STP state
1805 * to Forwarding.
1806 *
1807 * If this is the CPU link, use DSA or EDSA tagging depending
1808 * on which tagging mode was configured.
1809 *
1810 * If this is a link to another switch, use DSA tagging mode.
1811 *
1812 * If this is the upstream port for this switch, enable
1813 * forwarding of unknown unicasts and multicasts.
1814 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001815 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1816 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1817 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1818 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001819 if (err)
1820 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001821
Vivien Didelot601aeed2017-03-11 16:13:00 -05001822 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001823 if (err)
1824 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001825
Vivien Didelot601aeed2017-03-11 16:13:00 -05001826 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001827 if (err)
1828 return err;
1829
Andrew Lunn04aca992017-05-26 01:03:24 +02001830 /* Enable the SERDES interface for DSA and CPU ports. Normal
1831 * ports SERDES are enabled when the port is enabled, thus
1832 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001833 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001834 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1835 err = mv88e6xxx_serdes_power(chip, port, true);
1836 if (err)
1837 return err;
1838 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001839
Vivien Didelot8efdda42015-08-13 12:52:23 -04001840 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001841 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001842 * untagged frames on this port, do a destination address lookup on all
1843 * received packets as usual, disable ARP mirroring and don't send a
1844 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001845 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001846 err = mv88e6xxx_port_set_map_da(chip, port);
1847 if (err)
1848 return err;
1849
Vivien Didelotfa371c82017-12-05 15:34:10 -05001850 err = mv88e6xxx_setup_upstream_port(chip, port);
1851 if (err)
1852 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001853
Andrew Lunna23b2962017-02-04 20:15:28 +01001854 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001855 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001856 if (err)
1857 return err;
1858
Vivien Didelotcd782652017-06-08 18:34:13 -04001859 if (chip->info->ops->port_set_jumbo_size) {
1860 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001861 if (err)
1862 return err;
1863 }
1864
Andrew Lunn54d792f2015-05-06 01:09:47 +02001865 /* Port Association Vector: when learning source addresses
1866 * of packets, add the address to the address database using
1867 * a port bitmap that has only the bit for this port set and
1868 * the other bits clear.
1869 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001870 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001871 /* Disable learning for CPU port */
1872 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001873 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001874
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001875 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1876 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001877 if (err)
1878 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001879
1880 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001881 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1882 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001883 if (err)
1884 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885
Vivien Didelot08984322017-06-08 18:34:12 -04001886 if (chip->info->ops->port_pause_limit) {
1887 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001888 if (err)
1889 return err;
1890 }
1891
Vivien Didelotc8c94892017-03-11 16:13:01 -05001892 if (chip->info->ops->port_disable_learn_limit) {
1893 err = chip->info->ops->port_disable_learn_limit(chip, port);
1894 if (err)
1895 return err;
1896 }
1897
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001898 if (chip->info->ops->port_disable_pri_override) {
1899 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001900 if (err)
1901 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001902 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001903
Andrew Lunnef0a7312016-12-03 04:35:16 +01001904 if (chip->info->ops->port_tag_remap) {
1905 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001906 if (err)
1907 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001908 }
1909
Andrew Lunnef70b112016-12-03 04:45:18 +01001910 if (chip->info->ops->port_egress_rate_limiting) {
1911 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001912 if (err)
1913 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001914 }
1915
Vivien Didelotea698f42017-03-11 16:12:50 -05001916 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001917 if (err)
1918 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001919
Vivien Didelot207afda2016-04-14 14:42:09 -04001920 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001921 * database, and allow bidirectional communication between the
1922 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001923 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001924 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001925 if (err)
1926 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001927
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001928 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001929 if (err)
1930 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001931
1932 /* Default VLAN ID and priority: don't set a default VLAN
1933 * ID, and set the default packet priority to zero.
1934 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001935 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001936}
1937
Andrew Lunn04aca992017-05-26 01:03:24 +02001938static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1939 struct phy_device *phydev)
1940{
1941 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001942 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001943
1944 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001945 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001946 mutex_unlock(&chip->reg_lock);
1947
1948 return err;
1949}
1950
1951static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1952 struct phy_device *phydev)
1953{
1954 struct mv88e6xxx_chip *chip = ds->priv;
1955
1956 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001957 if (mv88e6xxx_serdes_power(chip, port, false))
1958 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001959 mutex_unlock(&chip->reg_lock);
1960}
1961
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001962static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1963 unsigned int ageing_time)
1964{
Vivien Didelot04bed142016-08-31 18:06:13 -04001965 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001966 int err;
1967
1968 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001969 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001970 mutex_unlock(&chip->reg_lock);
1971
1972 return err;
1973}
1974
Vivien Didelot97299342016-07-18 20:45:30 -04001975static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001976{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001977 struct dsa_switch *ds = chip->ds;
Vivien Didelot08a01262016-05-09 13:22:50 -04001978 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001979
Vivien Didelot50484ff2016-05-09 13:22:54 -04001980 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001981 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
1982 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04001983 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04001984 if (err)
1985 return err;
1986
Vivien Didelot08a01262016-05-09 13:22:50 -04001987 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001988 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001989 if (err)
1990 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001991 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001992 if (err)
1993 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001994 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001995 if (err)
1996 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001997 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001998 if (err)
1999 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002000 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002001 if (err)
2002 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002003 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002004 if (err)
2005 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002006 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002007 if (err)
2008 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002009 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002010 if (err)
2011 return err;
2012
2013 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002014 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002015 if (err)
2016 return err;
2017
Andrew Lunnde2273872016-11-21 23:27:01 +01002018 /* Initialize the statistics unit */
2019 err = mv88e6xxx_stats_set_histogram(chip);
2020 if (err)
2021 return err;
2022
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002023 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002024}
2025
Vivien Didelotf81ec902016-05-09 13:22:58 -04002026static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002027{
Vivien Didelot04bed142016-08-31 18:06:13 -04002028 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002029 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002030 int i;
2031
Vivien Didelotfad09c72016-06-21 12:28:20 -04002032 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002033 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002034
Vivien Didelotfad09c72016-06-21 12:28:20 -04002035 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002036
Vivien Didelot97299342016-07-18 20:45:30 -04002037 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002038 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002039 if (dsa_is_unused_port(ds, i))
2040 continue;
2041
Vivien Didelot97299342016-07-18 20:45:30 -04002042 err = mv88e6xxx_setup_port(chip, i);
2043 if (err)
2044 goto unlock;
2045 }
2046
2047 /* Setup Switch Global 1 Registers */
2048 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002049 if (err)
2050 goto unlock;
2051
Vivien Didelot97299342016-07-18 20:45:30 -04002052 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002053 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002054 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002055 if (err)
2056 goto unlock;
2057 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002058
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002059 err = mv88e6xxx_irl_setup(chip);
2060 if (err)
2061 goto unlock;
2062
Vivien Didelot04a69a12017-10-13 14:18:05 -04002063 err = mv88e6xxx_mac_setup(chip);
2064 if (err)
2065 goto unlock;
2066
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002067 err = mv88e6xxx_phy_setup(chip);
2068 if (err)
2069 goto unlock;
2070
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002071 err = mv88e6xxx_vtu_setup(chip);
2072 if (err)
2073 goto unlock;
2074
Vivien Didelot81228992017-03-30 17:37:08 -04002075 err = mv88e6xxx_pvt_setup(chip);
2076 if (err)
2077 goto unlock;
2078
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002079 err = mv88e6xxx_atu_setup(chip);
2080 if (err)
2081 goto unlock;
2082
Andrew Lunn87fa8862017-11-09 22:29:56 +01002083 err = mv88e6xxx_broadcast_setup(chip, 0);
2084 if (err)
2085 goto unlock;
2086
Vivien Didelot9e907d72017-07-17 13:03:43 -04002087 err = mv88e6xxx_pot_setup(chip);
2088 if (err)
2089 goto unlock;
2090
Vivien Didelot51c901a2017-07-17 13:03:41 -04002091 err = mv88e6xxx_rsvd2cpu_setup(chip);
2092 if (err)
2093 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002094
Vivien Didelot6b17e862015-08-13 12:52:18 -04002095unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002096 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002097
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002098 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002099}
2100
Vivien Didelote57e5e72016-08-15 17:19:00 -04002101static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002102{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002103 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2104 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002105 u16 val;
2106 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002107
Andrew Lunnee26a222017-01-24 14:53:48 +01002108 if (!chip->info->ops->phy_read)
2109 return -EOPNOTSUPP;
2110
Vivien Didelotfad09c72016-06-21 12:28:20 -04002111 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002112 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002113 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002114
Andrew Lunnda9f3302017-02-01 03:40:05 +01002115 if (reg == MII_PHYSID2) {
2116 /* Some internal PHYS don't have a model number. Use
2117 * the mv88e6390 family model number instead.
2118 */
2119 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002120 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002121 }
2122
Vivien Didelote57e5e72016-08-15 17:19:00 -04002123 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002124}
2125
Vivien Didelote57e5e72016-08-15 17:19:00 -04002126static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002127{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002128 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2129 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002130 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002131
Andrew Lunnee26a222017-01-24 14:53:48 +01002132 if (!chip->info->ops->phy_write)
2133 return -EOPNOTSUPP;
2134
Vivien Didelotfad09c72016-06-21 12:28:20 -04002135 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002136 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002137 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002138
2139 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002140}
2141
Vivien Didelotfad09c72016-06-21 12:28:20 -04002142static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002143 struct device_node *np,
2144 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002145{
2146 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002147 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002148 struct mii_bus *bus;
2149 int err;
2150
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002151 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002152 if (!bus)
2153 return -ENOMEM;
2154
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002155 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002156 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002157 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002158 INIT_LIST_HEAD(&mdio_bus->list);
2159 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002160
Andrew Lunnb516d452016-06-04 21:17:06 +02002161 if (np) {
2162 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002163 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002164 } else {
2165 bus->name = "mv88e6xxx SMI";
2166 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2167 }
2168
2169 bus->read = mv88e6xxx_mdio_read;
2170 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002171 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002172
Andrew Lunna3c53be52017-01-24 14:53:50 +01002173 if (np)
2174 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002175 else
2176 err = mdiobus_register(bus);
2177 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002178 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002179 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002180 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002181
2182 if (external)
2183 list_add_tail(&mdio_bus->list, &chip->mdios);
2184 else
2185 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002186
2187 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002188}
2189
Andrew Lunna3c53be52017-01-24 14:53:50 +01002190static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2191 { .compatible = "marvell,mv88e6xxx-mdio-external",
2192 .data = (void *)true },
2193 { },
2194};
2195
Andrew Lunn3126aee2017-12-07 01:05:57 +01002196static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2197
2198{
2199 struct mv88e6xxx_mdio_bus *mdio_bus;
2200 struct mii_bus *bus;
2201
2202 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2203 bus = mdio_bus->bus;
2204
2205 mdiobus_unregister(bus);
2206 }
2207}
2208
Andrew Lunna3c53be52017-01-24 14:53:50 +01002209static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2210 struct device_node *np)
2211{
2212 const struct of_device_id *match;
2213 struct device_node *child;
2214 int err;
2215
2216 /* Always register one mdio bus for the internal/default mdio
2217 * bus. This maybe represented in the device tree, but is
2218 * optional.
2219 */
2220 child = of_get_child_by_name(np, "mdio");
2221 err = mv88e6xxx_mdio_register(chip, child, false);
2222 if (err)
2223 return err;
2224
2225 /* Walk the device tree, and see if there are any other nodes
2226 * which say they are compatible with the external mdio
2227 * bus.
2228 */
2229 for_each_available_child_of_node(np, child) {
2230 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2231 if (match) {
2232 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002233 if (err) {
2234 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002235 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002236 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002237 }
2238 }
2239
2240 return 0;
2241}
2242
Vivien Didelot855b1932016-07-20 18:18:35 -04002243static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2244{
Vivien Didelot04bed142016-08-31 18:06:13 -04002245 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002246
2247 return chip->eeprom_len;
2248}
2249
Vivien Didelot855b1932016-07-20 18:18:35 -04002250static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2251 struct ethtool_eeprom *eeprom, u8 *data)
2252{
Vivien Didelot04bed142016-08-31 18:06:13 -04002253 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002254 int err;
2255
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002256 if (!chip->info->ops->get_eeprom)
2257 return -EOPNOTSUPP;
2258
Vivien Didelot855b1932016-07-20 18:18:35 -04002259 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002260 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002261 mutex_unlock(&chip->reg_lock);
2262
2263 if (err)
2264 return err;
2265
2266 eeprom->magic = 0xc3ec4951;
2267
2268 return 0;
2269}
2270
Vivien Didelot855b1932016-07-20 18:18:35 -04002271static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2272 struct ethtool_eeprom *eeprom, u8 *data)
2273{
Vivien Didelot04bed142016-08-31 18:06:13 -04002274 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002275 int err;
2276
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002277 if (!chip->info->ops->set_eeprom)
2278 return -EOPNOTSUPP;
2279
Vivien Didelot855b1932016-07-20 18:18:35 -04002280 if (eeprom->magic != 0xc3ec4951)
2281 return -EINVAL;
2282
2283 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002284 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002285 mutex_unlock(&chip->reg_lock);
2286
2287 return err;
2288}
2289
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002290static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002291 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002292 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002293 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002294 .phy_read = mv88e6185_phy_ppu_read,
2295 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002296 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002297 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002298 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002299 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002300 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002301 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002302 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002303 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002304 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002305 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002306 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002307 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002308 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002309 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2310 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002311 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002312 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2313 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002314 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002315 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002316 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002317 .ppu_enable = mv88e6185_g1_ppu_enable,
2318 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002319 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002320 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002321 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002322};
2323
2324static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002325 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002326 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002327 .phy_read = mv88e6185_phy_ppu_read,
2328 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002329 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002330 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002331 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002332 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002333 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002334 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002335 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002336 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002337 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2338 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002339 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002340 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002341 .ppu_enable = mv88e6185_g1_ppu_enable,
2342 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002343 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002344 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002345 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002346};
2347
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002348static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002349 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002350 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002351 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2352 .phy_read = mv88e6xxx_g2_smi_phy_read,
2353 .phy_write = mv88e6xxx_g2_smi_phy_write,
2354 .port_set_link = mv88e6xxx_port_set_link,
2355 .port_set_duplex = mv88e6xxx_port_set_duplex,
2356 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002357 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002358 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002359 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002360 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002361 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002362 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002363 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002364 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002365 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002366 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002367 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002368 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2369 .stats_get_strings = mv88e6095_stats_get_strings,
2370 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002371 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2372 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002373 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002374 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002375 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002376 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002377 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002378 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002379};
2380
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002381static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002382 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002383 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002384 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002385 .phy_read = mv88e6xxx_g2_smi_phy_read,
2386 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002387 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002388 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002389 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002390 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002391 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002392 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002393 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002394 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002395 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002396 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2397 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002398 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002399 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2400 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002401 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002402 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002403 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002404 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002405 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002406 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002407};
2408
2409static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002410 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002411 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002412 .phy_read = mv88e6185_phy_ppu_read,
2413 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002414 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002415 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002416 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002417 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002418 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002419 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002420 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002421 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002422 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002423 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002424 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002425 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002426 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002427 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2428 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002429 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002430 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2431 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002432 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002433 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002434 .ppu_enable = mv88e6185_g1_ppu_enable,
2435 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002436 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002437 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002438 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002439};
2440
Vivien Didelot990e27b2017-03-28 13:50:32 -04002441static const struct mv88e6xxx_ops mv88e6141_ops = {
2442 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002443 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002444 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2445 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2446 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2447 .phy_read = mv88e6xxx_g2_smi_phy_read,
2448 .phy_write = mv88e6xxx_g2_smi_phy_write,
2449 .port_set_link = mv88e6xxx_port_set_link,
2450 .port_set_duplex = mv88e6xxx_port_set_duplex,
2451 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2452 .port_set_speed = mv88e6390_port_set_speed,
2453 .port_tag_remap = mv88e6095_port_tag_remap,
2454 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2455 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2456 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002457 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002458 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002459 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002460 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2461 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2462 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002463 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002464 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2465 .stats_get_strings = mv88e6320_stats_get_strings,
2466 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002467 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2468 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002469 .watchdog_ops = &mv88e6390_watchdog_ops,
2470 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002471 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002472 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002473 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002474 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002475};
2476
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002477static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002478 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002479 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002480 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002481 .phy_read = mv88e6xxx_g2_smi_phy_read,
2482 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002483 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002484 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002485 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002486 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002487 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002488 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002489 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002490 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002491 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002492 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002493 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002494 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002495 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002496 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002497 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2498 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002499 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002500 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2501 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002502 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002503 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002504 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002505 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002506 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002507 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002508};
2509
2510static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002511 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002512 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002513 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002514 .phy_read = mv88e6165_phy_read,
2515 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002516 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002517 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002518 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002519 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002520 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002521 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002522 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002523 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2524 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002525 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002526 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2527 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002528 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002529 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002530 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002531 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002532 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002533 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002534};
2535
2536static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002537 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002538 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002539 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002540 .phy_read = mv88e6xxx_g2_smi_phy_read,
2541 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002542 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002543 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002544 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002545 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002546 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002547 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002548 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002549 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002550 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002551 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002552 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002553 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002554 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002555 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002556 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002557 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2558 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002559 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002560 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2561 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002562 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002563 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002564 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002565 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002566 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002567 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002568};
2569
2570static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002571 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002572 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002573 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2574 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002575 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002576 .phy_read = mv88e6xxx_g2_smi_phy_read,
2577 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002578 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002579 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002580 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002581 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002582 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002583 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002584 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002585 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002586 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002587 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002588 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002589 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002590 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002591 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002592 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002593 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2594 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002595 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002596 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2597 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002598 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002599 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002600 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002601 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002602 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002603 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002604 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002605};
2606
2607static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002608 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002609 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002610 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002611 .phy_read = mv88e6xxx_g2_smi_phy_read,
2612 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002613 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002614 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002615 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002616 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002617 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002618 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002619 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002620 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002621 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002622 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002623 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002624 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002625 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002626 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002627 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002628 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2629 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002630 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002631 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2632 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002633 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002634 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002635 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002636 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002637 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002638 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002639};
2640
2641static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002642 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002643 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002644 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2645 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002646 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002647 .phy_read = mv88e6xxx_g2_smi_phy_read,
2648 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002649 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002650 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002651 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002652 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002653 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002654 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002655 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002656 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002657 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002658 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002659 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002660 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002661 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002662 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002663 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002664 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2665 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002666 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002667 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2668 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002669 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002670 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002671 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002672 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002673 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002674 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002675 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002676};
2677
2678static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002679 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002680 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002681 .phy_read = mv88e6185_phy_ppu_read,
2682 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002683 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002684 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002685 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002686 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002687 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002688 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002689 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002690 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002691 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002692 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2693 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002694 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002695 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2696 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002697 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002698 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002699 .ppu_enable = mv88e6185_g1_ppu_enable,
2700 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002701 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002702 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002703 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002704};
2705
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002706static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002707 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002708 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002709 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2710 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002711 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2712 .phy_read = mv88e6xxx_g2_smi_phy_read,
2713 .phy_write = mv88e6xxx_g2_smi_phy_write,
2714 .port_set_link = mv88e6xxx_port_set_link,
2715 .port_set_duplex = mv88e6xxx_port_set_duplex,
2716 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2717 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002718 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002719 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002720 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002721 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002722 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002723 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002724 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002725 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002726 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002727 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2728 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002729 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002730 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2731 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002732 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002733 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002734 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002735 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002736 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2737 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002738 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002739};
2740
2741static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002742 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002743 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002744 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2745 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002746 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2747 .phy_read = mv88e6xxx_g2_smi_phy_read,
2748 .phy_write = mv88e6xxx_g2_smi_phy_write,
2749 .port_set_link = mv88e6xxx_port_set_link,
2750 .port_set_duplex = mv88e6xxx_port_set_duplex,
2751 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2752 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002753 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002754 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002755 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002756 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002757 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002758 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002759 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002760 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002761 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002762 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2763 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002764 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002765 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2766 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002767 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002768 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002769 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002770 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002771 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2772 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002773 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002774};
2775
2776static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002777 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002778 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002779 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2780 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002781 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2782 .phy_read = mv88e6xxx_g2_smi_phy_read,
2783 .phy_write = mv88e6xxx_g2_smi_phy_write,
2784 .port_set_link = mv88e6xxx_port_set_link,
2785 .port_set_duplex = mv88e6xxx_port_set_duplex,
2786 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2787 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002788 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002789 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002790 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002791 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002792 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002793 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002794 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002795 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002796 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002797 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2798 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002799 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002800 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2801 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002802 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002803 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002804 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002805 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002806 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2807 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002808 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002809};
2810
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002811static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002812 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002813 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002814 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2815 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002816 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002817 .phy_read = mv88e6xxx_g2_smi_phy_read,
2818 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002819 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002820 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002821 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002822 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002823 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002824 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002825 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002826 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002827 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002828 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002829 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002830 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002831 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002832 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002833 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002834 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2835 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002836 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002837 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2838 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002839 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002840 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002841 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002842 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002843 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002844 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002845 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002846};
2847
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002848static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002849 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002850 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002851 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2852 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002853 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2854 .phy_read = mv88e6xxx_g2_smi_phy_read,
2855 .phy_write = mv88e6xxx_g2_smi_phy_write,
2856 .port_set_link = mv88e6xxx_port_set_link,
2857 .port_set_duplex = mv88e6xxx_port_set_duplex,
2858 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2859 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002860 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002861 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002862 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002863 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002864 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002865 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002866 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002867 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002868 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002869 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002870 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2871 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002872 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002873 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2874 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002875 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002876 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002877 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002878 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002879 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2880 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002881 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002882};
2883
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002884static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002885 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002886 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002887 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2888 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002889 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002890 .phy_read = mv88e6xxx_g2_smi_phy_read,
2891 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002892 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002893 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002894 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002895 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002896 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002897 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002898 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002899 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002900 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002901 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002902 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002903 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002904 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002905 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002906 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2907 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002908 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002909 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2910 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002911 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002912 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002913 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002914 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002915 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002916};
2917
2918static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002919 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002920 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002921 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2922 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002923 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002924 .phy_read = mv88e6xxx_g2_smi_phy_read,
2925 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002926 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002927 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002928 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002929 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002930 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002931 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002932 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002933 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002934 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002935 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002936 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002937 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002938 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002939 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002940 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2941 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002942 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002943 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2944 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002945 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002946 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002947 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002948};
2949
Vivien Didelot16e329a2017-03-28 13:50:33 -04002950static const struct mv88e6xxx_ops mv88e6341_ops = {
2951 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002952 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002953 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2954 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2955 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2956 .phy_read = mv88e6xxx_g2_smi_phy_read,
2957 .phy_write = mv88e6xxx_g2_smi_phy_write,
2958 .port_set_link = mv88e6xxx_port_set_link,
2959 .port_set_duplex = mv88e6xxx_port_set_duplex,
2960 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2961 .port_set_speed = mv88e6390_port_set_speed,
2962 .port_tag_remap = mv88e6095_port_tag_remap,
2963 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2964 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2965 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002966 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002967 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002968 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002969 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2970 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2971 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002972 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002973 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2974 .stats_get_strings = mv88e6320_stats_get_strings,
2975 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002976 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2977 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002978 .watchdog_ops = &mv88e6390_watchdog_ops,
2979 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002980 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002981 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002982 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002983 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002984};
2985
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002986static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002987 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002988 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002989 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002990 .phy_read = mv88e6xxx_g2_smi_phy_read,
2991 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002992 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002993 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002994 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002995 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002996 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002997 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002998 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002999 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003000 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003001 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003002 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003003 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003004 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003005 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003006 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003007 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3008 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003009 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003010 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3011 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003012 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003013 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003014 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003015 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003016 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003017 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003018};
3019
3020static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003021 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003022 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003023 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003024 .phy_read = mv88e6xxx_g2_smi_phy_read,
3025 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003026 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003027 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003028 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003029 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003030 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003031 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003032 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003033 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003034 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003035 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003036 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003037 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003038 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003039 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003040 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003041 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3042 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003043 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003044 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3045 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003046 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003047 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003048 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003049 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003050 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003051 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003052};
3053
3054static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003055 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003056 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003057 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3058 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003059 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003060 .phy_read = mv88e6xxx_g2_smi_phy_read,
3061 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003062 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003063 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003064 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003065 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003066 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003067 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003068 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003069 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003070 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003071 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003072 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003073 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003074 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003075 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003076 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003077 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3078 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003079 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003080 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3081 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003082 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003083 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003084 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003085 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003086 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003087 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003088 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003089};
3090
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003091static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003092 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003093 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003094 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3095 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003096 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3097 .phy_read = mv88e6xxx_g2_smi_phy_read,
3098 .phy_write = mv88e6xxx_g2_smi_phy_write,
3099 .port_set_link = mv88e6xxx_port_set_link,
3100 .port_set_duplex = mv88e6xxx_port_set_duplex,
3101 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3102 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003103 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003104 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003105 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003106 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003107 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003108 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003109 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003110 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003111 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003112 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003113 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003114 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003115 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3116 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003117 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003118 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3119 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003120 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003121 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003122 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003123 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003124 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3125 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003126 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003127};
3128
3129static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003130 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003131 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003132 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3133 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003134 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3135 .phy_read = mv88e6xxx_g2_smi_phy_read,
3136 .phy_write = mv88e6xxx_g2_smi_phy_write,
3137 .port_set_link = mv88e6xxx_port_set_link,
3138 .port_set_duplex = mv88e6xxx_port_set_duplex,
3139 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3140 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003141 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003142 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003143 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003144 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003145 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003146 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003147 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003148 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003149 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003150 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003151 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003152 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003153 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3154 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003155 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003156 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3157 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003158 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003159 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003160 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003161 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003162 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3163 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003164 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003165};
3166
Vivien Didelotf81ec902016-05-09 13:22:58 -04003167static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3168 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003169 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003170 .family = MV88E6XXX_FAMILY_6097,
3171 .name = "Marvell 88E6085",
3172 .num_databases = 4096,
3173 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003174 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003175 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003176 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003177 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003178 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003179 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003180 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003181 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003182 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003183 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003184 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003185 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003186 },
3187
3188 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003189 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003190 .family = MV88E6XXX_FAMILY_6095,
3191 .name = "Marvell 88E6095/88E6095F",
3192 .num_databases = 256,
3193 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003194 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003195 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003196 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003197 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003198 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003199 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003200 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003201 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003202 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003203 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003204 },
3205
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003206 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003207 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003208 .family = MV88E6XXX_FAMILY_6097,
3209 .name = "Marvell 88E6097/88E6097F",
3210 .num_databases = 4096,
3211 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003212 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003213 .port_base_addr = 0x10,
3214 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003215 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003216 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003217 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003218 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003219 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003220 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003221 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003222 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003223 .ops = &mv88e6097_ops,
3224 },
3225
Vivien Didelotf81ec902016-05-09 13:22:58 -04003226 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003227 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003228 .family = MV88E6XXX_FAMILY_6165,
3229 .name = "Marvell 88E6123",
3230 .num_databases = 4096,
3231 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003232 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003233 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003234 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003235 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003236 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003237 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003238 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003239 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003240 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003241 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003242 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003243 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003244 },
3245
3246 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003247 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003248 .family = MV88E6XXX_FAMILY_6185,
3249 .name = "Marvell 88E6131",
3250 .num_databases = 256,
3251 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003252 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003253 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003254 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003255 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003256 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003257 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003258 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003259 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003260 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003261 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003262 },
3263
Vivien Didelot990e27b2017-03-28 13:50:32 -04003264 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003265 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003266 .family = MV88E6XXX_FAMILY_6341,
3267 .name = "Marvell 88E6341",
3268 .num_databases = 4096,
3269 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003270 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003271 .port_base_addr = 0x10,
3272 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003273 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003274 .age_time_coeff = 3750,
3275 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003276 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003277 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003278 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003279 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003280 .ops = &mv88e6141_ops,
3281 },
3282
Vivien Didelotf81ec902016-05-09 13:22:58 -04003283 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003284 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003285 .family = MV88E6XXX_FAMILY_6165,
3286 .name = "Marvell 88E6161",
3287 .num_databases = 4096,
3288 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003289 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003290 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003291 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003292 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003293 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003294 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003295 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003296 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003297 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003298 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003299 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003300 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003301 },
3302
3303 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003304 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003305 .family = MV88E6XXX_FAMILY_6165,
3306 .name = "Marvell 88E6165",
3307 .num_databases = 4096,
3308 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003309 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003310 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003311 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003312 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003313 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003314 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003315 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003316 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003317 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003318 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003319 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003320 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003321 },
3322
3323 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003324 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003325 .family = MV88E6XXX_FAMILY_6351,
3326 .name = "Marvell 88E6171",
3327 .num_databases = 4096,
3328 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003329 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003330 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003331 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003332 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003333 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003334 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003335 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003336 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003337 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003338 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003339 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003340 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003341 },
3342
3343 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003344 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003345 .family = MV88E6XXX_FAMILY_6352,
3346 .name = "Marvell 88E6172",
3347 .num_databases = 4096,
3348 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003349 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003350 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003351 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003352 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003353 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003354 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003355 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003356 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003357 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003358 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003359 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003360 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003361 },
3362
3363 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003364 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003365 .family = MV88E6XXX_FAMILY_6351,
3366 .name = "Marvell 88E6175",
3367 .num_databases = 4096,
3368 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003369 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003370 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003371 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003372 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003373 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003374 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003375 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003376 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003377 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003378 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003379 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003380 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003381 },
3382
3383 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003384 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003385 .family = MV88E6XXX_FAMILY_6352,
3386 .name = "Marvell 88E6176",
3387 .num_databases = 4096,
3388 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003389 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003390 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003391 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003392 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003393 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003394 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003395 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003396 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003397 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003398 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003399 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003400 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003401 },
3402
3403 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003404 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003405 .family = MV88E6XXX_FAMILY_6185,
3406 .name = "Marvell 88E6185",
3407 .num_databases = 256,
3408 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003409 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003410 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003411 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003412 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003413 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003414 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003415 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003416 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003417 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003418 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003419 },
3420
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003421 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003422 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003423 .family = MV88E6XXX_FAMILY_6390,
3424 .name = "Marvell 88E6190",
3425 .num_databases = 4096,
3426 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003427 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003428 .port_base_addr = 0x0,
3429 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003430 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003431 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003432 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003433 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003434 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003435 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003436 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003437 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003438 .ops = &mv88e6190_ops,
3439 },
3440
3441 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003442 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003443 .family = MV88E6XXX_FAMILY_6390,
3444 .name = "Marvell 88E6190X",
3445 .num_databases = 4096,
3446 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003447 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003448 .port_base_addr = 0x0,
3449 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003450 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003451 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003452 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003453 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003454 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003455 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003456 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003457 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003458 .ops = &mv88e6190x_ops,
3459 },
3460
3461 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003462 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003463 .family = MV88E6XXX_FAMILY_6390,
3464 .name = "Marvell 88E6191",
3465 .num_databases = 4096,
3466 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003467 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003468 .port_base_addr = 0x0,
3469 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003470 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003471 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003472 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003473 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003474 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003475 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003476 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003477 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003478 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003479 },
3480
Vivien Didelotf81ec902016-05-09 13:22:58 -04003481 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003482 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003483 .family = MV88E6XXX_FAMILY_6352,
3484 .name = "Marvell 88E6240",
3485 .num_databases = 4096,
3486 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003487 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003488 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003489 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003490 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003491 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003492 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003493 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003494 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003495 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003496 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003497 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003498 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003499 },
3500
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003501 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003502 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003503 .family = MV88E6XXX_FAMILY_6390,
3504 .name = "Marvell 88E6290",
3505 .num_databases = 4096,
3506 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003507 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003508 .port_base_addr = 0x0,
3509 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003510 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003511 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003512 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003513 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003514 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003515 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003516 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003517 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003518 .ops = &mv88e6290_ops,
3519 },
3520
Vivien Didelotf81ec902016-05-09 13:22:58 -04003521 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003522 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003523 .family = MV88E6XXX_FAMILY_6320,
3524 .name = "Marvell 88E6320",
3525 .num_databases = 4096,
3526 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003527 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003528 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003529 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003530 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003531 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003532 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003533 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003534 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003535 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003536 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003537 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003538 },
3539
3540 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003541 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003542 .family = MV88E6XXX_FAMILY_6320,
3543 .name = "Marvell 88E6321",
3544 .num_databases = 4096,
3545 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003546 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003547 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003548 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003549 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003550 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003551 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003552 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003553 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003554 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003556 },
3557
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003558 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003559 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003560 .family = MV88E6XXX_FAMILY_6341,
3561 .name = "Marvell 88E6341",
3562 .num_databases = 4096,
3563 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003564 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003565 .port_base_addr = 0x10,
3566 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003567 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003568 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003569 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003570 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003571 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003572 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003573 .tag_protocol = DSA_TAG_PROTO_EDSA,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003574 .ops = &mv88e6341_ops,
3575 },
3576
Vivien Didelotf81ec902016-05-09 13:22:58 -04003577 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003578 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003579 .family = MV88E6XXX_FAMILY_6351,
3580 .name = "Marvell 88E6350",
3581 .num_databases = 4096,
3582 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003583 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003584 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003585 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003586 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003587 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003588 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003589 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003590 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003591 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003592 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003593 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003594 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003595 },
3596
3597 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003598 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003599 .family = MV88E6XXX_FAMILY_6351,
3600 .name = "Marvell 88E6351",
3601 .num_databases = 4096,
3602 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003603 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003604 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003605 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003606 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003607 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003608 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003609 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003610 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003611 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003612 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003613 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003614 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003615 },
3616
3617 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003618 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003619 .family = MV88E6XXX_FAMILY_6352,
3620 .name = "Marvell 88E6352",
3621 .num_databases = 4096,
3622 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003623 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003624 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003625 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003626 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003627 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003628 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003629 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003630 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003631 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003632 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003633 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003634 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003635 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003636 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003637 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003638 .family = MV88E6XXX_FAMILY_6390,
3639 .name = "Marvell 88E6390",
3640 .num_databases = 4096,
3641 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003642 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003643 .port_base_addr = 0x0,
3644 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003645 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003646 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003647 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003648 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003649 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003650 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003651 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003652 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003653 .ops = &mv88e6390_ops,
3654 },
3655 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003656 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003657 .family = MV88E6XXX_FAMILY_6390,
3658 .name = "Marvell 88E6390X",
3659 .num_databases = 4096,
3660 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003661 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003662 .port_base_addr = 0x0,
3663 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003664 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003665 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003666 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003667 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003668 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003669 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003670 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003671 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003672 .ops = &mv88e6390x_ops,
3673 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003674};
3675
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003676static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003677{
Vivien Didelota439c062016-04-17 13:23:58 -04003678 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003679
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003680 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3681 if (mv88e6xxx_table[i].prod_num == prod_num)
3682 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003683
Vivien Didelotb9b37712015-10-30 19:39:48 -04003684 return NULL;
3685}
3686
Vivien Didelotfad09c72016-06-21 12:28:20 -04003687static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003688{
3689 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003690 unsigned int prod_num, rev;
3691 u16 id;
3692 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003693
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003694 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003695 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003696 mutex_unlock(&chip->reg_lock);
3697 if (err)
3698 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003699
Vivien Didelot107fcc12017-06-12 12:37:36 -04003700 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3701 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003702
3703 info = mv88e6xxx_lookup_info(prod_num);
3704 if (!info)
3705 return -ENODEV;
3706
Vivien Didelotcaac8542016-06-20 13:14:09 -04003707 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003709
Vivien Didelotca070c12016-09-02 14:45:34 -04003710 err = mv88e6xxx_g2_require(chip);
3711 if (err)
3712 return err;
3713
Vivien Didelotfad09c72016-06-21 12:28:20 -04003714 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3715 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003716
3717 return 0;
3718}
3719
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003721{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003722 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003723
Vivien Didelotfad09c72016-06-21 12:28:20 -04003724 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3725 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003726 return NULL;
3727
Vivien Didelotfad09c72016-06-21 12:28:20 -04003728 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003729
Vivien Didelotfad09c72016-06-21 12:28:20 -04003730 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003731 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003732
Vivien Didelotfad09c72016-06-21 12:28:20 -04003733 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003734}
3735
Vivien Didelotfad09c72016-06-21 12:28:20 -04003736static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003737 struct mii_bus *bus, int sw_addr)
3738{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003739 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003740 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003741 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003742 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003743 else
3744 return -EINVAL;
3745
Vivien Didelotfad09c72016-06-21 12:28:20 -04003746 chip->bus = bus;
3747 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003748
3749 return 0;
3750}
3751
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08003752static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
3753 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02003754{
Vivien Didelot04bed142016-08-31 18:06:13 -04003755 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003756
Andrew Lunn443d5a12016-12-03 04:35:18 +01003757 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003758}
3759
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003760#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003761static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3762 struct device *host_dev, int sw_addr,
3763 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003764{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003765 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003766 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003767 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003768
Vivien Didelota439c062016-04-17 13:23:58 -04003769 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003770 if (!bus)
3771 return NULL;
3772
Vivien Didelotfad09c72016-06-21 12:28:20 -04003773 chip = mv88e6xxx_alloc_chip(dsa_dev);
3774 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003775 return NULL;
3776
Vivien Didelotcaac8542016-06-20 13:14:09 -04003777 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003778 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003779
Vivien Didelotfad09c72016-06-21 12:28:20 -04003780 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003781 if (err)
3782 goto free;
3783
Vivien Didelotfad09c72016-06-21 12:28:20 -04003784 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003785 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003786 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003787
Andrew Lunndc30c352016-10-16 19:56:49 +02003788 mutex_lock(&chip->reg_lock);
3789 err = mv88e6xxx_switch_reset(chip);
3790 mutex_unlock(&chip->reg_lock);
3791 if (err)
3792 goto free;
3793
Vivien Didelote57e5e72016-08-15 17:19:00 -04003794 mv88e6xxx_phy_init(chip);
3795
Andrew Lunna3c53be52017-01-24 14:53:50 +01003796 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003797 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003798 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003799
Vivien Didelotfad09c72016-06-21 12:28:20 -04003800 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003801
Vivien Didelotfad09c72016-06-21 12:28:20 -04003802 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003803free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003804 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003805
3806 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003807}
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003808#endif
Andrew Lunna77d43f2016-04-13 02:40:42 +02003809
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003810static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003811 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003812{
3813 /* We don't need any dynamic resource from the kernel (yet),
3814 * so skip the prepare phase.
3815 */
3816
3817 return 0;
3818}
3819
3820static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003821 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003822{
Vivien Didelot04bed142016-08-31 18:06:13 -04003823 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003824
3825 mutex_lock(&chip->reg_lock);
3826 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003827 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003828 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3829 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003830 mutex_unlock(&chip->reg_lock);
3831}
3832
3833static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3834 const struct switchdev_obj_port_mdb *mdb)
3835{
Vivien Didelot04bed142016-08-31 18:06:13 -04003836 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003837 int err;
3838
3839 mutex_lock(&chip->reg_lock);
3840 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003841 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003842 mutex_unlock(&chip->reg_lock);
3843
3844 return err;
3845}
3846
Florian Fainellia82f67a2017-01-08 14:52:08 -08003847static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003848#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003849 .probe = mv88e6xxx_drv_probe,
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003850#endif
Andrew Lunn7b314362016-08-22 16:01:01 +02003851 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003852 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003853 .adjust_link = mv88e6xxx_adjust_link,
3854 .get_strings = mv88e6xxx_get_strings,
3855 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3856 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003857 .port_enable = mv88e6xxx_port_enable,
3858 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003859 .get_mac_eee = mv88e6xxx_get_mac_eee,
3860 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003861 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003862 .get_eeprom = mv88e6xxx_get_eeprom,
3863 .set_eeprom = mv88e6xxx_set_eeprom,
3864 .get_regs_len = mv88e6xxx_get_regs_len,
3865 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003866 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003867 .port_bridge_join = mv88e6xxx_port_bridge_join,
3868 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3869 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003870 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003871 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3872 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3873 .port_vlan_add = mv88e6xxx_port_vlan_add,
3874 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003875 .port_fdb_add = mv88e6xxx_port_fdb_add,
3876 .port_fdb_del = mv88e6xxx_port_fdb_del,
3877 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003878 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3879 .port_mdb_add = mv88e6xxx_port_mdb_add,
3880 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003881 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3882 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003883};
3884
Florian Fainelliab3d4082017-01-08 14:52:07 -08003885static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3886 .ops = &mv88e6xxx_switch_ops,
3887};
3888
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003889static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003890{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003891 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003892 struct dsa_switch *ds;
3893
Vivien Didelot73b12042017-03-30 17:37:10 -04003894 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003895 if (!ds)
3896 return -ENOMEM;
3897
Vivien Didelotfad09c72016-06-21 12:28:20 -04003898 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003899 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003900 ds->ageing_time_min = chip->info->age_time_coeff;
3901 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003902
3903 dev_set_drvdata(dev, ds);
3904
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003905 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003906}
3907
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003909{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003910 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003911}
3912
Vivien Didelot57d32312016-06-20 13:13:58 -04003913static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003914{
3915 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003916 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003917 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003918 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003919 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003920 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003921
Vivien Didelotcaac8542016-06-20 13:14:09 -04003922 compat_info = of_device_get_match_data(dev);
3923 if (!compat_info)
3924 return -EINVAL;
3925
Vivien Didelotfad09c72016-06-21 12:28:20 -04003926 chip = mv88e6xxx_alloc_chip(dev);
3927 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003928 return -ENOMEM;
3929
Vivien Didelotfad09c72016-06-21 12:28:20 -04003930 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003931
Vivien Didelotfad09c72016-06-21 12:28:20 -04003932 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003933 if (err)
3934 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003935
Andrew Lunnb4308f02016-11-21 23:26:55 +01003936 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3937 if (IS_ERR(chip->reset))
3938 return PTR_ERR(chip->reset);
3939
Vivien Didelotfad09c72016-06-21 12:28:20 -04003940 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003941 if (err)
3942 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003943
Vivien Didelote57e5e72016-08-15 17:19:00 -04003944 mv88e6xxx_phy_init(chip);
3945
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003946 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003947 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003948 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003949
Andrew Lunndc30c352016-10-16 19:56:49 +02003950 mutex_lock(&chip->reg_lock);
3951 err = mv88e6xxx_switch_reset(chip);
3952 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003953 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003954 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003955
Andrew Lunndc30c352016-10-16 19:56:49 +02003956 chip->irq = of_irq_get(np, 0);
3957 if (chip->irq == -EPROBE_DEFER) {
3958 err = chip->irq;
3959 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003960 }
3961
Andrew Lunndc30c352016-10-16 19:56:49 +02003962 if (chip->irq > 0) {
3963 /* Has to be performed before the MDIO bus is created,
3964 * because the PHYs will link there interrupts to these
3965 * interrupt controllers
3966 */
3967 mutex_lock(&chip->reg_lock);
3968 err = mv88e6xxx_g1_irq_setup(chip);
3969 mutex_unlock(&chip->reg_lock);
3970
3971 if (err)
3972 goto out;
3973
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003974 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02003975 err = mv88e6xxx_g2_irq_setup(chip);
3976 if (err)
3977 goto out_g1_irq;
3978 }
Andrew Lunn09776442018-01-14 02:32:44 +01003979
3980 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
3981 if (err)
3982 goto out_g2_irq;
Andrew Lunn62eb1162018-01-14 02:32:45 +01003983
3984 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
3985 if (err)
3986 goto out_g1_atu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02003987 }
3988
Andrew Lunna3c53be52017-01-24 14:53:50 +01003989 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003990 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01003991 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02003992
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003993 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003994 if (err)
3995 goto out_mdio;
3996
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003997 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003998
3999out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004000 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004001out_g1_vtu_prob_irq:
4002 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004003out_g1_atu_prob_irq:
4004 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004005out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004006 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004007 mv88e6xxx_g2_irq_free(chip);
4008out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004009 if (chip->irq > 0) {
4010 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004011 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004012 mutex_unlock(&chip->reg_lock);
4013 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004014out:
4015 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004016}
4017
4018static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4019{
4020 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004021 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004022
Andrew Lunn930188c2016-08-22 16:01:03 +02004023 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004024 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004025 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004026
Andrew Lunn467126442016-11-20 20:14:15 +01004027 if (chip->irq > 0) {
Andrew Lunn62eb1162018-01-14 02:32:45 +01004028 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004029 mv88e6xxx_g1_atu_prob_irq_free(chip);
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004030 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004031 mv88e6xxx_g2_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04004032 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004033 mv88e6xxx_g1_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04004034 mutex_unlock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004035 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004036}
4037
4038static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004039 {
4040 .compatible = "marvell,mv88e6085",
4041 .data = &mv88e6xxx_table[MV88E6085],
4042 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004043 {
4044 .compatible = "marvell,mv88e6190",
4045 .data = &mv88e6xxx_table[MV88E6190],
4046 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004047 { /* sentinel */ },
4048};
4049
4050MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4051
4052static struct mdio_driver mv88e6xxx_driver = {
4053 .probe = mv88e6xxx_probe,
4054 .remove = mv88e6xxx_remove,
4055 .mdiodrv.driver = {
4056 .name = "mv88e6085",
4057 .of_match_table = mv88e6xxx_of_match,
4058 },
4059};
4060
Ben Hutchings98e67302011-11-25 14:36:19 +00004061static int __init mv88e6xxx_init(void)
4062{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004063 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004064 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004065}
4066module_init(mv88e6xxx_init);
4067
4068static void __exit mv88e6xxx_cleanup(void)
4069{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004070 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004071 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004072}
4073module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004074
4075MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4076MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4077MODULE_LICENSE("GPL");