blob: 8eb0dc063f4e7bb9fc12c07c6314380480b84e6a [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400692 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700703}
704
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200706{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400707 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200708}
709
Vivien Didelotfad09c72016-06-21 12:28:20 -0400710static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200711{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400712 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200713}
714
Vivien Didelotd78343d2016-11-04 03:23:36 +0100715static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
716 int link, int speed, int duplex,
717 phy_interface_t mode)
718{
719 int err;
720
721 if (!chip->info->ops->port_set_link)
722 return 0;
723
724 /* Port's MAC control must not be changed unless the link is down */
725 err = chip->info->ops->port_set_link(chip, port, 0);
726 if (err)
727 return err;
728
729 if (chip->info->ops->port_set_speed) {
730 err = chip->info->ops->port_set_speed(chip, port, speed);
731 if (err && err != -EOPNOTSUPP)
732 goto restore_link;
733 }
734
735 if (chip->info->ops->port_set_duplex) {
736 err = chip->info->ops->port_set_duplex(chip, port, duplex);
737 if (err && err != -EOPNOTSUPP)
738 goto restore_link;
739 }
740
741 if (chip->info->ops->port_set_rgmii_delay) {
742 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
743 if (err && err != -EOPNOTSUPP)
744 goto restore_link;
745 }
746
747 err = 0;
748restore_link:
749 if (chip->info->ops->port_set_link(chip, port, link))
750 netdev_err(chip->ds->ports[port].netdev,
751 "failed to restore MAC's link\n");
752
753 return err;
754}
755
Andrew Lunndea87022015-08-31 15:56:47 +0200756/* We expect the switch to perform auto negotiation if there is a real
757 * phy. However, in the case of a fixed link phy, we force the port
758 * settings from the fixed link settings.
759 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400760static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
761 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200762{
Vivien Didelot04bed142016-08-31 18:06:13 -0400763 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200764 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200765
766 if (!phy_is_pseudo_fixed_link(phydev))
767 return;
768
Vivien Didelotfad09c72016-06-21 12:28:20 -0400769 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100770 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
771 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100773
774 if (err && err != -EOPNOTSUPP)
775 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200776}
777
Andrew Lunna605a0f2016-11-21 23:26:58 +0100778static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000779{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100780 if (!chip->info->ops->stats_snapshot)
781 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000782
Andrew Lunna605a0f2016-11-21 23:26:58 +0100783 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000784}
785
Andrew Lunne413e7e2015-04-02 04:06:38 +0200786static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100787 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
788 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
789 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
790 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
791 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
792 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
793 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
794 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
795 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
796 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
797 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
798 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
799 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
800 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
801 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
802 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
803 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
804 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
805 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
806 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
807 { "single", 4, 0x14, STATS_TYPE_BANK0, },
808 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
809 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
810 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
811 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
812 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
813 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
814 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
815 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
816 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
817 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
818 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
819 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
820 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
821 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
822 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
823 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
824 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
825 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
826 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
827 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
828 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
829 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
830 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
831 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
832 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
833 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
834 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
835 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
836 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
837 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
838 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
839 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
840 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
841 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
842 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
843 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
844 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
845 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200846};
847
Vivien Didelotfad09c72016-06-21 12:28:20 -0400848static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100849 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100850 int port, u16 bank1_select,
851 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200852{
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u32 low;
854 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100855 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200856 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200857 u64 value;
858
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100859 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100860 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
862 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200863 return UINT64_MAX;
864
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200865 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200866 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200867 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
868 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200869 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200870 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200871 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100872 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100873 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100874 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100875 /* fall through */
876 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100878 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200879 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100880 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200881 }
882 value = (((u64)high) << 16) | low;
883 return value;
884}
885
Andrew Lunndfafe442016-11-21 23:27:02 +0100886static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
887 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100888{
889 struct mv88e6xxx_hw_stat *stat;
890 int i, j;
891
892 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
893 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100895 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
896 ETH_GSTRING_LEN);
897 j++;
898 }
899 }
900}
901
Andrew Lunndfafe442016-11-21 23:27:02 +0100902static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
903 uint8_t *data)
904{
905 mv88e6xxx_stats_get_strings(chip, data,
906 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
907}
908
909static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
910 uint8_t *data)
911{
912 mv88e6xxx_stats_get_strings(chip, data,
913 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
914}
915
916static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
917 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
Vivien Didelot04bed142016-08-31 18:06:13 -0400919 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100920
921 if (chip->info->ops->stats_get_strings)
922 chip->info->ops->stats_get_strings(chip, data);
923}
924
925static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
926 int types)
927{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100928 struct mv88e6xxx_hw_stat *stat;
929 int i, j;
930
931 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
932 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100933 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100934 j++;
935 }
936 return j;
937}
938
Andrew Lunndfafe442016-11-21 23:27:02 +0100939static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
940{
941 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
942 STATS_TYPE_PORT);
943}
944
945static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
946{
947 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
948 STATS_TYPE_BANK1);
949}
950
951static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
952{
953 struct mv88e6xxx_chip *chip = ds->priv;
954
955 if (chip->info->ops->stats_get_sset_count)
956 return chip->info->ops->stats_get_sset_count(chip);
957
958 return 0;
959}
960
Andrew Lunn052f9472016-11-21 23:27:03 +0100961static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100962 uint64_t *data, int types,
963 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100964{
965 struct mv88e6xxx_hw_stat *stat;
966 int i, j;
967
968 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
969 stat = &mv88e6xxx_hw_stats[i];
970 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100971 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
972 bank1_select,
973 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100974 j++;
975 }
976 }
977}
978
979static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
980 uint64_t *data)
981{
982 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100983 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
984 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100985}
986
987static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
988 uint64_t *data)
989{
990 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100991 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
992 GLOBAL_STATS_OP_BANK_1_BIT_9,
993 GLOBAL_STATS_OP_HIST_RX_TX);
994}
995
996static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
997 uint64_t *data)
998{
999 return mv88e6xxx_stats_get_stats(chip, port, data,
1000 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1001 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001002}
1003
1004static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1005 uint64_t *data)
1006{
1007 if (chip->info->ops->stats_get_stats)
1008 chip->info->ops->stats_get_stats(chip, port, data);
1009}
1010
Vivien Didelotf81ec902016-05-09 13:22:58 -04001011static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1012 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013{
Vivien Didelot04bed142016-08-31 18:06:13 -04001014 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001015 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018
Andrew Lunna605a0f2016-11-21 23:26:58 +01001019 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001020 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001021 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022 return;
1023 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001024
1025 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001026
Vivien Didelotfad09c72016-06-21 12:28:20 -04001027 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001028}
Ben Hutchings98e67302011-11-25 14:36:19 +00001029
Andrew Lunnde2273872016-11-21 23:27:01 +01001030static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1031{
1032 if (chip->info->ops->stats_set_histogram)
1033 return chip->info->ops->stats_set_histogram(chip);
1034
1035 return 0;
1036}
1037
Vivien Didelotf81ec902016-05-09 13:22:58 -04001038static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001039{
1040 return 32 * sizeof(u16);
1041}
1042
Vivien Didelotf81ec902016-05-09 13:22:58 -04001043static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1044 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045{
Vivien Didelot04bed142016-08-31 18:06:13 -04001046 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001047 int err;
1048 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001049 u16 *p = _p;
1050 int i;
1051
1052 regs->version = 0;
1053
1054 memset(p, 0xff, 32 * sizeof(u16));
1055
Vivien Didelotfad09c72016-06-21 12:28:20 -04001056 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001057
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001060 err = mv88e6xxx_port_read(chip, port, i, &reg);
1061 if (!err)
1062 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001063 }
Vivien Didelot23062512016-05-09 13:22:45 -04001064
Vivien Didelotfad09c72016-06-21 12:28:20 -04001065 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001066}
1067
Vivien Didelotfad09c72016-06-21 12:28:20 -04001068static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001069{
Vivien Didelota935c052016-09-29 12:21:53 -04001070 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001071}
1072
Vivien Didelotf81ec902016-05-09 13:22:58 -04001073static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1074 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075{
Vivien Didelot04bed142016-08-31 18:06:13 -04001076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 u16 reg;
1078 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001081 return -EOPNOTSUPP;
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1086 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001087 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001088
1089 e->eee_enabled = !!(reg & 0x0200);
1090 e->tx_lpi_enabled = !!(reg & 0x0100);
1091
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001092 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001093 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001094 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001095
Andrew Lunncca8b132015-04-02 04:06:39 +02001096 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001097out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001098 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001099
1100 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1104 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001107 u16 reg;
1108 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001109
Vivien Didelotfad09c72016-06-21 12:28:20 -04001110 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001111 return -EOPNOTSUPP;
1112
Vivien Didelotfad09c72016-06-21 12:28:20 -04001113 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001114
Vivien Didelot9c938292016-08-15 17:19:02 -04001115 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1116 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117 goto out;
1118
Vivien Didelot9c938292016-08-15 17:19:02 -04001119 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120 if (e->eee_enabled)
1121 reg |= 0x0200;
1122 if (e->tx_lpi_enabled)
1123 reg |= 0x0100;
1124
Vivien Didelot9c938292016-08-15 17:19:02 -04001125 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001126out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001127 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001128
Vivien Didelot9c938292016-08-15 17:19:02 -04001129 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001130}
1131
Vivien Didelotfad09c72016-06-21 12:28:20 -04001132static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001133{
Vivien Didelota935c052016-09-29 12:21:53 -04001134 u16 val;
1135 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001136
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001137 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001138 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1139 if (err)
1140 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001141 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001142 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001143 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1144 if (err)
1145 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001146
Vivien Didelota935c052016-09-29 12:21:53 -04001147 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1148 (val & 0xfff) | ((fid << 8) & 0xf000));
1149 if (err)
1150 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001151
1152 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1153 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001154 }
1155
Vivien Didelota935c052016-09-29 12:21:53 -04001156 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1157 if (err)
1158 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001159
Vivien Didelotfad09c72016-06-21 12:28:20 -04001160 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001161}
1162
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001164 struct mv88e6xxx_atu_entry *entry)
1165{
1166 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1167
1168 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1169 unsigned int mask, shift;
1170
1171 if (entry->trunk) {
1172 data |= GLOBAL_ATU_DATA_TRUNK;
1173 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1174 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1175 } else {
1176 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1177 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1178 }
1179
1180 data |= (entry->portv_trunkid << shift) & mask;
1181 }
1182
Vivien Didelota935c052016-09-29 12:21:53 -04001183 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001184}
1185
Vivien Didelotfad09c72016-06-21 12:28:20 -04001186static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001187 struct mv88e6xxx_atu_entry *entry,
1188 bool static_too)
1189{
1190 int op;
1191 int err;
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001194 if (err)
1195 return err;
1196
Vivien Didelotfad09c72016-06-21 12:28:20 -04001197 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001198 if (err)
1199 return err;
1200
1201 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001202 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1203 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1204 } else {
1205 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1206 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1207 }
1208
Vivien Didelotfad09c72016-06-21 12:28:20 -04001209 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001210}
1211
Vivien Didelotfad09c72016-06-21 12:28:20 -04001212static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001213 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001214{
1215 struct mv88e6xxx_atu_entry entry = {
1216 .fid = fid,
1217 .state = 0, /* EntryState bits must be 0 */
1218 };
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001221}
1222
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001224 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001225{
1226 struct mv88e6xxx_atu_entry entry = {
1227 .trunk = false,
1228 .fid = fid,
1229 };
1230
1231 /* EntryState bits must be 0xF */
1232 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1233
1234 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1235 entry.portv_trunkid = (to_port & 0x0f) << 4;
1236 entry.portv_trunkid |= from_port & 0x0f;
1237
Vivien Didelotfad09c72016-06-21 12:28:20 -04001238 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001239}
1240
Vivien Didelotfad09c72016-06-21 12:28:20 -04001241static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001242 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001243{
1244 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001245 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001246}
1247
Vivien Didelotfad09c72016-06-21 12:28:20 -04001248static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001249{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001250 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001251 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001252 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001253 int i;
1254
1255 /* allow CPU port or DSA link(s) to send frames to every port */
1256 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001257 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001259 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001260 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001261 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001262 output_ports |= BIT(i);
1263
1264 /* allow sending frames to CPU port and DSA link(s) */
1265 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1266 output_ports |= BIT(i);
1267 }
1268 }
1269
1270 /* prevent frames from going back out of the port they came in on */
1271 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001272
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001273 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001274}
1275
Vivien Didelotf81ec902016-05-09 13:22:58 -04001276static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1277 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001278{
Vivien Didelot04bed142016-08-31 18:06:13 -04001279 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001280 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001281 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001282
1283 switch (state) {
1284 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001285 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001286 break;
1287 case BR_STATE_BLOCKING:
1288 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001289 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001290 break;
1291 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001292 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001293 break;
1294 case BR_STATE_FORWARDING:
1295 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001296 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001297 break;
1298 }
1299
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001301 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001303
1304 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001305 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001306}
1307
Vivien Didelot749efcb2016-09-22 16:49:24 -04001308static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1309{
1310 struct mv88e6xxx_chip *chip = ds->priv;
1311 int err;
1312
1313 mutex_lock(&chip->reg_lock);
1314 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1315 mutex_unlock(&chip->reg_lock);
1316
1317 if (err)
1318 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1319}
1320
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001322{
Vivien Didelota935c052016-09-29 12:21:53 -04001323 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001324}
1325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001327{
Vivien Didelota935c052016-09-29 12:21:53 -04001328 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001329
Vivien Didelota935c052016-09-29 12:21:53 -04001330 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1331 if (err)
1332 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001335}
1336
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001338{
1339 int ret;
1340
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001342 if (ret < 0)
1343 return ret;
1344
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001346}
1347
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001349 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001350 unsigned int nibble_offset)
1351{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001352 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001353 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001354
1355 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001356 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001357
Vivien Didelota935c052016-09-29 12:21:53 -04001358 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1359 if (err)
1360 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001361 }
1362
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001363 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001364 unsigned int shift = (i % 4) * 4 + nibble_offset;
1365 u16 reg = regs[i / 4];
1366
1367 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1368 }
1369
1370 return 0;
1371}
1372
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001374 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001375{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001376 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001377}
1378
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001380 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001381{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001382 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001383}
1384
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001386 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001387 unsigned int nibble_offset)
1388{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001389 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001390 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001391
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001392 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001393 unsigned int shift = (i % 4) * 4 + nibble_offset;
1394 u8 data = entry->data[i];
1395
1396 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1397 }
1398
1399 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001400 u16 reg = regs[i];
1401
1402 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1403 if (err)
1404 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001405 }
1406
1407 return 0;
1408}
1409
Vivien Didelotfad09c72016-06-21 12:28:20 -04001410static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001411 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001412{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001414}
1415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001417 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001418{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001419 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001420}
1421
Vivien Didelotfad09c72016-06-21 12:28:20 -04001422static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001423{
Vivien Didelota935c052016-09-29 12:21:53 -04001424 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1425 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001426}
1427
Vivien Didelotfad09c72016-06-21 12:28:20 -04001428static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001429 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001430{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001431 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001432 u16 val;
1433 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001434
Vivien Didelota935c052016-09-29 12:21:53 -04001435 err = _mv88e6xxx_vtu_wait(chip);
1436 if (err)
1437 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001438
Vivien Didelota935c052016-09-29 12:21:53 -04001439 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1440 if (err)
1441 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001442
Vivien Didelota935c052016-09-29 12:21:53 -04001443 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1444 if (err)
1445 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001446
Vivien Didelota935c052016-09-29 12:21:53 -04001447 next.vid = val & GLOBAL_VTU_VID_MASK;
1448 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001449
1450 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001451 err = mv88e6xxx_vtu_data_read(chip, &next);
1452 if (err)
1453 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001454
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001455 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001456 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1457 if (err)
1458 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001459
Vivien Didelota935c052016-09-29 12:21:53 -04001460 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001461 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001462 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1463 * VTU DBNum[3:0] are located in VTU Operation 3:0
1464 */
Vivien Didelota935c052016-09-29 12:21:53 -04001465 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1466 if (err)
1467 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001468
Vivien Didelota935c052016-09-29 12:21:53 -04001469 next.fid = (val & 0xf00) >> 4;
1470 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001471 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001472
Vivien Didelotfad09c72016-06-21 12:28:20 -04001473 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001474 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1475 if (err)
1476 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001477
Vivien Didelota935c052016-09-29 12:21:53 -04001478 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001479 }
1480 }
1481
1482 *entry = next;
1483 return 0;
1484}
1485
Vivien Didelotf81ec902016-05-09 13:22:58 -04001486static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1487 struct switchdev_obj_port_vlan *vlan,
1488 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001489{
Vivien Didelot04bed142016-08-31 18:06:13 -04001490 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001491 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001492 u16 pvid;
1493 int err;
1494
Vivien Didelotfad09c72016-06-21 12:28:20 -04001495 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001496 return -EOPNOTSUPP;
1497
Vivien Didelotfad09c72016-06-21 12:28:20 -04001498 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001499
Vivien Didelot77064f32016-11-04 03:23:30 +01001500 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001501 if (err)
1502 goto unlock;
1503
Vivien Didelotfad09c72016-06-21 12:28:20 -04001504 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001505 if (err)
1506 goto unlock;
1507
1508 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001509 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001510 if (err)
1511 break;
1512
1513 if (!next.valid)
1514 break;
1515
1516 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1517 continue;
1518
1519 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001520 vlan->vid_begin = next.vid;
1521 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001522 vlan->flags = 0;
1523
1524 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1525 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1526
1527 if (next.vid == pvid)
1528 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1529
1530 err = cb(&vlan->obj);
1531 if (err)
1532 break;
1533 } while (next.vid < GLOBAL_VTU_VID_MASK);
1534
1535unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001536 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001537
1538 return err;
1539}
1540
Vivien Didelotfad09c72016-06-21 12:28:20 -04001541static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001542 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001543{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001544 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001545 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001546 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001547
Vivien Didelota935c052016-09-29 12:21:53 -04001548 err = _mv88e6xxx_vtu_wait(chip);
1549 if (err)
1550 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001551
1552 if (!entry->valid)
1553 goto loadpurge;
1554
1555 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001556 err = mv88e6xxx_vtu_data_write(chip, entry);
1557 if (err)
1558 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001561 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001562 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1563 if (err)
1564 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001565 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001566
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001567 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001568 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001569 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1570 if (err)
1571 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001572 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001573 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1574 * VTU DBNum[3:0] are located in VTU Operation 3:0
1575 */
1576 op |= (entry->fid & 0xf0) << 8;
1577 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001578 }
1579
1580 reg = GLOBAL_VTU_VID_VALID;
1581loadpurge:
1582 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001583 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1584 if (err)
1585 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001586
Vivien Didelotfad09c72016-06-21 12:28:20 -04001587 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001588}
1589
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001591 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001592{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001593 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001594 u16 val;
1595 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001596
Vivien Didelota935c052016-09-29 12:21:53 -04001597 err = _mv88e6xxx_vtu_wait(chip);
1598 if (err)
1599 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600
Vivien Didelota935c052016-09-29 12:21:53 -04001601 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1602 sid & GLOBAL_VTU_SID_MASK);
1603 if (err)
1604 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001605
Vivien Didelota935c052016-09-29 12:21:53 -04001606 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1607 if (err)
1608 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001609
Vivien Didelota935c052016-09-29 12:21:53 -04001610 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1611 if (err)
1612 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613
Vivien Didelota935c052016-09-29 12:21:53 -04001614 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001615
Vivien Didelota935c052016-09-29 12:21:53 -04001616 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1617 if (err)
1618 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001619
Vivien Didelota935c052016-09-29 12:21:53 -04001620 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001621
1622 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001623 err = mv88e6xxx_stu_data_read(chip, &next);
1624 if (err)
1625 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001626 }
1627
1628 *entry = next;
1629 return 0;
1630}
1631
Vivien Didelotfad09c72016-06-21 12:28:20 -04001632static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001633 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001634{
1635 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001636 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001637
Vivien Didelota935c052016-09-29 12:21:53 -04001638 err = _mv88e6xxx_vtu_wait(chip);
1639 if (err)
1640 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001641
1642 if (!entry->valid)
1643 goto loadpurge;
1644
1645 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001646 err = mv88e6xxx_stu_data_write(chip, entry);
1647 if (err)
1648 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001649
1650 reg = GLOBAL_VTU_VID_VALID;
1651loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001652 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1653 if (err)
1654 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001655
1656 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001657 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1658 if (err)
1659 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001660
Vivien Didelotfad09c72016-06-21 12:28:20 -04001661 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001662}
1663
Vivien Didelotfad09c72016-06-21 12:28:20 -04001664static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001665{
1666 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001667 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001668 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001669
1670 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1671
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001673 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001674 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001675 if (err)
1676 return err;
1677
1678 set_bit(*fid, fid_bitmap);
1679 }
1680
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001682 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001683 if (err)
1684 return err;
1685
1686 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001688 if (err)
1689 return err;
1690
1691 if (!vlan.valid)
1692 break;
1693
1694 set_bit(vlan.fid, fid_bitmap);
1695 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1696
1697 /* The reset value 0x000 is used to indicate that multiple address
1698 * databases are not needed. Return the next positive available.
1699 */
1700 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001701 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001702 return -ENOSPC;
1703
1704 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001705 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001706}
1707
Vivien Didelotfad09c72016-06-21 12:28:20 -04001708static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001709 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001710{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001711 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001712 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001713 .valid = true,
1714 .vid = vid,
1715 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001716 int i, err;
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001719 if (err)
1720 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001721
Vivien Didelot3d131f02015-11-03 10:52:52 -05001722 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001723 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001724 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1725 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1726 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1729 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001730 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001731
1732 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1733 * implemented, only one STU entry is needed to cover all VTU
1734 * entries. Thus, validate the SID 0.
1735 */
1736 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001737 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001738 if (err)
1739 return err;
1740
1741 if (vstp.sid != vlan.sid || !vstp.valid) {
1742 memset(&vstp, 0, sizeof(vstp));
1743 vstp.valid = true;
1744 vstp.sid = vlan.sid;
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001747 if (err)
1748 return err;
1749 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001750 }
1751
1752 *entry = vlan;
1753 return 0;
1754}
1755
Vivien Didelotfad09c72016-06-21 12:28:20 -04001756static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001757 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001758{
1759 int err;
1760
1761 if (!vid)
1762 return -EINVAL;
1763
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001765 if (err)
1766 return err;
1767
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001769 if (err)
1770 return err;
1771
1772 if (entry->vid != vid || !entry->valid) {
1773 if (!creat)
1774 return -EOPNOTSUPP;
1775 /* -ENOENT would've been more appropriate, but switchdev expects
1776 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1777 */
1778
Vivien Didelotfad09c72016-06-21 12:28:20 -04001779 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001780 }
1781
1782 return err;
1783}
1784
Vivien Didelotda9c3592016-02-12 12:09:40 -05001785static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1786 u16 vid_begin, u16 vid_end)
1787{
Vivien Didelot04bed142016-08-31 18:06:13 -04001788 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001789 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001790 int i, err;
1791
1792 if (!vid_begin)
1793 return -EOPNOTSUPP;
1794
Vivien Didelotfad09c72016-06-21 12:28:20 -04001795 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001796
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001798 if (err)
1799 goto unlock;
1800
1801 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001802 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001803 if (err)
1804 goto unlock;
1805
1806 if (!vlan.valid)
1807 break;
1808
1809 if (vlan.vid > vid_end)
1810 break;
1811
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001812 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001813 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1814 continue;
1815
Andrew Lunn66e28092016-12-11 21:07:19 +01001816 if (!ds->ports[port].netdev)
1817 continue;
1818
Vivien Didelotda9c3592016-02-12 12:09:40 -05001819 if (vlan.data[i] ==
1820 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1821 continue;
1822
Vivien Didelotfad09c72016-06-21 12:28:20 -04001823 if (chip->ports[i].bridge_dev ==
1824 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001825 break; /* same bridge, check next VLAN */
1826
Andrew Lunn66e28092016-12-11 21:07:19 +01001827 if (!chip->ports[i].bridge_dev)
1828 continue;
1829
Andrew Lunnc8b09802016-06-04 21:16:57 +02001830 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001831 "hardware VLAN %d already used by %s\n",
1832 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001833 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001834 err = -EOPNOTSUPP;
1835 goto unlock;
1836 }
1837 } while (vlan.vid < vid_end);
1838
1839unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001840 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001841
1842 return err;
1843}
1844
Vivien Didelotf81ec902016-05-09 13:22:58 -04001845static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1846 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001847{
Vivien Didelot04bed142016-08-31 18:06:13 -04001848 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001849 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001850 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001851 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001852
Vivien Didelotfad09c72016-06-21 12:28:20 -04001853 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001854 return -EOPNOTSUPP;
1855
Vivien Didelotfad09c72016-06-21 12:28:20 -04001856 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001857 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001858 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001859
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001860 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001861}
1862
Vivien Didelot57d32312016-06-20 13:13:58 -04001863static int
1864mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1865 const struct switchdev_obj_port_vlan *vlan,
1866 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001867{
Vivien Didelot04bed142016-08-31 18:06:13 -04001868 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001869 int err;
1870
Vivien Didelotfad09c72016-06-21 12:28:20 -04001871 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001872 return -EOPNOTSUPP;
1873
Vivien Didelotda9c3592016-02-12 12:09:40 -05001874 /* If the requested port doesn't belong to the same bridge as the VLAN
1875 * members, do not support it (yet) and fallback to software VLAN.
1876 */
1877 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1878 vlan->vid_end);
1879 if (err)
1880 return err;
1881
Vivien Didelot76e398a2015-11-01 12:33:55 -05001882 /* We don't need any dynamic resource from the kernel (yet),
1883 * so skip the prepare phase.
1884 */
1885 return 0;
1886}
1887
Vivien Didelotfad09c72016-06-21 12:28:20 -04001888static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001889 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001890{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001891 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001892 int err;
1893
Vivien Didelotfad09c72016-06-21 12:28:20 -04001894 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001895 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001896 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001897
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001898 vlan.data[port] = untagged ?
1899 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1900 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1901
Vivien Didelotfad09c72016-06-21 12:28:20 -04001902 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001903}
1904
Vivien Didelotf81ec902016-05-09 13:22:58 -04001905static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1906 const struct switchdev_obj_port_vlan *vlan,
1907 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001908{
Vivien Didelot04bed142016-08-31 18:06:13 -04001909 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001910 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1911 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1912 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001913
Vivien Didelotfad09c72016-06-21 12:28:20 -04001914 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001915 return;
1916
Vivien Didelotfad09c72016-06-21 12:28:20 -04001917 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001918
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001919 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001920 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001921 netdev_err(ds->ports[port].netdev,
1922 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001923 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001924
Vivien Didelot77064f32016-11-04 03:23:30 +01001925 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001926 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001927 vlan->vid_end);
1928
Vivien Didelotfad09c72016-06-21 12:28:20 -04001929 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001930}
1931
Vivien Didelotfad09c72016-06-21 12:28:20 -04001932static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001933 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001934{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001935 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001936 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001937 int i, err;
1938
Vivien Didelotfad09c72016-06-21 12:28:20 -04001939 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001940 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001941 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001942
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001943 /* Tell switchdev if this VLAN is handled in software */
1944 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001945 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001946
1947 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1948
1949 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001950 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001951 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001952 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001953 continue;
1954
1955 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001956 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001957 break;
1958 }
1959 }
1960
Vivien Didelotfad09c72016-06-21 12:28:20 -04001961 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001962 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001963 return err;
1964
Vivien Didelotfad09c72016-06-21 12:28:20 -04001965 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001966}
1967
Vivien Didelotf81ec902016-05-09 13:22:58 -04001968static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1969 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001970{
Vivien Didelot04bed142016-08-31 18:06:13 -04001971 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001972 u16 pvid, vid;
1973 int err = 0;
1974
Vivien Didelotfad09c72016-06-21 12:28:20 -04001975 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001976 return -EOPNOTSUPP;
1977
Vivien Didelotfad09c72016-06-21 12:28:20 -04001978 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001979
Vivien Didelot77064f32016-11-04 03:23:30 +01001980 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001981 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001982 goto unlock;
1983
Vivien Didelot76e398a2015-11-01 12:33:55 -05001984 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001985 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001986 if (err)
1987 goto unlock;
1988
1989 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001990 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001991 if (err)
1992 goto unlock;
1993 }
1994 }
1995
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001996unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001997 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001998
1999 return err;
2000}
2001
Vivien Didelotfad09c72016-06-21 12:28:20 -04002002static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002003 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002004{
Vivien Didelota935c052016-09-29 12:21:53 -04002005 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002006
2007 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002008 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
2009 (addr[i * 2] << 8) | addr[i * 2 + 1]);
2010 if (err)
2011 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002012 }
2013
2014 return 0;
2015}
2016
Vivien Didelotfad09c72016-06-21 12:28:20 -04002017static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002018 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002019{
Vivien Didelota935c052016-09-29 12:21:53 -04002020 u16 val;
2021 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002022
2023 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002024 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2025 if (err)
2026 return err;
2027
2028 addr[i * 2] = val >> 8;
2029 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002030 }
2031
2032 return 0;
2033}
2034
Vivien Didelotfad09c72016-06-21 12:28:20 -04002035static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002036 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002037{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002038 int ret;
2039
Vivien Didelotfad09c72016-06-21 12:28:20 -04002040 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002041 if (ret < 0)
2042 return ret;
2043
Vivien Didelotfad09c72016-06-21 12:28:20 -04002044 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002045 if (ret < 0)
2046 return ret;
2047
Vivien Didelotfad09c72016-06-21 12:28:20 -04002048 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002049 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002050 return ret;
2051
Vivien Didelotfad09c72016-06-21 12:28:20 -04002052 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002053}
David S. Millercdf09692015-08-11 12:00:37 -07002054
Vivien Didelot88472932016-09-19 19:56:11 -04002055static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2056 struct mv88e6xxx_atu_entry *entry);
2057
2058static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2059 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2060{
2061 struct mv88e6xxx_atu_entry next;
2062 int err;
2063
Andrew Lunn59527582017-01-04 19:56:24 +01002064 memcpy(next.mac, addr, ETH_ALEN);
2065 eth_addr_dec(next.mac);
Vivien Didelot88472932016-09-19 19:56:11 -04002066
2067 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2068 if (err)
2069 return err;
2070
2071 do {
2072 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2073 if (err)
2074 return err;
2075
2076 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2077 break;
2078
2079 if (ether_addr_equal(next.mac, addr)) {
2080 *entry = next;
2081 return 0;
2082 }
Andrew Lunn59527582017-01-04 19:56:24 +01002083 } while (ether_addr_greater(addr, next.mac));
Vivien Didelot88472932016-09-19 19:56:11 -04002084
2085 memset(entry, 0, sizeof(*entry));
2086 entry->fid = fid;
2087 ether_addr_copy(entry->mac, addr);
2088
2089 return 0;
2090}
2091
Vivien Didelot83dabd12016-08-31 11:50:04 -04002092static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2093 const unsigned char *addr, u16 vid,
2094 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002095{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002096 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002097 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002098 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002099
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002100 /* Null VLAN ID corresponds to the port private database */
2101 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002102 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002103 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002104 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002105 if (err)
2106 return err;
2107
Vivien Didelot88472932016-09-19 19:56:11 -04002108 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2109 if (err)
2110 return err;
2111
2112 /* Purge the ATU entry only if no port is using it anymore */
2113 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2114 entry.portv_trunkid &= ~BIT(port);
2115 if (!entry.portv_trunkid)
2116 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2117 } else {
2118 entry.portv_trunkid |= BIT(port);
2119 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002120 }
2121
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002123}
2124
Vivien Didelotf81ec902016-05-09 13:22:58 -04002125static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2126 const struct switchdev_obj_port_fdb *fdb,
2127 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002128{
2129 /* We don't need any dynamic resource from the kernel (yet),
2130 * so skip the prepare phase.
2131 */
2132 return 0;
2133}
2134
Vivien Didelotf81ec902016-05-09 13:22:58 -04002135static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2136 const struct switchdev_obj_port_fdb *fdb,
2137 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002138{
Vivien Didelot04bed142016-08-31 18:06:13 -04002139 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002140
Vivien Didelotfad09c72016-06-21 12:28:20 -04002141 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002142 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2143 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2144 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002145 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002146}
2147
Vivien Didelotf81ec902016-05-09 13:22:58 -04002148static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2149 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002150{
Vivien Didelot04bed142016-08-31 18:06:13 -04002151 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002152 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002153
Vivien Didelotfad09c72016-06-21 12:28:20 -04002154 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002155 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2156 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002157 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002158
Vivien Didelot83dabd12016-08-31 11:50:04 -04002159 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002160}
2161
Vivien Didelotfad09c72016-06-21 12:28:20 -04002162static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002163 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002164{
Vivien Didelot1d194042015-08-10 09:09:51 -04002165 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002166 u16 val;
2167 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002168
2169 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002170
Vivien Didelota935c052016-09-29 12:21:53 -04002171 err = _mv88e6xxx_atu_wait(chip);
2172 if (err)
2173 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002174
Vivien Didelota935c052016-09-29 12:21:53 -04002175 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2176 if (err)
2177 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002178
Vivien Didelota935c052016-09-29 12:21:53 -04002179 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2180 if (err)
2181 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002182
Vivien Didelota935c052016-09-29 12:21:53 -04002183 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2184 if (err)
2185 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002186
Vivien Didelota935c052016-09-29 12:21:53 -04002187 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002188 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2189 unsigned int mask, shift;
2190
Vivien Didelota935c052016-09-29 12:21:53 -04002191 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002192 next.trunk = true;
2193 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2194 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2195 } else {
2196 next.trunk = false;
2197 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2198 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2199 }
2200
Vivien Didelota935c052016-09-29 12:21:53 -04002201 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002202 }
2203
2204 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002205 return 0;
2206}
2207
Vivien Didelot83dabd12016-08-31 11:50:04 -04002208static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2209 u16 fid, u16 vid, int port,
2210 struct switchdev_obj *obj,
2211 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002212{
2213 struct mv88e6xxx_atu_entry addr = {
2214 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2215 };
2216 int err;
2217
Vivien Didelotfad09c72016-06-21 12:28:20 -04002218 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002219 if (err)
2220 return err;
2221
2222 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002223 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002224 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002225 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002226
2227 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2228 break;
2229
Vivien Didelot83dabd12016-08-31 11:50:04 -04002230 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2231 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002232
Vivien Didelot83dabd12016-08-31 11:50:04 -04002233 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2234 struct switchdev_obj_port_fdb *fdb;
2235
2236 if (!is_unicast_ether_addr(addr.mac))
2237 continue;
2238
2239 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002240 fdb->vid = vid;
2241 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002242 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2243 fdb->ndm_state = NUD_NOARP;
2244 else
2245 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002246 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2247 struct switchdev_obj_port_mdb *mdb;
2248
2249 if (!is_multicast_ether_addr(addr.mac))
2250 continue;
2251
2252 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2253 mdb->vid = vid;
2254 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002255 } else {
2256 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002257 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002258
2259 err = cb(obj);
2260 if (err)
2261 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002262 } while (!is_broadcast_ether_addr(addr.mac));
2263
2264 return err;
2265}
2266
Vivien Didelot83dabd12016-08-31 11:50:04 -04002267static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2268 struct switchdev_obj *obj,
2269 int (*cb)(struct switchdev_obj *obj))
2270{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002271 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002272 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2273 };
2274 u16 fid;
2275 int err;
2276
2277 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002278 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002279 if (err)
2280 return err;
2281
2282 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2283 if (err)
2284 return err;
2285
2286 /* Dump VLANs' Filtering Information Databases */
2287 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2288 if (err)
2289 return err;
2290
2291 do {
2292 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2293 if (err)
2294 return err;
2295
2296 if (!vlan.valid)
2297 break;
2298
2299 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2300 obj, cb);
2301 if (err)
2302 return err;
2303 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2304
2305 return err;
2306}
2307
Vivien Didelotf81ec902016-05-09 13:22:58 -04002308static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2309 struct switchdev_obj_port_fdb *fdb,
2310 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002311{
Vivien Didelot04bed142016-08-31 18:06:13 -04002312 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002313 int err;
2314
Vivien Didelotfad09c72016-06-21 12:28:20 -04002315 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002316 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002317 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002318
2319 return err;
2320}
2321
Vivien Didelotf81ec902016-05-09 13:22:58 -04002322static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2323 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002324{
Vivien Didelot04bed142016-08-31 18:06:13 -04002325 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002326 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002327
Vivien Didelotfad09c72016-06-21 12:28:20 -04002328 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002329
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002330 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002331 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002332
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002333 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002334 if (chip->ports[i].bridge_dev == bridge) {
2335 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002336 if (err)
2337 break;
2338 }
2339 }
2340
Vivien Didelotfad09c72016-06-21 12:28:20 -04002341 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002342
Vivien Didelot466dfa02016-02-26 13:16:05 -05002343 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002344}
2345
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002346static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2347 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002348{
Vivien Didelot04bed142016-08-31 18:06:13 -04002349 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002350 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002351 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002352
Vivien Didelotfad09c72016-06-21 12:28:20 -04002353 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002354
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002355 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002356 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002357
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002358 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002359 if (i == port || chip->ports[i].bridge_dev == bridge)
2360 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002361 netdev_warn(ds->ports[i].netdev,
2362 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002363
Vivien Didelotfad09c72016-06-21 12:28:20 -04002364 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002365}
2366
Vivien Didelot17e708b2016-12-05 17:30:27 -05002367static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2368{
2369 if (chip->info->ops->reset)
2370 return chip->info->ops->reset(chip);
2371
2372 return 0;
2373}
2374
Vivien Didelot309eca62016-12-05 17:30:26 -05002375static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2376{
2377 struct gpio_desc *gpiod = chip->reset;
2378
2379 /* If there is a GPIO connected to the reset pin, toggle it */
2380 if (gpiod) {
2381 gpiod_set_value_cansleep(gpiod, 1);
2382 usleep_range(10000, 20000);
2383 gpiod_set_value_cansleep(gpiod, 0);
2384 usleep_range(10000, 20000);
2385 }
2386}
2387
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002388static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2389{
2390 int i, err;
2391
2392 /* Set all ports to the Disabled state */
2393 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2394 err = mv88e6xxx_port_set_state(chip, i,
2395 PORT_CONTROL_STATE_DISABLED);
2396 if (err)
2397 return err;
2398 }
2399
2400 /* Wait for transmit queues to drain,
2401 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2402 */
2403 usleep_range(2000, 4000);
2404
2405 return 0;
2406}
2407
Vivien Didelotfad09c72016-06-21 12:28:20 -04002408static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002409{
Vivien Didelota935c052016-09-29 12:21:53 -04002410 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002411
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002412 err = mv88e6xxx_disable_ports(chip);
2413 if (err)
2414 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002415
Vivien Didelot309eca62016-12-05 17:30:26 -05002416 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002417
Vivien Didelot17e708b2016-12-05 17:30:27 -05002418 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002419}
2420
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002421static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002422{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002423 u16 val;
2424 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002425
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002426 /* Clear Power Down bit */
2427 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2428 if (err)
2429 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002430
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002431 if (val & BMCR_PDOWN) {
2432 val &= ~BMCR_PDOWN;
2433 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002434 }
2435
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002436 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002437}
2438
Andrew Lunn56995cb2016-12-03 04:35:19 +01002439static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
2440 int upstream_port)
2441{
2442 int err;
2443
2444 err = chip->info->ops->port_set_frame_mode(
2445 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2446 if (err)
2447 return err;
2448
2449 return chip->info->ops->port_set_egress_unknowns(
2450 chip, port, port == upstream_port);
2451}
2452
2453static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
2454{
2455 int err;
2456
2457 switch (chip->info->tag_protocol) {
2458 case DSA_TAG_PROTO_EDSA:
2459 err = chip->info->ops->port_set_frame_mode(
2460 chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
2461 if (err)
2462 return err;
2463
2464 err = mv88e6xxx_port_set_egress_mode(
2465 chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
2466 if (err)
2467 return err;
2468
2469 if (chip->info->ops->port_set_ether_type)
2470 err = chip->info->ops->port_set_ether_type(
2471 chip, port, ETH_P_EDSA);
2472 break;
2473
2474 case DSA_TAG_PROTO_DSA:
2475 err = chip->info->ops->port_set_frame_mode(
2476 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2477 if (err)
2478 return err;
2479
2480 err = mv88e6xxx_port_set_egress_mode(
2481 chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
2482 break;
2483 default:
2484 err = -EINVAL;
2485 }
2486
2487 if (err)
2488 return err;
2489
2490 return chip->info->ops->port_set_egress_unknowns(chip, port, true);
2491}
2492
2493static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
2494{
2495 int err;
2496
2497 err = chip->info->ops->port_set_frame_mode(
2498 chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
2499 if (err)
2500 return err;
2501
2502 return chip->info->ops->port_set_egress_unknowns(chip, port, false);
2503}
2504
Vivien Didelotfad09c72016-06-21 12:28:20 -04002505static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002506{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002507 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002508 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002509 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002510
Vivien Didelotd78343d2016-11-04 03:23:36 +01002511 /* MAC Forcing register: don't force link, speed, duplex or flow control
2512 * state to any particular values on physical ports, but force the CPU
2513 * port and all DSA ports to their maximum bandwidth and full duplex.
2514 */
2515 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2516 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2517 SPEED_MAX, DUPLEX_FULL,
2518 PHY_INTERFACE_MODE_NA);
2519 else
2520 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2521 SPEED_UNFORCED, DUPLEX_UNFORCED,
2522 PHY_INTERFACE_MODE_NA);
2523 if (err)
2524 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002525
2526 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2527 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2528 * tunneling, determine priority by looking at 802.1p and IP
2529 * priority fields (IP prio has precedence), and set STP state
2530 * to Forwarding.
2531 *
2532 * If this is the CPU link, use DSA or EDSA tagging depending
2533 * on which tagging mode was configured.
2534 *
2535 * If this is a link to another switch, use DSA tagging mode.
2536 *
2537 * If this is the upstream port for this switch, enable
2538 * forwarding of unknown unicasts and multicasts.
2539 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002540 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002541 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2542 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002543 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2544 if (err)
2545 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002546
Andrew Lunn56995cb2016-12-03 04:35:19 +01002547 if (dsa_is_cpu_port(ds, port)) {
2548 err = mv88e6xxx_setup_port_cpu(chip, port);
2549 } else if (dsa_is_dsa_port(ds, port)) {
2550 err = mv88e6xxx_setup_port_dsa(chip, port,
2551 dsa_upstream_port(ds));
2552 } else {
2553 err = mv88e6xxx_setup_port_normal(chip, port);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002554 }
Andrew Lunn56995cb2016-12-03 04:35:19 +01002555 if (err)
2556 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002557
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002558 /* If this port is connected to a SerDes, make sure the SerDes is not
2559 * powered down.
2560 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002561 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002562 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2563 if (err)
2564 return err;
2565 reg &= PORT_STATUS_CMODE_MASK;
2566 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2567 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2568 (reg == PORT_STATUS_CMODE_SGMII)) {
2569 err = mv88e6xxx_serdes_power_on(chip);
2570 if (err < 0)
2571 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002572 }
2573 }
2574
Vivien Didelot8efdda42015-08-13 12:52:23 -04002575 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002576 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002577 * untagged frames on this port, do a destination address lookup on all
2578 * received packets as usual, disable ARP mirroring and don't send a
2579 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002580 */
2581 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002582 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2583 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2584 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2585 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002586 reg = PORT_CONTROL_2_MAP_DA;
2587
Vivien Didelotfad09c72016-06-21 12:28:20 -04002588 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002589 /* Set the upstream port this port should use */
2590 reg |= dsa_upstream_port(ds);
2591 /* enable forwarding of unknown multicast addresses to
2592 * the upstream port
2593 */
2594 if (port == dsa_upstream_port(ds))
2595 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2596 }
2597
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002598 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002599
Andrew Lunn54d792f2015-05-06 01:09:47 +02002600 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002601 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2602 if (err)
2603 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002604 }
2605
Andrew Lunn5f436662016-12-03 04:45:17 +01002606 if (chip->info->ops->port_jumbo_config) {
2607 err = chip->info->ops->port_jumbo_config(chip, port);
2608 if (err)
2609 return err;
2610 }
2611
Andrew Lunn54d792f2015-05-06 01:09:47 +02002612 /* Port Association Vector: when learning source addresses
2613 * of packets, add the address to the address database using
2614 * a port bitmap that has only the bit for this port set and
2615 * the other bits clear.
2616 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002617 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002618 /* Disable learning for CPU port */
2619 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002620 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002621
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002622 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2623 if (err)
2624 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002625
2626 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002627 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2628 if (err)
2629 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002630
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002631 if (chip->info->ops->port_pause_config) {
2632 err = chip->info->ops->port_pause_config(chip, port);
2633 if (err)
2634 return err;
2635 }
2636
Vivien Didelotfad09c72016-06-21 12:28:20 -04002637 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2638 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2639 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002640 /* Port ATU control: disable limiting the number of
2641 * address database entries that this port is allowed
2642 * to use.
2643 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002644 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2645 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002646 /* Priority Override: disable DA, SA and VTU priority
2647 * override.
2648 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002649 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2650 0x0000);
2651 if (err)
2652 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002653 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002654
Andrew Lunnef0a7312016-12-03 04:35:16 +01002655 if (chip->info->ops->port_tag_remap) {
2656 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002657 if (err)
2658 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002659 }
2660
Andrew Lunnef70b112016-12-03 04:45:18 +01002661 if (chip->info->ops->port_egress_rate_limiting) {
2662 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002663 if (err)
2664 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002665 }
2666
Guenter Roeck366f0a02015-03-26 18:36:30 -07002667 /* Port Control 1: disable trunking, disable sending
2668 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002669 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002670 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2671 if (err)
2672 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002673
Vivien Didelot207afda2016-04-14 14:42:09 -04002674 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002675 * database, and allow bidirectional communication between the
2676 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002677 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002678 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002679 if (err)
2680 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002681
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002682 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2683 if (err)
2684 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002685
2686 /* Default VLAN ID and priority: don't set a default VLAN
2687 * ID, and set the default packet priority to zero.
2688 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002689 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002690}
2691
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002692static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002693{
2694 int err;
2695
Vivien Didelota935c052016-09-29 12:21:53 -04002696 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002697 if (err)
2698 return err;
2699
Vivien Didelota935c052016-09-29 12:21:53 -04002700 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002701 if (err)
2702 return err;
2703
Vivien Didelota935c052016-09-29 12:21:53 -04002704 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2705 if (err)
2706 return err;
2707
2708 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002709}
2710
Vivien Didelotacddbd22016-07-18 20:45:39 -04002711static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2712 unsigned int msecs)
2713{
2714 const unsigned int coeff = chip->info->age_time_coeff;
2715 const unsigned int min = 0x01 * coeff;
2716 const unsigned int max = 0xff * coeff;
2717 u8 age_time;
2718 u16 val;
2719 int err;
2720
2721 if (msecs < min || msecs > max)
2722 return -ERANGE;
2723
2724 /* Round to nearest multiple of coeff */
2725 age_time = (msecs + coeff / 2) / coeff;
2726
Vivien Didelota935c052016-09-29 12:21:53 -04002727 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002728 if (err)
2729 return err;
2730
2731 /* AgeTime is 11:4 bits */
2732 val &= ~0xff0;
2733 val |= age_time << 4;
2734
Vivien Didelota935c052016-09-29 12:21:53 -04002735 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002736}
2737
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002738static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2739 unsigned int ageing_time)
2740{
Vivien Didelot04bed142016-08-31 18:06:13 -04002741 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002742 int err;
2743
2744 mutex_lock(&chip->reg_lock);
2745 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2746 mutex_unlock(&chip->reg_lock);
2747
2748 return err;
2749}
2750
Vivien Didelot97299342016-07-18 20:45:30 -04002751static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002752{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002753 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002754 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002755 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002756
Vivien Didelot119477b2016-05-09 13:22:51 -04002757 /* Enable the PHY Polling Unit if present, don't discard any packets,
2758 * and mask all interrupt sources.
2759 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002760 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002761 if (err)
2762 return err;
2763
Andrew Lunn33641992016-12-03 04:35:17 +01002764 if (chip->info->ops->g1_set_cpu_port) {
2765 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2766 if (err)
2767 return err;
2768 }
2769
2770 if (chip->info->ops->g1_set_egress_port) {
2771 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2772 if (err)
2773 return err;
2774 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002775
Vivien Didelot50484ff2016-05-09 13:22:54 -04002776 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002777 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2778 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2779 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002780 if (err)
2781 return err;
2782
Vivien Didelotacddbd22016-07-18 20:45:39 -04002783 /* Clear all the VTU and STU entries */
2784 err = _mv88e6xxx_vtu_stu_flush(chip);
2785 if (err < 0)
2786 return err;
2787
Vivien Didelot08a01262016-05-09 13:22:50 -04002788 /* Set the default address aging time to 5 minutes, and
2789 * enable address learn messages to be sent to all message
2790 * ports.
2791 */
Vivien Didelota935c052016-09-29 12:21:53 -04002792 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2793 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002794 if (err)
2795 return err;
2796
Vivien Didelotacddbd22016-07-18 20:45:39 -04002797 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2798 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002799 return err;
2800
2801 /* Clear all ATU entries */
2802 err = _mv88e6xxx_atu_flush(chip, 0, true);
2803 if (err)
2804 return err;
2805
Vivien Didelot08a01262016-05-09 13:22:50 -04002806 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002807 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002808 if (err)
2809 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002810 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002811 if (err)
2812 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002813 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002814 if (err)
2815 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002816 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002817 if (err)
2818 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002819 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002820 if (err)
2821 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002822 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002823 if (err)
2824 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002825 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002826 if (err)
2827 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002828 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002829 if (err)
2830 return err;
2831
2832 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002833 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002834 if (err)
2835 return err;
2836
Andrew Lunnde2273872016-11-21 23:27:01 +01002837 /* Initialize the statistics unit */
2838 err = mv88e6xxx_stats_set_histogram(chip);
2839 if (err)
2840 return err;
2841
Vivien Didelot97299342016-07-18 20:45:30 -04002842 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002843 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2844 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002845 if (err)
2846 return err;
2847
2848 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002849 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002850 if (err)
2851 return err;
2852
2853 return 0;
2854}
2855
Vivien Didelotf81ec902016-05-09 13:22:58 -04002856static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002857{
Vivien Didelot04bed142016-08-31 18:06:13 -04002858 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002859 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002860 int i;
2861
Vivien Didelotfad09c72016-06-21 12:28:20 -04002862 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002863 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002864
Vivien Didelotfad09c72016-06-21 12:28:20 -04002865 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002866
Vivien Didelot97299342016-07-18 20:45:30 -04002867 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002868 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002869 err = mv88e6xxx_setup_port(chip, i);
2870 if (err)
2871 goto unlock;
2872 }
2873
2874 /* Setup Switch Global 1 Registers */
2875 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002876 if (err)
2877 goto unlock;
2878
Vivien Didelot97299342016-07-18 20:45:30 -04002879 /* Setup Switch Global 2 Registers */
2880 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2881 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002882 if (err)
2883 goto unlock;
2884 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002885
Andrew Lunn6e55f692016-12-03 04:45:16 +01002886 /* Some generations have the configuration of sending reserved
2887 * management frames to the CPU in global2, others in
2888 * global1. Hence it does not fit the two setup functions
2889 * above.
2890 */
2891 if (chip->info->ops->mgmt_rsvd2cpu) {
2892 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2893 if (err)
2894 goto unlock;
2895 }
2896
Vivien Didelot6b17e862015-08-13 12:52:18 -04002897unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002898 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002899
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002900 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002901}
2902
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002903static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2904{
Vivien Didelot04bed142016-08-31 18:06:13 -04002905 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002906 int err;
2907
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002908 if (!chip->info->ops->set_switch_mac)
2909 return -EOPNOTSUPP;
2910
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002911 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002912 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002913 mutex_unlock(&chip->reg_lock);
2914
2915 return err;
2916}
2917
Vivien Didelote57e5e72016-08-15 17:19:00 -04002918static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002919{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002920 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2921 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002922 u16 val;
2923 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002924
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002925 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002926 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002927
Andrew Lunnee26a222017-01-24 14:53:48 +01002928 if (!chip->info->ops->phy_read)
2929 return -EOPNOTSUPP;
2930
Vivien Didelotfad09c72016-06-21 12:28:20 -04002931 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002932 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002933 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002934
2935 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002936}
2937
Vivien Didelote57e5e72016-08-15 17:19:00 -04002938static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002939{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002940 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2941 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002942 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002943
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002944 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002945 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002946
Andrew Lunnee26a222017-01-24 14:53:48 +01002947 if (!chip->info->ops->phy_write)
2948 return -EOPNOTSUPP;
2949
Vivien Didelotfad09c72016-06-21 12:28:20 -04002950 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002951 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002952 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002953
2954 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002955}
2956
Vivien Didelotfad09c72016-06-21 12:28:20 -04002957static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002958 struct device_node *np,
2959 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002960{
2961 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002962 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002963 struct mii_bus *bus;
2964 int err;
2965
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002966 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002967 if (!bus)
2968 return -ENOMEM;
2969
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002970 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002971 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002972 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002973 INIT_LIST_HEAD(&mdio_bus->list);
2974 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002975
Andrew Lunnb516d452016-06-04 21:17:06 +02002976 if (np) {
2977 bus->name = np->full_name;
2978 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2979 } else {
2980 bus->name = "mv88e6xxx SMI";
2981 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2982 }
2983
2984 bus->read = mv88e6xxx_mdio_read;
2985 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002986 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002987
Andrew Lunna3c53be52017-01-24 14:53:50 +01002988 if (np)
2989 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002990 else
2991 err = mdiobus_register(bus);
2992 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002993 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002994 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002995 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002996
2997 if (external)
2998 list_add_tail(&mdio_bus->list, &chip->mdios);
2999 else
3000 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003001
3002 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003003}
3004
Andrew Lunna3c53be52017-01-24 14:53:50 +01003005static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
3006 { .compatible = "marvell,mv88e6xxx-mdio-external",
3007 .data = (void *)true },
3008 { },
3009};
3010
3011static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3012 struct device_node *np)
3013{
3014 const struct of_device_id *match;
3015 struct device_node *child;
3016 int err;
3017
3018 /* Always register one mdio bus for the internal/default mdio
3019 * bus. This maybe represented in the device tree, but is
3020 * optional.
3021 */
3022 child = of_get_child_by_name(np, "mdio");
3023 err = mv88e6xxx_mdio_register(chip, child, false);
3024 if (err)
3025 return err;
3026
3027 /* Walk the device tree, and see if there are any other nodes
3028 * which say they are compatible with the external mdio
3029 * bus.
3030 */
3031 for_each_available_child_of_node(np, child) {
3032 match = of_match_node(mv88e6xxx_mdio_external_match, child);
3033 if (match) {
3034 err = mv88e6xxx_mdio_register(chip, child, true);
3035 if (err)
3036 return err;
3037 }
3038 }
3039
3040 return 0;
3041}
3042
3043static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003044
3045{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003046 struct mv88e6xxx_mdio_bus *mdio_bus;
3047 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003048
Andrew Lunna3c53be52017-01-24 14:53:50 +01003049 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3050 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003051
Andrew Lunna3c53be52017-01-24 14:53:50 +01003052 mdiobus_unregister(bus);
3053 }
Andrew Lunnb516d452016-06-04 21:17:06 +02003054}
3055
Vivien Didelot855b1932016-07-20 18:18:35 -04003056static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3057{
Vivien Didelot04bed142016-08-31 18:06:13 -04003058 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003059
3060 return chip->eeprom_len;
3061}
3062
Vivien Didelot855b1932016-07-20 18:18:35 -04003063static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3064 struct ethtool_eeprom *eeprom, u8 *data)
3065{
Vivien Didelot04bed142016-08-31 18:06:13 -04003066 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003067 int err;
3068
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003069 if (!chip->info->ops->get_eeprom)
3070 return -EOPNOTSUPP;
3071
Vivien Didelot855b1932016-07-20 18:18:35 -04003072 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003073 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003074 mutex_unlock(&chip->reg_lock);
3075
3076 if (err)
3077 return err;
3078
3079 eeprom->magic = 0xc3ec4951;
3080
3081 return 0;
3082}
3083
Vivien Didelot855b1932016-07-20 18:18:35 -04003084static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3085 struct ethtool_eeprom *eeprom, u8 *data)
3086{
Vivien Didelot04bed142016-08-31 18:06:13 -04003087 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003088 int err;
3089
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003090 if (!chip->info->ops->set_eeprom)
3091 return -EOPNOTSUPP;
3092
Vivien Didelot855b1932016-07-20 18:18:35 -04003093 if (eeprom->magic != 0xc3ec4951)
3094 return -EINVAL;
3095
3096 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003097 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003098 mutex_unlock(&chip->reg_lock);
3099
3100 return err;
3101}
3102
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003103static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003104 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003105 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003106 .phy_read = mv88e6xxx_phy_ppu_read,
3107 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003108 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003109 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003110 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003111 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003112 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3113 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3114 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003115 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003116 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003117 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003118 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3119 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003120 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003121 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3122 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003123 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003124 .ppu_enable = mv88e6185_g1_ppu_enable,
3125 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003126 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003127};
3128
3129static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003130 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003131 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003132 .phy_read = mv88e6xxx_phy_ppu_read,
3133 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003134 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003135 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003136 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003137 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3138 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003139 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003140 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3141 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003142 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003143 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003144 .ppu_enable = mv88e6185_g1_ppu_enable,
3145 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003146 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003147};
3148
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003149static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003150 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003151 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3152 .phy_read = mv88e6xxx_g2_smi_phy_read,
3153 .phy_write = mv88e6xxx_g2_smi_phy_write,
3154 .port_set_link = mv88e6xxx_port_set_link,
3155 .port_set_duplex = mv88e6xxx_port_set_duplex,
3156 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003157 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003158 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3159 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3160 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003161 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003162 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003163 .port_pause_config = mv88e6097_port_pause_config,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003164 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3165 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3166 .stats_get_strings = mv88e6095_stats_get_strings,
3167 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003168 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3169 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003170 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003171 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003172};
3173
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003174static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003175 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003176 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003177 .phy_read = mv88e6165_phy_read,
3178 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003179 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003180 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003181 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003182 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3183 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003184 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003185 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3186 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003187 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003188 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3189 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003190 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003191 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003192};
3193
3194static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003195 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003196 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003197 .phy_read = mv88e6xxx_phy_ppu_read,
3198 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003199 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003200 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003201 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003202 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003203 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3204 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3205 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003206 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003207 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003208 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003209 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003210 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3211 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003212 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003213 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3214 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003215 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003216 .ppu_enable = mv88e6185_g1_ppu_enable,
3217 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003218 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003219};
3220
3221static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003222 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003223 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003224 .phy_read = mv88e6165_phy_read,
3225 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003226 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003227 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003228 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003229 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003230 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3231 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3232 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003233 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003234 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003235 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003236 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003237 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3238 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003239 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003240 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3241 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003242 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003243 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003244};
3245
3246static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003247 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003248 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003249 .phy_read = mv88e6165_phy_read,
3250 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003251 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003252 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003253 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003254 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003255 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3256 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003257 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003258 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3259 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003260 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003261 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003262};
3263
3264static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003265 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003266 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003267 .phy_read = mv88e6xxx_g2_smi_phy_read,
3268 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003269 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003270 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003271 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003272 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003273 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003274 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3275 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3276 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003277 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003278 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003279 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003280 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003281 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3282 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003283 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003284 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3285 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003286 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003287 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003288};
3289
3290static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003291 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003292 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3293 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003294 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003295 .phy_read = mv88e6xxx_g2_smi_phy_read,
3296 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003297 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003298 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003299 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003300 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003301 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003302 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3303 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3304 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003305 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003306 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003307 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003308 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003309 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3310 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003311 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003312 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3313 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003314 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003315 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003316};
3317
3318static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003319 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003320 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003321 .phy_read = mv88e6xxx_g2_smi_phy_read,
3322 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003323 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003324 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003325 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003326 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003327 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003328 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3329 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3330 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003331 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003332 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003333 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003334 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003335 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3336 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003337 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003338 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3339 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003340 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003341 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003342};
3343
3344static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003345 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003346 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3347 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003348 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003349 .phy_read = mv88e6xxx_g2_smi_phy_read,
3350 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003351 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003352 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003353 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003354 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003355 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003356 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3357 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3358 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003359 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003360 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003361 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003362 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003363 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3364 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003365 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003366 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3367 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003368 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003369 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003370};
3371
3372static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003373 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003374 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003375 .phy_read = mv88e6xxx_phy_ppu_read,
3376 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003377 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003378 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003379 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003380 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3381 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunnef70b112016-12-03 04:45:18 +01003382 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003383 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003384 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3385 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003386 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003387 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3388 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003389 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003390 .ppu_enable = mv88e6185_g1_ppu_enable,
3391 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003392 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003393};
3394
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003395static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003396 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003397 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3398 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003399 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3400 .phy_read = mv88e6xxx_g2_smi_phy_read,
3401 .phy_write = mv88e6xxx_g2_smi_phy_write,
3402 .port_set_link = mv88e6xxx_port_set_link,
3403 .port_set_duplex = mv88e6xxx_port_set_duplex,
3404 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3405 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003406 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003407 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3408 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3409 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003410 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003411 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003412 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003413 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3414 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003415 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003416 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3417 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003418 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003419 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420};
3421
3422static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003423 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003424 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3425 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003426 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3427 .phy_read = mv88e6xxx_g2_smi_phy_read,
3428 .phy_write = mv88e6xxx_g2_smi_phy_write,
3429 .port_set_link = mv88e6xxx_port_set_link,
3430 .port_set_duplex = mv88e6xxx_port_set_duplex,
3431 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3432 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003433 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003434 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3435 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3436 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003437 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003438 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003439 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003440 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3441 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003442 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003443 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3444 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003445 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003446 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003447};
3448
3449static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003450 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003451 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3452 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003453 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3454 .phy_read = mv88e6xxx_g2_smi_phy_read,
3455 .phy_write = mv88e6xxx_g2_smi_phy_write,
3456 .port_set_link = mv88e6xxx_port_set_link,
3457 .port_set_duplex = mv88e6xxx_port_set_duplex,
3458 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3459 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003460 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003461 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3462 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3463 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003464 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003465 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003466 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003467 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3468 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003469 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003470 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3471 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003472 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003473 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003474};
3475
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003476static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003477 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003478 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3479 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003480 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003481 .phy_read = mv88e6xxx_g2_smi_phy_read,
3482 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003483 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003484 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003485 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003486 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003487 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003488 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3489 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3490 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003491 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003492 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003493 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003494 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003495 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3496 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003497 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003498 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3499 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003500 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003501 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003502};
3503
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003504static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003505 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003506 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3507 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003508 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3509 .phy_read = mv88e6xxx_g2_smi_phy_read,
3510 .phy_write = mv88e6xxx_g2_smi_phy_write,
3511 .port_set_link = mv88e6xxx_port_set_link,
3512 .port_set_duplex = mv88e6xxx_port_set_duplex,
3513 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3514 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003515 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003516 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3517 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3518 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003519 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003520 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003521 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003522 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3523 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003524 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003525 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3526 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003527 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003528 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003529};
3530
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003531static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003532 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003533 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3534 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003535 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003536 .phy_read = mv88e6xxx_g2_smi_phy_read,
3537 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003538 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003539 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003540 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003541 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003542 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3543 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3544 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003545 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003546 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003547 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003548 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003549 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3550 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003551 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003552 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3553 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003554 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003555 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003556};
3557
3558static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003559 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003560 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3561 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003562 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003563 .phy_read = mv88e6xxx_g2_smi_phy_read,
3564 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003565 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003566 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003567 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003568 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003569 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3570 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3571 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003572 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003573 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003574 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003575 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003576 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3577 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003578 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003579 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3580 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003581 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003582};
3583
3584static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003585 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003586 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003587 .phy_read = mv88e6xxx_g2_smi_phy_read,
3588 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003589 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003590 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003591 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003592 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003593 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003594 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3595 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3596 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003597 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003598 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003599 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003600 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003601 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3602 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003603 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003604 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3605 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003606 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003607 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003608};
3609
3610static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003611 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003612 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003613 .phy_read = mv88e6xxx_g2_smi_phy_read,
3614 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003615 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003616 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003617 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003618 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003619 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003620 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3621 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3622 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003623 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003624 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003625 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003626 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003627 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3628 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003629 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003630 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3631 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003632 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003633 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003634};
3635
3636static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003637 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003638 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3639 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003640 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003641 .phy_read = mv88e6xxx_g2_smi_phy_read,
3642 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003643 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003644 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003645 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003646 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003647 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003648 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3649 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3650 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003651 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003652 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003653 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003654 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003655 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3656 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003657 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003658 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3659 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003660 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003661 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003662};
3663
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003664static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003665 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003666 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3667 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003668 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3669 .phy_read = mv88e6xxx_g2_smi_phy_read,
3670 .phy_write = mv88e6xxx_g2_smi_phy_write,
3671 .port_set_link = mv88e6xxx_port_set_link,
3672 .port_set_duplex = mv88e6xxx_port_set_duplex,
3673 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3674 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003675 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003676 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3677 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3678 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003679 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003680 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003681 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003682 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003683 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003684 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3685 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003686 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003687 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3688 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003689 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003690 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003691};
3692
3693static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003694 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003695 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3696 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003697 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3698 .phy_read = mv88e6xxx_g2_smi_phy_read,
3699 .phy_write = mv88e6xxx_g2_smi_phy_write,
3700 .port_set_link = mv88e6xxx_port_set_link,
3701 .port_set_duplex = mv88e6xxx_port_set_duplex,
3702 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3703 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003704 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003705 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3706 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3707 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003708 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003709 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003710 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003711 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003712 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003713 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3714 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003715 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003716 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3717 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003718 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003719 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003720};
3721
3722static const struct mv88e6xxx_ops mv88e6391_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003723 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003724 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3725 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003726 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3727 .phy_read = mv88e6xxx_g2_smi_phy_read,
3728 .phy_write = mv88e6xxx_g2_smi_phy_write,
3729 .port_set_link = mv88e6xxx_port_set_link,
3730 .port_set_duplex = mv88e6xxx_port_set_duplex,
3731 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3732 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003733 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003734 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3735 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3736 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003737 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003738 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003739 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003740 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3741 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003742 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003743 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3744 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003745 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003746 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003747};
3748
Andrew Lunn56995cb2016-12-03 04:35:19 +01003749static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
3750 const struct mv88e6xxx_ops *ops)
3751{
3752 if (!ops->port_set_frame_mode) {
3753 dev_err(chip->dev, "Missing port_set_frame_mode");
3754 return -EINVAL;
3755 }
3756
3757 if (!ops->port_set_egress_unknowns) {
3758 dev_err(chip->dev, "Missing port_set_egress_mode");
3759 return -EINVAL;
3760 }
3761
3762 return 0;
3763}
3764
Vivien Didelotf81ec902016-05-09 13:22:58 -04003765static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3766 [MV88E6085] = {
3767 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3768 .family = MV88E6XXX_FAMILY_6097,
3769 .name = "Marvell 88E6085",
3770 .num_databases = 4096,
3771 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003772 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003773 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003774 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003775 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003776 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003777 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003778 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003779 },
3780
3781 [MV88E6095] = {
3782 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3783 .family = MV88E6XXX_FAMILY_6095,
3784 .name = "Marvell 88E6095/88E6095F",
3785 .num_databases = 256,
3786 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003787 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003788 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003789 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003790 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003791 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003792 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003793 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003794 },
3795
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003796 [MV88E6097] = {
3797 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3798 .family = MV88E6XXX_FAMILY_6097,
3799 .name = "Marvell 88E6097/88E6097F",
3800 .num_databases = 4096,
3801 .num_ports = 11,
3802 .port_base_addr = 0x10,
3803 .global1_addr = 0x1b,
3804 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003805 .g1_irqs = 8,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003806 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003807 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3808 .ops = &mv88e6097_ops,
3809 },
3810
Vivien Didelotf81ec902016-05-09 13:22:58 -04003811 [MV88E6123] = {
3812 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3813 .family = MV88E6XXX_FAMILY_6165,
3814 .name = "Marvell 88E6123",
3815 .num_databases = 4096,
3816 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003817 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003818 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003819 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003820 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003821 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003822 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003823 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003824 },
3825
3826 [MV88E6131] = {
3827 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3828 .family = MV88E6XXX_FAMILY_6185,
3829 .name = "Marvell 88E6131",
3830 .num_databases = 256,
3831 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003832 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003833 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003834 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003835 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003836 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003837 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003838 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003839 },
3840
3841 [MV88E6161] = {
3842 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3843 .family = MV88E6XXX_FAMILY_6165,
3844 .name = "Marvell 88E6161",
3845 .num_databases = 4096,
3846 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003847 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003848 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003849 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003850 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003851 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003852 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003853 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003854 },
3855
3856 [MV88E6165] = {
3857 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3858 .family = MV88E6XXX_FAMILY_6165,
3859 .name = "Marvell 88E6165",
3860 .num_databases = 4096,
3861 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003862 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003863 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003864 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003865 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003866 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003867 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003868 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003869 },
3870
3871 [MV88E6171] = {
3872 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3873 .family = MV88E6XXX_FAMILY_6351,
3874 .name = "Marvell 88E6171",
3875 .num_databases = 4096,
3876 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003877 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003878 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003879 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003880 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003881 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003882 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003883 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003884 },
3885
3886 [MV88E6172] = {
3887 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3888 .family = MV88E6XXX_FAMILY_6352,
3889 .name = "Marvell 88E6172",
3890 .num_databases = 4096,
3891 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003892 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003893 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003894 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003895 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003896 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003897 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003898 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003899 },
3900
3901 [MV88E6175] = {
3902 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3903 .family = MV88E6XXX_FAMILY_6351,
3904 .name = "Marvell 88E6175",
3905 .num_databases = 4096,
3906 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003907 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003908 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003909 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003910 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003911 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003912 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003913 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003914 },
3915
3916 [MV88E6176] = {
3917 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3918 .family = MV88E6XXX_FAMILY_6352,
3919 .name = "Marvell 88E6176",
3920 .num_databases = 4096,
3921 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003922 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003923 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003924 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003925 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003926 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003927 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003928 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003929 },
3930
3931 [MV88E6185] = {
3932 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3933 .family = MV88E6XXX_FAMILY_6185,
3934 .name = "Marvell 88E6185",
3935 .num_databases = 256,
3936 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003937 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003938 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003939 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003940 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003941 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003942 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003943 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003944 },
3945
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003946 [MV88E6190] = {
3947 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3948 .family = MV88E6XXX_FAMILY_6390,
3949 .name = "Marvell 88E6190",
3950 .num_databases = 4096,
3951 .num_ports = 11, /* 10 + Z80 */
3952 .port_base_addr = 0x0,
3953 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003954 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003955 .age_time_coeff = 15000,
3956 .g1_irqs = 9,
3957 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3958 .ops = &mv88e6190_ops,
3959 },
3960
3961 [MV88E6190X] = {
3962 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3963 .family = MV88E6XXX_FAMILY_6390,
3964 .name = "Marvell 88E6190X",
3965 .num_databases = 4096,
3966 .num_ports = 11, /* 10 + Z80 */
3967 .port_base_addr = 0x0,
3968 .global1_addr = 0x1b,
3969 .age_time_coeff = 15000,
3970 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003971 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003972 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3973 .ops = &mv88e6190x_ops,
3974 },
3975
3976 [MV88E6191] = {
3977 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3978 .family = MV88E6XXX_FAMILY_6390,
3979 .name = "Marvell 88E6191",
3980 .num_databases = 4096,
3981 .num_ports = 11, /* 10 + Z80 */
3982 .port_base_addr = 0x0,
3983 .global1_addr = 0x1b,
3984 .age_time_coeff = 15000,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003985 .g1_irqs = 9,
3986 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003987 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3988 .ops = &mv88e6391_ops,
3989 },
3990
Vivien Didelotf81ec902016-05-09 13:22:58 -04003991 [MV88E6240] = {
3992 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3993 .family = MV88E6XXX_FAMILY_6352,
3994 .name = "Marvell 88E6240",
3995 .num_databases = 4096,
3996 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003997 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003998 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003999 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004000 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004001 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004002 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004003 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004004 },
4005
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004006 [MV88E6290] = {
4007 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
4008 .family = MV88E6XXX_FAMILY_6390,
4009 .name = "Marvell 88E6290",
4010 .num_databases = 4096,
4011 .num_ports = 11, /* 10 + Z80 */
4012 .port_base_addr = 0x0,
4013 .global1_addr = 0x1b,
4014 .age_time_coeff = 15000,
4015 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004016 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004017 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4018 .ops = &mv88e6290_ops,
4019 },
4020
Vivien Didelotf81ec902016-05-09 13:22:58 -04004021 [MV88E6320] = {
4022 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
4023 .family = MV88E6XXX_FAMILY_6320,
4024 .name = "Marvell 88E6320",
4025 .num_databases = 4096,
4026 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004027 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004028 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004029 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004030 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004031 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004032 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004033 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004034 },
4035
4036 [MV88E6321] = {
4037 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4038 .family = MV88E6XXX_FAMILY_6320,
4039 .name = "Marvell 88E6321",
4040 .num_databases = 4096,
4041 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004042 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004043 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004044 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004045 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004046 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004047 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004048 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004049 },
4050
4051 [MV88E6350] = {
4052 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4053 .family = MV88E6XXX_FAMILY_6351,
4054 .name = "Marvell 88E6350",
4055 .num_databases = 4096,
4056 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004057 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004058 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004059 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004060 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004061 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004062 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004063 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004064 },
4065
4066 [MV88E6351] = {
4067 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4068 .family = MV88E6XXX_FAMILY_6351,
4069 .name = "Marvell 88E6351",
4070 .num_databases = 4096,
4071 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004072 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004073 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004074 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004075 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004076 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004077 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004078 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004079 },
4080
4081 [MV88E6352] = {
4082 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4083 .family = MV88E6XXX_FAMILY_6352,
4084 .name = "Marvell 88E6352",
4085 .num_databases = 4096,
4086 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004087 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004088 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004089 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004090 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004091 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004092 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004093 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004094 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004095 [MV88E6390] = {
4096 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4097 .family = MV88E6XXX_FAMILY_6390,
4098 .name = "Marvell 88E6390",
4099 .num_databases = 4096,
4100 .num_ports = 11, /* 10 + Z80 */
4101 .port_base_addr = 0x0,
4102 .global1_addr = 0x1b,
4103 .age_time_coeff = 15000,
4104 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004105 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004106 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4107 .ops = &mv88e6390_ops,
4108 },
4109 [MV88E6390X] = {
4110 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4111 .family = MV88E6XXX_FAMILY_6390,
4112 .name = "Marvell 88E6390X",
4113 .num_databases = 4096,
4114 .num_ports = 11, /* 10 + Z80 */
4115 .port_base_addr = 0x0,
4116 .global1_addr = 0x1b,
4117 .age_time_coeff = 15000,
4118 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004119 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004120 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4121 .ops = &mv88e6390x_ops,
4122 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004123};
4124
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004125static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004126{
Vivien Didelota439c062016-04-17 13:23:58 -04004127 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004128
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004129 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4130 if (mv88e6xxx_table[i].prod_num == prod_num)
4131 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004132
Vivien Didelotb9b37712015-10-30 19:39:48 -04004133 return NULL;
4134}
4135
Vivien Didelotfad09c72016-06-21 12:28:20 -04004136static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004137{
4138 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004139 unsigned int prod_num, rev;
4140 u16 id;
4141 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004142
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004143 mutex_lock(&chip->reg_lock);
4144 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4145 mutex_unlock(&chip->reg_lock);
4146 if (err)
4147 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004148
4149 prod_num = (id & 0xfff0) >> 4;
4150 rev = id & 0x000f;
4151
4152 info = mv88e6xxx_lookup_info(prod_num);
4153 if (!info)
4154 return -ENODEV;
4155
Vivien Didelotcaac8542016-06-20 13:14:09 -04004156 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004157 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004158
Vivien Didelotca070c12016-09-02 14:45:34 -04004159 err = mv88e6xxx_g2_require(chip);
4160 if (err)
4161 return err;
4162
Vivien Didelotfad09c72016-06-21 12:28:20 -04004163 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4164 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004165
4166 return 0;
4167}
4168
Vivien Didelotfad09c72016-06-21 12:28:20 -04004169static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004170{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004171 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004172
Vivien Didelotfad09c72016-06-21 12:28:20 -04004173 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4174 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004175 return NULL;
4176
Vivien Didelotfad09c72016-06-21 12:28:20 -04004177 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004178
Vivien Didelotfad09c72016-06-21 12:28:20 -04004179 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004180 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004181
Vivien Didelotfad09c72016-06-21 12:28:20 -04004182 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004183}
4184
Vivien Didelote57e5e72016-08-15 17:19:00 -04004185static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4186{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004187 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004188 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004189}
4190
Andrew Lunn930188c2016-08-22 16:01:03 +02004191static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4192{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004193 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004194 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004195}
4196
Vivien Didelotfad09c72016-06-21 12:28:20 -04004197static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004198 struct mii_bus *bus, int sw_addr)
4199{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004200 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004201 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004202 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004203 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004204 else
4205 return -EINVAL;
4206
Vivien Didelotfad09c72016-06-21 12:28:20 -04004207 chip->bus = bus;
4208 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004209
4210 return 0;
4211}
4212
Andrew Lunn7b314362016-08-22 16:01:01 +02004213static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4214{
Vivien Didelot04bed142016-08-31 18:06:13 -04004215 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004216
Andrew Lunn443d5a12016-12-03 04:35:18 +01004217 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004218}
4219
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004220static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4221 struct device *host_dev, int sw_addr,
4222 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004223{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004224 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004225 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004226 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004227
Vivien Didelota439c062016-04-17 13:23:58 -04004228 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004229 if (!bus)
4230 return NULL;
4231
Vivien Didelotfad09c72016-06-21 12:28:20 -04004232 chip = mv88e6xxx_alloc_chip(dsa_dev);
4233 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004234 return NULL;
4235
Vivien Didelotcaac8542016-06-20 13:14:09 -04004236 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004237 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004238
Vivien Didelotfad09c72016-06-21 12:28:20 -04004239 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004240 if (err)
4241 goto free;
4242
Vivien Didelotfad09c72016-06-21 12:28:20 -04004243 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004244 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004245 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004246
Andrew Lunndc30c352016-10-16 19:56:49 +02004247 mutex_lock(&chip->reg_lock);
4248 err = mv88e6xxx_switch_reset(chip);
4249 mutex_unlock(&chip->reg_lock);
4250 if (err)
4251 goto free;
4252
Vivien Didelote57e5e72016-08-15 17:19:00 -04004253 mv88e6xxx_phy_init(chip);
4254
Andrew Lunna3c53be52017-01-24 14:53:50 +01004255 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004256 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004257 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004258
Vivien Didelotfad09c72016-06-21 12:28:20 -04004259 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004260
Vivien Didelotfad09c72016-06-21 12:28:20 -04004261 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004262free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004263 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004264
4265 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004266}
4267
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004268static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4269 const struct switchdev_obj_port_mdb *mdb,
4270 struct switchdev_trans *trans)
4271{
4272 /* We don't need any dynamic resource from the kernel (yet),
4273 * so skip the prepare phase.
4274 */
4275
4276 return 0;
4277}
4278
4279static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4280 const struct switchdev_obj_port_mdb *mdb,
4281 struct switchdev_trans *trans)
4282{
Vivien Didelot04bed142016-08-31 18:06:13 -04004283 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004284
4285 mutex_lock(&chip->reg_lock);
4286 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4287 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4288 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4289 mutex_unlock(&chip->reg_lock);
4290}
4291
4292static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4293 const struct switchdev_obj_port_mdb *mdb)
4294{
Vivien Didelot04bed142016-08-31 18:06:13 -04004295 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004296 int err;
4297
4298 mutex_lock(&chip->reg_lock);
4299 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4300 GLOBAL_ATU_DATA_STATE_UNUSED);
4301 mutex_unlock(&chip->reg_lock);
4302
4303 return err;
4304}
4305
4306static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4307 struct switchdev_obj_port_mdb *mdb,
4308 int (*cb)(struct switchdev_obj *obj))
4309{
Vivien Didelot04bed142016-08-31 18:06:13 -04004310 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004311 int err;
4312
4313 mutex_lock(&chip->reg_lock);
4314 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4315 mutex_unlock(&chip->reg_lock);
4316
4317 return err;
4318}
4319
Florian Fainellia82f67a2017-01-08 14:52:08 -08004320static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004321 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004322 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004323 .setup = mv88e6xxx_setup,
4324 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004325 .adjust_link = mv88e6xxx_adjust_link,
4326 .get_strings = mv88e6xxx_get_strings,
4327 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4328 .get_sset_count = mv88e6xxx_get_sset_count,
4329 .set_eee = mv88e6xxx_set_eee,
4330 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004331 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004332 .get_eeprom = mv88e6xxx_get_eeprom,
4333 .set_eeprom = mv88e6xxx_set_eeprom,
4334 .get_regs_len = mv88e6xxx_get_regs_len,
4335 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004336 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004337 .port_bridge_join = mv88e6xxx_port_bridge_join,
4338 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4339 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004340 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004341 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4342 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4343 .port_vlan_add = mv88e6xxx_port_vlan_add,
4344 .port_vlan_del = mv88e6xxx_port_vlan_del,
4345 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4346 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4347 .port_fdb_add = mv88e6xxx_port_fdb_add,
4348 .port_fdb_del = mv88e6xxx_port_fdb_del,
4349 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004350 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4351 .port_mdb_add = mv88e6xxx_port_mdb_add,
4352 .port_mdb_del = mv88e6xxx_port_mdb_del,
4353 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004354};
4355
Florian Fainelliab3d4082017-01-08 14:52:07 -08004356static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4357 .ops = &mv88e6xxx_switch_ops,
4358};
4359
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004360static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004361{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004362 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004363 struct dsa_switch *ds;
4364
Vivien Didelota0c02162017-01-27 15:29:36 -05004365 ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004366 if (!ds)
4367 return -ENOMEM;
4368
Vivien Didelotfad09c72016-06-21 12:28:20 -04004369 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004370 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004371
4372 dev_set_drvdata(dev, ds);
4373
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004374 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004375}
4376
Vivien Didelotfad09c72016-06-21 12:28:20 -04004377static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004378{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004379 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004380}
4381
Vivien Didelot57d32312016-06-20 13:13:58 -04004382static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004383{
4384 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004385 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004386 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004387 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004388 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004389 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004390
Vivien Didelotcaac8542016-06-20 13:14:09 -04004391 compat_info = of_device_get_match_data(dev);
4392 if (!compat_info)
4393 return -EINVAL;
4394
Vivien Didelotfad09c72016-06-21 12:28:20 -04004395 chip = mv88e6xxx_alloc_chip(dev);
4396 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004397 return -ENOMEM;
4398
Vivien Didelotfad09c72016-06-21 12:28:20 -04004399 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004400
Andrew Lunn56995cb2016-12-03 04:35:19 +01004401 err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
4402 if (err)
4403 return err;
4404
Vivien Didelotfad09c72016-06-21 12:28:20 -04004405 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004406 if (err)
4407 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004408
Andrew Lunnb4308f02016-11-21 23:26:55 +01004409 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4410 if (IS_ERR(chip->reset))
4411 return PTR_ERR(chip->reset);
4412
Vivien Didelotfad09c72016-06-21 12:28:20 -04004413 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004414 if (err)
4415 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004416
Vivien Didelote57e5e72016-08-15 17:19:00 -04004417 mv88e6xxx_phy_init(chip);
4418
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004419 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004420 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004421 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004422
Andrew Lunndc30c352016-10-16 19:56:49 +02004423 mutex_lock(&chip->reg_lock);
4424 err = mv88e6xxx_switch_reset(chip);
4425 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004426 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004427 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004428
Andrew Lunndc30c352016-10-16 19:56:49 +02004429 chip->irq = of_irq_get(np, 0);
4430 if (chip->irq == -EPROBE_DEFER) {
4431 err = chip->irq;
4432 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004433 }
4434
Andrew Lunndc30c352016-10-16 19:56:49 +02004435 if (chip->irq > 0) {
4436 /* Has to be performed before the MDIO bus is created,
4437 * because the PHYs will link there interrupts to these
4438 * interrupt controllers
4439 */
4440 mutex_lock(&chip->reg_lock);
4441 err = mv88e6xxx_g1_irq_setup(chip);
4442 mutex_unlock(&chip->reg_lock);
4443
4444 if (err)
4445 goto out;
4446
4447 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4448 err = mv88e6xxx_g2_irq_setup(chip);
4449 if (err)
4450 goto out_g1_irq;
4451 }
4452 }
4453
Andrew Lunna3c53be52017-01-24 14:53:50 +01004454 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004455 if (err)
4456 goto out_g2_irq;
4457
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004458 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004459 if (err)
4460 goto out_mdio;
4461
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004462 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004463
4464out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004465 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004466out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004467 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004468 mv88e6xxx_g2_irq_free(chip);
4469out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004470 if (chip->irq > 0) {
4471 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004472 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004473 mutex_unlock(&chip->reg_lock);
4474 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004475out:
4476 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004477}
4478
4479static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4480{
4481 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004482 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004483
Andrew Lunn930188c2016-08-22 16:01:03 +02004484 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004485 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004486 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004487
Andrew Lunn467126442016-11-20 20:14:15 +01004488 if (chip->irq > 0) {
4489 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4490 mv88e6xxx_g2_irq_free(chip);
4491 mv88e6xxx_g1_irq_free(chip);
4492 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004493}
4494
4495static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004496 {
4497 .compatible = "marvell,mv88e6085",
4498 .data = &mv88e6xxx_table[MV88E6085],
4499 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004500 {
4501 .compatible = "marvell,mv88e6190",
4502 .data = &mv88e6xxx_table[MV88E6190],
4503 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004504 { /* sentinel */ },
4505};
4506
4507MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4508
4509static struct mdio_driver mv88e6xxx_driver = {
4510 .probe = mv88e6xxx_probe,
4511 .remove = mv88e6xxx_remove,
4512 .mdiodrv.driver = {
4513 .name = "mv88e6085",
4514 .of_match_table = mv88e6xxx_of_match,
4515 },
4516};
4517
Ben Hutchings98e67302011-11-25 14:36:19 +00004518static int __init mv88e6xxx_init(void)
4519{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004520 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004521 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004522}
4523module_init(mv88e6xxx_init);
4524
4525static void __exit mv88e6xxx_cleanup(void)
4526{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004527 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004528 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004529}
4530module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004531
4532MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4533MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4534MODULE_LICENSE("GPL");