blob: 0ffeb73a4058c74ffc889e5fecd4fe57eea40f78 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001482 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001483 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001484 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001485
1486 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001487 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001488}
1489
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001490static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1491{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001492 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001493 return 0;
1494
1495 return mv88e6xxx_g1_vtu_flush(chip);
1496}
1497
Vivien Didelotf1394b782017-05-01 14:05:22 -04001498static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1499 struct mv88e6xxx_vtu_entry *entry)
1500{
1501 if (!chip->info->ops->vtu_getnext)
1502 return -EOPNOTSUPP;
1503
1504 return chip->info->ops->vtu_getnext(chip, entry);
1505}
1506
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001507static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1508 struct mv88e6xxx_vtu_entry *entry)
1509{
1510 if (!chip->info->ops->vtu_loadpurge)
1511 return -EOPNOTSUPP;
1512
1513 return chip->info->ops->vtu_loadpurge(chip, entry);
1514}
1515
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001516int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001517{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001518 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001519 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001520 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001521
1522 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1523
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001524 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001525 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001526 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001527 if (err)
1528 return err;
1529
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001530 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001531 }
1532
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001533 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranze545f862020-11-10 19:57:20 +01001534 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001535 vlan.valid = false;
1536
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001537 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001538 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001539 if (err)
1540 return err;
1541
1542 if (!vlan.valid)
1543 break;
1544
1545 set_bit(vlan.fid, fid_bitmap);
Tobias Waldekranze545f862020-11-10 19:57:20 +01001546 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001547
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001548 return 0;
1549}
1550
1551static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1552{
1553 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1554 int err;
1555
1556 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1557 if (err)
1558 return err;
1559
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001560 /* The reset value 0x000 is used to indicate that multiple address
1561 * databases are not needed. Return the next positive available.
1562 */
1563 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001564 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001565 return -ENOSPC;
1566
1567 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001568 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001569}
1570
Vivien Didelotda9c3592016-02-12 12:09:40 -05001571static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001572 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001573{
Vivien Didelot04bed142016-08-31 18:06:13 -04001574 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001575 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001576 int i, err;
1577
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001578 if (!vid)
1579 return -EOPNOTSUPP;
1580
Andrew Lunndb06ae412017-09-25 23:32:20 +02001581 /* DSA and CPU ports have to be members of multiple vlans */
1582 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1583 return 0;
1584
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001585 vlan.vid = vid - 1;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001586 vlan.valid = false;
1587
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001588 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1589 if (err)
1590 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001591
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001592 if (!vlan.valid)
1593 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001594
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001595 if (vlan.vid != vid)
1596 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001597
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001598 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1599 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1600 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001601
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001602 if (!dsa_to_port(ds, i)->slave)
1603 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001604
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001605 if (vlan.member[i] ==
1606 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1607 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001608
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001609 if (dsa_to_port(ds, i)->bridge_dev ==
1610 dsa_to_port(ds, port)->bridge_dev)
1611 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001612
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001613 if (!dsa_to_port(ds, i)->bridge_dev)
1614 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001615
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001616 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1617 port, vlan.vid, i,
1618 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1619 return -EOPNOTSUPP;
1620 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001621
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001622 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001623}
1624
Vivien Didelotf81ec902016-05-09 13:22:58 -04001625static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001626 bool vlan_filtering,
1627 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001628{
Vivien Didelot04bed142016-08-31 18:06:13 -04001629 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001630 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1631 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001632 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001633
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001634 if (!mv88e6xxx_max_vid(chip))
1635 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001636
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001637 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001638 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001639 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001640
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001641 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001642}
1643
Vivien Didelot57d32312016-06-20 13:13:58 -04001644static int
1645mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001646 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001647{
Vivien Didelot04bed142016-08-31 18:06:13 -04001648 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001649 int err;
1650
Tobias Waldekranze545f862020-11-10 19:57:20 +01001651 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001652 return -EOPNOTSUPP;
1653
Vivien Didelotda9c3592016-02-12 12:09:40 -05001654 /* If the requested port doesn't belong to the same bridge as the VLAN
1655 * members, do not support it (yet) and fallback to software VLAN.
1656 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001657 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001658 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001659 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001660
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001661 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001662}
1663
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001664static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1665 const unsigned char *addr, u16 vid,
1666 u8 state)
1667{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001668 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001669 struct mv88e6xxx_vtu_entry vlan;
1670 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001671 int err;
1672
1673 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001674 if (vid == 0) {
1675 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1676 if (err)
1677 return err;
1678 } else {
1679 vlan.vid = vid - 1;
1680 vlan.valid = false;
1681
1682 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1683 if (err)
1684 return err;
1685
1686 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1687 if (vlan.vid != vid || !vlan.valid)
1688 return -EOPNOTSUPP;
1689
1690 fid = vlan.fid;
1691 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001692
Vivien Didelotd8291a92019-09-07 16:00:47 -04001693 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001694 ether_addr_copy(entry.mac, addr);
1695 eth_addr_dec(entry.mac);
1696
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001697 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001698 if (err)
1699 return err;
1700
1701 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001702 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001703 memset(&entry, 0, sizeof(entry));
1704 ether_addr_copy(entry.mac, addr);
1705 }
1706
1707 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001708 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001709 entry.portvec &= ~BIT(port);
1710 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001711 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001712 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001713 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1714 entry.portvec = BIT(port);
1715 else
1716 entry.portvec |= BIT(port);
1717
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001718 entry.state = state;
1719 }
1720
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001721 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001722}
1723
Vivien Didelotda7dc872019-09-07 16:00:49 -04001724static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1725 const struct mv88e6xxx_policy *policy)
1726{
1727 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1728 enum mv88e6xxx_policy_action action = policy->action;
1729 const u8 *addr = policy->addr;
1730 u16 vid = policy->vid;
1731 u8 state;
1732 int err;
1733 int id;
1734
1735 if (!chip->info->ops->port_set_policy)
1736 return -EOPNOTSUPP;
1737
1738 switch (mapping) {
1739 case MV88E6XXX_POLICY_MAPPING_DA:
1740 case MV88E6XXX_POLICY_MAPPING_SA:
1741 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1742 state = 0; /* Dissociate the port and address */
1743 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1744 is_multicast_ether_addr(addr))
1745 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1746 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1747 is_unicast_ether_addr(addr))
1748 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1749 else
1750 return -EOPNOTSUPP;
1751
1752 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1753 state);
1754 if (err)
1755 return err;
1756 break;
1757 default:
1758 return -EOPNOTSUPP;
1759 }
1760
1761 /* Skip the port's policy clearing if the mapping is still in use */
1762 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1763 idr_for_each_entry(&chip->policies, policy, id)
1764 if (policy->port == port &&
1765 policy->mapping == mapping &&
1766 policy->action != action)
1767 return 0;
1768
1769 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1770}
1771
1772static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1773 struct ethtool_rx_flow_spec *fs)
1774{
1775 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1776 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1777 enum mv88e6xxx_policy_mapping mapping;
1778 enum mv88e6xxx_policy_action action;
1779 struct mv88e6xxx_policy *policy;
1780 u16 vid = 0;
1781 u8 *addr;
1782 int err;
1783 int id;
1784
1785 if (fs->location != RX_CLS_LOC_ANY)
1786 return -EINVAL;
1787
1788 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1789 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1790 else
1791 return -EOPNOTSUPP;
1792
1793 switch (fs->flow_type & ~FLOW_EXT) {
1794 case ETHER_FLOW:
1795 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1796 is_zero_ether_addr(mac_mask->h_source)) {
1797 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1798 addr = mac_entry->h_dest;
1799 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1800 !is_zero_ether_addr(mac_mask->h_source)) {
1801 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1802 addr = mac_entry->h_source;
1803 } else {
1804 /* Cannot support DA and SA mapping in the same rule */
1805 return -EOPNOTSUPP;
1806 }
1807 break;
1808 default:
1809 return -EOPNOTSUPP;
1810 }
1811
1812 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001813 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001814 return -EOPNOTSUPP;
1815 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1816 }
1817
1818 idr_for_each_entry(&chip->policies, policy, id) {
1819 if (policy->port == port && policy->mapping == mapping &&
1820 policy->action == action && policy->vid == vid &&
1821 ether_addr_equal(policy->addr, addr))
1822 return -EEXIST;
1823 }
1824
1825 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1826 if (!policy)
1827 return -ENOMEM;
1828
1829 fs->location = 0;
1830 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1831 GFP_KERNEL);
1832 if (err) {
1833 devm_kfree(chip->dev, policy);
1834 return err;
1835 }
1836
1837 memcpy(&policy->fs, fs, sizeof(*fs));
1838 ether_addr_copy(policy->addr, addr);
1839 policy->mapping = mapping;
1840 policy->action = action;
1841 policy->port = port;
1842 policy->vid = vid;
1843
1844 err = mv88e6xxx_policy_apply(chip, port, policy);
1845 if (err) {
1846 idr_remove(&chip->policies, fs->location);
1847 devm_kfree(chip->dev, policy);
1848 return err;
1849 }
1850
1851 return 0;
1852}
1853
1854static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1855 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1856{
1857 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1858 struct mv88e6xxx_chip *chip = ds->priv;
1859 struct mv88e6xxx_policy *policy;
1860 int err;
1861 int id;
1862
1863 mv88e6xxx_reg_lock(chip);
1864
1865 switch (rxnfc->cmd) {
1866 case ETHTOOL_GRXCLSRLCNT:
1867 rxnfc->data = 0;
1868 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1869 rxnfc->rule_cnt = 0;
1870 idr_for_each_entry(&chip->policies, policy, id)
1871 if (policy->port == port)
1872 rxnfc->rule_cnt++;
1873 err = 0;
1874 break;
1875 case ETHTOOL_GRXCLSRULE:
1876 err = -ENOENT;
1877 policy = idr_find(&chip->policies, fs->location);
1878 if (policy) {
1879 memcpy(fs, &policy->fs, sizeof(*fs));
1880 err = 0;
1881 }
1882 break;
1883 case ETHTOOL_GRXCLSRLALL:
1884 rxnfc->data = 0;
1885 rxnfc->rule_cnt = 0;
1886 idr_for_each_entry(&chip->policies, policy, id)
1887 if (policy->port == port)
1888 rule_locs[rxnfc->rule_cnt++] = id;
1889 err = 0;
1890 break;
1891 default:
1892 err = -EOPNOTSUPP;
1893 break;
1894 }
1895
1896 mv88e6xxx_reg_unlock(chip);
1897
1898 return err;
1899}
1900
1901static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1902 struct ethtool_rxnfc *rxnfc)
1903{
1904 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1905 struct mv88e6xxx_chip *chip = ds->priv;
1906 struct mv88e6xxx_policy *policy;
1907 int err;
1908
1909 mv88e6xxx_reg_lock(chip);
1910
1911 switch (rxnfc->cmd) {
1912 case ETHTOOL_SRXCLSRLINS:
1913 err = mv88e6xxx_policy_insert(chip, port, fs);
1914 break;
1915 case ETHTOOL_SRXCLSRLDEL:
1916 err = -ENOENT;
1917 policy = idr_remove(&chip->policies, fs->location);
1918 if (policy) {
1919 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1920 err = mv88e6xxx_policy_apply(chip, port, policy);
1921 devm_kfree(chip->dev, policy);
1922 }
1923 break;
1924 default:
1925 err = -EOPNOTSUPP;
1926 break;
1927 }
1928
1929 mv88e6xxx_reg_unlock(chip);
1930
1931 return err;
1932}
1933
Andrew Lunn87fa8862017-11-09 22:29:56 +01001934static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1935 u16 vid)
1936{
1937 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1938 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1939
1940 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1941}
1942
1943static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1944{
1945 int port;
1946 int err;
1947
1948 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1949 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1950 if (err)
1951 return err;
1952 }
1953
1954 return 0;
1955}
1956
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001957static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001958 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001959{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001960 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001961 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001962 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001963
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001964 vlan.vid = vid - 1;
1965 vlan.valid = false;
1966
1967 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001968 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001969 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001970
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001971 if (vlan.vid != vid || !vlan.valid) {
1972 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001973
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001974 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1975 if (err)
1976 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001977
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001978 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1979 if (i == port)
1980 vlan.member[i] = member;
1981 else
1982 vlan.member[i] = non_member;
1983
1984 vlan.vid = vid;
1985 vlan.valid = true;
1986
1987 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1988 if (err)
1989 return err;
1990
1991 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1992 if (err)
1993 return err;
1994 } else if (vlan.member[port] != member) {
1995 vlan.member[port] = member;
1996
1997 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1998 if (err)
1999 return err;
Russell King933b4422020-02-26 17:14:26 +00002000 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002001 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2002 port, vid);
2003 }
2004
2005 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002006}
2007
Vladimir Oltean1958d582021-01-09 02:01:53 +02002008static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002009 const struct switchdev_obj_port_vlan *vlan,
2010 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002011{
Vivien Didelot04bed142016-08-31 18:06:13 -04002012 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002013 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2014 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002015 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002016 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002017 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002018
Vladimir Oltean1958d582021-01-09 02:01:53 +02002019 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2020 if (err)
2021 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002022
Vivien Didelotc91498e2017-06-07 18:12:13 -04002023 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002024 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002025 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002026 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002027 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002028 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002029
Russell King933b4422020-02-26 17:14:26 +00002030 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2031 * and then the CPU port. Do not warn for duplicates for the CPU port.
2032 */
2033 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2034
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002035 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002036
Vladimir Oltean1958d582021-01-09 02:01:53 +02002037 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2038 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002039 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2040 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002041 goto out;
2042 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002043
Vladimir Oltean1958d582021-01-09 02:01:53 +02002044 if (pvid) {
2045 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2046 if (err) {
2047 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2048 port, vlan->vid);
2049 goto out;
2050 }
2051 }
2052out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002053 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002054
2055 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002056}
2057
Vivien Didelot521098922019-08-01 14:36:36 -04002058static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2059 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002060{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002061 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002062 int i, err;
2063
Vivien Didelot521098922019-08-01 14:36:36 -04002064 if (!vid)
2065 return -EOPNOTSUPP;
2066
2067 vlan.vid = vid - 1;
2068 vlan.valid = false;
2069
2070 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002071 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002072 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002073
Vivien Didelot521098922019-08-01 14:36:36 -04002074 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2075 * tell switchdev that this VLAN is likely handled in software.
2076 */
2077 if (vlan.vid != vid || !vlan.valid ||
2078 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002079 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002080
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002081 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002082
2083 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002084 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002085 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002086 if (vlan.member[i] !=
2087 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002088 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002089 break;
2090 }
2091 }
2092
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002093 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002094 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002095 return err;
2096
Vivien Didelote606ca32017-03-11 16:12:55 -05002097 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002098}
2099
Vivien Didelotf81ec902016-05-09 13:22:58 -04002100static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2101 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002102{
Vivien Didelot04bed142016-08-31 18:06:13 -04002103 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002104 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002105 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002106
Tobias Waldekranze545f862020-11-10 19:57:20 +01002107 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002108 return -EOPNOTSUPP;
2109
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002110 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002111
Vivien Didelot77064f32016-11-04 03:23:30 +01002112 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002113 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002114 goto unlock;
2115
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002116 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2117 if (err)
2118 goto unlock;
2119
2120 if (vlan->vid == pvid) {
2121 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002122 if (err)
2123 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002124 }
2125
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002126unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002127 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002128
2129 return err;
2130}
2131
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002132static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2133 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002134{
Vivien Didelot04bed142016-08-31 18:06:13 -04002135 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002136 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002137
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002138 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002139 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2140 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002141 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002142
2143 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002144}
2145
Vivien Didelotf81ec902016-05-09 13:22:58 -04002146static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002147 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002148{
Vivien Didelot04bed142016-08-31 18:06:13 -04002149 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002150 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002152 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002153 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002154 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002155
Vivien Didelot83dabd12016-08-31 11:50:04 -04002156 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002157}
2158
Vivien Didelot83dabd12016-08-31 11:50:04 -04002159static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2160 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002161 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002162{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002163 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002164 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002165 int err;
2166
Vivien Didelotd8291a92019-09-07 16:00:47 -04002167 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002168 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002169
2170 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002171 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002172 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002173 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002174
Vivien Didelotd8291a92019-09-07 16:00:47 -04002175 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002176 break;
2177
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002178 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002179 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002180
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002181 if (!is_unicast_ether_addr(addr.mac))
2182 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002183
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002184 is_static = (addr.state ==
2185 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2186 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002187 if (err)
2188 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002189 } while (!is_broadcast_ether_addr(addr.mac));
2190
2191 return err;
2192}
2193
Vivien Didelot83dabd12016-08-31 11:50:04 -04002194static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002195 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002196{
Vivien Didelot425d2d32019-08-01 14:36:34 -04002197 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002198 u16 fid;
2199 int err;
2200
2201 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002202 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002203 if (err)
2204 return err;
2205
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002206 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002207 if (err)
2208 return err;
2209
2210 /* Dump VLANs' Filtering Information Databases */
Tobias Waldekranze545f862020-11-10 19:57:20 +01002211 vlan.vid = mv88e6xxx_max_vid(chip);
Vivien Didelot425d2d32019-08-01 14:36:34 -04002212 vlan.valid = false;
2213
Vivien Didelot83dabd12016-08-31 11:50:04 -04002214 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04002215 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002216 if (err)
2217 return err;
2218
2219 if (!vlan.valid)
2220 break;
2221
2222 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002223 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002224 if (err)
2225 return err;
Tobias Waldekranze545f862020-11-10 19:57:20 +01002226 } while (vlan.vid < mv88e6xxx_max_vid(chip));
Vivien Didelot83dabd12016-08-31 11:50:04 -04002227
2228 return err;
2229}
2230
Vivien Didelotf81ec902016-05-09 13:22:58 -04002231static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002232 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002233{
Vivien Didelot04bed142016-08-31 18:06:13 -04002234 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002235 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002236
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002237 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002238 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002239 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002240
2241 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002242}
2243
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002244static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2245 struct net_device *br)
2246{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002247 struct dsa_switch *ds = chip->ds;
2248 struct dsa_switch_tree *dst = ds->dst;
2249 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002250 int err;
2251
Vivien Didelotef2025e2019-10-21 16:51:27 -04002252 list_for_each_entry(dp, &dst->ports, list) {
2253 if (dp->bridge_dev == br) {
2254 if (dp->ds == ds) {
2255 /* This is a local bridge group member,
2256 * remap its Port VLAN Map.
2257 */
2258 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2259 if (err)
2260 return err;
2261 } else {
2262 /* This is an external bridge group member,
2263 * remap its cross-chip Port VLAN Table entry.
2264 */
2265 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2266 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002267 if (err)
2268 return err;
2269 }
2270 }
2271 }
2272
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002273 return 0;
2274}
2275
Vivien Didelotf81ec902016-05-09 13:22:58 -04002276static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002277 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002278{
Vivien Didelot04bed142016-08-31 18:06:13 -04002279 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002280 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002281
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002282 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002283 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002284 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002285
Vivien Didelot466dfa02016-02-26 13:16:05 -05002286 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002287}
2288
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002289static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2290 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002291{
Vivien Didelot04bed142016-08-31 18:06:13 -04002292 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002293
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002294 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002295 if (mv88e6xxx_bridge_map(chip, br) ||
2296 mv88e6xxx_port_vlan_map(chip, port))
2297 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002298 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002299}
2300
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002301static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2302 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002303 int port, struct net_device *br)
2304{
2305 struct mv88e6xxx_chip *chip = ds->priv;
2306 int err;
2307
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002308 if (tree_index != ds->dst->index)
2309 return 0;
2310
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002311 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002312 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002313 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002314
2315 return err;
2316}
2317
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002318static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2319 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002320 int port, struct net_device *br)
2321{
2322 struct mv88e6xxx_chip *chip = ds->priv;
2323
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002324 if (tree_index != ds->dst->index)
2325 return;
2326
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002327 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002328 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002329 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002330 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002331}
2332
Vivien Didelot17e708b2016-12-05 17:30:27 -05002333static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2334{
2335 if (chip->info->ops->reset)
2336 return chip->info->ops->reset(chip);
2337
2338 return 0;
2339}
2340
Vivien Didelot309eca62016-12-05 17:30:26 -05002341static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2342{
2343 struct gpio_desc *gpiod = chip->reset;
2344
2345 /* If there is a GPIO connected to the reset pin, toggle it */
2346 if (gpiod) {
2347 gpiod_set_value_cansleep(gpiod, 1);
2348 usleep_range(10000, 20000);
2349 gpiod_set_value_cansleep(gpiod, 0);
2350 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002351
2352 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002353 }
2354}
2355
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002356static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2357{
2358 int i, err;
2359
2360 /* Set all ports to the Disabled state */
2361 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002362 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002363 if (err)
2364 return err;
2365 }
2366
2367 /* Wait for transmit queues to drain,
2368 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2369 */
2370 usleep_range(2000, 4000);
2371
2372 return 0;
2373}
2374
Vivien Didelotfad09c72016-06-21 12:28:20 -04002375static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002376{
Vivien Didelota935c052016-09-29 12:21:53 -04002377 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002378
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002379 err = mv88e6xxx_disable_ports(chip);
2380 if (err)
2381 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002382
Vivien Didelot309eca62016-12-05 17:30:26 -05002383 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002384
Vivien Didelot17e708b2016-12-05 17:30:27 -05002385 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002386}
2387
Vivien Didelot43145572017-03-11 16:12:59 -05002388static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002389 enum mv88e6xxx_frame_mode frame,
2390 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002391{
2392 int err;
2393
Vivien Didelot43145572017-03-11 16:12:59 -05002394 if (!chip->info->ops->port_set_frame_mode)
2395 return -EOPNOTSUPP;
2396
2397 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002398 if (err)
2399 return err;
2400
Vivien Didelot43145572017-03-11 16:12:59 -05002401 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2402 if (err)
2403 return err;
2404
2405 if (chip->info->ops->port_set_ether_type)
2406 return chip->info->ops->port_set_ether_type(chip, port, etype);
2407
2408 return 0;
2409}
2410
2411static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2412{
2413 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002414 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002415 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002416}
2417
2418static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2419{
2420 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002421 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002422 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002423}
2424
2425static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2426{
2427 return mv88e6xxx_set_port_mode(chip, port,
2428 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002429 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2430 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002431}
2432
2433static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2434{
2435 if (dsa_is_dsa_port(chip->ds, port))
2436 return mv88e6xxx_set_port_mode_dsa(chip, port);
2437
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002438 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002439 return mv88e6xxx_set_port_mode_normal(chip, port);
2440
2441 /* Setup CPU port mode depending on its supported tag format */
2442 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2443 return mv88e6xxx_set_port_mode_dsa(chip, port);
2444
2445 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2446 return mv88e6xxx_set_port_mode_edsa(chip, port);
2447
2448 return -EINVAL;
2449}
2450
Vivien Didelotea698f42017-03-11 16:12:50 -05002451static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2452{
2453 bool message = dsa_is_dsa_port(chip->ds, port);
2454
2455 return mv88e6xxx_port_set_message_port(chip, port, message);
2456}
2457
Vivien Didelot601aeed2017-03-11 16:13:00 -05002458static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2459{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002460 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002461 bool flood;
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002462 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002463
David S. Miller407308f2019-06-15 13:35:29 -07002464 /* Upstream ports flood frames with unknown unicast or multicast DA */
2465 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002466 if (chip->info->ops->port_set_ucast_flood) {
2467 err = chip->info->ops->port_set_ucast_flood(chip, port, flood);
2468 if (err)
2469 return err;
2470 }
2471 if (chip->info->ops->port_set_mcast_flood) {
2472 err = chip->info->ops->port_set_mcast_flood(chip, port, flood);
2473 if (err)
2474 return err;
2475 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002476
David S. Miller407308f2019-06-15 13:35:29 -07002477 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002478}
2479
Vivien Didelot45de77f2019-08-31 16:18:36 -04002480static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2481{
2482 struct mv88e6xxx_port *mvp = dev_id;
2483 struct mv88e6xxx_chip *chip = mvp->chip;
2484 irqreturn_t ret = IRQ_NONE;
2485 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002486 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002487
2488 mv88e6xxx_reg_lock(chip);
2489 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002490 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002491 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2492 mv88e6xxx_reg_unlock(chip);
2493
2494 return ret;
2495}
2496
2497static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002498 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002499{
2500 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2501 unsigned int irq;
2502 int err;
2503
2504 /* Nothing to request if this SERDES port has no IRQ */
2505 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2506 if (!irq)
2507 return 0;
2508
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002509 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2510 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2511
Vivien Didelot45de77f2019-08-31 16:18:36 -04002512 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2513 mv88e6xxx_reg_unlock(chip);
2514 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002515 IRQF_ONESHOT, dev_id->serdes_irq_name,
2516 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002517 mv88e6xxx_reg_lock(chip);
2518 if (err)
2519 return err;
2520
2521 dev_id->serdes_irq = irq;
2522
2523 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2524}
2525
2526static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002527 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002528{
2529 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2530 unsigned int irq = dev_id->serdes_irq;
2531 int err;
2532
2533 /* Nothing to free if no IRQ has been requested */
2534 if (!irq)
2535 return 0;
2536
2537 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2538
2539 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2540 mv88e6xxx_reg_unlock(chip);
2541 free_irq(irq, dev_id);
2542 mv88e6xxx_reg_lock(chip);
2543
2544 dev_id->serdes_irq = 0;
2545
2546 return err;
2547}
2548
Andrew Lunn6d917822017-05-26 01:03:21 +02002549static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2550 bool on)
2551{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002552 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002553 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002554
Vivien Didelotdc272f62019-08-31 16:18:33 -04002555 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002556 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002557 return 0;
2558
2559 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002560 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002561 if (err)
2562 return err;
2563
Vivien Didelot45de77f2019-08-31 16:18:36 -04002564 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002565 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002566 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2567 if (err)
2568 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002569
Vivien Didelotdc272f62019-08-31 16:18:33 -04002570 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002571 }
2572
2573 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002574}
2575
Marek Behún2fda45f2021-03-17 14:46:41 +01002576static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2577 enum mv88e6xxx_egress_direction direction,
2578 int port)
2579{
2580 int err;
2581
2582 if (!chip->info->ops->set_egress_port)
2583 return -EOPNOTSUPP;
2584
2585 err = chip->info->ops->set_egress_port(chip, direction, port);
2586 if (err)
2587 return err;
2588
2589 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2590 chip->ingress_dest_port = port;
2591 else
2592 chip->egress_dest_port = port;
2593
2594 return 0;
2595}
2596
Vivien Didelotfa371c82017-12-05 15:34:10 -05002597static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2598{
2599 struct dsa_switch *ds = chip->ds;
2600 int upstream_port;
2601 int err;
2602
Vivien Didelot07073c72017-12-05 15:34:13 -05002603 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002604 if (chip->info->ops->port_set_upstream_port) {
2605 err = chip->info->ops->port_set_upstream_port(chip, port,
2606 upstream_port);
2607 if (err)
2608 return err;
2609 }
2610
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002611 if (port == upstream_port) {
2612 if (chip->info->ops->set_cpu_port) {
2613 err = chip->info->ops->set_cpu_port(chip,
2614 upstream_port);
2615 if (err)
2616 return err;
2617 }
2618
Marek Behún2fda45f2021-03-17 14:46:41 +01002619 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002620 MV88E6XXX_EGRESS_DIR_INGRESS,
2621 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002622 if (err && err != -EOPNOTSUPP)
2623 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002624
Marek Behún2fda45f2021-03-17 14:46:41 +01002625 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002626 MV88E6XXX_EGRESS_DIR_EGRESS,
2627 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002628 if (err && err != -EOPNOTSUPP)
2629 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002630 }
2631
Vivien Didelotfa371c82017-12-05 15:34:10 -05002632 return 0;
2633}
2634
Vivien Didelotfad09c72016-06-21 12:28:20 -04002635static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002636{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002637 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002638 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002639 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002640
Andrew Lunn7b898462018-08-09 15:38:47 +02002641 chip->ports[port].chip = chip;
2642 chip->ports[port].port = port;
2643
Vivien Didelotd78343d2016-11-04 03:23:36 +01002644 /* MAC Forcing register: don't force link, speed, duplex or flow control
2645 * state to any particular values on physical ports, but force the CPU
2646 * port and all DSA ports to their maximum bandwidth and full duplex.
2647 */
2648 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2649 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2650 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002651 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002652 PHY_INTERFACE_MODE_NA);
2653 else
2654 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2655 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002656 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002657 PHY_INTERFACE_MODE_NA);
2658 if (err)
2659 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002660
2661 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2662 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2663 * tunneling, determine priority by looking at 802.1p and IP
2664 * priority fields (IP prio has precedence), and set STP state
2665 * to Forwarding.
2666 *
2667 * If this is the CPU link, use DSA or EDSA tagging depending
2668 * on which tagging mode was configured.
2669 *
2670 * If this is a link to another switch, use DSA tagging mode.
2671 *
2672 * If this is the upstream port for this switch, enable
2673 * forwarding of unknown unicasts and multicasts.
2674 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002675 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2676 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2677 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2678 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002679 if (err)
2680 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002681
Vivien Didelot601aeed2017-03-11 16:13:00 -05002682 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002683 if (err)
2684 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002685
Vivien Didelot601aeed2017-03-11 16:13:00 -05002686 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002687 if (err)
2688 return err;
2689
Vivien Didelot8efdda42015-08-13 12:52:23 -04002690 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002691 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002692 * untagged frames on this port, do a destination address lookup on all
2693 * received packets as usual, disable ARP mirroring and don't send a
2694 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002695 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002696 err = mv88e6xxx_port_set_map_da(chip, port);
2697 if (err)
2698 return err;
2699
Vivien Didelotfa371c82017-12-05 15:34:10 -05002700 err = mv88e6xxx_setup_upstream_port(chip, port);
2701 if (err)
2702 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002703
Andrew Lunna23b2962017-02-04 20:15:28 +01002704 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002705 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002706 if (err)
2707 return err;
2708
Vivien Didelotcd782652017-06-08 18:34:13 -04002709 if (chip->info->ops->port_set_jumbo_size) {
2710 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002711 if (err)
2712 return err;
2713 }
2714
Andrew Lunn54d792f2015-05-06 01:09:47 +02002715 /* Port Association Vector: when learning source addresses
2716 * of packets, add the address to the address database using
2717 * a port bitmap that has only the bit for this port set and
2718 * the other bits clear.
2719 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002720 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002721 /* Disable learning for CPU port */
2722 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002723 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002724
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002725 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2726 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002727 if (err)
2728 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002729
2730 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002731 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2732 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002733 if (err)
2734 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002735
Vivien Didelot08984322017-06-08 18:34:12 -04002736 if (chip->info->ops->port_pause_limit) {
2737 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002738 if (err)
2739 return err;
2740 }
2741
Vivien Didelotc8c94892017-03-11 16:13:01 -05002742 if (chip->info->ops->port_disable_learn_limit) {
2743 err = chip->info->ops->port_disable_learn_limit(chip, port);
2744 if (err)
2745 return err;
2746 }
2747
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002748 if (chip->info->ops->port_disable_pri_override) {
2749 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002750 if (err)
2751 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002752 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002753
Andrew Lunnef0a7312016-12-03 04:35:16 +01002754 if (chip->info->ops->port_tag_remap) {
2755 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002756 if (err)
2757 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002758 }
2759
Andrew Lunnef70b112016-12-03 04:45:18 +01002760 if (chip->info->ops->port_egress_rate_limiting) {
2761 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002762 if (err)
2763 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002764 }
2765
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002766 if (chip->info->ops->port_setup_message_port) {
2767 err = chip->info->ops->port_setup_message_port(chip, port);
2768 if (err)
2769 return err;
2770 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002771
Vivien Didelot207afda2016-04-14 14:42:09 -04002772 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002773 * database, and allow bidirectional communication between the
2774 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002775 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002776 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002777 if (err)
2778 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002779
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002780 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002781 if (err)
2782 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002783
2784 /* Default VLAN ID and priority: don't set a default VLAN
2785 * ID, and set the default packet priority to zero.
2786 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002787 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002788}
2789
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002790static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2791{
2792 struct mv88e6xxx_chip *chip = ds->priv;
2793
2794 if (chip->info->ops->port_set_jumbo_size)
2795 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002796 else if (chip->info->ops->set_max_frame_size)
2797 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002798 return 1522;
2799}
2800
2801static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2802{
2803 struct mv88e6xxx_chip *chip = ds->priv;
2804 int ret = 0;
2805
2806 mv88e6xxx_reg_lock(chip);
2807 if (chip->info->ops->port_set_jumbo_size)
2808 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002809 else if (chip->info->ops->set_max_frame_size)
2810 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002811 else
2812 if (new_mtu > 1522)
2813 ret = -EINVAL;
2814 mv88e6xxx_reg_unlock(chip);
2815
2816 return ret;
2817}
2818
Andrew Lunn04aca992017-05-26 01:03:24 +02002819static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2820 struct phy_device *phydev)
2821{
2822 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002823 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002824
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002825 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002826 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002827 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002828
2829 return err;
2830}
2831
Andrew Lunn75104db2019-02-24 20:44:43 +01002832static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002833{
2834 struct mv88e6xxx_chip *chip = ds->priv;
2835
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002836 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002837 if (mv88e6xxx_serdes_power(chip, port, false))
2838 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002839 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002840}
2841
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002842static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2843 unsigned int ageing_time)
2844{
Vivien Didelot04bed142016-08-31 18:06:13 -04002845 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002846 int err;
2847
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002848 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002849 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002850 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002851
2852 return err;
2853}
2854
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002855static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002856{
2857 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002858
Andrew Lunnde2273872016-11-21 23:27:01 +01002859 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002860 if (chip->info->ops->stats_set_histogram) {
2861 err = chip->info->ops->stats_set_histogram(chip);
2862 if (err)
2863 return err;
2864 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002865
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002866 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002867}
2868
Andrew Lunnea890982019-01-09 00:24:03 +01002869/* Check if the errata has already been applied. */
2870static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2871{
2872 int port;
2873 int err;
2874 u16 val;
2875
2876 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002877 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002878 if (err) {
2879 dev_err(chip->dev,
2880 "Error reading hidden register: %d\n", err);
2881 return false;
2882 }
2883 if (val != 0x01c0)
2884 return false;
2885 }
2886
2887 return true;
2888}
2889
2890/* The 6390 copper ports have an errata which require poking magic
2891 * values into undocumented hidden registers and then performing a
2892 * software reset.
2893 */
2894static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2895{
2896 int port;
2897 int err;
2898
2899 if (mv88e6390_setup_errata_applied(chip))
2900 return 0;
2901
2902 /* Set the ports into blocking mode */
2903 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2904 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2905 if (err)
2906 return err;
2907 }
2908
2909 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002910 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002911 if (err)
2912 return err;
2913 }
2914
2915 return mv88e6xxx_software_reset(chip);
2916}
2917
Andrew Lunn23e8b472019-10-25 01:03:52 +02002918static void mv88e6xxx_teardown(struct dsa_switch *ds)
2919{
2920 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002921 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002922 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002923}
2924
Vivien Didelotf81ec902016-05-09 13:22:58 -04002925static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002926{
Vivien Didelot04bed142016-08-31 18:06:13 -04002927 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002928 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002929 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002930 int i;
2931
Vivien Didelotfad09c72016-06-21 12:28:20 -04002932 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002933 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002934
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002935 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002936
Andrew Lunnea890982019-01-09 00:24:03 +01002937 if (chip->info->ops->setup_errata) {
2938 err = chip->info->ops->setup_errata(chip);
2939 if (err)
2940 goto unlock;
2941 }
2942
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002943 /* Cache the cmode of each port. */
2944 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2945 if (chip->info->ops->port_get_cmode) {
2946 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2947 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002948 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002949
2950 chip->ports[i].cmode = cmode;
2951 }
2952 }
2953
Vivien Didelot97299342016-07-18 20:45:30 -04002954 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002955 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002956 if (dsa_is_unused_port(ds, i))
2957 continue;
2958
Hubert Feursteinc8574862019-07-31 10:23:48 +02002959 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002960 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002961 dev_err(chip->dev, "port %d is invalid\n", i);
2962 err = -EINVAL;
2963 goto unlock;
2964 }
2965
Vivien Didelot97299342016-07-18 20:45:30 -04002966 err = mv88e6xxx_setup_port(chip, i);
2967 if (err)
2968 goto unlock;
2969 }
2970
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002971 err = mv88e6xxx_irl_setup(chip);
2972 if (err)
2973 goto unlock;
2974
Vivien Didelot04a69a12017-10-13 14:18:05 -04002975 err = mv88e6xxx_mac_setup(chip);
2976 if (err)
2977 goto unlock;
2978
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002979 err = mv88e6xxx_phy_setup(chip);
2980 if (err)
2981 goto unlock;
2982
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002983 err = mv88e6xxx_vtu_setup(chip);
2984 if (err)
2985 goto unlock;
2986
Vivien Didelot81228992017-03-30 17:37:08 -04002987 err = mv88e6xxx_pvt_setup(chip);
2988 if (err)
2989 goto unlock;
2990
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002991 err = mv88e6xxx_atu_setup(chip);
2992 if (err)
2993 goto unlock;
2994
Andrew Lunn87fa8862017-11-09 22:29:56 +01002995 err = mv88e6xxx_broadcast_setup(chip, 0);
2996 if (err)
2997 goto unlock;
2998
Vivien Didelot9e907d72017-07-17 13:03:43 -04002999 err = mv88e6xxx_pot_setup(chip);
3000 if (err)
3001 goto unlock;
3002
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003003 err = mv88e6xxx_rmu_setup(chip);
3004 if (err)
3005 goto unlock;
3006
Vivien Didelot51c901a2017-07-17 13:03:41 -04003007 err = mv88e6xxx_rsvd2cpu_setup(chip);
3008 if (err)
3009 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003010
Vivien Didelotb28f8722018-04-26 21:56:44 -04003011 err = mv88e6xxx_trunk_setup(chip);
3012 if (err)
3013 goto unlock;
3014
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003015 err = mv88e6xxx_devmap_setup(chip);
3016 if (err)
3017 goto unlock;
3018
Vivien Didelot93e18d62018-05-11 17:16:35 -04003019 err = mv88e6xxx_pri_setup(chip);
3020 if (err)
3021 goto unlock;
3022
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003023 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003024 if (chip->info->ptp_support) {
3025 err = mv88e6xxx_ptp_setup(chip);
3026 if (err)
3027 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003028
3029 err = mv88e6xxx_hwtstamp_setup(chip);
3030 if (err)
3031 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003032 }
3033
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003034 err = mv88e6xxx_stats_setup(chip);
3035 if (err)
3036 goto unlock;
3037
Vivien Didelot6b17e862015-08-13 12:52:18 -04003038unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003039 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003040
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003041 if (err)
3042 return err;
3043
3044 /* Have to be called without holding the register lock, since
3045 * they take the devlink lock, and we later take the locks in
3046 * the reverse order when getting/setting parameters or
3047 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003048 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003049 err = mv88e6xxx_setup_devlink_resources(ds);
3050 if (err)
3051 return err;
3052
3053 err = mv88e6xxx_setup_devlink_params(ds);
3054 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003055 goto out_resources;
3056
3057 err = mv88e6xxx_setup_devlink_regions(ds);
3058 if (err)
3059 goto out_params;
3060
3061 return 0;
3062
3063out_params:
3064 mv88e6xxx_teardown_devlink_params(ds);
3065out_resources:
3066 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003067
3068 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003069}
3070
Vivien Didelote57e5e72016-08-15 17:19:00 -04003071static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003072{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003073 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3074 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003075 u16 val;
3076 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003077
Andrew Lunnee26a222017-01-24 14:53:48 +01003078 if (!chip->info->ops->phy_read)
3079 return -EOPNOTSUPP;
3080
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003081 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003082 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003083 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003084
Andrew Lunnda9f3302017-02-01 03:40:05 +01003085 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003086 /* Some internal PHYs don't have a model number. */
3087 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3088 /* Then there is the 6165 family. It gets is
3089 * PHYs correct. But it can also have two
3090 * SERDES interfaces in the PHY address
3091 * space. And these don't have a model
3092 * number. But they are not PHYs, so we don't
3093 * want to give them something a PHY driver
3094 * will recognise.
3095 *
3096 * Use the mv88e6390 family model number
3097 * instead, for anything which really could be
3098 * a PHY,
3099 */
3100 if (!(val & 0x3f0))
3101 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003102 }
3103
Vivien Didelote57e5e72016-08-15 17:19:00 -04003104 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003105}
3106
Vivien Didelote57e5e72016-08-15 17:19:00 -04003107static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003108{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003109 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3110 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003111 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003112
Andrew Lunnee26a222017-01-24 14:53:48 +01003113 if (!chip->info->ops->phy_write)
3114 return -EOPNOTSUPP;
3115
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003116 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003117 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003118 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003119
3120 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003121}
3122
Vivien Didelotfad09c72016-06-21 12:28:20 -04003123static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003124 struct device_node *np,
3125 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003126{
3127 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003128 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003129 struct mii_bus *bus;
3130 int err;
3131
Andrew Lunn2510bab2018-02-22 01:51:49 +01003132 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003133 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003134 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003135 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003136
3137 if (err)
3138 return err;
3139 }
3140
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003141 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003142 if (!bus)
3143 return -ENOMEM;
3144
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003145 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003146 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003147 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003148 INIT_LIST_HEAD(&mdio_bus->list);
3149 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003150
Andrew Lunnb516d452016-06-04 21:17:06 +02003151 if (np) {
3152 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003153 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003154 } else {
3155 bus->name = "mv88e6xxx SMI";
3156 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3157 }
3158
3159 bus->read = mv88e6xxx_mdio_read;
3160 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003161 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003162
Andrew Lunn6f882842018-03-17 20:32:05 +01003163 if (!external) {
3164 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3165 if (err)
3166 return err;
3167 }
3168
Florian Fainelli00e798c2018-05-15 16:56:19 -07003169 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003170 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003171 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003172 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003173 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003174 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003175
3176 if (external)
3177 list_add_tail(&mdio_bus->list, &chip->mdios);
3178 else
3179 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003180
3181 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003182}
3183
Andrew Lunn3126aee2017-12-07 01:05:57 +01003184static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3185
3186{
3187 struct mv88e6xxx_mdio_bus *mdio_bus;
3188 struct mii_bus *bus;
3189
3190 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3191 bus = mdio_bus->bus;
3192
Andrew Lunn6f882842018-03-17 20:32:05 +01003193 if (!mdio_bus->external)
3194 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3195
Andrew Lunn3126aee2017-12-07 01:05:57 +01003196 mdiobus_unregister(bus);
3197 }
3198}
3199
Andrew Lunna3c53be52017-01-24 14:53:50 +01003200static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3201 struct device_node *np)
3202{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003203 struct device_node *child;
3204 int err;
3205
3206 /* Always register one mdio bus for the internal/default mdio
3207 * bus. This maybe represented in the device tree, but is
3208 * optional.
3209 */
3210 child = of_get_child_by_name(np, "mdio");
3211 err = mv88e6xxx_mdio_register(chip, child, false);
3212 if (err)
3213 return err;
3214
3215 /* Walk the device tree, and see if there are any other nodes
3216 * which say they are compatible with the external mdio
3217 * bus.
3218 */
3219 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003220 if (of_device_is_compatible(
3221 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003222 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003223 if (err) {
3224 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303225 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003226 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003227 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003228 }
3229 }
3230
3231 return 0;
3232}
3233
Vivien Didelot855b1932016-07-20 18:18:35 -04003234static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3235{
Vivien Didelot04bed142016-08-31 18:06:13 -04003236 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003237
3238 return chip->eeprom_len;
3239}
3240
Vivien Didelot855b1932016-07-20 18:18:35 -04003241static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3242 struct ethtool_eeprom *eeprom, u8 *data)
3243{
Vivien Didelot04bed142016-08-31 18:06:13 -04003244 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003245 int err;
3246
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003247 if (!chip->info->ops->get_eeprom)
3248 return -EOPNOTSUPP;
3249
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003250 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003251 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003252 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003253
3254 if (err)
3255 return err;
3256
3257 eeprom->magic = 0xc3ec4951;
3258
3259 return 0;
3260}
3261
Vivien Didelot855b1932016-07-20 18:18:35 -04003262static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3263 struct ethtool_eeprom *eeprom, u8 *data)
3264{
Vivien Didelot04bed142016-08-31 18:06:13 -04003265 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003266 int err;
3267
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003268 if (!chip->info->ops->set_eeprom)
3269 return -EOPNOTSUPP;
3270
Vivien Didelot855b1932016-07-20 18:18:35 -04003271 if (eeprom->magic != 0xc3ec4951)
3272 return -EINVAL;
3273
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003274 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003275 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003276 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003277
3278 return err;
3279}
3280
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003281static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003282 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003283 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3284 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003285 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003286 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003287 .phy_read = mv88e6185_phy_ppu_read,
3288 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003289 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003290 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003291 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003292 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003293 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003294 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3295 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003296 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003297 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003298 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003299 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003300 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003301 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003302 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003303 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003304 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003305 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3306 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003307 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003308 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3309 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003310 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003311 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003312 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003313 .ppu_enable = mv88e6185_g1_ppu_enable,
3314 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003315 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003316 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003317 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003318 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003319 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003320 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003321};
3322
3323static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003324 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003325 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3326 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003327 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003328 .phy_read = mv88e6185_phy_ppu_read,
3329 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003330 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003331 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003332 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003333 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003334 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3335 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003336 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003337 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003338 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003339 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003340 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003341 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3342 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003343 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003344 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003345 .serdes_power = mv88e6185_serdes_power,
3346 .serdes_get_lane = mv88e6185_serdes_get_lane,
3347 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003348 .ppu_enable = mv88e6185_g1_ppu_enable,
3349 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003350 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003351 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003352 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003353 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003354 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003355};
3356
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003357static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003358 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003359 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3360 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003361 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003362 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3363 .phy_read = mv88e6xxx_g2_smi_phy_read,
3364 .phy_write = mv88e6xxx_g2_smi_phy_write,
3365 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003366 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003367 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003368 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003369 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003370 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3371 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003372 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003373 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003374 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003375 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003376 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003377 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003378 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003379 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003380 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003381 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3382 .stats_get_strings = mv88e6095_stats_get_strings,
3383 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003384 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3385 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003386 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003387 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003388 .serdes_power = mv88e6185_serdes_power,
3389 .serdes_get_lane = mv88e6185_serdes_get_lane,
3390 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003391 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3392 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3393 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003394 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003395 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003396 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003397 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003398 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003399 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003400 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003401};
3402
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003403static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003404 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003405 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3406 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003407 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003408 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003409 .phy_read = mv88e6xxx_g2_smi_phy_read,
3410 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003411 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003412 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003413 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003414 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003415 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3416 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003417 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003418 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003419 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003420 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003421 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003422 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003423 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3424 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003425 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003426 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3427 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003428 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003429 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003430 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003431 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003432 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3433 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003434 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003435 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003436 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003437 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003438};
3439
3440static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003441 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003442 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3443 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003444 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003445 .phy_read = mv88e6185_phy_ppu_read,
3446 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003447 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003448 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003449 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003450 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003451 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003452 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3453 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003454 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003455 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003456 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003457 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003458 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003459 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003460 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003461 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003462 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003463 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003464 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3465 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003466 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003467 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3468 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003469 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003470 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003471 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003472 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003473 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003474 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003475 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003476 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003477 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003478};
3479
Vivien Didelot990e27b2017-03-28 13:50:32 -04003480static const struct mv88e6xxx_ops mv88e6141_ops = {
3481 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003482 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3483 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003484 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003485 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3486 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3487 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3488 .phy_read = mv88e6xxx_g2_smi_phy_read,
3489 .phy_write = mv88e6xxx_g2_smi_phy_write,
3490 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003491 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003492 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003493 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003494 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003495 .port_tag_remap = mv88e6095_port_tag_remap,
3496 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003497 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3498 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003499 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003500 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003501 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003502 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003503 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3504 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003505 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003506 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003507 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003508 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003509 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003510 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3511 .stats_get_strings = mv88e6320_stats_get_strings,
3512 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003513 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3514 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003515 .watchdog_ops = &mv88e6390_watchdog_ops,
3516 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003517 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003518 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003519 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003520 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003521 .serdes_power = mv88e6390_serdes_power,
3522 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003523 /* Check status register pause & lpa register */
3524 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3525 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3526 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3527 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003528 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003529 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003530 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003531 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003532 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003533};
3534
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003535static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003536 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003537 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3538 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003539 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003540 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003541 .phy_read = mv88e6xxx_g2_smi_phy_read,
3542 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003543 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003544 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003545 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003546 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003547 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003548 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3549 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003550 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003551 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003552 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003553 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003554 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003555 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003556 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003557 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003558 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003559 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003560 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3561 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003562 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003563 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3564 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003565 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003566 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003567 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003568 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003569 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3570 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003571 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003572 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003573 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003574 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003575 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003576};
3577
3578static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003579 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003580 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3581 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003582 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003583 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003584 .phy_read = mv88e6165_phy_read,
3585 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003586 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003587 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003588 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003589 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003590 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003591 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003592 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003593 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003594 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003595 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3596 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003597 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003598 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3599 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003600 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003601 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003602 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003603 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003604 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3605 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003606 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003607 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003608 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003609 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003610 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003611};
3612
3613static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003614 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003615 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3616 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003617 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003618 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003619 .phy_read = mv88e6xxx_g2_smi_phy_read,
3620 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003621 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003622 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003623 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003624 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003625 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003626 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003627 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3628 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003629 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003630 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003631 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003632 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003633 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003634 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003635 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003636 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003637 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003638 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003639 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3640 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003641 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003642 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3643 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003644 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003645 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003646 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003647 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003648 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3649 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003650 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003651 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003652 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003653};
3654
3655static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003656 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003657 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3658 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003659 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003660 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3661 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003662 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003663 .phy_read = mv88e6xxx_g2_smi_phy_read,
3664 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003665 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003666 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003667 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003668 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003669 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003670 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003671 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003672 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3673 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003674 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003675 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003676 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003677 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003678 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003679 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003680 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003681 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003682 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003683 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003684 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3685 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003686 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003687 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3688 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003689 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003690 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003691 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003692 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003693 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003694 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3695 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003696 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003697 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003698 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003699 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3700 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3701 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3702 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003703 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003704 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3705 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003706 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003707 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003708};
3709
3710static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003711 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003712 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3713 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003714 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003715 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003716 .phy_read = mv88e6xxx_g2_smi_phy_read,
3717 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003718 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003719 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003720 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003721 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003722 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003723 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003724 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3725 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003726 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003727 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003728 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003729 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003730 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003731 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003732 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003733 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003734 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003735 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003736 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3737 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003738 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003739 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3740 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003741 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003742 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003743 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003744 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003745 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3746 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003747 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003748 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003749 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003750};
3751
3752static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003753 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003754 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3755 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003756 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003757 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3758 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003759 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003760 .phy_read = mv88e6xxx_g2_smi_phy_read,
3761 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003762 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003763 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003764 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003765 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003766 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003767 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003768 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003769 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3770 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003771 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003772 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003773 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003774 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003775 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003776 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003777 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003778 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003779 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003780 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003781 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3782 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003783 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003784 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3785 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003786 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003787 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003788 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003789 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003790 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003791 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3792 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003793 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003794 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003795 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003796 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3797 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3798 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3799 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003800 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003801 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003802 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003803 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003804 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3805 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003806 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003807 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003808};
3809
3810static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003811 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003812 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3813 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003814 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003815 .phy_read = mv88e6185_phy_ppu_read,
3816 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003817 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003818 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003819 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003820 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003821 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3822 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003823 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003824 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003825 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003826 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003827 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003828 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003829 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003830 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3831 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003832 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003833 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3834 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003835 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003836 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003837 .serdes_power = mv88e6185_serdes_power,
3838 .serdes_get_lane = mv88e6185_serdes_get_lane,
3839 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003840 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003841 .ppu_enable = mv88e6185_g1_ppu_enable,
3842 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003843 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003844 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003845 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003846 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003847 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003848};
3849
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003850static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003851 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003852 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003853 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003854 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3855 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003856 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3857 .phy_read = mv88e6xxx_g2_smi_phy_read,
3858 .phy_write = mv88e6xxx_g2_smi_phy_write,
3859 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003860 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003861 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003862 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003863 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003864 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003865 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003866 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003867 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3868 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003869 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003870 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003871 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003872 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003873 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003874 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003875 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003876 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003877 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003878 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003879 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3880 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003881 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003882 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3883 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003884 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003885 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003886 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003887 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003888 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003889 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3890 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003891 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3892 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003893 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003894 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003895 /* Check status register pause & lpa register */
3896 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3897 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3898 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3899 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003900 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003901 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003902 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003903 .serdes_get_strings = mv88e6390_serdes_get_strings,
3904 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003905 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3906 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003907 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003908 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003909};
3910
3911static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003912 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003913 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003914 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003915 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3916 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003917 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3918 .phy_read = mv88e6xxx_g2_smi_phy_read,
3919 .phy_write = mv88e6xxx_g2_smi_phy_write,
3920 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003921 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003922 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003923 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003924 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003925 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003926 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003927 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003928 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3929 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003930 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003931 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003932 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003933 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003934 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003935 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003936 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003937 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003938 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003939 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003940 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3941 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003942 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003943 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3944 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003945 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003946 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003947 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003948 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003949 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003950 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3951 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003952 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3953 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003954 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003955 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003956 /* Check status register pause & lpa register */
3957 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3958 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3959 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3960 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003961 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003962 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003963 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003964 .serdes_get_strings = mv88e6390_serdes_get_strings,
3965 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003966 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3967 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003968 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003969 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003970};
3971
3972static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003973 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003974 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003975 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003976 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3977 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003978 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3979 .phy_read = mv88e6xxx_g2_smi_phy_read,
3980 .phy_write = mv88e6xxx_g2_smi_phy_write,
3981 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003982 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003983 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003984 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003985 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003986 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003987 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003988 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3989 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003990 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003991 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003992 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003993 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003994 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003995 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003996 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003997 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003998 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003999 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4000 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004001 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004002 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4003 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004004 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004005 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004006 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004007 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004008 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004009 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4010 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004011 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4012 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004013 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004014 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004015 /* Check status register pause & lpa register */
4016 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4017 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4018 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4019 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004020 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004021 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004022 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004023 .serdes_get_strings = mv88e6390_serdes_get_strings,
4024 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004025 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4026 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004027 .avb_ops = &mv88e6390_avb_ops,
4028 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004029 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004030};
4031
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004032static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004033 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004034 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4035 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004036 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004037 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4038 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004039 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004040 .phy_read = mv88e6xxx_g2_smi_phy_read,
4041 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004042 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004043 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004044 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004045 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004046 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004047 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004048 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004049 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4050 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004051 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004052 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004053 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004054 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004055 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004056 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004057 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004058 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004059 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004060 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004061 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4062 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004063 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004064 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4065 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004066 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004067 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004068 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004069 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004070 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004071 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4072 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004073 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004074 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004075 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004076 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4077 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4078 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4079 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004080 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004081 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004082 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004083 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004084 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4085 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004086 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004087 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004088 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004089 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004090};
4091
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004092static const struct mv88e6xxx_ops mv88e6250_ops = {
4093 /* MV88E6XXX_FAMILY_6250 */
4094 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4095 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4096 .irl_init_all = mv88e6352_g2_irl_init_all,
4097 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4098 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4099 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4100 .phy_read = mv88e6xxx_g2_smi_phy_read,
4101 .phy_write = mv88e6xxx_g2_smi_phy_write,
4102 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004103 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004104 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004105 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004106 .port_tag_remap = mv88e6095_port_tag_remap,
4107 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004108 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4109 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004110 .port_set_ether_type = mv88e6351_port_set_ether_type,
4111 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4112 .port_pause_limit = mv88e6097_port_pause_limit,
4113 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004114 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4115 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4116 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4117 .stats_get_strings = mv88e6250_stats_get_strings,
4118 .stats_get_stats = mv88e6250_stats_get_stats,
4119 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4120 .set_egress_port = mv88e6095_g1_set_egress_port,
4121 .watchdog_ops = &mv88e6250_watchdog_ops,
4122 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4123 .pot_clear = mv88e6xxx_g2_pot_clear,
4124 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004125 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004126 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004127 .avb_ops = &mv88e6352_avb_ops,
4128 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004129 .phylink_validate = mv88e6065_phylink_validate,
4130};
4131
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004132static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004133 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004134 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004135 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004136 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4137 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004138 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4139 .phy_read = mv88e6xxx_g2_smi_phy_read,
4140 .phy_write = mv88e6xxx_g2_smi_phy_write,
4141 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004142 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004143 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004144 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004145 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004146 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004147 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004148 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004149 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4150 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004151 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004152 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004153 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004154 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004155 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004156 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004157 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004158 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004159 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004160 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4161 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004162 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004163 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4164 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004165 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004166 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004167 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004168 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004169 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004170 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4171 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004172 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4173 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004174 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004175 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004176 /* Check status register pause & lpa register */
4177 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4178 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4179 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4180 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004181 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004182 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004183 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004184 .serdes_get_strings = mv88e6390_serdes_get_strings,
4185 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004186 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4187 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004188 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004189 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004190 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004191 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004192};
4193
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004194static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004195 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004196 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4197 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004198 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004199 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4200 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004201 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004202 .phy_read = mv88e6xxx_g2_smi_phy_read,
4203 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004204 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004205 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004206 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004207 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004208 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004209 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4210 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004211 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004212 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004213 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004214 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004215 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004216 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004217 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004218 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004219 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004220 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004221 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4222 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004223 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004224 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4225 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004226 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004227 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004228 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004229 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004230 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004231 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004232 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004233 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004234 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004235 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004236};
4237
4238static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004239 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004240 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4241 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004242 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004243 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4244 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004245 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004246 .phy_read = mv88e6xxx_g2_smi_phy_read,
4247 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004248 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004249 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004250 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004251 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004252 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004253 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4254 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004255 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004256 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004257 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004258 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004259 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004260 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004261 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004262 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004263 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004264 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004265 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4266 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004267 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004268 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4269 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004270 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004271 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004272 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004273 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004274 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004275 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004276 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004277 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004278};
4279
Vivien Didelot16e329a2017-03-28 13:50:33 -04004280static const struct mv88e6xxx_ops mv88e6341_ops = {
4281 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004282 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4283 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004284 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004285 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4286 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4287 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4288 .phy_read = mv88e6xxx_g2_smi_phy_read,
4289 .phy_write = mv88e6xxx_g2_smi_phy_write,
4290 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004291 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004292 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004293 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004294 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004295 .port_tag_remap = mv88e6095_port_tag_remap,
4296 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004297 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4298 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004299 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004300 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004301 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004302 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004303 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4304 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004305 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004306 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004307 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004308 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004309 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004310 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4311 .stats_get_strings = mv88e6320_stats_get_strings,
4312 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004313 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4314 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004315 .watchdog_ops = &mv88e6390_watchdog_ops,
4316 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004317 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004318 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004319 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004320 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004321 .serdes_power = mv88e6390_serdes_power,
4322 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004323 /* Check status register pause & lpa register */
4324 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4325 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4326 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4327 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004328 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004329 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004330 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004331 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004332 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004333 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004334 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004335};
4336
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004337static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004338 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004339 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4340 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004341 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004342 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004343 .phy_read = mv88e6xxx_g2_smi_phy_read,
4344 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004345 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004346 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004347 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004348 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004349 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004350 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004351 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4352 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004353 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004354 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004355 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004356 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004357 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004358 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004359 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004360 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004361 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004362 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004363 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4364 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004365 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004366 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4367 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004368 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004369 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004370 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004371 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004372 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4373 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004374 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004375 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004376 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004377};
4378
4379static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004380 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004381 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4382 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004383 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004384 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004385 .phy_read = mv88e6xxx_g2_smi_phy_read,
4386 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004387 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004388 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004389 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004390 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004391 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004392 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004393 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4394 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004395 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004396 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004397 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004398 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004399 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004400 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004401 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004402 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004403 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004404 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004405 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4406 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004407 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004408 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4409 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004410 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004411 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004412 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004413 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004414 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4415 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004416 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004417 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004418 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004419 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004420 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004421};
4422
4423static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004424 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004425 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4426 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004427 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004428 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4429 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004430 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004431 .phy_read = mv88e6xxx_g2_smi_phy_read,
4432 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004433 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004434 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004435 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004436 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004437 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004438 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004439 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004440 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4441 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004442 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004443 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004444 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004445 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004446 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004447 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004448 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004449 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004450 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004451 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004452 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4453 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004454 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004455 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4456 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004457 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004458 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004459 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004460 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004461 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004462 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4463 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004464 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004465 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004466 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004467 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4468 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4469 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4470 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004471 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004472 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004473 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004474 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004475 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004476 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004477 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004478 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4479 .serdes_get_strings = mv88e6352_serdes_get_strings,
4480 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004481 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4482 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004483 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004484};
4485
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004486static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004487 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004488 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004489 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004490 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4491 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004492 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4493 .phy_read = mv88e6xxx_g2_smi_phy_read,
4494 .phy_write = mv88e6xxx_g2_smi_phy_write,
4495 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004496 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004497 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004498 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004499 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004500 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004501 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004502 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004503 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4504 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004505 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004506 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004507 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004508 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004509 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004510 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004511 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004512 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004513 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004514 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004515 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004516 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4517 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004518 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004519 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4520 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004521 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004522 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004523 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004524 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004525 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004526 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4527 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004528 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4529 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004530 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004531 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004532 /* Check status register pause & lpa register */
4533 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4534 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4535 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4536 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004537 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004538 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004539 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004540 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004541 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004542 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004543 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4544 .serdes_get_strings = mv88e6390_serdes_get_strings,
4545 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004546 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4547 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004548 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004549};
4550
4551static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004552 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004553 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004554 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004555 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4556 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004557 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4558 .phy_read = mv88e6xxx_g2_smi_phy_read,
4559 .phy_write = mv88e6xxx_g2_smi_phy_write,
4560 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004561 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004562 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004563 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004564 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004565 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004566 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004567 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004568 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4569 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004570 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004571 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004572 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004573 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004574 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004575 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004576 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004577 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004578 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004579 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004580 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004581 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4582 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004583 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004584 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4585 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004586 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004587 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004588 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004589 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004590 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004591 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4592 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004593 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4594 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004595 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004596 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004597 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4598 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4599 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4600 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004601 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004602 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004603 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004604 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4605 .serdes_get_strings = mv88e6390_serdes_get_strings,
4606 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004607 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4608 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004609 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004610 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004611 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004612 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004613};
4614
Pavana Sharmade776d02021-03-17 14:46:42 +01004615static const struct mv88e6xxx_ops mv88e6393x_ops = {
4616 /* MV88E6XXX_FAMILY_6393 */
4617 .setup_errata = mv88e6393x_serdes_setup_errata,
4618 .irl_init_all = mv88e6390_g2_irl_init_all,
4619 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4620 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4621 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4622 .phy_read = mv88e6xxx_g2_smi_phy_read,
4623 .phy_write = mv88e6xxx_g2_smi_phy_write,
4624 .port_set_link = mv88e6xxx_port_set_link,
4625 .port_sync_link = mv88e6xxx_port_sync_link,
4626 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4627 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4628 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4629 .port_tag_remap = mv88e6390_port_tag_remap,
4630 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4631 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4632 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4633 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4634 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4635 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4636 .port_pause_limit = mv88e6390_port_pause_limit,
4637 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4638 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4639 .port_get_cmode = mv88e6352_port_get_cmode,
4640 .port_set_cmode = mv88e6393x_port_set_cmode,
4641 .port_setup_message_port = mv88e6xxx_setup_message_port,
4642 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4643 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4644 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4645 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4646 .stats_get_strings = mv88e6320_stats_get_strings,
4647 .stats_get_stats = mv88e6390_stats_get_stats,
4648 /* .set_cpu_port is missing because this family does not support a global
4649 * CPU port, only per port CPU port which is set via
4650 * .port_set_upstream_port method.
4651 */
4652 .set_egress_port = mv88e6393x_set_egress_port,
4653 .watchdog_ops = &mv88e6390_watchdog_ops,
4654 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4655 .pot_clear = mv88e6xxx_g2_pot_clear,
4656 .reset = mv88e6352_g1_reset,
4657 .rmu_disable = mv88e6390_g1_rmu_disable,
4658 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4659 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4660 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4661 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4662 .serdes_power = mv88e6393x_serdes_power,
4663 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4664 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4665 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4666 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4667 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4668 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4669 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4670 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4671 /* TODO: serdes stats */
4672 .gpio_ops = &mv88e6352_gpio_ops,
4673 .avb_ops = &mv88e6390_avb_ops,
4674 .ptp_ops = &mv88e6352_ptp_ops,
4675 .phylink_validate = mv88e6393x_phylink_validate,
4676};
4677
Vivien Didelotf81ec902016-05-09 13:22:58 -04004678static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4679 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004680 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004681 .family = MV88E6XXX_FAMILY_6097,
4682 .name = "Marvell 88E6085",
4683 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004684 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004685 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004686 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004687 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004688 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004689 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004690 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004691 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004692 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004693 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004694 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004695 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004696 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004697 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004698 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004699 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004700 },
4701
4702 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004703 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004704 .family = MV88E6XXX_FAMILY_6095,
4705 .name = "Marvell 88E6095/88E6095F",
4706 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004707 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004708 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004709 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004710 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004711 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004712 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004713 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004714 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004715 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004716 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004717 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004718 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004719 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004720 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004721 },
4722
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004723 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004724 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004725 .family = MV88E6XXX_FAMILY_6097,
4726 .name = "Marvell 88E6097/88E6097F",
4727 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004728 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004729 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004730 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004731 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004732 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004733 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004734 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004735 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004736 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004737 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004738 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004739 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004740 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004741 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004742 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004743 .ops = &mv88e6097_ops,
4744 },
4745
Vivien Didelotf81ec902016-05-09 13:22:58 -04004746 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004747 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004748 .family = MV88E6XXX_FAMILY_6165,
4749 .name = "Marvell 88E6123",
4750 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004751 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004752 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004753 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004754 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004755 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004756 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004757 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004758 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004759 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004760 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004761 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004762 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004763 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004764 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004765 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004766 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004767 },
4768
4769 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004770 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004771 .family = MV88E6XXX_FAMILY_6185,
4772 .name = "Marvell 88E6131",
4773 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004774 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004775 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004776 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004777 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004778 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004779 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004780 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004781 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004782 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004783 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004784 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004785 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004786 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004787 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004788 },
4789
Vivien Didelot990e27b2017-03-28 13:50:32 -04004790 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004791 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004792 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004793 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004794 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004795 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004796 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004797 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004798 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004799 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004800 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004801 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004802 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004803 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004804 .age_time_coeff = 3750,
4805 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004806 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004807 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004808 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004809 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004810 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004811 .ops = &mv88e6141_ops,
4812 },
4813
Vivien Didelotf81ec902016-05-09 13:22:58 -04004814 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004815 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004816 .family = MV88E6XXX_FAMILY_6165,
4817 .name = "Marvell 88E6161",
4818 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004819 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004820 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004821 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004822 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004823 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004824 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004825 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004826 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004827 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004828 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004829 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004830 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004831 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004832 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004833 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004834 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004835 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004836 },
4837
4838 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004839 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004840 .family = MV88E6XXX_FAMILY_6165,
4841 .name = "Marvell 88E6165",
4842 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004843 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004844 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004845 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004846 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004847 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004848 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004849 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004850 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004851 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004852 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004853 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004854 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004855 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004856 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004857 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004858 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004859 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004860 },
4861
4862 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004863 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004864 .family = MV88E6XXX_FAMILY_6351,
4865 .name = "Marvell 88E6171",
4866 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004867 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004868 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004869 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004870 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004871 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004872 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004873 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004874 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004875 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004876 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004877 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004878 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004879 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004880 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004881 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004882 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004883 },
4884
4885 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004886 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004887 .family = MV88E6XXX_FAMILY_6352,
4888 .name = "Marvell 88E6172",
4889 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004890 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004891 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004892 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004893 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004894 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004895 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004896 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004897 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004898 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004899 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004900 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004901 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004902 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004903 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004904 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004905 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004906 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004907 },
4908
4909 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004910 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004911 .family = MV88E6XXX_FAMILY_6351,
4912 .name = "Marvell 88E6175",
4913 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004914 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004915 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004916 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004917 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004918 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004919 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004920 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004921 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004922 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004923 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004924 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004925 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004926 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004927 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004928 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004929 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004930 },
4931
4932 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004933 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004934 .family = MV88E6XXX_FAMILY_6352,
4935 .name = "Marvell 88E6176",
4936 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004937 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004938 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004939 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004940 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004941 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004942 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004943 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004944 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004945 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004946 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004947 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004948 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004949 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004950 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004951 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004952 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004953 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004954 },
4955
4956 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004957 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004958 .family = MV88E6XXX_FAMILY_6185,
4959 .name = "Marvell 88E6185",
4960 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004961 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004962 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004963 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004964 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004965 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004966 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004967 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004968 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004969 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004970 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004971 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004972 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004973 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004974 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004975 },
4976
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004977 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004978 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004979 .family = MV88E6XXX_FAMILY_6390,
4980 .name = "Marvell 88E6190",
4981 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004982 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004983 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004984 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004985 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004986 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004987 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004988 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004989 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004990 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004991 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004992 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004993 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004994 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004995 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004996 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004997 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004998 .ops = &mv88e6190_ops,
4999 },
5000
5001 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005002 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005003 .family = MV88E6XXX_FAMILY_6390,
5004 .name = "Marvell 88E6190X",
5005 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005006 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005007 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005008 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005009 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005010 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005011 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005012 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005013 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005014 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005015 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005016 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005017 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005018 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005019 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005020 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005021 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005022 .ops = &mv88e6190x_ops,
5023 },
5024
5025 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005026 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005027 .family = MV88E6XXX_FAMILY_6390,
5028 .name = "Marvell 88E6191",
5029 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005030 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005031 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005032 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005033 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005034 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005035 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005036 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005037 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005038 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005039 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005040 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005041 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005042 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005043 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005044 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005045 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005046 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005047 },
5048
Pavana Sharmade776d02021-03-17 14:46:42 +01005049 [MV88E6191X] = {
5050 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5051 .family = MV88E6XXX_FAMILY_6393,
5052 .name = "Marvell 88E6191X",
5053 .num_databases = 4096,
5054 .num_ports = 11, /* 10 + Z80 */
5055 .num_internal_phys = 9,
5056 .max_vid = 8191,
5057 .port_base_addr = 0x0,
5058 .phy_base_addr = 0x0,
5059 .global1_addr = 0x1b,
5060 .global2_addr = 0x1c,
5061 .age_time_coeff = 3750,
5062 .g1_irqs = 10,
5063 .g2_irqs = 14,
5064 .atu_move_port_mask = 0x1f,
5065 .pvt = true,
5066 .multi_chip = true,
5067 .tag_protocol = DSA_TAG_PROTO_DSA,
5068 .ptp_support = true,
5069 .ops = &mv88e6393x_ops,
5070 },
5071
5072 [MV88E6193X] = {
5073 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5074 .family = MV88E6XXX_FAMILY_6393,
5075 .name = "Marvell 88E6193X",
5076 .num_databases = 4096,
5077 .num_ports = 11, /* 10 + Z80 */
5078 .num_internal_phys = 9,
5079 .max_vid = 8191,
5080 .port_base_addr = 0x0,
5081 .phy_base_addr = 0x0,
5082 .global1_addr = 0x1b,
5083 .global2_addr = 0x1c,
5084 .age_time_coeff = 3750,
5085 .g1_irqs = 10,
5086 .g2_irqs = 14,
5087 .atu_move_port_mask = 0x1f,
5088 .pvt = true,
5089 .multi_chip = true,
5090 .tag_protocol = DSA_TAG_PROTO_DSA,
5091 .ptp_support = true,
5092 .ops = &mv88e6393x_ops,
5093 },
5094
Hubert Feurstein49022642019-07-31 10:23:46 +02005095 [MV88E6220] = {
5096 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5097 .family = MV88E6XXX_FAMILY_6250,
5098 .name = "Marvell 88E6220",
5099 .num_databases = 64,
5100
5101 /* Ports 2-4 are not routed to pins
5102 * => usable ports 0, 1, 5, 6
5103 */
5104 .num_ports = 7,
5105 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005106 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005107 .max_vid = 4095,
5108 .port_base_addr = 0x08,
5109 .phy_base_addr = 0x00,
5110 .global1_addr = 0x0f,
5111 .global2_addr = 0x07,
5112 .age_time_coeff = 15000,
5113 .g1_irqs = 9,
5114 .g2_irqs = 10,
5115 .atu_move_port_mask = 0xf,
5116 .dual_chip = true,
5117 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005118 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005119 .ops = &mv88e6250_ops,
5120 },
5121
Vivien Didelotf81ec902016-05-09 13:22:58 -04005122 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005123 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005124 .family = MV88E6XXX_FAMILY_6352,
5125 .name = "Marvell 88E6240",
5126 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005127 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005128 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005129 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005130 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005131 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005132 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005133 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005134 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005135 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005136 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005137 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005138 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005139 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005140 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005141 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005142 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005143 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005144 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005145 },
5146
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005147 [MV88E6250] = {
5148 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5149 .family = MV88E6XXX_FAMILY_6250,
5150 .name = "Marvell 88E6250",
5151 .num_databases = 64,
5152 .num_ports = 7,
5153 .num_internal_phys = 5,
5154 .max_vid = 4095,
5155 .port_base_addr = 0x08,
5156 .phy_base_addr = 0x00,
5157 .global1_addr = 0x0f,
5158 .global2_addr = 0x07,
5159 .age_time_coeff = 15000,
5160 .g1_irqs = 9,
5161 .g2_irqs = 10,
5162 .atu_move_port_mask = 0xf,
5163 .dual_chip = true,
5164 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005165 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005166 .ops = &mv88e6250_ops,
5167 },
5168
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005169 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005170 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005171 .family = MV88E6XXX_FAMILY_6390,
5172 .name = "Marvell 88E6290",
5173 .num_databases = 4096,
5174 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005175 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005176 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005177 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005178 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005179 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005180 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005181 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005182 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005183 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005184 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005185 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005186 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005187 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005188 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005189 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005190 .ops = &mv88e6290_ops,
5191 },
5192
Vivien Didelotf81ec902016-05-09 13:22:58 -04005193 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005194 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005195 .family = MV88E6XXX_FAMILY_6320,
5196 .name = "Marvell 88E6320",
5197 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005198 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005199 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005200 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005201 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005202 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005203 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005204 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005205 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005206 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005207 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005208 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005209 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005210 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005211 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005212 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005213 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005214 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005215 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005216 },
5217
5218 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005219 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005220 .family = MV88E6XXX_FAMILY_6320,
5221 .name = "Marvell 88E6321",
5222 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005223 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005224 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005225 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005226 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005227 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005228 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005229 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005230 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005231 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005232 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005233 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005234 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005235 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005236 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005237 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005238 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005239 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005240 },
5241
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005242 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005243 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005244 .family = MV88E6XXX_FAMILY_6341,
5245 .name = "Marvell 88E6341",
5246 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005247 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005248 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005249 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005250 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005251 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005252 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005253 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005254 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005255 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005256 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005257 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005258 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005259 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005260 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005261 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005262 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005263 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005264 .ops = &mv88e6341_ops,
5265 },
5266
Vivien Didelotf81ec902016-05-09 13:22:58 -04005267 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005268 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005269 .family = MV88E6XXX_FAMILY_6351,
5270 .name = "Marvell 88E6350",
5271 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005272 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005273 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005274 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005275 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005276 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005277 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005278 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005279 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005280 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005281 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005282 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005283 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005284 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005285 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005286 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005287 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005288 },
5289
5290 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005291 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005292 .family = MV88E6XXX_FAMILY_6351,
5293 .name = "Marvell 88E6351",
5294 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005295 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005296 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005297 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005298 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005299 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005300 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005301 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005302 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005303 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005304 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005305 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005306 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005307 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005308 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005309 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005310 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005311 },
5312
5313 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005314 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005315 .family = MV88E6XXX_FAMILY_6352,
5316 .name = "Marvell 88E6352",
5317 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005318 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005319 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005320 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005321 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005322 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005323 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005324 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005325 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005326 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005327 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005328 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005329 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005330 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005331 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005332 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005333 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005334 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005335 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005336 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005337 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005338 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005339 .family = MV88E6XXX_FAMILY_6390,
5340 .name = "Marvell 88E6390",
5341 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005342 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005343 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005344 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005345 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005346 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005347 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005348 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005349 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005350 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005351 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005352 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005353 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005354 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005355 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005356 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005357 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005358 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005359 .ops = &mv88e6390_ops,
5360 },
5361 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005362 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005363 .family = MV88E6XXX_FAMILY_6390,
5364 .name = "Marvell 88E6390X",
5365 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005366 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005367 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005368 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005369 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005370 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005371 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005372 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005373 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005374 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005375 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005376 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005377 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005378 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005379 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005380 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005381 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005382 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005383 .ops = &mv88e6390x_ops,
5384 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005385
5386 [MV88E6393X] = {
5387 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5388 .family = MV88E6XXX_FAMILY_6393,
5389 .name = "Marvell 88E6393X",
5390 .num_databases = 4096,
5391 .num_ports = 11, /* 10 + Z80 */
5392 .num_internal_phys = 9,
5393 .max_vid = 8191,
5394 .port_base_addr = 0x0,
5395 .phy_base_addr = 0x0,
5396 .global1_addr = 0x1b,
5397 .global2_addr = 0x1c,
5398 .age_time_coeff = 3750,
5399 .g1_irqs = 10,
5400 .g2_irqs = 14,
5401 .atu_move_port_mask = 0x1f,
5402 .pvt = true,
5403 .multi_chip = true,
5404 .tag_protocol = DSA_TAG_PROTO_DSA,
5405 .ptp_support = true,
5406 .ops = &mv88e6393x_ops,
5407 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005408};
5409
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005410static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005411{
Vivien Didelota439c062016-04-17 13:23:58 -04005412 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005413
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005414 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5415 if (mv88e6xxx_table[i].prod_num == prod_num)
5416 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005417
Vivien Didelotb9b37712015-10-30 19:39:48 -04005418 return NULL;
5419}
5420
Vivien Didelotfad09c72016-06-21 12:28:20 -04005421static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005422{
5423 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005424 unsigned int prod_num, rev;
5425 u16 id;
5426 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005427
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005428 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005429 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005430 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005431 if (err)
5432 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005433
Vivien Didelot107fcc12017-06-12 12:37:36 -04005434 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5435 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005436
5437 info = mv88e6xxx_lookup_info(prod_num);
5438 if (!info)
5439 return -ENODEV;
5440
Vivien Didelotcaac8542016-06-20 13:14:09 -04005441 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005442 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005443
Vivien Didelotfad09c72016-06-21 12:28:20 -04005444 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5445 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005446
5447 return 0;
5448}
5449
Vivien Didelotfad09c72016-06-21 12:28:20 -04005450static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005451{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005452 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005453
Vivien Didelotfad09c72016-06-21 12:28:20 -04005454 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5455 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005456 return NULL;
5457
Vivien Didelotfad09c72016-06-21 12:28:20 -04005458 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005459
Vivien Didelotfad09c72016-06-21 12:28:20 -04005460 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005461 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005462 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005463
Vivien Didelotfad09c72016-06-21 12:28:20 -04005464 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005465}
5466
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005467static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005468 int port,
5469 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005470{
Vivien Didelot04bed142016-08-31 18:06:13 -04005471 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005472
Andrew Lunn443d5a12016-12-03 04:35:18 +01005473 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005474}
5475
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005476static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5477 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005478{
Vivien Didelot04bed142016-08-31 18:06:13 -04005479 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005480 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005481
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005482 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005483 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5484 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005485 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005486
5487 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005488}
5489
5490static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5491 const struct switchdev_obj_port_mdb *mdb)
5492{
Vivien Didelot04bed142016-08-31 18:06:13 -04005493 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005494 int err;
5495
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005496 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005497 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005498 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005499
5500 return err;
5501}
5502
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005503static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5504 struct dsa_mall_mirror_tc_entry *mirror,
5505 bool ingress)
5506{
5507 enum mv88e6xxx_egress_direction direction = ingress ?
5508 MV88E6XXX_EGRESS_DIR_INGRESS :
5509 MV88E6XXX_EGRESS_DIR_EGRESS;
5510 struct mv88e6xxx_chip *chip = ds->priv;
5511 bool other_mirrors = false;
5512 int i;
5513 int err;
5514
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005515 mutex_lock(&chip->reg_lock);
5516 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5517 mirror->to_local_port) {
5518 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5519 other_mirrors |= ingress ?
5520 chip->ports[i].mirror_ingress :
5521 chip->ports[i].mirror_egress;
5522
5523 /* Can't change egress port when other mirror is active */
5524 if (other_mirrors) {
5525 err = -EBUSY;
5526 goto out;
5527 }
5528
Marek Behún2fda45f2021-03-17 14:46:41 +01005529 err = mv88e6xxx_set_egress_port(chip, direction,
5530 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005531 if (err)
5532 goto out;
5533 }
5534
5535 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5536out:
5537 mutex_unlock(&chip->reg_lock);
5538
5539 return err;
5540}
5541
5542static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5543 struct dsa_mall_mirror_tc_entry *mirror)
5544{
5545 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5546 MV88E6XXX_EGRESS_DIR_INGRESS :
5547 MV88E6XXX_EGRESS_DIR_EGRESS;
5548 struct mv88e6xxx_chip *chip = ds->priv;
5549 bool other_mirrors = false;
5550 int i;
5551
5552 mutex_lock(&chip->reg_lock);
5553 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5554 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5555
5556 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5557 other_mirrors |= mirror->ingress ?
5558 chip->ports[i].mirror_ingress :
5559 chip->ports[i].mirror_egress;
5560
5561 /* Reset egress port when no other mirror is active */
5562 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005563 if (mv88e6xxx_set_egress_port(chip, direction,
5564 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005565 dev_err(ds->dev, "failed to set egress port\n");
5566 }
5567
5568 mutex_unlock(&chip->reg_lock);
5569}
5570
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005571static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5572 struct switchdev_brport_flags flags,
5573 struct netlink_ext_ack *extack)
5574{
5575 struct mv88e6xxx_chip *chip = ds->priv;
5576 const struct mv88e6xxx_ops *ops;
5577
5578 if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
5579 return -EINVAL;
5580
5581 ops = chip->info->ops;
5582
5583 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5584 return -EINVAL;
5585
5586 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5587 return -EINVAL;
5588
5589 return 0;
5590}
5591
5592static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5593 struct switchdev_brport_flags flags,
5594 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005595{
5596 struct mv88e6xxx_chip *chip = ds->priv;
5597 int err = -EOPNOTSUPP;
5598
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005599 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005600
5601 if (flags.mask & BR_FLOOD) {
5602 bool unicast = !!(flags.val & BR_FLOOD);
5603
5604 err = chip->info->ops->port_set_ucast_flood(chip, port,
5605 unicast);
5606 if (err)
5607 goto out;
5608 }
5609
5610 if (flags.mask & BR_MCAST_FLOOD) {
5611 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5612
5613 err = chip->info->ops->port_set_mcast_flood(chip, port,
5614 multicast);
5615 if (err)
5616 goto out;
5617 }
5618
5619out:
5620 mv88e6xxx_reg_unlock(chip);
5621
5622 return err;
5623}
5624
5625static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5626 bool mrouter,
5627 struct netlink_ext_ack *extack)
5628{
5629 struct mv88e6xxx_chip *chip = ds->priv;
5630 int err;
5631
5632 if (!chip->info->ops->port_set_mcast_flood)
5633 return -EOPNOTSUPP;
5634
5635 mv88e6xxx_reg_lock(chip);
5636 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005637 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005638
5639 return err;
5640}
5641
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005642static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5643 struct net_device *lag,
5644 struct netdev_lag_upper_info *info)
5645{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005646 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005647 struct dsa_port *dp;
5648 int id, members = 0;
5649
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005650 if (!mv88e6xxx_has_lag(chip))
5651 return false;
5652
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005653 id = dsa_lag_id(ds->dst, lag);
5654 if (id < 0 || id >= ds->num_lag_ids)
5655 return false;
5656
5657 dsa_lag_foreach_port(dp, ds->dst, lag)
5658 /* Includes the port joining the LAG */
5659 members++;
5660
5661 if (members > 8)
5662 return false;
5663
5664 /* We could potentially relax this to include active
5665 * backup in the future.
5666 */
5667 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5668 return false;
5669
5670 /* Ideally we would also validate that the hash type matches
5671 * the hardware. Alas, this is always set to unknown on team
5672 * interfaces.
5673 */
5674 return true;
5675}
5676
5677static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5678{
5679 struct mv88e6xxx_chip *chip = ds->priv;
5680 struct dsa_port *dp;
5681 u16 map = 0;
5682 int id;
5683
5684 id = dsa_lag_id(ds->dst, lag);
5685
5686 /* Build the map of all ports to distribute flows destined for
5687 * this LAG. This can be either a local user port, or a DSA
5688 * port if the LAG port is on a remote chip.
5689 */
5690 dsa_lag_foreach_port(dp, ds->dst, lag)
5691 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5692
5693 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5694}
5695
5696static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5697 /* Row number corresponds to the number of active members in a
5698 * LAG. Each column states which of the eight hash buckets are
5699 * mapped to the column:th port in the LAG.
5700 *
5701 * Example: In a LAG with three active ports, the second port
5702 * ([2][1]) would be selected for traffic mapped to buckets
5703 * 3,4,5 (0x38).
5704 */
5705 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5706 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5707 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5708 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5709 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5710 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5711 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5712 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5713};
5714
5715static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5716 int num_tx, int nth)
5717{
5718 u8 active = 0;
5719 int i;
5720
5721 num_tx = num_tx <= 8 ? num_tx : 8;
5722 if (nth < num_tx)
5723 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5724
5725 for (i = 0; i < 8; i++) {
5726 if (BIT(i) & active)
5727 mask[i] |= BIT(port);
5728 }
5729}
5730
5731static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5732{
5733 struct mv88e6xxx_chip *chip = ds->priv;
5734 unsigned int id, num_tx;
5735 struct net_device *lag;
5736 struct dsa_port *dp;
5737 int i, err, nth;
5738 u16 mask[8];
5739 u16 ivec;
5740
5741 /* Assume no port is a member of any LAG. */
5742 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5743
5744 /* Disable all masks for ports that _are_ members of a LAG. */
5745 list_for_each_entry(dp, &ds->dst->ports, list) {
5746 if (!dp->lag_dev || dp->ds != ds)
5747 continue;
5748
5749 ivec &= ~BIT(dp->index);
5750 }
5751
5752 for (i = 0; i < 8; i++)
5753 mask[i] = ivec;
5754
5755 /* Enable the correct subset of masks for all LAG ports that
5756 * are in the Tx set.
5757 */
5758 dsa_lags_foreach_id(id, ds->dst) {
5759 lag = dsa_lag_dev(ds->dst, id);
5760 if (!lag)
5761 continue;
5762
5763 num_tx = 0;
5764 dsa_lag_foreach_port(dp, ds->dst, lag) {
5765 if (dp->lag_tx_enabled)
5766 num_tx++;
5767 }
5768
5769 if (!num_tx)
5770 continue;
5771
5772 nth = 0;
5773 dsa_lag_foreach_port(dp, ds->dst, lag) {
5774 if (!dp->lag_tx_enabled)
5775 continue;
5776
5777 if (dp->ds == ds)
5778 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5779 num_tx, nth);
5780
5781 nth++;
5782 }
5783 }
5784
5785 for (i = 0; i < 8; i++) {
5786 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5787 if (err)
5788 return err;
5789 }
5790
5791 return 0;
5792}
5793
5794static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5795 struct net_device *lag)
5796{
5797 int err;
5798
5799 err = mv88e6xxx_lag_sync_masks(ds);
5800
5801 if (!err)
5802 err = mv88e6xxx_lag_sync_map(ds, lag);
5803
5804 return err;
5805}
5806
5807static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5808{
5809 struct mv88e6xxx_chip *chip = ds->priv;
5810 int err;
5811
5812 mv88e6xxx_reg_lock(chip);
5813 err = mv88e6xxx_lag_sync_masks(ds);
5814 mv88e6xxx_reg_unlock(chip);
5815 return err;
5816}
5817
5818static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5819 struct net_device *lag,
5820 struct netdev_lag_upper_info *info)
5821{
5822 struct mv88e6xxx_chip *chip = ds->priv;
5823 int err, id;
5824
5825 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5826 return -EOPNOTSUPP;
5827
5828 id = dsa_lag_id(ds->dst, lag);
5829
5830 mv88e6xxx_reg_lock(chip);
5831
5832 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5833 if (err)
5834 goto err_unlock;
5835
5836 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5837 if (err)
5838 goto err_clear_trunk;
5839
5840 mv88e6xxx_reg_unlock(chip);
5841 return 0;
5842
5843err_clear_trunk:
5844 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5845err_unlock:
5846 mv88e6xxx_reg_unlock(chip);
5847 return err;
5848}
5849
5850static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5851 struct net_device *lag)
5852{
5853 struct mv88e6xxx_chip *chip = ds->priv;
5854 int err_sync, err_trunk;
5855
5856 mv88e6xxx_reg_lock(chip);
5857 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5858 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5859 mv88e6xxx_reg_unlock(chip);
5860 return err_sync ? : err_trunk;
5861}
5862
5863static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5864 int port)
5865{
5866 struct mv88e6xxx_chip *chip = ds->priv;
5867 int err;
5868
5869 mv88e6xxx_reg_lock(chip);
5870 err = mv88e6xxx_lag_sync_masks(ds);
5871 mv88e6xxx_reg_unlock(chip);
5872 return err;
5873}
5874
5875static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5876 int port, struct net_device *lag,
5877 struct netdev_lag_upper_info *info)
5878{
5879 struct mv88e6xxx_chip *chip = ds->priv;
5880 int err;
5881
5882 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5883 return -EOPNOTSUPP;
5884
5885 mv88e6xxx_reg_lock(chip);
5886
5887 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5888 if (err)
5889 goto unlock;
5890
5891 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5892
5893unlock:
5894 mv88e6xxx_reg_unlock(chip);
5895 return err;
5896}
5897
5898static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5899 int port, struct net_device *lag)
5900{
5901 struct mv88e6xxx_chip *chip = ds->priv;
5902 int err_sync, err_pvt;
5903
5904 mv88e6xxx_reg_lock(chip);
5905 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5906 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5907 mv88e6xxx_reg_unlock(chip);
5908 return err_sync ? : err_pvt;
5909}
5910
Florian Fainellia82f67a2017-01-08 14:52:08 -08005911static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005912 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005913 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005914 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005915 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005916 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005917 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005918 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005919 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5920 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005921 .get_strings = mv88e6xxx_get_strings,
5922 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5923 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005924 .port_enable = mv88e6xxx_port_enable,
5925 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005926 .port_max_mtu = mv88e6xxx_get_max_mtu,
5927 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005928 .get_mac_eee = mv88e6xxx_get_mac_eee,
5929 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005930 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005931 .get_eeprom = mv88e6xxx_get_eeprom,
5932 .set_eeprom = mv88e6xxx_set_eeprom,
5933 .get_regs_len = mv88e6xxx_get_regs_len,
5934 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005935 .get_rxnfc = mv88e6xxx_get_rxnfc,
5936 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005937 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005938 .port_bridge_join = mv88e6xxx_port_bridge_join,
5939 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005940 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5941 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5942 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005943 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005944 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005945 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005946 .port_vlan_add = mv88e6xxx_port_vlan_add,
5947 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005948 .port_fdb_add = mv88e6xxx_port_fdb_add,
5949 .port_fdb_del = mv88e6xxx_port_fdb_del,
5950 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005951 .port_mdb_add = mv88e6xxx_port_mdb_add,
5952 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005953 .port_mirror_add = mv88e6xxx_port_mirror_add,
5954 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005955 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5956 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005957 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5958 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5959 .port_txtstamp = mv88e6xxx_port_txtstamp,
5960 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5961 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005962 .devlink_param_get = mv88e6xxx_devlink_param_get,
5963 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005964 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005965 .port_lag_change = mv88e6xxx_port_lag_change,
5966 .port_lag_join = mv88e6xxx_port_lag_join,
5967 .port_lag_leave = mv88e6xxx_port_lag_leave,
5968 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
5969 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
5970 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005971};
5972
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08005973static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005974{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005975 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005976 struct dsa_switch *ds;
5977
Vivien Didelot7e99e342019-10-21 16:51:30 -04005978 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005979 if (!ds)
5980 return -ENOMEM;
5981
Vivien Didelot7e99e342019-10-21 16:51:30 -04005982 ds->dev = dev;
5983 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04005984 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02005985 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04005986 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04005987 ds->ageing_time_min = chip->info->age_time_coeff;
5988 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005989
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005990 /* Some chips support up to 32, but that requires enabling the
5991 * 5-bit port mode, which we do not support. 640k^W16 ought to
5992 * be enough for anyone.
5993 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005994 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005995
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005996 dev_set_drvdata(dev, ds);
5997
Vivien Didelot23c9ee42017-05-26 18:12:51 -04005998 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04005999}
6000
Vivien Didelotfad09c72016-06-21 12:28:20 -04006001static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006002{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006003 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006004}
6005
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006006static const void *pdata_device_get_match_data(struct device *dev)
6007{
6008 const struct of_device_id *matches = dev->driver->of_match_table;
6009 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6010
6011 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6012 matches++) {
6013 if (!strcmp(pdata->compatible, matches->compatible))
6014 return matches->data;
6015 }
6016 return NULL;
6017}
6018
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006019/* There is no suspend to RAM support at DSA level yet, the switch configuration
6020 * would be lost after a power cycle so prevent it to be suspended.
6021 */
6022static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6023{
6024 return -EOPNOTSUPP;
6025}
6026
6027static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6028{
6029 return 0;
6030}
6031
6032static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6033
Vivien Didelot57d32312016-06-20 13:13:58 -04006034static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006035{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006036 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006037 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006038 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006039 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006040 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006041 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006042 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006043
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006044 if (!np && !pdata)
6045 return -EINVAL;
6046
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006047 if (np)
6048 compat_info = of_device_get_match_data(dev);
6049
6050 if (pdata) {
6051 compat_info = pdata_device_get_match_data(dev);
6052
6053 if (!pdata->netdev)
6054 return -EINVAL;
6055
6056 for (port = 0; port < DSA_MAX_PORTS; port++) {
6057 if (!(pdata->enabled_ports & (1 << port)))
6058 continue;
6059 if (strcmp(pdata->cd.port_names[port], "cpu"))
6060 continue;
6061 pdata->cd.netdev[port] = &pdata->netdev->dev;
6062 break;
6063 }
6064 }
6065
Vivien Didelotcaac8542016-06-20 13:14:09 -04006066 if (!compat_info)
6067 return -EINVAL;
6068
Vivien Didelotfad09c72016-06-21 12:28:20 -04006069 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006070 if (!chip) {
6071 err = -ENOMEM;
6072 goto out;
6073 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006074
Vivien Didelotfad09c72016-06-21 12:28:20 -04006075 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006076
Vivien Didelotfad09c72016-06-21 12:28:20 -04006077 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006078 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006079 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006080
Andrew Lunnb4308f02016-11-21 23:26:55 +01006081 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006082 if (IS_ERR(chip->reset)) {
6083 err = PTR_ERR(chip->reset);
6084 goto out;
6085 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006086 if (chip->reset)
6087 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006088
Vivien Didelotfad09c72016-06-21 12:28:20 -04006089 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006090 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006091 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006092
Vivien Didelote57e5e72016-08-15 17:19:00 -04006093 mv88e6xxx_phy_init(chip);
6094
Andrew Lunn00baabe2018-05-19 22:31:35 +02006095 if (chip->info->ops->get_eeprom) {
6096 if (np)
6097 of_property_read_u32(np, "eeprom-length",
6098 &chip->eeprom_len);
6099 else
6100 chip->eeprom_len = pdata->eeprom_len;
6101 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006102
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006103 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006104 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006105 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006106 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006107 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006108
Andrew Lunna27415d2019-05-01 00:10:50 +02006109 if (np) {
6110 chip->irq = of_irq_get(np, 0);
6111 if (chip->irq == -EPROBE_DEFER) {
6112 err = chip->irq;
6113 goto out;
6114 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006115 }
6116
Andrew Lunna27415d2019-05-01 00:10:50 +02006117 if (pdata)
6118 chip->irq = pdata->irq;
6119
Andrew Lunn294d7112018-02-22 22:58:32 +01006120 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006121 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006122 * controllers
6123 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006124 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006125 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006126 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006127 else
6128 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006129 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006130
Andrew Lunn294d7112018-02-22 22:58:32 +01006131 if (err)
6132 goto out;
6133
6134 if (chip->info->g2_irqs > 0) {
6135 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006136 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006137 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006138 }
6139
Andrew Lunn294d7112018-02-22 22:58:32 +01006140 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6141 if (err)
6142 goto out_g2_irq;
6143
6144 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6145 if (err)
6146 goto out_g1_atu_prob_irq;
6147
Andrew Lunna3c53be52017-01-24 14:53:50 +01006148 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006149 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006150 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006151
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006152 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006153 if (err)
6154 goto out_mdio;
6155
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006156 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006157
6158out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006159 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006160out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006161 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006162out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006163 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006164out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006165 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006166 mv88e6xxx_g2_irq_free(chip);
6167out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006168 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006169 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006170 else
6171 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006172out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006173 if (pdata)
6174 dev_put(pdata->netdev);
6175
Andrew Lunndc30c352016-10-16 19:56:49 +02006176 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006177}
6178
6179static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6180{
6181 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006182 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006183
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006184 if (chip->info->ptp_support) {
6185 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006186 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006187 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006188
Andrew Lunn930188c2016-08-22 16:01:03 +02006189 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006190 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006191 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006192
Andrew Lunn76f38f12018-03-17 20:21:09 +01006193 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6194 mv88e6xxx_g1_atu_prob_irq_free(chip);
6195
6196 if (chip->info->g2_irqs > 0)
6197 mv88e6xxx_g2_irq_free(chip);
6198
Andrew Lunn76f38f12018-03-17 20:21:09 +01006199 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006200 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006201 else
6202 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006203}
6204
6205static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006206 {
6207 .compatible = "marvell,mv88e6085",
6208 .data = &mv88e6xxx_table[MV88E6085],
6209 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006210 {
6211 .compatible = "marvell,mv88e6190",
6212 .data = &mv88e6xxx_table[MV88E6190],
6213 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006214 {
6215 .compatible = "marvell,mv88e6250",
6216 .data = &mv88e6xxx_table[MV88E6250],
6217 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006218 { /* sentinel */ },
6219};
6220
6221MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6222
6223static struct mdio_driver mv88e6xxx_driver = {
6224 .probe = mv88e6xxx_probe,
6225 .remove = mv88e6xxx_remove,
6226 .mdiodrv.driver = {
6227 .name = "mv88e6085",
6228 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006229 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006230 },
6231};
6232
Andrew Lunn7324d502019-04-27 19:19:10 +02006233mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006234
6235MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6236MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6237MODULE_LICENSE("GPL");