blob: 8f1f881d0375df043771b77156f41934c88ce64d [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Vivien Didelot4333d612017-03-28 15:10:36 -040011 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
12 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
13 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000014 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 */
19
Barry Grussling19b2f972013-01-08 16:05:54 +000020#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070021#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020022#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070023#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020024#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000027#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000028#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020029#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000030#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040031#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020032#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020033#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000034#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010035#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000036#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000037#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040038#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040039
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000040#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040041#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040042#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010043#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelot914b32f2016-06-20 13:14:11 -040053/* The switch ADDR[4:1] configuration pins define the chip SMI device address
54 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
55 *
56 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
57 * is the only device connected to the SMI master. In this mode it responds to
58 * all 32 possible SMI addresses, and thus maps directly the internal devices.
59 *
60 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
61 * multiple devices to share the SMI interface. In this mode it responds to only
62 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040064
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 *val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 val)
76{
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 return -EOPNOTSUPP;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040081}
82
Vivien Didelotfad09c72016-06-21 12:28:20 -040083static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040084 int addr, int reg, u16 *val)
85{
86 int ret;
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 if (ret < 0)
90 return ret;
91
92 *val = ret & 0xffff;
93
94 return 0;
95}
96
Vivien Didelotfad09c72016-06-21 12:28:20 -040097static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040098 int addr, int reg, u16 val)
99{
100 int ret;
101
Vivien Didelotfad09c72016-06-21 12:28:20 -0400102 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400103 if (ret < 0)
104 return ret;
105
106 return 0;
107}
108
Vivien Didelotc08026a2016-09-29 12:21:59 -0400109static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400110 .read = mv88e6xxx_smi_single_chip_read,
111 .write = mv88e6xxx_smi_single_chip_write,
112};
113
Vivien Didelotfad09c72016-06-21 12:28:20 -0400114static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
116 int ret;
117 int i;
118
119 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000121 if (ret < 0)
122 return ret;
123
Andrew Lunncca8b132015-04-02 04:06:39 +0200124 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000125 return 0;
126 }
127
128 return -ETIMEDOUT;
129}
130
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400132 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133{
134 int ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200143 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144 if (ret < 0)
145 return ret;
146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400148 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000149 if (ret < 0)
150 return ret;
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000154 if (ret < 0)
155 return ret;
156
Vivien Didelot914b32f2016-06-20 13:14:11 -0400157 *val = ret & 0xffff;
158
159 return 0;
160}
161
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 int addr, int reg, u16 val)
164{
165 int ret;
166
167 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400168 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400169 if (ret < 0)
170 return ret;
171
172 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400178 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400179 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 if (ret < 0)
181 return ret;
182
183 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400184 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400185 if (ret < 0)
186 return ret;
187
188 return 0;
189}
190
Vivien Didelotc08026a2016-09-29 12:21:59 -0400191static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192 .read = mv88e6xxx_smi_multi_chip_read,
193 .write = mv88e6xxx_smi_multi_chip_write,
194};
195
Vivien Didelotec561272016-09-02 14:45:33 -0400196int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197{
198 int err;
199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 if (err)
204 return err;
205
Vivien Didelotfad09c72016-06-21 12:28:20 -0400206 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400207 addr, reg, *val);
208
209 return 0;
210}
211
Vivien Didelotec561272016-09-02 14:45:33 -0400212int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400213{
214 int err;
215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217
Vivien Didelotfad09c72016-06-21 12:28:20 -0400218 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400219 if (err)
220 return err;
221
Vivien Didelotfad09c72016-06-21 12:28:20 -0400222 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400223 addr, reg, val);
224
225 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000226}
227
Andrew Lunnee26a222017-01-24 14:53:48 +0100228static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
229 struct mii_bus *bus,
230 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100231{
232 return mv88e6xxx_read(chip, addr, reg, val);
233}
234
Andrew Lunnee26a222017-01-24 14:53:48 +0100235static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
236 struct mii_bus *bus,
237 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100238{
239 return mv88e6xxx_write(chip, addr, reg, val);
240}
241
Andrew Lunna3c53be52017-01-24 14:53:50 +0100242static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
243{
244 struct mv88e6xxx_mdio_bus *mdio_bus;
245
246 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
247 list);
248 if (!mdio_bus)
249 return NULL;
250
251 return mdio_bus->bus;
252}
253
Vivien Didelote57e5e72016-08-15 17:19:00 -0400254static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
255 int reg, u16 *val)
256{
257 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100258 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259
Andrew Lunna3c53be52017-01-24 14:53:50 +0100260 bus = mv88e6xxx_default_mdio_bus(chip);
261 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400262 return -EOPNOTSUPP;
263
Andrew Lunna3c53be52017-01-24 14:53:50 +0100264 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100265 return -EOPNOTSUPP;
266
267 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400268}
269
270static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
271 int reg, u16 val)
272{
273 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100274 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275
Andrew Lunna3c53be52017-01-24 14:53:50 +0100276 bus = mv88e6xxx_default_mdio_bus(chip);
277 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400278 return -EOPNOTSUPP;
279
Andrew Lunna3c53be52017-01-24 14:53:50 +0100280 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100281 return -EOPNOTSUPP;
282
283 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400284}
285
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400286static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
287{
288 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
289 return -EOPNOTSUPP;
290
291 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
292}
293
294static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
295{
296 int err;
297
298 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
299 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
300 if (unlikely(err)) {
301 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
302 phy, err);
303 }
304}
305
306static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
307 u8 page, int reg, u16 *val)
308{
309 int err;
310
311 /* There is no paging for registers 22 */
312 if (reg == PHY_PAGE)
313 return -EINVAL;
314
315 err = mv88e6xxx_phy_page_get(chip, phy, page);
316 if (!err) {
317 err = mv88e6xxx_phy_read(chip, phy, reg, val);
318 mv88e6xxx_phy_page_put(chip, phy);
319 }
320
321 return err;
322}
323
324static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
325 u8 page, int reg, u16 val)
326{
327 int err;
328
329 /* There is no paging for registers 22 */
330 if (reg == PHY_PAGE)
331 return -EINVAL;
332
333 err = mv88e6xxx_phy_page_get(chip, phy, page);
334 if (!err) {
335 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
336 mv88e6xxx_phy_page_put(chip, phy);
337 }
338
339 return err;
340}
341
342static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
343{
344 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
345 reg, val);
346}
347
348static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
349{
350 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
351 reg, val);
352}
353
Andrew Lunndc30c352016-10-16 19:56:49 +0200354static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
355{
356 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
357 unsigned int n = d->hwirq;
358
359 chip->g1_irq.masked |= (1 << n);
360}
361
362static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
363{
364 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
365 unsigned int n = d->hwirq;
366
367 chip->g1_irq.masked &= ~(1 << n);
368}
369
370static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
371{
372 struct mv88e6xxx_chip *chip = dev_id;
373 unsigned int nhandled = 0;
374 unsigned int sub_irq;
375 unsigned int n;
376 u16 reg;
377 int err;
378
379 mutex_lock(&chip->reg_lock);
380 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
381 mutex_unlock(&chip->reg_lock);
382
383 if (err)
384 goto out;
385
386 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
387 if (reg & (1 << n)) {
388 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
389 handle_nested_irq(sub_irq);
390 ++nhandled;
391 }
392 }
393out:
394 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
395}
396
397static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
398{
399 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
400
401 mutex_lock(&chip->reg_lock);
402}
403
404static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
405{
406 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
407 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
408 u16 reg;
409 int err;
410
411 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
412 if (err)
413 goto out;
414
415 reg &= ~mask;
416 reg |= (~chip->g1_irq.masked & mask);
417
418 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
419 if (err)
420 goto out;
421
422out:
423 mutex_unlock(&chip->reg_lock);
424}
425
426static struct irq_chip mv88e6xxx_g1_irq_chip = {
427 .name = "mv88e6xxx-g1",
428 .irq_mask = mv88e6xxx_g1_irq_mask,
429 .irq_unmask = mv88e6xxx_g1_irq_unmask,
430 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
431 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
432};
433
434static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
435 unsigned int irq,
436 irq_hw_number_t hwirq)
437{
438 struct mv88e6xxx_chip *chip = d->host_data;
439
440 irq_set_chip_data(irq, d->host_data);
441 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
442 irq_set_noprobe(irq);
443
444 return 0;
445}
446
447static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
448 .map = mv88e6xxx_g1_irq_domain_map,
449 .xlate = irq_domain_xlate_twocell,
450};
451
452static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
453{
454 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100455 u16 mask;
456
457 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
458 mask |= GENMASK(chip->g1_irq.nirqs, 0);
459 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
460
461 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462
Andreas Färber5edef2f2016-11-27 23:26:28 +0100463 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100464 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200465 irq_dispose_mapping(virq);
466 }
467
Andrew Lunna3db3d32016-11-20 20:14:14 +0100468 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200469}
470
471static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
472{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100473 int err, irq, virq;
474 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200475
476 chip->g1_irq.nirqs = chip->info->g1_irqs;
477 chip->g1_irq.domain = irq_domain_add_simple(
478 NULL, chip->g1_irq.nirqs, 0,
479 &mv88e6xxx_g1_irq_domain_ops, chip);
480 if (!chip->g1_irq.domain)
481 return -ENOMEM;
482
483 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
484 irq_create_mapping(chip->g1_irq.domain, irq);
485
486 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
487 chip->g1_irq.masked = ~0;
488
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100489 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200490 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100491 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200492
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100493 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200494
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100495 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200496 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100497 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200498
499 /* Reading the interrupt status clears (most of) them */
500 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
501 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100502 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200503
504 err = request_threaded_irq(chip->irq, NULL,
505 mv88e6xxx_g1_irq_thread_fn,
506 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
507 dev_name(chip->dev), chip);
508 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100509 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200510
511 return 0;
512
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100513out_disable:
514 mask |= GENMASK(chip->g1_irq.nirqs, 0);
515 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
516
517out_mapping:
518 for (irq = 0; irq < 16; irq++) {
519 virq = irq_find_mapping(chip->g1_irq.domain, irq);
520 irq_dispose_mapping(virq);
521 }
522
523 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200524
525 return err;
526}
527
Vivien Didelotec561272016-09-02 14:45:33 -0400528int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400529{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200530 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400531
Andrew Lunn6441e6692016-08-19 00:01:55 +0200532 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400533 u16 val;
534 int err;
535
536 err = mv88e6xxx_read(chip, addr, reg, &val);
537 if (err)
538 return err;
539
540 if (!(val & mask))
541 return 0;
542
543 usleep_range(1000, 2000);
544 }
545
Andrew Lunn30853552016-08-19 00:01:57 +0200546 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400547 return -ETIMEDOUT;
548}
549
Vivien Didelotf22ab642016-07-18 20:45:31 -0400550/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400551int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552{
553 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400555
556 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200557 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
558 if (err)
559 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400560
561 /* Set the Update bit to trigger a write operation */
562 val = BIT(15) | update;
563
564 return mv88e6xxx_write(chip, addr, reg, val);
565}
566
Vivien Didelota935c052016-09-29 12:21:53 -0400567static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 if (!chip->info->ops->ppu_disable)
570 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000571
Vivien Didelota199d8b2016-12-05 17:30:28 -0500572 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573}
574
Vivien Didelotfad09c72016-06-21 12:28:20 -0400575static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 if (!chip->info->ops->ppu_enable)
578 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000579
Vivien Didelota199d8b2016-12-05 17:30:28 -0500580 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000581}
582
583static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
584{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000586
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200590
Vivien Didelotfad09c72016-06-21 12:28:20 -0400591 if (mutex_trylock(&chip->ppu_mutex)) {
592 if (mv88e6xxx_ppu_enable(chip) == 0)
593 chip->ppu_disabled = 0;
594 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200596
Vivien Didelotfad09c72016-06-21 12:28:20 -0400597 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000598}
599
600static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
601{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400602 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605}
606
Vivien Didelotfad09c72016-06-21 12:28:20 -0400607static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609 int ret;
610
Vivien Didelotfad09c72016-06-21 12:28:20 -0400611 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000612
Barry Grussling3675c8d2013-01-08 16:05:53 +0000613 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000614 * we can access the PHY registers. If it was already
615 * disabled, cancel the timer that is going to re-enable
616 * it.
617 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 if (!chip->ppu_disabled) {
619 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000620 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000622 return ret;
623 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400624 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400626 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000627 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000628 }
629
630 return ret;
631}
632
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000634{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000635 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400636 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
637 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638}
639
Vivien Didelotfad09c72016-06-21 12:28:20 -0400640static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000641{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400642 mutex_init(&chip->ppu_mutex);
643 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000644 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
645 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000646}
647
Andrew Lunn930188c2016-08-22 16:01:03 +0200648static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
649{
650 del_timer_sync(&chip->ppu_timer);
651}
652
Andrew Lunnee26a222017-01-24 14:53:48 +0100653static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
654 struct mii_bus *bus,
655 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000656{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000658
Vivien Didelote57e5e72016-08-15 17:19:00 -0400659 err = mv88e6xxx_ppu_access_get(chip);
660 if (!err) {
661 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400662 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663 }
664
Vivien Didelote57e5e72016-08-15 17:19:00 -0400665 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000666}
667
Andrew Lunnee26a222017-01-24 14:53:48 +0100668static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
669 struct mii_bus *bus,
670 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000671{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400672 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000673
Vivien Didelote57e5e72016-08-15 17:19:00 -0400674 err = mv88e6xxx_ppu_access_get(chip);
675 if (!err) {
676 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400677 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678 }
679
Vivien Didelote57e5e72016-08-15 17:19:00 -0400680 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000681}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000682
Vivien Didelotfad09c72016-06-21 12:28:20 -0400683static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200684{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686}
687
Vivien Didelotfad09c72016-06-21 12:28:20 -0400688static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200689{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691}
692
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100693static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
694{
695 return chip->info->family == MV88E6XXX_FAMILY_6341;
696}
697
Vivien Didelotfad09c72016-06-21 12:28:20 -0400698static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200699{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200701}
702
Vivien Didelotfad09c72016-06-21 12:28:20 -0400703static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200704{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200706}
707
Vivien Didelotd78343d2016-11-04 03:23:36 +0100708static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
709 int link, int speed, int duplex,
710 phy_interface_t mode)
711{
712 int err;
713
714 if (!chip->info->ops->port_set_link)
715 return 0;
716
717 /* Port's MAC control must not be changed unless the link is down */
718 err = chip->info->ops->port_set_link(chip, port, 0);
719 if (err)
720 return err;
721
722 if (chip->info->ops->port_set_speed) {
723 err = chip->info->ops->port_set_speed(chip, port, speed);
724 if (err && err != -EOPNOTSUPP)
725 goto restore_link;
726 }
727
728 if (chip->info->ops->port_set_duplex) {
729 err = chip->info->ops->port_set_duplex(chip, port, duplex);
730 if (err && err != -EOPNOTSUPP)
731 goto restore_link;
732 }
733
734 if (chip->info->ops->port_set_rgmii_delay) {
735 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
736 if (err && err != -EOPNOTSUPP)
737 goto restore_link;
738 }
739
Andrew Lunnf39908d2017-02-04 20:02:50 +0100740 if (chip->info->ops->port_set_cmode) {
741 err = chip->info->ops->port_set_cmode(chip, port, mode);
742 if (err && err != -EOPNOTSUPP)
743 goto restore_link;
744 }
745
Vivien Didelotd78343d2016-11-04 03:23:36 +0100746 err = 0;
747restore_link:
748 if (chip->info->ops->port_set_link(chip, port, link))
749 netdev_err(chip->ds->ports[port].netdev,
750 "failed to restore MAC's link\n");
751
752 return err;
753}
754
Andrew Lunndea87022015-08-31 15:56:47 +0200755/* We expect the switch to perform auto negotiation if there is a real
756 * phy. However, in the case of a fixed link phy, we force the port
757 * settings from the fixed link settings.
758 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400759static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
760 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200761{
Vivien Didelot04bed142016-08-31 18:06:13 -0400762 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200763 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200764
765 if (!phy_is_pseudo_fixed_link(phydev))
766 return;
767
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
770 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400771 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100772
773 if (err && err != -EOPNOTSUPP)
774 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200775}
776
Andrew Lunna605a0f2016-11-21 23:26:58 +0100777static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 if (!chip->info->ops->stats_snapshot)
780 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000781
Andrew Lunna605a0f2016-11-21 23:26:58 +0100782 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000783}
784
Andrew Lunne413e7e2015-04-02 04:06:38 +0200785static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100786 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
787 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
788 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
789 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
790 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
791 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
792 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
793 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
794 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
795 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
796 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
797 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
798 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
799 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
800 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
801 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
802 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
803 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
804 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
805 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
806 { "single", 4, 0x14, STATS_TYPE_BANK0, },
807 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
808 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
809 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
810 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
811 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
812 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
813 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
814 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
815 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
816 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
817 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
818 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
819 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
820 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
821 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
822 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
823 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
824 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
825 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
826 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
827 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
828 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
829 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
830 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
831 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
832 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
833 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
834 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
835 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
836 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
837 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
838 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
839 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
840 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
841 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
842 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
843 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
844 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200845};
846
Vivien Didelotfad09c72016-06-21 12:28:20 -0400847static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100848 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100849 int port, u16 bank1_select,
850 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200851{
Andrew Lunn80c46272015-06-20 18:42:30 +0200852 u32 low;
853 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100854 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200855 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200856 u64 value;
857
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100858 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100859 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200860 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
861 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 return UINT64_MAX;
863
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200864 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
867 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200868 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200869 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200870 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100871 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100872 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100874 /* fall through */
875 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100876 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100877 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200878 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100879 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 }
881 value = (((u64)high) << 16) | low;
882 return value;
883}
884
Andrew Lunndfafe442016-11-21 23:27:02 +0100885static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
886 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100887{
888 struct mv88e6xxx_hw_stat *stat;
889 int i, j;
890
891 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
892 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100893 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100894 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
895 ETH_GSTRING_LEN);
896 j++;
897 }
898 }
899}
900
Andrew Lunndfafe442016-11-21 23:27:02 +0100901static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
902 uint8_t *data)
903{
904 mv88e6xxx_stats_get_strings(chip, data,
905 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
906}
907
908static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
909 uint8_t *data)
910{
911 mv88e6xxx_stats_get_strings(chip, data,
912 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
913}
914
915static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
916 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100919
920 if (chip->info->ops->stats_get_strings)
921 chip->info->ops->stats_get_strings(chip, data);
922}
923
924static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
925 int types)
926{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100927 struct mv88e6xxx_hw_stat *stat;
928 int i, j;
929
930 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
931 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100932 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100933 j++;
934 }
935 return j;
936}
937
Andrew Lunndfafe442016-11-21 23:27:02 +0100938static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
939{
940 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
941 STATS_TYPE_PORT);
942}
943
944static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
945{
946 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
947 STATS_TYPE_BANK1);
948}
949
950static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
951{
952 struct mv88e6xxx_chip *chip = ds->priv;
953
954 if (chip->info->ops->stats_get_sset_count)
955 return chip->info->ops->stats_get_sset_count(chip);
956
957 return 0;
958}
959
Andrew Lunn052f9472016-11-21 23:27:03 +0100960static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100961 uint64_t *data, int types,
962 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100963{
964 struct mv88e6xxx_hw_stat *stat;
965 int i, j;
966
967 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
968 stat = &mv88e6xxx_hw_stats[i];
969 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100970 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
971 bank1_select,
972 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100973 j++;
974 }
975 }
976}
977
978static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
979 uint64_t *data)
980{
981 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100982 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
983 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100984}
985
986static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
987 uint64_t *data)
988{
989 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100990 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
991 GLOBAL_STATS_OP_BANK_1_BIT_9,
992 GLOBAL_STATS_OP_HIST_RX_TX);
993}
994
995static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
996 uint64_t *data)
997{
998 return mv88e6xxx_stats_get_stats(chip, port, data,
999 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1000 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001001}
1002
1003static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1004 uint64_t *data)
1005{
1006 if (chip->info->ops->stats_get_stats)
1007 chip->info->ops->stats_get_stats(chip, port, data);
1008}
1009
Vivien Didelotf81ec902016-05-09 13:22:58 -04001010static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1011 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012{
Vivien Didelot04bed142016-08-31 18:06:13 -04001013 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001015
Vivien Didelotfad09c72016-06-21 12:28:20 -04001016 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001017
Andrew Lunna605a0f2016-11-21 23:26:58 +01001018 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001019 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001020 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001021 return;
1022 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001023
1024 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001025
Vivien Didelotfad09c72016-06-21 12:28:20 -04001026 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001027}
Ben Hutchings98e67302011-11-25 14:36:19 +00001028
Andrew Lunnde2273872016-11-21 23:27:01 +01001029static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1030{
1031 if (chip->info->ops->stats_set_histogram)
1032 return chip->info->ops->stats_set_histogram(chip);
1033
1034 return 0;
1035}
1036
Vivien Didelotf81ec902016-05-09 13:22:58 -04001037static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001038{
1039 return 32 * sizeof(u16);
1040}
1041
Vivien Didelotf81ec902016-05-09 13:22:58 -04001042static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1043 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044{
Vivien Didelot04bed142016-08-31 18:06:13 -04001045 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001046 int err;
1047 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001048 u16 *p = _p;
1049 int i;
1050
1051 regs->version = 0;
1052
1053 memset(p, 0xff, 32 * sizeof(u16));
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001056
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001057 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001058
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001059 err = mv88e6xxx_port_read(chip, port, i, &reg);
1060 if (!err)
1061 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062 }
Vivien Didelot23062512016-05-09 13:22:45 -04001063
Vivien Didelotfad09c72016-06-21 12:28:20 -04001064 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001065}
1066
Vivien Didelotf81ec902016-05-09 13:22:58 -04001067static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1068 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001069{
Vivien Didelot04bed142016-08-31 18:06:13 -04001070 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001071 u16 reg;
1072 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001075 return -EOPNOTSUPP;
1076
Vivien Didelotfad09c72016-06-21 12:28:20 -04001077 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078
Vivien Didelot9c938292016-08-15 17:19:02 -04001079 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1080 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001081 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001082
1083 e->eee_enabled = !!(reg & 0x0200);
1084 e->tx_lpi_enabled = !!(reg & 0x0100);
1085
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001086 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001087 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001089
Andrew Lunncca8b132015-04-02 04:06:39 +02001090 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001091out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001092 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001093
1094 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001095}
1096
Vivien Didelotf81ec902016-05-09 13:22:58 -04001097static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1098 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001099{
Vivien Didelot04bed142016-08-31 18:06:13 -04001100 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001101 u16 reg;
1102 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001105 return -EOPNOTSUPP;
1106
Vivien Didelotfad09c72016-06-21 12:28:20 -04001107 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001108
Vivien Didelot9c938292016-08-15 17:19:02 -04001109 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1110 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 goto out;
1112
Vivien Didelot9c938292016-08-15 17:19:02 -04001113 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001114 if (e->eee_enabled)
1115 reg |= 0x0200;
1116 if (e->tx_lpi_enabled)
1117 reg |= 0x0100;
1118
Vivien Didelot9c938292016-08-15 17:19:02 -04001119 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001121 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001122
Vivien Didelot9c938292016-08-15 17:19:02 -04001123 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001124}
1125
Vivien Didelotfad09c72016-06-21 12:28:20 -04001126static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001127{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001128 struct dsa_switch *ds = chip->ds;
Vivien Didelotfae8a252017-01-27 15:29:42 -05001129 struct net_device *bridge = ds->ports[port].bridge_dev;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001130 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001131 int i;
1132
1133 /* allow CPU port or DSA link(s) to send frames to every port */
1134 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001135 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001136 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001137 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001138 /* allow sending frames to every group member */
Vivien Didelotfae8a252017-01-27 15:29:42 -05001139 if (bridge && ds->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001140 output_ports |= BIT(i);
1141
1142 /* allow sending frames to CPU port and DSA link(s) */
1143 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1144 output_ports |= BIT(i);
1145 }
1146 }
1147
1148 /* prevent frames from going back out of the port they came in on */
1149 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001150
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001151 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001152}
1153
Vivien Didelotf81ec902016-05-09 13:22:58 -04001154static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1155 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001156{
Vivien Didelot04bed142016-08-31 18:06:13 -04001157 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001158 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001159 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001160
1161 switch (state) {
1162 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001163 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164 break;
1165 case BR_STATE_BLOCKING:
1166 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001167 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168 break;
1169 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001170 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001171 break;
1172 case BR_STATE_FORWARDING:
1173 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001174 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001175 break;
1176 }
1177
Vivien Didelotfad09c72016-06-21 12:28:20 -04001178 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001179 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001180 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001181
1182 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001183 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001184}
1185
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001186static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1187{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001188 int err;
1189
Vivien Didelotdaefc942017-03-11 16:12:54 -05001190 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1191 if (err)
1192 return err;
1193
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001194 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1195 if (err)
1196 return err;
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1199}
1200
Vivien Didelot749efcb2016-09-22 16:49:24 -04001201static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1202{
1203 struct mv88e6xxx_chip *chip = ds->priv;
1204 int err;
1205
1206 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001207 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001208 mutex_unlock(&chip->reg_lock);
1209
1210 if (err)
1211 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1212}
1213
Vivien Didelotfad09c72016-06-21 12:28:20 -04001214static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001215{
Vivien Didelota935c052016-09-29 12:21:53 -04001216 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001217}
1218
Vivien Didelotfad09c72016-06-21 12:28:20 -04001219static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001220{
Vivien Didelota935c052016-09-29 12:21:53 -04001221 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001222
Vivien Didelota935c052016-09-29 12:21:53 -04001223 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1224 if (err)
1225 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001226
Vivien Didelotfad09c72016-06-21 12:28:20 -04001227 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001228}
1229
Vivien Didelotfad09c72016-06-21 12:28:20 -04001230static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001231{
1232 int ret;
1233
Vivien Didelotfad09c72016-06-21 12:28:20 -04001234 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001235 if (ret < 0)
1236 return ret;
1237
Vivien Didelotfad09c72016-06-21 12:28:20 -04001238 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001239}
1240
Vivien Didelotfad09c72016-06-21 12:28:20 -04001241static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001242 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001243 unsigned int nibble_offset)
1244{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001245 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001246 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001247
1248 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001249 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001250
Vivien Didelota935c052016-09-29 12:21:53 -04001251 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1252 if (err)
1253 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001254 }
1255
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001256 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001257 unsigned int shift = (i % 4) * 4 + nibble_offset;
1258 u16 reg = regs[i / 4];
1259
1260 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1261 }
1262
1263 return 0;
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001267 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001268{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001269 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001270}
1271
Vivien Didelotfad09c72016-06-21 12:28:20 -04001272static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001273 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001274{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001275 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001276}
1277
Vivien Didelotfad09c72016-06-21 12:28:20 -04001278static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001279 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001280 unsigned int nibble_offset)
1281{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001282 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001283 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001284
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001285 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001286 unsigned int shift = (i % 4) * 4 + nibble_offset;
1287 u8 data = entry->data[i];
1288
1289 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1290 }
1291
1292 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001293 u16 reg = regs[i];
1294
1295 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1296 if (err)
1297 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001298 }
1299
1300 return 0;
1301}
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001304 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001305{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001306 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001307}
1308
Vivien Didelotfad09c72016-06-21 12:28:20 -04001309static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001310 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001311{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001312 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001313}
1314
Vivien Didelotfad09c72016-06-21 12:28:20 -04001315static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001316{
Vivien Didelota935c052016-09-29 12:21:53 -04001317 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1318 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001319}
1320
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001322 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001323{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001324 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001325 u16 val;
1326 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001327
Vivien Didelota935c052016-09-29 12:21:53 -04001328 err = _mv88e6xxx_vtu_wait(chip);
1329 if (err)
1330 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001331
Vivien Didelota935c052016-09-29 12:21:53 -04001332 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1333 if (err)
1334 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001335
Vivien Didelota935c052016-09-29 12:21:53 -04001336 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1337 if (err)
1338 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001339
Vivien Didelota935c052016-09-29 12:21:53 -04001340 next.vid = val & GLOBAL_VTU_VID_MASK;
1341 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001342
1343 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001344 err = mv88e6xxx_vtu_data_read(chip, &next);
1345 if (err)
1346 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001347
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001348 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001349 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1350 if (err)
1351 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001352
Vivien Didelota935c052016-09-29 12:21:53 -04001353 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001354 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001355 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1356 * VTU DBNum[3:0] are located in VTU Operation 3:0
1357 */
Vivien Didelota935c052016-09-29 12:21:53 -04001358 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1359 if (err)
1360 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001361
Vivien Didelota935c052016-09-29 12:21:53 -04001362 next.fid = (val & 0xf00) >> 4;
1363 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001364 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001365
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001367 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1368 if (err)
1369 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001370
Vivien Didelota935c052016-09-29 12:21:53 -04001371 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001372 }
1373 }
1374
1375 *entry = next;
1376 return 0;
1377}
1378
Vivien Didelotf81ec902016-05-09 13:22:58 -04001379static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1380 struct switchdev_obj_port_vlan *vlan,
1381 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001382{
Vivien Didelot04bed142016-08-31 18:06:13 -04001383 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001384 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001385 u16 pvid;
1386 int err;
1387
Vivien Didelotfad09c72016-06-21 12:28:20 -04001388 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001389 return -EOPNOTSUPP;
1390
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001392
Vivien Didelot77064f32016-11-04 03:23:30 +01001393 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001394 if (err)
1395 goto unlock;
1396
Vivien Didelotfad09c72016-06-21 12:28:20 -04001397 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001398 if (err)
1399 goto unlock;
1400
1401 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001403 if (err)
1404 break;
1405
1406 if (!next.valid)
1407 break;
1408
1409 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1410 continue;
1411
1412 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001413 vlan->vid_begin = next.vid;
1414 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001415 vlan->flags = 0;
1416
1417 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1418 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1419
1420 if (next.vid == pvid)
1421 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1422
1423 err = cb(&vlan->obj);
1424 if (err)
1425 break;
1426 } while (next.vid < GLOBAL_VTU_VID_MASK);
1427
1428unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001429 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001430
1431 return err;
1432}
1433
Vivien Didelotfad09c72016-06-21 12:28:20 -04001434static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001435 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001436{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001437 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001438 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001439 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001440
Vivien Didelota935c052016-09-29 12:21:53 -04001441 err = _mv88e6xxx_vtu_wait(chip);
1442 if (err)
1443 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001444
1445 if (!entry->valid)
1446 goto loadpurge;
1447
1448 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001449 err = mv88e6xxx_vtu_data_write(chip, entry);
1450 if (err)
1451 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001452
Vivien Didelotfad09c72016-06-21 12:28:20 -04001453 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001454 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001455 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1456 if (err)
1457 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001458 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001459
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001460 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001461 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001462 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1463 if (err)
1464 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001465 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001466 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1467 * VTU DBNum[3:0] are located in VTU Operation 3:0
1468 */
1469 op |= (entry->fid & 0xf0) << 8;
1470 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001471 }
1472
1473 reg = GLOBAL_VTU_VID_VALID;
1474loadpurge:
1475 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001476 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1477 if (err)
1478 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001479
Vivien Didelotfad09c72016-06-21 12:28:20 -04001480 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001481}
1482
Vivien Didelotfad09c72016-06-21 12:28:20 -04001483static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001484 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001485{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001486 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001487 u16 val;
1488 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001489
Vivien Didelota935c052016-09-29 12:21:53 -04001490 err = _mv88e6xxx_vtu_wait(chip);
1491 if (err)
1492 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001493
Vivien Didelota935c052016-09-29 12:21:53 -04001494 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1495 sid & GLOBAL_VTU_SID_MASK);
1496 if (err)
1497 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001498
Vivien Didelota935c052016-09-29 12:21:53 -04001499 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1500 if (err)
1501 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001502
Vivien Didelota935c052016-09-29 12:21:53 -04001503 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1504 if (err)
1505 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001506
Vivien Didelota935c052016-09-29 12:21:53 -04001507 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001508
Vivien Didelota935c052016-09-29 12:21:53 -04001509 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1510 if (err)
1511 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001512
Vivien Didelota935c052016-09-29 12:21:53 -04001513 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001514
1515 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001516 err = mv88e6xxx_stu_data_read(chip, &next);
1517 if (err)
1518 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001519 }
1520
1521 *entry = next;
1522 return 0;
1523}
1524
Vivien Didelotfad09c72016-06-21 12:28:20 -04001525static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001526 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001527{
1528 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001529 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001530
Vivien Didelota935c052016-09-29 12:21:53 -04001531 err = _mv88e6xxx_vtu_wait(chip);
1532 if (err)
1533 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001534
1535 if (!entry->valid)
1536 goto loadpurge;
1537
1538 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001539 err = mv88e6xxx_stu_data_write(chip, entry);
1540 if (err)
1541 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001542
1543 reg = GLOBAL_VTU_VID_VALID;
1544loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001545 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1546 if (err)
1547 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001548
1549 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001550 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1551 if (err)
1552 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001555}
1556
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001557static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001558{
1559 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001560 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001561 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001562
1563 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1564
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001565 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001566 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001567 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001568 if (err)
1569 return err;
1570
1571 set_bit(*fid, fid_bitmap);
1572 }
1573
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001574 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001575 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001576 if (err)
1577 return err;
1578
1579 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001580 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001581 if (err)
1582 return err;
1583
1584 if (!vlan.valid)
1585 break;
1586
1587 set_bit(vlan.fid, fid_bitmap);
1588 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1589
1590 /* The reset value 0x000 is used to indicate that multiple address
1591 * databases are not needed. Return the next positive available.
1592 */
1593 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001594 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001595 return -ENOSPC;
1596
1597 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001598 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001599}
1600
Vivien Didelotfad09c72016-06-21 12:28:20 -04001601static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001602 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001603{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001604 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001605 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001606 .valid = true,
1607 .vid = vid,
1608 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001609 int i, err;
1610
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001611 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612 if (err)
1613 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001614
Vivien Didelot3d131f02015-11-03 10:52:52 -05001615 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001616 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001617 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1618 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1619 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001620
Vivien Didelotfad09c72016-06-21 12:28:20 -04001621 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001622 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1623 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001624 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001625
1626 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1627 * implemented, only one STU entry is needed to cover all VTU
1628 * entries. Thus, validate the SID 0.
1629 */
1630 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001631 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001632 if (err)
1633 return err;
1634
1635 if (vstp.sid != vlan.sid || !vstp.valid) {
1636 memset(&vstp, 0, sizeof(vstp));
1637 vstp.valid = true;
1638 vstp.sid = vlan.sid;
1639
Vivien Didelotfad09c72016-06-21 12:28:20 -04001640 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001641 if (err)
1642 return err;
1643 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001644 }
1645
1646 *entry = vlan;
1647 return 0;
1648}
1649
Vivien Didelotfad09c72016-06-21 12:28:20 -04001650static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001651 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001652{
1653 int err;
1654
1655 if (!vid)
1656 return -EINVAL;
1657
Vivien Didelotfad09c72016-06-21 12:28:20 -04001658 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001659 if (err)
1660 return err;
1661
Vivien Didelotfad09c72016-06-21 12:28:20 -04001662 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001663 if (err)
1664 return err;
1665
1666 if (entry->vid != vid || !entry->valid) {
1667 if (!creat)
1668 return -EOPNOTSUPP;
1669 /* -ENOENT would've been more appropriate, but switchdev expects
1670 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1671 */
1672
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001674 }
1675
1676 return err;
1677}
1678
Vivien Didelotda9c3592016-02-12 12:09:40 -05001679static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1680 u16 vid_begin, u16 vid_end)
1681{
Vivien Didelot04bed142016-08-31 18:06:13 -04001682 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001683 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001684 int i, err;
1685
1686 if (!vid_begin)
1687 return -EOPNOTSUPP;
1688
Vivien Didelotfad09c72016-06-21 12:28:20 -04001689 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001690
Vivien Didelotfad09c72016-06-21 12:28:20 -04001691 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001692 if (err)
1693 goto unlock;
1694
1695 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001696 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001697 if (err)
1698 goto unlock;
1699
1700 if (!vlan.valid)
1701 break;
1702
1703 if (vlan.vid > vid_end)
1704 break;
1705
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001706 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001707 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1708 continue;
1709
Andrew Lunn66e28092016-12-11 21:07:19 +01001710 if (!ds->ports[port].netdev)
1711 continue;
1712
Vivien Didelotda9c3592016-02-12 12:09:40 -05001713 if (vlan.data[i] ==
1714 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1715 continue;
1716
Vivien Didelotfae8a252017-01-27 15:29:42 -05001717 if (ds->ports[i].bridge_dev ==
1718 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001719 break; /* same bridge, check next VLAN */
1720
Vivien Didelotfae8a252017-01-27 15:29:42 -05001721 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001722 continue;
1723
Andrew Lunnc8b09802016-06-04 21:16:57 +02001724 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001725 "hardware VLAN %d already used by %s\n",
1726 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001727 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001728 err = -EOPNOTSUPP;
1729 goto unlock;
1730 }
1731 } while (vlan.vid < vid_end);
1732
1733unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001734 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001735
1736 return err;
1737}
1738
Vivien Didelotf81ec902016-05-09 13:22:58 -04001739static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1740 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001741{
Vivien Didelot04bed142016-08-31 18:06:13 -04001742 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001743 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001744 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001745 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001746
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001748 return -EOPNOTSUPP;
1749
Vivien Didelotfad09c72016-06-21 12:28:20 -04001750 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001751 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001752 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001753
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001754 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001755}
1756
Vivien Didelot57d32312016-06-20 13:13:58 -04001757static int
1758mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1759 const struct switchdev_obj_port_vlan *vlan,
1760 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001761{
Vivien Didelot04bed142016-08-31 18:06:13 -04001762 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001763 int err;
1764
Vivien Didelotfad09c72016-06-21 12:28:20 -04001765 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001766 return -EOPNOTSUPP;
1767
Vivien Didelotda9c3592016-02-12 12:09:40 -05001768 /* If the requested port doesn't belong to the same bridge as the VLAN
1769 * members, do not support it (yet) and fallback to software VLAN.
1770 */
1771 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1772 vlan->vid_end);
1773 if (err)
1774 return err;
1775
Vivien Didelot76e398a2015-11-01 12:33:55 -05001776 /* We don't need any dynamic resource from the kernel (yet),
1777 * so skip the prepare phase.
1778 */
1779 return 0;
1780}
1781
Vivien Didelotfad09c72016-06-21 12:28:20 -04001782static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001783 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001784{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001785 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001786 int err;
1787
Vivien Didelotfad09c72016-06-21 12:28:20 -04001788 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001789 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001790 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001791
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001792 vlan.data[port] = untagged ?
1793 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1794 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1795
Vivien Didelotfad09c72016-06-21 12:28:20 -04001796 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001797}
1798
Vivien Didelotf81ec902016-05-09 13:22:58 -04001799static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1800 const struct switchdev_obj_port_vlan *vlan,
1801 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001802{
Vivien Didelot04bed142016-08-31 18:06:13 -04001803 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001804 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1805 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1806 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001807
Vivien Didelotfad09c72016-06-21 12:28:20 -04001808 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001809 return;
1810
Vivien Didelotfad09c72016-06-21 12:28:20 -04001811 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001812
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001813 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001814 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001815 netdev_err(ds->ports[port].netdev,
1816 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001817 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001818
Vivien Didelot77064f32016-11-04 03:23:30 +01001819 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001820 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001821 vlan->vid_end);
1822
Vivien Didelotfad09c72016-06-21 12:28:20 -04001823 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001824}
1825
Vivien Didelotfad09c72016-06-21 12:28:20 -04001826static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001827 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001828{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001829 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001830 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001831 int i, err;
1832
Vivien Didelotfad09c72016-06-21 12:28:20 -04001833 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001834 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001835 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001836
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001837 /* Tell switchdev if this VLAN is handled in software */
1838 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001839 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001840
1841 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1842
1843 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001844 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001845 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001846 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001847 continue;
1848
1849 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001850 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001851 break;
1852 }
1853 }
1854
Vivien Didelotfad09c72016-06-21 12:28:20 -04001855 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001856 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001857 return err;
1858
Vivien Didelote606ca32017-03-11 16:12:55 -05001859 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001860}
1861
Vivien Didelotf81ec902016-05-09 13:22:58 -04001862static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1863 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001864{
Vivien Didelot04bed142016-08-31 18:06:13 -04001865 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001866 u16 pvid, vid;
1867 int err = 0;
1868
Vivien Didelotfad09c72016-06-21 12:28:20 -04001869 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001870 return -EOPNOTSUPP;
1871
Vivien Didelotfad09c72016-06-21 12:28:20 -04001872 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001873
Vivien Didelot77064f32016-11-04 03:23:30 +01001874 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001875 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001876 goto unlock;
1877
Vivien Didelot76e398a2015-11-01 12:33:55 -05001878 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001879 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001880 if (err)
1881 goto unlock;
1882
1883 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001884 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001885 if (err)
1886 goto unlock;
1887 }
1888 }
1889
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001890unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001891 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001892
1893 return err;
1894}
1895
Vivien Didelot83dabd12016-08-31 11:50:04 -04001896static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1897 const unsigned char *addr, u16 vid,
1898 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001899{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001900 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001901 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001902 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001903
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001904 /* Null VLAN ID corresponds to the port private database */
1905 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001906 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001907 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001908 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001909 if (err)
1910 return err;
1911
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001912 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1913 ether_addr_copy(entry.mac, addr);
1914 eth_addr_dec(entry.mac);
1915
1916 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001917 if (err)
1918 return err;
1919
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001920 /* Initialize a fresh ATU entry if it isn't found */
1921 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1922 !ether_addr_equal(entry.mac, addr)) {
1923 memset(&entry, 0, sizeof(entry));
1924 ether_addr_copy(entry.mac, addr);
1925 }
1926
Vivien Didelot88472932016-09-19 19:56:11 -04001927 /* Purge the ATU entry only if no port is using it anymore */
1928 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001929 entry.portvec &= ~BIT(port);
1930 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001931 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1932 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001933 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001934 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001935 }
1936
Vivien Didelot9c13c022017-03-11 16:12:52 -05001937 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001938}
1939
Vivien Didelotf81ec902016-05-09 13:22:58 -04001940static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1941 const struct switchdev_obj_port_fdb *fdb,
1942 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001943{
1944 /* We don't need any dynamic resource from the kernel (yet),
1945 * so skip the prepare phase.
1946 */
1947 return 0;
1948}
1949
Vivien Didelotf81ec902016-05-09 13:22:58 -04001950static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1951 const struct switchdev_obj_port_fdb *fdb,
1952 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001953{
Vivien Didelot04bed142016-08-31 18:06:13 -04001954 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001955
Vivien Didelotfad09c72016-06-21 12:28:20 -04001956 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001957 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1958 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1959 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001960 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001961}
1962
Vivien Didelotf81ec902016-05-09 13:22:58 -04001963static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1964 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001965{
Vivien Didelot04bed142016-08-31 18:06:13 -04001966 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001967 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001968
Vivien Didelotfad09c72016-06-21 12:28:20 -04001969 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001970 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1971 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001972 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001973
Vivien Didelot83dabd12016-08-31 11:50:04 -04001974 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001975}
1976
Vivien Didelot83dabd12016-08-31 11:50:04 -04001977static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1978 u16 fid, u16 vid, int port,
1979 struct switchdev_obj *obj,
1980 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001981{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001982 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001983 int err;
1984
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001985 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1986 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001987
1988 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001989 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001990 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001991 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001992
1993 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1994 break;
1995
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001996 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001997 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001998
Vivien Didelot83dabd12016-08-31 11:50:04 -04001999 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2000 struct switchdev_obj_port_fdb *fdb;
2001
2002 if (!is_unicast_ether_addr(addr.mac))
2003 continue;
2004
2005 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002006 fdb->vid = vid;
2007 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002008 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2009 fdb->ndm_state = NUD_NOARP;
2010 else
2011 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002012 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2013 struct switchdev_obj_port_mdb *mdb;
2014
2015 if (!is_multicast_ether_addr(addr.mac))
2016 continue;
2017
2018 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2019 mdb->vid = vid;
2020 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002021 } else {
2022 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002023 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002024
2025 err = cb(obj);
2026 if (err)
2027 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002028 } while (!is_broadcast_ether_addr(addr.mac));
2029
2030 return err;
2031}
2032
Vivien Didelot83dabd12016-08-31 11:50:04 -04002033static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2034 struct switchdev_obj *obj,
2035 int (*cb)(struct switchdev_obj *obj))
2036{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002037 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002038 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2039 };
2040 u16 fid;
2041 int err;
2042
2043 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002044 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002045 if (err)
2046 return err;
2047
2048 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2049 if (err)
2050 return err;
2051
2052 /* Dump VLANs' Filtering Information Databases */
2053 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2054 if (err)
2055 return err;
2056
2057 do {
2058 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2059 if (err)
2060 return err;
2061
2062 if (!vlan.valid)
2063 break;
2064
2065 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2066 obj, cb);
2067 if (err)
2068 return err;
2069 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2070
2071 return err;
2072}
2073
Vivien Didelotf81ec902016-05-09 13:22:58 -04002074static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2075 struct switchdev_obj_port_fdb *fdb,
2076 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002077{
Vivien Didelot04bed142016-08-31 18:06:13 -04002078 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002079 int err;
2080
Vivien Didelotfad09c72016-06-21 12:28:20 -04002081 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002082 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002084
2085 return err;
2086}
2087
Vivien Didelotf81ec902016-05-09 13:22:58 -04002088static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002089 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002090{
Vivien Didelot04bed142016-08-31 18:06:13 -04002091 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002092 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002093
Vivien Didelotfad09c72016-06-21 12:28:20 -04002094 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002095
Vivien Didelotfae8a252017-01-27 15:29:42 -05002096 /* Remap each port's VLANTable */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002097 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfae8a252017-01-27 15:29:42 -05002098 if (ds->ports[i].bridge_dev == br) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002099 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002100 if (err)
2101 break;
2102 }
2103 }
2104
Vivien Didelotfad09c72016-06-21 12:28:20 -04002105 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002106
Vivien Didelot466dfa02016-02-26 13:16:05 -05002107 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002108}
2109
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002110static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2111 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002112{
Vivien Didelot04bed142016-08-31 18:06:13 -04002113 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002114 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002115
Vivien Didelotfad09c72016-06-21 12:28:20 -04002116 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002117
Vivien Didelotfae8a252017-01-27 15:29:42 -05002118 /* Remap each port's VLANTable */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002119 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfae8a252017-01-27 15:29:42 -05002120 if (i == port || ds->ports[i].bridge_dev == br)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002121 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002122 netdev_warn(ds->ports[i].netdev,
2123 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002124
Vivien Didelotfad09c72016-06-21 12:28:20 -04002125 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002126}
2127
Vivien Didelot17e708b2016-12-05 17:30:27 -05002128static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2129{
2130 if (chip->info->ops->reset)
2131 return chip->info->ops->reset(chip);
2132
2133 return 0;
2134}
2135
Vivien Didelot309eca62016-12-05 17:30:26 -05002136static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2137{
2138 struct gpio_desc *gpiod = chip->reset;
2139
2140 /* If there is a GPIO connected to the reset pin, toggle it */
2141 if (gpiod) {
2142 gpiod_set_value_cansleep(gpiod, 1);
2143 usleep_range(10000, 20000);
2144 gpiod_set_value_cansleep(gpiod, 0);
2145 usleep_range(10000, 20000);
2146 }
2147}
2148
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002149static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2150{
2151 int i, err;
2152
2153 /* Set all ports to the Disabled state */
2154 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2155 err = mv88e6xxx_port_set_state(chip, i,
2156 PORT_CONTROL_STATE_DISABLED);
2157 if (err)
2158 return err;
2159 }
2160
2161 /* Wait for transmit queues to drain,
2162 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2163 */
2164 usleep_range(2000, 4000);
2165
2166 return 0;
2167}
2168
Vivien Didelotfad09c72016-06-21 12:28:20 -04002169static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002170{
Vivien Didelota935c052016-09-29 12:21:53 -04002171 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002172
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002173 err = mv88e6xxx_disable_ports(chip);
2174 if (err)
2175 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002176
Vivien Didelot309eca62016-12-05 17:30:26 -05002177 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002178
Vivien Didelot17e708b2016-12-05 17:30:27 -05002179 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002180}
2181
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002182static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002183{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002184 u16 val;
2185 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002186
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002187 /* Clear Power Down bit */
2188 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2189 if (err)
2190 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002191
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002192 if (val & BMCR_PDOWN) {
2193 val &= ~BMCR_PDOWN;
2194 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002195 }
2196
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002197 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002198}
2199
Vivien Didelot43145572017-03-11 16:12:59 -05002200static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2201 enum mv88e6xxx_frame_mode frame, u16 egress,
2202 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002203{
2204 int err;
2205
Vivien Didelot43145572017-03-11 16:12:59 -05002206 if (!chip->info->ops->port_set_frame_mode)
2207 return -EOPNOTSUPP;
2208
2209 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002210 if (err)
2211 return err;
2212
Vivien Didelot43145572017-03-11 16:12:59 -05002213 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2214 if (err)
2215 return err;
2216
2217 if (chip->info->ops->port_set_ether_type)
2218 return chip->info->ops->port_set_ether_type(chip, port, etype);
2219
2220 return 0;
2221}
2222
2223static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2224{
2225 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2226 PORT_CONTROL_EGRESS_UNMODIFIED,
2227 PORT_ETH_TYPE_DEFAULT);
2228}
2229
2230static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2231{
2232 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2233 PORT_CONTROL_EGRESS_UNMODIFIED,
2234 PORT_ETH_TYPE_DEFAULT);
2235}
2236
2237static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2238{
2239 return mv88e6xxx_set_port_mode(chip, port,
2240 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2241 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2242}
2243
2244static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2245{
2246 if (dsa_is_dsa_port(chip->ds, port))
2247 return mv88e6xxx_set_port_mode_dsa(chip, port);
2248
2249 if (dsa_is_normal_port(chip->ds, port))
2250 return mv88e6xxx_set_port_mode_normal(chip, port);
2251
2252 /* Setup CPU port mode depending on its supported tag format */
2253 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2254 return mv88e6xxx_set_port_mode_dsa(chip, port);
2255
2256 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2257 return mv88e6xxx_set_port_mode_edsa(chip, port);
2258
2259 return -EINVAL;
2260}
2261
Vivien Didelotea698f42017-03-11 16:12:50 -05002262static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2263{
2264 bool message = dsa_is_dsa_port(chip->ds, port);
2265
2266 return mv88e6xxx_port_set_message_port(chip, port, message);
2267}
2268
Vivien Didelot601aeed2017-03-11 16:13:00 -05002269static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2270{
2271 bool flood = port == dsa_upstream_port(chip->ds);
2272
2273 /* Upstream ports flood frames with unknown unicast or multicast DA */
2274 if (chip->info->ops->port_set_egress_floods)
2275 return chip->info->ops->port_set_egress_floods(chip, port,
2276 flood, flood);
2277
2278 return 0;
2279}
2280
Vivien Didelotfad09c72016-06-21 12:28:20 -04002281static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002282{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002283 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002284 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002285 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002286
Vivien Didelotd78343d2016-11-04 03:23:36 +01002287 /* MAC Forcing register: don't force link, speed, duplex or flow control
2288 * state to any particular values on physical ports, but force the CPU
2289 * port and all DSA ports to their maximum bandwidth and full duplex.
2290 */
2291 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2292 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2293 SPEED_MAX, DUPLEX_FULL,
2294 PHY_INTERFACE_MODE_NA);
2295 else
2296 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2297 SPEED_UNFORCED, DUPLEX_UNFORCED,
2298 PHY_INTERFACE_MODE_NA);
2299 if (err)
2300 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002301
2302 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2303 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2304 * tunneling, determine priority by looking at 802.1p and IP
2305 * priority fields (IP prio has precedence), and set STP state
2306 * to Forwarding.
2307 *
2308 * If this is the CPU link, use DSA or EDSA tagging depending
2309 * on which tagging mode was configured.
2310 *
2311 * If this is a link to another switch, use DSA tagging mode.
2312 *
2313 * If this is the upstream port for this switch, enable
2314 * forwarding of unknown unicasts and multicasts.
2315 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002316 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002317 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2318 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002319 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2320 if (err)
2321 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002322
Vivien Didelot601aeed2017-03-11 16:13:00 -05002323 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002324 if (err)
2325 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002326
Vivien Didelot601aeed2017-03-11 16:13:00 -05002327 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002328 if (err)
2329 return err;
2330
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002331 /* If this port is connected to a SerDes, make sure the SerDes is not
2332 * powered down.
2333 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002334 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002335 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2336 if (err)
2337 return err;
2338 reg &= PORT_STATUS_CMODE_MASK;
2339 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2340 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2341 (reg == PORT_STATUS_CMODE_SGMII)) {
2342 err = mv88e6xxx_serdes_power_on(chip);
2343 if (err < 0)
2344 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002345 }
2346 }
2347
Vivien Didelot8efdda42015-08-13 12:52:23 -04002348 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002349 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002350 * untagged frames on this port, do a destination address lookup on all
2351 * received packets as usual, disable ARP mirroring and don't send a
2352 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002353 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002354 err = mv88e6xxx_port_set_map_da(chip, port);
2355 if (err)
2356 return err;
2357
Andrew Lunn54d792f2015-05-06 01:09:47 +02002358 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002359 if (chip->info->ops->port_set_upstream_port) {
2360 err = chip->info->ops->port_set_upstream_port(
2361 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002362 if (err)
2363 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002364 }
2365
Andrew Lunna23b2962017-02-04 20:15:28 +01002366 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2367 PORT_CONTROL_2_8021Q_DISABLED);
2368 if (err)
2369 return err;
2370
Andrew Lunn5f436662016-12-03 04:45:17 +01002371 if (chip->info->ops->port_jumbo_config) {
2372 err = chip->info->ops->port_jumbo_config(chip, port);
2373 if (err)
2374 return err;
2375 }
2376
Andrew Lunn54d792f2015-05-06 01:09:47 +02002377 /* Port Association Vector: when learning source addresses
2378 * of packets, add the address to the address database using
2379 * a port bitmap that has only the bit for this port set and
2380 * the other bits clear.
2381 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002382 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002383 /* Disable learning for CPU port */
2384 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002385 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002386
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002387 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2388 if (err)
2389 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002390
2391 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002392 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2393 if (err)
2394 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002395
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002396 if (chip->info->ops->port_pause_config) {
2397 err = chip->info->ops->port_pause_config(chip, port);
2398 if (err)
2399 return err;
2400 }
2401
Vivien Didelotc8c94892017-03-11 16:13:01 -05002402 if (chip->info->ops->port_disable_learn_limit) {
2403 err = chip->info->ops->port_disable_learn_limit(chip, port);
2404 if (err)
2405 return err;
2406 }
2407
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002408 if (chip->info->ops->port_disable_pri_override) {
2409 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002410 if (err)
2411 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002412 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002413
Andrew Lunnef0a7312016-12-03 04:35:16 +01002414 if (chip->info->ops->port_tag_remap) {
2415 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002416 if (err)
2417 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002418 }
2419
Andrew Lunnef70b112016-12-03 04:45:18 +01002420 if (chip->info->ops->port_egress_rate_limiting) {
2421 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002422 if (err)
2423 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002424 }
2425
Vivien Didelotea698f42017-03-11 16:12:50 -05002426 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002427 if (err)
2428 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002429
Vivien Didelot207afda2016-04-14 14:42:09 -04002430 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002431 * database, and allow bidirectional communication between the
2432 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002433 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002434 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002435 if (err)
2436 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002437
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002438 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2439 if (err)
2440 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002441
2442 /* Default VLAN ID and priority: don't set a default VLAN
2443 * ID, and set the default packet priority to zero.
2444 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002445 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002446}
2447
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002448static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002449{
2450 int err;
2451
Vivien Didelota935c052016-09-29 12:21:53 -04002452 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002453 if (err)
2454 return err;
2455
Vivien Didelota935c052016-09-29 12:21:53 -04002456 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002457 if (err)
2458 return err;
2459
Vivien Didelota935c052016-09-29 12:21:53 -04002460 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2461 if (err)
2462 return err;
2463
2464 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002465}
2466
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002467static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2468 unsigned int ageing_time)
2469{
Vivien Didelot04bed142016-08-31 18:06:13 -04002470 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002471 int err;
2472
2473 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002474 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002475 mutex_unlock(&chip->reg_lock);
2476
2477 return err;
2478}
2479
Vivien Didelot97299342016-07-18 20:45:30 -04002480static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002481{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002482 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002483 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002484 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002485
Vivien Didelot119477b2016-05-09 13:22:51 -04002486 /* Enable the PHY Polling Unit if present, don't discard any packets,
2487 * and mask all interrupt sources.
2488 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002489 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002490 if (err)
2491 return err;
2492
Andrew Lunn33641992016-12-03 04:35:17 +01002493 if (chip->info->ops->g1_set_cpu_port) {
2494 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2495 if (err)
2496 return err;
2497 }
2498
2499 if (chip->info->ops->g1_set_egress_port) {
2500 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2501 if (err)
2502 return err;
2503 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002504
Vivien Didelot50484ff2016-05-09 13:22:54 -04002505 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002506 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2507 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2508 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002509 if (err)
2510 return err;
2511
Vivien Didelotacddbd22016-07-18 20:45:39 -04002512 /* Clear all the VTU and STU entries */
2513 err = _mv88e6xxx_vtu_stu_flush(chip);
2514 if (err < 0)
2515 return err;
2516
Vivien Didelot08a01262016-05-09 13:22:50 -04002517 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002518 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002519 if (err)
2520 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002521 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002522 if (err)
2523 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002524 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002525 if (err)
2526 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002527 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002528 if (err)
2529 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002530 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002531 if (err)
2532 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002533 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002534 if (err)
2535 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002536 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002537 if (err)
2538 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002539 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002540 if (err)
2541 return err;
2542
2543 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002544 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002545 if (err)
2546 return err;
2547
Andrew Lunnde2273872016-11-21 23:27:01 +01002548 /* Initialize the statistics unit */
2549 err = mv88e6xxx_stats_set_histogram(chip);
2550 if (err)
2551 return err;
2552
Vivien Didelot97299342016-07-18 20:45:30 -04002553 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002554 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2555 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002556 if (err)
2557 return err;
2558
2559 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002560 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002561 if (err)
2562 return err;
2563
2564 return 0;
2565}
2566
Vivien Didelotf81ec902016-05-09 13:22:58 -04002567static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002568{
Vivien Didelot04bed142016-08-31 18:06:13 -04002569 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002570 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002571 int i;
2572
Vivien Didelotfad09c72016-06-21 12:28:20 -04002573 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002574 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002575
Vivien Didelotfad09c72016-06-21 12:28:20 -04002576 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002577
Vivien Didelot97299342016-07-18 20:45:30 -04002578 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002579 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002580 err = mv88e6xxx_setup_port(chip, i);
2581 if (err)
2582 goto unlock;
2583 }
2584
2585 /* Setup Switch Global 1 Registers */
2586 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002587 if (err)
2588 goto unlock;
2589
Vivien Didelot97299342016-07-18 20:45:30 -04002590 /* Setup Switch Global 2 Registers */
2591 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2592 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002593 if (err)
2594 goto unlock;
2595 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002596
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002597 err = mv88e6xxx_atu_setup(chip);
2598 if (err)
2599 goto unlock;
2600
Andrew Lunn6e55f692016-12-03 04:45:16 +01002601 /* Some generations have the configuration of sending reserved
2602 * management frames to the CPU in global2, others in
2603 * global1. Hence it does not fit the two setup functions
2604 * above.
2605 */
2606 if (chip->info->ops->mgmt_rsvd2cpu) {
2607 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2608 if (err)
2609 goto unlock;
2610 }
2611
Vivien Didelot6b17e862015-08-13 12:52:18 -04002612unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002613 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002614
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002615 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002616}
2617
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002618static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2619{
Vivien Didelot04bed142016-08-31 18:06:13 -04002620 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002621 int err;
2622
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002623 if (!chip->info->ops->set_switch_mac)
2624 return -EOPNOTSUPP;
2625
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002626 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002627 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002628 mutex_unlock(&chip->reg_lock);
2629
2630 return err;
2631}
2632
Vivien Didelote57e5e72016-08-15 17:19:00 -04002633static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002634{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002635 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2636 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002637 u16 val;
2638 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002639
Andrew Lunnee26a222017-01-24 14:53:48 +01002640 if (!chip->info->ops->phy_read)
2641 return -EOPNOTSUPP;
2642
Vivien Didelotfad09c72016-06-21 12:28:20 -04002643 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002644 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002645 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002646
Andrew Lunnda9f3302017-02-01 03:40:05 +01002647 if (reg == MII_PHYSID2) {
2648 /* Some internal PHYS don't have a model number. Use
2649 * the mv88e6390 family model number instead.
2650 */
2651 if (!(val & 0x3f0))
2652 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2653 }
2654
Vivien Didelote57e5e72016-08-15 17:19:00 -04002655 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002656}
2657
Vivien Didelote57e5e72016-08-15 17:19:00 -04002658static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002659{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002660 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2661 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002662 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002663
Andrew Lunnee26a222017-01-24 14:53:48 +01002664 if (!chip->info->ops->phy_write)
2665 return -EOPNOTSUPP;
2666
Vivien Didelotfad09c72016-06-21 12:28:20 -04002667 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002668 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002669 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002670
2671 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002672}
2673
Vivien Didelotfad09c72016-06-21 12:28:20 -04002674static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002675 struct device_node *np,
2676 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002677{
2678 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002679 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002680 struct mii_bus *bus;
2681 int err;
2682
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002683 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002684 if (!bus)
2685 return -ENOMEM;
2686
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002687 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002688 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002689 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002690 INIT_LIST_HEAD(&mdio_bus->list);
2691 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002692
Andrew Lunnb516d452016-06-04 21:17:06 +02002693 if (np) {
2694 bus->name = np->full_name;
2695 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2696 } else {
2697 bus->name = "mv88e6xxx SMI";
2698 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2699 }
2700
2701 bus->read = mv88e6xxx_mdio_read;
2702 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002703 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002704
Andrew Lunna3c53be52017-01-24 14:53:50 +01002705 if (np)
2706 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002707 else
2708 err = mdiobus_register(bus);
2709 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002710 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002711 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002712 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002713
2714 if (external)
2715 list_add_tail(&mdio_bus->list, &chip->mdios);
2716 else
2717 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002718
2719 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002720}
2721
Andrew Lunna3c53be52017-01-24 14:53:50 +01002722static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2723 { .compatible = "marvell,mv88e6xxx-mdio-external",
2724 .data = (void *)true },
2725 { },
2726};
2727
2728static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2729 struct device_node *np)
2730{
2731 const struct of_device_id *match;
2732 struct device_node *child;
2733 int err;
2734
2735 /* Always register one mdio bus for the internal/default mdio
2736 * bus. This maybe represented in the device tree, but is
2737 * optional.
2738 */
2739 child = of_get_child_by_name(np, "mdio");
2740 err = mv88e6xxx_mdio_register(chip, child, false);
2741 if (err)
2742 return err;
2743
2744 /* Walk the device tree, and see if there are any other nodes
2745 * which say they are compatible with the external mdio
2746 * bus.
2747 */
2748 for_each_available_child_of_node(np, child) {
2749 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2750 if (match) {
2751 err = mv88e6xxx_mdio_register(chip, child, true);
2752 if (err)
2753 return err;
2754 }
2755 }
2756
2757 return 0;
2758}
2759
2760static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002761
2762{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002763 struct mv88e6xxx_mdio_bus *mdio_bus;
2764 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002765
Andrew Lunna3c53be52017-01-24 14:53:50 +01002766 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2767 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002768
Andrew Lunna3c53be52017-01-24 14:53:50 +01002769 mdiobus_unregister(bus);
2770 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002771}
2772
Vivien Didelot855b1932016-07-20 18:18:35 -04002773static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2774{
Vivien Didelot04bed142016-08-31 18:06:13 -04002775 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002776
2777 return chip->eeprom_len;
2778}
2779
Vivien Didelot855b1932016-07-20 18:18:35 -04002780static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2781 struct ethtool_eeprom *eeprom, u8 *data)
2782{
Vivien Didelot04bed142016-08-31 18:06:13 -04002783 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002784 int err;
2785
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002786 if (!chip->info->ops->get_eeprom)
2787 return -EOPNOTSUPP;
2788
Vivien Didelot855b1932016-07-20 18:18:35 -04002789 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002790 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002791 mutex_unlock(&chip->reg_lock);
2792
2793 if (err)
2794 return err;
2795
2796 eeprom->magic = 0xc3ec4951;
2797
2798 return 0;
2799}
2800
Vivien Didelot855b1932016-07-20 18:18:35 -04002801static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2802 struct ethtool_eeprom *eeprom, u8 *data)
2803{
Vivien Didelot04bed142016-08-31 18:06:13 -04002804 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002805 int err;
2806
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002807 if (!chip->info->ops->set_eeprom)
2808 return -EOPNOTSUPP;
2809
Vivien Didelot855b1932016-07-20 18:18:35 -04002810 if (eeprom->magic != 0xc3ec4951)
2811 return -EINVAL;
2812
2813 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002814 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002815 mutex_unlock(&chip->reg_lock);
2816
2817 return err;
2818}
2819
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002820static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002821 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002822 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002823 .phy_read = mv88e6xxx_phy_ppu_read,
2824 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002825 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002826 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002827 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002828 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002829 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002830 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002831 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002832 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002833 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002834 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002835 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002836 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002837 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2838 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002839 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002840 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2841 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002842 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002843 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002844 .ppu_enable = mv88e6185_g1_ppu_enable,
2845 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002846 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002847};
2848
2849static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002850 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002851 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002852 .phy_read = mv88e6xxx_phy_ppu_read,
2853 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002854 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002855 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002856 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002857 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002858 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002859 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002860 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002861 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2862 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002863 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002864 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002865 .ppu_enable = mv88e6185_g1_ppu_enable,
2866 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002867 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002868};
2869
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002870static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002871 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002872 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2873 .phy_read = mv88e6xxx_g2_smi_phy_read,
2874 .phy_write = mv88e6xxx_g2_smi_phy_write,
2875 .port_set_link = mv88e6xxx_port_set_link,
2876 .port_set_duplex = mv88e6xxx_port_set_duplex,
2877 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002878 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002879 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002880 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002881 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002882 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002883 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002884 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002885 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002886 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002887 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2888 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2889 .stats_get_strings = mv88e6095_stats_get_strings,
2890 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002891 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2892 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002893 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002894 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002895 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002896};
2897
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002898static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002899 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002900 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002901 .phy_read = mv88e6165_phy_read,
2902 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002903 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002904 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002905 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002906 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002907 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002908 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002909 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002910 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002911 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2912 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002913 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002914 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2915 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002916 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002917 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002918 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002919};
2920
2921static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002922 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002923 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002924 .phy_read = mv88e6xxx_phy_ppu_read,
2925 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002926 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002927 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002928 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002929 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002930 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002931 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002932 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002933 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002934 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002935 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002936 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002937 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002938 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2939 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002940 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002941 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2942 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002943 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002944 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002945 .ppu_enable = mv88e6185_g1_ppu_enable,
2946 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002947 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002948};
2949
Vivien Didelot990e27b2017-03-28 13:50:32 -04002950static const struct mv88e6xxx_ops mv88e6141_ops = {
2951 /* MV88E6XXX_FAMILY_6341 */
2952 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2953 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2954 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2955 .phy_read = mv88e6xxx_g2_smi_phy_read,
2956 .phy_write = mv88e6xxx_g2_smi_phy_write,
2957 .port_set_link = mv88e6xxx_port_set_link,
2958 .port_set_duplex = mv88e6xxx_port_set_duplex,
2959 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2960 .port_set_speed = mv88e6390_port_set_speed,
2961 .port_tag_remap = mv88e6095_port_tag_remap,
2962 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2963 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2964 .port_set_ether_type = mv88e6351_port_set_ether_type,
2965 .port_jumbo_config = mv88e6165_port_jumbo_config,
2966 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2967 .port_pause_config = mv88e6097_port_pause_config,
2968 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2969 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2970 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2971 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2972 .stats_get_strings = mv88e6320_stats_get_strings,
2973 .stats_get_stats = mv88e6390_stats_get_stats,
2974 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2975 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2976 .watchdog_ops = &mv88e6390_watchdog_ops,
2977 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2978 .reset = mv88e6352_g1_reset,
2979};
2980
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002981static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002982 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002983 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002984 .phy_read = mv88e6165_phy_read,
2985 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002986 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002987 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002988 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002989 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002990 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002991 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002992 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002993 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002994 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002995 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002996 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002997 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002998 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002999 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3000 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003001 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003002 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3003 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003004 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003005 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003006 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003007};
3008
3009static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003010 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003011 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003012 .phy_read = mv88e6165_phy_read,
3013 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003014 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003015 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003016 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003017 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003018 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003019 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003020 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3021 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003022 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003023 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3024 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003025 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003026 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003027 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003028};
3029
3030static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003031 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003032 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003033 .phy_read = mv88e6xxx_g2_smi_phy_read,
3034 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003035 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003036 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003037 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003038 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003039 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003040 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003041 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003042 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003043 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003044 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003045 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003046 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003047 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003048 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003049 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3050 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003051 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003052 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3053 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003054 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003055 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003056 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003057};
3058
3059static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003060 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003061 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3062 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003063 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003064 .phy_read = mv88e6xxx_g2_smi_phy_read,
3065 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003066 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003067 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003068 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003069 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003070 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003071 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003072 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003073 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003074 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003075 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003076 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003077 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003078 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003079 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003080 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3081 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003082 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003083 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3084 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003085 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003086 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003087 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003088};
3089
3090static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003091 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003092 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003093 .phy_read = mv88e6xxx_g2_smi_phy_read,
3094 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003095 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003096 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003097 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003098 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003099 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003100 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003101 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003102 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003103 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003104 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003105 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003106 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003107 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003108 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003109 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3110 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003111 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003112 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3113 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003114 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003115 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003116 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003117};
3118
3119static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003120 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003121 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3122 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003123 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003124 .phy_read = mv88e6xxx_g2_smi_phy_read,
3125 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003126 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003127 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003128 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003129 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003130 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003131 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003132 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003133 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003134 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003135 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003136 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003137 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003138 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003139 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003140 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3141 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003142 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003143 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3144 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003145 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003146 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003147 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003148};
3149
3150static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003151 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003152 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003153 .phy_read = mv88e6xxx_phy_ppu_read,
3154 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003155 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003156 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003157 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003158 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003159 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003160 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003161 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003162 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003163 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3164 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003165 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003166 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3167 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003168 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003169 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003170 .ppu_enable = mv88e6185_g1_ppu_enable,
3171 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003172 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003173};
3174
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003175static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003176 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003177 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3178 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003179 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3180 .phy_read = mv88e6xxx_g2_smi_phy_read,
3181 .phy_write = mv88e6xxx_g2_smi_phy_write,
3182 .port_set_link = mv88e6xxx_port_set_link,
3183 .port_set_duplex = mv88e6xxx_port_set_duplex,
3184 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3185 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003186 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003187 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003188 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003189 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003190 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003191 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003192 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003193 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003194 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003195 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3196 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003197 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003198 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3199 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003200 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003201 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003202 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003203};
3204
3205static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003206 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003207 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3208 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003209 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3210 .phy_read = mv88e6xxx_g2_smi_phy_read,
3211 .phy_write = mv88e6xxx_g2_smi_phy_write,
3212 .port_set_link = mv88e6xxx_port_set_link,
3213 .port_set_duplex = mv88e6xxx_port_set_duplex,
3214 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3215 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003216 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003217 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003218 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003219 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003220 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003221 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003222 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003223 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003224 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003225 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3226 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003227 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003228 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3229 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003230 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003231 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003232 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003233};
3234
3235static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003236 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003237 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3238 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003239 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3240 .phy_read = mv88e6xxx_g2_smi_phy_read,
3241 .phy_write = mv88e6xxx_g2_smi_phy_write,
3242 .port_set_link = mv88e6xxx_port_set_link,
3243 .port_set_duplex = mv88e6xxx_port_set_duplex,
3244 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3245 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003246 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003247 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003248 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003249 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003250 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003251 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003252 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003253 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003254 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003255 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3256 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003257 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003258 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3259 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003260 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003261 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003262 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003263};
3264
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003265static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003266 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003267 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3268 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003269 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003270 .phy_read = mv88e6xxx_g2_smi_phy_read,
3271 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003272 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003273 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003274 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003275 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003276 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003277 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003278 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003279 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003280 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003281 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003282 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003283 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003284 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003285 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003286 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3287 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003288 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003289 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3290 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003291 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003292 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003293 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003294};
3295
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003296static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003297 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003298 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3299 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003300 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3301 .phy_read = mv88e6xxx_g2_smi_phy_read,
3302 .phy_write = mv88e6xxx_g2_smi_phy_write,
3303 .port_set_link = mv88e6xxx_port_set_link,
3304 .port_set_duplex = mv88e6xxx_port_set_duplex,
3305 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3306 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003307 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003308 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003309 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003310 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003311 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003312 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003313 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003314 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003315 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003316 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003317 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3318 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003319 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003320 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3321 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003322 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003323 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003324 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003325};
3326
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003327static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003328 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003329 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3330 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003331 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003332 .phy_read = mv88e6xxx_g2_smi_phy_read,
3333 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003334 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003335 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003336 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003337 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003338 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003339 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003340 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003341 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003342 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003343 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003344 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003345 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003346 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003347 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3348 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003349 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003350 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3351 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003352 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003353 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003354};
3355
3356static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003357 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003358 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3359 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003360 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003361 .phy_read = mv88e6xxx_g2_smi_phy_read,
3362 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003363 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003364 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003365 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003366 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003367 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003368 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003369 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003370 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003371 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003372 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003373 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003374 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003375 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003376 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3377 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003378 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003379 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3380 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003381 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003382};
3383
Vivien Didelot16e329a2017-03-28 13:50:33 -04003384static const struct mv88e6xxx_ops mv88e6341_ops = {
3385 /* MV88E6XXX_FAMILY_6341 */
3386 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3387 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3388 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3389 .phy_read = mv88e6xxx_g2_smi_phy_read,
3390 .phy_write = mv88e6xxx_g2_smi_phy_write,
3391 .port_set_link = mv88e6xxx_port_set_link,
3392 .port_set_duplex = mv88e6xxx_port_set_duplex,
3393 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3394 .port_set_speed = mv88e6390_port_set_speed,
3395 .port_tag_remap = mv88e6095_port_tag_remap,
3396 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3397 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3398 .port_set_ether_type = mv88e6351_port_set_ether_type,
3399 .port_jumbo_config = mv88e6165_port_jumbo_config,
3400 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3401 .port_pause_config = mv88e6097_port_pause_config,
3402 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3403 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3404 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3405 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3406 .stats_get_strings = mv88e6320_stats_get_strings,
3407 .stats_get_stats = mv88e6390_stats_get_stats,
3408 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3409 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3410 .watchdog_ops = &mv88e6390_watchdog_ops,
3411 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3412 .reset = mv88e6352_g1_reset,
3413};
3414
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003415static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003416 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003417 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003418 .phy_read = mv88e6xxx_g2_smi_phy_read,
3419 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003420 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003421 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003422 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003423 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003424 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003425 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003426 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003427 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003428 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003429 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003430 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003431 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003432 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003433 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003434 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3435 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003436 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003437 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3438 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003439 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003440 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003441 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003442};
3443
3444static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003445 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003446 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003447 .phy_read = mv88e6xxx_g2_smi_phy_read,
3448 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003449 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003450 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003451 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003452 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003453 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003454 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003455 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003456 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003457 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003458 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003459 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003460 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003461 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003462 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003463 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3464 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003465 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003466 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3467 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003468 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003469 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003470 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003471};
3472
3473static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003474 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003475 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3476 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003477 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003478 .phy_read = mv88e6xxx_g2_smi_phy_read,
3479 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003480 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003481 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003482 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003483 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003484 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003485 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003486 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003487 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003488 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003489 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003490 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003491 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003492 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003493 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003494 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3495 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003496 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003497 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3498 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003499 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003500 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003501 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003502};
3503
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003504static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003505 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003506 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3507 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003508 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3509 .phy_read = mv88e6xxx_g2_smi_phy_read,
3510 .phy_write = mv88e6xxx_g2_smi_phy_write,
3511 .port_set_link = mv88e6xxx_port_set_link,
3512 .port_set_duplex = mv88e6xxx_port_set_duplex,
3513 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3514 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003515 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003516 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003517 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003518 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003519 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003520 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003521 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003522 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003523 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003524 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003525 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003526 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003527 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3528 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003529 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003530 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3531 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003532 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003533 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003534 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003535};
3536
3537static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003538 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003539 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3540 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003541 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3542 .phy_read = mv88e6xxx_g2_smi_phy_read,
3543 .phy_write = mv88e6xxx_g2_smi_phy_write,
3544 .port_set_link = mv88e6xxx_port_set_link,
3545 .port_set_duplex = mv88e6xxx_port_set_duplex,
3546 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3547 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003548 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003549 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003550 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003551 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003552 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003553 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003554 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003555 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003556 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003557 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003558 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003559 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3560 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003561 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003562 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3563 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003564 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003565 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003566 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003567};
3568
Vivien Didelotf81ec902016-05-09 13:22:58 -04003569static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3570 [MV88E6085] = {
3571 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3572 .family = MV88E6XXX_FAMILY_6097,
3573 .name = "Marvell 88E6085",
3574 .num_databases = 4096,
3575 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003576 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003577 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003578 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003579 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003580 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003581 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003582 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003583 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003584 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003585 },
3586
3587 [MV88E6095] = {
3588 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3589 .family = MV88E6XXX_FAMILY_6095,
3590 .name = "Marvell 88E6095/88E6095F",
3591 .num_databases = 256,
3592 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003593 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003594 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003595 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003596 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003597 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003598 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003599 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003600 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003601 },
3602
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003603 [MV88E6097] = {
3604 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3605 .family = MV88E6XXX_FAMILY_6097,
3606 .name = "Marvell 88E6097/88E6097F",
3607 .num_databases = 4096,
3608 .num_ports = 11,
3609 .port_base_addr = 0x10,
3610 .global1_addr = 0x1b,
3611 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003612 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003613 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003614 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003615 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003616 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3617 .ops = &mv88e6097_ops,
3618 },
3619
Vivien Didelotf81ec902016-05-09 13:22:58 -04003620 [MV88E6123] = {
3621 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3622 .family = MV88E6XXX_FAMILY_6165,
3623 .name = "Marvell 88E6123",
3624 .num_databases = 4096,
3625 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003626 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003627 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003628 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003629 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003630 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003631 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003632 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003633 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003634 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003635 },
3636
3637 [MV88E6131] = {
3638 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3639 .family = MV88E6XXX_FAMILY_6185,
3640 .name = "Marvell 88E6131",
3641 .num_databases = 256,
3642 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003643 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003644 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003645 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003646 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003647 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003648 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003649 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003650 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003651 },
3652
Vivien Didelot990e27b2017-03-28 13:50:32 -04003653 [MV88E6141] = {
3654 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3655 .family = MV88E6XXX_FAMILY_6341,
3656 .name = "Marvell 88E6341",
3657 .num_databases = 4096,
3658 .num_ports = 6,
3659 .port_base_addr = 0x10,
3660 .global1_addr = 0x1b,
3661 .age_time_coeff = 3750,
3662 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003663 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003664 .tag_protocol = DSA_TAG_PROTO_EDSA,
3665 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3666 .ops = &mv88e6141_ops,
3667 },
3668
Vivien Didelotf81ec902016-05-09 13:22:58 -04003669 [MV88E6161] = {
3670 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3671 .family = MV88E6XXX_FAMILY_6165,
3672 .name = "Marvell 88E6161",
3673 .num_databases = 4096,
3674 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003675 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003676 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003677 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003678 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003679 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003680 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003681 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003682 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003683 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003684 },
3685
3686 [MV88E6165] = {
3687 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3688 .family = MV88E6XXX_FAMILY_6165,
3689 .name = "Marvell 88E6165",
3690 .num_databases = 4096,
3691 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003692 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003693 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003694 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003695 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003696 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003697 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003698 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003699 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003700 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003701 },
3702
3703 [MV88E6171] = {
3704 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3705 .family = MV88E6XXX_FAMILY_6351,
3706 .name = "Marvell 88E6171",
3707 .num_databases = 4096,
3708 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003709 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003710 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003711 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003712 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003713 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003714 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003715 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003716 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003717 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003718 },
3719
3720 [MV88E6172] = {
3721 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3722 .family = MV88E6XXX_FAMILY_6352,
3723 .name = "Marvell 88E6172",
3724 .num_databases = 4096,
3725 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003726 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003727 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003728 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003729 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003730 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003731 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003732 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003733 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003734 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003735 },
3736
3737 [MV88E6175] = {
3738 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3739 .family = MV88E6XXX_FAMILY_6351,
3740 .name = "Marvell 88E6175",
3741 .num_databases = 4096,
3742 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003743 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003744 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003745 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003746 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003747 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003748 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003749 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003750 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003751 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003752 },
3753
3754 [MV88E6176] = {
3755 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3756 .family = MV88E6XXX_FAMILY_6352,
3757 .name = "Marvell 88E6176",
3758 .num_databases = 4096,
3759 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003760 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003761 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003762 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003763 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003764 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003765 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003766 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003767 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003768 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003769 },
3770
3771 [MV88E6185] = {
3772 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3773 .family = MV88E6XXX_FAMILY_6185,
3774 .name = "Marvell 88E6185",
3775 .num_databases = 256,
3776 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003777 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003778 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003779 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003780 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003781 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003782 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003783 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003784 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003785 },
3786
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003787 [MV88E6190] = {
3788 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3789 .family = MV88E6XXX_FAMILY_6390,
3790 .name = "Marvell 88E6190",
3791 .num_databases = 4096,
3792 .num_ports = 11, /* 10 + Z80 */
3793 .port_base_addr = 0x0,
3794 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003795 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003796 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003797 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003798 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003799 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003800 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3801 .ops = &mv88e6190_ops,
3802 },
3803
3804 [MV88E6190X] = {
3805 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3806 .family = MV88E6XXX_FAMILY_6390,
3807 .name = "Marvell 88E6190X",
3808 .num_databases = 4096,
3809 .num_ports = 11, /* 10 + Z80 */
3810 .port_base_addr = 0x0,
3811 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003812 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003813 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003814 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003815 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003816 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003817 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3818 .ops = &mv88e6190x_ops,
3819 },
3820
3821 [MV88E6191] = {
3822 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3823 .family = MV88E6XXX_FAMILY_6390,
3824 .name = "Marvell 88E6191",
3825 .num_databases = 4096,
3826 .num_ports = 11, /* 10 + Z80 */
3827 .port_base_addr = 0x0,
3828 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003829 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003830 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003831 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003832 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003833 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003834 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003835 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003836 },
3837
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 [MV88E6240] = {
3839 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3840 .family = MV88E6XXX_FAMILY_6352,
3841 .name = "Marvell 88E6240",
3842 .num_databases = 4096,
3843 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003844 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003845 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003846 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003847 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003848 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003849 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003850 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003851 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003852 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003853 },
3854
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003855 [MV88E6290] = {
3856 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3857 .family = MV88E6XXX_FAMILY_6390,
3858 .name = "Marvell 88E6290",
3859 .num_databases = 4096,
3860 .num_ports = 11, /* 10 + Z80 */
3861 .port_base_addr = 0x0,
3862 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003863 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003864 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003865 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003866 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003867 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003868 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3869 .ops = &mv88e6290_ops,
3870 },
3871
Vivien Didelotf81ec902016-05-09 13:22:58 -04003872 [MV88E6320] = {
3873 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3874 .family = MV88E6XXX_FAMILY_6320,
3875 .name = "Marvell 88E6320",
3876 .num_databases = 4096,
3877 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003878 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003879 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003880 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003881 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003882 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003883 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003884 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003885 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003886 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003887 },
3888
3889 [MV88E6321] = {
3890 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3891 .family = MV88E6XXX_FAMILY_6320,
3892 .name = "Marvell 88E6321",
3893 .num_databases = 4096,
3894 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003895 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003896 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003897 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003898 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003899 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003900 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003901 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003902 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003903 },
3904
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003905 [MV88E6341] = {
3906 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3907 .family = MV88E6XXX_FAMILY_6341,
3908 .name = "Marvell 88E6341",
3909 .num_databases = 4096,
3910 .num_ports = 6,
3911 .port_base_addr = 0x10,
3912 .global1_addr = 0x1b,
3913 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003914 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003915 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003916 .tag_protocol = DSA_TAG_PROTO_EDSA,
3917 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3918 .ops = &mv88e6341_ops,
3919 },
3920
Vivien Didelotf81ec902016-05-09 13:22:58 -04003921 [MV88E6350] = {
3922 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3923 .family = MV88E6XXX_FAMILY_6351,
3924 .name = "Marvell 88E6350",
3925 .num_databases = 4096,
3926 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003927 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003928 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003929 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003930 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003931 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003932 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003933 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003934 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003935 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003936 },
3937
3938 [MV88E6351] = {
3939 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3940 .family = MV88E6XXX_FAMILY_6351,
3941 .name = "Marvell 88E6351",
3942 .num_databases = 4096,
3943 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003944 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003945 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003946 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003947 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003948 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003949 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003950 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003951 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003952 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003953 },
3954
3955 [MV88E6352] = {
3956 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3957 .family = MV88E6XXX_FAMILY_6352,
3958 .name = "Marvell 88E6352",
3959 .num_databases = 4096,
3960 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003961 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003962 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003963 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003964 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003965 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003966 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003967 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003968 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003969 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003970 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003971 [MV88E6390] = {
3972 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3973 .family = MV88E6XXX_FAMILY_6390,
3974 .name = "Marvell 88E6390",
3975 .num_databases = 4096,
3976 .num_ports = 11, /* 10 + Z80 */
3977 .port_base_addr = 0x0,
3978 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003979 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003980 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003981 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003982 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003983 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003984 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3985 .ops = &mv88e6390_ops,
3986 },
3987 [MV88E6390X] = {
3988 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3989 .family = MV88E6XXX_FAMILY_6390,
3990 .name = "Marvell 88E6390X",
3991 .num_databases = 4096,
3992 .num_ports = 11, /* 10 + Z80 */
3993 .port_base_addr = 0x0,
3994 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003995 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003996 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003997 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003998 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003999 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004000 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4001 .ops = &mv88e6390x_ops,
4002 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004003};
4004
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004005static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004006{
Vivien Didelota439c062016-04-17 13:23:58 -04004007 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004008
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004009 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4010 if (mv88e6xxx_table[i].prod_num == prod_num)
4011 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004012
Vivien Didelotb9b37712015-10-30 19:39:48 -04004013 return NULL;
4014}
4015
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004017{
4018 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004019 unsigned int prod_num, rev;
4020 u16 id;
4021 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004022
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004023 mutex_lock(&chip->reg_lock);
4024 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4025 mutex_unlock(&chip->reg_lock);
4026 if (err)
4027 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004028
4029 prod_num = (id & 0xfff0) >> 4;
4030 rev = id & 0x000f;
4031
4032 info = mv88e6xxx_lookup_info(prod_num);
4033 if (!info)
4034 return -ENODEV;
4035
Vivien Didelotcaac8542016-06-20 13:14:09 -04004036 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004037 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004038
Vivien Didelotca070c12016-09-02 14:45:34 -04004039 err = mv88e6xxx_g2_require(chip);
4040 if (err)
4041 return err;
4042
Vivien Didelotfad09c72016-06-21 12:28:20 -04004043 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4044 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004045
4046 return 0;
4047}
4048
Vivien Didelotfad09c72016-06-21 12:28:20 -04004049static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004050{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004051 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004052
Vivien Didelotfad09c72016-06-21 12:28:20 -04004053 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4054 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004055 return NULL;
4056
Vivien Didelotfad09c72016-06-21 12:28:20 -04004057 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004058
Vivien Didelotfad09c72016-06-21 12:28:20 -04004059 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004060 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004061
Vivien Didelotfad09c72016-06-21 12:28:20 -04004062 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004063}
4064
Vivien Didelote57e5e72016-08-15 17:19:00 -04004065static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4066{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004067 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004068 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004069}
4070
Andrew Lunn930188c2016-08-22 16:01:03 +02004071static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4072{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004073 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004074 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004075}
4076
Vivien Didelotfad09c72016-06-21 12:28:20 -04004077static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004078 struct mii_bus *bus, int sw_addr)
4079{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004080 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004081 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004082 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004083 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004084 else
4085 return -EINVAL;
4086
Vivien Didelotfad09c72016-06-21 12:28:20 -04004087 chip->bus = bus;
4088 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004089
4090 return 0;
4091}
4092
Andrew Lunn7b314362016-08-22 16:01:01 +02004093static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4094{
Vivien Didelot04bed142016-08-31 18:06:13 -04004095 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004096
Andrew Lunn443d5a12016-12-03 04:35:18 +01004097 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004098}
4099
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004100static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4101 struct device *host_dev, int sw_addr,
4102 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004103{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004104 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004105 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004106 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004107
Vivien Didelota439c062016-04-17 13:23:58 -04004108 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004109 if (!bus)
4110 return NULL;
4111
Vivien Didelotfad09c72016-06-21 12:28:20 -04004112 chip = mv88e6xxx_alloc_chip(dsa_dev);
4113 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004114 return NULL;
4115
Vivien Didelotcaac8542016-06-20 13:14:09 -04004116 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004117 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004118
Vivien Didelotfad09c72016-06-21 12:28:20 -04004119 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004120 if (err)
4121 goto free;
4122
Vivien Didelotfad09c72016-06-21 12:28:20 -04004123 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004124 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004125 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004126
Andrew Lunndc30c352016-10-16 19:56:49 +02004127 mutex_lock(&chip->reg_lock);
4128 err = mv88e6xxx_switch_reset(chip);
4129 mutex_unlock(&chip->reg_lock);
4130 if (err)
4131 goto free;
4132
Vivien Didelote57e5e72016-08-15 17:19:00 -04004133 mv88e6xxx_phy_init(chip);
4134
Andrew Lunna3c53be52017-01-24 14:53:50 +01004135 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004136 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004137 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004138
Vivien Didelotfad09c72016-06-21 12:28:20 -04004139 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004140
Vivien Didelotfad09c72016-06-21 12:28:20 -04004141 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004142free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004143 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004144
4145 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004146}
4147
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004148static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4149 const struct switchdev_obj_port_mdb *mdb,
4150 struct switchdev_trans *trans)
4151{
4152 /* We don't need any dynamic resource from the kernel (yet),
4153 * so skip the prepare phase.
4154 */
4155
4156 return 0;
4157}
4158
4159static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4160 const struct switchdev_obj_port_mdb *mdb,
4161 struct switchdev_trans *trans)
4162{
Vivien Didelot04bed142016-08-31 18:06:13 -04004163 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004164
4165 mutex_lock(&chip->reg_lock);
4166 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4167 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4168 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4169 mutex_unlock(&chip->reg_lock);
4170}
4171
4172static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4173 const struct switchdev_obj_port_mdb *mdb)
4174{
Vivien Didelot04bed142016-08-31 18:06:13 -04004175 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004176 int err;
4177
4178 mutex_lock(&chip->reg_lock);
4179 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4180 GLOBAL_ATU_DATA_STATE_UNUSED);
4181 mutex_unlock(&chip->reg_lock);
4182
4183 return err;
4184}
4185
4186static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4187 struct switchdev_obj_port_mdb *mdb,
4188 int (*cb)(struct switchdev_obj *obj))
4189{
Vivien Didelot04bed142016-08-31 18:06:13 -04004190 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004191 int err;
4192
4193 mutex_lock(&chip->reg_lock);
4194 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4195 mutex_unlock(&chip->reg_lock);
4196
4197 return err;
4198}
4199
Florian Fainellia82f67a2017-01-08 14:52:08 -08004200static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004201 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004202 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004203 .setup = mv88e6xxx_setup,
4204 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004205 .adjust_link = mv88e6xxx_adjust_link,
4206 .get_strings = mv88e6xxx_get_strings,
4207 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4208 .get_sset_count = mv88e6xxx_get_sset_count,
4209 .set_eee = mv88e6xxx_set_eee,
4210 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004211 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004212 .get_eeprom = mv88e6xxx_get_eeprom,
4213 .set_eeprom = mv88e6xxx_set_eeprom,
4214 .get_regs_len = mv88e6xxx_get_regs_len,
4215 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004216 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004217 .port_bridge_join = mv88e6xxx_port_bridge_join,
4218 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4219 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004220 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004221 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4222 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4223 .port_vlan_add = mv88e6xxx_port_vlan_add,
4224 .port_vlan_del = mv88e6xxx_port_vlan_del,
4225 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4226 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4227 .port_fdb_add = mv88e6xxx_port_fdb_add,
4228 .port_fdb_del = mv88e6xxx_port_fdb_del,
4229 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004230 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4231 .port_mdb_add = mv88e6xxx_port_mdb_add,
4232 .port_mdb_del = mv88e6xxx_port_mdb_del,
4233 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004234};
4235
Florian Fainelliab3d4082017-01-08 14:52:07 -08004236static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4237 .ops = &mv88e6xxx_switch_ops,
4238};
4239
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004240static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004241{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004242 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004243 struct dsa_switch *ds;
4244
Vivien Didelota0c02162017-01-27 15:29:36 -05004245 ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004246 if (!ds)
4247 return -ENOMEM;
4248
Vivien Didelotfad09c72016-06-21 12:28:20 -04004249 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004250 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004251 ds->ageing_time_min = chip->info->age_time_coeff;
4252 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004253
4254 dev_set_drvdata(dev, ds);
4255
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004256 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004257}
4258
Vivien Didelotfad09c72016-06-21 12:28:20 -04004259static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004260{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004261 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004262}
4263
Vivien Didelot57d32312016-06-20 13:13:58 -04004264static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004265{
4266 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004267 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004268 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004269 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004270 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004271 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004272
Vivien Didelotcaac8542016-06-20 13:14:09 -04004273 compat_info = of_device_get_match_data(dev);
4274 if (!compat_info)
4275 return -EINVAL;
4276
Vivien Didelotfad09c72016-06-21 12:28:20 -04004277 chip = mv88e6xxx_alloc_chip(dev);
4278 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004279 return -ENOMEM;
4280
Vivien Didelotfad09c72016-06-21 12:28:20 -04004281 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004282
Vivien Didelotfad09c72016-06-21 12:28:20 -04004283 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004284 if (err)
4285 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004286
Andrew Lunnb4308f02016-11-21 23:26:55 +01004287 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4288 if (IS_ERR(chip->reset))
4289 return PTR_ERR(chip->reset);
4290
Vivien Didelotfad09c72016-06-21 12:28:20 -04004291 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004292 if (err)
4293 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004294
Vivien Didelote57e5e72016-08-15 17:19:00 -04004295 mv88e6xxx_phy_init(chip);
4296
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004297 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004298 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004299 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004300
Andrew Lunndc30c352016-10-16 19:56:49 +02004301 mutex_lock(&chip->reg_lock);
4302 err = mv88e6xxx_switch_reset(chip);
4303 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004304 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004305 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004306
Andrew Lunndc30c352016-10-16 19:56:49 +02004307 chip->irq = of_irq_get(np, 0);
4308 if (chip->irq == -EPROBE_DEFER) {
4309 err = chip->irq;
4310 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004311 }
4312
Andrew Lunndc30c352016-10-16 19:56:49 +02004313 if (chip->irq > 0) {
4314 /* Has to be performed before the MDIO bus is created,
4315 * because the PHYs will link there interrupts to these
4316 * interrupt controllers
4317 */
4318 mutex_lock(&chip->reg_lock);
4319 err = mv88e6xxx_g1_irq_setup(chip);
4320 mutex_unlock(&chip->reg_lock);
4321
4322 if (err)
4323 goto out;
4324
4325 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4326 err = mv88e6xxx_g2_irq_setup(chip);
4327 if (err)
4328 goto out_g1_irq;
4329 }
4330 }
4331
Andrew Lunna3c53be52017-01-24 14:53:50 +01004332 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004333 if (err)
4334 goto out_g2_irq;
4335
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004336 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004337 if (err)
4338 goto out_mdio;
4339
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004340 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004341
4342out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004343 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004344out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004345 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004346 mv88e6xxx_g2_irq_free(chip);
4347out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004348 if (chip->irq > 0) {
4349 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004350 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004351 mutex_unlock(&chip->reg_lock);
4352 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004353out:
4354 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004355}
4356
4357static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4358{
4359 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004360 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004361
Andrew Lunn930188c2016-08-22 16:01:03 +02004362 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004363 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004364 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004365
Andrew Lunn467126442016-11-20 20:14:15 +01004366 if (chip->irq > 0) {
4367 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4368 mv88e6xxx_g2_irq_free(chip);
4369 mv88e6xxx_g1_irq_free(chip);
4370 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004371}
4372
4373static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004374 {
4375 .compatible = "marvell,mv88e6085",
4376 .data = &mv88e6xxx_table[MV88E6085],
4377 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004378 {
4379 .compatible = "marvell,mv88e6190",
4380 .data = &mv88e6xxx_table[MV88E6190],
4381 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004382 { /* sentinel */ },
4383};
4384
4385MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4386
4387static struct mdio_driver mv88e6xxx_driver = {
4388 .probe = mv88e6xxx_probe,
4389 .remove = mv88e6xxx_remove,
4390 .mdiodrv.driver = {
4391 .name = "mv88e6085",
4392 .of_match_table = mv88e6xxx_of_match,
4393 },
4394};
4395
Ben Hutchings98e67302011-11-25 14:36:19 +00004396static int __init mv88e6xxx_init(void)
4397{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004398 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004399 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004400}
4401module_init(mv88e6xxx_init);
4402
4403static void __exit mv88e6xxx_cleanup(void)
4404{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004405 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004406 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004407}
4408module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004409
4410MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4411MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4412MODULE_LICENSE("GPL");